Summary for Variable key_len
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
5 |
0 |
5 |
100.00 |
Automatically Generated Bins for key_len
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[Key128] |
66468 |
1 |
|
|
T1 |
43 |
|
T2 |
49 |
|
T11 |
32 |
auto[Key192] |
66552 |
1 |
|
|
T1 |
40 |
|
T2 |
73 |
|
T11 |
36 |
auto[Key256] |
80617 |
1 |
|
|
T1 |
31 |
|
T2 |
68 |
|
T11 |
37 |
auto[Key384] |
66303 |
1 |
|
|
T1 |
32 |
|
T2 |
61 |
|
T11 |
33 |
auto[Key512] |
66331 |
1 |
|
|
T1 |
33 |
|
T2 |
59 |
|
T11 |
36 |
Summary for Variable kmac_en
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for kmac_en
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
312876 |
1 |
|
|
T1 |
38 |
|
T2 |
310 |
|
T11 |
39 |
auto[1] |
33395 |
1 |
|
|
T1 |
141 |
|
T11 |
135 |
|
T12 |
14 |
Summary for Variable mode
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
3 |
0 |
3 |
100.00 |
Automatically Generated Bins for mode
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[Sha3] |
67375 |
1 |
|
|
T1 |
2 |
|
T2 |
310 |
|
T11 |
3 |
auto[Shake] |
241999 |
1 |
|
|
T1 |
36 |
|
T11 |
36 |
|
T12 |
7 |
auto[CShake] |
36897 |
1 |
|
|
T1 |
141 |
|
T11 |
135 |
|
T12 |
14 |
Summary for Variable msg_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for msg_endian
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
173412 |
1 |
|
|
T1 |
87 |
|
T2 |
140 |
|
T11 |
89 |
auto[1] |
172859 |
1 |
|
|
T1 |
92 |
|
T2 |
170 |
|
T11 |
85 |
Summary for Variable sideload
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for sideload
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
336769 |
1 |
|
|
T1 |
179 |
|
T2 |
310 |
|
T11 |
174 |
auto[1] |
9502 |
1 |
|
|
T12 |
21 |
|
T22 |
42 |
|
T23 |
28 |
Summary for Variable state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for state_endian
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
173039 |
1 |
|
|
T1 |
87 |
|
T2 |
158 |
|
T11 |
79 |
auto[1] |
173232 |
1 |
|
|
T1 |
92 |
|
T2 |
152 |
|
T11 |
95 |
Summary for Variable strength
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
5 |
0 |
5 |
100.00 |
Automatically Generated Bins for strength
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[L128] |
139275 |
1 |
|
|
T1 |
86 |
|
T11 |
86 |
|
T12 |
10 |
auto[L224] |
19863 |
1 |
|
|
T1 |
1 |
|
T11 |
1 |
|
T17 |
2 |
auto[L256] |
158644 |
1 |
|
|
T1 |
92 |
|
T11 |
86 |
|
T12 |
11 |
auto[L384] |
15845 |
1 |
|
|
T2 |
310 |
|
T17 |
1 |
|
T22 |
2 |
auto[L512] |
12644 |
1 |
|
|
T11 |
1 |
|
T15 |
246 |
|
T22 |
2 |
Summary for Variable xof_en
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for xof_en
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
327704 |
1 |
|
|
T1 |
83 |
|
T2 |
310 |
|
T11 |
80 |
auto[1] |
18567 |
1 |
|
|
T1 |
96 |
|
T11 |
94 |
|
T12 |
10 |
Summary for Cross kmac_cross
Samples crossed: kmac_en xof_en strength key_len msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for kmac_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
33395 |
1 |
|
|
T1 |
141 |
|
T11 |
135 |
|
T12 |
14 |
Summary for Cross cshake_cross
Samples crossed: mode strength msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for cshake_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
36897 |
1 |
|
|
T1 |
141 |
|
T11 |
135 |
|
T12 |
14 |
Summary for Cross shake_cross
Samples crossed: mode strength msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for shake_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
241999 |
1 |
|
|
T1 |
36 |
|
T11 |
36 |
|
T12 |
7 |
Summary for Cross sha3_cross
Samples crossed: mode strength msg_endian state_endian
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
User Defined Cross Bins |
1 |
0 |
1 |
100.00 |
|
User Defined Cross Bins for sha3_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid_mode |
0 |
Excluded |
invalid_strength |
0 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
valid |
67375 |
1 |
|
|
T1 |
2 |
|
T2 |
310 |
|
T11 |
3 |