Summary for Variable key_len
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 5 | 0 | 5 | 100.00 | 
Automatically Generated Bins for key_len
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[Key128] | 66447 | 1 |  |  | T1 | 81 |  | T2 | 64 |  | T3 | 431 | 
| auto[Key192] | 66020 | 1 |  |  | T1 | 76 |  | T2 | 52 |  | T3 | 453 | 
| auto[Key256] | 80952 | 1 |  |  | T1 | 82 |  | T2 | 44 |  | T3 | 479 | 
| auto[Key384] | 66211 | 1 |  |  | T1 | 71 |  | T2 | 67 |  | T3 | 496 | 
| auto[Key512] | 66308 | 1 |  |  | T1 | 64 |  | T2 | 83 |  | T3 | 478 | 
Summary for Variable kmac_en
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for kmac_en
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 312930 | 1 |  |  | T1 | 374 |  | T2 | 310 |  | T3 | 2337 | 
| auto[1] | 33008 | 1 |  |  | T13 | 10 |  | T14 | 105 |  | T15 | 84 | 
Summary for Variable mode
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 3 | 0 | 3 | 100.00 | 
Automatically Generated Bins for mode
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[Sha3] | 67419 | 1 |  |  | T1 | 374 |  | T2 | 310 |  | T14 | 1 | 
| auto[Shake] | 241863 | 1 |  |  | T3 | 2337 |  | T13 | 2 |  | T14 | 65 | 
| auto[CShake] | 36656 | 1 |  |  | T13 | 10 |  | T14 | 131 |  | T15 | 93 | 
Summary for Variable msg_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for msg_endian
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 172678 | 1 |  |  | T1 | 196 |  | T2 | 153 |  | T3 | 1113 | 
| auto[1] | 173260 | 1 |  |  | T1 | 178 |  | T2 | 157 |  | T3 | 1224 | 
Summary for Variable sideload
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for sideload
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 335965 | 1 |  |  | T1 | 374 |  | T2 | 310 |  | T3 | 2337 | 
| auto[1] | 9973 | 1 |  |  | T14 | 34 |  | T15 | 62 |  | T17 | 7 | 
Summary for Variable state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for state_endian
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 172909 | 1 |  |  | T1 | 186 |  | T2 | 152 |  | T3 | 1153 | 
| auto[1] | 173029 | 1 |  |  | T1 | 188 |  | T2 | 158 |  | T3 | 1184 | 
Summary for Variable strength
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 5 | 0 | 5 | 100.00 | 
Automatically Generated Bins for strength
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[L128] | 139114 | 1 |  |  | T3 | 2337 |  | T13 | 5 |  | T14 | 81 | 
| auto[L224] | 19840 | 1 |  |  | T14 | 1 |  | T41 | 1 |  | T89 | 390 | 
| auto[L256] | 158449 | 1 |  |  | T1 | 374 |  | T13 | 7 |  | T14 | 115 | 
| auto[L384] | 15882 | 1 |  |  | T2 | 310 |  | T17 | 1 |  | T40 | 1 | 
| auto[L512] | 12653 | 1 |  |  | T67 | 1 |  | T143 | 1 |  | T188 | 246 | 
Summary for Variable xof_en
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for xof_en
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 327425 | 1 |  |  | T1 | 374 |  | T2 | 310 |  | T3 | 2337 | 
| auto[1] | 18513 | 1 |  |  | T13 | 6 |  | T14 | 30 |  | T15 | 34 | 
Summary for Cross kmac_cross
Samples crossed: kmac_en xof_en strength key_len msg_endian state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| User Defined Cross Bins | 1 | 0 | 1 | 100.00 |  | 
User Defined Cross Bins for kmac_cross
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| invalid_mode | 0 | Excluded | 
| invalid_strength | 0 | Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| valid | 33008 | 1 |  |  | T13 | 10 |  | T14 | 105 |  | T15 | 84 | 
Summary for Cross cshake_cross
Samples crossed: mode strength msg_endian state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| User Defined Cross Bins | 1 | 0 | 1 | 100.00 |  | 
User Defined Cross Bins for cshake_cross
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| invalid_mode | 0 | Excluded | 
| invalid_strength | 0 | Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| valid | 36656 | 1 |  |  | T13 | 10 |  | T14 | 131 |  | T15 | 93 | 
Summary for Cross shake_cross
Samples crossed: mode strength msg_endian state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| User Defined Cross Bins | 1 | 0 | 1 | 100.00 |  | 
User Defined Cross Bins for shake_cross
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| invalid_mode | 0 | Excluded | 
| invalid_strength | 0 | Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| valid | 241863 | 1 |  |  | T3 | 2337 |  | T13 | 2 |  | T14 | 65 | 
Summary for Cross sha3_cross
Samples crossed: mode strength msg_endian state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| User Defined Cross Bins | 1 | 0 | 1 | 100.00 |  | 
User Defined Cross Bins for sha3_cross
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| invalid_mode | 0 | Excluded | 
| invalid_strength | 0 | Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| valid | 67419 | 1 |  |  | T1 | 374 |  | T2 | 310 |  | T14 | 1 |