Summary for Variable key_len
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 5 | 0 | 5 | 100.00 | 
Automatically Generated Bins for key_len
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[Key128] | 39624 | 1 |  |  | T1 | 63 |  | T2 | 465 |  | T3 | 8 | 
| auto[Key192] | 39488 | 1 |  |  | T1 | 61 |  | T2 | 459 |  | T3 | 8 | 
| auto[Key256] | 54917 | 1 |  |  | T1 | 57 |  | T2 | 445 |  | T3 | 11 | 
| auto[Key384] | 39365 | 1 |  |  | T1 | 62 |  | T2 | 460 |  | T3 | 11 | 
| auto[Key512] | 39340 | 1 |  |  | T1 | 67 |  | T2 | 436 |  | T3 | 2 | 
Summary for Variable kmac_en
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for kmac_en
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 180786 | 1 |  |  | T1 | 310 |  | T2 | 2265 |  | T3 | 15 | 
| auto[1] | 31948 | 1 |  |  | T3 | 25 |  | T14 | 122 |  | T15 | 179 | 
Summary for Variable mode
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 3 | 0 | 3 | 100.00 | 
Automatically Generated Bins for mode
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[Sha3] | 67326 | 1 |  |  | T1 | 310 |  | T3 | 9 |  | T13 | 374 | 
| auto[Shake] | 110253 | 1 |  |  | T2 | 2265 |  | T3 | 6 |  | T14 | 57 | 
| auto[CShake] | 35155 | 1 |  |  | T3 | 25 |  | T14 | 122 |  | T15 | 203 | 
Summary for Variable msg_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for msg_endian
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 106451 | 1 |  |  | T1 | 151 |  | T2 | 1123 |  | T3 | 27 | 
| auto[1] | 106283 | 1 |  |  | T1 | 159 |  | T2 | 1142 |  | T3 | 13 | 
Summary for Variable sideload
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for sideload
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 202324 | 1 |  |  | T1 | 310 |  | T2 | 2265 |  | T3 | 40 | 
| auto[1] | 10410 | 1 |  |  | T14 | 181 |  | T15 | 89 |  | T23 | 12 | 
Summary for Variable state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for state_endian
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 106458 | 1 |  |  | T1 | 163 |  | T2 | 1109 |  | T3 | 20 | 
| auto[1] | 106276 | 1 |  |  | T1 | 147 |  | T2 | 1156 |  | T3 | 20 | 
Summary for Variable strength
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 5 | 0 | 5 | 100.00 | 
Automatically Generated Bins for strength
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[L128] | 68258 | 1 |  |  | T3 | 16 |  | T14 | 80 |  | T15 | 149 | 
| auto[L224] | 19828 | 1 |  |  | T3 | 3 |  | T14 | 1 |  | T19 | 6 | 
| auto[L256] | 96142 | 1 |  |  | T2 | 2265 |  | T3 | 17 |  | T13 | 374 | 
| auto[L384] | 15873 | 1 |  |  | T1 | 310 |  | T3 | 3 |  | T14 | 1 | 
| auto[L512] | 12633 | 1 |  |  | T3 | 1 |  | T19 | 5 |  | T23 | 1 | 
Summary for Variable xof_en
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 | 
Automatically Generated Bins for xof_en
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 194985 | 1 |  |  | T1 | 310 |  | T2 | 2265 |  | T3 | 27 | 
| auto[1] | 17749 | 1 |  |  | T3 | 13 |  | T14 | 72 |  | T15 | 90 | 
Summary for Cross kmac_cross
Samples crossed: kmac_en xof_en strength key_len msg_endian state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| User Defined Cross Bins | 1 | 0 | 1 | 100.00 |  | 
User Defined Cross Bins for kmac_cross
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| invalid_mode | 0 | Excluded | 
| invalid_strength | 0 | Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| valid | 31948 | 1 |  |  | T3 | 25 |  | T14 | 122 |  | T15 | 179 | 
Summary for Cross cshake_cross
Samples crossed: mode strength msg_endian state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| User Defined Cross Bins | 1 | 0 | 1 | 100.00 |  | 
User Defined Cross Bins for cshake_cross
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| invalid_mode | 0 | Excluded | 
| invalid_strength | 0 | Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| valid | 35155 | 1 |  |  | T3 | 25 |  | T14 | 122 |  | T15 | 203 | 
Summary for Cross shake_cross
Samples crossed: mode strength msg_endian state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| User Defined Cross Bins | 1 | 0 | 1 | 100.00 |  | 
User Defined Cross Bins for shake_cross
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| invalid_mode | 0 | Excluded | 
| invalid_strength | 0 | Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| valid | 110253 | 1 |  |  | T2 | 2265 |  | T3 | 6 |  | T14 | 57 | 
Summary for Cross sha3_cross
Samples crossed: mode strength msg_endian state_endian
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| User Defined Cross Bins | 1 | 0 | 1 | 100.00 |  | 
User Defined Cross Bins for sha3_cross
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| invalid_mode | 0 | Excluded | 
| invalid_strength | 0 | Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| valid | 67326 | 1 |  |  | T1 | 310 |  | T3 | 9 |  | T13 | 374 |