Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
43175090 |
43173494 |
0 |
0 |
selKnown1 |
68593723 |
68592127 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43175090 |
43173494 |
0 |
0 |
T1 |
157205 |
157203 |
0 |
0 |
T2 |
29067 |
29065 |
0 |
0 |
T3 |
7 |
5 |
0 |
0 |
T4 |
26014 |
26012 |
0 |
0 |
T5 |
0 |
52314 |
0 |
0 |
T6 |
0 |
61730 |
0 |
0 |
T7 |
4 |
2 |
0 |
0 |
T8 |
12 |
10 |
0 |
0 |
T9 |
55 |
53 |
0 |
0 |
T10 |
14 |
12 |
0 |
0 |
T11 |
58 |
56 |
0 |
0 |
T12 |
346580 |
346578 |
0 |
0 |
T13 |
0 |
64 |
0 |
0 |
T14 |
0 |
29702 |
0 |
0 |
T15 |
0 |
60874 |
0 |
0 |
T16 |
0 |
163352 |
0 |
0 |
T17 |
0 |
48814 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68593723 |
68592127 |
0 |
0 |
T1 |
129272 |
129271 |
0 |
0 |
T2 |
55909 |
55908 |
0 |
0 |
T3 |
2858 |
2857 |
0 |
0 |
T4 |
45051 |
45049 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
4 |
3 |
0 |
0 |
T7 |
1998 |
1997 |
0 |
0 |
T8 |
6727 |
6726 |
0 |
0 |
T9 |
21027 |
21026 |
0 |
0 |
T10 |
5519 |
5518 |
0 |
0 |
T11 |
34434 |
34433 |
0 |
0 |
T12 |
376523 |
376521 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T17 |
0 |
3 |
0 |
0 |
T18 |
0 |
5 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
43131331 |
43130533 |
0 |
0 |
selKnown1 |
68592791 |
68591993 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43131331 |
43130533 |
0 |
0 |
T1 |
157196 |
157195 |
0 |
0 |
T2 |
29053 |
29052 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
26013 |
26012 |
0 |
0 |
T5 |
0 |
52314 |
0 |
0 |
T6 |
0 |
61730 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
346476 |
346475 |
0 |
0 |
T14 |
0 |
29702 |
0 |
0 |
T15 |
0 |
60874 |
0 |
0 |
T16 |
0 |
163352 |
0 |
0 |
T17 |
0 |
48814 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68592791 |
68591993 |
0 |
0 |
T1 |
129272 |
129271 |
0 |
0 |
T2 |
55909 |
55908 |
0 |
0 |
T3 |
2858 |
2857 |
0 |
0 |
T4 |
45048 |
45047 |
0 |
0 |
T7 |
1998 |
1997 |
0 |
0 |
T8 |
6727 |
6726 |
0 |
0 |
T9 |
21027 |
21026 |
0 |
0 |
T10 |
5519 |
5518 |
0 |
0 |
T11 |
34434 |
34433 |
0 |
0 |
T12 |
376522 |
376521 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
43759 |
42961 |
0 |
0 |
selKnown1 |
932 |
134 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43759 |
42961 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
14 |
13 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
11 |
10 |
0 |
0 |
T9 |
54 |
53 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
57 |
56 |
0 |
0 |
T12 |
104 |
103 |
0 |
0 |
T13 |
0 |
64 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
932 |
134 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
4 |
3 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T17 |
0 |
3 |
0 |
0 |
T18 |
0 |
5 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |