Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
47604255 |
47602653 |
0 |
0 |
selKnown1 |
69434432 |
69432830 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
47604255 |
47602653 |
0 |
0 |
T1 |
68 |
67 |
0 |
0 |
T2 |
83 |
82 |
0 |
0 |
T3 |
162066 |
162064 |
0 |
0 |
T4 |
22037 |
22036 |
0 |
0 |
T5 |
0 |
18513 |
0 |
0 |
T6 |
0 |
64190 |
0 |
0 |
T8 |
2 |
0 |
0 |
0 |
T9 |
63 |
61 |
0 |
0 |
T10 |
8 |
6 |
0 |
0 |
T11 |
64 |
62 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
61 |
59 |
0 |
0 |
T14 |
2 |
0 |
0 |
0 |
T15 |
1 |
87 |
0 |
0 |
T16 |
0 |
31091 |
0 |
0 |
T17 |
0 |
15 |
0 |
0 |
T18 |
0 |
275034 |
0 |
0 |
T19 |
0 |
50015 |
0 |
0 |
T20 |
0 |
246108 |
0 |
0 |
T21 |
0 |
230657 |
0 |
0 |
T22 |
0 |
164355 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69434432 |
69432830 |
0 |
0 |
T1 |
37562 |
37561 |
0 |
0 |
T2 |
35565 |
35564 |
0 |
0 |
T3 |
121834 |
121833 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
4 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
1143 |
1142 |
0 |
0 |
T9 |
27973 |
27972 |
0 |
0 |
T10 |
5215 |
5214 |
0 |
0 |
T11 |
58420 |
58419 |
0 |
0 |
T12 |
1305 |
1304 |
0 |
0 |
T13 |
22612 |
22611 |
0 |
0 |
T14 |
3555 |
3554 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
47559238 |
47558437 |
0 |
0 |
selKnown1 |
69433519 |
69432718 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
47559238 |
47558437 |
0 |
0 |
T3 |
162000 |
161999 |
0 |
0 |
T4 |
22037 |
22036 |
0 |
0 |
T5 |
0 |
18513 |
0 |
0 |
T6 |
0 |
64190 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
0 |
31081 |
0 |
0 |
T18 |
0 |
275034 |
0 |
0 |
T19 |
0 |
50015 |
0 |
0 |
T20 |
0 |
246108 |
0 |
0 |
T21 |
0 |
230657 |
0 |
0 |
T22 |
0 |
164355 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69433519 |
69432718 |
0 |
0 |
T1 |
37562 |
37561 |
0 |
0 |
T2 |
35565 |
35564 |
0 |
0 |
T3 |
121834 |
121833 |
0 |
0 |
T8 |
1143 |
1142 |
0 |
0 |
T9 |
27973 |
27972 |
0 |
0 |
T10 |
5215 |
5214 |
0 |
0 |
T11 |
58420 |
58419 |
0 |
0 |
T12 |
1305 |
1304 |
0 |
0 |
T13 |
22612 |
22611 |
0 |
0 |
T14 |
3555 |
3554 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
45017 |
44216 |
0 |
0 |
selKnown1 |
913 |
112 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
45017 |
44216 |
0 |
0 |
T1 |
68 |
67 |
0 |
0 |
T2 |
83 |
82 |
0 |
0 |
T3 |
66 |
65 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
62 |
61 |
0 |
0 |
T10 |
7 |
6 |
0 |
0 |
T11 |
63 |
62 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
60 |
59 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
87 |
0 |
0 |
T16 |
0 |
10 |
0 |
0 |
T17 |
0 |
15 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
913 |
112 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
4 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |