Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : tlul_err
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_reg_tap.u_reg_if.u_err 73.56 69.23 100.00 25.00 100.00
tb.dut.u_reg.u_reg_if.u_err 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg_tap.u_reg_if.u_err

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
73.56 69.23 100.00 25.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
73.56 69.23 100.00 25.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.91 97.37 94.29 100.00 100.00 u_reg_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_reg.u_reg_if.u_err

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.44 100.00 97.78 100.00 100.00 u_reg_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : tlul_err
Line No.TotalCoveredPercent
TOTAL2626100.00
CONT_ASSIGN2611100.00
CONT_ASSIGN2711100.00
CONT_ASSIGN2811100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3611100.00
CONT_ASSIGN3911100.00
CONT_ASSIGN4211100.00
CONT_ASSIGN5311100.00
ALWAYS561717100.00
CONT_ASSIGN9511100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv' or '../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
26 1 1
27 1 1
28 1 1
32 1 1
36 1 1
39 1 1
42 1 1
53 1 1
56 1 1
57 1 1
58 1 1
60 1 1
61 1 1
63 1 1
64 1 1
65 1 1
69 1 1
71 1 1
73 1 1
77 1 1
78 1 1
79 1 1
89 1 1
90 1 1
91 1 1
95 1 1


Cond Coverage for Module : tlul_err
TotalCoveredPercent
Conditions3535100.00
Logical3535100.00
Non-Logical00
Event00

 LINE       26
 EXPRESSION (tl_i.a_opcode == PutFullData)
            ---------------1--------------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T97,T98

 LINE       27
 EXPRESSION (tl_i.a_opcode == PutPartialData)
            ----------------1----------------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T97,T99

 LINE       28
 EXPRESSION (tl_i.a_opcode == Get)
            -----------1----------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T97,T99

 LINE       39
 EXPRESSION (( ~ (opcode_allowed & a_config_allowed) ) | instr_wr_err | instr_type_err)
             --------------------1--------------------   ------2-----   -------3------
-1--2--3-StatusTests
000CoveredT64,T97,T98
001CoveredT97,T101,T102
010CoveredT97,T101,T111
100CoveredT64,T97,T98

 LINE       39
 SUB-EXPRESSION (opcode_allowed & a_config_allowed)
                 -------1------   --------2-------
-1--2-StatusTests
01CoveredT135,T136,T137
10CoveredT64,T98,T99
11CoveredT64,T97,T98

 LINE       42
 EXPRESSION ((tl_i.a_opcode == PutFullData) | (tl_i.a_opcode == PutPartialData) | (tl_i.a_opcode == Get))
             ---------------1--------------   ----------------2----------------   -----------3----------
-1--2--3-StatusTests
000CoveredT112,T135,T136
001CoveredT64,T97,T99
010CoveredT64,T97,T99
100CoveredT64,T97,T98

 LINE       42
 SUB-EXPRESSION (tl_i.a_opcode == PutFullData)
                ---------------1--------------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T97,T98

 LINE       42
 SUB-EXPRESSION (tl_i.a_opcode == PutPartialData)
                ----------------1----------------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T97,T99

 LINE       42
 SUB-EXPRESSION (tl_i.a_opcode == Get)
                -----------1----------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T97,T99

 LINE       71
 EXPRESSION (tl_i.a_address[1] ? ((~|(tl_i.a_mask & 4'b0011))) : ((~|(tl_i.a_mask & 4'b1100))))
             --------1--------
-1-StatusTests
0CoveredT97,T99,T100
1CoveredT97,T99,T101

 LINE       73
 EXPRESSION (tl_i.a_address[1] ? ((&tl_i.a_mask[3:2])) : ((&tl_i.a_mask[1:0])))
             --------1--------
-1-StatusTests
0CoveredT97,T99,T100
1CoveredT97,T99,T101

 LINE       95
 EXPRESSION (addr_sz_chk & mask_chk & (op_get | op_partial | fulldata_chk))
             -----1-----   ----2---   ------------------3-----------------
-1--2--3-StatusTests
011CoveredT112,T135,T136
101CoveredT135,T136,T113
110CoveredT135,T136,T113
111CoveredT64,T97,T98

 LINE       95
 SUB-EXPRESSION (op_get | op_partial | fulldata_chk)
                 ---1--   -----2----   ------3-----
-1--2--3-StatusTests
000CoveredT64,T98,T99
001CoveredT64,T97,T98
010CoveredT64,T97,T99
100CoveredT64,T97,T99

Branch Coverage for Module : tlul_err
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 60 8 8 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv' or '../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if (tl_i.a_valid) -2-: 61 case (tl_i.a_size) -3-: 71 (tl_i.a_address[1]) ? -4-: 73 (tl_i.a_address[1]) ?

Branches:
-1--2--3--4-StatusTests
1 'h0 - - Covered T97,T99,T100
1 'h1 1 - Covered T97,T99,T101
1 'h1 0 - Covered T97,T99,T100
1 'h1 - 1 Covered T97,T99,T101
1 'h1 - 0 Covered T97,T99,T100
1 'h00000002 - - Covered T64,T97,T98
1 default - - Covered T135,T136,T137
0 - - - Covered T64,T97,T98


Assert Coverage for Module : tlul_err
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
dataWidthOnly32_A 1968 1968 0 0


dataWidthOnly32_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1968 1968 0 0
T64 2 2 0 0
T97 2 2 0 0
T98 2 2 0 0
T99 2 2 0 0
T100 2 2 0 0
T101 2 2 0 0
T102 2 2 0 0
T103 2 2 0 0
T104 2 2 0 0
T105 2 2 0 0

Line Coverage for Instance : tb.dut.u_reg_tap.u_reg_if.u_err
Line No.TotalCoveredPercent
TOTAL261869.23
CONT_ASSIGN2611100.00
CONT_ASSIGN2711100.00
CONT_ASSIGN2811100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN36100.00
CONT_ASSIGN3911100.00
CONT_ASSIGN4211100.00
CONT_ASSIGN53100.00
ALWAYS56171164.71
CONT_ASSIGN9511100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv' or '../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
26 1 1
27 1 1
28 1 1
32 1 1
36 0 1
39 1 1
42 1 1
53 0 1
56 1 1
57 1 1
58 1 1
60 1 1
61 1 1
63 0 1
64 0 1
65 0 1
69 0 1
71 0 1
73 0 1
77 1 1
78 1 1
79 1 1
89 1 1
90 1 1
91 1 1
95 1 1


Cond Coverage for Instance : tb.dut.u_reg_tap.u_reg_if.u_err
TotalCoveredPercent
Conditions2020100.00
Logical2020100.00
Non-Logical00
Event00

 LINE       26
 EXPRESSION (tl_i.a_opcode == PutFullData)
            ---------------1--------------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T98,T103

 LINE       27
 EXPRESSION (tl_i.a_opcode == PutPartialData)
            ----------------1----------------
-1-StatusTestsExclude Annotation
0CoveredT64,T97,T98
1Excluded VC_COV_UNR

 LINE       28
 EXPRESSION (tl_i.a_opcode == Get)
            -----------1----------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T103,T104

 LINE       39
 EXPRESSION (( ~ (opcode_allowed & a_config_allowed) ) | instr_wr_err | instr_type_err)
             --------------------1--------------------   ------2-----   -------3------
-1--2--3-StatusTestsExclude Annotation
000CoveredT64,T98,T103
001Excluded VC_COV_UNR
010Excluded VC_COV_UNR
100CoveredT64,T97,T98

 LINE       39
 SUB-EXPRESSION (opcode_allowed & a_config_allowed)
                 -------1------   --------2-------
-1--2-StatusTestsExclude Annotation
01Excluded VC_COV_UNR
10CoveredT64,T98,T103
11CoveredT64,T98,T103

 LINE       42
 EXPRESSION ((tl_i.a_opcode == PutFullData) | (tl_i.a_opcode == PutPartialData) | (tl_i.a_opcode == Get))
             ---------------1--------------   ----------------2----------------   -----------3----------
-1--2--3-StatusTestsExclude Annotation
000Excluded VC_COV_UNR
001CoveredT64,T103,T104
010Excluded VC_COV_UNR
100CoveredT64,T98,T103

 LINE       42
 SUB-EXPRESSION (tl_i.a_opcode == PutFullData)
                ---------------1--------------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T98,T103

 LINE       42
 SUB-EXPRESSION (tl_i.a_opcode == PutPartialData)
                ----------------1----------------
-1-StatusTestsExclude Annotation
0CoveredT64,T97,T98
1Excluded VC_COV_UNR

 LINE       42
 SUB-EXPRESSION (tl_i.a_opcode == Get)
                -----------1----------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T103,T104

 LINE       71
 EXPRESSION (tl_i.a_address[1] ? ((~|(tl_i.a_mask & 4'b0011))) : ((~|(tl_i.a_mask & 4'b1100))))
             --------1--------
-1-StatusTestsExclude Annotation
0Excluded VC_COV_UNR
1Excluded VC_COV_UNR

 LINE       73
 EXPRESSION (tl_i.a_address[1] ? ((&tl_i.a_mask[3:2])) : ((&tl_i.a_mask[1:0])))
             --------1--------
-1-StatusTestsExclude Annotation
0Excluded VC_COV_UNR
1Excluded VC_COV_UNR

 LINE       95
 EXPRESSION (addr_sz_chk & mask_chk & (op_get | op_partial | fulldata_chk))
             -----1-----   ----2---   ------------------3-----------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT64,T98,T103

 LINE       95
 SUB-EXPRESSION (op_get | op_partial | fulldata_chk)
                 ---1--   -----2----   ------3-----
-1--2--3-StatusTestsExclude Annotation
000CoveredT64,T98,T103
001CoveredT64,T98,T103
010Excluded VC_COV_UNR
100CoveredT64,T103,T104

Branch Coverage for Instance : tb.dut.u_reg_tap.u_reg_if.u_err
Line No.TotalCoveredPercent
Branches 8 2 25.00
IF 60 8 2 25.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv' or '../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if (tl_i.a_valid) -2-: 61 case (tl_i.a_size) -3-: 71 (tl_i.a_address[1]) ? -4-: 73 (tl_i.a_address[1]) ?

Branches:
-1--2--3--4-StatusTests
1 'h0 - - Not Covered
1 'h1 1 - Not Covered
1 'h1 0 - Not Covered
1 'h1 - 1 Not Covered
1 'h1 - 0 Not Covered
1 'h00000002 - - Covered T64,T98,T103
1 default - - Not Covered
0 - - - Covered T64,T98,T103


Assert Coverage for Instance : tb.dut.u_reg_tap.u_reg_if.u_err
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
dataWidthOnly32_A 984 984 0 0


dataWidthOnly32_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 984 984 0 0
T64 1 1 0 0
T97 1 1 0 0
T98 1 1 0 0
T99 1 1 0 0
T100 1 1 0 0
T101 1 1 0 0
T102 1 1 0 0
T103 1 1 0 0
T104 1 1 0 0
T105 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_reg_if.u_err
Line No.TotalCoveredPercent
TOTAL2626100.00
CONT_ASSIGN2611100.00
CONT_ASSIGN2711100.00
CONT_ASSIGN2811100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3611100.00
CONT_ASSIGN3911100.00
CONT_ASSIGN4211100.00
CONT_ASSIGN5311100.00
ALWAYS561717100.00
CONT_ASSIGN9511100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv' or '../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
26 1 1
27 1 1
28 1 1
32 1 1
36 1 1
39 1 1
42 1 1
53 1 1
56 1 1
57 1 1
58 1 1
60 1 1
61 1 1
63 1 1
64 1 1
65 1 1
69 1 1
71 1 1
73 1 1
77 1 1
78 1 1
79 1 1
89 1 1
90 1 1
91 1 1
95 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_reg_if.u_err
TotalCoveredPercent
Conditions3535100.00
Logical3535100.00
Non-Logical00
Event00

 LINE       26
 EXPRESSION (tl_i.a_opcode == PutFullData)
            ---------------1--------------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT97,T99,T100

 LINE       27
 EXPRESSION (tl_i.a_opcode == PutPartialData)
            ----------------1----------------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T97,T99

 LINE       28
 EXPRESSION (tl_i.a_opcode == Get)
            -----------1----------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T97,T99

 LINE       39
 EXPRESSION (( ~ (opcode_allowed & a_config_allowed) ) | instr_wr_err | instr_type_err)
             --------------------1--------------------   ------2-----   -------3------
-1--2--3-StatusTests
000CoveredT97,T99,T100
001CoveredT97,T101,T102
010CoveredT97,T101,T111
100CoveredT64,T99,T100

 LINE       39
 SUB-EXPRESSION (opcode_allowed & a_config_allowed)
                 -------1------   --------2-------
-1--2-StatusTests
01CoveredT135,T136,T137
10CoveredT64,T99,T100
11CoveredT97,T99,T100

 LINE       42
 EXPRESSION ((tl_i.a_opcode == PutFullData) | (tl_i.a_opcode == PutPartialData) | (tl_i.a_opcode == Get))
             ---------------1--------------   ----------------2----------------   -----------3----------
-1--2--3-StatusTests
000CoveredT112,T135,T136
001CoveredT64,T97,T99
010CoveredT64,T97,T99
100CoveredT97,T99,T100

 LINE       42
 SUB-EXPRESSION (tl_i.a_opcode == PutFullData)
                ---------------1--------------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT97,T99,T100

 LINE       42
 SUB-EXPRESSION (tl_i.a_opcode == PutPartialData)
                ----------------1----------------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T97,T99

 LINE       42
 SUB-EXPRESSION (tl_i.a_opcode == Get)
                -----------1----------
-1-StatusTests
0CoveredT64,T97,T98
1CoveredT64,T97,T99

 LINE       71
 EXPRESSION (tl_i.a_address[1] ? ((~|(tl_i.a_mask & 4'b0011))) : ((~|(tl_i.a_mask & 4'b1100))))
             --------1--------
-1-StatusTests
0CoveredT97,T99,T100
1CoveredT97,T99,T101

 LINE       73
 EXPRESSION (tl_i.a_address[1] ? ((&tl_i.a_mask[3:2])) : ((&tl_i.a_mask[1:0])))
             --------1--------
-1-StatusTests
0CoveredT97,T99,T100
1CoveredT97,T99,T101

 LINE       95
 EXPRESSION (addr_sz_chk & mask_chk & (op_get | op_partial | fulldata_chk))
             -----1-----   ----2---   ------------------3-----------------
-1--2--3-StatusTests
011CoveredT112,T135,T136
101CoveredT135,T136,T113
110CoveredT135,T136,T113
111CoveredT97,T99,T100

 LINE       95
 SUB-EXPRESSION (op_get | op_partial | fulldata_chk)
                 ---1--   -----2----   ------3-----
-1--2--3-StatusTests
000CoveredT99,T100,T102
001CoveredT97,T99,T100
010CoveredT64,T97,T99
100CoveredT64,T97,T99

Branch Coverage for Instance : tb.dut.u_reg.u_reg_if.u_err
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 60 8 8 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv' or '../src/lowrisc_tlul_common_0.1/rtl/tlul_err.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if (tl_i.a_valid) -2-: 61 case (tl_i.a_size) -3-: 71 (tl_i.a_address[1]) ? -4-: 73 (tl_i.a_address[1]) ?

Branches:
-1--2--3--4-StatusTests
1 'h0 - - Covered T97,T99,T100
1 'h1 1 - Covered T97,T99,T101
1 'h1 0 - Covered T97,T99,T100
1 'h1 - 1 Covered T97,T99,T101
1 'h1 - 0 Covered T97,T99,T100
1 'h00000002 - - Covered T97,T99,T100
1 default - - Covered T135,T136,T137
0 - - - Covered T64,T97,T99


Assert Coverage for Instance : tb.dut.u_reg.u_reg_if.u_err
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
dataWidthOnly32_A 984 984 0 0


dataWidthOnly32_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 984 984 0 0
T64 1 1 0 0
T97 1 1 0 0
T98 1 1 0 0
T99 1 1 0 0
T100 1 1 0 0
T101 1 1 0 0
T102 1 1 0 0
T103 1 1 0 0
T104 1 1 0 0
T105 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%