Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
43839177 |
43837575 |
0 |
0 |
selKnown1 |
62658162 |
62656560 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43839177 |
43837575 |
0 |
0 |
T1 |
61 |
60 |
0 |
0 |
T2 |
92 |
91 |
0 |
0 |
T3 |
37429 |
37427 |
0 |
0 |
T4 |
78 |
76 |
0 |
0 |
T5 |
63230 |
63228 |
0 |
0 |
T6 |
0 |
41739 |
0 |
0 |
T7 |
0 |
48928 |
0 |
0 |
T8 |
86 |
84 |
0 |
0 |
T9 |
10 |
8 |
0 |
0 |
T10 |
53 |
51 |
0 |
0 |
T11 |
80 |
78 |
0 |
0 |
T12 |
102 |
100 |
0 |
0 |
T13 |
1 |
60 |
0 |
0 |
T14 |
0 |
261466 |
0 |
0 |
T15 |
0 |
134639 |
0 |
0 |
T16 |
0 |
51798 |
0 |
0 |
T17 |
0 |
76027 |
0 |
0 |
T18 |
0 |
3725 |
0 |
0 |
T19 |
0 |
7227 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
62658162 |
62656560 |
0 |
0 |
T1 |
37015 |
37014 |
0 |
0 |
T2 |
34011 |
34010 |
0 |
0 |
T3 |
30360 |
30358 |
0 |
0 |
T4 |
30915 |
30913 |
0 |
0 |
T5 |
35551 |
35549 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T8 |
25210 |
25208 |
0 |
0 |
T9 |
32481 |
32479 |
0 |
0 |
T10 |
23966 |
23964 |
0 |
0 |
T11 |
29824 |
29822 |
0 |
0 |
T12 |
34572 |
34570 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T17 |
0 |
6 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
43794960 |
43794159 |
0 |
0 |
selKnown1 |
62657246 |
62656445 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43794960 |
43794159 |
0 |
0 |
T3 |
37428 |
37427 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
63217 |
63216 |
0 |
0 |
T6 |
0 |
41739 |
0 |
0 |
T7 |
0 |
48928 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
0 |
261466 |
0 |
0 |
T15 |
0 |
134639 |
0 |
0 |
T16 |
0 |
51798 |
0 |
0 |
T17 |
0 |
76027 |
0 |
0 |
T18 |
0 |
3725 |
0 |
0 |
T19 |
0 |
7227 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
62657246 |
62656445 |
0 |
0 |
T1 |
37015 |
37014 |
0 |
0 |
T2 |
34011 |
34010 |
0 |
0 |
T3 |
30356 |
30355 |
0 |
0 |
T4 |
30914 |
30913 |
0 |
0 |
T5 |
35550 |
35549 |
0 |
0 |
T8 |
25209 |
25208 |
0 |
0 |
T9 |
32480 |
32479 |
0 |
0 |
T10 |
23965 |
23964 |
0 |
0 |
T11 |
29823 |
29822 |
0 |
0 |
T12 |
34571 |
34570 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
44217 |
43416 |
0 |
0 |
selKnown1 |
916 |
115 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
44217 |
43416 |
0 |
0 |
T1 |
61 |
60 |
0 |
0 |
T2 |
92 |
91 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
77 |
76 |
0 |
0 |
T5 |
13 |
12 |
0 |
0 |
T8 |
85 |
84 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
52 |
51 |
0 |
0 |
T11 |
79 |
78 |
0 |
0 |
T12 |
101 |
100 |
0 |
0 |
T13 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
916 |
115 |
0 |
0 |
T3 |
4 |
3 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T17 |
0 |
6 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |