Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : tlul_cmd_intg_chk
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_tlul_trans_intg_0.1/rtl/tlul_cmd_intg_chk.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_reg.u_chk 100.00 100.00 100.00
tb.dut.u_reg_tap.u_chk 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_chk

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.65 100.00 98.62 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_chk 100.00 100.00
u_tlul_data_integ_dec 100.00 100.00 100.00



Module Instance : tb.dut.u_reg_tap.u_chk

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
82.14 100.00 46.43 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.53 99.56 98.57 100.00 100.00 u_reg_tap


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_chk 17.24 17.24
u_tlul_data_integ_dec 94.38 100.00 88.75

Line Coverage for Module : tlul_cmd_intg_chk
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2211100.00
CONT_ASSIGN4400
CONT_ASSIGN4911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_trans_intg_0.1/rtl/tlul_cmd_intg_chk.sv' or '../src/lowrisc_tlul_trans_intg_0.1/rtl/tlul_cmd_intg_chk.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
22 1 1
44 unreachable
49 1 1


Assert Coverage for Module : tlul_cmd_intg_chk
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
PayLoadWidthCheck 1958 1958 0 0


PayLoadWidthCheck
NameAttemptsReal SuccessesFailuresIncomplete
Total 1958 1958 0 0
T66 2 2 0 0
T90 2 2 0 0
T91 2 2 0 0
T92 2 2 0 0
T93 2 2 0 0
T94 2 2 0 0
T95 2 2 0 0
T96 2 2 0 0
T97 2 2 0 0
T98 2 2 0 0

Line Coverage for Instance : tb.dut.u_reg.u_chk
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2211100.00
CONT_ASSIGN4400
CONT_ASSIGN4911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_trans_intg_0.1/rtl/tlul_cmd_intg_chk.sv' or '../src/lowrisc_tlul_trans_intg_0.1/rtl/tlul_cmd_intg_chk.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
22 1 1
44 unreachable
49 1 1


Assert Coverage for Instance : tb.dut.u_reg.u_chk
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
PayLoadWidthCheck 979 979 0 0


PayLoadWidthCheck
NameAttemptsReal SuccessesFailuresIncomplete
Total 979 979 0 0
T66 1 1 0 0
T90 1 1 0 0
T91 1 1 0 0
T92 1 1 0 0
T93 1 1 0 0
T94 1 1 0 0
T95 1 1 0 0
T96 1 1 0 0
T97 1 1 0 0
T98 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_tap.u_chk
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2211100.00
CONT_ASSIGN4400
CONT_ASSIGN4911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_trans_intg_0.1/rtl/tlul_cmd_intg_chk.sv' or '../src/lowrisc_tlul_trans_intg_0.1/rtl/tlul_cmd_intg_chk.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
22 1 1
44 unreachable
49 1 1


Assert Coverage for Instance : tb.dut.u_reg_tap.u_chk
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
PayLoadWidthCheck 979 979 0 0


PayLoadWidthCheck
NameAttemptsReal SuccessesFailuresIncomplete
Total 979 979 0 0
T66 1 1 0 0
T90 1 1 0 0
T91 1 1 0 0
T92 1 1 0 0
T93 1 1 0 0
T94 1 1 0 0
T95 1 1 0 0
T96 1 1 0 0
T97 1 1 0 0
T98 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%