Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
49673109 |
49671507 |
0 |
0 |
selKnown1 |
64359101 |
64357499 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
49673109 |
49671507 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
69 |
68 |
0 |
0 |
T3 |
35481 |
35479 |
0 |
0 |
T4 |
53036 |
53034 |
0 |
0 |
T5 |
201605 |
201603 |
0 |
0 |
T6 |
0 |
7403 |
0 |
0 |
T9 |
3 |
1 |
0 |
0 |
T10 |
85 |
83 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
79 |
77 |
0 |
0 |
T13 |
88 |
86 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
46731 |
46749 |
0 |
0 |
T16 |
0 |
19614 |
0 |
0 |
T17 |
0 |
218212 |
0 |
0 |
T18 |
0 |
34988 |
0 |
0 |
T19 |
0 |
39743 |
0 |
0 |
T20 |
0 |
542824 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
64359101 |
64357499 |
0 |
0 |
T1 |
4307 |
4306 |
0 |
0 |
T2 |
32148 |
32147 |
0 |
0 |
T3 |
52908 |
52907 |
0 |
0 |
T4 |
49641 |
49639 |
0 |
0 |
T5 |
203834 |
203832 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
1069 |
1068 |
0 |
0 |
T10 |
27036 |
27035 |
0 |
0 |
T11 |
788 |
786 |
0 |
0 |
T12 |
23046 |
23044 |
0 |
0 |
T13 |
24351 |
24349 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
49628666 |
49627865 |
0 |
0 |
selKnown1 |
64358164 |
64357363 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
49628666 |
49627865 |
0 |
0 |
T3 |
35464 |
35463 |
0 |
0 |
T4 |
53035 |
53034 |
0 |
0 |
T5 |
201524 |
201523 |
0 |
0 |
T6 |
0 |
7403 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
46731 |
46730 |
0 |
0 |
T16 |
0 |
19614 |
0 |
0 |
T17 |
0 |
218212 |
0 |
0 |
T18 |
0 |
34988 |
0 |
0 |
T19 |
0 |
39743 |
0 |
0 |
T20 |
0 |
542824 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
64358164 |
64357363 |
0 |
0 |
T1 |
4307 |
4306 |
0 |
0 |
T2 |
32148 |
32147 |
0 |
0 |
T3 |
52908 |
52907 |
0 |
0 |
T4 |
49634 |
49633 |
0 |
0 |
T5 |
203833 |
203832 |
0 |
0 |
T9 |
1069 |
1068 |
0 |
0 |
T10 |
27036 |
27035 |
0 |
0 |
T11 |
787 |
786 |
0 |
0 |
T12 |
23045 |
23044 |
0 |
0 |
T13 |
24350 |
24349 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
44443 |
43642 |
0 |
0 |
selKnown1 |
937 |
136 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
44443 |
43642 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
69 |
68 |
0 |
0 |
T3 |
17 |
16 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
81 |
80 |
0 |
0 |
T9 |
2 |
1 |
0 |
0 |
T10 |
84 |
83 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
78 |
77 |
0 |
0 |
T13 |
87 |
86 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
937 |
136 |
0 |
0 |
T4 |
7 |
6 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |