Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
43645832 |
43644234 |
0 |
0 |
selKnown1 |
61659581 |
61657983 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43645832 |
43644234 |
0 |
0 |
T1 |
14 |
13 |
0 |
0 |
T2 |
166310 |
166308 |
0 |
0 |
T3 |
59 |
57 |
0 |
0 |
T4 |
60769 |
60767 |
0 |
0 |
T5 |
87081 |
87079 |
0 |
0 |
T6 |
0 |
18586 |
0 |
0 |
T10 |
80 |
78 |
0 |
0 |
T11 |
80 |
78 |
0 |
0 |
T12 |
83 |
81 |
0 |
0 |
T13 |
4 |
2 |
0 |
0 |
T14 |
122 |
120 |
0 |
0 |
T15 |
0 |
39395 |
0 |
0 |
T16 |
0 |
154209 |
0 |
0 |
T17 |
0 |
52366 |
0 |
0 |
T18 |
0 |
179799 |
0 |
0 |
T19 |
0 |
225552 |
0 |
0 |
T20 |
0 |
5641 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
61659581 |
61657983 |
0 |
0 |
T1 |
10393 |
10392 |
0 |
0 |
T2 |
149453 |
149452 |
0 |
0 |
T3 |
20388 |
20387 |
0 |
0 |
T4 |
124915 |
124914 |
0 |
0 |
T5 |
127471 |
127470 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
31440 |
31439 |
0 |
0 |
T11 |
31887 |
31886 |
0 |
0 |
T12 |
53800 |
53799 |
0 |
0 |
T13 |
1641 |
1640 |
0 |
0 |
T14 |
19946 |
19945 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
43604370 |
43603571 |
0 |
0 |
selKnown1 |
61658664 |
61657865 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43604370 |
43603571 |
0 |
0 |
T2 |
166241 |
166240 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
60755 |
60754 |
0 |
0 |
T5 |
86986 |
86985 |
0 |
0 |
T6 |
0 |
18586 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
39395 |
0 |
0 |
T16 |
0 |
154209 |
0 |
0 |
T17 |
0 |
52366 |
0 |
0 |
T18 |
0 |
179799 |
0 |
0 |
T19 |
0 |
225552 |
0 |
0 |
T20 |
0 |
5641 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
61658664 |
61657865 |
0 |
0 |
T1 |
10393 |
10392 |
0 |
0 |
T2 |
149453 |
149452 |
0 |
0 |
T3 |
20388 |
20387 |
0 |
0 |
T4 |
124915 |
124914 |
0 |
0 |
T5 |
127471 |
127470 |
0 |
0 |
T10 |
31440 |
31439 |
0 |
0 |
T11 |
31887 |
31886 |
0 |
0 |
T12 |
53800 |
53799 |
0 |
0 |
T13 |
1641 |
1640 |
0 |
0 |
T14 |
19946 |
19945 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
41462 |
40663 |
0 |
0 |
selKnown1 |
917 |
118 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41462 |
40663 |
0 |
0 |
T1 |
14 |
13 |
0 |
0 |
T2 |
69 |
68 |
0 |
0 |
T3 |
58 |
57 |
0 |
0 |
T4 |
14 |
13 |
0 |
0 |
T5 |
95 |
94 |
0 |
0 |
T10 |
79 |
78 |
0 |
0 |
T11 |
79 |
78 |
0 |
0 |
T12 |
82 |
81 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T14 |
121 |
120 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
917 |
118 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |