Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_generic_clock_inv
SCORELINECONDTOGGLEFSMBRANCHASSERT
66.67 66.67

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_inv_0/rtl/prim_generic_clock_inv.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic 66.67 66.67



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
66.67 66.67


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
72.73 72.73


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 66.67 i_tck_inv


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_scan.i_dft_tck_mux 75.00 75.00


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : prim_generic_clock_inv
TotalCoveredPercent
Totals 3 2 66.67
Total Bits 6 4 66.67
Total Bits 0->1 3 2 66.67
Total Bits 1->0 3 2 66.67

Ports 3 2 66.67
Port Bits 6 4 66.67
Port Bits 0->1 3 2 66.67
Port Bits 1->0 3 2 66.67

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
scanmode_i No No No INPUT
clk_no Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%