SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
94.85 | 93.83 | 96.32 | 95.56 | 91.65 | 97.00 | 96.33 | 93.28 |
T1260 | /workspace/coverage/cover_reg_top/21.otp_ctrl_intr_test.2052615541 | May 16 01:23:29 PM PDT 24 | May 16 01:23:36 PM PDT 24 | 608135730 ps | ||
T1261 | /workspace/coverage/cover_reg_top/26.otp_ctrl_intr_test.3573662242 | May 16 01:23:25 PM PDT 24 | May 16 01:23:30 PM PDT 24 | 589983799 ps | ||
T302 | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.1956951713 | May 16 01:22:57 PM PDT 24 | May 16 01:23:09 PM PDT 24 | 47959005 ps | ||
T1262 | /workspace/coverage/cover_reg_top/2.otp_ctrl_same_csr_outstanding.659106206 | May 16 01:22:56 PM PDT 24 | May 16 01:23:11 PM PDT 24 | 486905801 ps | ||
T1263 | /workspace/coverage/cover_reg_top/14.otp_ctrl_intr_test.2506994154 | May 16 01:23:29 PM PDT 24 | May 16 01:23:35 PM PDT 24 | 84240500 ps | ||
T1264 | /workspace/coverage/cover_reg_top/41.otp_ctrl_intr_test.1025039833 | May 16 01:23:28 PM PDT 24 | May 16 01:23:35 PM PDT 24 | 600551162 ps | ||
T306 | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_rw.289431469 | May 16 01:23:27 PM PDT 24 | May 16 01:23:34 PM PDT 24 | 164974720 ps | ||
T356 | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_intg_err.2725502383 | May 16 01:23:24 PM PDT 24 | May 16 01:23:42 PM PDT 24 | 10421901564 ps | ||
T1265 | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_errors.521510031 | May 16 01:22:58 PM PDT 24 | May 16 01:23:13 PM PDT 24 | 174990087 ps | ||
T275 | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_intg_err.1158254762 | May 16 01:23:26 PM PDT 24 | May 16 01:23:50 PM PDT 24 | 1306812227 ps | ||
T1266 | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.2814659784 | May 16 01:23:29 PM PDT 24 | May 16 01:23:36 PM PDT 24 | 145057131 ps | ||
T1267 | /workspace/coverage/cover_reg_top/7.otp_ctrl_intr_test.3772642247 | May 16 01:22:57 PM PDT 24 | May 16 01:23:10 PM PDT 24 | 39064821 ps | ||
T1268 | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_walk.2531111091 | May 16 01:22:58 PM PDT 24 | May 16 01:23:10 PM PDT 24 | 73714558 ps | ||
T1269 | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_mem_rw_with_rand_reset.885059781 | May 16 01:22:59 PM PDT 24 | May 16 01:23:12 PM PDT 24 | 286169484 ps | ||
T1270 | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_mem_rw_with_rand_reset.965523882 | May 16 01:23:24 PM PDT 24 | May 16 01:23:28 PM PDT 24 | 291233450 ps | ||
T303 | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_rw.3958696736 | May 16 01:23:08 PM PDT 24 | May 16 01:23:17 PM PDT 24 | 46202941 ps | ||
T1271 | /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.3130437742 | May 16 01:22:58 PM PDT 24 | May 16 01:23:10 PM PDT 24 | 40784032 ps | ||
T1272 | /workspace/coverage/cover_reg_top/1.otp_ctrl_intr_test.3443750959 | May 16 01:22:50 PM PDT 24 | May 16 01:23:00 PM PDT 24 | 604678670 ps | ||
T1273 | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_errors.3533381468 | May 16 01:23:01 PM PDT 24 | May 16 01:23:14 PM PDT 24 | 93016818 ps | ||
T1274 | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_rw.2300707770 | May 16 01:22:59 PM PDT 24 | May 16 01:23:11 PM PDT 24 | 122021304 ps | ||
T1275 | /workspace/coverage/cover_reg_top/12.otp_ctrl_same_csr_outstanding.3291816031 | May 16 01:23:10 PM PDT 24 | May 16 01:23:20 PM PDT 24 | 983337888 ps | ||
T1276 | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_errors.1733374467 | May 16 01:22:51 PM PDT 24 | May 16 01:23:04 PM PDT 24 | 64272755 ps | ||
T1277 | /workspace/coverage/cover_reg_top/36.otp_ctrl_intr_test.2447219013 | May 16 01:23:25 PM PDT 24 | May 16 01:23:30 PM PDT 24 | 528084444 ps | ||
T1278 | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_errors.2628102208 | May 16 01:23:10 PM PDT 24 | May 16 01:23:22 PM PDT 24 | 143910808 ps | ||
T1279 | /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.3732552125 | May 16 01:23:26 PM PDT 24 | May 16 01:23:32 PM PDT 24 | 545682289 ps | ||
T1280 | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_aliasing.3449515842 | May 16 01:22:58 PM PDT 24 | May 16 01:23:13 PM PDT 24 | 99692240 ps | ||
T1281 | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_rw.2006088866 | May 16 01:23:24 PM PDT 24 | May 16 01:23:28 PM PDT 24 | 693644579 ps | ||
T357 | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_intg_err.340366488 | May 16 01:23:12 PM PDT 24 | May 16 01:23:46 PM PDT 24 | 19088968896 ps | ||
T1282 | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.248390541 | May 16 01:23:26 PM PDT 24 | May 16 01:23:50 PM PDT 24 | 1840042151 ps | ||
T1283 | /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.2894561683 | May 16 01:22:56 PM PDT 24 | May 16 01:23:08 PM PDT 24 | 40240376 ps | ||
T1284 | /workspace/coverage/cover_reg_top/12.otp_ctrl_intr_test.4282579299 | May 16 01:23:12 PM PDT 24 | May 16 01:23:19 PM PDT 24 | 75300643 ps | ||
T1285 | /workspace/coverage/cover_reg_top/10.otp_ctrl_intr_test.1058446044 | May 16 01:23:11 PM PDT 24 | May 16 01:23:18 PM PDT 24 | 553304140 ps | ||
T1286 | /workspace/coverage/cover_reg_top/1.otp_ctrl_same_csr_outstanding.3486041289 | May 16 01:22:49 PM PDT 24 | May 16 01:22:59 PM PDT 24 | 1125197117 ps | ||
T304 | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_hw_reset.1882490886 | May 16 01:22:48 PM PDT 24 | May 16 01:22:59 PM PDT 24 | 1441440974 ps | ||
T1287 | /workspace/coverage/cover_reg_top/11.otp_ctrl_intr_test.1516098118 | May 16 01:23:10 PM PDT 24 | May 16 01:23:18 PM PDT 24 | 60233263 ps | ||
T1288 | /workspace/coverage/cover_reg_top/37.otp_ctrl_intr_test.3552091834 | May 16 01:23:26 PM PDT 24 | May 16 01:23:32 PM PDT 24 | 43238171 ps | ||
T1289 | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_errors.275448857 | May 16 01:23:24 PM PDT 24 | May 16 01:23:29 PM PDT 24 | 211547844 ps | ||
T1290 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_bit_bash.1606282982 | May 16 01:22:50 PM PDT 24 | May 16 01:23:06 PM PDT 24 | 2002488081 ps | ||
T1291 | /workspace/coverage/cover_reg_top/0.otp_ctrl_same_csr_outstanding.610946930 | May 16 01:22:55 PM PDT 24 | May 16 01:23:10 PM PDT 24 | 247743098 ps | ||
T1292 | /workspace/coverage/cover_reg_top/0.otp_ctrl_intr_test.1936375744 | May 16 01:22:56 PM PDT 24 | May 16 01:23:08 PM PDT 24 | 129258276 ps | ||
T1293 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_rw.4242804703 | May 16 01:22:48 PM PDT 24 | May 16 01:22:57 PM PDT 24 | 50355889 ps | ||
T1294 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_hw_reset.2890902551 | May 16 01:22:50 PM PDT 24 | May 16 01:23:00 PM PDT 24 | 364134801 ps | ||
T1295 | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.1413736430 | May 16 01:22:50 PM PDT 24 | May 16 01:23:01 PM PDT 24 | 216369517 ps | ||
T1296 | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_mem_rw_with_rand_reset.2737496871 | May 16 01:23:01 PM PDT 24 | May 16 01:23:12 PM PDT 24 | 175916037 ps | ||
T358 | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_intg_err.1407339615 | May 16 01:23:26 PM PDT 24 | May 16 01:23:49 PM PDT 24 | 1516729660 ps | ||
T1297 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.3955183482 | May 16 01:22:58 PM PDT 24 | May 16 01:23:12 PM PDT 24 | 220808696 ps | ||
T1298 | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_rw.3897338143 | May 16 01:22:58 PM PDT 24 | May 16 01:23:10 PM PDT 24 | 107497069 ps | ||
T1299 | /workspace/coverage/cover_reg_top/8.otp_ctrl_same_csr_outstanding.167937984 | May 16 01:23:00 PM PDT 24 | May 16 01:23:13 PM PDT 24 | 74309019 ps | ||
T1300 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_bit_bash.3626087414 | May 16 01:22:52 PM PDT 24 | May 16 01:23:21 PM PDT 24 | 8064548717 ps | ||
T1301 | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_bit_bash.3926873620 | May 16 01:22:59 PM PDT 24 | May 16 01:23:16 PM PDT 24 | 491902304 ps | ||
T1302 | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.3633581808 | May 16 01:22:55 PM PDT 24 | May 16 01:23:13 PM PDT 24 | 267481729 ps | ||
T1303 | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_rw.552247888 | May 16 01:23:24 PM PDT 24 | May 16 01:23:27 PM PDT 24 | 49453175 ps | ||
T1304 | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_intg_err.2665142041 | May 16 01:23:00 PM PDT 24 | May 16 01:23:21 PM PDT 24 | 676713924 ps | ||
T1305 | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_intg_err.359758777 | May 16 01:22:51 PM PDT 24 | May 16 01:23:20 PM PDT 24 | 1341020524 ps | ||
T1306 | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_errors.3253803034 | May 16 01:23:26 PM PDT 24 | May 16 01:23:38 PM PDT 24 | 2631904186 ps | ||
T1307 | /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_mem_rw_with_rand_reset.1227628548 | May 16 01:23:10 PM PDT 24 | May 16 01:23:19 PM PDT 24 | 143777198 ps | ||
T1308 | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_mem_rw_with_rand_reset.1763677396 | May 16 01:23:27 PM PDT 24 | May 16 01:23:35 PM PDT 24 | 171454217 ps | ||
T1309 | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.2081373792 | May 16 01:23:12 PM PDT 24 | May 16 01:23:21 PM PDT 24 | 105800375 ps | ||
T1310 | /workspace/coverage/cover_reg_top/39.otp_ctrl_intr_test.2837454003 | May 16 01:23:27 PM PDT 24 | May 16 01:23:34 PM PDT 24 | 42033554 ps | ||
T1311 | /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.385879558 | May 16 01:23:27 PM PDT 24 | May 16 01:23:34 PM PDT 24 | 566428919 ps | ||
T1312 | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_partial_access.1744920067 | May 16 01:22:58 PM PDT 24 | May 16 01:23:10 PM PDT 24 | 107738142 ps | ||
T1313 | /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.4113838082 | May 16 01:23:09 PM PDT 24 | May 16 01:23:19 PM PDT 24 | 141811776 ps | ||
T365 | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.3350119839 | May 16 01:22:57 PM PDT 24 | May 16 01:23:28 PM PDT 24 | 1304189882 ps | ||
T1314 | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.945455305 | May 16 01:23:11 PM PDT 24 | May 16 01:23:19 PM PDT 24 | 134587926 ps | ||
T1315 | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.1788672712 | May 16 01:22:58 PM PDT 24 | May 16 01:23:51 PM PDT 24 | 18853750011 ps | ||
T1316 | /workspace/coverage/cover_reg_top/11.otp_ctrl_same_csr_outstanding.769288118 | May 16 01:23:09 PM PDT 24 | May 16 01:23:18 PM PDT 24 | 46847966 ps | ||
T1317 | /workspace/coverage/cover_reg_top/31.otp_ctrl_intr_test.71091803 | May 16 01:23:26 PM PDT 24 | May 16 01:23:31 PM PDT 24 | 40190997 ps | ||
T1318 | /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.2796463566 | May 16 01:23:07 PM PDT 24 | May 16 01:23:18 PM PDT 24 | 164902778 ps | ||
T1319 | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_errors.943253105 | May 16 01:22:57 PM PDT 24 | May 16 01:23:15 PM PDT 24 | 160971817 ps | ||
T1320 | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_partial_access.1072845223 | May 16 01:22:57 PM PDT 24 | May 16 01:23:09 PM PDT 24 | 537465147 ps | ||
T1321 | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.3784967175 | May 16 01:23:01 PM PDT 24 | May 16 01:23:16 PM PDT 24 | 1988513269 ps | ||
T1322 | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_partial_access.1729865990 | May 16 01:22:49 PM PDT 24 | May 16 01:22:58 PM PDT 24 | 38914699 ps | ||
T1323 | /workspace/coverage/cover_reg_top/3.otp_ctrl_same_csr_outstanding.3939408163 | May 16 01:22:57 PM PDT 24 | May 16 01:23:11 PM PDT 24 | 173062709 ps | ||
T1324 | /workspace/coverage/cover_reg_top/28.otp_ctrl_intr_test.3616877101 | May 16 01:23:27 PM PDT 24 | May 16 01:23:33 PM PDT 24 | 73912596 ps | ||
T1325 | /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.1648117705 | May 16 01:23:11 PM PDT 24 | May 16 01:23:18 PM PDT 24 | 41550716 ps |
Test location | /workspace/coverage/default/93.otp_ctrl_stress_all_with_rand_reset.1352811706 |
Short name | T4 |
Test name | |
Test status | |
Simulation time | 302513318189 ps |
CPU time | 1876.05 seconds |
Started | May 16 01:38:27 PM PDT 24 |
Finished | May 16 02:09:45 PM PDT 24 |
Peak memory | 288780 kb |
Host | smart-5d964145-cec9-40be-9491-cc7ff185c768 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1352811706 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_stress_all_with_rand_reset.1352811706 |
Directory | /workspace/93.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_stress_all.1475960752 |
Short name | T15 |
Test name | |
Test status | |
Simulation time | 65516946150 ps |
CPU time | 238.71 seconds |
Started | May 16 01:37:20 PM PDT 24 |
Finished | May 16 01:41:23 PM PDT 24 |
Peak memory | 245428 kb |
Host | smart-cb315af2-0556-4b50-8966-3de1e1488300 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1475960752 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all .1475960752 |
Directory | /workspace/40.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_stress_all.108127979 |
Short name | T131 |
Test name | |
Test status | |
Simulation time | 28013616815 ps |
CPU time | 210.75 seconds |
Started | May 16 01:29:36 PM PDT 24 |
Finished | May 16 01:33:19 PM PDT 24 |
Peak memory | 263500 kb |
Host | smart-e2ca8efc-3ee3-40d4-a2eb-32cdb0d7b2af |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=108127979 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all.108127979 |
Directory | /workspace/3.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_check_fail.2647152220 |
Short name | T14 |
Test name | |
Test status | |
Simulation time | 3353460672 ps |
CPU time | 28.98 seconds |
Started | May 16 01:36:26 PM PDT 24 |
Finished | May 16 01:36:57 PM PDT 24 |
Peak memory | 248044 kb |
Host | smart-736fcb97-f748-4c84-937a-1fb5f00507ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2647152220 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_check_fail.2647152220 |
Directory | /workspace/25.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_sec_cm.1855931627 |
Short name | T21 |
Test name | |
Test status | |
Simulation time | 21617839589 ps |
CPU time | 191.25 seconds |
Started | May 16 01:29:22 PM PDT 24 |
Finished | May 16 01:32:46 PM PDT 24 |
Peak memory | 282152 kb |
Host | smart-ae67ed56-2a5d-4ac0-9f24-61c069ca9d20 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1855931627 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_sec_cm.1855931627 |
Directory | /workspace/0.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/222.otp_ctrl_init_fail.2392725382 |
Short name | T167 |
Test name | |
Test status | |
Simulation time | 436987373 ps |
CPU time | 4.14 seconds |
Started | May 16 01:38:52 PM PDT 24 |
Finished | May 16 01:39:01 PM PDT 24 |
Peak memory | 241216 kb |
Host | smart-63658c90-b852-47ba-bc37-ca9ba0dd4432 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2392725382 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 222.otp_ctrl_init_fail.2392725382 |
Directory | /workspace/222.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_stress_all.4271118657 |
Short name | T116 |
Test name | |
Test status | |
Simulation time | 24233104811 ps |
CPU time | 323.17 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:42:03 PM PDT 24 |
Peak memory | 259864 kb |
Host | smart-514aff61-0cf9-45cf-a832-1a4924093234 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4271118657 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all .4271118657 |
Directory | /workspace/24.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_stress_all_with_rand_reset.1360943358 |
Short name | T158 |
Test name | |
Test status | |
Simulation time | 278520891265 ps |
CPU time | 2789.71 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 02:24:18 PM PDT 24 |
Peak memory | 575792 kb |
Host | smart-4f206ba2-2f04-4954-a6ee-a1effb340d27 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1360943358 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_stress_all_with_rand_reset.1360943358 |
Directory | /workspace/53.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/183.otp_ctrl_init_fail.4242124836 |
Short name | T119 |
Test name | |
Test status | |
Simulation time | 635944754 ps |
CPU time | 4.48 seconds |
Started | May 16 01:38:44 PM PDT 24 |
Finished | May 16 01:38:53 PM PDT 24 |
Peak memory | 241352 kb |
Host | smart-e3d86d10-10d6-45ee-b978-ed46092583fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4242124836 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_init_fail.4242124836 |
Directory | /workspace/183.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/187.otp_ctrl_init_fail.4131031461 |
Short name | T22 |
Test name | |
Test status | |
Simulation time | 386489466 ps |
CPU time | 5.36 seconds |
Started | May 16 01:38:49 PM PDT 24 |
Finished | May 16 01:38:56 PM PDT 24 |
Peak memory | 241576 kb |
Host | smart-1e125db0-c97f-49e1-a229-596a5b7b20f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4131031461 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_init_fail.4131031461 |
Directory | /workspace/187.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_intg_err.1385052996 |
Short name | T359 |
Test name | |
Test status | |
Simulation time | 19890725351 ps |
CPU time | 24.12 seconds |
Started | May 16 01:22:56 PM PDT 24 |
Finished | May 16 01:23:31 PM PDT 24 |
Peak memory | 244976 kb |
Host | smart-5d4b9a5a-1963-460d-8857-756da0cf843c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1385052996 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_in tg_err.1385052996 |
Directory | /workspace/7.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_init_fail.340473346 |
Short name | T39 |
Test name | |
Test status | |
Simulation time | 112118513 ps |
CPU time | 2.81 seconds |
Started | May 16 01:37:45 PM PDT 24 |
Finished | May 16 01:37:52 PM PDT 24 |
Peak memory | 241584 kb |
Host | smart-b615a374-865c-4b48-9bec-20c27d321d7d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=340473346 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_init_fail.340473346 |
Directory | /workspace/52.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_stress_all_with_rand_reset.680835514 |
Short name | T7 |
Test name | |
Test status | |
Simulation time | 35531172124 ps |
CPU time | 711.39 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:49:39 PM PDT 24 |
Peak memory | 248080 kb |
Host | smart-6950fbc9-0aa1-4ee8-98c8-a7ab78a3d9d2 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=680835514 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_stress_all_with_rand_reset.680835514 |
Directory | /workspace/56.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_lc_esc.1137142133 |
Short name | T431 |
Test name | |
Test status | |
Simulation time | 190731470 ps |
CPU time | 8.24 seconds |
Started | May 16 01:35:40 PM PDT 24 |
Finished | May 16 01:35:49 PM PDT 24 |
Peak memory | 241360 kb |
Host | smart-99447456-21ca-4af2-a448-79f085d5a2c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1137142133 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_esc.1137142133 |
Directory | /workspace/13.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/111.otp_ctrl_init_fail.1944751358 |
Short name | T27 |
Test name | |
Test status | |
Simulation time | 197532347 ps |
CPU time | 4.38 seconds |
Started | May 16 01:38:18 PM PDT 24 |
Finished | May 16 01:38:24 PM PDT 24 |
Peak memory | 241316 kb |
Host | smart-df41bc5d-ea0d-42e5-b0ca-430d1660b252 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1944751358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_init_fail.1944751358 |
Directory | /workspace/111.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_macro_errs.549407513 |
Short name | T161 |
Test name | |
Test status | |
Simulation time | 6513129743 ps |
CPU time | 39.91 seconds |
Started | May 16 01:36:58 PM PDT 24 |
Finished | May 16 01:37:40 PM PDT 24 |
Peak memory | 256452 kb |
Host | smart-0602002e-0aea-4e27-a2ab-91f2ad9a2838 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=549407513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_macro_errs.549407513 |
Directory | /workspace/32.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/283.otp_ctrl_init_fail.2164466620 |
Short name | T753 |
Test name | |
Test status | |
Simulation time | 451274339 ps |
CPU time | 4.21 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:15 PM PDT 24 |
Peak memory | 241368 kb |
Host | smart-3331e79a-21b0-4071-bf3e-892f77965db2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2164466620 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 283.otp_ctrl_init_fail.2164466620 |
Directory | /workspace/283.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_stress_all.2409057121 |
Short name | T386 |
Test name | |
Test status | |
Simulation time | 21815964229 ps |
CPU time | 141.13 seconds |
Started | May 16 01:34:48 PM PDT 24 |
Finished | May 16 01:37:11 PM PDT 24 |
Peak memory | 247952 kb |
Host | smart-6991014e-d878-4b12-abfe-cddfbf8ca191 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2409057121 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all. 2409057121 |
Directory | /workspace/7.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_check_fail.2981127613 |
Short name | T127 |
Test name | |
Test status | |
Simulation time | 1547628333 ps |
CPU time | 17.2 seconds |
Started | May 16 01:35:31 PM PDT 24 |
Finished | May 16 01:35:49 PM PDT 24 |
Peak memory | 247960 kb |
Host | smart-2d020e8a-2223-484c-90b0-2d08ddbad27a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2981127613 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_check_fail.2981127613 |
Directory | /workspace/11.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/100.otp_ctrl_init_fail.692810908 |
Short name | T65 |
Test name | |
Test status | |
Simulation time | 100350611 ps |
CPU time | 3.57 seconds |
Started | May 16 01:38:23 PM PDT 24 |
Finished | May 16 01:38:27 PM PDT 24 |
Peak memory | 241152 kb |
Host | smart-56a25d2f-6e94-463a-9d24-850e66045260 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=692810908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_init_fail.692810908 |
Directory | /workspace/100.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_stress_all_with_rand_reset.958060598 |
Short name | T143 |
Test name | |
Test status | |
Simulation time | 268723109519 ps |
CPU time | 1339.06 seconds |
Started | May 16 01:38:03 PM PDT 24 |
Finished | May 16 02:00:24 PM PDT 24 |
Peak memory | 343308 kb |
Host | smart-1a7cb8e3-77d7-42e9-a8d6-4bdc90a9126c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=958060598 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_stress_all_with_rand_reset.958060598 |
Directory | /workspace/77.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/113.otp_ctrl_init_fail.2584848253 |
Short name | T69 |
Test name | |
Test status | |
Simulation time | 143824507 ps |
CPU time | 4.16 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:34 PM PDT 24 |
Peak memory | 241516 kb |
Host | smart-133e939e-d8d2-460e-8a84-d3fcacccf6b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2584848253 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_init_fail.2584848253 |
Directory | /workspace/113.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/176.otp_ctrl_init_fail.3758988238 |
Short name | T120 |
Test name | |
Test status | |
Simulation time | 521753626 ps |
CPU time | 5.1 seconds |
Started | May 16 01:38:44 PM PDT 24 |
Finished | May 16 01:38:54 PM PDT 24 |
Peak memory | 241564 kb |
Host | smart-1982acb6-fafb-4676-9165-5b6bc97399a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3758988238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_init_fail.3758988238 |
Directory | /workspace/176.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_init_fail.2913943623 |
Short name | T184 |
Test name | |
Test status | |
Simulation time | 1442393007 ps |
CPU time | 5.14 seconds |
Started | May 16 01:34:59 PM PDT 24 |
Finished | May 16 01:35:06 PM PDT 24 |
Peak memory | 241204 kb |
Host | smart-7fe70f9d-413a-4ca7-b390-52c8b819ded8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2913943623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_init_fail.2913943623 |
Directory | /workspace/10.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_stress_all.1245008805 |
Short name | T249 |
Test name | |
Test status | |
Simulation time | 18069698158 ps |
CPU time | 144.12 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:40:12 PM PDT 24 |
Peak memory | 256292 kb |
Host | smart-27889d88-d642-478c-91ce-89a11ce83f31 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1245008805 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all .1245008805 |
Directory | /workspace/46.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_check_fail.1978545925 |
Short name | T43 |
Test name | |
Test status | |
Simulation time | 3524843161 ps |
CPU time | 36.75 seconds |
Started | May 16 01:36:32 PM PDT 24 |
Finished | May 16 01:37:10 PM PDT 24 |
Peak memory | 241696 kb |
Host | smart-a04fbfed-0af8-4e31-9330-10751b3d26f3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1978545925 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_check_fail.1978545925 |
Directory | /workspace/24.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_stress_all_with_rand_reset.890917647 |
Short name | T139 |
Test name | |
Test status | |
Simulation time | 114588951201 ps |
CPU time | 2154.29 seconds |
Started | May 16 01:37:22 PM PDT 24 |
Finished | May 16 02:13:20 PM PDT 24 |
Peak memory | 383604 kb |
Host | smart-a3f8a54a-196e-4efe-8137-431a24deabf5 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=890917647 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all_with_rand_reset.890917647 |
Directory | /workspace/39.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/179.otp_ctrl_init_fail.2831973508 |
Short name | T3 |
Test name | |
Test status | |
Simulation time | 106945500 ps |
CPU time | 3.85 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:50 PM PDT 24 |
Peak memory | 241592 kb |
Host | smart-3487e48a-2bfe-4ec2-9a96-fa4d42921fe4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2831973508 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_init_fail.2831973508 |
Directory | /workspace/179.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_rw.1751922791 |
Short name | T297 |
Test name | |
Test status | |
Simulation time | 144909389 ps |
CPU time | 1.59 seconds |
Started | May 16 01:23:03 PM PDT 24 |
Finished | May 16 01:23:13 PM PDT 24 |
Peak memory | 240500 kb |
Host | smart-d000bcea-e4b4-44a2-9f50-469d71fefe91 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1751922791 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_rw.1751922791 |
Directory | /workspace/8.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/default/102.otp_ctrl_init_fail.799981126 |
Short name | T46 |
Test name | |
Test status | |
Simulation time | 291005736 ps |
CPU time | 4.96 seconds |
Started | May 16 01:38:14 PM PDT 24 |
Finished | May 16 01:38:22 PM PDT 24 |
Peak memory | 241304 kb |
Host | smart-d18a754d-aa9d-4a32-b110-87ab2256a2e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=799981126 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_init_fail.799981126 |
Directory | /workspace/102.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/129.otp_ctrl_init_fail.2338211740 |
Short name | T35 |
Test name | |
Test status | |
Simulation time | 444268762 ps |
CPU time | 4.71 seconds |
Started | May 16 01:38:32 PM PDT 24 |
Finished | May 16 01:38:41 PM PDT 24 |
Peak memory | 241568 kb |
Host | smart-afe30d4d-d21e-416f-95b3-ad97dcfab1db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2338211740 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_init_fail.2338211740 |
Directory | /workspace/129.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/131.otp_ctrl_init_fail.1209754120 |
Short name | T122 |
Test name | |
Test status | |
Simulation time | 227988160 ps |
CPU time | 3.57 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:35 PM PDT 24 |
Peak memory | 241308 kb |
Host | smart-0b93f9c5-3a76-44e3-8591-9d3162028f6e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1209754120 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_init_fail.1209754120 |
Directory | /workspace/131.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_macro_errs.2640647927 |
Short name | T223 |
Test name | |
Test status | |
Simulation time | 8695122963 ps |
CPU time | 29.49 seconds |
Started | May 16 01:36:03 PM PDT 24 |
Finished | May 16 01:36:34 PM PDT 24 |
Peak memory | 247996 kb |
Host | smart-d0f02af9-91c8-4f7f-927b-1748f432c1fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2640647927 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_macro_errs.2640647927 |
Directory | /workspace/19.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_stress_all.564168024 |
Short name | T154 |
Test name | |
Test status | |
Simulation time | 47779896188 ps |
CPU time | 121.21 seconds |
Started | May 16 01:36:20 PM PDT 24 |
Finished | May 16 01:38:23 PM PDT 24 |
Peak memory | 247944 kb |
Host | smart-db6608d8-2863-434e-846c-8bcbbc394a08 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=564168024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_stress_all. 564168024 |
Directory | /workspace/21.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_alert_test.2829565525 |
Short name | T557 |
Test name | |
Test status | |
Simulation time | 72586822 ps |
CPU time | 1.86 seconds |
Started | May 16 01:29:23 PM PDT 24 |
Finished | May 16 01:29:37 PM PDT 24 |
Peak memory | 239844 kb |
Host | smart-c8c0aae6-af06-4ca1-9f67-daff2a87dcda |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2829565525 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_alert_test.2829565525 |
Directory | /workspace/0.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_macro_errs.1613388926 |
Short name | T169 |
Test name | |
Test status | |
Simulation time | 4845634707 ps |
CPU time | 8.25 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:37:56 PM PDT 24 |
Peak memory | 241512 kb |
Host | smart-7cfdef22-5ada-427d-8060-3e4dbdba679c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1613388926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_macro_errs.1613388926 |
Directory | /workspace/48.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_lc_esc.636903130 |
Short name | T141 |
Test name | |
Test status | |
Simulation time | 640681793 ps |
CPU time | 9.97 seconds |
Started | May 16 01:35:24 PM PDT 24 |
Finished | May 16 01:35:35 PM PDT 24 |
Peak memory | 241428 kb |
Host | smart-e8892a39-f45a-4d6c-a94e-6eb7f50f621d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=636903130 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_esc.636903130 |
Directory | /workspace/10.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/125.otp_ctrl_parallel_lc_esc.486653946 |
Short name | T70 |
Test name | |
Test status | |
Simulation time | 162383039 ps |
CPU time | 6.4 seconds |
Started | May 16 01:38:31 PM PDT 24 |
Finished | May 16 01:38:42 PM PDT 24 |
Peak memory | 241148 kb |
Host | smart-bb312d55-a7c4-4635-8fd7-80d49925c451 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=486653946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_parallel_lc_esc.486653946 |
Directory | /workspace/125.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_stress_all_with_rand_reset.2288762520 |
Short name | T148 |
Test name | |
Test status | |
Simulation time | 14841010951 ps |
CPU time | 274.35 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:42:11 PM PDT 24 |
Peak memory | 256312 kb |
Host | smart-5927d69c-ef54-469a-b78a-33fb3e50b157 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2288762520 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_stress_all_with_rand_reset.2288762520 |
Directory | /workspace/45.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_regwen.184606903 |
Short name | T293 |
Test name | |
Test status | |
Simulation time | 553066853 ps |
CPU time | 7.43 seconds |
Started | May 16 01:37:19 PM PDT 24 |
Finished | May 16 01:37:30 PM PDT 24 |
Peak memory | 241452 kb |
Host | smart-9925cf62-87e4-493b-856d-bb033c514b42 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=184606903 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_regwen.184606903 |
Directory | /workspace/41.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/109.otp_ctrl_parallel_lc_esc.2060060158 |
Short name | T150 |
Test name | |
Test status | |
Simulation time | 513818041 ps |
CPU time | 6.75 seconds |
Started | May 16 01:38:14 PM PDT 24 |
Finished | May 16 01:38:24 PM PDT 24 |
Peak memory | 241132 kb |
Host | smart-d731db2e-97e4-4a89-9a4c-857535d789ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2060060158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_parallel_lc_esc.2060060158 |
Directory | /workspace/109.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_intg_err.1407339615 |
Short name | T358 |
Test name | |
Test status | |
Simulation time | 1516729660 ps |
CPU time | 20 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:49 PM PDT 24 |
Peak memory | 244560 kb |
Host | smart-d31c7f28-e6c2-4688-a1a6-f4aa428a7e87 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1407339615 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_i ntg_err.1407339615 |
Directory | /workspace/17.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_lc_req.818644602 |
Short name | T97 |
Test name | |
Test status | |
Simulation time | 749302540 ps |
CPU time | 20.36 seconds |
Started | May 16 01:37:35 PM PDT 24 |
Finished | May 16 01:37:58 PM PDT 24 |
Peak memory | 247824 kb |
Host | smart-18800b4a-3196-42ad-b9e2-1a67cbbf8a8f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=818644602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_req.818644602 |
Directory | /workspace/45.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_init_fail.825992936 |
Short name | T1065 |
Test name | |
Test status | |
Simulation time | 122646417 ps |
CPU time | 3.41 seconds |
Started | May 16 01:37:41 PM PDT 24 |
Finished | May 16 01:37:48 PM PDT 24 |
Peak memory | 241152 kb |
Host | smart-28b54466-716d-429a-bfc5-250a2c8cb0b9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=825992936 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_init_fail.825992936 |
Directory | /workspace/49.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/148.otp_ctrl_parallel_lc_esc.3741536413 |
Short name | T268 |
Test name | |
Test status | |
Simulation time | 787568799 ps |
CPU time | 9.75 seconds |
Started | May 16 01:38:31 PM PDT 24 |
Finished | May 16 01:38:46 PM PDT 24 |
Peak memory | 241212 kb |
Host | smart-349c7db8-0b59-404c-a069-01f8e7251413 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3741536413 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_parallel_lc_esc.3741536413 |
Directory | /workspace/148.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_stress_all.801221401 |
Short name | T1074 |
Test name | |
Test status | |
Simulation time | 17257484074 ps |
CPU time | 208.78 seconds |
Started | May 16 01:36:13 PM PDT 24 |
Finished | May 16 01:39:43 PM PDT 24 |
Peak memory | 262352 kb |
Host | smart-c6832c64-a52c-460c-abc0-05047947a609 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=801221401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all. 801221401 |
Directory | /workspace/22.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_stress_all_with_rand_reset.3899129095 |
Short name | T68 |
Test name | |
Test status | |
Simulation time | 1186217487555 ps |
CPU time | 3107.42 seconds |
Started | May 16 01:37:34 PM PDT 24 |
Finished | May 16 02:29:25 PM PDT 24 |
Peak memory | 279936 kb |
Host | smart-c90d03bd-1922-4572-ac99-5fd5a2b51ea1 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3899129095 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_stress_all_with_rand_reset.3899129095 |
Directory | /workspace/43.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/256.otp_ctrl_init_fail.2932748865 |
Short name | T30 |
Test name | |
Test status | |
Simulation time | 305627965 ps |
CPU time | 5.2 seconds |
Started | May 16 01:39:05 PM PDT 24 |
Finished | May 16 01:39:15 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-068003c3-a8a7-4e35-ba37-fe5813311d4a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2932748865 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 256.otp_ctrl_init_fail.2932748865 |
Directory | /workspace/256.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_stress_all_with_rand_reset.1704816834 |
Short name | T279 |
Test name | |
Test status | |
Simulation time | 34211227225 ps |
CPU time | 1003.87 seconds |
Started | May 16 01:36:49 PM PDT 24 |
Finished | May 16 01:53:36 PM PDT 24 |
Peak memory | 331132 kb |
Host | smart-fbef7009-f15f-4ba5-b299-e2092b44c0ca |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1704816834 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all_with_rand_reset.1704816834 |
Directory | /workspace/31.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_check_fail.3170709208 |
Short name | T33 |
Test name | |
Test status | |
Simulation time | 2339196633 ps |
CPU time | 29.4 seconds |
Started | May 16 01:29:19 PM PDT 24 |
Finished | May 16 01:30:01 PM PDT 24 |
Peak memory | 245996 kb |
Host | smart-4775a222-65e9-4089-8a07-16531e3c9d7a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3170709208 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_check_fail.3170709208 |
Directory | /workspace/1.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_check_fail.2730155377 |
Short name | T50 |
Test name | |
Test status | |
Simulation time | 1267564520 ps |
CPU time | 7.74 seconds |
Started | May 16 01:35:55 PM PDT 24 |
Finished | May 16 01:36:06 PM PDT 24 |
Peak memory | 241580 kb |
Host | smart-caf523fa-7d5b-47da-bb3b-eb12e536cda2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2730155377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_check_fail.2730155377 |
Directory | /workspace/13.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_stress_all.289434992 |
Short name | T124 |
Test name | |
Test status | |
Simulation time | 8204946131 ps |
CPU time | 86.01 seconds |
Started | May 16 01:37:19 PM PDT 24 |
Finished | May 16 01:38:47 PM PDT 24 |
Peak memory | 245560 kb |
Host | smart-fc6a93d1-583d-4ccb-81e3-7fac0e02c1a3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=289434992 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all. 289434992 |
Directory | /workspace/39.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/110.otp_ctrl_parallel_lc_esc.2463945755 |
Short name | T130 |
Test name | |
Test status | |
Simulation time | 180478325 ps |
CPU time | 7.22 seconds |
Started | May 16 01:38:17 PM PDT 24 |
Finished | May 16 01:38:27 PM PDT 24 |
Peak memory | 241488 kb |
Host | smart-ee26e255-ec70-459d-bdac-fc4b2fe3b7d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2463945755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_parallel_lc_esc.2463945755 |
Directory | /workspace/110.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_lc_esc.2206679949 |
Short name | T156 |
Test name | |
Test status | |
Simulation time | 2604453271 ps |
CPU time | 10.45 seconds |
Started | May 16 01:35:52 PM PDT 24 |
Finished | May 16 01:36:06 PM PDT 24 |
Peak memory | 241464 kb |
Host | smart-e8b61077-1696-4c02-af8b-b2dceccaeee6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2206679949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_esc.2206679949 |
Directory | /workspace/14.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_init_fail.4244569584 |
Short name | T72 |
Test name | |
Test status | |
Simulation time | 296271751 ps |
CPU time | 4.11 seconds |
Started | May 16 01:36:07 PM PDT 24 |
Finished | May 16 01:36:13 PM PDT 24 |
Peak memory | 241500 kb |
Host | smart-72978aed-0325-4b00-9b91-898536d8a774 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4244569584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_init_fail.4244569584 |
Directory | /workspace/19.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_parallel_lc_esc.3355088406 |
Short name | T66 |
Test name | |
Test status | |
Simulation time | 327455386 ps |
CPU time | 8.03 seconds |
Started | May 16 01:37:56 PM PDT 24 |
Finished | May 16 01:38:08 PM PDT 24 |
Peak memory | 241152 kb |
Host | smart-e3d492b3-ab87-40c9-a347-e076dc1b21da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3355088406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_parallel_lc_esc.3355088406 |
Directory | /workspace/63.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_parallel_lc_esc.3387228021 |
Short name | T256 |
Test name | |
Test status | |
Simulation time | 738476200 ps |
CPU time | 15.78 seconds |
Started | May 16 01:38:04 PM PDT 24 |
Finished | May 16 01:38:22 PM PDT 24 |
Peak memory | 241416 kb |
Host | smart-414dbd6b-109c-4252-a878-fb19b003c554 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3387228021 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_parallel_lc_esc.3387228021 |
Directory | /workspace/76.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_stress_all.4113250516 |
Short name | T96 |
Test name | |
Test status | |
Simulation time | 15644425050 ps |
CPU time | 84.35 seconds |
Started | May 16 01:29:21 PM PDT 24 |
Finished | May 16 01:30:58 PM PDT 24 |
Peak memory | 250040 kb |
Host | smart-d4f3faa0-1bc6-45ed-ba4b-9cf45b4a7cb8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4113250516 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all. 4113250516 |
Directory | /workspace/0.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_regwen.3787872484 |
Short name | T978 |
Test name | |
Test status | |
Simulation time | 3940478020 ps |
CPU time | 10.69 seconds |
Started | May 16 01:29:22 PM PDT 24 |
Finished | May 16 01:29:45 PM PDT 24 |
Peak memory | 241676 kb |
Host | smart-5266a709-9448-4e4a-a3c3-bc1460773b22 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3787872484 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_regwen.3787872484 |
Directory | /workspace/0.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_check_fail.1124632629 |
Short name | T56 |
Test name | |
Test status | |
Simulation time | 2359956097 ps |
CPU time | 39.1 seconds |
Started | May 16 01:36:53 PM PDT 24 |
Finished | May 16 01:37:33 PM PDT 24 |
Peak memory | 248048 kb |
Host | smart-03d20ea9-c1de-4e80-b114-682f78ff6a71 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1124632629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_check_fail.1124632629 |
Directory | /workspace/31.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_intg_err.1158254762 |
Short name | T275 |
Test name | |
Test status | |
Simulation time | 1306812227 ps |
CPU time | 19.79 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:50 PM PDT 24 |
Peak memory | 244652 kb |
Host | smart-68709b5b-1e9d-4802-9305-5786ff501d71 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1158254762 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_i ntg_err.1158254762 |
Directory | /workspace/16.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_stress_all_with_rand_reset.4218433713 |
Short name | T281 |
Test name | |
Test status | |
Simulation time | 101538670596 ps |
CPU time | 1358.27 seconds |
Started | May 16 01:37:46 PM PDT 24 |
Finished | May 16 02:00:28 PM PDT 24 |
Peak memory | 346460 kb |
Host | smart-9e6f12ce-f999-4b27-b3eb-22aa4554a4a6 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4218433713 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_stress_all_with_rand_reset.4218433713 |
Directory | /workspace/54.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_macro_errs.2461246819 |
Short name | T468 |
Test name | |
Test status | |
Simulation time | 1339113350 ps |
CPU time | 41.78 seconds |
Started | May 16 01:36:19 PM PDT 24 |
Finished | May 16 01:37:02 PM PDT 24 |
Peak memory | 246296 kb |
Host | smart-54771d5a-0339-4a54-8194-7d4557455248 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2461246819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_macro_errs.2461246819 |
Directory | /workspace/20.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_lc_req.2774681088 |
Short name | T250 |
Test name | |
Test status | |
Simulation time | 540758321 ps |
CPU time | 15.47 seconds |
Started | May 16 01:35:34 PM PDT 24 |
Finished | May 16 01:35:50 PM PDT 24 |
Peak memory | 241212 kb |
Host | smart-f6085a4a-c0b7-4c35-98b0-533dfbc14be4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2774681088 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_req.2774681088 |
Directory | /workspace/12.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_check_fail.4027770623 |
Short name | T88 |
Test name | |
Test status | |
Simulation time | 3883451938 ps |
CPU time | 23 seconds |
Started | May 16 01:35:23 PM PDT 24 |
Finished | May 16 01:35:47 PM PDT 24 |
Peak memory | 248044 kb |
Host | smart-1dc978eb-9f68-43f7-a335-cf4874b8d47c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4027770623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_check_fail.4027770623 |
Directory | /workspace/10.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/112.otp_ctrl_init_fail.1854386180 |
Short name | T533 |
Test name | |
Test status | |
Simulation time | 2680918547 ps |
CPU time | 7.46 seconds |
Started | May 16 01:38:23 PM PDT 24 |
Finished | May 16 01:38:32 PM PDT 24 |
Peak memory | 241740 kb |
Host | smart-15a097ce-c39c-41d2-a9fa-d3629592865f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1854386180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_init_fail.1854386180 |
Directory | /workspace/112.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/140.otp_ctrl_init_fail.3243962253 |
Short name | T198 |
Test name | |
Test status | |
Simulation time | 214212787 ps |
CPU time | 4.83 seconds |
Started | May 16 01:38:32 PM PDT 24 |
Finished | May 16 01:38:41 PM PDT 24 |
Peak memory | 241200 kb |
Host | smart-cadba299-39a1-4508-bfa5-b49743da16f9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3243962253 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_init_fail.3243962253 |
Directory | /workspace/140.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_stress_all.4015176333 |
Short name | T338 |
Test name | |
Test status | |
Simulation time | 44775941409 ps |
CPU time | 222.69 seconds |
Started | May 16 01:35:37 PM PDT 24 |
Finished | May 16 01:39:22 PM PDT 24 |
Peak memory | 252804 kb |
Host | smart-56c83aa2-f398-4dee-8dab-88031e348db3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4015176333 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all .4015176333 |
Directory | /workspace/11.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_regwen.2750001955 |
Short name | T248 |
Test name | |
Test status | |
Simulation time | 285239464 ps |
CPU time | 5.57 seconds |
Started | May 16 01:37:02 PM PDT 24 |
Finished | May 16 01:37:10 PM PDT 24 |
Peak memory | 241056 kb |
Host | smart-c64bc8fb-65a8-4177-a9d1-9331ba2bb98d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2750001955 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_regwen.2750001955 |
Directory | /workspace/35.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_intg_err.2267199958 |
Short name | T271 |
Test name | |
Test status | |
Simulation time | 20272632809 ps |
CPU time | 29.07 seconds |
Started | May 16 01:22:56 PM PDT 24 |
Finished | May 16 01:23:36 PM PDT 24 |
Peak memory | 244492 kb |
Host | smart-3162d1a8-ebe7-41fd-a2fa-b36b85809165 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2267199958 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_in tg_err.2267199958 |
Directory | /workspace/0.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_intg_err.340366488 |
Short name | T357 |
Test name | |
Test status | |
Simulation time | 19088968896 ps |
CPU time | 29.29 seconds |
Started | May 16 01:23:12 PM PDT 24 |
Finished | May 16 01:23:46 PM PDT 24 |
Peak memory | 244188 kb |
Host | smart-526495da-e09d-492b-9a85-bb2bbf8f159a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=340366488 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_in tg_err.340366488 |
Directory | /workspace/13.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_regwen.3402320369 |
Short name | T744 |
Test name | |
Test status | |
Simulation time | 594888088 ps |
CPU time | 11.52 seconds |
Started | May 16 01:35:38 PM PDT 24 |
Finished | May 16 01:35:51 PM PDT 24 |
Peak memory | 241156 kb |
Host | smart-270689b5-34b0-4868-acdf-ef1ff455a10c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3402320369 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_regwen.3402320369 |
Directory | /workspace/12.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_regwen.3342079259 |
Short name | T395 |
Test name | |
Test status | |
Simulation time | 967303034 ps |
CPU time | 8.17 seconds |
Started | May 16 01:36:29 PM PDT 24 |
Finished | May 16 01:36:38 PM PDT 24 |
Peak memory | 241300 kb |
Host | smart-c383e566-1f91-469c-8d4d-dfea824cbb3a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3342079259 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_regwen.3342079259 |
Directory | /workspace/23.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_aliasing.3706457691 |
Short name | T301 |
Test name | |
Test status | |
Simulation time | 330765949 ps |
CPU time | 6.7 seconds |
Started | May 16 01:22:48 PM PDT 24 |
Finished | May 16 01:23:02 PM PDT 24 |
Peak memory | 237832 kb |
Host | smart-7a2fd21d-ebac-467e-a4ed-c12a92a4c454 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3706457691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_alia sing.3706457691 |
Directory | /workspace/1.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_test_access.3661562711 |
Short name | T98 |
Test name | |
Test status | |
Simulation time | 24644503275 ps |
CPU time | 48.21 seconds |
Started | May 16 01:36:36 PM PDT 24 |
Finished | May 16 01:37:29 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-571e12f9-c8f3-488a-a318-1fdb264a6a96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3661562711 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_test_access.3661562711 |
Directory | /workspace/28.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/299.otp_ctrl_init_fail.2099701146 |
Short name | T86 |
Test name | |
Test status | |
Simulation time | 139435119 ps |
CPU time | 3.94 seconds |
Started | May 16 01:39:07 PM PDT 24 |
Finished | May 16 01:39:15 PM PDT 24 |
Peak memory | 241312 kb |
Host | smart-c4a86fa6-c9b1-40dd-ba64-632ece64f332 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2099701146 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 299.otp_ctrl_init_fail.2099701146 |
Directory | /workspace/299.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_lc_req.1451503427 |
Short name | T264 |
Test name | |
Test status | |
Simulation time | 14498770798 ps |
CPU time | 45.02 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:35:36 PM PDT 24 |
Peak memory | 241308 kb |
Host | smart-f4255541-742a-4fbf-9905-f12f17460668 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1451503427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_req.1451503427 |
Directory | /workspace/9.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_stress_all.3282805948 |
Short name | T774 |
Test name | |
Test status | |
Simulation time | 20223098487 ps |
CPU time | 205.22 seconds |
Started | May 16 01:36:47 PM PDT 24 |
Finished | May 16 01:40:13 PM PDT 24 |
Peak memory | 256264 kb |
Host | smart-791872a1-bc14-4b64-bbce-bc88f13dedf9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3282805948 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_stress_all .3282805948 |
Directory | /workspace/30.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_init_fail.3318717998 |
Short name | T1137 |
Test name | |
Test status | |
Simulation time | 1940958393 ps |
CPU time | 5.29 seconds |
Started | May 16 01:38:16 PM PDT 24 |
Finished | May 16 01:38:24 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-ea7bc989-6f22-463e-bd2e-b26c8eba1250 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3318717998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_init_fail.3318717998 |
Directory | /workspace/94.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_intg_err.2623333223 |
Short name | T274 |
Test name | |
Test status | |
Simulation time | 20084676162 ps |
CPU time | 22.7 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:53 PM PDT 24 |
Peak memory | 239192 kb |
Host | smart-205f592b-bda2-4d94-8b95-98f12dcb028b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2623333223 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_i ntg_err.2623333223 |
Directory | /workspace/19.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_init_fail.1047660126 |
Short name | T192 |
Test name | |
Test status | |
Simulation time | 403673142 ps |
CPU time | 4.78 seconds |
Started | May 16 01:37:22 PM PDT 24 |
Finished | May 16 01:37:31 PM PDT 24 |
Peak memory | 241256 kb |
Host | smart-efaf57a4-49e6-4119-87c9-bcdfaa90e216 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1047660126 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_init_fail.1047660126 |
Directory | /workspace/40.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_stress_all_with_rand_reset.3250877047 |
Short name | T16 |
Test name | |
Test status | |
Simulation time | 63923960081 ps |
CPU time | 846.4 seconds |
Started | May 16 01:37:57 PM PDT 24 |
Finished | May 16 01:52:07 PM PDT 24 |
Peak memory | 272736 kb |
Host | smart-75511e71-85d2-4563-b08a-431ec8060b5f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3250877047 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_stress_all_with_rand_reset.3250877047 |
Directory | /workspace/73.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_test_access.1072790060 |
Short name | T539 |
Test name | |
Test status | |
Simulation time | 1014549443 ps |
CPU time | 16.86 seconds |
Started | May 16 01:36:22 PM PDT 24 |
Finished | May 16 01:36:41 PM PDT 24 |
Peak memory | 241532 kb |
Host | smart-445d03ee-a54d-4427-969a-1047ea95534d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1072790060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_test_access.1072790060 |
Directory | /workspace/21.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_test_access.1904412110 |
Short name | T549 |
Test name | |
Test status | |
Simulation time | 2385823775 ps |
CPU time | 19.53 seconds |
Started | May 16 01:36:36 PM PDT 24 |
Finished | May 16 01:36:59 PM PDT 24 |
Peak memory | 241668 kb |
Host | smart-3d049e4f-a486-4d7e-81b5-2f0eda722e4c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1904412110 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_test_access.1904412110 |
Directory | /workspace/24.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_lc_esc.4073870089 |
Short name | T145 |
Test name | |
Test status | |
Simulation time | 1302960981 ps |
CPU time | 16.43 seconds |
Started | May 16 01:36:58 PM PDT 24 |
Finished | May 16 01:37:17 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-30a7016a-fb9e-4468-b647-109d8fffacb2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4073870089 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_esc.4073870089 |
Directory | /workspace/35.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/159.otp_ctrl_parallel_lc_esc.1346409123 |
Short name | T147 |
Test name | |
Test status | |
Simulation time | 4028049097 ps |
CPU time | 16.58 seconds |
Started | May 16 01:38:40 PM PDT 24 |
Finished | May 16 01:39:00 PM PDT 24 |
Peak memory | 241664 kb |
Host | smart-4a927dff-a9f4-4472-acbb-6a9fb33e04a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1346409123 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_parallel_lc_esc.1346409123 |
Directory | /workspace/159.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_lc_req.1532709218 |
Short name | T770 |
Test name | |
Test status | |
Simulation time | 610761220 ps |
CPU time | 9.07 seconds |
Started | May 16 01:37:24 PM PDT 24 |
Finished | May 16 01:37:35 PM PDT 24 |
Peak memory | 241256 kb |
Host | smart-bc2735f4-970a-4468-85f1-621abda32710 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1532709218 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_req.1532709218 |
Directory | /workspace/43.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_key_req.661586691 |
Short name | T589 |
Test name | |
Test status | |
Simulation time | 1286291700 ps |
CPU time | 24.9 seconds |
Started | May 16 01:35:40 PM PDT 24 |
Finished | May 16 01:36:07 PM PDT 24 |
Peak memory | 241616 kb |
Host | smart-bf93bd09-f29a-4df1-8d4b-b2d0ecedc3d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=661586691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_key_req.661586691 |
Directory | /workspace/11.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/187.otp_ctrl_parallel_lc_esc.1217471345 |
Short name | T260 |
Test name | |
Test status | |
Simulation time | 275716150 ps |
CPU time | 4.36 seconds |
Started | May 16 01:38:42 PM PDT 24 |
Finished | May 16 01:38:51 PM PDT 24 |
Peak memory | 241112 kb |
Host | smart-7d967a37-2d4a-4a0c-8946-3c1ba33e77bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1217471345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_parallel_lc_esc.1217471345 |
Directory | /workspace/187.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_aliasing.1187765791 |
Short name | T300 |
Test name | |
Test status | |
Simulation time | 1782389796 ps |
CPU time | 4.59 seconds |
Started | May 16 01:22:50 PM PDT 24 |
Finished | May 16 01:23:02 PM PDT 24 |
Peak memory | 237816 kb |
Host | smart-a8c06db9-2120-4709-9d75-b244ecfd6773 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1187765791 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_alia sing.1187765791 |
Directory | /workspace/0.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_bit_bash.482839900 |
Short name | T377 |
Test name | |
Test status | |
Simulation time | 400126848 ps |
CPU time | 9.35 seconds |
Started | May 16 01:22:48 PM PDT 24 |
Finished | May 16 01:23:05 PM PDT 24 |
Peak memory | 237748 kb |
Host | smart-969b6cea-8a8b-428b-bce2-07eb8049be73 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=482839900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_bit_b ash.482839900 |
Directory | /workspace/0.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_hw_reset.1882490886 |
Short name | T304 |
Test name | |
Test status | |
Simulation time | 1441440974 ps |
CPU time | 2.85 seconds |
Started | May 16 01:22:48 PM PDT 24 |
Finished | May 16 01:22:59 PM PDT 24 |
Peak memory | 240152 kb |
Host | smart-dcd51e04-8190-4b05-9d67-7946f5f69a25 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1882490886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_hw_r eset.1882490886 |
Directory | /workspace/0.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.1413736430 |
Short name | T1295 |
Test name | |
Test status | |
Simulation time | 216369517 ps |
CPU time | 2.95 seconds |
Started | May 16 01:22:50 PM PDT 24 |
Finished | May 16 01:23:01 PM PDT 24 |
Peak memory | 247268 kb |
Host | smart-8c631478-3da3-48de-95cb-18ca37625e75 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1413736430 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_mem_rw_with_rand_reset.1413736430 |
Directory | /workspace/0.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_rw.91035107 |
Short name | T320 |
Test name | |
Test status | |
Simulation time | 146480871 ps |
CPU time | 1.77 seconds |
Started | May 16 01:22:50 PM PDT 24 |
Finished | May 16 01:22:59 PM PDT 24 |
Peak memory | 240552 kb |
Host | smart-f1b7b717-6ce6-40bd-96e0-7dba76b551bc |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=91035107 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_rw.91035107 |
Directory | /workspace/0.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_intr_test.1936375744 |
Short name | T1292 |
Test name | |
Test status | |
Simulation time | 129258276 ps |
CPU time | 1.45 seconds |
Started | May 16 01:22:56 PM PDT 24 |
Finished | May 16 01:23:08 PM PDT 24 |
Peak memory | 229656 kb |
Host | smart-b9a3f40a-d63a-41c6-bb39-54fa9d0b1104 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1936375744 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_intr_test.1936375744 |
Directory | /workspace/0.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_partial_access.3185087448 |
Short name | T1251 |
Test name | |
Test status | |
Simulation time | 80536023 ps |
CPU time | 1.35 seconds |
Started | May 16 01:22:50 PM PDT 24 |
Finished | May 16 01:23:00 PM PDT 24 |
Peak memory | 229392 kb |
Host | smart-fa3c03a1-fbd9-43f2-9fa3-65852ffe0732 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3185087448 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctr l_mem_partial_access.3185087448 |
Directory | /workspace/0.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.4015448098 |
Short name | T1246 |
Test name | |
Test status | |
Simulation time | 52994496 ps |
CPU time | 1.33 seconds |
Started | May 16 01:22:50 PM PDT 24 |
Finished | May 16 01:22:59 PM PDT 24 |
Peak memory | 229952 kb |
Host | smart-74ecf637-4d66-48f8-a9cf-313692b05f2b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4015448098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_mem_walk .4015448098 |
Directory | /workspace/0.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_same_csr_outstanding.610946930 |
Short name | T1291 |
Test name | |
Test status | |
Simulation time | 247743098 ps |
CPU time | 3.51 seconds |
Started | May 16 01:22:55 PM PDT 24 |
Finished | May 16 01:23:10 PM PDT 24 |
Peak memory | 238128 kb |
Host | smart-154b9fc3-82a0-4c7b-af24-85c927e32252 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=610946930 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ct rl_same_csr_outstanding.610946930 |
Directory | /workspace/0.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_errors.700769252 |
Short name | T1202 |
Test name | |
Test status | |
Simulation time | 305817070 ps |
CPU time | 6.71 seconds |
Started | May 16 01:22:56 PM PDT 24 |
Finished | May 16 01:23:13 PM PDT 24 |
Peak memory | 247016 kb |
Host | smart-651ac6bb-5fe5-4a59-9a64-37d14ad64f8b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=700769252 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_errors.700769252 |
Directory | /workspace/0.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_bit_bash.3626087414 |
Short name | T1300 |
Test name | |
Test status | |
Simulation time | 8064548717 ps |
CPU time | 18.96 seconds |
Started | May 16 01:22:52 PM PDT 24 |
Finished | May 16 01:23:21 PM PDT 24 |
Peak memory | 237864 kb |
Host | smart-5c04730d-ca83-493c-bfcf-235f32d2bfe6 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3626087414 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_bit_ bash.3626087414 |
Directory | /workspace/1.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.2377728489 |
Short name | T1253 |
Test name | |
Test status | |
Simulation time | 1067693311 ps |
CPU time | 2.2 seconds |
Started | May 16 01:22:50 PM PDT 24 |
Finished | May 16 01:23:00 PM PDT 24 |
Peak memory | 239000 kb |
Host | smart-701bfc64-5b4f-46f9-9179-15b34a4c44d3 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2377728489 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_hw_r eset.2377728489 |
Directory | /workspace/1.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_mem_rw_with_rand_reset.1692144952 |
Short name | T1215 |
Test name | |
Test status | |
Simulation time | 149490398 ps |
CPU time | 2.37 seconds |
Started | May 16 01:22:50 PM PDT 24 |
Finished | May 16 01:23:00 PM PDT 24 |
Peak memory | 246204 kb |
Host | smart-b4e53ead-1151-4ff6-8c4e-a3f0ff1e9ffe |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1692144952 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_mem_rw_with_rand_reset.1692144952 |
Directory | /workspace/1.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_rw.2328070393 |
Short name | T1259 |
Test name | |
Test status | |
Simulation time | 571424669 ps |
CPU time | 1.94 seconds |
Started | May 16 01:22:53 PM PDT 24 |
Finished | May 16 01:23:05 PM PDT 24 |
Peak memory | 240348 kb |
Host | smart-3f1a59bf-4675-4846-9ee4-2148e49ee34d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2328070393 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_rw.2328070393 |
Directory | /workspace/1.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_intr_test.3443750959 |
Short name | T1272 |
Test name | |
Test status | |
Simulation time | 604678670 ps |
CPU time | 1.65 seconds |
Started | May 16 01:22:50 PM PDT 24 |
Finished | May 16 01:23:00 PM PDT 24 |
Peak memory | 230864 kb |
Host | smart-bbc6fe3c-4b3a-4895-b837-1a90e5bba47b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3443750959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_intr_test.3443750959 |
Directory | /workspace/1.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_partial_access.165636987 |
Short name | T1217 |
Test name | |
Test status | |
Simulation time | 67267738 ps |
CPU time | 1.31 seconds |
Started | May 16 01:22:53 PM PDT 24 |
Finished | May 16 01:23:05 PM PDT 24 |
Peak memory | 230592 kb |
Host | smart-ab26f11b-df79-43c3-b905-03efae50cf52 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=165636987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl _mem_partial_access.165636987 |
Directory | /workspace/1.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_walk.564330090 |
Short name | T1218 |
Test name | |
Test status | |
Simulation time | 146430191 ps |
CPU time | 1.28 seconds |
Started | May 16 01:22:51 PM PDT 24 |
Finished | May 16 01:23:02 PM PDT 24 |
Peak memory | 229540 kb |
Host | smart-bdc3c9b4-1ee3-4451-a359-c893038629b3 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=564330090 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_mem_walk. 564330090 |
Directory | /workspace/1.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_same_csr_outstanding.3486041289 |
Short name | T1286 |
Test name | |
Test status | |
Simulation time | 1125197117 ps |
CPU time | 2.58 seconds |
Started | May 16 01:22:49 PM PDT 24 |
Finished | May 16 01:22:59 PM PDT 24 |
Peak memory | 238248 kb |
Host | smart-db220ea2-4ea0-4f7c-bf11-f6fff156c42a |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3486041289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_c trl_same_csr_outstanding.3486041289 |
Directory | /workspace/1.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_errors.1206042777 |
Short name | T1210 |
Test name | |
Test status | |
Simulation time | 1863548184 ps |
CPU time | 6.51 seconds |
Started | May 16 01:22:52 PM PDT 24 |
Finished | May 16 01:23:09 PM PDT 24 |
Peak memory | 238960 kb |
Host | smart-c6de3e88-470f-4385-a966-ed83480e8b6f |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1206042777 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_errors.1206042777 |
Directory | /workspace/1.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_intg_err.1612989827 |
Short name | T363 |
Test name | |
Test status | |
Simulation time | 2157045884 ps |
CPU time | 9.73 seconds |
Started | May 16 01:22:56 PM PDT 24 |
Finished | May 16 01:23:17 PM PDT 24 |
Peak memory | 244136 kb |
Host | smart-6aed6995-d33f-4681-b169-75f53a236d0a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1612989827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_in tg_err.1612989827 |
Directory | /workspace/1.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_mem_rw_with_rand_reset.1227628548 |
Short name | T1307 |
Test name | |
Test status | |
Simulation time | 143777198 ps |
CPU time | 2.65 seconds |
Started | May 16 01:23:10 PM PDT 24 |
Finished | May 16 01:23:19 PM PDT 24 |
Peak memory | 246388 kb |
Host | smart-43f78d41-1566-48fc-ae09-c23ceffb05b5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1227628548 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_mem_rw_with_rand_reset.1227628548 |
Directory | /workspace/10.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_rw.191013165 |
Short name | T276 |
Test name | |
Test status | |
Simulation time | 47877238 ps |
CPU time | 1.8 seconds |
Started | May 16 01:23:09 PM PDT 24 |
Finished | May 16 01:23:18 PM PDT 24 |
Peak memory | 240124 kb |
Host | smart-192a4b80-b032-43cb-aba0-ddc923c57bda |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=191013165 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_rw.191013165 |
Directory | /workspace/10.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_intr_test.1058446044 |
Short name | T1285 |
Test name | |
Test status | |
Simulation time | 553304140 ps |
CPU time | 1.37 seconds |
Started | May 16 01:23:11 PM PDT 24 |
Finished | May 16 01:23:18 PM PDT 24 |
Peak memory | 229968 kb |
Host | smart-a7f2e398-9e02-41e8-bdf2-bfcd3efe036e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1058446044 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_intr_test.1058446044 |
Directory | /workspace/10.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_same_csr_outstanding.4166365742 |
Short name | T324 |
Test name | |
Test status | |
Simulation time | 1869091060 ps |
CPU time | 4.03 seconds |
Started | May 16 01:23:09 PM PDT 24 |
Finished | May 16 01:23:20 PM PDT 24 |
Peak memory | 238192 kb |
Host | smart-ef2ca329-55c3-4092-8aa2-e5e4383682d5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4166365742 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ ctrl_same_csr_outstanding.4166365742 |
Directory | /workspace/10.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.2081373792 |
Short name | T1309 |
Test name | |
Test status | |
Simulation time | 105800375 ps |
CPU time | 3.37 seconds |
Started | May 16 01:23:12 PM PDT 24 |
Finished | May 16 01:23:21 PM PDT 24 |
Peak memory | 246744 kb |
Host | smart-6c1fd002-6280-4b22-adac-25c79687b28c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2081373792 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_errors.2081373792 |
Directory | /workspace/10.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_intg_err.2509661510 |
Short name | T269 |
Test name | |
Test status | |
Simulation time | 1846627093 ps |
CPU time | 11.18 seconds |
Started | May 16 01:23:11 PM PDT 24 |
Finished | May 16 01:23:28 PM PDT 24 |
Peak memory | 243680 kb |
Host | smart-b399e39e-c1fe-4587-bb32-daa0eaa48fdd |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2509661510 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_i ntg_err.2509661510 |
Directory | /workspace/10.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_mem_rw_with_rand_reset.2149147086 |
Short name | T1241 |
Test name | |
Test status | |
Simulation time | 115831937 ps |
CPU time | 3.36 seconds |
Started | May 16 01:23:10 PM PDT 24 |
Finished | May 16 01:23:20 PM PDT 24 |
Peak memory | 247332 kb |
Host | smart-a0ffc38d-b713-46b0-bf22-b12b1e5acba3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2149147086 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_mem_rw_with_rand_reset.2149147086 |
Directory | /workspace/11.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_rw.2308358586 |
Short name | T305 |
Test name | |
Test status | |
Simulation time | 92058466 ps |
CPU time | 1.91 seconds |
Started | May 16 01:23:11 PM PDT 24 |
Finished | May 16 01:23:19 PM PDT 24 |
Peak memory | 239960 kb |
Host | smart-b412559f-9664-412f-85c5-f9e6d2286fe9 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2308358586 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_rw.2308358586 |
Directory | /workspace/11.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_intr_test.1516098118 |
Short name | T1287 |
Test name | |
Test status | |
Simulation time | 60233263 ps |
CPU time | 1.49 seconds |
Started | May 16 01:23:10 PM PDT 24 |
Finished | May 16 01:23:18 PM PDT 24 |
Peak memory | 230876 kb |
Host | smart-1cde35f0-9e50-4dd8-96c0-559ff21f99a3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1516098118 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_intr_test.1516098118 |
Directory | /workspace/11.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_same_csr_outstanding.769288118 |
Short name | T1316 |
Test name | |
Test status | |
Simulation time | 46847966 ps |
CPU time | 1.78 seconds |
Started | May 16 01:23:09 PM PDT 24 |
Finished | May 16 01:23:18 PM PDT 24 |
Peak memory | 238144 kb |
Host | smart-7b334be7-c978-47fc-ab3d-29cfb2bfc70a |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=769288118 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_c trl_same_csr_outstanding.769288118 |
Directory | /workspace/11.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_errors.1920643263 |
Short name | T1220 |
Test name | |
Test status | |
Simulation time | 1211403114 ps |
CPU time | 7.15 seconds |
Started | May 16 01:23:09 PM PDT 24 |
Finished | May 16 01:23:23 PM PDT 24 |
Peak memory | 246864 kb |
Host | smart-9b10dba2-6035-477a-9ad1-78d1d8b25c93 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1920643263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_errors.1920643263 |
Directory | /workspace/11.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_intg_err.933470290 |
Short name | T362 |
Test name | |
Test status | |
Simulation time | 10153483047 ps |
CPU time | 16.7 seconds |
Started | May 16 01:23:12 PM PDT 24 |
Finished | May 16 01:23:34 PM PDT 24 |
Peak memory | 244728 kb |
Host | smart-6ad39071-770e-43c8-8689-c975d7671a56 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=933470290 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_in tg_err.933470290 |
Directory | /workspace/11.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_mem_rw_with_rand_reset.21546553 |
Short name | T1243 |
Test name | |
Test status | |
Simulation time | 280475388 ps |
CPU time | 2.79 seconds |
Started | May 16 01:23:11 PM PDT 24 |
Finished | May 16 01:23:20 PM PDT 24 |
Peak memory | 247136 kb |
Host | smart-91bc5550-8657-495c-ad58-2f3787b51b58 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=21546553 -assert nopostproc +UVM_TESTNAME=o tp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb - cm_log /dev/null -cm_name 12.otp_ctrl_csr_mem_rw_with_rand_reset.21546553 |
Directory | /workspace/12.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_rw.3958696736 |
Short name | T303 |
Test name | |
Test status | |
Simulation time | 46202941 ps |
CPU time | 1.74 seconds |
Started | May 16 01:23:08 PM PDT 24 |
Finished | May 16 01:23:17 PM PDT 24 |
Peak memory | 240504 kb |
Host | smart-eedb5ed7-fad0-4fee-92c0-9dd6b1b6a68e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3958696736 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_rw.3958696736 |
Directory | /workspace/12.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_intr_test.4282579299 |
Short name | T1284 |
Test name | |
Test status | |
Simulation time | 75300643 ps |
CPU time | 1.41 seconds |
Started | May 16 01:23:12 PM PDT 24 |
Finished | May 16 01:23:19 PM PDT 24 |
Peak memory | 229652 kb |
Host | smart-be4606fa-666b-4fc3-9aa8-25a59b4c8fd1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4282579299 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_intr_test.4282579299 |
Directory | /workspace/12.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_same_csr_outstanding.3291816031 |
Short name | T1275 |
Test name | |
Test status | |
Simulation time | 983337888 ps |
CPU time | 3.35 seconds |
Started | May 16 01:23:10 PM PDT 24 |
Finished | May 16 01:23:20 PM PDT 24 |
Peak memory | 239072 kb |
Host | smart-df993f93-849d-4811-ac7b-302171f093cb |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3291816031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ ctrl_same_csr_outstanding.3291816031 |
Directory | /workspace/12.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_errors.1716039248 |
Short name | T1204 |
Test name | |
Test status | |
Simulation time | 288953299 ps |
CPU time | 6.9 seconds |
Started | May 16 01:23:11 PM PDT 24 |
Finished | May 16 01:23:24 PM PDT 24 |
Peak memory | 246924 kb |
Host | smart-52364ca0-670b-482f-b83e-6db5318032c7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1716039248 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_errors.1716039248 |
Directory | /workspace/12.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_intg_err.4001538046 |
Short name | T270 |
Test name | |
Test status | |
Simulation time | 661892386 ps |
CPU time | 9.94 seconds |
Started | May 16 01:23:09 PM PDT 24 |
Finished | May 16 01:23:26 PM PDT 24 |
Peak memory | 239120 kb |
Host | smart-f09eddc7-fddc-4fe7-a05c-0f6fa71a0009 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4001538046 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_i ntg_err.4001538046 |
Directory | /workspace/12.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_mem_rw_with_rand_reset.2695245840 |
Short name | T1209 |
Test name | |
Test status | |
Simulation time | 218254841 ps |
CPU time | 2.99 seconds |
Started | May 16 01:23:09 PM PDT 24 |
Finished | May 16 01:23:19 PM PDT 24 |
Peak memory | 247208 kb |
Host | smart-c3654b82-3768-4ce6-82ba-aa05f8e25cae |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2695245840 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_mem_rw_with_rand_reset.2695245840 |
Directory | /workspace/13.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.945455305 |
Short name | T1314 |
Test name | |
Test status | |
Simulation time | 134587926 ps |
CPU time | 1.72 seconds |
Started | May 16 01:23:11 PM PDT 24 |
Finished | May 16 01:23:19 PM PDT 24 |
Peak memory | 239760 kb |
Host | smart-aaa5071e-bf79-4b0c-830c-3c8be1c4aac8 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=945455305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_rw.945455305 |
Directory | /workspace/13.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.1648117705 |
Short name | T1325 |
Test name | |
Test status | |
Simulation time | 41550716 ps |
CPU time | 1.49 seconds |
Started | May 16 01:23:11 PM PDT 24 |
Finished | May 16 01:23:18 PM PDT 24 |
Peak memory | 229568 kb |
Host | smart-a1a03ec8-92a1-4d3f-bf1d-090d9a8c53d2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1648117705 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_intr_test.1648117705 |
Directory | /workspace/13.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.4113838082 |
Short name | T1313 |
Test name | |
Test status | |
Simulation time | 141811776 ps |
CPU time | 3.46 seconds |
Started | May 16 01:23:09 PM PDT 24 |
Finished | May 16 01:23:19 PM PDT 24 |
Peak memory | 238016 kb |
Host | smart-abee00a0-f77f-414f-b30f-a33c7816b212 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4113838082 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ ctrl_same_csr_outstanding.4113838082 |
Directory | /workspace/13.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_errors.1587011155 |
Short name | T1201 |
Test name | |
Test status | |
Simulation time | 901476430 ps |
CPU time | 7.91 seconds |
Started | May 16 01:23:11 PM PDT 24 |
Finished | May 16 01:23:25 PM PDT 24 |
Peak memory | 239096 kb |
Host | smart-40211b95-058b-4c4c-9155-51de09f7603f |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1587011155 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_errors.1587011155 |
Directory | /workspace/13.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_mem_rw_with_rand_reset.1763677396 |
Short name | T1308 |
Test name | |
Test status | |
Simulation time | 171454217 ps |
CPU time | 2.78 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:35 PM PDT 24 |
Peak memory | 247136 kb |
Host | smart-fe18dadb-e812-4543-965c-e24d7e7d923e |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1763677396 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_mem_rw_with_rand_reset.1763677396 |
Directory | /workspace/14.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_rw.1140353505 |
Short name | T323 |
Test name | |
Test status | |
Simulation time | 54378481 ps |
CPU time | 1.88 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:34 PM PDT 24 |
Peak memory | 239028 kb |
Host | smart-62e36a5a-db47-4a80-8afa-bab3303f3635 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1140353505 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_rw.1140353505 |
Directory | /workspace/14.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_intr_test.2506994154 |
Short name | T1263 |
Test name | |
Test status | |
Simulation time | 84240500 ps |
CPU time | 1.44 seconds |
Started | May 16 01:23:29 PM PDT 24 |
Finished | May 16 01:23:35 PM PDT 24 |
Peak memory | 229636 kb |
Host | smart-2ec15883-935f-4278-993a-4547398daec2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2506994154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_intr_test.2506994154 |
Directory | /workspace/14.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_same_csr_outstanding.602601981 |
Short name | T321 |
Test name | |
Test status | |
Simulation time | 1175411120 ps |
CPU time | 4.11 seconds |
Started | May 16 01:23:23 PM PDT 24 |
Finished | May 16 01:23:28 PM PDT 24 |
Peak memory | 238164 kb |
Host | smart-afe3988a-0860-4d00-9bbd-9ac982a0de4c |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=602601981 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_c trl_same_csr_outstanding.602601981 |
Directory | /workspace/14.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_errors.2628102208 |
Short name | T1278 |
Test name | |
Test status | |
Simulation time | 143910808 ps |
CPU time | 4.85 seconds |
Started | May 16 01:23:10 PM PDT 24 |
Finished | May 16 01:23:22 PM PDT 24 |
Peak memory | 239108 kb |
Host | smart-faae67b0-3414-4e31-85ca-54cd5da68e5e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2628102208 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_errors.2628102208 |
Directory | /workspace/14.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_intg_err.2725502383 |
Short name | T356 |
Test name | |
Test status | |
Simulation time | 10421901564 ps |
CPU time | 16.77 seconds |
Started | May 16 01:23:24 PM PDT 24 |
Finished | May 16 01:23:42 PM PDT 24 |
Peak memory | 244712 kb |
Host | smart-4d8da746-d638-4e80-a4bf-565af67a7784 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2725502383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_i ntg_err.2725502383 |
Directory | /workspace/14.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_mem_rw_with_rand_reset.965523882 |
Short name | T1270 |
Test name | |
Test status | |
Simulation time | 291233450 ps |
CPU time | 2.51 seconds |
Started | May 16 01:23:24 PM PDT 24 |
Finished | May 16 01:23:28 PM PDT 24 |
Peak memory | 239124 kb |
Host | smart-806461c3-b5b2-4caa-9e17-60b42192f5ab |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=965523882 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_mem_rw_with_rand_reset.965523882 |
Directory | /workspace/15.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_rw.552247888 |
Short name | T1303 |
Test name | |
Test status | |
Simulation time | 49453175 ps |
CPU time | 1.57 seconds |
Started | May 16 01:23:24 PM PDT 24 |
Finished | May 16 01:23:27 PM PDT 24 |
Peak memory | 239852 kb |
Host | smart-bf197182-b164-4daf-9714-91d596b555a6 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=552247888 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_rw.552247888 |
Directory | /workspace/15.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_intr_test.1679954705 |
Short name | T1203 |
Test name | |
Test status | |
Simulation time | 38850342 ps |
CPU time | 1.41 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:32 PM PDT 24 |
Peak memory | 230872 kb |
Host | smart-6cc37aff-787a-4c1d-9c66-edf8a7db4e66 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1679954705 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_intr_test.1679954705 |
Directory | /workspace/15.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_same_csr_outstanding.821983899 |
Short name | T322 |
Test name | |
Test status | |
Simulation time | 1087389937 ps |
CPU time | 3.58 seconds |
Started | May 16 01:23:25 PM PDT 24 |
Finished | May 16 01:23:31 PM PDT 24 |
Peak memory | 239044 kb |
Host | smart-0f3e604d-06bc-48a8-9ced-2c46cd464dc0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=821983899 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_c trl_same_csr_outstanding.821983899 |
Directory | /workspace/15.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_errors.3253803034 |
Short name | T1306 |
Test name | |
Test status | |
Simulation time | 2631904186 ps |
CPU time | 9.36 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:38 PM PDT 24 |
Peak memory | 247148 kb |
Host | smart-bea34838-e2c5-4ce5-b035-f4a947243404 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3253803034 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_errors.3253803034 |
Directory | /workspace/15.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.248390541 |
Short name | T1282 |
Test name | |
Test status | |
Simulation time | 1840042151 ps |
CPU time | 20.6 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:50 PM PDT 24 |
Peak memory | 239144 kb |
Host | smart-4cf880d0-7b5d-46a0-85d4-d37018143a31 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=248390541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_in tg_err.248390541 |
Directory | /workspace/15.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_mem_rw_with_rand_reset.3203168701 |
Short name | T1205 |
Test name | |
Test status | |
Simulation time | 114373400 ps |
CPU time | 3.29 seconds |
Started | May 16 01:23:28 PM PDT 24 |
Finished | May 16 01:23:36 PM PDT 24 |
Peak memory | 246320 kb |
Host | smart-b0bb1143-c60c-46fa-b037-9e9076d4e26d |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3203168701 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_mem_rw_with_rand_reset.3203168701 |
Directory | /workspace/16.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_rw.2918311112 |
Short name | T1255 |
Test name | |
Test status | |
Simulation time | 39657931 ps |
CPU time | 1.59 seconds |
Started | May 16 01:23:25 PM PDT 24 |
Finished | May 16 01:23:30 PM PDT 24 |
Peak memory | 239080 kb |
Host | smart-a9cac3b6-e5da-497f-a876-ec04efc69a6a |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2918311112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_rw.2918311112 |
Directory | /workspace/16.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_intr_test.578927326 |
Short name | T1229 |
Test name | |
Test status | |
Simulation time | 563090183 ps |
CPU time | 1.65 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:34 PM PDT 24 |
Peak memory | 230832 kb |
Host | smart-6959fa1f-db43-4022-8a2e-14e12dc7e144 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=578927326 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_intr_test.578927326 |
Directory | /workspace/16.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_same_csr_outstanding.2004490513 |
Short name | T319 |
Test name | |
Test status | |
Simulation time | 85008139 ps |
CPU time | 2.9 seconds |
Started | May 16 01:23:28 PM PDT 24 |
Finished | May 16 01:23:36 PM PDT 24 |
Peak memory | 238116 kb |
Host | smart-ee18101f-f8cc-4e10-87e9-181525f7e0f3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2004490513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ ctrl_same_csr_outstanding.2004490513 |
Directory | /workspace/16.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_errors.2667680397 |
Short name | T1221 |
Test name | |
Test status | |
Simulation time | 356758145 ps |
CPU time | 6.98 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:39 PM PDT 24 |
Peak memory | 246916 kb |
Host | smart-878d7fcf-dd58-409d-891d-ac1598848279 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2667680397 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_errors.2667680397 |
Directory | /workspace/16.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_mem_rw_with_rand_reset.1491766503 |
Short name | T1213 |
Test name | |
Test status | |
Simulation time | 145159184 ps |
CPU time | 2.36 seconds |
Started | May 16 01:23:24 PM PDT 24 |
Finished | May 16 01:23:27 PM PDT 24 |
Peak memory | 239004 kb |
Host | smart-446a46ce-fe32-4691-8962-0f64ead839a7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1491766503 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_mem_rw_with_rand_reset.1491766503 |
Directory | /workspace/17.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_rw.289431469 |
Short name | T306 |
Test name | |
Test status | |
Simulation time | 164974720 ps |
CPU time | 1.75 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:34 PM PDT 24 |
Peak memory | 240296 kb |
Host | smart-7385ecde-0695-4611-af3f-7c5b168680f1 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=289431469 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_rw.289431469 |
Directory | /workspace/17.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_intr_test.1768094847 |
Short name | T1256 |
Test name | |
Test status | |
Simulation time | 140588294 ps |
CPU time | 1.45 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:32 PM PDT 24 |
Peak memory | 229536 kb |
Host | smart-68a18bbc-93d2-41c4-aefd-70bd8d415e23 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1768094847 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_intr_test.1768094847 |
Directory | /workspace/17.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_same_csr_outstanding.3184032301 |
Short name | T325 |
Test name | |
Test status | |
Simulation time | 134157786 ps |
CPU time | 2.34 seconds |
Started | May 16 01:23:23 PM PDT 24 |
Finished | May 16 01:23:26 PM PDT 24 |
Peak memory | 238948 kb |
Host | smart-66abd822-edbb-4923-bb58-6b18e4094592 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3184032301 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ ctrl_same_csr_outstanding.3184032301 |
Directory | /workspace/17.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_errors.275448857 |
Short name | T1289 |
Test name | |
Test status | |
Simulation time | 211547844 ps |
CPU time | 3.57 seconds |
Started | May 16 01:23:24 PM PDT 24 |
Finished | May 16 01:23:29 PM PDT 24 |
Peak memory | 245628 kb |
Host | smart-ef2a71c4-11e4-42ff-baa5-75b8d7ea7383 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=275448857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_errors.275448857 |
Directory | /workspace/17.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_mem_rw_with_rand_reset.1547239948 |
Short name | T1230 |
Test name | |
Test status | |
Simulation time | 85183050 ps |
CPU time | 2.16 seconds |
Started | May 16 01:23:28 PM PDT 24 |
Finished | May 16 01:23:35 PM PDT 24 |
Peak memory | 238988 kb |
Host | smart-f94e5984-f993-4bef-bc43-8ee317d01e2c |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1547239948 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_mem_rw_with_rand_reset.1547239948 |
Directory | /workspace/18.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.2814659784 |
Short name | T1266 |
Test name | |
Test status | |
Simulation time | 145057131 ps |
CPU time | 1.62 seconds |
Started | May 16 01:23:29 PM PDT 24 |
Finished | May 16 01:23:36 PM PDT 24 |
Peak memory | 240064 kb |
Host | smart-c6363f61-5f07-45ec-b6cc-e7c429ed189d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2814659784 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_rw.2814659784 |
Directory | /workspace/18.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.3732552125 |
Short name | T1279 |
Test name | |
Test status | |
Simulation time | 545682289 ps |
CPU time | 1.71 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:32 PM PDT 24 |
Peak memory | 229548 kb |
Host | smart-f93218e6-fe86-49cf-8b97-297d8a87d921 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3732552125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_intr_test.3732552125 |
Directory | /workspace/18.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_same_csr_outstanding.2079868866 |
Short name | T272 |
Test name | |
Test status | |
Simulation time | 237026864 ps |
CPU time | 3.43 seconds |
Started | May 16 01:23:25 PM PDT 24 |
Finished | May 16 01:23:30 PM PDT 24 |
Peak memory | 238992 kb |
Host | smart-74f5da36-3af5-44d4-b3d4-a9efb60a8cc5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2079868866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ ctrl_same_csr_outstanding.2079868866 |
Directory | /workspace/18.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_errors.1308641904 |
Short name | T1214 |
Test name | |
Test status | |
Simulation time | 66944577 ps |
CPU time | 4.05 seconds |
Started | May 16 01:23:25 PM PDT 24 |
Finished | May 16 01:23:30 PM PDT 24 |
Peak memory | 246676 kb |
Host | smart-6065d72f-0664-454a-aacd-30ed9197126c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1308641904 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_errors.1308641904 |
Directory | /workspace/18.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_intg_err.1976170096 |
Short name | T361 |
Test name | |
Test status | |
Simulation time | 9754794320 ps |
CPU time | 19.73 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:49 PM PDT 24 |
Peak memory | 243848 kb |
Host | smart-294cbec9-cb59-4026-961b-baa793283975 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1976170096 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_i ntg_err.1976170096 |
Directory | /workspace/18.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_mem_rw_with_rand_reset.1668997604 |
Short name | T378 |
Test name | |
Test status | |
Simulation time | 238927578 ps |
CPU time | 3.1 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:35 PM PDT 24 |
Peak memory | 247284 kb |
Host | smart-a1914d13-a3a1-42ac-9405-36872a405620 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1668997604 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_mem_rw_with_rand_reset.1668997604 |
Directory | /workspace/19.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_rw.2006088866 |
Short name | T1281 |
Test name | |
Test status | |
Simulation time | 693644579 ps |
CPU time | 1.85 seconds |
Started | May 16 01:23:24 PM PDT 24 |
Finished | May 16 01:23:28 PM PDT 24 |
Peak memory | 240544 kb |
Host | smart-862f3a7a-9f5e-49bc-9037-54875fefc1da |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2006088866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_rw.2006088866 |
Directory | /workspace/19.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.3042660706 |
Short name | T1195 |
Test name | |
Test status | |
Simulation time | 54070176 ps |
CPU time | 1.46 seconds |
Started | May 16 01:23:25 PM PDT 24 |
Finished | May 16 01:23:29 PM PDT 24 |
Peak memory | 230868 kb |
Host | smart-64b5d794-18c7-4c55-8010-c962cf6e4cb9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3042660706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_intr_test.3042660706 |
Directory | /workspace/19.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_same_csr_outstanding.3161133052 |
Short name | T1249 |
Test name | |
Test status | |
Simulation time | 105311548 ps |
CPU time | 2.99 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:32 PM PDT 24 |
Peak memory | 239024 kb |
Host | smart-a8f8ff02-b6d3-44e3-8e0c-d0bcb2b4e4dd |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3161133052 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ ctrl_same_csr_outstanding.3161133052 |
Directory | /workspace/19.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_errors.3569577781 |
Short name | T1194 |
Test name | |
Test status | |
Simulation time | 74025964 ps |
CPU time | 4.64 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:35 PM PDT 24 |
Peak memory | 246680 kb |
Host | smart-4b77d2a4-ded9-4ca0-9e6f-2a1ba73c6e3e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3569577781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_errors.3569577781 |
Directory | /workspace/19.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.86272071 |
Short name | T333 |
Test name | |
Test status | |
Simulation time | 1955451149 ps |
CPU time | 5.1 seconds |
Started | May 16 01:22:46 PM PDT 24 |
Finished | May 16 01:23:00 PM PDT 24 |
Peak memory | 237844 kb |
Host | smart-ffe189f2-8085-4143-960d-21449e192dd1 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=86272071 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_aliasi ng.86272071 |
Directory | /workspace/2.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_bit_bash.1606282982 |
Short name | T1290 |
Test name | |
Test status | |
Simulation time | 2002488081 ps |
CPU time | 8.22 seconds |
Started | May 16 01:22:50 PM PDT 24 |
Finished | May 16 01:23:06 PM PDT 24 |
Peak memory | 238036 kb |
Host | smart-d51aa611-6393-486d-9193-68ef5fbd333d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1606282982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_bit_ bash.1606282982 |
Directory | /workspace/2.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_hw_reset.2890902551 |
Short name | T1294 |
Test name | |
Test status | |
Simulation time | 364134801 ps |
CPU time | 2.24 seconds |
Started | May 16 01:22:50 PM PDT 24 |
Finished | May 16 01:23:00 PM PDT 24 |
Peak memory | 237888 kb |
Host | smart-767beb26-b2f7-494d-b6d2-fdddb9436fee |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2890902551 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_hw_r eset.2890902551 |
Directory | /workspace/2.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_mem_rw_with_rand_reset.85230578 |
Short name | T1219 |
Test name | |
Test status | |
Simulation time | 1096129629 ps |
CPU time | 2.58 seconds |
Started | May 16 01:22:55 PM PDT 24 |
Finished | May 16 01:23:08 PM PDT 24 |
Peak memory | 246328 kb |
Host | smart-e3c46d3c-75f0-48e1-8750-b9fa3f94fe1c |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=85230578 -assert nopostproc +UVM_TESTNAME=o tp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb - cm_log /dev/null -cm_name 2.otp_ctrl_csr_mem_rw_with_rand_reset.85230578 |
Directory | /workspace/2.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_rw.4242804703 |
Short name | T1293 |
Test name | |
Test status | |
Simulation time | 50355889 ps |
CPU time | 1.61 seconds |
Started | May 16 01:22:48 PM PDT 24 |
Finished | May 16 01:22:57 PM PDT 24 |
Peak memory | 239020 kb |
Host | smart-b6d241a6-de79-4629-92d3-d5169c29babb |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4242804703 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_rw.4242804703 |
Directory | /workspace/2.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.2894561683 |
Short name | T1283 |
Test name | |
Test status | |
Simulation time | 40240376 ps |
CPU time | 1.34 seconds |
Started | May 16 01:22:56 PM PDT 24 |
Finished | May 16 01:23:08 PM PDT 24 |
Peak memory | 229100 kb |
Host | smart-54048b07-cb98-4e6c-bc44-b5b996eebad6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2894561683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_intr_test.2894561683 |
Directory | /workspace/2.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_partial_access.1729865990 |
Short name | T1322 |
Test name | |
Test status | |
Simulation time | 38914699 ps |
CPU time | 1.35 seconds |
Started | May 16 01:22:49 PM PDT 24 |
Finished | May 16 01:22:58 PM PDT 24 |
Peak memory | 230592 kb |
Host | smart-3d0e6ade-acb4-41f2-9c55-5cecfbe0d678 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1729865990 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctr l_mem_partial_access.1729865990 |
Directory | /workspace/2.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_walk.2950178774 |
Short name | T1197 |
Test name | |
Test status | |
Simulation time | 510588825 ps |
CPU time | 1.81 seconds |
Started | May 16 01:22:49 PM PDT 24 |
Finished | May 16 01:22:58 PM PDT 24 |
Peak memory | 229440 kb |
Host | smart-8687e2bb-a456-4533-82be-c0c51baf4fd4 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2950178774 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_mem_walk .2950178774 |
Directory | /workspace/2.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_same_csr_outstanding.659106206 |
Short name | T1262 |
Test name | |
Test status | |
Simulation time | 486905801 ps |
CPU time | 3.86 seconds |
Started | May 16 01:22:56 PM PDT 24 |
Finished | May 16 01:23:11 PM PDT 24 |
Peak memory | 238984 kb |
Host | smart-dcb27bd2-fc53-4042-a28a-24aff908b9ee |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=659106206 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ct rl_same_csr_outstanding.659106206 |
Directory | /workspace/2.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_errors.1733374467 |
Short name | T1276 |
Test name | |
Test status | |
Simulation time | 64272755 ps |
CPU time | 3.45 seconds |
Started | May 16 01:22:51 PM PDT 24 |
Finished | May 16 01:23:04 PM PDT 24 |
Peak memory | 245624 kb |
Host | smart-25be34cf-b556-4ecb-8d3b-dea426287480 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1733374467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_errors.1733374467 |
Directory | /workspace/2.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_intg_err.359758777 |
Short name | T1305 |
Test name | |
Test status | |
Simulation time | 1341020524 ps |
CPU time | 18.76 seconds |
Started | May 16 01:22:51 PM PDT 24 |
Finished | May 16 01:23:20 PM PDT 24 |
Peak memory | 244336 kb |
Host | smart-25f257a2-f882-4f6a-8d3e-a3a7be5d9b27 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=359758777 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_int g_err.359758777 |
Directory | /workspace/2.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/20.otp_ctrl_intr_test.1065605764 |
Short name | T1212 |
Test name | |
Test status | |
Simulation time | 80751216 ps |
CPU time | 1.56 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:34 PM PDT 24 |
Peak memory | 230880 kb |
Host | smart-d82373ce-21ec-4ebe-9b19-61a4106395f7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1065605764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_intr_test.1065605764 |
Directory | /workspace/20.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/21.otp_ctrl_intr_test.2052615541 |
Short name | T1260 |
Test name | |
Test status | |
Simulation time | 608135730 ps |
CPU time | 1.86 seconds |
Started | May 16 01:23:29 PM PDT 24 |
Finished | May 16 01:23:36 PM PDT 24 |
Peak memory | 229616 kb |
Host | smart-fea2842f-f6a5-492f-a955-bc0683884783 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2052615541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_intr_test.2052615541 |
Directory | /workspace/21.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/22.otp_ctrl_intr_test.51077284 |
Short name | T1228 |
Test name | |
Test status | |
Simulation time | 520827234 ps |
CPU time | 1.84 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:33 PM PDT 24 |
Peak memory | 229928 kb |
Host | smart-025916d7-1bd6-4c14-a1af-58f5df761293 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=51077284 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_intr_test.51077284 |
Directory | /workspace/22.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/23.otp_ctrl_intr_test.653060845 |
Short name | T1225 |
Test name | |
Test status | |
Simulation time | 52427416 ps |
CPU time | 1.4 seconds |
Started | May 16 01:23:28 PM PDT 24 |
Finished | May 16 01:23:35 PM PDT 24 |
Peak memory | 229868 kb |
Host | smart-a8d65a5f-07aa-4a5c-a4e7-e02a5f1f28f0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=653060845 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_intr_test.653060845 |
Directory | /workspace/23.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/24.otp_ctrl_intr_test.1540197703 |
Short name | T1244 |
Test name | |
Test status | |
Simulation time | 70028302 ps |
CPU time | 1.41 seconds |
Started | May 16 01:23:24 PM PDT 24 |
Finished | May 16 01:23:27 PM PDT 24 |
Peak memory | 229664 kb |
Host | smart-96cc54d8-c2b9-4dd0-966e-f699d7e7295f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1540197703 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_intr_test.1540197703 |
Directory | /workspace/24.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.385879558 |
Short name | T1311 |
Test name | |
Test status | |
Simulation time | 566428919 ps |
CPU time | 1.98 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:34 PM PDT 24 |
Peak memory | 229400 kb |
Host | smart-f995092b-fa4e-434e-bd01-4d07aaae8b86 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=385879558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_intr_test.385879558 |
Directory | /workspace/25.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/26.otp_ctrl_intr_test.3573662242 |
Short name | T1261 |
Test name | |
Test status | |
Simulation time | 589983799 ps |
CPU time | 2.06 seconds |
Started | May 16 01:23:25 PM PDT 24 |
Finished | May 16 01:23:30 PM PDT 24 |
Peak memory | 230876 kb |
Host | smart-ee4aa2e7-598c-4131-864b-d6fcd6c70ee5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3573662242 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_intr_test.3573662242 |
Directory | /workspace/26.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/27.otp_ctrl_intr_test.235435962 |
Short name | T1198 |
Test name | |
Test status | |
Simulation time | 70575211 ps |
CPU time | 1.46 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:33 PM PDT 24 |
Peak memory | 230788 kb |
Host | smart-7a822e72-b3dd-4028-8f30-1469d2337322 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=235435962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_intr_test.235435962 |
Directory | /workspace/27.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/28.otp_ctrl_intr_test.3616877101 |
Short name | T1324 |
Test name | |
Test status | |
Simulation time | 73912596 ps |
CPU time | 1.43 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:33 PM PDT 24 |
Peak memory | 229596 kb |
Host | smart-a4607d57-eba3-4a24-822e-9eda88114f9e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3616877101 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_intr_test.3616877101 |
Directory | /workspace/28.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/29.otp_ctrl_intr_test.118583360 |
Short name | T1206 |
Test name | |
Test status | |
Simulation time | 72679405 ps |
CPU time | 1.48 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:31 PM PDT 24 |
Peak memory | 229544 kb |
Host | smart-1fd3209a-6037-4f2a-8371-b084e4f297ad |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=118583360 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_intr_test.118583360 |
Directory | /workspace/29.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_aliasing.2983034042 |
Short name | T298 |
Test name | |
Test status | |
Simulation time | 3030164866 ps |
CPU time | 7.59 seconds |
Started | May 16 01:22:55 PM PDT 24 |
Finished | May 16 01:23:14 PM PDT 24 |
Peak memory | 239088 kb |
Host | smart-3ed6d07c-a961-4e5d-8573-b5e81f8be278 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2983034042 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_alia sing.2983034042 |
Directory | /workspace/3.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_bit_bash.2229462051 |
Short name | T1234 |
Test name | |
Test status | |
Simulation time | 156774080 ps |
CPU time | 3.67 seconds |
Started | May 16 01:23:01 PM PDT 24 |
Finished | May 16 01:23:14 PM PDT 24 |
Peak memory | 230684 kb |
Host | smart-b1fc36be-fb38-4649-8ee3-8ab0ab7e4aa9 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2229462051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_bit_ bash.2229462051 |
Directory | /workspace/3.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_hw_reset.279368926 |
Short name | T1245 |
Test name | |
Test status | |
Simulation time | 400518903 ps |
CPU time | 2.41 seconds |
Started | May 16 01:22:56 PM PDT 24 |
Finished | May 16 01:23:09 PM PDT 24 |
Peak memory | 237792 kb |
Host | smart-663327d8-d772-4ee3-a9db-177bac672376 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=279368926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_hw_re set.279368926 |
Directory | /workspace/3.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.3955183482 |
Short name | T1297 |
Test name | |
Test status | |
Simulation time | 220808696 ps |
CPU time | 3.06 seconds |
Started | May 16 01:22:58 PM PDT 24 |
Finished | May 16 01:23:12 PM PDT 24 |
Peak memory | 247340 kb |
Host | smart-05718423-b825-4fd8-8ae4-4cc6516ecf94 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3955183482 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_mem_rw_with_rand_reset.3955183482 |
Directory | /workspace/3.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_rw.1608001711 |
Short name | T299 |
Test name | |
Test status | |
Simulation time | 49679771 ps |
CPU time | 1.74 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:10 PM PDT 24 |
Peak memory | 238988 kb |
Host | smart-c634b3ec-a0d6-4067-a830-3b9d15a21c51 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1608001711 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_rw.1608001711 |
Directory | /workspace/3.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_intr_test.1586466228 |
Short name | T1222 |
Test name | |
Test status | |
Simulation time | 564768824 ps |
CPU time | 1.62 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:10 PM PDT 24 |
Peak memory | 229644 kb |
Host | smart-df3eddfa-26aa-4a5b-823a-032526101d9b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1586466228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_intr_test.1586466228 |
Directory | /workspace/3.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_partial_access.1072845223 |
Short name | T1320 |
Test name | |
Test status | |
Simulation time | 537465147 ps |
CPU time | 1.98 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:09 PM PDT 24 |
Peak memory | 229312 kb |
Host | smart-090fd624-419b-46f4-b268-fe3084a300c8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1072845223 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctr l_mem_partial_access.1072845223 |
Directory | /workspace/3.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_walk.2531111091 |
Short name | T1268 |
Test name | |
Test status | |
Simulation time | 73714558 ps |
CPU time | 1.35 seconds |
Started | May 16 01:22:58 PM PDT 24 |
Finished | May 16 01:23:10 PM PDT 24 |
Peak memory | 229808 kb |
Host | smart-a873f87d-302a-4786-b8d1-d638d329b190 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2531111091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_mem_walk .2531111091 |
Directory | /workspace/3.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_same_csr_outstanding.3939408163 |
Short name | T1323 |
Test name | |
Test status | |
Simulation time | 173062709 ps |
CPU time | 3.27 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:11 PM PDT 24 |
Peak memory | 239048 kb |
Host | smart-49d35dec-d63c-4878-9a7f-eadca474417d |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3939408163 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_c trl_same_csr_outstanding.3939408163 |
Directory | /workspace/3.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.3633581808 |
Short name | T1302 |
Test name | |
Test status | |
Simulation time | 267481729 ps |
CPU time | 6.82 seconds |
Started | May 16 01:22:55 PM PDT 24 |
Finished | May 16 01:23:13 PM PDT 24 |
Peak memory | 247344 kb |
Host | smart-d9e48642-e224-49c4-b95a-3c9cb69b3de5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3633581808 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_errors.3633581808 |
Directory | /workspace/3.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_intg_err.2105669044 |
Short name | T360 |
Test name | |
Test status | |
Simulation time | 1178955539 ps |
CPU time | 17.49 seconds |
Started | May 16 01:22:50 PM PDT 24 |
Finished | May 16 01:23:16 PM PDT 24 |
Peak memory | 243500 kb |
Host | smart-272eb772-666c-488f-ac8e-b6d6a5701e08 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2105669044 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_in tg_err.2105669044 |
Directory | /workspace/3.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/30.otp_ctrl_intr_test.202851787 |
Short name | T1193 |
Test name | |
Test status | |
Simulation time | 130215761 ps |
CPU time | 1.38 seconds |
Started | May 16 01:23:25 PM PDT 24 |
Finished | May 16 01:23:28 PM PDT 24 |
Peak memory | 230856 kb |
Host | smart-a5ef8ee8-9d03-422c-9ab2-06f6d1720ad0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=202851787 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_intr_test.202851787 |
Directory | /workspace/30.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/31.otp_ctrl_intr_test.71091803 |
Short name | T1317 |
Test name | |
Test status | |
Simulation time | 40190997 ps |
CPU time | 1.36 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:31 PM PDT 24 |
Peak memory | 230812 kb |
Host | smart-37b1299d-9b01-4439-a668-a77f568600fe |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=71091803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_intr_test.71091803 |
Directory | /workspace/31.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/32.otp_ctrl_intr_test.4144912120 |
Short name | T1252 |
Test name | |
Test status | |
Simulation time | 57627990 ps |
CPU time | 1.46 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:34 PM PDT 24 |
Peak memory | 229488 kb |
Host | smart-2d63145e-bf87-4cbc-8b68-099a1ad3bb2d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4144912120 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_intr_test.4144912120 |
Directory | /workspace/32.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/33.otp_ctrl_intr_test.1224153052 |
Short name | T1238 |
Test name | |
Test status | |
Simulation time | 91073355 ps |
CPU time | 1.53 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:33 PM PDT 24 |
Peak memory | 229548 kb |
Host | smart-14660e43-3b7c-41f5-abc3-72252c54360f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1224153052 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_intr_test.1224153052 |
Directory | /workspace/33.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/34.otp_ctrl_intr_test.1613344360 |
Short name | T1208 |
Test name | |
Test status | |
Simulation time | 39369703 ps |
CPU time | 1.35 seconds |
Started | May 16 01:23:25 PM PDT 24 |
Finished | May 16 01:23:29 PM PDT 24 |
Peak memory | 230892 kb |
Host | smart-5f9f919f-c5c1-4fd7-a5ca-662e85fe26c1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1613344360 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_intr_test.1613344360 |
Directory | /workspace/34.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.3880982834 |
Short name | T1227 |
Test name | |
Test status | |
Simulation time | 72677451 ps |
CPU time | 1.43 seconds |
Started | May 16 01:23:25 PM PDT 24 |
Finished | May 16 01:23:28 PM PDT 24 |
Peak memory | 230948 kb |
Host | smart-fa594d07-4139-43e3-a86c-b322d34eda27 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3880982834 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_intr_test.3880982834 |
Directory | /workspace/35.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/36.otp_ctrl_intr_test.2447219013 |
Short name | T1277 |
Test name | |
Test status | |
Simulation time | 528084444 ps |
CPU time | 1.8 seconds |
Started | May 16 01:23:25 PM PDT 24 |
Finished | May 16 01:23:30 PM PDT 24 |
Peak memory | 229672 kb |
Host | smart-8d61c144-6655-4630-a425-1493c0e1e715 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2447219013 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_intr_test.2447219013 |
Directory | /workspace/36.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/37.otp_ctrl_intr_test.3552091834 |
Short name | T1288 |
Test name | |
Test status | |
Simulation time | 43238171 ps |
CPU time | 1.42 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:32 PM PDT 24 |
Peak memory | 229532 kb |
Host | smart-0172fa66-35cd-45d5-be7c-b2900ca9262d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3552091834 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_intr_test.3552091834 |
Directory | /workspace/37.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/38.otp_ctrl_intr_test.1229818502 |
Short name | T1196 |
Test name | |
Test status | |
Simulation time | 564331739 ps |
CPU time | 2.18 seconds |
Started | May 16 01:23:25 PM PDT 24 |
Finished | May 16 01:23:29 PM PDT 24 |
Peak memory | 229616 kb |
Host | smart-00adb9fc-c853-4c1b-9d0f-d719119ea0f4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1229818502 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_intr_test.1229818502 |
Directory | /workspace/38.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/39.otp_ctrl_intr_test.2837454003 |
Short name | T1310 |
Test name | |
Test status | |
Simulation time | 42033554 ps |
CPU time | 1.42 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:34 PM PDT 24 |
Peak memory | 229484 kb |
Host | smart-6e5b69b8-650e-4976-98d2-0f7250c0f4f2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2837454003 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_intr_test.2837454003 |
Directory | /workspace/39.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_aliasing.3449515842 |
Short name | T1280 |
Test name | |
Test status | |
Simulation time | 99692240 ps |
CPU time | 3.83 seconds |
Started | May 16 01:22:58 PM PDT 24 |
Finished | May 16 01:23:13 PM PDT 24 |
Peak memory | 230860 kb |
Host | smart-aef399cc-3cbd-427e-baf1-d4f4f3981242 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3449515842 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_alia sing.3449515842 |
Directory | /workspace/4.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_bit_bash.3926873620 |
Short name | T1301 |
Test name | |
Test status | |
Simulation time | 491902304 ps |
CPU time | 6.69 seconds |
Started | May 16 01:22:59 PM PDT 24 |
Finished | May 16 01:23:16 PM PDT 24 |
Peak memory | 238896 kb |
Host | smart-811b4f29-3a07-4a0f-bdde-a5c9b89310c3 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3926873620 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_bit_ bash.3926873620 |
Directory | /workspace/4.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_hw_reset.1873705384 |
Short name | T1211 |
Test name | |
Test status | |
Simulation time | 222669242 ps |
CPU time | 2.3 seconds |
Started | May 16 01:22:59 PM PDT 24 |
Finished | May 16 01:23:12 PM PDT 24 |
Peak memory | 239052 kb |
Host | smart-6d3d14c1-e600-4466-bfe5-9fb72457dca0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1873705384 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_hw_r eset.1873705384 |
Directory | /workspace/4.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_mem_rw_with_rand_reset.2930173837 |
Short name | T1231 |
Test name | |
Test status | |
Simulation time | 114684611 ps |
CPU time | 3.38 seconds |
Started | May 16 01:23:00 PM PDT 24 |
Finished | May 16 01:23:13 PM PDT 24 |
Peak memory | 247240 kb |
Host | smart-a75f5ee2-e881-4d52-9cc5-ad95cb9b9697 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2930173837 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_mem_rw_with_rand_reset.2930173837 |
Directory | /workspace/4.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_rw.3707452798 |
Short name | T318 |
Test name | |
Test status | |
Simulation time | 43046635 ps |
CPU time | 1.53 seconds |
Started | May 16 01:23:00 PM PDT 24 |
Finished | May 16 01:23:11 PM PDT 24 |
Peak memory | 239952 kb |
Host | smart-c9e93341-48ae-49ac-a062-cf0d8392c4e4 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3707452798 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_rw.3707452798 |
Directory | /workspace/4.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_intr_test.3900374267 |
Short name | T1233 |
Test name | |
Test status | |
Simulation time | 42652035 ps |
CPU time | 1.39 seconds |
Started | May 16 01:23:00 PM PDT 24 |
Finished | May 16 01:23:12 PM PDT 24 |
Peak memory | 229584 kb |
Host | smart-a1555fc2-8955-418c-a5ab-99105767562a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3900374267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_intr_test.3900374267 |
Directory | /workspace/4.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_partial_access.1744920067 |
Short name | T1312 |
Test name | |
Test status | |
Simulation time | 107738142 ps |
CPU time | 1.38 seconds |
Started | May 16 01:22:58 PM PDT 24 |
Finished | May 16 01:23:10 PM PDT 24 |
Peak memory | 229408 kb |
Host | smart-96c50c9f-84ea-4f0f-9ea4-e52c68614ead |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1744920067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctr l_mem_partial_access.1744920067 |
Directory | /workspace/4.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_walk.1475401537 |
Short name | T1242 |
Test name | |
Test status | |
Simulation time | 141816956 ps |
CPU time | 1.39 seconds |
Started | May 16 01:23:04 PM PDT 24 |
Finished | May 16 01:23:14 PM PDT 24 |
Peak memory | 229728 kb |
Host | smart-779f22a1-8420-4e54-845d-dba9877832c4 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1475401537 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_mem_walk .1475401537 |
Directory | /workspace/4.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_same_csr_outstanding.2246308054 |
Short name | T1232 |
Test name | |
Test status | |
Simulation time | 76357017 ps |
CPU time | 2.27 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:11 PM PDT 24 |
Peak memory | 239036 kb |
Host | smart-29e64d8d-7148-4095-a26d-67c3c5d5a126 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2246308054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_c trl_same_csr_outstanding.2246308054 |
Directory | /workspace/4.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_errors.521510031 |
Short name | T1265 |
Test name | |
Test status | |
Simulation time | 174990087 ps |
CPU time | 4.17 seconds |
Started | May 16 01:22:58 PM PDT 24 |
Finished | May 16 01:23:13 PM PDT 24 |
Peak memory | 245536 kb |
Host | smart-f524bd24-da2c-4ee8-b0a3-39058a1b549b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=521510031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_errors.521510031 |
Directory | /workspace/4.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.3350119839 |
Short name | T365 |
Test name | |
Test status | |
Simulation time | 1304189882 ps |
CPU time | 19.71 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:28 PM PDT 24 |
Peak memory | 239052 kb |
Host | smart-009d92a8-9964-49a9-9bfe-1b24deeb82a0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3350119839 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_in tg_err.3350119839 |
Directory | /workspace/4.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/40.otp_ctrl_intr_test.126687771 |
Short name | T1254 |
Test name | |
Test status | |
Simulation time | 585874965 ps |
CPU time | 2.01 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:34 PM PDT 24 |
Peak memory | 229548 kb |
Host | smart-34e9b92f-21dc-4dd7-bb2b-2428ffca71c5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=126687771 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_intr_test.126687771 |
Directory | /workspace/40.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/41.otp_ctrl_intr_test.1025039833 |
Short name | T1264 |
Test name | |
Test status | |
Simulation time | 600551162 ps |
CPU time | 2.04 seconds |
Started | May 16 01:23:28 PM PDT 24 |
Finished | May 16 01:23:35 PM PDT 24 |
Peak memory | 230820 kb |
Host | smart-7e78183a-834b-46c0-8335-740ee371adaf |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1025039833 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_intr_test.1025039833 |
Directory | /workspace/41.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/42.otp_ctrl_intr_test.737811376 |
Short name | T1200 |
Test name | |
Test status | |
Simulation time | 585678361 ps |
CPU time | 1.68 seconds |
Started | May 16 01:23:26 PM PDT 24 |
Finished | May 16 01:23:31 PM PDT 24 |
Peak memory | 229916 kb |
Host | smart-56f1f12c-7a48-4c0e-91cb-e80d9d6cc128 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=737811376 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_intr_test.737811376 |
Directory | /workspace/42.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/43.otp_ctrl_intr_test.182955606 |
Short name | T1207 |
Test name | |
Test status | |
Simulation time | 60193300 ps |
CPU time | 1.41 seconds |
Started | May 16 01:23:31 PM PDT 24 |
Finished | May 16 01:23:37 PM PDT 24 |
Peak memory | 229912 kb |
Host | smart-b565cf8f-330a-42ba-8785-52fdcd7a4e33 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=182955606 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_intr_test.182955606 |
Directory | /workspace/43.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/44.otp_ctrl_intr_test.2076975344 |
Short name | T1247 |
Test name | |
Test status | |
Simulation time | 39876390 ps |
CPU time | 1.42 seconds |
Started | May 16 01:23:27 PM PDT 24 |
Finished | May 16 01:23:32 PM PDT 24 |
Peak memory | 229568 kb |
Host | smart-b2723881-41cd-463a-8fd3-d81c053d4ae5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2076975344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_intr_test.2076975344 |
Directory | /workspace/44.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/45.otp_ctrl_intr_test.4178639940 |
Short name | T1226 |
Test name | |
Test status | |
Simulation time | 139322081 ps |
CPU time | 1.43 seconds |
Started | May 16 01:23:30 PM PDT 24 |
Finished | May 16 01:23:37 PM PDT 24 |
Peak memory | 229896 kb |
Host | smart-3e1bdfa2-8663-434d-a0f3-dfb1a0c864d7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4178639940 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_intr_test.4178639940 |
Directory | /workspace/45.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/46.otp_ctrl_intr_test.3346670686 |
Short name | T1239 |
Test name | |
Test status | |
Simulation time | 39944581 ps |
CPU time | 1.46 seconds |
Started | May 16 01:23:39 PM PDT 24 |
Finished | May 16 01:23:42 PM PDT 24 |
Peak memory | 229544 kb |
Host | smart-99896c35-7f95-4dc4-9f48-928900d3a5db |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3346670686 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_intr_test.3346670686 |
Directory | /workspace/46.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/47.otp_ctrl_intr_test.1024540655 |
Short name | T1223 |
Test name | |
Test status | |
Simulation time | 585076827 ps |
CPU time | 1.62 seconds |
Started | May 16 01:23:44 PM PDT 24 |
Finished | May 16 01:23:53 PM PDT 24 |
Peak memory | 230812 kb |
Host | smart-9f26c01d-d076-4578-bdc9-5ccf4cd27c4b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1024540655 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_intr_test.1024540655 |
Directory | /workspace/47.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/48.otp_ctrl_intr_test.3745561147 |
Short name | T1224 |
Test name | |
Test status | |
Simulation time | 592573845 ps |
CPU time | 1.84 seconds |
Started | May 16 01:23:42 PM PDT 24 |
Finished | May 16 01:23:51 PM PDT 24 |
Peak memory | 229548 kb |
Host | smart-e31b354b-998e-4903-b769-dcae99964f17 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3745561147 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_intr_test.3745561147 |
Directory | /workspace/48.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/49.otp_ctrl_intr_test.2134751648 |
Short name | T1237 |
Test name | |
Test status | |
Simulation time | 38697324 ps |
CPU time | 1.41 seconds |
Started | May 16 01:23:40 PM PDT 24 |
Finished | May 16 01:23:47 PM PDT 24 |
Peak memory | 229640 kb |
Host | smart-54340bc7-4b7c-4701-ac62-79cad0acef05 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2134751648 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_intr_test.2134751648 |
Directory | /workspace/49.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_mem_rw_with_rand_reset.1600958495 |
Short name | T379 |
Test name | |
Test status | |
Simulation time | 138856014 ps |
CPU time | 2.27 seconds |
Started | May 16 01:22:59 PM PDT 24 |
Finished | May 16 01:23:12 PM PDT 24 |
Peak memory | 245056 kb |
Host | smart-d0da5e0f-a758-4e0e-9164-96f143d6258c |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1600958495 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_mem_rw_with_rand_reset.1600958495 |
Directory | /workspace/5.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_rw.3897338143 |
Short name | T1298 |
Test name | |
Test status | |
Simulation time | 107497069 ps |
CPU time | 1.62 seconds |
Started | May 16 01:22:58 PM PDT 24 |
Finished | May 16 01:23:10 PM PDT 24 |
Peak memory | 239040 kb |
Host | smart-51f35c98-40f0-457f-b350-613c7bf58db6 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3897338143 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_rw.3897338143 |
Directory | /workspace/5.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.3130437742 |
Short name | T1271 |
Test name | |
Test status | |
Simulation time | 40784032 ps |
CPU time | 1.42 seconds |
Started | May 16 01:22:58 PM PDT 24 |
Finished | May 16 01:23:10 PM PDT 24 |
Peak memory | 230856 kb |
Host | smart-2d1240c0-8ac4-4c21-a7f9-9a3abc82140d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3130437742 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_intr_test.3130437742 |
Directory | /workspace/5.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_same_csr_outstanding.1179307303 |
Short name | T326 |
Test name | |
Test status | |
Simulation time | 63553076 ps |
CPU time | 1.87 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:10 PM PDT 24 |
Peak memory | 238044 kb |
Host | smart-fbea425e-a4b5-483e-b637-66b4834f7c8b |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1179307303 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_c trl_same_csr_outstanding.1179307303 |
Directory | /workspace/5.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_errors.943253105 |
Short name | T1319 |
Test name | |
Test status | |
Simulation time | 160971817 ps |
CPU time | 6.43 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:15 PM PDT 24 |
Peak memory | 245744 kb |
Host | smart-918ae600-8d3b-4179-a4fa-4d170ed187ee |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=943253105 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_errors.943253105 |
Directory | /workspace/5.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_intg_err.812620113 |
Short name | T1257 |
Test name | |
Test status | |
Simulation time | 10207924120 ps |
CPU time | 12.71 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:20 PM PDT 24 |
Peak memory | 244104 kb |
Host | smart-b918399c-be91-49d1-886a-8d459f62535f |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=812620113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_int g_err.812620113 |
Directory | /workspace/5.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_mem_rw_with_rand_reset.2415156387 |
Short name | T1258 |
Test name | |
Test status | |
Simulation time | 70692042 ps |
CPU time | 2.25 seconds |
Started | May 16 01:23:00 PM PDT 24 |
Finished | May 16 01:23:12 PM PDT 24 |
Peak memory | 239148 kb |
Host | smart-946b4f31-6054-407e-ab03-b3a123896059 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2415156387 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_mem_rw_with_rand_reset.2415156387 |
Directory | /workspace/6.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_rw.2300707770 |
Short name | T1274 |
Test name | |
Test status | |
Simulation time | 122021304 ps |
CPU time | 1.94 seconds |
Started | May 16 01:22:59 PM PDT 24 |
Finished | May 16 01:23:11 PM PDT 24 |
Peak memory | 238956 kb |
Host | smart-3b90fa0c-3a17-4c37-9207-f66d564fb8a6 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2300707770 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_rw.2300707770 |
Directory | /workspace/6.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_intr_test.4127674723 |
Short name | T1199 |
Test name | |
Test status | |
Simulation time | 44279840 ps |
CPU time | 1.49 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:10 PM PDT 24 |
Peak memory | 229924 kb |
Host | smart-17301b5b-89d1-47d9-9ebb-55dbb611ba93 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4127674723 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_intr_test.4127674723 |
Directory | /workspace/6.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_same_csr_outstanding.2803564428 |
Short name | T1240 |
Test name | |
Test status | |
Simulation time | 475709790 ps |
CPU time | 3.2 seconds |
Started | May 16 01:23:03 PM PDT 24 |
Finished | May 16 01:23:15 PM PDT 24 |
Peak memory | 238168 kb |
Host | smart-05f5da09-d641-4889-bd9b-0e9f8c840f0d |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2803564428 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_c trl_same_csr_outstanding.2803564428 |
Directory | /workspace/6.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_errors.2328375213 |
Short name | T1192 |
Test name | |
Test status | |
Simulation time | 373354961 ps |
CPU time | 7.59 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:16 PM PDT 24 |
Peak memory | 239144 kb |
Host | smart-1e79776b-e248-4ed6-b0b9-69eec376d5e5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2328375213 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_errors.2328375213 |
Directory | /workspace/6.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_intg_err.1910032614 |
Short name | T364 |
Test name | |
Test status | |
Simulation time | 1681474100 ps |
CPU time | 21.94 seconds |
Started | May 16 01:22:58 PM PDT 24 |
Finished | May 16 01:23:31 PM PDT 24 |
Peak memory | 239132 kb |
Host | smart-28ea5b7e-0387-42dc-a865-eff232b9b9f8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1910032614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_in tg_err.1910032614 |
Directory | /workspace/6.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_mem_rw_with_rand_reset.885059781 |
Short name | T1269 |
Test name | |
Test status | |
Simulation time | 286169484 ps |
CPU time | 2.22 seconds |
Started | May 16 01:22:59 PM PDT 24 |
Finished | May 16 01:23:12 PM PDT 24 |
Peak memory | 246000 kb |
Host | smart-07251e08-4c7c-49b2-ab32-8607c6a1d8b3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=885059781 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_mem_rw_with_rand_reset.885059781 |
Directory | /workspace/7.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.1956951713 |
Short name | T302 |
Test name | |
Test status | |
Simulation time | 47959005 ps |
CPU time | 1.69 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:09 PM PDT 24 |
Peak memory | 240116 kb |
Host | smart-822d0b2d-63c2-4eeb-b1f1-8db19b267d7e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1956951713 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_rw.1956951713 |
Directory | /workspace/7.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_intr_test.3772642247 |
Short name | T1267 |
Test name | |
Test status | |
Simulation time | 39064821 ps |
CPU time | 1.45 seconds |
Started | May 16 01:22:57 PM PDT 24 |
Finished | May 16 01:23:10 PM PDT 24 |
Peak memory | 229552 kb |
Host | smart-01899985-36ba-4b54-8a0d-0922fed81759 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3772642247 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_intr_test.3772642247 |
Directory | /workspace/7.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_same_csr_outstanding.3047656535 |
Short name | T1250 |
Test name | |
Test status | |
Simulation time | 489762793 ps |
CPU time | 3.46 seconds |
Started | May 16 01:22:56 PM PDT 24 |
Finished | May 16 01:23:11 PM PDT 24 |
Peak memory | 239104 kb |
Host | smart-cf4893cf-349a-4907-9950-54947e054873 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3047656535 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_c trl_same_csr_outstanding.3047656535 |
Directory | /workspace/7.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_errors.4013616535 |
Short name | T1216 |
Test name | |
Test status | |
Simulation time | 547173989 ps |
CPU time | 5.47 seconds |
Started | May 16 01:22:58 PM PDT 24 |
Finished | May 16 01:23:14 PM PDT 24 |
Peak memory | 239000 kb |
Host | smart-549abba4-b14c-4768-9e23-78bc425cff95 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4013616535 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_errors.4013616535 |
Directory | /workspace/7.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_mem_rw_with_rand_reset.2737496871 |
Short name | T1296 |
Test name | |
Test status | |
Simulation time | 175916037 ps |
CPU time | 2.07 seconds |
Started | May 16 01:23:01 PM PDT 24 |
Finished | May 16 01:23:12 PM PDT 24 |
Peak memory | 239072 kb |
Host | smart-ef39f2c5-3987-4a99-aa76-cac4675f5555 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2737496871 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_mem_rw_with_rand_reset.2737496871 |
Directory | /workspace/8.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_intr_test.2434187862 |
Short name | T1236 |
Test name | |
Test status | |
Simulation time | 73659939 ps |
CPU time | 1.48 seconds |
Started | May 16 01:23:00 PM PDT 24 |
Finished | May 16 01:23:12 PM PDT 24 |
Peak memory | 229936 kb |
Host | smart-a254c42f-ee01-4ba7-a729-4f894836028e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2434187862 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_intr_test.2434187862 |
Directory | /workspace/8.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_same_csr_outstanding.167937984 |
Short name | T1299 |
Test name | |
Test status | |
Simulation time | 74309019 ps |
CPU time | 2.39 seconds |
Started | May 16 01:23:00 PM PDT 24 |
Finished | May 16 01:23:13 PM PDT 24 |
Peak memory | 238032 kb |
Host | smart-0cd7d9a6-4db0-4272-a3cc-ceedbbac2542 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=167937984 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ct rl_same_csr_outstanding.167937984 |
Directory | /workspace/8.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.3784967175 |
Short name | T1321 |
Test name | |
Test status | |
Simulation time | 1988513269 ps |
CPU time | 5.39 seconds |
Started | May 16 01:23:01 PM PDT 24 |
Finished | May 16 01:23:16 PM PDT 24 |
Peak memory | 245740 kb |
Host | smart-bede8dbf-c7aa-4ea6-838f-1c4c556265a8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3784967175 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_errors.3784967175 |
Directory | /workspace/8.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_intg_err.2665142041 |
Short name | T1304 |
Test name | |
Test status | |
Simulation time | 676713924 ps |
CPU time | 10.48 seconds |
Started | May 16 01:23:00 PM PDT 24 |
Finished | May 16 01:23:21 PM PDT 24 |
Peak memory | 238908 kb |
Host | smart-3425595f-a9bc-4b16-a4e9-c10b1257e534 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2665142041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_in tg_err.2665142041 |
Directory | /workspace/8.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_mem_rw_with_rand_reset.2749299158 |
Short name | T273 |
Test name | |
Test status | |
Simulation time | 410230448 ps |
CPU time | 3.09 seconds |
Started | May 16 01:23:11 PM PDT 24 |
Finished | May 16 01:23:20 PM PDT 24 |
Peak memory | 239168 kb |
Host | smart-e0c2b6e0-7f16-4d43-9d89-a2a1501126d2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2749299158 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_mem_rw_with_rand_reset.2749299158 |
Directory | /workspace/9.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_rw.3328898943 |
Short name | T1235 |
Test name | |
Test status | |
Simulation time | 43267207 ps |
CPU time | 1.55 seconds |
Started | May 16 01:23:09 PM PDT 24 |
Finished | May 16 01:23:18 PM PDT 24 |
Peak memory | 238996 kb |
Host | smart-03d9c707-8eae-4377-b792-0fc30205932e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3328898943 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_rw.3328898943 |
Directory | /workspace/9.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_intr_test.3343135526 |
Short name | T1248 |
Test name | |
Test status | |
Simulation time | 39662680 ps |
CPU time | 1.4 seconds |
Started | May 16 01:23:00 PM PDT 24 |
Finished | May 16 01:23:12 PM PDT 24 |
Peak memory | 229732 kb |
Host | smart-29ce5689-c719-4d0b-9bd1-b1751b85b9ce |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3343135526 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_intr_test.3343135526 |
Directory | /workspace/9.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.2796463566 |
Short name | T1318 |
Test name | |
Test status | |
Simulation time | 164902778 ps |
CPU time | 2.31 seconds |
Started | May 16 01:23:07 PM PDT 24 |
Finished | May 16 01:23:18 PM PDT 24 |
Peak memory | 238000 kb |
Host | smart-0defa652-0b97-4efc-9250-53042f49f27e |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2796463566 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_c trl_same_csr_outstanding.2796463566 |
Directory | /workspace/9.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_errors.3533381468 |
Short name | T1273 |
Test name | |
Test status | |
Simulation time | 93016818 ps |
CPU time | 3.32 seconds |
Started | May 16 01:23:01 PM PDT 24 |
Finished | May 16 01:23:14 PM PDT 24 |
Peak memory | 245732 kb |
Host | smart-a8de1c08-8e07-4227-bf2f-66304ecf5155 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3533381468 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_errors.3533381468 |
Directory | /workspace/9.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.1788672712 |
Short name | T1315 |
Test name | |
Test status | |
Simulation time | 18853750011 ps |
CPU time | 42.74 seconds |
Started | May 16 01:22:58 PM PDT 24 |
Finished | May 16 01:23:51 PM PDT 24 |
Peak memory | 244268 kb |
Host | smart-8224887e-de0e-4a14-a45b-cfbe1dace2d1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1788672712 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_in tg_err.1788672712 |
Directory | /workspace/9.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_background_chks.3954747820 |
Short name | T128 |
Test name | |
Test status | |
Simulation time | 561793397 ps |
CPU time | 10.99 seconds |
Started | May 16 01:29:17 PM PDT 24 |
Finished | May 16 01:29:40 PM PDT 24 |
Peak memory | 247844 kb |
Host | smart-1aa98264-15eb-442f-8be8-fb211e4c2f4a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3954747820 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_background_chks.3954747820 |
Directory | /workspace/0.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_check_fail.2567619946 |
Short name | T945 |
Test name | |
Test status | |
Simulation time | 6196862265 ps |
CPU time | 14.61 seconds |
Started | May 16 01:29:23 PM PDT 24 |
Finished | May 16 01:29:50 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-5741f224-908e-45c2-97c1-75eac995e397 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2567619946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_check_fail.2567619946 |
Directory | /workspace/0.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_dai_errs.2391024313 |
Short name | T1053 |
Test name | |
Test status | |
Simulation time | 12240089635 ps |
CPU time | 35.93 seconds |
Started | May 16 01:29:21 PM PDT 24 |
Finished | May 16 01:30:09 PM PDT 24 |
Peak memory | 241632 kb |
Host | smart-ac109418-cf86-49c5-aedd-fa80cb522e93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2391024313 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_errs.2391024313 |
Directory | /workspace/0.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_dai_lock.1117569458 |
Short name | T259 |
Test name | |
Test status | |
Simulation time | 784432029 ps |
CPU time | 10.69 seconds |
Started | May 16 01:29:19 PM PDT 24 |
Finished | May 16 01:29:42 PM PDT 24 |
Peak memory | 241444 kb |
Host | smart-f3a75c41-4e9d-433a-8159-901ec1bb23cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1117569458 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_lock.1117569458 |
Directory | /workspace/0.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_init_fail.970933949 |
Short name | T964 |
Test name | |
Test status | |
Simulation time | 491872550 ps |
CPU time | 4.89 seconds |
Started | May 16 01:29:21 PM PDT 24 |
Finished | May 16 01:29:38 PM PDT 24 |
Peak memory | 241176 kb |
Host | smart-5ce19756-29ea-4218-a107-5a015b7c534c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=970933949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_init_fail.970933949 |
Directory | /workspace/0.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_low_freq_read.2883221224 |
Short name | T921 |
Test name | |
Test status | |
Simulation time | 6922632070 ps |
CPU time | 11.18 seconds |
Started | May 16 01:29:15 PM PDT 24 |
Finished | May 16 01:29:37 PM PDT 24 |
Peak memory | 240856 kb |
Host | smart-035013ea-9a1a-4299-b471-37d771d9dbe4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2883221224 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_low_freq_read_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_low_freq_read.2883221224 |
Directory | /workspace/0.otp_ctrl_low_freq_read/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_macro_errs.2068027154 |
Short name | T946 |
Test name | |
Test status | |
Simulation time | 2325135760 ps |
CPU time | 28.12 seconds |
Started | May 16 01:29:21 PM PDT 24 |
Finished | May 16 01:30:02 PM PDT 24 |
Peak memory | 256368 kb |
Host | smart-d869d6d9-53f0-4d4d-b144-b0504c27700b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2068027154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_macro_errs.2068027154 |
Directory | /workspace/0.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_key_req.3612476004 |
Short name | T706 |
Test name | |
Test status | |
Simulation time | 1141613597 ps |
CPU time | 16.23 seconds |
Started | May 16 01:29:21 PM PDT 24 |
Finished | May 16 01:29:49 PM PDT 24 |
Peak memory | 241440 kb |
Host | smart-f5ef6975-97f7-44dd-aa45-f9998f990416 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3612476004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_key_req.3612476004 |
Directory | /workspace/0.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_lc_esc.2782956363 |
Short name | T334 |
Test name | |
Test status | |
Simulation time | 167615624 ps |
CPU time | 3.85 seconds |
Started | May 16 01:29:18 PM PDT 24 |
Finished | May 16 01:29:34 PM PDT 24 |
Peak memory | 241304 kb |
Host | smart-74964837-0534-4660-aa93-9eb8dfea7426 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2782956363 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_esc.2782956363 |
Directory | /workspace/0.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_lc_req.1562585513 |
Short name | T836 |
Test name | |
Test status | |
Simulation time | 4180867822 ps |
CPU time | 10.99 seconds |
Started | May 16 01:29:21 PM PDT 24 |
Finished | May 16 01:29:44 PM PDT 24 |
Peak memory | 247872 kb |
Host | smart-96287eb2-4116-44d2-a81a-74c52f62f57c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1562585513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_req.1562585513 |
Directory | /workspace/0.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_partition_walk.1576786222 |
Short name | T414 |
Test name | |
Test status | |
Simulation time | 5090465410 ps |
CPU time | 20.68 seconds |
Started | May 16 01:29:23 PM PDT 24 |
Finished | May 16 01:29:56 PM PDT 24 |
Peak memory | 240812 kb |
Host | smart-0bb21e70-d8db-47cb-b7f9-bf60b33fb9f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1576786222 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_partition_walk_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_partition_walk.1576786222 |
Directory | /workspace/0.otp_ctrl_partition_walk/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_smoke.1271011078 |
Short name | T246 |
Test name | |
Test status | |
Simulation time | 145919656 ps |
CPU time | 4.25 seconds |
Started | May 16 01:29:24 PM PDT 24 |
Finished | May 16 01:29:41 PM PDT 24 |
Peak memory | 241228 kb |
Host | smart-1fa0e676-20d8-464b-bf5d-95e47357e59d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1271011078 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_smoke.1271011078 |
Directory | /workspace/0.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_test_access.2637993336 |
Short name | T212 |
Test name | |
Test status | |
Simulation time | 1371213866 ps |
CPU time | 21.01 seconds |
Started | May 16 01:29:26 PM PDT 24 |
Finished | May 16 01:29:59 PM PDT 24 |
Peak memory | 241120 kb |
Host | smart-2bd17ee8-f8d5-46e2-a6ef-39b6d672aff0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2637993336 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_test_access.2637993336 |
Directory | /workspace/0.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_wake_up.3777300583 |
Short name | T402 |
Test name | |
Test status | |
Simulation time | 104231686 ps |
CPU time | 1.77 seconds |
Started | May 16 01:29:18 PM PDT 24 |
Finished | May 16 01:29:32 PM PDT 24 |
Peak memory | 239608 kb |
Host | smart-15ecd35a-db92-4880-8ace-bc233e536871 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3777300583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_wake_up_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_wake_up.3777300583 |
Directory | /workspace/0.otp_ctrl_wake_up/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_alert_test.2748170774 |
Short name | T678 |
Test name | |
Test status | |
Simulation time | 71684045 ps |
CPU time | 2.02 seconds |
Started | May 16 01:29:21 PM PDT 24 |
Finished | May 16 01:29:35 PM PDT 24 |
Peak memory | 239952 kb |
Host | smart-bfeb9f60-2342-4e56-803e-bec6f6ead4a7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2748170774 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_alert_test.2748170774 |
Directory | /workspace/1.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_background_chks.2559775789 |
Short name | T610 |
Test name | |
Test status | |
Simulation time | 890965944 ps |
CPU time | 12.7 seconds |
Started | May 16 01:29:26 PM PDT 24 |
Finished | May 16 01:29:51 PM PDT 24 |
Peak memory | 241536 kb |
Host | smart-bb5c19f2-fb77-4dbc-b945-65f418c2e575 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2559775789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_background_chks.2559775789 |
Directory | /workspace/1.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_dai_errs.151689994 |
Short name | T499 |
Test name | |
Test status | |
Simulation time | 700963896 ps |
CPU time | 11.62 seconds |
Started | May 16 01:29:20 PM PDT 24 |
Finished | May 16 01:29:43 PM PDT 24 |
Peak memory | 241188 kb |
Host | smart-e273ef30-f647-4e14-be12-1107383aeb7c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=151689994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_errs.151689994 |
Directory | /workspace/1.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_dai_lock.3287065930 |
Short name | T653 |
Test name | |
Test status | |
Simulation time | 998214158 ps |
CPU time | 15.85 seconds |
Started | May 16 01:29:18 PM PDT 24 |
Finished | May 16 01:29:47 PM PDT 24 |
Peak memory | 241112 kb |
Host | smart-c65aa109-5935-44d2-8180-02a1b1ad7dff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3287065930 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_lock.3287065930 |
Directory | /workspace/1.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_init_fail.1866565015 |
Short name | T1067 |
Test name | |
Test status | |
Simulation time | 269832001 ps |
CPU time | 3.77 seconds |
Started | May 16 01:29:24 PM PDT 24 |
Finished | May 16 01:29:40 PM PDT 24 |
Peak memory | 241648 kb |
Host | smart-1069c059-24cb-41d4-b3a2-1abc6f07e481 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1866565015 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_init_fail.1866565015 |
Directory | /workspace/1.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_macro_errs.4262757905 |
Short name | T1040 |
Test name | |
Test status | |
Simulation time | 962844340 ps |
CPU time | 6.72 seconds |
Started | May 16 01:29:24 PM PDT 24 |
Finished | May 16 01:29:42 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-a15c7e3f-dbaf-432f-9acd-7078f894585c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4262757905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_macro_errs.4262757905 |
Directory | /workspace/1.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_key_req.2351450138 |
Short name | T802 |
Test name | |
Test status | |
Simulation time | 2287699757 ps |
CPU time | 25.41 seconds |
Started | May 16 01:29:19 PM PDT 24 |
Finished | May 16 01:29:57 PM PDT 24 |
Peak memory | 241332 kb |
Host | smart-578a1eb7-8299-4f4e-b4ae-d3f0b74111f8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2351450138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_key_req.2351450138 |
Directory | /workspace/1.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_lc_esc.613078493 |
Short name | T483 |
Test name | |
Test status | |
Simulation time | 1270657888 ps |
CPU time | 10.69 seconds |
Started | May 16 01:29:17 PM PDT 24 |
Finished | May 16 01:29:39 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-90a46551-be61-439e-ba20-1eb1d84b6b66 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=613078493 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_esc.613078493 |
Directory | /workspace/1.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_lc_req.1864128213 |
Short name | T629 |
Test name | |
Test status | |
Simulation time | 926145066 ps |
CPU time | 15.85 seconds |
Started | May 16 01:29:18 PM PDT 24 |
Finished | May 16 01:29:46 PM PDT 24 |
Peak memory | 241464 kb |
Host | smart-6ad5d42d-43db-45db-ac4a-bddd064de212 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1864128213 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_req.1864128213 |
Directory | /workspace/1.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_regwen.3630934312 |
Short name | T927 |
Test name | |
Test status | |
Simulation time | 150496722 ps |
CPU time | 4.94 seconds |
Started | May 16 01:29:19 PM PDT 24 |
Finished | May 16 01:29:36 PM PDT 24 |
Peak memory | 241280 kb |
Host | smart-fbc82371-8167-431f-9164-c8bf1c37bc5f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3630934312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_regwen.3630934312 |
Directory | /workspace/1.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_sec_cm.2768762710 |
Short name | T245 |
Test name | |
Test status | |
Simulation time | 11920422278 ps |
CPU time | 191.31 seconds |
Started | May 16 01:29:21 PM PDT 24 |
Finished | May 16 01:32:45 PM PDT 24 |
Peak memory | 269932 kb |
Host | smart-1d79589a-e8c2-4473-b1c5-9c34f4f66141 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2768762710 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_sec_cm.2768762710 |
Directory | /workspace/1.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_smoke.166174918 |
Short name | T404 |
Test name | |
Test status | |
Simulation time | 256901507 ps |
CPU time | 5.87 seconds |
Started | May 16 01:29:22 PM PDT 24 |
Finished | May 16 01:29:40 PM PDT 24 |
Peak memory | 241116 kb |
Host | smart-919a2f24-ffed-4380-a58d-33a5b66a0781 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=166174918 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_smoke.166174918 |
Directory | /workspace/1.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_stress_all.1089702043 |
Short name | T387 |
Test name | |
Test status | |
Simulation time | 10141173992 ps |
CPU time | 67.78 seconds |
Started | May 16 01:29:21 PM PDT 24 |
Finished | May 16 01:30:41 PM PDT 24 |
Peak memory | 243384 kb |
Host | smart-9c6f0b5a-b32e-4816-97f4-61ace1823ad3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1089702043 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_stress_all. 1089702043 |
Directory | /workspace/1.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_test_access.3336556954 |
Short name | T284 |
Test name | |
Test status | |
Simulation time | 781795299 ps |
CPU time | 31.13 seconds |
Started | May 16 01:29:18 PM PDT 24 |
Finished | May 16 01:30:02 PM PDT 24 |
Peak memory | 241488 kb |
Host | smart-ec17168c-f7c5-45b5-9a9e-f42cb150c0a9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3336556954 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_test_access.3336556954 |
Directory | /workspace/1.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_alert_test.2381788062 |
Short name | T1108 |
Test name | |
Test status | |
Simulation time | 52714090 ps |
CPU time | 1.88 seconds |
Started | May 16 01:35:22 PM PDT 24 |
Finished | May 16 01:35:26 PM PDT 24 |
Peak memory | 239820 kb |
Host | smart-68390b77-e6a3-4c03-88ab-2e106ecd61e8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2381788062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_alert_test.2381788062 |
Directory | /workspace/10.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_dai_errs.2535654986 |
Short name | T910 |
Test name | |
Test status | |
Simulation time | 786195763 ps |
CPU time | 24.16 seconds |
Started | May 16 01:35:17 PM PDT 24 |
Finished | May 16 01:35:42 PM PDT 24 |
Peak memory | 241288 kb |
Host | smart-e0caf7dc-bf70-4789-b7f5-909c28a29733 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2535654986 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_errs.2535654986 |
Directory | /workspace/10.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_dai_lock.2857765553 |
Short name | T210 |
Test name | |
Test status | |
Simulation time | 15417536301 ps |
CPU time | 39.3 seconds |
Started | May 16 01:35:24 PM PDT 24 |
Finished | May 16 01:36:05 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-5ea4440c-5449-4944-baa0-e733c9c0dcb4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2857765553 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_lock.2857765553 |
Directory | /workspace/10.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_macro_errs.2074151194 |
Short name | T233 |
Test name | |
Test status | |
Simulation time | 1278757487 ps |
CPU time | 13.71 seconds |
Started | May 16 01:35:23 PM PDT 24 |
Finished | May 16 01:35:38 PM PDT 24 |
Peak memory | 241408 kb |
Host | smart-67854d14-320a-4f9e-a730-85ffc3314608 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2074151194 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_macro_errs.2074151194 |
Directory | /workspace/10.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_key_req.2782740762 |
Short name | T1034 |
Test name | |
Test status | |
Simulation time | 300380719 ps |
CPU time | 13.3 seconds |
Started | May 16 01:35:22 PM PDT 24 |
Finished | May 16 01:35:36 PM PDT 24 |
Peak memory | 241552 kb |
Host | smart-82b22f7d-322c-4392-9f05-cf9bc5c9e4f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2782740762 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_key_req.2782740762 |
Directory | /workspace/10.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_lc_req.1114954703 |
Short name | T99 |
Test name | |
Test status | |
Simulation time | 8957363878 ps |
CPU time | 23.21 seconds |
Started | May 16 01:35:08 PM PDT 24 |
Finished | May 16 01:35:33 PM PDT 24 |
Peak memory | 247968 kb |
Host | smart-e15fb1f9-b546-4896-8624-6e694917997a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1114954703 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_req.1114954703 |
Directory | /workspace/10.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_regwen.3712722232 |
Short name | T1030 |
Test name | |
Test status | |
Simulation time | 275648787 ps |
CPU time | 6.92 seconds |
Started | May 16 01:35:22 PM PDT 24 |
Finished | May 16 01:35:30 PM PDT 24 |
Peak memory | 241536 kb |
Host | smart-73191fe9-8f26-49af-b7b8-499df38b24e9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3712722232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_regwen.3712722232 |
Directory | /workspace/10.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_smoke.75266785 |
Short name | T413 |
Test name | |
Test status | |
Simulation time | 2868636225 ps |
CPU time | 7.21 seconds |
Started | May 16 01:35:04 PM PDT 24 |
Finished | May 16 01:35:13 PM PDT 24 |
Peak memory | 241260 kb |
Host | smart-5be44d99-bba3-4886-b0d7-e1331b751884 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=75266785 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_smoke.75266785 |
Directory | /workspace/10.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_stress_all.566548761 |
Short name | T266 |
Test name | |
Test status | |
Simulation time | 44461129773 ps |
CPU time | 67.97 seconds |
Started | May 16 01:35:22 PM PDT 24 |
Finished | May 16 01:36:32 PM PDT 24 |
Peak memory | 244260 kb |
Host | smart-b0842af4-2abb-4b42-a187-5352552a381b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=566548761 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all. 566548761 |
Directory | /workspace/10.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_stress_all_with_rand_reset.3546714826 |
Short name | T296 |
Test name | |
Test status | |
Simulation time | 2692179563807 ps |
CPU time | 4350.28 seconds |
Started | May 16 01:35:22 PM PDT 24 |
Finished | May 16 02:47:54 PM PDT 24 |
Peak memory | 738856 kb |
Host | smart-b0a362d2-bab8-4cbe-a1b6-76d661dbc83c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3546714826 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all_with_rand_reset.3546714826 |
Directory | /workspace/10.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_test_access.2454931305 |
Short name | T424 |
Test name | |
Test status | |
Simulation time | 5677865610 ps |
CPU time | 13.89 seconds |
Started | May 16 01:35:23 PM PDT 24 |
Finished | May 16 01:35:38 PM PDT 24 |
Peak memory | 241936 kb |
Host | smart-19cb0343-0aa9-4308-be66-f97e2afdacb4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2454931305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_test_access.2454931305 |
Directory | /workspace/10.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/100.otp_ctrl_parallel_lc_esc.4008542421 |
Short name | T71 |
Test name | |
Test status | |
Simulation time | 5050173203 ps |
CPU time | 12.03 seconds |
Started | May 16 01:38:16 PM PDT 24 |
Finished | May 16 01:38:31 PM PDT 24 |
Peak memory | 241788 kb |
Host | smart-036d5089-1071-4a19-989c-d753c78351f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4008542421 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_parallel_lc_esc.4008542421 |
Directory | /workspace/100.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/101.otp_ctrl_init_fail.3634207794 |
Short name | T741 |
Test name | |
Test status | |
Simulation time | 250422000 ps |
CPU time | 4.39 seconds |
Started | May 16 01:38:18 PM PDT 24 |
Finished | May 16 01:38:24 PM PDT 24 |
Peak memory | 241308 kb |
Host | smart-4881361e-0de9-409a-8db9-5b59729eca45 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3634207794 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_init_fail.3634207794 |
Directory | /workspace/101.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/101.otp_ctrl_parallel_lc_esc.778495042 |
Short name | T1113 |
Test name | |
Test status | |
Simulation time | 101272098 ps |
CPU time | 2.8 seconds |
Started | May 16 01:38:14 PM PDT 24 |
Finished | May 16 01:38:20 PM PDT 24 |
Peak memory | 241104 kb |
Host | smart-bf91f107-616b-4ede-9b68-ecfd18c7ecd9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=778495042 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_parallel_lc_esc.778495042 |
Directory | /workspace/101.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/102.otp_ctrl_parallel_lc_esc.3725700318 |
Short name | T1000 |
Test name | |
Test status | |
Simulation time | 164187200 ps |
CPU time | 5.56 seconds |
Started | May 16 01:38:17 PM PDT 24 |
Finished | May 16 01:38:25 PM PDT 24 |
Peak memory | 241304 kb |
Host | smart-d6e35f7a-b39d-400b-b588-1d3d85abf195 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3725700318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_parallel_lc_esc.3725700318 |
Directory | /workspace/102.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/103.otp_ctrl_init_fail.183259331 |
Short name | T733 |
Test name | |
Test status | |
Simulation time | 1780444477 ps |
CPU time | 5.07 seconds |
Started | May 16 01:38:23 PM PDT 24 |
Finished | May 16 01:38:30 PM PDT 24 |
Peak memory | 241640 kb |
Host | smart-c28eb6ba-29c6-41dd-a45c-3b409fd2db71 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=183259331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_init_fail.183259331 |
Directory | /workspace/103.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/103.otp_ctrl_parallel_lc_esc.3924659883 |
Short name | T310 |
Test name | |
Test status | |
Simulation time | 630829307 ps |
CPU time | 19.72 seconds |
Started | May 16 01:38:17 PM PDT 24 |
Finished | May 16 01:38:39 PM PDT 24 |
Peak memory | 241664 kb |
Host | smart-fdd17ffa-449f-44fb-b0e4-2537673aa360 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3924659883 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_parallel_lc_esc.3924659883 |
Directory | /workspace/103.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/104.otp_ctrl_init_fail.2126437592 |
Short name | T868 |
Test name | |
Test status | |
Simulation time | 127089114 ps |
CPU time | 3.83 seconds |
Started | May 16 01:38:15 PM PDT 24 |
Finished | May 16 01:38:22 PM PDT 24 |
Peak memory | 241140 kb |
Host | smart-9d5cabdb-0a84-4ffb-a74a-8bc9112bd12d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2126437592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_init_fail.2126437592 |
Directory | /workspace/104.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/104.otp_ctrl_parallel_lc_esc.4083282632 |
Short name | T553 |
Test name | |
Test status | |
Simulation time | 1080517656 ps |
CPU time | 15.36 seconds |
Started | May 16 01:38:18 PM PDT 24 |
Finished | May 16 01:38:35 PM PDT 24 |
Peak memory | 241228 kb |
Host | smart-ae6b754f-2b46-4841-94aa-71ea0bc248a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4083282632 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_parallel_lc_esc.4083282632 |
Directory | /workspace/104.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/105.otp_ctrl_init_fail.522627948 |
Short name | T29 |
Test name | |
Test status | |
Simulation time | 619298917 ps |
CPU time | 3.77 seconds |
Started | May 16 01:38:17 PM PDT 24 |
Finished | May 16 01:38:23 PM PDT 24 |
Peak memory | 241176 kb |
Host | smart-8a7f83cb-4cbd-49cc-8c92-bb729295ba6b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=522627948 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_init_fail.522627948 |
Directory | /workspace/105.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/105.otp_ctrl_parallel_lc_esc.2429415648 |
Short name | T582 |
Test name | |
Test status | |
Simulation time | 587804674 ps |
CPU time | 12.96 seconds |
Started | May 16 01:38:15 PM PDT 24 |
Finished | May 16 01:38:31 PM PDT 24 |
Peak memory | 241196 kb |
Host | smart-3803ff63-e673-4fdf-b195-3b33964f2fc5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2429415648 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_parallel_lc_esc.2429415648 |
Directory | /workspace/105.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/106.otp_ctrl_init_fail.2739458126 |
Short name | T634 |
Test name | |
Test status | |
Simulation time | 718955732 ps |
CPU time | 4.69 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:34 PM PDT 24 |
Peak memory | 241592 kb |
Host | smart-e80ecf69-baa5-44f3-bcff-24bbc22d313d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2739458126 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_init_fail.2739458126 |
Directory | /workspace/106.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/106.otp_ctrl_parallel_lc_esc.3906965124 |
Short name | T1068 |
Test name | |
Test status | |
Simulation time | 583834029 ps |
CPU time | 15.34 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:46 PM PDT 24 |
Peak memory | 241280 kb |
Host | smart-3091925f-fec1-42e6-9342-fe40b20264ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3906965124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_parallel_lc_esc.3906965124 |
Directory | /workspace/106.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/107.otp_ctrl_init_fail.1743915674 |
Short name | T1049 |
Test name | |
Test status | |
Simulation time | 155536226 ps |
CPU time | 3.67 seconds |
Started | May 16 01:38:20 PM PDT 24 |
Finished | May 16 01:38:25 PM PDT 24 |
Peak memory | 241236 kb |
Host | smart-697f8c22-deff-4f8b-abb8-ab814724a13c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1743915674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_init_fail.1743915674 |
Directory | /workspace/107.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/107.otp_ctrl_parallel_lc_esc.99193302 |
Short name | T926 |
Test name | |
Test status | |
Simulation time | 202683962 ps |
CPU time | 4.35 seconds |
Started | May 16 01:38:15 PM PDT 24 |
Finished | May 16 01:38:22 PM PDT 24 |
Peak memory | 240940 kb |
Host | smart-39dfdd5c-8045-4e16-84ca-2eb7bd647da6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=99193302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_parallel_lc_esc.99193302 |
Directory | /workspace/107.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/108.otp_ctrl_init_fail.2296994710 |
Short name | T200 |
Test name | |
Test status | |
Simulation time | 1764152361 ps |
CPU time | 4.95 seconds |
Started | May 16 01:38:20 PM PDT 24 |
Finished | May 16 01:38:26 PM PDT 24 |
Peak memory | 241276 kb |
Host | smart-8841d0ad-a09d-449c-bc9e-4b3670bc77ee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2296994710 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_init_fail.2296994710 |
Directory | /workspace/108.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/108.otp_ctrl_parallel_lc_esc.4245080964 |
Short name | T417 |
Test name | |
Test status | |
Simulation time | 394533860 ps |
CPU time | 4.32 seconds |
Started | May 16 01:38:16 PM PDT 24 |
Finished | May 16 01:38:23 PM PDT 24 |
Peak memory | 241292 kb |
Host | smart-bd7b45ae-13f0-461e-9a3f-906723600f3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4245080964 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_parallel_lc_esc.4245080964 |
Directory | /workspace/108.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/109.otp_ctrl_init_fail.173437763 |
Short name | T1129 |
Test name | |
Test status | |
Simulation time | 1961571528 ps |
CPU time | 4.28 seconds |
Started | May 16 01:38:14 PM PDT 24 |
Finished | May 16 01:38:21 PM PDT 24 |
Peak memory | 241340 kb |
Host | smart-a76fb557-4bff-4b98-9e10-753fec0658ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=173437763 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_init_fail.173437763 |
Directory | /workspace/109.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_alert_test.3698123707 |
Short name | T1043 |
Test name | |
Test status | |
Simulation time | 710936212 ps |
CPU time | 2.55 seconds |
Started | May 16 01:35:39 PM PDT 24 |
Finished | May 16 01:35:42 PM PDT 24 |
Peak memory | 239704 kb |
Host | smart-470d0918-8a5a-4d66-9796-f5add9ae0fdc |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3698123707 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_alert_test.3698123707 |
Directory | /workspace/11.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_dai_errs.1630812199 |
Short name | T677 |
Test name | |
Test status | |
Simulation time | 342007378 ps |
CPU time | 20.26 seconds |
Started | May 16 01:35:31 PM PDT 24 |
Finished | May 16 01:35:53 PM PDT 24 |
Peak memory | 241300 kb |
Host | smart-3893ddb4-1152-4863-859d-13cdec8b89ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1630812199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_errs.1630812199 |
Directory | /workspace/11.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_dai_lock.1384507553 |
Short name | T637 |
Test name | |
Test status | |
Simulation time | 1053972862 ps |
CPU time | 22.89 seconds |
Started | May 16 01:35:38 PM PDT 24 |
Finished | May 16 01:36:02 PM PDT 24 |
Peak memory | 241388 kb |
Host | smart-e18362ed-4f5c-4df7-9646-d422a414a416 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1384507553 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_lock.1384507553 |
Directory | /workspace/11.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_init_fail.3031517289 |
Short name | T175 |
Test name | |
Test status | |
Simulation time | 361179689 ps |
CPU time | 4.52 seconds |
Started | May 16 01:35:39 PM PDT 24 |
Finished | May 16 01:35:45 PM PDT 24 |
Peak memory | 241272 kb |
Host | smart-8fed172d-fc49-481c-86b8-2fab38e594c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3031517289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_init_fail.3031517289 |
Directory | /workspace/11.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_macro_errs.977652588 |
Short name | T1173 |
Test name | |
Test status | |
Simulation time | 509448303 ps |
CPU time | 10.81 seconds |
Started | May 16 01:35:37 PM PDT 24 |
Finished | May 16 01:35:50 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-15e9a5c3-5649-4cd7-821f-7ef3b6f8c0eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=977652588 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_macro_errs.977652588 |
Directory | /workspace/11.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_lc_esc.4011265244 |
Short name | T696 |
Test name | |
Test status | |
Simulation time | 3605591917 ps |
CPU time | 8.21 seconds |
Started | May 16 01:35:33 PM PDT 24 |
Finished | May 16 01:35:42 PM PDT 24 |
Peak memory | 241332 kb |
Host | smart-8ff98bab-cfae-463a-afe4-8bfc722c39aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4011265244 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_esc.4011265244 |
Directory | /workspace/11.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_lc_req.7615206 |
Short name | T1097 |
Test name | |
Test status | |
Simulation time | 203249249 ps |
CPU time | 4.89 seconds |
Started | May 16 01:35:40 PM PDT 24 |
Finished | May 16 01:35:48 PM PDT 24 |
Peak memory | 241156 kb |
Host | smart-1ca5d170-975f-47ae-aeca-ebc70743e44f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=7615206 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_req.7615206 |
Directory | /workspace/11.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_regwen.3479009486 |
Short name | T109 |
Test name | |
Test status | |
Simulation time | 253362504 ps |
CPU time | 4.15 seconds |
Started | May 16 01:35:31 PM PDT 24 |
Finished | May 16 01:35:37 PM PDT 24 |
Peak memory | 241156 kb |
Host | smart-680e1ef9-2642-488b-9736-e58360804c07 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3479009486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_regwen.3479009486 |
Directory | /workspace/11.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_smoke.3198941193 |
Short name | T401 |
Test name | |
Test status | |
Simulation time | 2384968404 ps |
CPU time | 6.33 seconds |
Started | May 16 01:35:22 PM PDT 24 |
Finished | May 16 01:35:30 PM PDT 24 |
Peak memory | 241368 kb |
Host | smart-7b47e0de-7261-46ab-a326-8db436711f73 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3198941193 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_smoke.3198941193 |
Directory | /workspace/11.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_stress_all_with_rand_reset.3325446630 |
Short name | T354 |
Test name | |
Test status | |
Simulation time | 134221104235 ps |
CPU time | 1264.44 seconds |
Started | May 16 01:35:41 PM PDT 24 |
Finished | May 16 01:56:48 PM PDT 24 |
Peak memory | 290016 kb |
Host | smart-705fa175-d44f-405e-b3f7-b2033c8e98c2 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3325446630 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all_with_rand_reset.3325446630 |
Directory | /workspace/11.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_test_access.3734252518 |
Short name | T722 |
Test name | |
Test status | |
Simulation time | 938985222 ps |
CPU time | 14 seconds |
Started | May 16 01:35:40 PM PDT 24 |
Finished | May 16 01:35:56 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-ff14253a-a69e-43e0-aab8-d37d9807b814 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3734252518 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_test_access.3734252518 |
Directory | /workspace/11.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/110.otp_ctrl_init_fail.2871714043 |
Short name | T782 |
Test name | |
Test status | |
Simulation time | 2364570158 ps |
CPU time | 7.04 seconds |
Started | May 16 01:38:18 PM PDT 24 |
Finished | May 16 01:38:27 PM PDT 24 |
Peak memory | 241440 kb |
Host | smart-1b774a40-28f6-47eb-b302-69b63da886bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2871714043 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_init_fail.2871714043 |
Directory | /workspace/110.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/111.otp_ctrl_parallel_lc_esc.1535988427 |
Short name | T341 |
Test name | |
Test status | |
Simulation time | 834095041 ps |
CPU time | 6.56 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:37 PM PDT 24 |
Peak memory | 241368 kb |
Host | smart-8d6845bb-1a02-41ca-b202-515081ec01e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1535988427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_parallel_lc_esc.1535988427 |
Directory | /workspace/111.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/112.otp_ctrl_parallel_lc_esc.3590425650 |
Short name | T994 |
Test name | |
Test status | |
Simulation time | 690174492 ps |
CPU time | 7.68 seconds |
Started | May 16 01:38:23 PM PDT 24 |
Finished | May 16 01:38:33 PM PDT 24 |
Peak memory | 241472 kb |
Host | smart-c827143e-c2e5-45af-be9f-6c43c7a1d0c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3590425650 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_parallel_lc_esc.3590425650 |
Directory | /workspace/112.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/113.otp_ctrl_parallel_lc_esc.1444988723 |
Short name | T446 |
Test name | |
Test status | |
Simulation time | 1044945270 ps |
CPU time | 11.52 seconds |
Started | May 16 01:38:20 PM PDT 24 |
Finished | May 16 01:38:33 PM PDT 24 |
Peak memory | 241560 kb |
Host | smart-1bf0c445-477f-418d-bda0-fc10efaf481c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1444988723 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_parallel_lc_esc.1444988723 |
Directory | /workspace/113.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/114.otp_ctrl_init_fail.3674111472 |
Short name | T316 |
Test name | |
Test status | |
Simulation time | 644406355 ps |
CPU time | 3.77 seconds |
Started | May 16 01:38:16 PM PDT 24 |
Finished | May 16 01:38:22 PM PDT 24 |
Peak memory | 241212 kb |
Host | smart-2a8bc7c3-7692-4ab3-a069-a410e79553e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3674111472 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_init_fail.3674111472 |
Directory | /workspace/114.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/114.otp_ctrl_parallel_lc_esc.3676927406 |
Short name | T1008 |
Test name | |
Test status | |
Simulation time | 336401140 ps |
CPU time | 4.32 seconds |
Started | May 16 01:38:20 PM PDT 24 |
Finished | May 16 01:38:26 PM PDT 24 |
Peak memory | 241408 kb |
Host | smart-050edd32-06e2-4523-91c5-d2f00f47ddf3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3676927406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_parallel_lc_esc.3676927406 |
Directory | /workspace/114.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/115.otp_ctrl_init_fail.3755352358 |
Short name | T689 |
Test name | |
Test status | |
Simulation time | 306628260 ps |
CPU time | 4.62 seconds |
Started | May 16 01:38:23 PM PDT 24 |
Finished | May 16 01:38:29 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-0cd3bfe9-4f71-4958-b28b-0d8d8550e429 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3755352358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_init_fail.3755352358 |
Directory | /workspace/115.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/115.otp_ctrl_parallel_lc_esc.4103200508 |
Short name | T347 |
Test name | |
Test status | |
Simulation time | 4315992708 ps |
CPU time | 8.29 seconds |
Started | May 16 01:38:23 PM PDT 24 |
Finished | May 16 01:38:32 PM PDT 24 |
Peak memory | 241740 kb |
Host | smart-76ebdc49-932d-4748-9bd1-d8aaf8df82f9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4103200508 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_parallel_lc_esc.4103200508 |
Directory | /workspace/115.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/116.otp_ctrl_init_fail.3909771421 |
Short name | T816 |
Test name | |
Test status | |
Simulation time | 105571468 ps |
CPU time | 3.66 seconds |
Started | May 16 01:38:23 PM PDT 24 |
Finished | May 16 01:38:27 PM PDT 24 |
Peak memory | 241544 kb |
Host | smart-b1d352d5-956c-4f09-a119-7b2e92735e3c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3909771421 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_init_fail.3909771421 |
Directory | /workspace/116.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/116.otp_ctrl_parallel_lc_esc.174517767 |
Short name | T798 |
Test name | |
Test status | |
Simulation time | 402032561 ps |
CPU time | 4.95 seconds |
Started | May 16 01:38:23 PM PDT 24 |
Finished | May 16 01:38:30 PM PDT 24 |
Peak memory | 246248 kb |
Host | smart-e6fa2b06-4356-4740-be69-e4aa1d1ad016 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=174517767 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_parallel_lc_esc.174517767 |
Directory | /workspace/116.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/117.otp_ctrl_init_fail.2399900028 |
Short name | T909 |
Test name | |
Test status | |
Simulation time | 367357777 ps |
CPU time | 3.99 seconds |
Started | May 16 01:38:16 PM PDT 24 |
Finished | May 16 01:38:23 PM PDT 24 |
Peak memory | 241488 kb |
Host | smart-c50a5a15-ca94-4b35-80c9-9fba8818b560 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2399900028 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_init_fail.2399900028 |
Directory | /workspace/117.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/117.otp_ctrl_parallel_lc_esc.1016241663 |
Short name | T784 |
Test name | |
Test status | |
Simulation time | 5179726790 ps |
CPU time | 20.68 seconds |
Started | May 16 01:38:23 PM PDT 24 |
Finished | May 16 01:38:46 PM PDT 24 |
Peak memory | 241692 kb |
Host | smart-5823858c-c2e2-46f1-9d90-ae29466739ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1016241663 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_parallel_lc_esc.1016241663 |
Directory | /workspace/117.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/118.otp_ctrl_init_fail.2202477957 |
Short name | T231 |
Test name | |
Test status | |
Simulation time | 111470698 ps |
CPU time | 4.4 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:35 PM PDT 24 |
Peak memory | 241180 kb |
Host | smart-45fa3278-a8f9-4909-b29f-766355520071 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2202477957 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_init_fail.2202477957 |
Directory | /workspace/118.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/118.otp_ctrl_parallel_lc_esc.1265666062 |
Short name | T408 |
Test name | |
Test status | |
Simulation time | 109554558 ps |
CPU time | 4.2 seconds |
Started | May 16 01:38:31 PM PDT 24 |
Finished | May 16 01:38:40 PM PDT 24 |
Peak memory | 241104 kb |
Host | smart-589df25f-4c38-4c17-b379-5652b271881c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1265666062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_parallel_lc_esc.1265666062 |
Directory | /workspace/118.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/119.otp_ctrl_init_fail.4201378371 |
Short name | T427 |
Test name | |
Test status | |
Simulation time | 278504371 ps |
CPU time | 4.17 seconds |
Started | May 16 01:38:32 PM PDT 24 |
Finished | May 16 01:38:41 PM PDT 24 |
Peak memory | 241172 kb |
Host | smart-ac749127-d0e8-4acd-9a16-c152627aec5b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4201378371 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_init_fail.4201378371 |
Directory | /workspace/119.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/119.otp_ctrl_parallel_lc_esc.2872118084 |
Short name | T769 |
Test name | |
Test status | |
Simulation time | 169197498 ps |
CPU time | 3.55 seconds |
Started | May 16 01:38:33 PM PDT 24 |
Finished | May 16 01:38:41 PM PDT 24 |
Peak memory | 241436 kb |
Host | smart-3949bf71-12ba-4f7a-b87d-26c14576c19f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2872118084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_parallel_lc_esc.2872118084 |
Directory | /workspace/119.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_alert_test.620214202 |
Short name | T1170 |
Test name | |
Test status | |
Simulation time | 112182339 ps |
CPU time | 2.07 seconds |
Started | May 16 01:35:41 PM PDT 24 |
Finished | May 16 01:35:45 PM PDT 24 |
Peak memory | 239704 kb |
Host | smart-ec7bc73d-bef8-4c69-b786-6f41778ba7b8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=620214202 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_alert_test.620214202 |
Directory | /workspace/12.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_check_fail.2583177584 |
Short name | T85 |
Test name | |
Test status | |
Simulation time | 1026792777 ps |
CPU time | 22.23 seconds |
Started | May 16 01:35:38 PM PDT 24 |
Finished | May 16 01:36:02 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-60b74813-a19a-4aa8-9556-c4ffdfcf8d6b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2583177584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_check_fail.2583177584 |
Directory | /workspace/12.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_dai_errs.3097954293 |
Short name | T606 |
Test name | |
Test status | |
Simulation time | 13240627014 ps |
CPU time | 32.14 seconds |
Started | May 16 01:35:41 PM PDT 24 |
Finished | May 16 01:36:15 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-72eaee7c-1f70-4af4-bcac-ccd05dc818c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3097954293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_errs.3097954293 |
Directory | /workspace/12.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_dai_lock.796336937 |
Short name | T384 |
Test name | |
Test status | |
Simulation time | 577662768 ps |
CPU time | 9.11 seconds |
Started | May 16 01:35:38 PM PDT 24 |
Finished | May 16 01:35:49 PM PDT 24 |
Peak memory | 241456 kb |
Host | smart-ebd52aee-5dc6-4bbd-8a22-b6e75a500b22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=796336937 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_lock.796336937 |
Directory | /workspace/12.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_init_fail.2766813914 |
Short name | T477 |
Test name | |
Test status | |
Simulation time | 107610894 ps |
CPU time | 3.39 seconds |
Started | May 16 01:35:40 PM PDT 24 |
Finished | May 16 01:35:45 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-7ca798d5-ba7b-494d-af05-2e725c195db4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2766813914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_init_fail.2766813914 |
Directory | /workspace/12.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_macro_errs.2867714910 |
Short name | T1051 |
Test name | |
Test status | |
Simulation time | 468288641 ps |
CPU time | 8.4 seconds |
Started | May 16 01:35:39 PM PDT 24 |
Finished | May 16 01:35:49 PM PDT 24 |
Peak memory | 242648 kb |
Host | smart-04d43ca8-b1ff-4305-bf94-981ef5af62e6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2867714910 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_macro_errs.2867714910 |
Directory | /workspace/12.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_key_req.393795872 |
Short name | T951 |
Test name | |
Test status | |
Simulation time | 2277274744 ps |
CPU time | 7.15 seconds |
Started | May 16 01:35:41 PM PDT 24 |
Finished | May 16 01:35:50 PM PDT 24 |
Peak memory | 241304 kb |
Host | smart-a518ba77-140a-467a-9fc9-0c3d8f6cb6e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=393795872 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_key_req.393795872 |
Directory | /workspace/12.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_lc_esc.3374197582 |
Short name | T1007 |
Test name | |
Test status | |
Simulation time | 409088778 ps |
CPU time | 14.43 seconds |
Started | May 16 01:35:39 PM PDT 24 |
Finished | May 16 01:35:55 PM PDT 24 |
Peak memory | 241436 kb |
Host | smart-9db0eb28-48b3-43e2-9970-e0ae68f7b40b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3374197582 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_esc.3374197582 |
Directory | /workspace/12.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_smoke.2769293086 |
Short name | T726 |
Test name | |
Test status | |
Simulation time | 391098720 ps |
CPU time | 6.87 seconds |
Started | May 16 01:35:35 PM PDT 24 |
Finished | May 16 01:35:43 PM PDT 24 |
Peak memory | 241180 kb |
Host | smart-3037e253-2010-4868-81dc-f7ca123e7d35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2769293086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_smoke.2769293086 |
Directory | /workspace/12.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_stress_all.4289286618 |
Short name | T795 |
Test name | |
Test status | |
Simulation time | 38668855205 ps |
CPU time | 124.08 seconds |
Started | May 16 01:35:40 PM PDT 24 |
Finished | May 16 01:37:46 PM PDT 24 |
Peak memory | 256212 kb |
Host | smart-8f8e0430-605b-45be-8047-4314cb5c01a7 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4289286618 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_stress_all .4289286618 |
Directory | /workspace/12.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_stress_all_with_rand_reset.974820242 |
Short name | T12 |
Test name | |
Test status | |
Simulation time | 28277594413 ps |
CPU time | 308.06 seconds |
Started | May 16 01:35:38 PM PDT 24 |
Finished | May 16 01:40:48 PM PDT 24 |
Peak memory | 248052 kb |
Host | smart-607c6e7e-ac4c-4472-a2a5-1b4a0224eba7 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=974820242 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_stress_all_with_rand_reset.974820242 |
Directory | /workspace/12.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_test_access.1331641298 |
Short name | T933 |
Test name | |
Test status | |
Simulation time | 884656996 ps |
CPU time | 12.97 seconds |
Started | May 16 01:35:40 PM PDT 24 |
Finished | May 16 01:35:56 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-0398aade-efbf-4c5e-bb90-cf29f71cd311 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1331641298 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_test_access.1331641298 |
Directory | /workspace/12.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/120.otp_ctrl_init_fail.979371359 |
Short name | T199 |
Test name | |
Test status | |
Simulation time | 523988487 ps |
CPU time | 3.86 seconds |
Started | May 16 01:38:36 PM PDT 24 |
Finished | May 16 01:38:42 PM PDT 24 |
Peak memory | 241512 kb |
Host | smart-98187d77-7202-4da0-abd4-c31318039262 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=979371359 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_init_fail.979371359 |
Directory | /workspace/120.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/120.otp_ctrl_parallel_lc_esc.3257363797 |
Short name | T434 |
Test name | |
Test status | |
Simulation time | 702276475 ps |
CPU time | 16.53 seconds |
Started | May 16 01:38:29 PM PDT 24 |
Finished | May 16 01:38:48 PM PDT 24 |
Peak memory | 241264 kb |
Host | smart-c6418618-3d69-4e0d-a0a7-daaeca98e065 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3257363797 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_parallel_lc_esc.3257363797 |
Directory | /workspace/120.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/121.otp_ctrl_init_fail.1365487863 |
Short name | T803 |
Test name | |
Test status | |
Simulation time | 602171349 ps |
CPU time | 4.41 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:35 PM PDT 24 |
Peak memory | 241380 kb |
Host | smart-a8cc968d-1add-4264-b6b9-af3e18fdf49b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1365487863 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_init_fail.1365487863 |
Directory | /workspace/121.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/121.otp_ctrl_parallel_lc_esc.2307834744 |
Short name | T514 |
Test name | |
Test status | |
Simulation time | 1299130907 ps |
CPU time | 15.78 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:46 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-21f17b2b-ef8e-48ed-92d8-cfbdf99ce991 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2307834744 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_parallel_lc_esc.2307834744 |
Directory | /workspace/121.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/122.otp_ctrl_init_fail.474514391 |
Short name | T473 |
Test name | |
Test status | |
Simulation time | 339821168 ps |
CPU time | 4.27 seconds |
Started | May 16 01:38:31 PM PDT 24 |
Finished | May 16 01:38:40 PM PDT 24 |
Peak memory | 241300 kb |
Host | smart-7d7bf979-8756-4f89-b234-a43ea09f68ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=474514391 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_init_fail.474514391 |
Directory | /workspace/122.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/122.otp_ctrl_parallel_lc_esc.641451276 |
Short name | T343 |
Test name | |
Test status | |
Simulation time | 86251891 ps |
CPU time | 2.97 seconds |
Started | May 16 01:38:32 PM PDT 24 |
Finished | May 16 01:38:40 PM PDT 24 |
Peak memory | 241476 kb |
Host | smart-7bf51855-f192-43e0-b03f-18d14a61bea4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=641451276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_parallel_lc_esc.641451276 |
Directory | /workspace/122.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/123.otp_ctrl_init_fail.4078949318 |
Short name | T997 |
Test name | |
Test status | |
Simulation time | 2497925534 ps |
CPU time | 6.85 seconds |
Started | May 16 01:38:32 PM PDT 24 |
Finished | May 16 01:38:43 PM PDT 24 |
Peak memory | 241352 kb |
Host | smart-c5144cee-6f15-405c-9e78-ebd0f759982b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4078949318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_init_fail.4078949318 |
Directory | /workspace/123.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/123.otp_ctrl_parallel_lc_esc.2909073441 |
Short name | T1149 |
Test name | |
Test status | |
Simulation time | 918788707 ps |
CPU time | 20.4 seconds |
Started | May 16 01:38:36 PM PDT 24 |
Finished | May 16 01:38:59 PM PDT 24 |
Peak memory | 241428 kb |
Host | smart-a572a56d-3a8d-4e11-a138-d3e1d5961598 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2909073441 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_parallel_lc_esc.2909073441 |
Directory | /workspace/123.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/124.otp_ctrl_init_fail.587011846 |
Short name | T315 |
Test name | |
Test status | |
Simulation time | 286696334 ps |
CPU time | 4.19 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:35 PM PDT 24 |
Peak memory | 241472 kb |
Host | smart-81be45a1-6f9e-464c-bf62-da32ee0a7995 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=587011846 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_init_fail.587011846 |
Directory | /workspace/124.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/124.otp_ctrl_parallel_lc_esc.1007943777 |
Short name | T1054 |
Test name | |
Test status | |
Simulation time | 1144382096 ps |
CPU time | 22.64 seconds |
Started | May 16 01:38:32 PM PDT 24 |
Finished | May 16 01:38:59 PM PDT 24 |
Peak memory | 241168 kb |
Host | smart-8c45ffc5-dfa3-44dc-a79d-33c3cf5343cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1007943777 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_parallel_lc_esc.1007943777 |
Directory | /workspace/124.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/125.otp_ctrl_init_fail.990957405 |
Short name | T799 |
Test name | |
Test status | |
Simulation time | 2177397192 ps |
CPU time | 5.4 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:36 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-da78c5cb-c785-424a-82a1-c716cc1f669e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=990957405 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_init_fail.990957405 |
Directory | /workspace/125.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/126.otp_ctrl_init_fail.1482205934 |
Short name | T486 |
Test name | |
Test status | |
Simulation time | 133847882 ps |
CPU time | 3.67 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:34 PM PDT 24 |
Peak memory | 241288 kb |
Host | smart-b900d1e8-497b-4740-842a-29e5abe6cb4b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1482205934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_init_fail.1482205934 |
Directory | /workspace/126.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/126.otp_ctrl_parallel_lc_esc.414742702 |
Short name | T102 |
Test name | |
Test status | |
Simulation time | 514325921 ps |
CPU time | 5.51 seconds |
Started | May 16 01:38:36 PM PDT 24 |
Finished | May 16 01:38:44 PM PDT 24 |
Peak memory | 241412 kb |
Host | smart-b09c9f45-0535-49a5-95d2-80f5a9cdba11 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=414742702 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_parallel_lc_esc.414742702 |
Directory | /workspace/126.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/127.otp_ctrl_init_fail.3501586153 |
Short name | T74 |
Test name | |
Test status | |
Simulation time | 387588822 ps |
CPU time | 2.98 seconds |
Started | May 16 01:38:29 PM PDT 24 |
Finished | May 16 01:38:34 PM PDT 24 |
Peak memory | 241160 kb |
Host | smart-a4b84bab-d1bd-4510-85a1-493a8b20f4b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3501586153 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_init_fail.3501586153 |
Directory | /workspace/127.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/127.otp_ctrl_parallel_lc_esc.2955771696 |
Short name | T1064 |
Test name | |
Test status | |
Simulation time | 6793185705 ps |
CPU time | 14.86 seconds |
Started | May 16 01:38:26 PM PDT 24 |
Finished | May 16 01:38:42 PM PDT 24 |
Peak memory | 241352 kb |
Host | smart-a5f61fe0-f233-4266-9c2a-72a9dd048e52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2955771696 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_parallel_lc_esc.2955771696 |
Directory | /workspace/127.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/128.otp_ctrl_init_fail.1877962392 |
Short name | T833 |
Test name | |
Test status | |
Simulation time | 149865102 ps |
CPU time | 3.92 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:34 PM PDT 24 |
Peak memory | 241360 kb |
Host | smart-ebb557d0-6db6-49c3-ad0d-408ee98894e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1877962392 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_init_fail.1877962392 |
Directory | /workspace/128.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/128.otp_ctrl_parallel_lc_esc.62357338 |
Short name | T348 |
Test name | |
Test status | |
Simulation time | 897346617 ps |
CPU time | 19.93 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:51 PM PDT 24 |
Peak memory | 241400 kb |
Host | smart-04c5de21-2ea8-4752-a7ae-ab3035e0a575 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=62357338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_parallel_lc_esc.62357338 |
Directory | /workspace/128.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/129.otp_ctrl_parallel_lc_esc.708337428 |
Short name | T1050 |
Test name | |
Test status | |
Simulation time | 135778800 ps |
CPU time | 3.8 seconds |
Started | May 16 01:38:31 PM PDT 24 |
Finished | May 16 01:38:40 PM PDT 24 |
Peak memory | 241428 kb |
Host | smart-e587958c-204b-4383-88d9-df9cf560730f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=708337428 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_parallel_lc_esc.708337428 |
Directory | /workspace/129.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_alert_test.848212784 |
Short name | T474 |
Test name | |
Test status | |
Simulation time | 641611117 ps |
CPU time | 2.41 seconds |
Started | May 16 01:35:52 PM PDT 24 |
Finished | May 16 01:35:58 PM PDT 24 |
Peak memory | 239684 kb |
Host | smart-fcecf64c-f9c6-4aa3-8b7c-481d5f627fe0 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=848212784 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_alert_test.848212784 |
Directory | /workspace/13.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_dai_errs.3934031378 |
Short name | T1017 |
Test name | |
Test status | |
Simulation time | 268711210 ps |
CPU time | 11.69 seconds |
Started | May 16 01:35:38 PM PDT 24 |
Finished | May 16 01:35:51 PM PDT 24 |
Peak memory | 241228 kb |
Host | smart-628608dc-7798-4d8a-9c7e-4f13738c3bd4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3934031378 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_errs.3934031378 |
Directory | /workspace/13.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_dai_lock.3232494863 |
Short name | T737 |
Test name | |
Test status | |
Simulation time | 2324799883 ps |
CPU time | 24.84 seconds |
Started | May 16 01:35:32 PM PDT 24 |
Finished | May 16 01:35:58 PM PDT 24 |
Peak memory | 241436 kb |
Host | smart-c5704adb-40c6-4ebc-a335-bcad070d129f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3232494863 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_lock.3232494863 |
Directory | /workspace/13.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_init_fail.983732145 |
Short name | T197 |
Test name | |
Test status | |
Simulation time | 399204845 ps |
CPU time | 4.51 seconds |
Started | May 16 01:35:40 PM PDT 24 |
Finished | May 16 01:35:47 PM PDT 24 |
Peak memory | 241444 kb |
Host | smart-ea6b1fa0-3a0d-47c5-95b2-3403bda10839 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=983732145 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_init_fail.983732145 |
Directory | /workspace/13.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_macro_errs.1827828563 |
Short name | T519 |
Test name | |
Test status | |
Simulation time | 1133396209 ps |
CPU time | 14.04 seconds |
Started | May 16 01:35:46 PM PDT 24 |
Finished | May 16 01:36:04 PM PDT 24 |
Peak memory | 241492 kb |
Host | smart-cc98611e-5a61-4aee-952a-47a58336c13c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1827828563 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_macro_errs.1827828563 |
Directory | /workspace/13.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_key_req.896260791 |
Short name | T105 |
Test name | |
Test status | |
Simulation time | 911551037 ps |
CPU time | 12.24 seconds |
Started | May 16 01:35:52 PM PDT 24 |
Finished | May 16 01:36:08 PM PDT 24 |
Peak memory | 247748 kb |
Host | smart-b3328301-bbd2-4d4f-9ba3-0bdb400fc81b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=896260791 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_key_req.896260791 |
Directory | /workspace/13.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_lc_req.2266956043 |
Short name | T381 |
Test name | |
Test status | |
Simulation time | 666349197 ps |
CPU time | 16.22 seconds |
Started | May 16 01:35:41 PM PDT 24 |
Finished | May 16 01:35:59 PM PDT 24 |
Peak memory | 247564 kb |
Host | smart-b73af1af-f555-4b8c-8026-b587cb20de18 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2266956043 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_req.2266956043 |
Directory | /workspace/13.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_regwen.4008038265 |
Short name | T525 |
Test name | |
Test status | |
Simulation time | 151308114 ps |
CPU time | 5.53 seconds |
Started | May 16 01:35:50 PM PDT 24 |
Finished | May 16 01:35:59 PM PDT 24 |
Peak memory | 241072 kb |
Host | smart-bbecc1bd-d416-4067-8871-6b3c3664d785 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4008038265 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_regwen.4008038265 |
Directory | /workspace/13.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_smoke.1109483308 |
Short name | T527 |
Test name | |
Test status | |
Simulation time | 341920716 ps |
CPU time | 4.86 seconds |
Started | May 16 01:35:32 PM PDT 24 |
Finished | May 16 01:35:38 PM PDT 24 |
Peak memory | 241280 kb |
Host | smart-340ae63e-5901-4831-98c3-b4dd8bf33705 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1109483308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_smoke.1109483308 |
Directory | /workspace/13.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_stress_all.897386553 |
Short name | T953 |
Test name | |
Test status | |
Simulation time | 118247316447 ps |
CPU time | 209.45 seconds |
Started | May 16 01:35:50 PM PDT 24 |
Finished | May 16 01:39:23 PM PDT 24 |
Peak memory | 281636 kb |
Host | smart-e92bef24-4395-4039-aa3e-fecf2ac73bfd |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=897386553 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all. 897386553 |
Directory | /workspace/13.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_stress_all_with_rand_reset.3662113441 |
Short name | T277 |
Test name | |
Test status | |
Simulation time | 230696628026 ps |
CPU time | 2308.01 seconds |
Started | May 16 01:35:55 PM PDT 24 |
Finished | May 16 02:14:26 PM PDT 24 |
Peak memory | 399436 kb |
Host | smart-baca553a-56ec-4fbe-a802-808542d15340 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3662113441 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all_with_rand_reset.3662113441 |
Directory | /workspace/13.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_test_access.3505193741 |
Short name | T552 |
Test name | |
Test status | |
Simulation time | 577040776 ps |
CPU time | 12.64 seconds |
Started | May 16 01:35:43 PM PDT 24 |
Finished | May 16 01:35:57 PM PDT 24 |
Peak memory | 241476 kb |
Host | smart-4b130a28-da72-438b-b784-cf9151a121e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3505193741 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_test_access.3505193741 |
Directory | /workspace/13.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/130.otp_ctrl_init_fail.2104896029 |
Short name | T236 |
Test name | |
Test status | |
Simulation time | 1500678638 ps |
CPU time | 5.28 seconds |
Started | May 16 01:38:29 PM PDT 24 |
Finished | May 16 01:38:37 PM PDT 24 |
Peak memory | 241252 kb |
Host | smart-594ac73b-06fd-4907-be22-e9341eb2fc64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2104896029 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_init_fail.2104896029 |
Directory | /workspace/130.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/130.otp_ctrl_parallel_lc_esc.1726549946 |
Short name | T142 |
Test name | |
Test status | |
Simulation time | 3199650428 ps |
CPU time | 30.14 seconds |
Started | May 16 01:38:30 PM PDT 24 |
Finished | May 16 01:39:05 PM PDT 24 |
Peak memory | 241344 kb |
Host | smart-2731455f-13a4-4e04-94e7-b7057bbea1d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1726549946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_parallel_lc_esc.1726549946 |
Directory | /workspace/130.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/131.otp_ctrl_parallel_lc_esc.2790051515 |
Short name | T403 |
Test name | |
Test status | |
Simulation time | 1656195269 ps |
CPU time | 6.41 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:37 PM PDT 24 |
Peak memory | 241152 kb |
Host | smart-5c411120-5869-4539-801c-4644c1d91ed7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2790051515 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_parallel_lc_esc.2790051515 |
Directory | /workspace/131.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/132.otp_ctrl_init_fail.2761380781 |
Short name | T580 |
Test name | |
Test status | |
Simulation time | 207915480 ps |
CPU time | 3.87 seconds |
Started | May 16 01:38:32 PM PDT 24 |
Finished | May 16 01:38:40 PM PDT 24 |
Peak memory | 241212 kb |
Host | smart-4b24ea73-e101-43bb-9a6e-01a715afb73f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2761380781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_init_fail.2761380781 |
Directory | /workspace/132.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/132.otp_ctrl_parallel_lc_esc.932452118 |
Short name | T467 |
Test name | |
Test status | |
Simulation time | 5991036999 ps |
CPU time | 15.44 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:47 PM PDT 24 |
Peak memory | 241476 kb |
Host | smart-dd9e4a49-040a-4e5b-b1eb-2abeb8259bfc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=932452118 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_parallel_lc_esc.932452118 |
Directory | /workspace/132.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/133.otp_ctrl_init_fail.4249037695 |
Short name | T568 |
Test name | |
Test status | |
Simulation time | 185256500 ps |
CPU time | 4.14 seconds |
Started | May 16 01:38:34 PM PDT 24 |
Finished | May 16 01:38:42 PM PDT 24 |
Peak memory | 241212 kb |
Host | smart-b4a7e434-f07f-4dca-a234-5b66ea6de57e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4249037695 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_init_fail.4249037695 |
Directory | /workspace/133.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/133.otp_ctrl_parallel_lc_esc.1203318269 |
Short name | T806 |
Test name | |
Test status | |
Simulation time | 524329441 ps |
CPU time | 14.91 seconds |
Started | May 16 01:38:30 PM PDT 24 |
Finished | May 16 01:38:50 PM PDT 24 |
Peak memory | 241368 kb |
Host | smart-38ba7c57-85d5-4280-a70c-8f898e277408 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1203318269 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_parallel_lc_esc.1203318269 |
Directory | /workspace/133.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/134.otp_ctrl_init_fail.2457095687 |
Short name | T1116 |
Test name | |
Test status | |
Simulation time | 251156522 ps |
CPU time | 3.7 seconds |
Started | May 16 01:38:29 PM PDT 24 |
Finished | May 16 01:38:36 PM PDT 24 |
Peak memory | 241228 kb |
Host | smart-101e2ef4-8e03-4e9c-bd5c-a4edf2ee9eca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2457095687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_init_fail.2457095687 |
Directory | /workspace/134.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/134.otp_ctrl_parallel_lc_esc.263133117 |
Short name | T344 |
Test name | |
Test status | |
Simulation time | 4696458519 ps |
CPU time | 11.35 seconds |
Started | May 16 01:38:29 PM PDT 24 |
Finished | May 16 01:38:43 PM PDT 24 |
Peak memory | 247964 kb |
Host | smart-8fa36359-4162-4878-b544-e412107a4c9c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=263133117 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_parallel_lc_esc.263133117 |
Directory | /workspace/134.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/135.otp_ctrl_init_fail.3126539895 |
Short name | T644 |
Test name | |
Test status | |
Simulation time | 565633974 ps |
CPU time | 4.32 seconds |
Started | May 16 01:38:30 PM PDT 24 |
Finished | May 16 01:38:39 PM PDT 24 |
Peak memory | 241136 kb |
Host | smart-0da3985e-aa91-48ae-b5d9-60f9ddb64675 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3126539895 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_init_fail.3126539895 |
Directory | /workspace/135.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/135.otp_ctrl_parallel_lc_esc.122355027 |
Short name | T1110 |
Test name | |
Test status | |
Simulation time | 129883451 ps |
CPU time | 3.72 seconds |
Started | May 16 01:38:32 PM PDT 24 |
Finished | May 16 01:38:40 PM PDT 24 |
Peak memory | 241488 kb |
Host | smart-e29c7073-01ea-4dd7-85bc-71f11658a2aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=122355027 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_parallel_lc_esc.122355027 |
Directory | /workspace/135.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/136.otp_ctrl_init_fail.21184844 |
Short name | T781 |
Test name | |
Test status | |
Simulation time | 320491697 ps |
CPU time | 5.29 seconds |
Started | May 16 01:38:34 PM PDT 24 |
Finished | May 16 01:38:43 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-e53e2cbc-2050-4bef-9b63-e8f8dc2392c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=21184844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_init_fail.21184844 |
Directory | /workspace/136.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/136.otp_ctrl_parallel_lc_esc.722055340 |
Short name | T916 |
Test name | |
Test status | |
Simulation time | 264188296 ps |
CPU time | 6.25 seconds |
Started | May 16 01:38:31 PM PDT 24 |
Finished | May 16 01:38:42 PM PDT 24 |
Peak memory | 241540 kb |
Host | smart-41a646e3-6213-4080-a761-77b8b886c55a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=722055340 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_parallel_lc_esc.722055340 |
Directory | /workspace/136.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/137.otp_ctrl_init_fail.3622570514 |
Short name | T682 |
Test name | |
Test status | |
Simulation time | 205136936 ps |
CPU time | 3.77 seconds |
Started | May 16 01:38:31 PM PDT 24 |
Finished | May 16 01:38:39 PM PDT 24 |
Peak memory | 241176 kb |
Host | smart-6953f2b0-7540-4977-b560-88f4df45530f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3622570514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_init_fail.3622570514 |
Directory | /workspace/137.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/137.otp_ctrl_parallel_lc_esc.3730455461 |
Short name | T598 |
Test name | |
Test status | |
Simulation time | 603449254 ps |
CPU time | 12.97 seconds |
Started | May 16 01:38:30 PM PDT 24 |
Finished | May 16 01:38:47 PM PDT 24 |
Peak memory | 241368 kb |
Host | smart-b5664f0c-732c-4161-b3a7-6b1db6a3aadb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3730455461 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_parallel_lc_esc.3730455461 |
Directory | /workspace/137.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/138.otp_ctrl_init_fail.1403770744 |
Short name | T818 |
Test name | |
Test status | |
Simulation time | 549335943 ps |
CPU time | 4.52 seconds |
Started | May 16 01:38:34 PM PDT 24 |
Finished | May 16 01:38:43 PM PDT 24 |
Peak memory | 241568 kb |
Host | smart-9832fbd8-395c-4076-9f4e-fe848f0a2aa0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1403770744 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_init_fail.1403770744 |
Directory | /workspace/138.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/138.otp_ctrl_parallel_lc_esc.1700933801 |
Short name | T265 |
Test name | |
Test status | |
Simulation time | 121332171 ps |
CPU time | 3.32 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:34 PM PDT 24 |
Peak memory | 241304 kb |
Host | smart-59f67a59-167a-4948-88f5-8a4dad9a461c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1700933801 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_parallel_lc_esc.1700933801 |
Directory | /workspace/138.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/139.otp_ctrl_init_fail.2045226416 |
Short name | T808 |
Test name | |
Test status | |
Simulation time | 765320849 ps |
CPU time | 4.78 seconds |
Started | May 16 01:38:36 PM PDT 24 |
Finished | May 16 01:38:43 PM PDT 24 |
Peak memory | 241472 kb |
Host | smart-d6d7fdc2-afa7-4c6c-aebf-ae1271e67a30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2045226416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_init_fail.2045226416 |
Directory | /workspace/139.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/139.otp_ctrl_parallel_lc_esc.2959136681 |
Short name | T1052 |
Test name | |
Test status | |
Simulation time | 275279185 ps |
CPU time | 3.71 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:35 PM PDT 24 |
Peak memory | 241556 kb |
Host | smart-513f4cc9-f4a9-4521-8478-e4191d9f7798 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2959136681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_parallel_lc_esc.2959136681 |
Directory | /workspace/139.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_alert_test.3036974934 |
Short name | T314 |
Test name | |
Test status | |
Simulation time | 50997836 ps |
CPU time | 1.74 seconds |
Started | May 16 01:35:47 PM PDT 24 |
Finished | May 16 01:35:52 PM PDT 24 |
Peak memory | 239744 kb |
Host | smart-e416e64f-6213-459c-ad1e-289ebee45cbc |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3036974934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_alert_test.3036974934 |
Directory | /workspace/14.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_check_fail.217766553 |
Short name | T1169 |
Test name | |
Test status | |
Simulation time | 2371706478 ps |
CPU time | 22.42 seconds |
Started | May 16 01:35:46 PM PDT 24 |
Finished | May 16 01:36:12 PM PDT 24 |
Peak memory | 246764 kb |
Host | smart-22337857-5b60-4c54-b9e6-cd66519a877c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=217766553 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_check_fail.217766553 |
Directory | /workspace/14.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_dai_errs.2122382266 |
Short name | T1037 |
Test name | |
Test status | |
Simulation time | 3300461572 ps |
CPU time | 43.42 seconds |
Started | May 16 01:35:52 PM PDT 24 |
Finished | May 16 01:36:39 PM PDT 24 |
Peak memory | 253452 kb |
Host | smart-976aee35-e045-4c28-a3d9-adf1bd4f5d0f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2122382266 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_errs.2122382266 |
Directory | /workspace/14.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_dai_lock.1337941745 |
Short name | T1138 |
Test name | |
Test status | |
Simulation time | 152047286 ps |
CPU time | 3.99 seconds |
Started | May 16 01:35:48 PM PDT 24 |
Finished | May 16 01:35:55 PM PDT 24 |
Peak memory | 241088 kb |
Host | smart-2df92956-67d0-4b77-bb74-2e17e8928e9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1337941745 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_lock.1337941745 |
Directory | /workspace/14.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_init_fail.959002529 |
Short name | T171 |
Test name | |
Test status | |
Simulation time | 268117819 ps |
CPU time | 3.63 seconds |
Started | May 16 01:35:52 PM PDT 24 |
Finished | May 16 01:35:59 PM PDT 24 |
Peak memory | 241124 kb |
Host | smart-326dcc00-c637-4180-bf33-4265a0c493c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=959002529 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_init_fail.959002529 |
Directory | /workspace/14.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_macro_errs.1807038433 |
Short name | T221 |
Test name | |
Test status | |
Simulation time | 4460369123 ps |
CPU time | 26.33 seconds |
Started | May 16 01:35:48 PM PDT 24 |
Finished | May 16 01:36:18 PM PDT 24 |
Peak memory | 248028 kb |
Host | smart-a7bbd6eb-a5d9-4d36-98f8-3318ef66a4e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1807038433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_macro_errs.1807038433 |
Directory | /workspace/14.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_key_req.2609477440 |
Short name | T547 |
Test name | |
Test status | |
Simulation time | 1096324944 ps |
CPU time | 16.2 seconds |
Started | May 16 01:35:49 PM PDT 24 |
Finished | May 16 01:36:08 PM PDT 24 |
Peak memory | 241232 kb |
Host | smart-ccbb5726-9f2b-4d81-a8d3-159b5497ee72 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2609477440 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_key_req.2609477440 |
Directory | /workspace/14.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_lc_req.1206046686 |
Short name | T410 |
Test name | |
Test status | |
Simulation time | 525111493 ps |
CPU time | 15.73 seconds |
Started | May 16 01:35:50 PM PDT 24 |
Finished | May 16 01:36:10 PM PDT 24 |
Peak memory | 241204 kb |
Host | smart-7de04be4-ad32-437d-93f5-d6baf6f27e2b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1206046686 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_req.1206046686 |
Directory | /workspace/14.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_regwen.684151902 |
Short name | T374 |
Test name | |
Test status | |
Simulation time | 183407378 ps |
CPU time | 6.13 seconds |
Started | May 16 01:35:44 PM PDT 24 |
Finished | May 16 01:35:51 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-6117a5a6-8763-42d8-a57c-5cbfd0d90135 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=684151902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_regwen.684151902 |
Directory | /workspace/14.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_smoke.1798352010 |
Short name | T860 |
Test name | |
Test status | |
Simulation time | 775382900 ps |
CPU time | 8.39 seconds |
Started | May 16 01:35:45 PM PDT 24 |
Finished | May 16 01:35:55 PM PDT 24 |
Peak memory | 241264 kb |
Host | smart-46207723-fa4e-439a-9d7e-5b02dfdf7f0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1798352010 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_smoke.1798352010 |
Directory | /workspace/14.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_stress_all.390041719 |
Short name | T776 |
Test name | |
Test status | |
Simulation time | 36831059065 ps |
CPU time | 268.15 seconds |
Started | May 16 01:35:48 PM PDT 24 |
Finished | May 16 01:40:20 PM PDT 24 |
Peak memory | 272632 kb |
Host | smart-3574604c-02c4-4744-8316-6dc4f4a70021 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=390041719 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all. 390041719 |
Directory | /workspace/14.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_test_access.1199822953 |
Short name | T899 |
Test name | |
Test status | |
Simulation time | 273952654 ps |
CPU time | 5.97 seconds |
Started | May 16 01:35:56 PM PDT 24 |
Finished | May 16 01:36:04 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-d1bb3619-9edb-4f8a-9d6e-9925000222e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1199822953 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_test_access.1199822953 |
Directory | /workspace/14.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/140.otp_ctrl_parallel_lc_esc.2384828996 |
Short name | T532 |
Test name | |
Test status | |
Simulation time | 657973599 ps |
CPU time | 10.36 seconds |
Started | May 16 01:38:30 PM PDT 24 |
Finished | May 16 01:38:44 PM PDT 24 |
Peak memory | 241552 kb |
Host | smart-8cc2597b-4d53-49a4-911b-85d09bba560b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2384828996 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_parallel_lc_esc.2384828996 |
Directory | /workspace/140.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/141.otp_ctrl_init_fail.2471499963 |
Short name | T1011 |
Test name | |
Test status | |
Simulation time | 116231038 ps |
CPU time | 4.33 seconds |
Started | May 16 01:38:34 PM PDT 24 |
Finished | May 16 01:38:42 PM PDT 24 |
Peak memory | 241504 kb |
Host | smart-439ebf39-9d28-4ef3-969a-d96f6ecd6e07 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2471499963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_init_fail.2471499963 |
Directory | /workspace/141.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/141.otp_ctrl_parallel_lc_esc.1386442305 |
Short name | T445 |
Test name | |
Test status | |
Simulation time | 1079078175 ps |
CPU time | 3.07 seconds |
Started | May 16 01:38:34 PM PDT 24 |
Finished | May 16 01:38:41 PM PDT 24 |
Peak memory | 241472 kb |
Host | smart-647f9b75-26c8-4762-8ba9-8ee1fde53193 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1386442305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_parallel_lc_esc.1386442305 |
Directory | /workspace/141.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/142.otp_ctrl_init_fail.800012420 |
Short name | T735 |
Test name | |
Test status | |
Simulation time | 334601558 ps |
CPU time | 4.59 seconds |
Started | May 16 01:38:33 PM PDT 24 |
Finished | May 16 01:38:42 PM PDT 24 |
Peak memory | 241616 kb |
Host | smart-d300324f-7063-4120-9399-7fc8e6973cbc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=800012420 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_init_fail.800012420 |
Directory | /workspace/142.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/142.otp_ctrl_parallel_lc_esc.260600523 |
Short name | T846 |
Test name | |
Test status | |
Simulation time | 732581374 ps |
CPU time | 17.75 seconds |
Started | May 16 01:38:33 PM PDT 24 |
Finished | May 16 01:38:55 PM PDT 24 |
Peak memory | 241204 kb |
Host | smart-ff3105c2-3506-415b-a9ba-8aaa36df5f64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=260600523 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_parallel_lc_esc.260600523 |
Directory | /workspace/142.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/143.otp_ctrl_init_fail.3076093522 |
Short name | T11 |
Test name | |
Test status | |
Simulation time | 2897266801 ps |
CPU time | 8.11 seconds |
Started | May 16 01:38:33 PM PDT 24 |
Finished | May 16 01:38:45 PM PDT 24 |
Peak memory | 241316 kb |
Host | smart-63f14d01-5f26-4410-82fe-d36674423b9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3076093522 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_init_fail.3076093522 |
Directory | /workspace/143.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/143.otp_ctrl_parallel_lc_esc.3302578139 |
Short name | T724 |
Test name | |
Test status | |
Simulation time | 210102756 ps |
CPU time | 9.28 seconds |
Started | May 16 01:38:34 PM PDT 24 |
Finished | May 16 01:38:47 PM PDT 24 |
Peak memory | 241116 kb |
Host | smart-9aacf6b7-07ab-43ad-b9fe-a079ca17bea1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3302578139 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_parallel_lc_esc.3302578139 |
Directory | /workspace/143.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/144.otp_ctrl_init_fail.3970735697 |
Short name | T1090 |
Test name | |
Test status | |
Simulation time | 1488964019 ps |
CPU time | 5.69 seconds |
Started | May 16 01:38:34 PM PDT 24 |
Finished | May 16 01:38:44 PM PDT 24 |
Peak memory | 241268 kb |
Host | smart-f765d590-32fa-4756-91de-cdcc8214d113 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3970735697 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_init_fail.3970735697 |
Directory | /workspace/144.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/144.otp_ctrl_parallel_lc_esc.2552529806 |
Short name | T146 |
Test name | |
Test status | |
Simulation time | 1107797235 ps |
CPU time | 16.43 seconds |
Started | May 16 01:38:33 PM PDT 24 |
Finished | May 16 01:38:54 PM PDT 24 |
Peak memory | 241356 kb |
Host | smart-7a86cf34-07b6-407d-ad42-f1485621aed4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2552529806 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_parallel_lc_esc.2552529806 |
Directory | /workspace/144.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/145.otp_ctrl_init_fail.2171087857 |
Short name | T886 |
Test name | |
Test status | |
Simulation time | 143035456 ps |
CPU time | 3.8 seconds |
Started | May 16 01:38:34 PM PDT 24 |
Finished | May 16 01:38:42 PM PDT 24 |
Peak memory | 241652 kb |
Host | smart-758ebb62-2ce4-484e-a2dd-f02b81e19f7f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2171087857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_init_fail.2171087857 |
Directory | /workspace/145.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/145.otp_ctrl_parallel_lc_esc.2517064513 |
Short name | T129 |
Test name | |
Test status | |
Simulation time | 826817447 ps |
CPU time | 12.39 seconds |
Started | May 16 01:38:33 PM PDT 24 |
Finished | May 16 01:38:50 PM PDT 24 |
Peak memory | 241540 kb |
Host | smart-82a99248-f987-4563-a8a7-4fa36804d551 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2517064513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_parallel_lc_esc.2517064513 |
Directory | /workspace/145.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/146.otp_ctrl_init_fail.398940128 |
Short name | T907 |
Test name | |
Test status | |
Simulation time | 140231440 ps |
CPU time | 3.98 seconds |
Started | May 16 01:38:33 PM PDT 24 |
Finished | May 16 01:38:41 PM PDT 24 |
Peak memory | 241236 kb |
Host | smart-610f04c7-fb63-4bca-8179-bf3fd6b222ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=398940128 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_init_fail.398940128 |
Directory | /workspace/146.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/146.otp_ctrl_parallel_lc_esc.3528354238 |
Short name | T1118 |
Test name | |
Test status | |
Simulation time | 4678745964 ps |
CPU time | 23.56 seconds |
Started | May 16 01:38:34 PM PDT 24 |
Finished | May 16 01:39:01 PM PDT 24 |
Peak memory | 241324 kb |
Host | smart-e945b4c8-284f-40c3-aa28-b86201dd75e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3528354238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_parallel_lc_esc.3528354238 |
Directory | /workspace/146.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/147.otp_ctrl_init_fail.386712700 |
Short name | T67 |
Test name | |
Test status | |
Simulation time | 272159804 ps |
CPU time | 4.22 seconds |
Started | May 16 01:38:42 PM PDT 24 |
Finished | May 16 01:38:51 PM PDT 24 |
Peak memory | 241536 kb |
Host | smart-b2030858-99a8-4f65-a218-931edca897f3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=386712700 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_init_fail.386712700 |
Directory | /workspace/147.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/147.otp_ctrl_parallel_lc_esc.2354261629 |
Short name | T852 |
Test name | |
Test status | |
Simulation time | 134236621 ps |
CPU time | 6.26 seconds |
Started | May 16 01:38:42 PM PDT 24 |
Finished | May 16 01:38:53 PM PDT 24 |
Peak memory | 241052 kb |
Host | smart-5001d376-3df4-4ac4-89ca-cec149392300 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2354261629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_parallel_lc_esc.2354261629 |
Directory | /workspace/147.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/148.otp_ctrl_init_fail.3589740969 |
Short name | T132 |
Test name | |
Test status | |
Simulation time | 2095549931 ps |
CPU time | 5.31 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:51 PM PDT 24 |
Peak memory | 241564 kb |
Host | smart-8ba32877-52d1-4459-a574-e987909525e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3589740969 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_init_fail.3589740969 |
Directory | /workspace/148.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/149.otp_ctrl_init_fail.2427391818 |
Short name | T522 |
Test name | |
Test status | |
Simulation time | 251258664 ps |
CPU time | 5.56 seconds |
Started | May 16 01:38:30 PM PDT 24 |
Finished | May 16 01:38:40 PM PDT 24 |
Peak memory | 241468 kb |
Host | smart-728d00e7-276f-4b0a-a5cf-45709819b48c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2427391818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_init_fail.2427391818 |
Directory | /workspace/149.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/149.otp_ctrl_parallel_lc_esc.3824861645 |
Short name | T962 |
Test name | |
Test status | |
Simulation time | 803752971 ps |
CPU time | 11.27 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:57 PM PDT 24 |
Peak memory | 241132 kb |
Host | smart-34478b48-7015-4a3e-b8d5-a8f4534f97d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3824861645 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_parallel_lc_esc.3824861645 |
Directory | /workspace/149.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_alert_test.301523881 |
Short name | T1100 |
Test name | |
Test status | |
Simulation time | 215375685 ps |
CPU time | 1.97 seconds |
Started | May 16 01:35:52 PM PDT 24 |
Finished | May 16 01:35:57 PM PDT 24 |
Peak memory | 239800 kb |
Host | smart-a538c914-cd52-42f1-be1d-7092d7acb605 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=301523881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_alert_test.301523881 |
Directory | /workspace/15.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_check_fail.1570445327 |
Short name | T1171 |
Test name | |
Test status | |
Simulation time | 858442634 ps |
CPU time | 19.88 seconds |
Started | May 16 01:35:55 PM PDT 24 |
Finished | May 16 01:36:18 PM PDT 24 |
Peak memory | 245456 kb |
Host | smart-10248b37-62d7-4621-8ec8-0ff64f791514 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1570445327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_check_fail.1570445327 |
Directory | /workspace/15.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_dai_errs.955670171 |
Short name | T855 |
Test name | |
Test status | |
Simulation time | 2551525676 ps |
CPU time | 30.74 seconds |
Started | May 16 01:35:49 PM PDT 24 |
Finished | May 16 01:36:23 PM PDT 24 |
Peak memory | 244820 kb |
Host | smart-701d3206-536f-4f8e-8caf-9601abed1006 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=955670171 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_errs.955670171 |
Directory | /workspace/15.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_dai_lock.925546715 |
Short name | T420 |
Test name | |
Test status | |
Simulation time | 3448751484 ps |
CPU time | 39.36 seconds |
Started | May 16 01:35:48 PM PDT 24 |
Finished | May 16 01:36:31 PM PDT 24 |
Peak memory | 247964 kb |
Host | smart-271c8d1c-8680-4bb5-8d89-64e750222caa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=925546715 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_lock.925546715 |
Directory | /workspace/15.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_init_fail.3548341267 |
Short name | T1187 |
Test name | |
Test status | |
Simulation time | 280827659 ps |
CPU time | 5.08 seconds |
Started | May 16 01:35:48 PM PDT 24 |
Finished | May 16 01:35:56 PM PDT 24 |
Peak memory | 241176 kb |
Host | smart-b52bc2f3-d814-4853-991c-f75dc979c8c8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3548341267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_init_fail.3548341267 |
Directory | /workspace/15.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_macro_errs.1530789267 |
Short name | T940 |
Test name | |
Test status | |
Simulation time | 1496448601 ps |
CPU time | 32.03 seconds |
Started | May 16 01:35:55 PM PDT 24 |
Finished | May 16 01:36:30 PM PDT 24 |
Peak memory | 247776 kb |
Host | smart-6cc7a45a-bcb1-4bff-9308-6f47470ac933 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1530789267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_macro_errs.1530789267 |
Directory | /workspace/15.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_key_req.3119877469 |
Short name | T1089 |
Test name | |
Test status | |
Simulation time | 1777520040 ps |
CPU time | 17.5 seconds |
Started | May 16 01:35:49 PM PDT 24 |
Finished | May 16 01:36:10 PM PDT 24 |
Peak memory | 241344 kb |
Host | smart-6a8dd4aa-5977-4670-a9fb-0e9ecddd62b9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3119877469 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_key_req.3119877469 |
Directory | /workspace/15.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_lc_esc.1699252348 |
Short name | T214 |
Test name | |
Test status | |
Simulation time | 177676797 ps |
CPU time | 4.54 seconds |
Started | May 16 01:35:52 PM PDT 24 |
Finished | May 16 01:36:00 PM PDT 24 |
Peak memory | 241208 kb |
Host | smart-dd2da182-0e47-4a61-ac49-42177d2811b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1699252348 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_esc.1699252348 |
Directory | /workspace/15.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_lc_req.2548009422 |
Short name | T720 |
Test name | |
Test status | |
Simulation time | 852800724 ps |
CPU time | 13.02 seconds |
Started | May 16 01:35:52 PM PDT 24 |
Finished | May 16 01:36:08 PM PDT 24 |
Peak memory | 247808 kb |
Host | smart-c1a092aa-bb7f-4e76-8ae6-571909d6d7e2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2548009422 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_req.2548009422 |
Directory | /workspace/15.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_regwen.686906970 |
Short name | T366 |
Test name | |
Test status | |
Simulation time | 249881108 ps |
CPU time | 5.89 seconds |
Started | May 16 01:36:05 PM PDT 24 |
Finished | May 16 01:36:13 PM PDT 24 |
Peak memory | 241144 kb |
Host | smart-be0a88bc-d5f6-491e-a6c0-bf907609ca58 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=686906970 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_regwen.686906970 |
Directory | /workspace/15.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_smoke.2629847763 |
Short name | T563 |
Test name | |
Test status | |
Simulation time | 710471557 ps |
CPU time | 7.38 seconds |
Started | May 16 01:35:55 PM PDT 24 |
Finished | May 16 01:36:05 PM PDT 24 |
Peak memory | 241420 kb |
Host | smart-7250fa63-cc06-4840-b04e-e27d3bba8034 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2629847763 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_smoke.2629847763 |
Directory | /workspace/15.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_stress_all.2504625491 |
Short name | T859 |
Test name | |
Test status | |
Simulation time | 17495230732 ps |
CPU time | 234.9 seconds |
Started | May 16 01:35:52 PM PDT 24 |
Finished | May 16 01:39:50 PM PDT 24 |
Peak memory | 256172 kb |
Host | smart-0f99f321-1fd9-4982-bc62-73ad2259f65f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2504625491 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all .2504625491 |
Directory | /workspace/15.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_stress_all_with_rand_reset.2894201317 |
Short name | T328 |
Test name | |
Test status | |
Simulation time | 177259595448 ps |
CPU time | 941.07 seconds |
Started | May 16 01:35:52 PM PDT 24 |
Finished | May 16 01:51:37 PM PDT 24 |
Peak memory | 272956 kb |
Host | smart-7c25f46e-3788-4a4f-a2ce-04cd1e1bd959 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2894201317 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all_with_rand_reset.2894201317 |
Directory | /workspace/15.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_test_access.4115407595 |
Short name | T917 |
Test name | |
Test status | |
Simulation time | 272063568 ps |
CPU time | 5.81 seconds |
Started | May 16 01:35:47 PM PDT 24 |
Finished | May 16 01:35:56 PM PDT 24 |
Peak memory | 241184 kb |
Host | smart-9f4698ff-a182-4914-a504-266238ffc4ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4115407595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_test_access.4115407595 |
Directory | /workspace/15.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/150.otp_ctrl_init_fail.1758358582 |
Short name | T465 |
Test name | |
Test status | |
Simulation time | 2149012682 ps |
CPU time | 4.18 seconds |
Started | May 16 01:38:40 PM PDT 24 |
Finished | May 16 01:38:48 PM PDT 24 |
Peak memory | 241356 kb |
Host | smart-7181d871-645a-4826-aaaa-6465b0e90aba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1758358582 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_init_fail.1758358582 |
Directory | /workspace/150.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/150.otp_ctrl_parallel_lc_esc.2765507373 |
Short name | T949 |
Test name | |
Test status | |
Simulation time | 258920341 ps |
CPU time | 3.53 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:49 PM PDT 24 |
Peak memory | 241188 kb |
Host | smart-d6c97ebd-e0f1-427f-bcdb-2b52d8fb8590 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2765507373 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_parallel_lc_esc.2765507373 |
Directory | /workspace/150.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/151.otp_ctrl_init_fail.2473708056 |
Short name | T995 |
Test name | |
Test status | |
Simulation time | 149917673 ps |
CPU time | 5.42 seconds |
Started | May 16 01:38:34 PM PDT 24 |
Finished | May 16 01:38:43 PM PDT 24 |
Peak memory | 241356 kb |
Host | smart-dc41aea3-47a7-4758-b058-804323e97b23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2473708056 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_init_fail.2473708056 |
Directory | /workspace/151.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/151.otp_ctrl_parallel_lc_esc.352239249 |
Short name | T1168 |
Test name | |
Test status | |
Simulation time | 544464558 ps |
CPU time | 7.43 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:53 PM PDT 24 |
Peak memory | 241536 kb |
Host | smart-41e4f66b-ff18-4b17-9f6e-1bf8e12f4574 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=352239249 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_parallel_lc_esc.352239249 |
Directory | /workspace/151.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/152.otp_ctrl_init_fail.2741059000 |
Short name | T166 |
Test name | |
Test status | |
Simulation time | 125203452 ps |
CPU time | 3.48 seconds |
Started | May 16 01:38:31 PM PDT 24 |
Finished | May 16 01:38:40 PM PDT 24 |
Peak memory | 241260 kb |
Host | smart-c9defc2f-a5ad-40d1-beff-a067584c9330 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2741059000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_init_fail.2741059000 |
Directory | /workspace/152.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/152.otp_ctrl_parallel_lc_esc.2741979573 |
Short name | T815 |
Test name | |
Test status | |
Simulation time | 452632974 ps |
CPU time | 12.41 seconds |
Started | May 16 01:38:32 PM PDT 24 |
Finished | May 16 01:38:49 PM PDT 24 |
Peak memory | 241548 kb |
Host | smart-ce030078-48c1-4e6d-a061-fc260ef2cb30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2741979573 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_parallel_lc_esc.2741979573 |
Directory | /workspace/152.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/153.otp_ctrl_init_fail.3172666895 |
Short name | T441 |
Test name | |
Test status | |
Simulation time | 2664005039 ps |
CPU time | 4.57 seconds |
Started | May 16 01:38:30 PM PDT 24 |
Finished | May 16 01:38:39 PM PDT 24 |
Peak memory | 241352 kb |
Host | smart-eeecab6f-ca84-496e-b265-8fa5f5fe53b7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3172666895 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_init_fail.3172666895 |
Directory | /workspace/153.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/153.otp_ctrl_parallel_lc_esc.2726484109 |
Short name | T1059 |
Test name | |
Test status | |
Simulation time | 247532695 ps |
CPU time | 11.25 seconds |
Started | May 16 01:38:40 PM PDT 24 |
Finished | May 16 01:38:54 PM PDT 24 |
Peak memory | 241156 kb |
Host | smart-ee223575-9f51-4924-94c3-df6cdb6d8d66 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2726484109 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_parallel_lc_esc.2726484109 |
Directory | /workspace/153.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/154.otp_ctrl_init_fail.3433629158 |
Short name | T560 |
Test name | |
Test status | |
Simulation time | 183004741 ps |
CPU time | 4.84 seconds |
Started | May 16 01:38:40 PM PDT 24 |
Finished | May 16 01:38:49 PM PDT 24 |
Peak memory | 241612 kb |
Host | smart-290c2e0a-706a-4f08-8a55-7ad1a26bf5b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3433629158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_init_fail.3433629158 |
Directory | /workspace/154.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/154.otp_ctrl_parallel_lc_esc.2622819981 |
Short name | T1178 |
Test name | |
Test status | |
Simulation time | 398387013 ps |
CPU time | 10.22 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:58 PM PDT 24 |
Peak memory | 247944 kb |
Host | smart-4c2707e7-128c-4d7d-b111-93efcd6d36ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2622819981 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_parallel_lc_esc.2622819981 |
Directory | /workspace/154.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/155.otp_ctrl_init_fail.639950803 |
Short name | T181 |
Test name | |
Test status | |
Simulation time | 328564013 ps |
CPU time | 3.58 seconds |
Started | May 16 01:38:44 PM PDT 24 |
Finished | May 16 01:38:52 PM PDT 24 |
Peak memory | 241288 kb |
Host | smart-623235d8-6d41-422b-966b-2178b68356ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=639950803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_init_fail.639950803 |
Directory | /workspace/155.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/155.otp_ctrl_parallel_lc_esc.738995650 |
Short name | T826 |
Test name | |
Test status | |
Simulation time | 453318415 ps |
CPU time | 12.79 seconds |
Started | May 16 01:38:45 PM PDT 24 |
Finished | May 16 01:39:02 PM PDT 24 |
Peak memory | 241272 kb |
Host | smart-2c784702-b204-4b1b-9216-7a210cb3b204 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=738995650 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_parallel_lc_esc.738995650 |
Directory | /workspace/155.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/156.otp_ctrl_init_fail.637617735 |
Short name | T573 |
Test name | |
Test status | |
Simulation time | 176999427 ps |
CPU time | 4.1 seconds |
Started | May 16 01:38:39 PM PDT 24 |
Finished | May 16 01:38:45 PM PDT 24 |
Peak memory | 241552 kb |
Host | smart-d1c96ab9-3b10-4db9-af4e-c2f8929b3967 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=637617735 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_init_fail.637617735 |
Directory | /workspace/156.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/156.otp_ctrl_parallel_lc_esc.522013057 |
Short name | T840 |
Test name | |
Test status | |
Simulation time | 459974334 ps |
CPU time | 5.66 seconds |
Started | May 16 01:38:40 PM PDT 24 |
Finished | May 16 01:38:51 PM PDT 24 |
Peak memory | 241620 kb |
Host | smart-9f50d400-f52a-4337-9724-590500f1e422 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=522013057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_parallel_lc_esc.522013057 |
Directory | /workspace/156.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/157.otp_ctrl_init_fail.1681267945 |
Short name | T643 |
Test name | |
Test status | |
Simulation time | 1626681558 ps |
CPU time | 4.11 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:49 PM PDT 24 |
Peak memory | 241312 kb |
Host | smart-b6800790-0108-404b-9cce-8cb3d62d5ad5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1681267945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_init_fail.1681267945 |
Directory | /workspace/157.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/157.otp_ctrl_parallel_lc_esc.1412216068 |
Short name | T875 |
Test name | |
Test status | |
Simulation time | 4691684796 ps |
CPU time | 18.34 seconds |
Started | May 16 01:38:40 PM PDT 24 |
Finished | May 16 01:39:02 PM PDT 24 |
Peak memory | 241352 kb |
Host | smart-028d7aca-e0a9-48dc-a667-0bde8bc1db62 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1412216068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_parallel_lc_esc.1412216068 |
Directory | /workspace/157.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/158.otp_ctrl_init_fail.228259714 |
Short name | T638 |
Test name | |
Test status | |
Simulation time | 332037239 ps |
CPU time | 5.15 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:50 PM PDT 24 |
Peak memory | 241336 kb |
Host | smart-a39a8acb-c320-4f6a-9fb0-3435c018e8d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=228259714 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_init_fail.228259714 |
Directory | /workspace/158.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/158.otp_ctrl_parallel_lc_esc.622511394 |
Short name | T216 |
Test name | |
Test status | |
Simulation time | 721324576 ps |
CPU time | 9.23 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:57 PM PDT 24 |
Peak memory | 241156 kb |
Host | smart-7034dbb4-a424-4c74-aea0-ffcd8dc93632 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=622511394 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_parallel_lc_esc.622511394 |
Directory | /workspace/158.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/159.otp_ctrl_init_fail.1508994011 |
Short name | T566 |
Test name | |
Test status | |
Simulation time | 196162600 ps |
CPU time | 4.23 seconds |
Started | May 16 01:38:38 PM PDT 24 |
Finished | May 16 01:38:43 PM PDT 24 |
Peak memory | 241488 kb |
Host | smart-01a3908c-f65e-4787-8071-6fecd33548da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1508994011 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_init_fail.1508994011 |
Directory | /workspace/159.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_alert_test.2138976336 |
Short name | T986 |
Test name | |
Test status | |
Simulation time | 181354465 ps |
CPU time | 1.95 seconds |
Started | May 16 01:36:09 PM PDT 24 |
Finished | May 16 01:36:13 PM PDT 24 |
Peak memory | 239760 kb |
Host | smart-795bca36-ca97-4819-8e29-3b758562253e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2138976336 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_alert_test.2138976336 |
Directory | /workspace/16.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_check_fail.1422969933 |
Short name | T919 |
Test name | |
Test status | |
Simulation time | 591761603 ps |
CPU time | 8.01 seconds |
Started | May 16 01:36:09 PM PDT 24 |
Finished | May 16 01:36:19 PM PDT 24 |
Peak memory | 241120 kb |
Host | smart-cfebfa43-a23a-47a9-9d5a-0bc70934f5e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1422969933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_check_fail.1422969933 |
Directory | /workspace/16.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_dai_errs.2492384975 |
Short name | T1101 |
Test name | |
Test status | |
Simulation time | 271594014 ps |
CPU time | 15.35 seconds |
Started | May 16 01:35:49 PM PDT 24 |
Finished | May 16 01:36:08 PM PDT 24 |
Peak memory | 241068 kb |
Host | smart-2287e51b-6d77-4ed1-b9d8-8a881aede1ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2492384975 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_errs.2492384975 |
Directory | /workspace/16.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_dai_lock.3195362449 |
Short name | T631 |
Test name | |
Test status | |
Simulation time | 928324223 ps |
CPU time | 6.17 seconds |
Started | May 16 01:35:47 PM PDT 24 |
Finished | May 16 01:35:57 PM PDT 24 |
Peak memory | 241104 kb |
Host | smart-9f4e55f5-ffc4-4dc4-8c56-f2b81e677b6c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3195362449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_lock.3195362449 |
Directory | /workspace/16.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_init_fail.3227000095 |
Short name | T857 |
Test name | |
Test status | |
Simulation time | 283278617 ps |
CPU time | 4.29 seconds |
Started | May 16 01:35:50 PM PDT 24 |
Finished | May 16 01:35:57 PM PDT 24 |
Peak memory | 241100 kb |
Host | smart-29f7ef3b-3f91-4297-b7e4-0426d356788e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3227000095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_init_fail.3227000095 |
Directory | /workspace/16.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_macro_errs.107186858 |
Short name | T965 |
Test name | |
Test status | |
Simulation time | 1227645493 ps |
CPU time | 28.57 seconds |
Started | May 16 01:36:06 PM PDT 24 |
Finished | May 16 01:36:36 PM PDT 24 |
Peak memory | 247848 kb |
Host | smart-49798e6b-0127-4d7e-acc0-fb742375dc6d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=107186858 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_macro_errs.107186858 |
Directory | /workspace/16.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_key_req.4125395385 |
Short name | T439 |
Test name | |
Test status | |
Simulation time | 3138574728 ps |
CPU time | 27.85 seconds |
Started | May 16 01:36:04 PM PDT 24 |
Finished | May 16 01:36:34 PM PDT 24 |
Peak memory | 241856 kb |
Host | smart-e7166904-672c-4d4a-ae2d-d03d271570f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4125395385 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_key_req.4125395385 |
Directory | /workspace/16.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_lc_esc.4144856157 |
Short name | T103 |
Test name | |
Test status | |
Simulation time | 431359663 ps |
CPU time | 13.18 seconds |
Started | May 16 01:35:49 PM PDT 24 |
Finished | May 16 01:36:05 PM PDT 24 |
Peak memory | 241300 kb |
Host | smart-3fa529e2-c6b8-4884-bfb1-0c7d60d669ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4144856157 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_esc.4144856157 |
Directory | /workspace/16.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_lc_req.801877211 |
Short name | T649 |
Test name | |
Test status | |
Simulation time | 822929480 ps |
CPU time | 12.15 seconds |
Started | May 16 01:35:55 PM PDT 24 |
Finished | May 16 01:36:10 PM PDT 24 |
Peak memory | 247832 kb |
Host | smart-e592ec93-7a31-4b05-9b99-9d41daba418c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=801877211 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_req.801877211 |
Directory | /workspace/16.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_regwen.1026687360 |
Short name | T1188 |
Test name | |
Test status | |
Simulation time | 375392266 ps |
CPU time | 3.86 seconds |
Started | May 16 01:36:04 PM PDT 24 |
Finished | May 16 01:36:09 PM PDT 24 |
Peak memory | 241204 kb |
Host | smart-541ace01-a58b-46db-919b-2bf0cce9a0fb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1026687360 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_regwen.1026687360 |
Directory | /workspace/16.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_smoke.3435734749 |
Short name | T1107 |
Test name | |
Test status | |
Simulation time | 294236958 ps |
CPU time | 6.76 seconds |
Started | May 16 01:35:50 PM PDT 24 |
Finished | May 16 01:36:00 PM PDT 24 |
Peak memory | 241112 kb |
Host | smart-3b619f76-c7a3-4a91-b2c5-d6802ebedb90 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3435734749 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_smoke.3435734749 |
Directory | /workspace/16.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_stress_all.2301507410 |
Short name | T1111 |
Test name | |
Test status | |
Simulation time | 6434369092 ps |
CPU time | 107.32 seconds |
Started | May 16 01:36:03 PM PDT 24 |
Finished | May 16 01:37:51 PM PDT 24 |
Peak memory | 249776 kb |
Host | smart-9938cc22-031d-49fa-9f3e-735d38125a81 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2301507410 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all .2301507410 |
Directory | /workspace/16.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_stress_all_with_rand_reset.1714941227 |
Short name | T329 |
Test name | |
Test status | |
Simulation time | 230543142599 ps |
CPU time | 1222.19 seconds |
Started | May 16 01:36:07 PM PDT 24 |
Finished | May 16 01:56:31 PM PDT 24 |
Peak memory | 259492 kb |
Host | smart-9c3ef29c-35e7-4e2a-84a4-456e12dd91b2 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1714941227 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all_with_rand_reset.1714941227 |
Directory | /workspace/16.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_test_access.3366509318 |
Short name | T241 |
Test name | |
Test status | |
Simulation time | 22006923070 ps |
CPU time | 53.59 seconds |
Started | May 16 01:36:08 PM PDT 24 |
Finished | May 16 01:37:03 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-e3e5b440-11bd-48e4-84f1-2e402e3fbb7a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3366509318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_test_access.3366509318 |
Directory | /workspace/16.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/160.otp_ctrl_init_fail.303440022 |
Short name | T656 |
Test name | |
Test status | |
Simulation time | 144425822 ps |
CPU time | 3.58 seconds |
Started | May 16 01:38:45 PM PDT 24 |
Finished | May 16 01:38:53 PM PDT 24 |
Peak memory | 241212 kb |
Host | smart-f795ca05-c934-48d3-aa96-d0201debf402 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=303440022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_init_fail.303440022 |
Directory | /workspace/160.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/160.otp_ctrl_parallel_lc_esc.3571814640 |
Short name | T865 |
Test name | |
Test status | |
Simulation time | 118644294 ps |
CPU time | 3 seconds |
Started | May 16 01:38:42 PM PDT 24 |
Finished | May 16 01:38:50 PM PDT 24 |
Peak memory | 241396 kb |
Host | smart-35cc701d-8cd5-4c57-82fc-556a7c625321 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3571814640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_parallel_lc_esc.3571814640 |
Directory | /workspace/160.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/161.otp_ctrl_init_fail.3629937607 |
Short name | T904 |
Test name | |
Test status | |
Simulation time | 127811698 ps |
CPU time | 3.36 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:49 PM PDT 24 |
Peak memory | 241352 kb |
Host | smart-48e62f5e-791a-4f02-96d9-bdff784a0f9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3629937607 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_init_fail.3629937607 |
Directory | /workspace/161.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/161.otp_ctrl_parallel_lc_esc.1867707450 |
Short name | T935 |
Test name | |
Test status | |
Simulation time | 848881962 ps |
CPU time | 8.15 seconds |
Started | May 16 01:38:42 PM PDT 24 |
Finished | May 16 01:38:55 PM PDT 24 |
Peak memory | 241588 kb |
Host | smart-37e5b549-4225-45b4-8bef-e9c161c66cf1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1867707450 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_parallel_lc_esc.1867707450 |
Directory | /workspace/161.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/162.otp_ctrl_init_fail.2893875677 |
Short name | T887 |
Test name | |
Test status | |
Simulation time | 203855911 ps |
CPU time | 4.23 seconds |
Started | May 16 01:38:39 PM PDT 24 |
Finished | May 16 01:38:44 PM PDT 24 |
Peak memory | 241248 kb |
Host | smart-f38ffdce-4ff1-4f83-96fe-456365e09496 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2893875677 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_init_fail.2893875677 |
Directory | /workspace/162.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/162.otp_ctrl_parallel_lc_esc.4109763031 |
Short name | T987 |
Test name | |
Test status | |
Simulation time | 413149880 ps |
CPU time | 4.48 seconds |
Started | May 16 01:38:40 PM PDT 24 |
Finished | May 16 01:38:47 PM PDT 24 |
Peak memory | 241480 kb |
Host | smart-9a9393a0-4c75-4ada-90b4-800da4abee17 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4109763031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_parallel_lc_esc.4109763031 |
Directory | /workspace/162.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/163.otp_ctrl_init_fail.324855282 |
Short name | T170 |
Test name | |
Test status | |
Simulation time | 679639925 ps |
CPU time | 4.75 seconds |
Started | May 16 01:38:42 PM PDT 24 |
Finished | May 16 01:38:52 PM PDT 24 |
Peak memory | 241424 kb |
Host | smart-9fa59947-ee55-4b91-82b4-a82e1685d857 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=324855282 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_init_fail.324855282 |
Directory | /workspace/163.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/163.otp_ctrl_parallel_lc_esc.1592693056 |
Short name | T349 |
Test name | |
Test status | |
Simulation time | 580672933 ps |
CPU time | 17.55 seconds |
Started | May 16 01:38:46 PM PDT 24 |
Finished | May 16 01:39:07 PM PDT 24 |
Peak memory | 241160 kb |
Host | smart-288cabcf-fe7f-4c77-a3c3-71ec1b829c5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1592693056 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_parallel_lc_esc.1592693056 |
Directory | /workspace/163.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/164.otp_ctrl_init_fail.3059173972 |
Short name | T481 |
Test name | |
Test status | |
Simulation time | 2189241600 ps |
CPU time | 4.38 seconds |
Started | May 16 01:38:39 PM PDT 24 |
Finished | May 16 01:38:45 PM PDT 24 |
Peak memory | 241492 kb |
Host | smart-9685736f-0b26-4853-8e51-25c0316b5ac8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3059173972 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_init_fail.3059173972 |
Directory | /workspace/164.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/164.otp_ctrl_parallel_lc_esc.3712269989 |
Short name | T1012 |
Test name | |
Test status | |
Simulation time | 2713266491 ps |
CPU time | 8.12 seconds |
Started | May 16 01:38:39 PM PDT 24 |
Finished | May 16 01:38:50 PM PDT 24 |
Peak memory | 241396 kb |
Host | smart-7dfc7590-b8bf-4da3-85e1-4c31669de662 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3712269989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_parallel_lc_esc.3712269989 |
Directory | /workspace/164.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/165.otp_ctrl_init_fail.2385267604 |
Short name | T168 |
Test name | |
Test status | |
Simulation time | 409022400 ps |
CPU time | 4.4 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:51 PM PDT 24 |
Peak memory | 241500 kb |
Host | smart-53ab2074-1e35-4b00-bdee-6d7b8480581a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2385267604 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_init_fail.2385267604 |
Directory | /workspace/165.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/165.otp_ctrl_parallel_lc_esc.593653278 |
Short name | T504 |
Test name | |
Test status | |
Simulation time | 1645359086 ps |
CPU time | 5.54 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:54 PM PDT 24 |
Peak memory | 241560 kb |
Host | smart-b0ea370d-33fe-4de6-a2d3-b9d5254eabd3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=593653278 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_parallel_lc_esc.593653278 |
Directory | /workspace/165.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/166.otp_ctrl_init_fail.1481487427 |
Short name | T1153 |
Test name | |
Test status | |
Simulation time | 211369994 ps |
CPU time | 4.13 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:50 PM PDT 24 |
Peak memory | 241200 kb |
Host | smart-8393e709-2a8c-4444-ae62-4336bcdc28e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1481487427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_init_fail.1481487427 |
Directory | /workspace/166.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/166.otp_ctrl_parallel_lc_esc.749433617 |
Short name | T600 |
Test name | |
Test status | |
Simulation time | 615070237 ps |
CPU time | 10.13 seconds |
Started | May 16 01:38:40 PM PDT 24 |
Finished | May 16 01:38:53 PM PDT 24 |
Peak memory | 241412 kb |
Host | smart-a17de02f-e6fe-4fdc-be33-6d93728e76b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=749433617 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_parallel_lc_esc.749433617 |
Directory | /workspace/166.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/167.otp_ctrl_init_fail.57799606 |
Short name | T922 |
Test name | |
Test status | |
Simulation time | 2118735006 ps |
CPU time | 5.21 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:53 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-9ee56f26-6138-4f06-91a2-b764f05ec9d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=57799606 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_init_fail.57799606 |
Directory | /workspace/167.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/167.otp_ctrl_parallel_lc_esc.2339890769 |
Short name | T931 |
Test name | |
Test status | |
Simulation time | 1497110687 ps |
CPU time | 5.51 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:54 PM PDT 24 |
Peak memory | 241260 kb |
Host | smart-ba6197ca-3e51-4acb-ab81-7190040e8b77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2339890769 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_parallel_lc_esc.2339890769 |
Directory | /workspace/167.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/168.otp_ctrl_init_fail.240429794 |
Short name | T652 |
Test name | |
Test status | |
Simulation time | 2196698560 ps |
CPU time | 5.03 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:53 PM PDT 24 |
Peak memory | 241660 kb |
Host | smart-05bc004c-e098-4cb0-9e30-702db1eac686 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=240429794 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_init_fail.240429794 |
Directory | /workspace/168.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/168.otp_ctrl_parallel_lc_esc.2287037886 |
Short name | T763 |
Test name | |
Test status | |
Simulation time | 231113943 ps |
CPU time | 5.38 seconds |
Started | May 16 01:38:40 PM PDT 24 |
Finished | May 16 01:38:48 PM PDT 24 |
Peak memory | 241352 kb |
Host | smart-91d9c0ac-0e34-48cb-a3de-75bc0c6983ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2287037886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_parallel_lc_esc.2287037886 |
Directory | /workspace/168.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/169.otp_ctrl_init_fail.2940195805 |
Short name | T534 |
Test name | |
Test status | |
Simulation time | 173229719 ps |
CPU time | 4.37 seconds |
Started | May 16 01:38:42 PM PDT 24 |
Finished | May 16 01:38:52 PM PDT 24 |
Peak memory | 241244 kb |
Host | smart-118185ed-85b4-44b3-bd2a-cc71b015c432 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2940195805 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_init_fail.2940195805 |
Directory | /workspace/169.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/169.otp_ctrl_parallel_lc_esc.3693966395 |
Short name | T443 |
Test name | |
Test status | |
Simulation time | 180731651 ps |
CPU time | 4.86 seconds |
Started | May 16 01:38:46 PM PDT 24 |
Finished | May 16 01:38:54 PM PDT 24 |
Peak memory | 241148 kb |
Host | smart-c3d0cc0f-ba09-41da-89bf-7ec51bd68720 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3693966395 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_parallel_lc_esc.3693966395 |
Directory | /workspace/169.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_alert_test.533405579 |
Short name | T695 |
Test name | |
Test status | |
Simulation time | 662969245 ps |
CPU time | 1.81 seconds |
Started | May 16 01:36:01 PM PDT 24 |
Finished | May 16 01:36:04 PM PDT 24 |
Peak memory | 240004 kb |
Host | smart-03ffe4f9-bdfa-4db9-92b6-c44a7f853b55 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=533405579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_alert_test.533405579 |
Directory | /workspace/17.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_check_fail.3805077852 |
Short name | T114 |
Test name | |
Test status | |
Simulation time | 1280873159 ps |
CPU time | 20.03 seconds |
Started | May 16 01:36:00 PM PDT 24 |
Finished | May 16 01:36:21 PM PDT 24 |
Peak memory | 247856 kb |
Host | smart-0f1bb9ed-f32a-486c-8c53-609ce478c2f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3805077852 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_check_fail.3805077852 |
Directory | /workspace/17.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_dai_errs.3745947632 |
Short name | T162 |
Test name | |
Test status | |
Simulation time | 443812700 ps |
CPU time | 14.44 seconds |
Started | May 16 01:36:02 PM PDT 24 |
Finished | May 16 01:36:17 PM PDT 24 |
Peak memory | 241560 kb |
Host | smart-0ecb2c3b-8ca0-4931-95fc-645f8002067c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3745947632 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_errs.3745947632 |
Directory | /workspace/17.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_dai_lock.2935063826 |
Short name | T385 |
Test name | |
Test status | |
Simulation time | 2619339274 ps |
CPU time | 18.33 seconds |
Started | May 16 01:36:07 PM PDT 24 |
Finished | May 16 01:36:27 PM PDT 24 |
Peak memory | 241292 kb |
Host | smart-7dffcb1e-7740-461a-ba1a-6717e32c7290 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2935063826 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_lock.2935063826 |
Directory | /workspace/17.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_init_fail.995834910 |
Short name | T1073 |
Test name | |
Test status | |
Simulation time | 1622454185 ps |
CPU time | 4.39 seconds |
Started | May 16 01:36:07 PM PDT 24 |
Finished | May 16 01:36:13 PM PDT 24 |
Peak memory | 241288 kb |
Host | smart-af9d5b11-c0ac-4dca-8764-74bc5f1dfb0f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=995834910 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_init_fail.995834910 |
Directory | /workspace/17.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_macro_errs.4206131364 |
Short name | T529 |
Test name | |
Test status | |
Simulation time | 1223337384 ps |
CPU time | 16.68 seconds |
Started | May 16 01:36:08 PM PDT 24 |
Finished | May 16 01:36:27 PM PDT 24 |
Peak memory | 243760 kb |
Host | smart-f23157ee-ade3-4894-94dc-253ebe25c497 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4206131364 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_macro_errs.4206131364 |
Directory | /workspace/17.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_key_req.656292726 |
Short name | T466 |
Test name | |
Test status | |
Simulation time | 749080002 ps |
CPU time | 7.63 seconds |
Started | May 16 01:36:03 PM PDT 24 |
Finished | May 16 01:36:12 PM PDT 24 |
Peak memory | 241472 kb |
Host | smart-43ed7f11-6ef7-465e-96d3-682380a37570 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=656292726 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_key_req.656292726 |
Directory | /workspace/17.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_lc_esc.2259575125 |
Short name | T295 |
Test name | |
Test status | |
Simulation time | 410708374 ps |
CPU time | 12.67 seconds |
Started | May 16 01:35:57 PM PDT 24 |
Finished | May 16 01:36:12 PM PDT 24 |
Peak memory | 241060 kb |
Host | smart-1e9ecbdf-0c70-4e8f-adfe-6b0719ccb7de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2259575125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_esc.2259575125 |
Directory | /workspace/17.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_lc_req.2285467648 |
Short name | T505 |
Test name | |
Test status | |
Simulation time | 560654891 ps |
CPU time | 5.4 seconds |
Started | May 16 01:36:05 PM PDT 24 |
Finished | May 16 01:36:12 PM PDT 24 |
Peak memory | 247808 kb |
Host | smart-8a149057-911b-4111-bd11-23cea8f7d3f3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2285467648 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_req.2285467648 |
Directory | /workspace/17.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_regwen.546027241 |
Short name | T376 |
Test name | |
Test status | |
Simulation time | 294317718 ps |
CPU time | 9.67 seconds |
Started | May 16 01:36:05 PM PDT 24 |
Finished | May 16 01:36:16 PM PDT 24 |
Peak memory | 241292 kb |
Host | smart-c22cd2bf-a4bf-4455-a4c5-b23b9af1f191 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=546027241 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_regwen.546027241 |
Directory | /workspace/17.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_smoke.521568382 |
Short name | T979 |
Test name | |
Test status | |
Simulation time | 130229186 ps |
CPU time | 5.96 seconds |
Started | May 16 01:36:09 PM PDT 24 |
Finished | May 16 01:36:16 PM PDT 24 |
Peak memory | 240980 kb |
Host | smart-c720d676-1c9c-4508-a326-13a3683c8152 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=521568382 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_smoke.521568382 |
Directory | /workspace/17.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_stress_all.2546024195 |
Short name | T191 |
Test name | |
Test status | |
Simulation time | 57279472599 ps |
CPU time | 274.18 seconds |
Started | May 16 01:36:05 PM PDT 24 |
Finished | May 16 01:40:41 PM PDT 24 |
Peak memory | 256112 kb |
Host | smart-19dca24b-13d5-407b-9cd6-e2d509db7eea |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2546024195 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all .2546024195 |
Directory | /workspace/17.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_stress_all_with_rand_reset.2035071135 |
Short name | T727 |
Test name | |
Test status | |
Simulation time | 225821941133 ps |
CPU time | 1484.27 seconds |
Started | May 16 01:36:09 PM PDT 24 |
Finished | May 16 02:00:55 PM PDT 24 |
Peak memory | 596968 kb |
Host | smart-12282b10-339c-4d92-aa69-0e2a94c6a41b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2035071135 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all_with_rand_reset.2035071135 |
Directory | /workspace/17.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_test_access.25452915 |
Short name | T1028 |
Test name | |
Test status | |
Simulation time | 2935618432 ps |
CPU time | 29.5 seconds |
Started | May 16 01:36:09 PM PDT 24 |
Finished | May 16 01:36:41 PM PDT 24 |
Peak memory | 241292 kb |
Host | smart-c628bff2-b51f-40f8-b275-b9c6a45401e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=25452915 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_test_access.25452915 |
Directory | /workspace/17.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/170.otp_ctrl_init_fail.2962576356 |
Short name | T518 |
Test name | |
Test status | |
Simulation time | 283606734 ps |
CPU time | 4.52 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:50 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-26c27742-e0b2-4e38-b33a-cc8b44e71fef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2962576356 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_init_fail.2962576356 |
Directory | /workspace/170.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/170.otp_ctrl_parallel_lc_esc.306803151 |
Short name | T853 |
Test name | |
Test status | |
Simulation time | 501839658 ps |
CPU time | 5.91 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:52 PM PDT 24 |
Peak memory | 241584 kb |
Host | smart-e451285e-eca9-4340-b59d-d375730141e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=306803151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_parallel_lc_esc.306803151 |
Directory | /workspace/170.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/171.otp_ctrl_init_fail.4153797790 |
Short name | T452 |
Test name | |
Test status | |
Simulation time | 282364746 ps |
CPU time | 4.24 seconds |
Started | May 16 01:38:42 PM PDT 24 |
Finished | May 16 01:38:51 PM PDT 24 |
Peak memory | 241264 kb |
Host | smart-a4d68241-3ca6-4c2d-a4e3-94fbcd88b6eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4153797790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_init_fail.4153797790 |
Directory | /workspace/171.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/171.otp_ctrl_parallel_lc_esc.1393211058 |
Short name | T409 |
Test name | |
Test status | |
Simulation time | 1347889389 ps |
CPU time | 15.07 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:39:01 PM PDT 24 |
Peak memory | 241216 kb |
Host | smart-cd094aee-c01e-4c82-b5bf-da87be82940e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1393211058 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_parallel_lc_esc.1393211058 |
Directory | /workspace/171.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/172.otp_ctrl_init_fail.2753059932 |
Short name | T78 |
Test name | |
Test status | |
Simulation time | 539760375 ps |
CPU time | 4.26 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:52 PM PDT 24 |
Peak memory | 241372 kb |
Host | smart-277a8ac7-b1f1-4a47-8490-bdcc186d305e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2753059932 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_init_fail.2753059932 |
Directory | /workspace/172.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/172.otp_ctrl_parallel_lc_esc.961675609 |
Short name | T970 |
Test name | |
Test status | |
Simulation time | 413756238 ps |
CPU time | 12.17 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:59 PM PDT 24 |
Peak memory | 241400 kb |
Host | smart-7791400b-0ffd-447a-a560-0264be1b6aef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=961675609 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_parallel_lc_esc.961675609 |
Directory | /workspace/172.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/173.otp_ctrl_init_fail.1760606374 |
Short name | T455 |
Test name | |
Test status | |
Simulation time | 2206348994 ps |
CPU time | 6.75 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:54 PM PDT 24 |
Peak memory | 241372 kb |
Host | smart-4900ac89-7619-4c22-bbb5-71f5953022f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1760606374 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_init_fail.1760606374 |
Directory | /workspace/173.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/173.otp_ctrl_parallel_lc_esc.1096235862 |
Short name | T749 |
Test name | |
Test status | |
Simulation time | 398807928 ps |
CPU time | 11.15 seconds |
Started | May 16 01:38:42 PM PDT 24 |
Finished | May 16 01:38:58 PM PDT 24 |
Peak memory | 241532 kb |
Host | smart-e806b6c2-538f-4d21-acc3-9b7eaec43f5f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1096235862 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_parallel_lc_esc.1096235862 |
Directory | /workspace/173.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/174.otp_ctrl_init_fail.2462062595 |
Short name | T847 |
Test name | |
Test status | |
Simulation time | 489503350 ps |
CPU time | 4.57 seconds |
Started | May 16 01:38:51 PM PDT 24 |
Finished | May 16 01:38:59 PM PDT 24 |
Peak memory | 241272 kb |
Host | smart-a6afc057-69d1-4b6f-968a-df8dac168ca9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2462062595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_init_fail.2462062595 |
Directory | /workspace/174.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/174.otp_ctrl_parallel_lc_esc.1486687091 |
Short name | T290 |
Test name | |
Test status | |
Simulation time | 3152082046 ps |
CPU time | 22.36 seconds |
Started | May 16 01:38:50 PM PDT 24 |
Finished | May 16 01:39:16 PM PDT 24 |
Peak memory | 241520 kb |
Host | smart-4de13c53-b7f3-43da-9724-49b75fa32d22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1486687091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_parallel_lc_esc.1486687091 |
Directory | /workspace/174.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/175.otp_ctrl_init_fail.1748701889 |
Short name | T179 |
Test name | |
Test status | |
Simulation time | 185524774 ps |
CPU time | 4.28 seconds |
Started | May 16 01:38:51 PM PDT 24 |
Finished | May 16 01:38:58 PM PDT 24 |
Peak memory | 241176 kb |
Host | smart-c2916a4a-f8ac-489f-bd17-2e2d0d2b466b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1748701889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_init_fail.1748701889 |
Directory | /workspace/175.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/175.otp_ctrl_parallel_lc_esc.1715023971 |
Short name | T13 |
Test name | |
Test status | |
Simulation time | 1339205767 ps |
CPU time | 20.2 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:39:06 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-19004477-b543-4ce8-9710-298cd2887055 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1715023971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_parallel_lc_esc.1715023971 |
Directory | /workspace/175.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/176.otp_ctrl_parallel_lc_esc.3274613485 |
Short name | T173 |
Test name | |
Test status | |
Simulation time | 659735129 ps |
CPU time | 14.77 seconds |
Started | May 16 01:38:51 PM PDT 24 |
Finished | May 16 01:39:09 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-62c1caaf-7732-49c6-83fe-3e6980532ce5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3274613485 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_parallel_lc_esc.3274613485 |
Directory | /workspace/176.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/177.otp_ctrl_init_fail.2796528408 |
Short name | T950 |
Test name | |
Test status | |
Simulation time | 667452514 ps |
CPU time | 4.74 seconds |
Started | May 16 01:38:42 PM PDT 24 |
Finished | May 16 01:38:52 PM PDT 24 |
Peak memory | 241580 kb |
Host | smart-dc5f4a9a-9a63-41ac-88d7-c984b1da5e77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2796528408 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_init_fail.2796528408 |
Directory | /workspace/177.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/177.otp_ctrl_parallel_lc_esc.2322087413 |
Short name | T756 |
Test name | |
Test status | |
Simulation time | 6838720624 ps |
CPU time | 20.47 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:39:08 PM PDT 24 |
Peak memory | 241452 kb |
Host | smart-2d3c7a02-5f07-4042-bafc-37b14c14ca7e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2322087413 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_parallel_lc_esc.2322087413 |
Directory | /workspace/177.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/178.otp_ctrl_init_fail.3335434593 |
Short name | T1150 |
Test name | |
Test status | |
Simulation time | 137858550 ps |
CPU time | 3.17 seconds |
Started | May 16 01:38:44 PM PDT 24 |
Finished | May 16 01:38:52 PM PDT 24 |
Peak memory | 241664 kb |
Host | smart-b0e30b3b-bdf8-4143-bd28-36587d37fead |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3335434593 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_init_fail.3335434593 |
Directory | /workspace/178.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/178.otp_ctrl_parallel_lc_esc.1351904627 |
Short name | T240 |
Test name | |
Test status | |
Simulation time | 183896819 ps |
CPU time | 4.81 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:53 PM PDT 24 |
Peak memory | 241512 kb |
Host | smart-b3a8933b-0e3b-4ad8-aab0-1c11d68107e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1351904627 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_parallel_lc_esc.1351904627 |
Directory | /workspace/178.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/179.otp_ctrl_parallel_lc_esc.3581810345 |
Short name | T879 |
Test name | |
Test status | |
Simulation time | 156565744 ps |
CPU time | 4.84 seconds |
Started | May 16 01:38:44 PM PDT 24 |
Finished | May 16 01:38:53 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-9096f4e8-1c34-4f84-a272-11d4c1f9e57f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3581810345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_parallel_lc_esc.3581810345 |
Directory | /workspace/179.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_alert_test.242935021 |
Short name | T1091 |
Test name | |
Test status | |
Simulation time | 57211198 ps |
CPU time | 1.79 seconds |
Started | May 16 01:36:09 PM PDT 24 |
Finished | May 16 01:36:12 PM PDT 24 |
Peak memory | 239704 kb |
Host | smart-257e3310-bf42-4f90-9bcc-efa13343116d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=242935021 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_alert_test.242935021 |
Directory | /workspace/18.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_check_fail.761516600 |
Short name | T24 |
Test name | |
Test status | |
Simulation time | 2131227884 ps |
CPU time | 13.99 seconds |
Started | May 16 01:36:08 PM PDT 24 |
Finished | May 16 01:36:23 PM PDT 24 |
Peak memory | 241268 kb |
Host | smart-dd084770-a265-4407-85bd-2393a354274b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=761516600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_check_fail.761516600 |
Directory | /workspace/18.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_dai_errs.1903487896 |
Short name | T1185 |
Test name | |
Test status | |
Simulation time | 12730652111 ps |
CPU time | 45.11 seconds |
Started | May 16 01:36:00 PM PDT 24 |
Finished | May 16 01:36:47 PM PDT 24 |
Peak memory | 243760 kb |
Host | smart-8bb883e2-ee34-4158-b1a2-a160d76b4a34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1903487896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_errs.1903487896 |
Directory | /workspace/18.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_dai_lock.3368686877 |
Short name | T731 |
Test name | |
Test status | |
Simulation time | 804757926 ps |
CPU time | 6.77 seconds |
Started | May 16 01:36:06 PM PDT 24 |
Finished | May 16 01:36:14 PM PDT 24 |
Peak memory | 241128 kb |
Host | smart-8f10134a-bc3c-4815-8404-91f0a67e2c69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3368686877 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_lock.3368686877 |
Directory | /workspace/18.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_init_fail.2287921541 |
Short name | T1066 |
Test name | |
Test status | |
Simulation time | 492384858 ps |
CPU time | 4.19 seconds |
Started | May 16 01:36:00 PM PDT 24 |
Finished | May 16 01:36:05 PM PDT 24 |
Peak memory | 241364 kb |
Host | smart-b70e1853-3484-4a51-a938-208ae1d3091f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2287921541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_init_fail.2287921541 |
Directory | /workspace/18.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_macro_errs.2719132609 |
Short name | T1144 |
Test name | |
Test status | |
Simulation time | 20898650673 ps |
CPU time | 41.47 seconds |
Started | May 16 01:36:08 PM PDT 24 |
Finished | May 16 01:36:51 PM PDT 24 |
Peak memory | 247372 kb |
Host | smart-b4f190fc-b4a3-4797-8876-6e75cd29b2d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2719132609 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_macro_errs.2719132609 |
Directory | /workspace/18.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_key_req.46287693 |
Short name | T390 |
Test name | |
Test status | |
Simulation time | 4455537148 ps |
CPU time | 29.32 seconds |
Started | May 16 01:36:08 PM PDT 24 |
Finished | May 16 01:36:39 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-1d5ee9e8-61a1-4679-9c49-5f236ccc5e50 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=46287693 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_key_req.46287693 |
Directory | /workspace/18.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_lc_esc.3012042113 |
Short name | T1146 |
Test name | |
Test status | |
Simulation time | 615171072 ps |
CPU time | 10.38 seconds |
Started | May 16 01:36:08 PM PDT 24 |
Finished | May 16 01:36:20 PM PDT 24 |
Peak memory | 241172 kb |
Host | smart-d447cbb8-bee5-4d66-bd6e-32ccca71d5a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3012042113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_esc.3012042113 |
Directory | /workspace/18.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_lc_req.2139885771 |
Short name | T1148 |
Test name | |
Test status | |
Simulation time | 3627887064 ps |
CPU time | 12.99 seconds |
Started | May 16 01:36:01 PM PDT 24 |
Finished | May 16 01:36:15 PM PDT 24 |
Peak memory | 241344 kb |
Host | smart-cea2f6af-a0a2-43a0-9fdd-115e7bfd366f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2139885771 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_req.2139885771 |
Directory | /workspace/18.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_regwen.486097961 |
Short name | T470 |
Test name | |
Test status | |
Simulation time | 241970225 ps |
CPU time | 5.4 seconds |
Started | May 16 01:36:09 PM PDT 24 |
Finished | May 16 01:36:16 PM PDT 24 |
Peak memory | 247676 kb |
Host | smart-2fcbb401-a03c-4ead-9785-7a79d2f1cdb3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=486097961 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_regwen.486097961 |
Directory | /workspace/18.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_smoke.870203529 |
Short name | T1140 |
Test name | |
Test status | |
Simulation time | 222118197 ps |
CPU time | 5.95 seconds |
Started | May 16 01:36:04 PM PDT 24 |
Finished | May 16 01:36:11 PM PDT 24 |
Peak memory | 241208 kb |
Host | smart-c19aec2e-caa9-424b-b01c-83768eecf638 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=870203529 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_smoke.870203529 |
Directory | /workspace/18.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_stress_all.3897011642 |
Short name | T734 |
Test name | |
Test status | |
Simulation time | 21585580843 ps |
CPU time | 26.03 seconds |
Started | May 16 01:36:10 PM PDT 24 |
Finished | May 16 01:36:38 PM PDT 24 |
Peak memory | 243944 kb |
Host | smart-2b62b479-ccb9-4975-a481-3826d8226913 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3897011642 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all .3897011642 |
Directory | /workspace/18.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_test_access.934930060 |
Short name | T570 |
Test name | |
Test status | |
Simulation time | 3379293794 ps |
CPU time | 33.39 seconds |
Started | May 16 01:36:04 PM PDT 24 |
Finished | May 16 01:36:39 PM PDT 24 |
Peak memory | 247876 kb |
Host | smart-34cc4497-e9dc-4888-b28b-ecd689a3f93a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=934930060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_test_access.934930060 |
Directory | /workspace/18.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/180.otp_ctrl_init_fail.4178454757 |
Short name | T681 |
Test name | |
Test status | |
Simulation time | 363540220 ps |
CPU time | 4.57 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:51 PM PDT 24 |
Peak memory | 241260 kb |
Host | smart-0ee69c90-42b6-4586-b917-d8d43054d2dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4178454757 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_init_fail.4178454757 |
Directory | /workspace/180.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/180.otp_ctrl_parallel_lc_esc.2603494563 |
Short name | T526 |
Test name | |
Test status | |
Simulation time | 1886295671 ps |
CPU time | 8.33 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:56 PM PDT 24 |
Peak memory | 241476 kb |
Host | smart-37795420-31d8-4cc6-97be-af76f96ddd49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2603494563 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_parallel_lc_esc.2603494563 |
Directory | /workspace/180.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/181.otp_ctrl_init_fail.2005286936 |
Short name | T1083 |
Test name | |
Test status | |
Simulation time | 1962841977 ps |
CPU time | 5.58 seconds |
Started | May 16 01:38:44 PM PDT 24 |
Finished | May 16 01:38:55 PM PDT 24 |
Peak memory | 241228 kb |
Host | smart-37b9ffb9-9dae-4f19-9869-a3edd5482ea6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2005286936 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_init_fail.2005286936 |
Directory | /workspace/181.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/181.otp_ctrl_parallel_lc_esc.2135729486 |
Short name | T442 |
Test name | |
Test status | |
Simulation time | 222756284 ps |
CPU time | 5.52 seconds |
Started | May 16 01:38:51 PM PDT 24 |
Finished | May 16 01:39:01 PM PDT 24 |
Peak memory | 241108 kb |
Host | smart-6781245e-27c5-4591-b784-479ce13bb524 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2135729486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_parallel_lc_esc.2135729486 |
Directory | /workspace/181.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/182.otp_ctrl_init_fail.1685785622 |
Short name | T235 |
Test name | |
Test status | |
Simulation time | 323556637 ps |
CPU time | 3.89 seconds |
Started | May 16 01:38:51 PM PDT 24 |
Finished | May 16 01:38:58 PM PDT 24 |
Peak memory | 241544 kb |
Host | smart-bba2e573-7373-494c-a3f7-88d8107e7cf1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1685785622 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_init_fail.1685785622 |
Directory | /workspace/182.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/182.otp_ctrl_parallel_lc_esc.4199303454 |
Short name | T1104 |
Test name | |
Test status | |
Simulation time | 434360115 ps |
CPU time | 12.13 seconds |
Started | May 16 01:38:44 PM PDT 24 |
Finished | May 16 01:39:00 PM PDT 24 |
Peak memory | 241148 kb |
Host | smart-bcd731b0-e945-4c83-b7e7-bf5966ecdf7b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4199303454 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_parallel_lc_esc.4199303454 |
Directory | /workspace/182.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/183.otp_ctrl_parallel_lc_esc.1133146454 |
Short name | T380 |
Test name | |
Test status | |
Simulation time | 417228395 ps |
CPU time | 6.63 seconds |
Started | May 16 01:38:55 PM PDT 24 |
Finished | May 16 01:39:06 PM PDT 24 |
Peak memory | 241216 kb |
Host | smart-25cc5ce5-edf1-4ae2-84df-784e557687c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1133146454 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_parallel_lc_esc.1133146454 |
Directory | /workspace/183.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/184.otp_ctrl_init_fail.472351802 |
Short name | T668 |
Test name | |
Test status | |
Simulation time | 2284654443 ps |
CPU time | 6.97 seconds |
Started | May 16 01:38:44 PM PDT 24 |
Finished | May 16 01:38:56 PM PDT 24 |
Peak memory | 241332 kb |
Host | smart-6f745ef9-d7f2-4561-9bbb-cfa5f4c1c358 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=472351802 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_init_fail.472351802 |
Directory | /workspace/184.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/184.otp_ctrl_parallel_lc_esc.1983471784 |
Short name | T880 |
Test name | |
Test status | |
Simulation time | 864044364 ps |
CPU time | 11.63 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:10 PM PDT 24 |
Peak memory | 241136 kb |
Host | smart-f0e93e5d-bfc7-430f-8452-4caed74d2baf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1983471784 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_parallel_lc_esc.1983471784 |
Directory | /workspace/184.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/185.otp_ctrl_init_fail.1352281035 |
Short name | T1016 |
Test name | |
Test status | |
Simulation time | 84810647 ps |
CPU time | 3.36 seconds |
Started | May 16 01:38:49 PM PDT 24 |
Finished | May 16 01:38:55 PM PDT 24 |
Peak memory | 241272 kb |
Host | smart-07cf0b7c-5003-4f53-89c7-fa40faa23133 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1352281035 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_init_fail.1352281035 |
Directory | /workspace/185.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/185.otp_ctrl_parallel_lc_esc.353757528 |
Short name | T460 |
Test name | |
Test status | |
Simulation time | 103706572 ps |
CPU time | 4.52 seconds |
Started | May 16 01:38:41 PM PDT 24 |
Finished | May 16 01:38:50 PM PDT 24 |
Peak memory | 241480 kb |
Host | smart-3600d22f-bcb3-48d3-9490-0e5999788cbf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=353757528 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_parallel_lc_esc.353757528 |
Directory | /workspace/185.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/186.otp_ctrl_init_fail.3885352542 |
Short name | T1181 |
Test name | |
Test status | |
Simulation time | 348658339 ps |
CPU time | 4.87 seconds |
Started | May 16 01:38:42 PM PDT 24 |
Finished | May 16 01:38:52 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-bedf301e-aef4-4053-98ad-e179157613ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3885352542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_init_fail.3885352542 |
Directory | /workspace/186.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/186.otp_ctrl_parallel_lc_esc.3116565406 |
Short name | T469 |
Test name | |
Test status | |
Simulation time | 2097068239 ps |
CPU time | 22.05 seconds |
Started | May 16 01:38:45 PM PDT 24 |
Finished | May 16 01:39:11 PM PDT 24 |
Peak memory | 241316 kb |
Host | smart-0ba53a0a-bb55-416d-ab06-c604acbcacdd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3116565406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_parallel_lc_esc.3116565406 |
Directory | /workspace/186.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/188.otp_ctrl_init_fail.1792629531 |
Short name | T930 |
Test name | |
Test status | |
Simulation time | 92408393 ps |
CPU time | 3.49 seconds |
Started | May 16 01:38:45 PM PDT 24 |
Finished | May 16 01:38:52 PM PDT 24 |
Peak memory | 241636 kb |
Host | smart-9b14a936-986b-4ff5-bfba-dcc9efb8b0ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1792629531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_init_fail.1792629531 |
Directory | /workspace/188.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/188.otp_ctrl_parallel_lc_esc.2686854241 |
Short name | T1004 |
Test name | |
Test status | |
Simulation time | 331942321 ps |
CPU time | 8.88 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:56 PM PDT 24 |
Peak memory | 241604 kb |
Host | smart-d61207b7-23f5-4033-b2ef-e064f205f819 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2686854241 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_parallel_lc_esc.2686854241 |
Directory | /workspace/188.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/189.otp_ctrl_init_fail.2482634776 |
Short name | T1061 |
Test name | |
Test status | |
Simulation time | 223558666 ps |
CPU time | 3.64 seconds |
Started | May 16 01:38:49 PM PDT 24 |
Finished | May 16 01:38:55 PM PDT 24 |
Peak memory | 241564 kb |
Host | smart-6efe7864-3f8c-4403-b6b9-bbef1a8df909 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2482634776 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_init_fail.2482634776 |
Directory | /workspace/189.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/189.otp_ctrl_parallel_lc_esc.2820804576 |
Short name | T193 |
Test name | |
Test status | |
Simulation time | 371572461 ps |
CPU time | 6.01 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:04 PM PDT 24 |
Peak memory | 241456 kb |
Host | smart-2b07bb70-35de-4200-b83c-dab04ae46010 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2820804576 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_parallel_lc_esc.2820804576 |
Directory | /workspace/189.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_alert_test.3921375662 |
Short name | T435 |
Test name | |
Test status | |
Simulation time | 135143158 ps |
CPU time | 1.95 seconds |
Started | May 16 01:36:05 PM PDT 24 |
Finished | May 16 01:36:09 PM PDT 24 |
Peak memory | 239660 kb |
Host | smart-c2e486a1-a31e-42dd-97cb-b69de6952928 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3921375662 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_alert_test.3921375662 |
Directory | /workspace/19.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_check_fail.586799744 |
Short name | T94 |
Test name | |
Test status | |
Simulation time | 547293644 ps |
CPU time | 5.45 seconds |
Started | May 16 01:36:02 PM PDT 24 |
Finished | May 16 01:36:08 PM PDT 24 |
Peak memory | 247012 kb |
Host | smart-b01b4328-7251-4559-8882-6b49435631e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=586799744 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_check_fail.586799744 |
Directory | /workspace/19.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_dai_errs.3635276557 |
Short name | T415 |
Test name | |
Test status | |
Simulation time | 702359689 ps |
CPU time | 18.5 seconds |
Started | May 16 01:36:08 PM PDT 24 |
Finished | May 16 01:36:29 PM PDT 24 |
Peak memory | 241464 kb |
Host | smart-f99442ad-5ce4-4885-bb6b-55a30c78c9e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3635276557 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_errs.3635276557 |
Directory | /workspace/19.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_dai_lock.3242888791 |
Short name | T873 |
Test name | |
Test status | |
Simulation time | 17526020260 ps |
CPU time | 50.51 seconds |
Started | May 16 01:36:05 PM PDT 24 |
Finished | May 16 01:36:57 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-9f261ef0-e46a-4c92-b638-6d2e225518c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3242888791 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_lock.3242888791 |
Directory | /workspace/19.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_key_req.2795653942 |
Short name | T854 |
Test name | |
Test status | |
Simulation time | 1547364041 ps |
CPU time | 20.62 seconds |
Started | May 16 01:36:05 PM PDT 24 |
Finished | May 16 01:36:27 PM PDT 24 |
Peak memory | 241368 kb |
Host | smart-0a64ce5f-3133-4268-b685-bed6c04ce2d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2795653942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_key_req.2795653942 |
Directory | /workspace/19.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_lc_esc.627057048 |
Short name | T615 |
Test name | |
Test status | |
Simulation time | 281850464 ps |
CPU time | 7.3 seconds |
Started | May 16 01:36:03 PM PDT 24 |
Finished | May 16 01:36:12 PM PDT 24 |
Peak memory | 241196 kb |
Host | smart-6dc386cb-de38-45bf-9129-b508d03316a0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=627057048 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_esc.627057048 |
Directory | /workspace/19.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_lc_req.978160480 |
Short name | T294 |
Test name | |
Test status | |
Simulation time | 1080711638 ps |
CPU time | 14.5 seconds |
Started | May 16 01:36:03 PM PDT 24 |
Finished | May 16 01:36:19 PM PDT 24 |
Peak memory | 247844 kb |
Host | smart-3388a8cb-ca80-4114-bacd-1417bd0ab120 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=978160480 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_req.978160480 |
Directory | /workspace/19.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_regwen.3329461115 |
Short name | T817 |
Test name | |
Test status | |
Simulation time | 4300902127 ps |
CPU time | 12.88 seconds |
Started | May 16 01:36:03 PM PDT 24 |
Finished | May 16 01:36:18 PM PDT 24 |
Peak memory | 248020 kb |
Host | smart-ace6f4dc-cac0-4be1-a219-7a68ee353267 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3329461115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_regwen.3329461115 |
Directory | /workspace/19.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_smoke.280577098 |
Short name | T438 |
Test name | |
Test status | |
Simulation time | 2799113768 ps |
CPU time | 9.28 seconds |
Started | May 16 01:36:09 PM PDT 24 |
Finished | May 16 01:36:20 PM PDT 24 |
Peak memory | 241592 kb |
Host | smart-41a2dd54-90eb-432f-9a02-49fb344208fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=280577098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_smoke.280577098 |
Directory | /workspace/19.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_stress_all.272287741 |
Short name | T956 |
Test name | |
Test status | |
Simulation time | 33295368239 ps |
CPU time | 324.65 seconds |
Started | May 16 01:36:01 PM PDT 24 |
Finished | May 16 01:41:27 PM PDT 24 |
Peak memory | 296252 kb |
Host | smart-341429cc-ded6-4d1b-a09e-9583b64b34a5 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=272287741 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all. 272287741 |
Directory | /workspace/19.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_stress_all_with_rand_reset.1722067610 |
Short name | T355 |
Test name | |
Test status | |
Simulation time | 62066736728 ps |
CPU time | 1396.43 seconds |
Started | May 16 01:36:08 PM PDT 24 |
Finished | May 16 01:59:26 PM PDT 24 |
Peak memory | 260184 kb |
Host | smart-4b7bdb9d-c9ea-423b-b8cb-592da2f834f4 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1722067610 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all_with_rand_reset.1722067610 |
Directory | /workspace/19.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_test_access.3094917574 |
Short name | T698 |
Test name | |
Test status | |
Simulation time | 14000815862 ps |
CPU time | 35.67 seconds |
Started | May 16 01:36:05 PM PDT 24 |
Finished | May 16 01:36:42 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-28b3ef8f-44fd-4529-9040-fc819e447103 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3094917574 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_test_access.3094917574 |
Directory | /workspace/19.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/190.otp_ctrl_init_fail.3236952047 |
Short name | T195 |
Test name | |
Test status | |
Simulation time | 199683147 ps |
CPU time | 3.87 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:02 PM PDT 24 |
Peak memory | 241212 kb |
Host | smart-3c4f1a17-4662-4097-9b4a-f2121e3cb820 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3236952047 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_init_fail.3236952047 |
Directory | /workspace/190.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/190.otp_ctrl_parallel_lc_esc.1932807540 |
Short name | T642 |
Test name | |
Test status | |
Simulation time | 261656573 ps |
CPU time | 3.8 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:02 PM PDT 24 |
Peak memory | 247732 kb |
Host | smart-fc9f9fc4-d875-46e2-afbf-26e53f907a49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1932807540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_parallel_lc_esc.1932807540 |
Directory | /workspace/190.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/191.otp_ctrl_init_fail.3047025827 |
Short name | T49 |
Test name | |
Test status | |
Simulation time | 2578454438 ps |
CPU time | 4.84 seconds |
Started | May 16 01:38:48 PM PDT 24 |
Finished | May 16 01:38:55 PM PDT 24 |
Peak memory | 241624 kb |
Host | smart-873b3b6c-b3eb-4007-81fb-b3e08e3166eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3047025827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_init_fail.3047025827 |
Directory | /workspace/191.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/191.otp_ctrl_parallel_lc_esc.1728159302 |
Short name | T778 |
Test name | |
Test status | |
Simulation time | 147642076 ps |
CPU time | 4.46 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:53 PM PDT 24 |
Peak memory | 241100 kb |
Host | smart-d870ce77-7457-447b-88f9-6639d2b776d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1728159302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_parallel_lc_esc.1728159302 |
Directory | /workspace/191.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/192.otp_ctrl_init_fail.1250522951 |
Short name | T932 |
Test name | |
Test status | |
Simulation time | 155358618 ps |
CPU time | 3.4 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:02 PM PDT 24 |
Peak memory | 241280 kb |
Host | smart-da543196-3f80-404f-843c-ce8f656dda61 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1250522951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_init_fail.1250522951 |
Directory | /workspace/192.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/192.otp_ctrl_parallel_lc_esc.1431203781 |
Short name | T1156 |
Test name | |
Test status | |
Simulation time | 276473059 ps |
CPU time | 5.71 seconds |
Started | May 16 01:38:55 PM PDT 24 |
Finished | May 16 01:39:05 PM PDT 24 |
Peak memory | 241128 kb |
Host | smart-ed2f8e2c-9f76-414f-b942-98d5be431c89 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1431203781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_parallel_lc_esc.1431203781 |
Directory | /workspace/192.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/193.otp_ctrl_init_fail.2954501639 |
Short name | T843 |
Test name | |
Test status | |
Simulation time | 142737068 ps |
CPU time | 4.31 seconds |
Started | May 16 01:38:42 PM PDT 24 |
Finished | May 16 01:38:51 PM PDT 24 |
Peak memory | 241384 kb |
Host | smart-408c95a6-d669-44bd-89be-b2666e514d90 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2954501639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_init_fail.2954501639 |
Directory | /workspace/193.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/193.otp_ctrl_parallel_lc_esc.585964067 |
Short name | T794 |
Test name | |
Test status | |
Simulation time | 136993452 ps |
CPU time | 4.57 seconds |
Started | May 16 01:38:55 PM PDT 24 |
Finished | May 16 01:39:04 PM PDT 24 |
Peak memory | 241132 kb |
Host | smart-31c22f91-7b34-4654-a6d0-3fddd07c2af3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=585964067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_parallel_lc_esc.585964067 |
Directory | /workspace/193.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/194.otp_ctrl_init_fail.2610205032 |
Short name | T877 |
Test name | |
Test status | |
Simulation time | 160069032 ps |
CPU time | 4.52 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:03 PM PDT 24 |
Peak memory | 241504 kb |
Host | smart-08a51220-51c8-4b9b-ba17-bad288bdd420 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2610205032 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_init_fail.2610205032 |
Directory | /workspace/194.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/194.otp_ctrl_parallel_lc_esc.1808838449 |
Short name | T90 |
Test name | |
Test status | |
Simulation time | 312616837 ps |
CPU time | 7.37 seconds |
Started | May 16 01:38:40 PM PDT 24 |
Finished | May 16 01:38:51 PM PDT 24 |
Peak memory | 241500 kb |
Host | smart-349a66b4-1b0d-49c3-8a93-def31dc374ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1808838449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_parallel_lc_esc.1808838449 |
Directory | /workspace/194.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/195.otp_ctrl_init_fail.1196774074 |
Short name | T1115 |
Test name | |
Test status | |
Simulation time | 267709345 ps |
CPU time | 2.88 seconds |
Started | May 16 01:38:47 PM PDT 24 |
Finished | May 16 01:38:53 PM PDT 24 |
Peak memory | 241292 kb |
Host | smart-b04b267d-e87e-417a-8e6b-4b3e2c5cc26c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1196774074 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_init_fail.1196774074 |
Directory | /workspace/195.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/195.otp_ctrl_parallel_lc_esc.948857994 |
Short name | T630 |
Test name | |
Test status | |
Simulation time | 1341896729 ps |
CPU time | 4.06 seconds |
Started | May 16 01:38:46 PM PDT 24 |
Finished | May 16 01:38:54 PM PDT 24 |
Peak memory | 241532 kb |
Host | smart-0535bc31-3ccb-4c7b-9bfa-7761cd9c44cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=948857994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_parallel_lc_esc.948857994 |
Directory | /workspace/195.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/196.otp_ctrl_init_fail.1397611188 |
Short name | T224 |
Test name | |
Test status | |
Simulation time | 261490831 ps |
CPU time | 4.02 seconds |
Started | May 16 01:38:47 PM PDT 24 |
Finished | May 16 01:38:54 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-c401a6a2-6987-4b42-96ef-d4e2f4a5a134 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1397611188 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_init_fail.1397611188 |
Directory | /workspace/196.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/196.otp_ctrl_parallel_lc_esc.4026377138 |
Short name | T406 |
Test name | |
Test status | |
Simulation time | 675908046 ps |
CPU time | 12.53 seconds |
Started | May 16 01:38:47 PM PDT 24 |
Finished | May 16 01:39:03 PM PDT 24 |
Peak memory | 241600 kb |
Host | smart-36641a21-c7cf-4e6d-8978-058d269406dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4026377138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_parallel_lc_esc.4026377138 |
Directory | /workspace/196.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/197.otp_ctrl_init_fail.4140521866 |
Short name | T312 |
Test name | |
Test status | |
Simulation time | 611443381 ps |
CPU time | 4.97 seconds |
Started | May 16 01:38:43 PM PDT 24 |
Finished | May 16 01:38:53 PM PDT 24 |
Peak memory | 241216 kb |
Host | smart-dd98e443-f809-4b35-9f65-ba26352bdba8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4140521866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_init_fail.4140521866 |
Directory | /workspace/197.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/197.otp_ctrl_parallel_lc_esc.3262808364 |
Short name | T291 |
Test name | |
Test status | |
Simulation time | 125168220 ps |
CPU time | 5.98 seconds |
Started | May 16 01:38:51 PM PDT 24 |
Finished | May 16 01:39:00 PM PDT 24 |
Peak memory | 241196 kb |
Host | smart-fc50a0fc-a614-4523-94f9-dfc405d661a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3262808364 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_parallel_lc_esc.3262808364 |
Directory | /workspace/197.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/198.otp_ctrl_init_fail.271674219 |
Short name | T227 |
Test name | |
Test status | |
Simulation time | 394424086 ps |
CPU time | 3.96 seconds |
Started | May 16 01:38:52 PM PDT 24 |
Finished | May 16 01:38:59 PM PDT 24 |
Peak memory | 241272 kb |
Host | smart-d99a7427-86df-4e33-8f16-fadb9f4b7bad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=271674219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_init_fail.271674219 |
Directory | /workspace/198.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/198.otp_ctrl_parallel_lc_esc.2113689628 |
Short name | T157 |
Test name | |
Test status | |
Simulation time | 213459870 ps |
CPU time | 10.9 seconds |
Started | May 16 01:38:51 PM PDT 24 |
Finished | May 16 01:39:05 PM PDT 24 |
Peak memory | 241052 kb |
Host | smart-424bcb30-ce4a-48ff-a27b-a69c6ed8a94f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2113689628 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_parallel_lc_esc.2113689628 |
Directory | /workspace/198.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/199.otp_ctrl_init_fail.222268029 |
Short name | T1172 |
Test name | |
Test status | |
Simulation time | 414526349 ps |
CPU time | 3.09 seconds |
Started | May 16 01:38:53 PM PDT 24 |
Finished | May 16 01:39:00 PM PDT 24 |
Peak memory | 241600 kb |
Host | smart-0d021203-2fee-4e3a-aafd-0da13a5f04d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=222268029 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_init_fail.222268029 |
Directory | /workspace/199.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/199.otp_ctrl_parallel_lc_esc.1915544774 |
Short name | T464 |
Test name | |
Test status | |
Simulation time | 6113567517 ps |
CPU time | 14.12 seconds |
Started | May 16 01:38:52 PM PDT 24 |
Finished | May 16 01:39:10 PM PDT 24 |
Peak memory | 241396 kb |
Host | smart-e2ec6a99-4d75-4078-93b1-03fff9b5ed4c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1915544774 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_parallel_lc_esc.1915544774 |
Directory | /workspace/199.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_alert_test.1532773764 |
Short name | T1092 |
Test name | |
Test status | |
Simulation time | 291756458 ps |
CPU time | 2.11 seconds |
Started | May 16 01:29:18 PM PDT 24 |
Finished | May 16 01:29:32 PM PDT 24 |
Peak memory | 240112 kb |
Host | smart-72d4f3cd-c892-4bd3-87eb-f52b1d1fbad2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1532773764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_alert_test.1532773764 |
Directory | /workspace/2.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_background_chks.2946857933 |
Short name | T866 |
Test name | |
Test status | |
Simulation time | 1519197042 ps |
CPU time | 33.89 seconds |
Started | May 16 01:29:22 PM PDT 24 |
Finished | May 16 01:30:08 PM PDT 24 |
Peak memory | 241568 kb |
Host | smart-b1fa44ef-8ddf-41f8-a7e7-c6ec82712a4a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2946857933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_background_chks.2946857933 |
Directory | /workspace/2.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_check_fail.823473462 |
Short name | T517 |
Test name | |
Test status | |
Simulation time | 444593214 ps |
CPU time | 11.57 seconds |
Started | May 16 01:29:24 PM PDT 24 |
Finished | May 16 01:29:47 PM PDT 24 |
Peak memory | 241400 kb |
Host | smart-c8e161e7-6719-4caf-99e1-f310c9e11ab5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=823473462 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_check_fail.823473462 |
Directory | /workspace/2.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_dai_errs.3336160046 |
Short name | T719 |
Test name | |
Test status | |
Simulation time | 326248727 ps |
CPU time | 19 seconds |
Started | May 16 01:29:24 PM PDT 24 |
Finished | May 16 01:29:55 PM PDT 24 |
Peak memory | 241232 kb |
Host | smart-81bb9041-449e-434c-8849-d1a45238a404 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3336160046 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_errs.3336160046 |
Directory | /workspace/2.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_dai_lock.1375887921 |
Short name | T888 |
Test name | |
Test status | |
Simulation time | 5690388588 ps |
CPU time | 25.9 seconds |
Started | May 16 01:29:24 PM PDT 24 |
Finished | May 16 01:30:02 PM PDT 24 |
Peak memory | 241572 kb |
Host | smart-42b0ee04-1b87-42e4-8c5b-d302b293d001 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1375887921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_lock.1375887921 |
Directory | /workspace/2.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_init_fail.3127918310 |
Short name | T984 |
Test name | |
Test status | |
Simulation time | 418937046 ps |
CPU time | 4.12 seconds |
Started | May 16 01:29:23 PM PDT 24 |
Finished | May 16 01:29:39 PM PDT 24 |
Peak memory | 241156 kb |
Host | smart-f9483234-4ff6-4562-8f76-d582e62fe56b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3127918310 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_init_fail.3127918310 |
Directory | /workspace/2.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_macro_errs.55404902 |
Short name | T556 |
Test name | |
Test status | |
Simulation time | 12588413515 ps |
CPU time | 32.3 seconds |
Started | May 16 01:29:24 PM PDT 24 |
Finished | May 16 01:30:08 PM PDT 24 |
Peak memory | 246280 kb |
Host | smart-21114374-8284-4097-8e5a-d031e54146c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=55404902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_macro_errs.55404902 |
Directory | /workspace/2.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_key_req.2640033654 |
Short name | T849 |
Test name | |
Test status | |
Simulation time | 1013419954 ps |
CPU time | 16.03 seconds |
Started | May 16 01:29:23 PM PDT 24 |
Finished | May 16 01:29:52 PM PDT 24 |
Peak memory | 241500 kb |
Host | smart-dc33c438-9d43-4166-bc12-3bfb50c71f78 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2640033654 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_key_req.2640033654 |
Directory | /workspace/2.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_lc_esc.1546881232 |
Short name | T215 |
Test name | |
Test status | |
Simulation time | 2042004344 ps |
CPU time | 7.1 seconds |
Started | May 16 01:29:24 PM PDT 24 |
Finished | May 16 01:29:44 PM PDT 24 |
Peak memory | 241692 kb |
Host | smart-66e795a2-09a9-40eb-a98f-301046ec08d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1546881232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_esc.1546881232 |
Directory | /workspace/2.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_lc_req.3151419415 |
Short name | T655 |
Test name | |
Test status | |
Simulation time | 264409098 ps |
CPU time | 5.8 seconds |
Started | May 16 01:29:26 PM PDT 24 |
Finished | May 16 01:29:43 PM PDT 24 |
Peak memory | 241276 kb |
Host | smart-bb11c6df-c5ed-47dc-b574-63545ef17ca5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3151419415 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_req.3151419415 |
Directory | /workspace/2.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_regwen.399950040 |
Short name | T1021 |
Test name | |
Test status | |
Simulation time | 261360293 ps |
CPU time | 3.76 seconds |
Started | May 16 01:29:20 PM PDT 24 |
Finished | May 16 01:29:37 PM PDT 24 |
Peak memory | 241400 kb |
Host | smart-4b0995f6-848d-4a6c-a757-5021d8a49978 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=399950040 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_regwen.399950040 |
Directory | /workspace/2.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_sec_cm.2412118198 |
Short name | T19 |
Test name | |
Test status | |
Simulation time | 155061627366 ps |
CPU time | 305.79 seconds |
Started | May 16 01:29:24 PM PDT 24 |
Finished | May 16 01:34:42 PM PDT 24 |
Peak memory | 273532 kb |
Host | smart-7968e8c4-00bb-4372-b723-ca39b0184947 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2412118198 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_sec_cm.2412118198 |
Directory | /workspace/2.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_smoke.2818972739 |
Short name | T508 |
Test name | |
Test status | |
Simulation time | 351968229 ps |
CPU time | 5.18 seconds |
Started | May 16 01:29:22 PM PDT 24 |
Finished | May 16 01:29:40 PM PDT 24 |
Peak memory | 241256 kb |
Host | smart-01b82181-636a-44fc-b07a-09bdad58faf9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2818972739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_smoke.2818972739 |
Directory | /workspace/2.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_stress_all.1406261358 |
Short name | T758 |
Test name | |
Test status | |
Simulation time | 10008602387 ps |
CPU time | 66.41 seconds |
Started | May 16 01:29:19 PM PDT 24 |
Finished | May 16 01:30:38 PM PDT 24 |
Peak memory | 256200 kb |
Host | smart-b18d7538-b0c7-4eb0-8ced-1dac79fab429 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1406261358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all. 1406261358 |
Directory | /workspace/2.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_stress_all_with_rand_reset.257741733 |
Short name | T929 |
Test name | |
Test status | |
Simulation time | 22514228841 ps |
CPU time | 440.01 seconds |
Started | May 16 01:29:22 PM PDT 24 |
Finished | May 16 01:36:54 PM PDT 24 |
Peak memory | 256320 kb |
Host | smart-4c770b11-b577-4a1c-a30b-296100363390 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=257741733 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all_with_rand_reset.257741733 |
Directory | /workspace/2.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_test_access.1934827217 |
Short name | T91 |
Test name | |
Test status | |
Simulation time | 628263810 ps |
CPU time | 13.22 seconds |
Started | May 16 01:29:19 PM PDT 24 |
Finished | May 16 01:29:44 PM PDT 24 |
Peak memory | 241160 kb |
Host | smart-d03343d8-b2ad-4b8e-82c3-41892236aa10 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1934827217 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_test_access.1934827217 |
Directory | /workspace/2.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_alert_test.1113018269 |
Short name | T764 |
Test name | |
Test status | |
Simulation time | 65848852 ps |
CPU time | 1.94 seconds |
Started | May 16 01:36:22 PM PDT 24 |
Finished | May 16 01:36:26 PM PDT 24 |
Peak memory | 239692 kb |
Host | smart-d0a04b78-af55-4375-92db-24dac6cfb1d2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1113018269 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_alert_test.1113018269 |
Directory | /workspace/20.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_check_fail.2479504069 |
Short name | T1009 |
Test name | |
Test status | |
Simulation time | 4169315286 ps |
CPU time | 29.52 seconds |
Started | May 16 01:36:09 PM PDT 24 |
Finished | May 16 01:36:41 PM PDT 24 |
Peak memory | 248008 kb |
Host | smart-5db82f38-65ec-46ff-9dc5-c07aca0ea81b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2479504069 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_check_fail.2479504069 |
Directory | /workspace/20.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_dai_errs.1172741428 |
Short name | T239 |
Test name | |
Test status | |
Simulation time | 651289349 ps |
CPU time | 16.53 seconds |
Started | May 16 01:36:13 PM PDT 24 |
Finished | May 16 01:36:31 PM PDT 24 |
Peak memory | 241364 kb |
Host | smart-4bbe8fd0-e04a-4821-af76-47564cb2f635 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1172741428 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_errs.1172741428 |
Directory | /workspace/20.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_dai_lock.924294994 |
Short name | T768 |
Test name | |
Test status | |
Simulation time | 1663493145 ps |
CPU time | 19.53 seconds |
Started | May 16 01:36:23 PM PDT 24 |
Finished | May 16 01:36:44 PM PDT 24 |
Peak memory | 247872 kb |
Host | smart-f374bd38-7848-439c-8c0d-178a016f26b9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=924294994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_lock.924294994 |
Directory | /workspace/20.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_init_fail.515072055 |
Short name | T757 |
Test name | |
Test status | |
Simulation time | 98854159 ps |
CPU time | 3.71 seconds |
Started | May 16 01:36:08 PM PDT 24 |
Finished | May 16 01:36:13 PM PDT 24 |
Peak memory | 241628 kb |
Host | smart-1529a505-99be-4d1f-9a43-10c95b306f45 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=515072055 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_init_fail.515072055 |
Directory | /workspace/20.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_key_req.839777850 |
Short name | T702 |
Test name | |
Test status | |
Simulation time | 2308212478 ps |
CPU time | 25.13 seconds |
Started | May 16 01:36:19 PM PDT 24 |
Finished | May 16 01:36:46 PM PDT 24 |
Peak memory | 247984 kb |
Host | smart-d245eefa-6083-4cd3-9151-2ecac2c40328 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=839777850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_key_req.839777850 |
Directory | /workspace/20.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_lc_esc.1277692812 |
Short name | T342 |
Test name | |
Test status | |
Simulation time | 854749924 ps |
CPU time | 12.43 seconds |
Started | May 16 01:36:03 PM PDT 24 |
Finished | May 16 01:36:17 PM PDT 24 |
Peak memory | 241660 kb |
Host | smart-5fd1ea44-773d-415d-a400-09fb4bdad7b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1277692812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_esc.1277692812 |
Directory | /workspace/20.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_lc_req.352418796 |
Short name | T1119 |
Test name | |
Test status | |
Simulation time | 1352693025 ps |
CPU time | 14.35 seconds |
Started | May 16 01:36:06 PM PDT 24 |
Finished | May 16 01:36:22 PM PDT 24 |
Peak memory | 247728 kb |
Host | smart-5f39846b-408d-46ad-a059-d3f78a83618e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=352418796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_req.352418796 |
Directory | /workspace/20.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_regwen.2331370592 |
Short name | T369 |
Test name | |
Test status | |
Simulation time | 529366361 ps |
CPU time | 7.95 seconds |
Started | May 16 01:36:22 PM PDT 24 |
Finished | May 16 01:36:32 PM PDT 24 |
Peak memory | 241160 kb |
Host | smart-1392993c-67f1-40d3-af81-f62625bd8a86 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2331370592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_regwen.2331370592 |
Directory | /workspace/20.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_smoke.316257429 |
Short name | T1134 |
Test name | |
Test status | |
Simulation time | 4729816550 ps |
CPU time | 11.67 seconds |
Started | May 16 01:36:07 PM PDT 24 |
Finished | May 16 01:36:21 PM PDT 24 |
Peak memory | 241492 kb |
Host | smart-25227416-548a-4852-ac30-7c5035c9616c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=316257429 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_smoke.316257429 |
Directory | /workspace/20.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_stress_all.1691876906 |
Short name | T878 |
Test name | |
Test status | |
Simulation time | 29190448128 ps |
CPU time | 173.56 seconds |
Started | May 16 01:36:24 PM PDT 24 |
Finished | May 16 01:39:20 PM PDT 24 |
Peak memory | 272644 kb |
Host | smart-902bec36-2f35-48b1-bb58-f4c98a4a9df0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1691876906 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all .1691876906 |
Directory | /workspace/20.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_stress_all_with_rand_reset.848807680 |
Short name | T436 |
Test name | |
Test status | |
Simulation time | 179305413063 ps |
CPU time | 510.69 seconds |
Started | May 16 01:36:12 PM PDT 24 |
Finished | May 16 01:44:44 PM PDT 24 |
Peak memory | 256288 kb |
Host | smart-18876846-2314-45d1-aa58-257322f3f7a0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=848807680 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all_with_rand_reset.848807680 |
Directory | /workspace/20.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_test_access.901147053 |
Short name | T1 |
Test name | |
Test status | |
Simulation time | 2138082852 ps |
CPU time | 19.93 seconds |
Started | May 16 01:36:16 PM PDT 24 |
Finished | May 16 01:36:38 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-25f55b71-1017-4a32-a01d-e6ebdee45bf7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=901147053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_test_access.901147053 |
Directory | /workspace/20.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/200.otp_ctrl_init_fail.1116795630 |
Short name | T47 |
Test name | |
Test status | |
Simulation time | 140116811 ps |
CPU time | 4.33 seconds |
Started | May 16 01:38:56 PM PDT 24 |
Finished | May 16 01:39:04 PM PDT 24 |
Peak memory | 241504 kb |
Host | smart-6901422d-9651-475e-8bbb-7369a9b3df1d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1116795630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 200.otp_ctrl_init_fail.1116795630 |
Directory | /workspace/200.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/201.otp_ctrl_init_fail.4059966795 |
Short name | T48 |
Test name | |
Test status | |
Simulation time | 218085894 ps |
CPU time | 4.9 seconds |
Started | May 16 01:38:52 PM PDT 24 |
Finished | May 16 01:39:01 PM PDT 24 |
Peak memory | 241264 kb |
Host | smart-02b9f66c-b09a-4515-a0b1-831070728a53 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4059966795 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 201.otp_ctrl_init_fail.4059966795 |
Directory | /workspace/201.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/202.otp_ctrl_init_fail.4013651565 |
Short name | T1002 |
Test name | |
Test status | |
Simulation time | 210046222 ps |
CPU time | 3.69 seconds |
Started | May 16 01:38:53 PM PDT 24 |
Finished | May 16 01:39:01 PM PDT 24 |
Peak memory | 241592 kb |
Host | smart-31e8d781-e709-4120-bede-f8d133a6a1cd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4013651565 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 202.otp_ctrl_init_fail.4013651565 |
Directory | /workspace/202.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/203.otp_ctrl_init_fail.516617983 |
Short name | T937 |
Test name | |
Test status | |
Simulation time | 2422213685 ps |
CPU time | 6.64 seconds |
Started | May 16 01:39:05 PM PDT 24 |
Finished | May 16 01:39:16 PM PDT 24 |
Peak memory | 241448 kb |
Host | smart-1fb0dd1d-dc5e-4742-bba5-41064c7c593b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=516617983 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 203.otp_ctrl_init_fail.516617983 |
Directory | /workspace/203.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/204.otp_ctrl_init_fail.3216161293 |
Short name | T578 |
Test name | |
Test status | |
Simulation time | 217199101 ps |
CPU time | 3.61 seconds |
Started | May 16 01:38:50 PM PDT 24 |
Finished | May 16 01:38:56 PM PDT 24 |
Peak memory | 241172 kb |
Host | smart-da8ab0d5-7251-4aeb-868d-043427e15086 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3216161293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 204.otp_ctrl_init_fail.3216161293 |
Directory | /workspace/204.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/205.otp_ctrl_init_fail.2649214570 |
Short name | T628 |
Test name | |
Test status | |
Simulation time | 143843445 ps |
CPU time | 4.47 seconds |
Started | May 16 01:38:50 PM PDT 24 |
Finished | May 16 01:38:57 PM PDT 24 |
Peak memory | 241560 kb |
Host | smart-d443848a-32ee-4076-b033-51b685bffad5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2649214570 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 205.otp_ctrl_init_fail.2649214570 |
Directory | /workspace/205.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/206.otp_ctrl_init_fail.1157991702 |
Short name | T659 |
Test name | |
Test status | |
Simulation time | 1345779889 ps |
CPU time | 4.18 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:03 PM PDT 24 |
Peak memory | 241236 kb |
Host | smart-4cdfbbb3-8177-4f60-ab48-8302820c9750 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1157991702 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 206.otp_ctrl_init_fail.1157991702 |
Directory | /workspace/206.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/207.otp_ctrl_init_fail.568052213 |
Short name | T842 |
Test name | |
Test status | |
Simulation time | 1786329857 ps |
CPU time | 4.17 seconds |
Started | May 16 01:39:05 PM PDT 24 |
Finished | May 16 01:39:14 PM PDT 24 |
Peak memory | 241276 kb |
Host | smart-28d4c7fc-0742-4256-bec5-52feb4b7b827 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=568052213 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 207.otp_ctrl_init_fail.568052213 |
Directory | /workspace/207.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/208.otp_ctrl_init_fail.2148407656 |
Short name | T692 |
Test name | |
Test status | |
Simulation time | 259917585 ps |
CPU time | 3.57 seconds |
Started | May 16 01:38:50 PM PDT 24 |
Finished | May 16 01:38:56 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-65f95291-5030-4e94-970a-ecd31cfa28e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2148407656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 208.otp_ctrl_init_fail.2148407656 |
Directory | /workspace/208.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/209.otp_ctrl_init_fail.4041097831 |
Short name | T471 |
Test name | |
Test status | |
Simulation time | 205803769 ps |
CPU time | 4.29 seconds |
Started | May 16 01:38:52 PM PDT 24 |
Finished | May 16 01:39:01 PM PDT 24 |
Peak memory | 241524 kb |
Host | smart-c38fc1cb-f498-4055-92f8-052fce56fc50 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4041097831 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 209.otp_ctrl_init_fail.4041097831 |
Directory | /workspace/209.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_alert_test.1645494296 |
Short name | T496 |
Test name | |
Test status | |
Simulation time | 102444413 ps |
CPU time | 1.91 seconds |
Started | May 16 01:36:19 PM PDT 24 |
Finished | May 16 01:36:23 PM PDT 24 |
Peak memory | 239692 kb |
Host | smart-aefb37b6-5e4e-4378-850e-29bb68fc8874 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1645494296 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_alert_test.1645494296 |
Directory | /workspace/21.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_check_fail.3993503362 |
Short name | T113 |
Test name | |
Test status | |
Simulation time | 2960098023 ps |
CPU time | 22.82 seconds |
Started | May 16 01:36:16 PM PDT 24 |
Finished | May 16 01:36:39 PM PDT 24 |
Peak memory | 248048 kb |
Host | smart-69887b54-be3a-4d95-bde4-765c72807de3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3993503362 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_check_fail.3993503362 |
Directory | /workspace/21.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_dai_errs.1566175175 |
Short name | T1025 |
Test name | |
Test status | |
Simulation time | 2153129167 ps |
CPU time | 31.69 seconds |
Started | May 16 01:36:11 PM PDT 24 |
Finished | May 16 01:36:45 PM PDT 24 |
Peak memory | 244888 kb |
Host | smart-a89661f6-55d1-4737-815d-ebc23bb74409 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1566175175 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_errs.1566175175 |
Directory | /workspace/21.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_dai_lock.3103432176 |
Short name | T645 |
Test name | |
Test status | |
Simulation time | 747816760 ps |
CPU time | 6.57 seconds |
Started | May 16 01:36:19 PM PDT 24 |
Finished | May 16 01:36:27 PM PDT 24 |
Peak memory | 247832 kb |
Host | smart-f777f8db-0edf-4ac5-b5be-03a2464a3c40 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3103432176 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_lock.3103432176 |
Directory | /workspace/21.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_init_fail.2287996586 |
Short name | T55 |
Test name | |
Test status | |
Simulation time | 1634889296 ps |
CPU time | 4.44 seconds |
Started | May 16 01:36:16 PM PDT 24 |
Finished | May 16 01:36:22 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-d916781d-a5ee-4b01-af31-4a7ff8043798 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2287996586 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_init_fail.2287996586 |
Directory | /workspace/21.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_macro_errs.2517622812 |
Short name | T1023 |
Test name | |
Test status | |
Simulation time | 2031512082 ps |
CPU time | 29.31 seconds |
Started | May 16 01:36:19 PM PDT 24 |
Finished | May 16 01:36:50 PM PDT 24 |
Peak memory | 256184 kb |
Host | smart-d534dc67-9bf5-47da-8143-404f718b438b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2517622812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_macro_errs.2517622812 |
Directory | /workspace/21.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_key_req.1735206249 |
Short name | T714 |
Test name | |
Test status | |
Simulation time | 4366362662 ps |
CPU time | 18.76 seconds |
Started | May 16 01:36:23 PM PDT 24 |
Finished | May 16 01:36:44 PM PDT 24 |
Peak memory | 247928 kb |
Host | smart-22dcd39b-5c42-40c5-be04-5f44324b50cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1735206249 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_key_req.1735206249 |
Directory | /workspace/21.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_lc_esc.2007527289 |
Short name | T531 |
Test name | |
Test status | |
Simulation time | 1599984857 ps |
CPU time | 5.67 seconds |
Started | May 16 01:37:07 PM PDT 24 |
Finished | May 16 01:37:14 PM PDT 24 |
Peak memory | 241044 kb |
Host | smart-8805eb84-edba-4b16-9768-f00bf9ca3994 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2007527289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_esc.2007527289 |
Directory | /workspace/21.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_lc_req.747726604 |
Short name | T848 |
Test name | |
Test status | |
Simulation time | 2431255958 ps |
CPU time | 15.08 seconds |
Started | May 16 01:36:23 PM PDT 24 |
Finished | May 16 01:36:40 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-5be374f4-c5c3-4dab-99b3-421393ebaa41 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=747726604 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_req.747726604 |
Directory | /workspace/21.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_regwen.638385617 |
Short name | T665 |
Test name | |
Test status | |
Simulation time | 287452390 ps |
CPU time | 5.46 seconds |
Started | May 16 01:36:13 PM PDT 24 |
Finished | May 16 01:36:19 PM PDT 24 |
Peak memory | 241292 kb |
Host | smart-c2a0df71-1821-4d71-8337-b68b224c3d73 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=638385617 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_regwen.638385617 |
Directory | /workspace/21.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_smoke.1696894930 |
Short name | T738 |
Test name | |
Test status | |
Simulation time | 258852893 ps |
CPU time | 3.92 seconds |
Started | May 16 01:36:12 PM PDT 24 |
Finished | May 16 01:36:17 PM PDT 24 |
Peak memory | 241196 kb |
Host | smart-546a3bb8-afb2-4149-b943-3168747e516e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1696894930 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_smoke.1696894930 |
Directory | /workspace/21.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_stress_all_with_rand_reset.2715441086 |
Short name | T458 |
Test name | |
Test status | |
Simulation time | 43091544286 ps |
CPU time | 1088.16 seconds |
Started | May 16 01:36:18 PM PDT 24 |
Finished | May 16 01:54:27 PM PDT 24 |
Peak memory | 259100 kb |
Host | smart-17285f1d-72f3-462a-8eac-db9c340c3ab5 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2715441086 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_stress_all_with_rand_reset.2715441086 |
Directory | /workspace/21.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/210.otp_ctrl_init_fail.759466823 |
Short name | T201 |
Test name | |
Test status | |
Simulation time | 142432256 ps |
CPU time | 4 seconds |
Started | May 16 01:38:52 PM PDT 24 |
Finished | May 16 01:39:00 PM PDT 24 |
Peak memory | 241532 kb |
Host | smart-a728a3a3-3e95-4e88-860e-6c7147889e86 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=759466823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 210.otp_ctrl_init_fail.759466823 |
Directory | /workspace/210.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/211.otp_ctrl_init_fail.3493017717 |
Short name | T619 |
Test name | |
Test status | |
Simulation time | 390135967 ps |
CPU time | 4.33 seconds |
Started | May 16 01:38:49 PM PDT 24 |
Finished | May 16 01:38:56 PM PDT 24 |
Peak memory | 241656 kb |
Host | smart-cc0efd0c-e19f-4ecc-9334-eec466d2d3fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3493017717 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 211.otp_ctrl_init_fail.3493017717 |
Directory | /workspace/211.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/212.otp_ctrl_init_fail.515796624 |
Short name | T1189 |
Test name | |
Test status | |
Simulation time | 236058480 ps |
CPU time | 4.44 seconds |
Started | May 16 01:38:52 PM PDT 24 |
Finished | May 16 01:39:01 PM PDT 24 |
Peak memory | 241220 kb |
Host | smart-b0d157d3-4e06-4c36-ad97-f0c94bdbd9e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=515796624 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 212.otp_ctrl_init_fail.515796624 |
Directory | /workspace/212.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/213.otp_ctrl_init_fail.1025378115 |
Short name | T44 |
Test name | |
Test status | |
Simulation time | 112410918 ps |
CPU time | 3.85 seconds |
Started | May 16 01:38:52 PM PDT 24 |
Finished | May 16 01:38:59 PM PDT 24 |
Peak memory | 241464 kb |
Host | smart-6e8dfac1-ea21-4e23-bad3-1ca8bc61fe47 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1025378115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 213.otp_ctrl_init_fail.1025378115 |
Directory | /workspace/213.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/214.otp_ctrl_init_fail.671466651 |
Short name | T429 |
Test name | |
Test status | |
Simulation time | 1872699605 ps |
CPU time | 5.68 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:04 PM PDT 24 |
Peak memory | 241156 kb |
Host | smart-937205a4-055d-4bb1-8903-edec65a730d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=671466651 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 214.otp_ctrl_init_fail.671466651 |
Directory | /workspace/214.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/215.otp_ctrl_init_fail.315507754 |
Short name | T1177 |
Test name | |
Test status | |
Simulation time | 2468401944 ps |
CPU time | 7.49 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:18 PM PDT 24 |
Peak memory | 241344 kb |
Host | smart-a0526663-0e16-46cc-b40a-501fa14d8bed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=315507754 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 215.otp_ctrl_init_fail.315507754 |
Directory | /workspace/215.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/216.otp_ctrl_init_fail.2507997343 |
Short name | T82 |
Test name | |
Test status | |
Simulation time | 138246047 ps |
CPU time | 4.4 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:03 PM PDT 24 |
Peak memory | 241304 kb |
Host | smart-f455fb44-2878-4362-89db-3fe2f8ead59a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2507997343 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 216.otp_ctrl_init_fail.2507997343 |
Directory | /workspace/216.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/217.otp_ctrl_init_fail.1722694263 |
Short name | T958 |
Test name | |
Test status | |
Simulation time | 216162245 ps |
CPU time | 4.66 seconds |
Started | May 16 01:39:05 PM PDT 24 |
Finished | May 16 01:39:14 PM PDT 24 |
Peak memory | 241208 kb |
Host | smart-04649ccc-381b-493e-b2e6-f2e5ae876d90 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1722694263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 217.otp_ctrl_init_fail.1722694263 |
Directory | /workspace/217.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/218.otp_ctrl_init_fail.703390037 |
Short name | T903 |
Test name | |
Test status | |
Simulation time | 170572159 ps |
CPU time | 4.06 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:03 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-3c724d28-c6e6-4121-93f9-fd97d6168dc4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=703390037 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 218.otp_ctrl_init_fail.703390037 |
Directory | /workspace/218.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/219.otp_ctrl_init_fail.1297267963 |
Short name | T1117 |
Test name | |
Test status | |
Simulation time | 115353077 ps |
CPU time | 3.24 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:01 PM PDT 24 |
Peak memory | 241232 kb |
Host | smart-47b1c279-219d-41a3-be33-d5fa4b8f44ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1297267963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 219.otp_ctrl_init_fail.1297267963 |
Directory | /workspace/219.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_alert_test.713395314 |
Short name | T208 |
Test name | |
Test status | |
Simulation time | 261218302 ps |
CPU time | 2.11 seconds |
Started | May 16 01:36:16 PM PDT 24 |
Finished | May 16 01:36:20 PM PDT 24 |
Peak memory | 239936 kb |
Host | smart-05841c78-d3b7-45fd-88ac-8ac1bba208ac |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=713395314 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_alert_test.713395314 |
Directory | /workspace/22.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_check_fail.3361293553 |
Short name | T57 |
Test name | |
Test status | |
Simulation time | 26467691644 ps |
CPU time | 57.1 seconds |
Started | May 16 01:36:22 PM PDT 24 |
Finished | May 16 01:37:20 PM PDT 24 |
Peak memory | 256312 kb |
Host | smart-4f4dee3c-dda0-47c2-8ac1-6cfb74d85d2d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3361293553 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_check_fail.3361293553 |
Directory | /workspace/22.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_dai_errs.304562886 |
Short name | T137 |
Test name | |
Test status | |
Simulation time | 1434084721 ps |
CPU time | 33.12 seconds |
Started | May 16 01:36:19 PM PDT 24 |
Finished | May 16 01:36:54 PM PDT 24 |
Peak memory | 245464 kb |
Host | smart-f10146fa-38cf-40b8-8164-ba54e6665b06 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=304562886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_errs.304562886 |
Directory | /workspace/22.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_dai_lock.2692506494 |
Short name | T594 |
Test name | |
Test status | |
Simulation time | 2868257537 ps |
CPU time | 22.46 seconds |
Started | May 16 01:36:22 PM PDT 24 |
Finished | May 16 01:36:46 PM PDT 24 |
Peak memory | 241512 kb |
Host | smart-0584210e-05ad-420e-8c59-4e521645f463 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2692506494 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_lock.2692506494 |
Directory | /workspace/22.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_init_fail.2040039336 |
Short name | T177 |
Test name | |
Test status | |
Simulation time | 264874425 ps |
CPU time | 3.76 seconds |
Started | May 16 01:36:24 PM PDT 24 |
Finished | May 16 01:36:30 PM PDT 24 |
Peak memory | 241616 kb |
Host | smart-8ba81f34-b362-43f2-a3cd-6d671e137b64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2040039336 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_init_fail.2040039336 |
Directory | /workspace/22.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_macro_errs.3058053429 |
Short name | T490 |
Test name | |
Test status | |
Simulation time | 371191964 ps |
CPU time | 9.76 seconds |
Started | May 16 01:36:24 PM PDT 24 |
Finished | May 16 01:36:36 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-cc50b25c-7186-4c18-95bd-df2a75a932aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3058053429 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_macro_errs.3058053429 |
Directory | /workspace/22.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_key_req.2803971539 |
Short name | T472 |
Test name | |
Test status | |
Simulation time | 546266247 ps |
CPU time | 19.9 seconds |
Started | May 16 01:36:23 PM PDT 24 |
Finished | May 16 01:36:45 PM PDT 24 |
Peak memory | 241492 kb |
Host | smart-ccefc1d4-3754-4a48-a808-ec85df0b1a8f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2803971539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_key_req.2803971539 |
Directory | /workspace/22.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_lc_esc.4054109737 |
Short name | T149 |
Test name | |
Test status | |
Simulation time | 202635441 ps |
CPU time | 7.37 seconds |
Started | May 16 01:36:14 PM PDT 24 |
Finished | May 16 01:36:22 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-39460a48-002e-4f0d-8ea8-c47f3cf4fabf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4054109737 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_esc.4054109737 |
Directory | /workspace/22.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_lc_req.2948963115 |
Short name | T688 |
Test name | |
Test status | |
Simulation time | 1801661856 ps |
CPU time | 15.07 seconds |
Started | May 16 01:36:18 PM PDT 24 |
Finished | May 16 01:36:35 PM PDT 24 |
Peak memory | 241548 kb |
Host | smart-3fe8917c-d2ff-4ccf-8eff-2b04f485eb36 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2948963115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_req.2948963115 |
Directory | /workspace/22.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_regwen.3031286044 |
Short name | T1141 |
Test name | |
Test status | |
Simulation time | 162533225 ps |
CPU time | 6.08 seconds |
Started | May 16 01:36:24 PM PDT 24 |
Finished | May 16 01:36:33 PM PDT 24 |
Peak memory | 241108 kb |
Host | smart-7896cd78-0f68-4a5e-8a17-5073772c88f7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3031286044 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_regwen.3031286044 |
Directory | /workspace/22.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_smoke.1713179207 |
Short name | T775 |
Test name | |
Test status | |
Simulation time | 1149164415 ps |
CPU time | 9.32 seconds |
Started | May 16 01:36:22 PM PDT 24 |
Finished | May 16 01:36:34 PM PDT 24 |
Peak memory | 241260 kb |
Host | smart-4048a249-e9c2-431e-995b-6334e03b2c4e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1713179207 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_smoke.1713179207 |
Directory | /workspace/22.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_stress_all_with_rand_reset.3642157555 |
Short name | T651 |
Test name | |
Test status | |
Simulation time | 112116863349 ps |
CPU time | 456.48 seconds |
Started | May 16 01:36:24 PM PDT 24 |
Finished | May 16 01:44:02 PM PDT 24 |
Peak memory | 271208 kb |
Host | smart-20c90dd5-d527-4b5d-893e-713ab5ffd989 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3642157555 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all_with_rand_reset.3642157555 |
Directory | /workspace/22.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_test_access.2771650672 |
Short name | T278 |
Test name | |
Test status | |
Simulation time | 1087748100 ps |
CPU time | 13.61 seconds |
Started | May 16 01:36:20 PM PDT 24 |
Finished | May 16 01:36:35 PM PDT 24 |
Peak memory | 241128 kb |
Host | smart-11cae036-fcc6-4522-a29b-848b1babf964 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2771650672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_test_access.2771650672 |
Directory | /workspace/22.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/220.otp_ctrl_init_fail.4186723908 |
Short name | T991 |
Test name | |
Test status | |
Simulation time | 2187647016 ps |
CPU time | 5.83 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:16 PM PDT 24 |
Peak memory | 241340 kb |
Host | smart-ad0ec621-e2a8-49dc-b0c7-b8f5a8b75da1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4186723908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 220.otp_ctrl_init_fail.4186723908 |
Directory | /workspace/220.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/221.otp_ctrl_init_fail.817375789 |
Short name | T923 |
Test name | |
Test status | |
Simulation time | 2354143240 ps |
CPU time | 6.1 seconds |
Started | May 16 01:39:05 PM PDT 24 |
Finished | May 16 01:39:16 PM PDT 24 |
Peak memory | 241344 kb |
Host | smart-e33a0c3f-3d8d-4ba1-b4c6-ec07ad2a90d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=817375789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 221.otp_ctrl_init_fail.817375789 |
Directory | /workspace/221.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/223.otp_ctrl_init_fail.105160260 |
Short name | T1077 |
Test name | |
Test status | |
Simulation time | 325717360 ps |
CPU time | 4.55 seconds |
Started | May 16 01:39:05 PM PDT 24 |
Finished | May 16 01:39:14 PM PDT 24 |
Peak memory | 241596 kb |
Host | smart-4b0f0337-0251-4cbb-95fe-84ba3f3f2869 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=105160260 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 223.otp_ctrl_init_fail.105160260 |
Directory | /workspace/223.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/224.otp_ctrl_init_fail.4017955640 |
Short name | T463 |
Test name | |
Test status | |
Simulation time | 303718537 ps |
CPU time | 3.51 seconds |
Started | May 16 01:38:52 PM PDT 24 |
Finished | May 16 01:39:00 PM PDT 24 |
Peak memory | 241164 kb |
Host | smart-39752760-3187-49cf-a212-f39ca8de8237 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4017955640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 224.otp_ctrl_init_fail.4017955640 |
Directory | /workspace/224.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/225.otp_ctrl_init_fail.850298439 |
Short name | T810 |
Test name | |
Test status | |
Simulation time | 156660091 ps |
CPU time | 4.09 seconds |
Started | May 16 01:38:53 PM PDT 24 |
Finished | May 16 01:39:02 PM PDT 24 |
Peak memory | 241340 kb |
Host | smart-db70b40b-11ae-4e56-92c1-bf0d30461178 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=850298439 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 225.otp_ctrl_init_fail.850298439 |
Directory | /workspace/225.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/226.otp_ctrl_init_fail.2046061390 |
Short name | T1127 |
Test name | |
Test status | |
Simulation time | 613939992 ps |
CPU time | 5.13 seconds |
Started | May 16 01:38:53 PM PDT 24 |
Finished | May 16 01:39:02 PM PDT 24 |
Peak memory | 241260 kb |
Host | smart-f3dcef2f-42f0-4e13-b382-9fe2e01ae58f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2046061390 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 226.otp_ctrl_init_fail.2046061390 |
Directory | /workspace/226.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/227.otp_ctrl_init_fail.2277783799 |
Short name | T1139 |
Test name | |
Test status | |
Simulation time | 157737992 ps |
CPU time | 4.13 seconds |
Started | May 16 01:38:47 PM PDT 24 |
Finished | May 16 01:38:54 PM PDT 24 |
Peak memory | 241532 kb |
Host | smart-f7deef27-5891-48af-98c3-039e3185aa5a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2277783799 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 227.otp_ctrl_init_fail.2277783799 |
Directory | /workspace/227.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/228.otp_ctrl_init_fail.2336805065 |
Short name | T663 |
Test name | |
Test status | |
Simulation time | 139532271 ps |
CPU time | 3.77 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:13 PM PDT 24 |
Peak memory | 241272 kb |
Host | smart-96887ce0-46cb-4453-a492-021c6f9d07ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2336805065 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 228.otp_ctrl_init_fail.2336805065 |
Directory | /workspace/228.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/229.otp_ctrl_init_fail.171288400 |
Short name | T1003 |
Test name | |
Test status | |
Simulation time | 236072814 ps |
CPU time | 4.97 seconds |
Started | May 16 01:39:05 PM PDT 24 |
Finished | May 16 01:39:14 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-bda1578a-4bc7-4d54-91bd-d3441e373053 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=171288400 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 229.otp_ctrl_init_fail.171288400 |
Directory | /workspace/229.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_alert_test.510617749 |
Short name | T1079 |
Test name | |
Test status | |
Simulation time | 652239264 ps |
CPU time | 1.82 seconds |
Started | May 16 01:36:23 PM PDT 24 |
Finished | May 16 01:36:26 PM PDT 24 |
Peak memory | 239800 kb |
Host | smart-1ef3353b-23e0-4fcb-8db1-cb3d6e9eb3f4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=510617749 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_alert_test.510617749 |
Directory | /workspace/23.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_check_fail.3587728728 |
Short name | T32 |
Test name | |
Test status | |
Simulation time | 3189964180 ps |
CPU time | 28.75 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:37:08 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-e34527ab-40ae-415e-8bc2-44e1108a10d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3587728728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_check_fail.3587728728 |
Directory | /workspace/23.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_dai_errs.2096220945 |
Short name | T339 |
Test name | |
Test status | |
Simulation time | 2356919908 ps |
CPU time | 15.16 seconds |
Started | May 16 01:36:24 PM PDT 24 |
Finished | May 16 01:36:41 PM PDT 24 |
Peak memory | 241532 kb |
Host | smart-01222f78-4c17-412b-be1a-8c7caeff53c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2096220945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_errs.2096220945 |
Directory | /workspace/23.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_dai_lock.3702145739 |
Short name | T108 |
Test name | |
Test status | |
Simulation time | 18171901013 ps |
CPU time | 36.45 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:37:16 PM PDT 24 |
Peak memory | 241584 kb |
Host | smart-e485c4cf-26fc-4959-91de-a76634fc7282 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3702145739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_lock.3702145739 |
Directory | /workspace/23.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_init_fail.2494661032 |
Short name | T1161 |
Test name | |
Test status | |
Simulation time | 1708721258 ps |
CPU time | 6.2 seconds |
Started | May 16 01:36:33 PM PDT 24 |
Finished | May 16 01:36:41 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-da950f40-c635-4122-8964-09d510e5ce35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2494661032 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_init_fail.2494661032 |
Directory | /workspace/23.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_macro_errs.2391052778 |
Short name | T520 |
Test name | |
Test status | |
Simulation time | 505776306 ps |
CPU time | 5.21 seconds |
Started | May 16 01:36:27 PM PDT 24 |
Finished | May 16 01:36:34 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-bdf8a876-0c78-4b59-af72-c2c6edbbe89d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2391052778 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_macro_errs.2391052778 |
Directory | /workspace/23.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_key_req.2121460576 |
Short name | T502 |
Test name | |
Test status | |
Simulation time | 12862954827 ps |
CPU time | 18.98 seconds |
Started | May 16 01:36:25 PM PDT 24 |
Finished | May 16 01:36:46 PM PDT 24 |
Peak memory | 241604 kb |
Host | smart-b8078946-948a-44cc-9964-b2c687aa6e78 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2121460576 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_key_req.2121460576 |
Directory | /workspace/23.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_lc_esc.3086130867 |
Short name | T257 |
Test name | |
Test status | |
Simulation time | 409094430 ps |
CPU time | 8.08 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:36:47 PM PDT 24 |
Peak memory | 240904 kb |
Host | smart-6d47ccce-df47-41df-9a12-9cd1d7f647b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3086130867 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_esc.3086130867 |
Directory | /workspace/23.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_lc_req.1273496062 |
Short name | T1112 |
Test name | |
Test status | |
Simulation time | 1142262823 ps |
CPU time | 17.66 seconds |
Started | May 16 01:36:36 PM PDT 24 |
Finished | May 16 01:36:58 PM PDT 24 |
Peak memory | 247820 kb |
Host | smart-0f9ff6ed-a7c4-42f4-8536-38c5c9a45d40 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1273496062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_req.1273496062 |
Directory | /workspace/23.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_smoke.2282951688 |
Short name | T684 |
Test name | |
Test status | |
Simulation time | 194910867 ps |
CPU time | 4.93 seconds |
Started | May 16 01:36:22 PM PDT 24 |
Finished | May 16 01:36:29 PM PDT 24 |
Peak memory | 241188 kb |
Host | smart-0d6eb9a4-a5da-48b8-b499-f8b7e9f3ca64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2282951688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_smoke.2282951688 |
Directory | /workspace/23.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_stress_all.630401370 |
Short name | T671 |
Test name | |
Test status | |
Simulation time | 21739683163 ps |
CPU time | 167.85 seconds |
Started | May 16 01:36:33 PM PDT 24 |
Finished | May 16 01:39:23 PM PDT 24 |
Peak memory | 264272 kb |
Host | smart-d394acb4-e636-4b38-9bf2-f8a8913314b9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=630401370 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_stress_all. 630401370 |
Directory | /workspace/23.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_test_access.2743863345 |
Short name | T426 |
Test name | |
Test status | |
Simulation time | 624891641 ps |
CPU time | 7.68 seconds |
Started | May 16 01:36:23 PM PDT 24 |
Finished | May 16 01:36:32 PM PDT 24 |
Peak memory | 241124 kb |
Host | smart-711af5d6-6b88-4f76-ba7c-0c63e9f67109 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2743863345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_test_access.2743863345 |
Directory | /workspace/23.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/230.otp_ctrl_init_fail.2265849563 |
Short name | T238 |
Test name | |
Test status | |
Simulation time | 176927832 ps |
CPU time | 4.27 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:15 PM PDT 24 |
Peak memory | 241276 kb |
Host | smart-6a0fd2fe-2d36-438a-8f31-16298c9826e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2265849563 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 230.otp_ctrl_init_fail.2265849563 |
Directory | /workspace/230.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/231.otp_ctrl_init_fail.2693912683 |
Short name | T419 |
Test name | |
Test status | |
Simulation time | 548318074 ps |
CPU time | 4.53 seconds |
Started | May 16 01:38:52 PM PDT 24 |
Finished | May 16 01:39:01 PM PDT 24 |
Peak memory | 241280 kb |
Host | smart-646868cd-e6f2-4b45-9b77-da86ef8b591b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2693912683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 231.otp_ctrl_init_fail.2693912683 |
Directory | /workspace/231.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/232.otp_ctrl_init_fail.1798989997 |
Short name | T126 |
Test name | |
Test status | |
Simulation time | 1799254203 ps |
CPU time | 4.28 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:03 PM PDT 24 |
Peak memory | 241212 kb |
Host | smart-bd16cc51-e1db-4728-87bd-c4c114ec1201 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1798989997 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 232.otp_ctrl_init_fail.1798989997 |
Directory | /workspace/232.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/233.otp_ctrl_init_fail.2101317378 |
Short name | T174 |
Test name | |
Test status | |
Simulation time | 136650995 ps |
CPU time | 4.04 seconds |
Started | May 16 01:38:55 PM PDT 24 |
Finished | May 16 01:39:04 PM PDT 24 |
Peak memory | 241200 kb |
Host | smart-93c7ec01-fa1d-40ee-b8e6-2f8459bead84 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2101317378 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 233.otp_ctrl_init_fail.2101317378 |
Directory | /workspace/233.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/234.otp_ctrl_init_fail.3771039933 |
Short name | T134 |
Test name | |
Test status | |
Simulation time | 560281300 ps |
CPU time | 4.45 seconds |
Started | May 16 01:38:55 PM PDT 24 |
Finished | May 16 01:39:04 PM PDT 24 |
Peak memory | 241212 kb |
Host | smart-0869eb14-ef88-4c5f-a6d2-7d8a8f6ff2ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3771039933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 234.otp_ctrl_init_fail.3771039933 |
Directory | /workspace/234.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/235.otp_ctrl_init_fail.499898005 |
Short name | T898 |
Test name | |
Test status | |
Simulation time | 298208868 ps |
CPU time | 5.37 seconds |
Started | May 16 01:39:03 PM PDT 24 |
Finished | May 16 01:39:12 PM PDT 24 |
Peak memory | 241208 kb |
Host | smart-780a7537-f164-43ba-9f3a-0367d474df8b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=499898005 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 235.otp_ctrl_init_fail.499898005 |
Directory | /workspace/235.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/236.otp_ctrl_init_fail.4177479812 |
Short name | T1088 |
Test name | |
Test status | |
Simulation time | 417019539 ps |
CPU time | 4.37 seconds |
Started | May 16 01:39:00 PM PDT 24 |
Finished | May 16 01:39:07 PM PDT 24 |
Peak memory | 241696 kb |
Host | smart-75e521cd-6796-4f11-b658-357669b3e916 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4177479812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 236.otp_ctrl_init_fail.4177479812 |
Directory | /workspace/236.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/237.otp_ctrl_init_fail.4271195350 |
Short name | T495 |
Test name | |
Test status | |
Simulation time | 268537849 ps |
CPU time | 3.96 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:12 PM PDT 24 |
Peak memory | 241332 kb |
Host | smart-fd150cb2-4fd8-43d3-a772-d71ddfae80c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4271195350 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 237.otp_ctrl_init_fail.4271195350 |
Directory | /workspace/237.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/238.otp_ctrl_init_fail.2329958953 |
Short name | T38 |
Test name | |
Test status | |
Simulation time | 2875108764 ps |
CPU time | 6.46 seconds |
Started | May 16 01:39:03 PM PDT 24 |
Finished | May 16 01:39:13 PM PDT 24 |
Peak memory | 241780 kb |
Host | smart-b33ea3e1-cd3e-4e3f-92cd-7d423b5b44c4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2329958953 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 238.otp_ctrl_init_fail.2329958953 |
Directory | /workspace/238.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/239.otp_ctrl_init_fail.1895706581 |
Short name | T182 |
Test name | |
Test status | |
Simulation time | 1407382132 ps |
CPU time | 4.18 seconds |
Started | May 16 01:38:58 PM PDT 24 |
Finished | May 16 01:39:05 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-67efb14c-1941-4484-b3c9-3267416e1500 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1895706581 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 239.otp_ctrl_init_fail.1895706581 |
Directory | /workspace/239.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_alert_test.4023870721 |
Short name | T893 |
Test name | |
Test status | |
Simulation time | 99018651 ps |
CPU time | 1.85 seconds |
Started | May 16 01:36:29 PM PDT 24 |
Finished | May 16 01:36:32 PM PDT 24 |
Peak memory | 239828 kb |
Host | smart-9ab01d99-5eee-409d-bf48-4c82e0699155 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4023870721 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_alert_test.4023870721 |
Directory | /workspace/24.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_dai_errs.3857151605 |
Short name | T658 |
Test name | |
Test status | |
Simulation time | 1104660675 ps |
CPU time | 32.49 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:37:10 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-734239f3-5374-400c-9491-d62477cb36df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3857151605 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_errs.3857151605 |
Directory | /workspace/24.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_dai_lock.2150995076 |
Short name | T876 |
Test name | |
Test status | |
Simulation time | 1446931146 ps |
CPU time | 26.18 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:37:04 PM PDT 24 |
Peak memory | 241604 kb |
Host | smart-fdab4ae6-2456-42e2-8481-d376eecd2ebc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2150995076 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_lock.2150995076 |
Directory | /workspace/24.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_init_fail.1367251571 |
Short name | T440 |
Test name | |
Test status | |
Simulation time | 652809630 ps |
CPU time | 4.07 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:36:42 PM PDT 24 |
Peak memory | 241364 kb |
Host | smart-47804c8e-1f53-4994-9e28-983e3bc84ce6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1367251571 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_init_fail.1367251571 |
Directory | /workspace/24.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_macro_errs.174890577 |
Short name | T352 |
Test name | |
Test status | |
Simulation time | 847955311 ps |
CPU time | 11.35 seconds |
Started | May 16 01:36:30 PM PDT 24 |
Finished | May 16 01:36:43 PM PDT 24 |
Peak memory | 242576 kb |
Host | smart-12d47d1e-f779-411a-bb44-20e7b7522cda |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=174890577 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_macro_errs.174890577 |
Directory | /workspace/24.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_key_req.3969281022 |
Short name | T488 |
Test name | |
Test status | |
Simulation time | 874880822 ps |
CPU time | 22.58 seconds |
Started | May 16 01:36:23 PM PDT 24 |
Finished | May 16 01:36:47 PM PDT 24 |
Peak memory | 247912 kb |
Host | smart-d881315a-6f13-4676-9603-e2b3586137c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3969281022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_key_req.3969281022 |
Directory | /workspace/24.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_lc_esc.2111009903 |
Short name | T252 |
Test name | |
Test status | |
Simulation time | 515805363 ps |
CPU time | 8.59 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:36:48 PM PDT 24 |
Peak memory | 241364 kb |
Host | smart-f4c300f4-3b41-46bd-b852-b952de15e42f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2111009903 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_esc.2111009903 |
Directory | /workspace/24.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_lc_req.3932175280 |
Short name | T819 |
Test name | |
Test status | |
Simulation time | 724163438 ps |
CPU time | 19.91 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:36:57 PM PDT 24 |
Peak memory | 241160 kb |
Host | smart-cec11fef-8aad-4c8f-8cc0-55e6d60374f2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3932175280 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_req.3932175280 |
Directory | /workspace/24.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_regwen.3943807666 |
Short name | T1176 |
Test name | |
Test status | |
Simulation time | 562442859 ps |
CPU time | 6.77 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:36:45 PM PDT 24 |
Peak memory | 241352 kb |
Host | smart-e7e41c2a-d256-432f-a121-41f097a1f95d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3943807666 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_regwen.3943807666 |
Directory | /workspace/24.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_smoke.3461012907 |
Short name | T881 |
Test name | |
Test status | |
Simulation time | 744454919 ps |
CPU time | 4.77 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:36:41 PM PDT 24 |
Peak memory | 241384 kb |
Host | smart-65613b39-c9f5-46f4-a190-cd561e8e9311 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3461012907 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_smoke.3461012907 |
Directory | /workspace/24.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_stress_all_with_rand_reset.3647606390 |
Short name | T288 |
Test name | |
Test status | |
Simulation time | 57244334085 ps |
CPU time | 1276.59 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:57:54 PM PDT 24 |
Peak memory | 264568 kb |
Host | smart-8b41df64-e767-404f-b75d-b4bc81a3db8f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3647606390 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all_with_rand_reset.3647606390 |
Directory | /workspace/24.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/240.otp_ctrl_init_fail.2664459494 |
Short name | T954 |
Test name | |
Test status | |
Simulation time | 282688731 ps |
CPU time | 3.84 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:12 PM PDT 24 |
Peak memory | 241620 kb |
Host | smart-306c307f-a32d-43df-9b8a-b16136a311ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2664459494 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 240.otp_ctrl_init_fail.2664459494 |
Directory | /workspace/240.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/241.otp_ctrl_init_fail.999383936 |
Short name | T593 |
Test name | |
Test status | |
Simulation time | 471716869 ps |
CPU time | 4.11 seconds |
Started | May 16 01:39:03 PM PDT 24 |
Finished | May 16 01:39:11 PM PDT 24 |
Peak memory | 241276 kb |
Host | smart-665d3b56-14ef-48cd-b40e-2445cff2b3e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=999383936 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 241.otp_ctrl_init_fail.999383936 |
Directory | /workspace/241.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/242.otp_ctrl_init_fail.3023692181 |
Short name | T807 |
Test name | |
Test status | |
Simulation time | 355740236 ps |
CPU time | 4.97 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:13 PM PDT 24 |
Peak memory | 241324 kb |
Host | smart-c89d7dcd-1295-4100-819f-5d77eb59b716 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3023692181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 242.otp_ctrl_init_fail.3023692181 |
Directory | /workspace/242.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/243.otp_ctrl_init_fail.2967243573 |
Short name | T685 |
Test name | |
Test status | |
Simulation time | 2454250863 ps |
CPU time | 6.04 seconds |
Started | May 16 01:38:53 PM PDT 24 |
Finished | May 16 01:39:04 PM PDT 24 |
Peak memory | 241708 kb |
Host | smart-51b152bb-58f7-4bcb-b1cf-d20aacaceb43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2967243573 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 243.otp_ctrl_init_fail.2967243573 |
Directory | /workspace/243.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/244.otp_ctrl_init_fail.3801223822 |
Short name | T77 |
Test name | |
Test status | |
Simulation time | 347586827 ps |
CPU time | 4.8 seconds |
Started | May 16 01:38:58 PM PDT 24 |
Finished | May 16 01:39:05 PM PDT 24 |
Peak memory | 241368 kb |
Host | smart-cb17dceb-50bb-486d-bbf7-5fc554fa2a35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3801223822 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 244.otp_ctrl_init_fail.3801223822 |
Directory | /workspace/244.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/245.otp_ctrl_init_fail.589164527 |
Short name | T708 |
Test name | |
Test status | |
Simulation time | 172035107 ps |
CPU time | 4.46 seconds |
Started | May 16 01:38:58 PM PDT 24 |
Finished | May 16 01:39:06 PM PDT 24 |
Peak memory | 241332 kb |
Host | smart-f2ba077e-478e-4f33-b35f-7721f20b29eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=589164527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 245.otp_ctrl_init_fail.589164527 |
Directory | /workspace/245.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/246.otp_ctrl_init_fail.3388909930 |
Short name | T707 |
Test name | |
Test status | |
Simulation time | 207162817 ps |
CPU time | 3.84 seconds |
Started | May 16 01:38:55 PM PDT 24 |
Finished | May 16 01:39:03 PM PDT 24 |
Peak memory | 241276 kb |
Host | smart-5834f7dc-5052-428f-8688-6a0df10b6369 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3388909930 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 246.otp_ctrl_init_fail.3388909930 |
Directory | /workspace/246.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/247.otp_ctrl_init_fail.1482301866 |
Short name | T662 |
Test name | |
Test status | |
Simulation time | 323153756 ps |
CPU time | 3.54 seconds |
Started | May 16 01:38:56 PM PDT 24 |
Finished | May 16 01:39:03 PM PDT 24 |
Peak memory | 241232 kb |
Host | smart-51e02669-8192-434f-88d9-6a12efa3c9dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1482301866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 247.otp_ctrl_init_fail.1482301866 |
Directory | /workspace/247.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/248.otp_ctrl_init_fail.3251195227 |
Short name | T891 |
Test name | |
Test status | |
Simulation time | 433891356 ps |
CPU time | 4.3 seconds |
Started | May 16 01:38:55 PM PDT 24 |
Finished | May 16 01:39:04 PM PDT 24 |
Peak memory | 241364 kb |
Host | smart-da6c82ac-afa0-4af8-98b1-303b66b488f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3251195227 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 248.otp_ctrl_init_fail.3251195227 |
Directory | /workspace/248.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/249.otp_ctrl_init_fail.218814301 |
Short name | T660 |
Test name | |
Test status | |
Simulation time | 318825965 ps |
CPU time | 4.47 seconds |
Started | May 16 01:38:59 PM PDT 24 |
Finished | May 16 01:39:06 PM PDT 24 |
Peak memory | 241544 kb |
Host | smart-56afac68-c251-4af9-9ff6-8eaa01ff1ef8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=218814301 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 249.otp_ctrl_init_fail.218814301 |
Directory | /workspace/249.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_alert_test.1427238828 |
Short name | T648 |
Test name | |
Test status | |
Simulation time | 52182777 ps |
CPU time | 1.56 seconds |
Started | May 16 01:36:25 PM PDT 24 |
Finished | May 16 01:36:29 PM PDT 24 |
Peak memory | 240144 kb |
Host | smart-814b0747-4d35-409b-8e22-167a588d40fd |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1427238828 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_alert_test.1427238828 |
Directory | /workspace/25.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_dai_errs.1914397446 |
Short name | T412 |
Test name | |
Test status | |
Simulation time | 1657055271 ps |
CPU time | 24.34 seconds |
Started | May 16 01:36:25 PM PDT 24 |
Finished | May 16 01:36:52 PM PDT 24 |
Peak memory | 241408 kb |
Host | smart-b8fb3eb6-ad49-4031-bdb5-fa12b72ba924 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1914397446 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_errs.1914397446 |
Directory | /workspace/25.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_dai_lock.3481337541 |
Short name | T820 |
Test name | |
Test status | |
Simulation time | 1001406148 ps |
CPU time | 8.87 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:36:47 PM PDT 24 |
Peak memory | 247840 kb |
Host | smart-b6be769a-6323-478f-b352-6bd2786461ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3481337541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_lock.3481337541 |
Directory | /workspace/25.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_init_fail.2056610788 |
Short name | T1056 |
Test name | |
Test status | |
Simulation time | 2750487399 ps |
CPU time | 4.97 seconds |
Started | May 16 01:36:25 PM PDT 24 |
Finished | May 16 01:36:32 PM PDT 24 |
Peak memory | 241712 kb |
Host | smart-3fb4b698-b2e0-434b-b230-7a1952284adc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2056610788 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_init_fail.2056610788 |
Directory | /workspace/25.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_macro_errs.3890005755 |
Short name | T1018 |
Test name | |
Test status | |
Simulation time | 9966717960 ps |
CPU time | 20.43 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:36:59 PM PDT 24 |
Peak memory | 242984 kb |
Host | smart-0e63563d-dc13-4f17-b6e9-347968e3f277 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3890005755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_macro_errs.3890005755 |
Directory | /workspace/25.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_key_req.1971194249 |
Short name | T111 |
Test name | |
Test status | |
Simulation time | 1167486884 ps |
CPU time | 19.21 seconds |
Started | May 16 01:36:26 PM PDT 24 |
Finished | May 16 01:36:47 PM PDT 24 |
Peak memory | 241356 kb |
Host | smart-c79a678e-82ef-4ea1-a12f-8aac189fbb03 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1971194249 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_key_req.1971194249 |
Directory | /workspace/25.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_lc_esc.3088510492 |
Short name | T151 |
Test name | |
Test status | |
Simulation time | 682075674 ps |
CPU time | 5.84 seconds |
Started | May 16 01:36:36 PM PDT 24 |
Finished | May 16 01:36:46 PM PDT 24 |
Peak memory | 246556 kb |
Host | smart-9e773eca-2da8-4fcb-b824-277911365ac5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3088510492 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_esc.3088510492 |
Directory | /workspace/25.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_lc_req.3693332401 |
Short name | T669 |
Test name | |
Test status | |
Simulation time | 1663859482 ps |
CPU time | 14.89 seconds |
Started | May 16 01:36:33 PM PDT 24 |
Finished | May 16 01:36:50 PM PDT 24 |
Peak memory | 247780 kb |
Host | smart-820f28ea-58a4-4856-854b-22fd362c2745 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3693332401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_req.3693332401 |
Directory | /workspace/25.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_regwen.254483527 |
Short name | T367 |
Test name | |
Test status | |
Simulation time | 421285970 ps |
CPU time | 3.47 seconds |
Started | May 16 01:36:33 PM PDT 24 |
Finished | May 16 01:36:37 PM PDT 24 |
Peak memory | 247864 kb |
Host | smart-5a9e892d-9fc6-4633-94ba-da9a985707bc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=254483527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_regwen.254483527 |
Directory | /workspace/25.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_smoke.593992112 |
Short name | T968 |
Test name | |
Test status | |
Simulation time | 5129297507 ps |
CPU time | 8.89 seconds |
Started | May 16 01:36:25 PM PDT 24 |
Finished | May 16 01:36:36 PM PDT 24 |
Peak memory | 241568 kb |
Host | smart-3a1b6e65-ad64-4ac4-b312-1302a7ad8597 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=593992112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_smoke.593992112 |
Directory | /workspace/25.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_stress_all.2099686511 |
Short name | T908 |
Test name | |
Test status | |
Simulation time | 15851958094 ps |
CPU time | 214.35 seconds |
Started | May 16 01:36:27 PM PDT 24 |
Finished | May 16 01:40:03 PM PDT 24 |
Peak memory | 257628 kb |
Host | smart-d87921ae-104c-45d1-99e1-362629eaa734 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2099686511 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all .2099686511 |
Directory | /workspace/25.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_stress_all_with_rand_reset.562253252 |
Short name | T289 |
Test name | |
Test status | |
Simulation time | 459646970307 ps |
CPU time | 2683.09 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 02:21:21 PM PDT 24 |
Peak memory | 665660 kb |
Host | smart-012b45f9-479c-481c-a2fe-e9a6f37e72d3 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=562253252 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all_with_rand_reset.562253252 |
Directory | /workspace/25.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_test_access.3061477507 |
Short name | T383 |
Test name | |
Test status | |
Simulation time | 487616348 ps |
CPU time | 10.42 seconds |
Started | May 16 01:36:30 PM PDT 24 |
Finished | May 16 01:36:42 PM PDT 24 |
Peak memory | 241136 kb |
Host | smart-60f06b78-576d-4d41-bde4-96d9abe52d97 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3061477507 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_test_access.3061477507 |
Directory | /workspace/25.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/250.otp_ctrl_init_fail.2516551067 |
Short name | T1180 |
Test name | |
Test status | |
Simulation time | 660046535 ps |
CPU time | 5.47 seconds |
Started | May 16 01:38:56 PM PDT 24 |
Finished | May 16 01:39:05 PM PDT 24 |
Peak memory | 241312 kb |
Host | smart-21a9b089-505d-4830-a0f4-dc706e1bdcd1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2516551067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 250.otp_ctrl_init_fail.2516551067 |
Directory | /workspace/250.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/251.otp_ctrl_init_fail.362399397 |
Short name | T1105 |
Test name | |
Test status | |
Simulation time | 215169938 ps |
CPU time | 4.99 seconds |
Started | May 16 01:38:52 PM PDT 24 |
Finished | May 16 01:39:01 PM PDT 24 |
Peak memory | 241064 kb |
Host | smart-0b5783fe-259d-44ec-baa9-8fb6233343a0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=362399397 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 251.otp_ctrl_init_fail.362399397 |
Directory | /workspace/251.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/252.otp_ctrl_init_fail.2752613878 |
Short name | T646 |
Test name | |
Test status | |
Simulation time | 182010382 ps |
CPU time | 4.16 seconds |
Started | May 16 01:38:54 PM PDT 24 |
Finished | May 16 01:39:03 PM PDT 24 |
Peak memory | 241288 kb |
Host | smart-b8d4c9c8-0cf8-4dec-afc8-e5e42f261175 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2752613878 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 252.otp_ctrl_init_fail.2752613878 |
Directory | /workspace/252.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/253.otp_ctrl_init_fail.991036594 |
Short name | T1184 |
Test name | |
Test status | |
Simulation time | 161491810 ps |
CPU time | 4.68 seconds |
Started | May 16 01:39:08 PM PDT 24 |
Finished | May 16 01:39:16 PM PDT 24 |
Peak memory | 241124 kb |
Host | smart-b6a47779-cdcf-4eba-b4b6-5c2a8db273b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=991036594 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 253.otp_ctrl_init_fail.991036594 |
Directory | /workspace/253.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/254.otp_ctrl_init_fail.205816134 |
Short name | T587 |
Test name | |
Test status | |
Simulation time | 322950104 ps |
CPU time | 4.08 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:12 PM PDT 24 |
Peak memory | 241216 kb |
Host | smart-c0a3df6d-f0ff-43a8-8dce-351b4ef3a572 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=205816134 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 254.otp_ctrl_init_fail.205816134 |
Directory | /workspace/254.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/255.otp_ctrl_init_fail.3940105004 |
Short name | T614 |
Test name | |
Test status | |
Simulation time | 209401474 ps |
CPU time | 4.1 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:13 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-e6d39667-d53a-491b-abe6-dddbe9502741 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3940105004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 255.otp_ctrl_init_fail.3940105004 |
Directory | /workspace/255.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/257.otp_ctrl_init_fail.3068178524 |
Short name | T766 |
Test name | |
Test status | |
Simulation time | 356649972 ps |
CPU time | 4.74 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:13 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-36e06a8a-1531-4f89-ab40-e45b6f1bd840 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3068178524 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 257.otp_ctrl_init_fail.3068178524 |
Directory | /workspace/257.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/258.otp_ctrl_init_fail.1484073938 |
Short name | T761 |
Test name | |
Test status | |
Simulation time | 303454674 ps |
CPU time | 3.61 seconds |
Started | May 16 01:39:03 PM PDT 24 |
Finished | May 16 01:39:09 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-f4a4df70-66c3-4074-aa7b-b9380cad08fb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1484073938 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 258.otp_ctrl_init_fail.1484073938 |
Directory | /workspace/258.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/259.otp_ctrl_init_fail.1507229828 |
Short name | T59 |
Test name | |
Test status | |
Simulation time | 312180097 ps |
CPU time | 5.17 seconds |
Started | May 16 01:39:03 PM PDT 24 |
Finished | May 16 01:39:12 PM PDT 24 |
Peak memory | 241196 kb |
Host | smart-38a55445-b4ad-425b-b059-a7b2c15dcdfb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1507229828 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 259.otp_ctrl_init_fail.1507229828 |
Directory | /workspace/259.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_alert_test.2622644228 |
Short name | T243 |
Test name | |
Test status | |
Simulation time | 235132798 ps |
CPU time | 3.07 seconds |
Started | May 16 01:36:39 PM PDT 24 |
Finished | May 16 01:36:45 PM PDT 24 |
Peak memory | 239904 kb |
Host | smart-5cfcfb10-ecc9-4233-87cd-ae39394d0684 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2622644228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_alert_test.2622644228 |
Directory | /workspace/26.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_check_fail.2352577309 |
Short name | T41 |
Test name | |
Test status | |
Simulation time | 674851116 ps |
CPU time | 14.88 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:36:51 PM PDT 24 |
Peak memory | 241360 kb |
Host | smart-23697760-3a4e-4f4e-9dca-3519e9cb93e4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2352577309 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_check_fail.2352577309 |
Directory | /workspace/26.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_dai_errs.2477638202 |
Short name | T944 |
Test name | |
Test status | |
Simulation time | 410278921 ps |
CPU time | 23.34 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:37:01 PM PDT 24 |
Peak memory | 241088 kb |
Host | smart-832b0bb3-41ef-493b-8e87-71c8a7dae062 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2477638202 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_errs.2477638202 |
Directory | /workspace/26.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_dai_lock.333384950 |
Short name | T622 |
Test name | |
Test status | |
Simulation time | 3792423678 ps |
CPU time | 36.33 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:37:14 PM PDT 24 |
Peak memory | 241752 kb |
Host | smart-65c39159-950f-4be6-b2fb-61ed7f80eb5f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=333384950 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_lock.333384950 |
Directory | /workspace/26.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_init_fail.453576853 |
Short name | T967 |
Test name | |
Test status | |
Simulation time | 119214795 ps |
CPU time | 4.18 seconds |
Started | May 16 01:36:29 PM PDT 24 |
Finished | May 16 01:36:35 PM PDT 24 |
Peak memory | 241208 kb |
Host | smart-a53ff455-58f4-4aa8-9034-508a6c32ceac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=453576853 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_init_fail.453576853 |
Directory | /workspace/26.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_macro_errs.2528158728 |
Short name | T160 |
Test name | |
Test status | |
Simulation time | 24025766200 ps |
CPU time | 43.93 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:37:24 PM PDT 24 |
Peak memory | 256312 kb |
Host | smart-4a258f0c-c538-4edd-8ec3-4e7fbb676e98 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2528158728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_macro_errs.2528158728 |
Directory | /workspace/26.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_key_req.2075999926 |
Short name | T963 |
Test name | |
Test status | |
Simulation time | 976826390 ps |
CPU time | 10.95 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:36:48 PM PDT 24 |
Peak memory | 247728 kb |
Host | smart-df8c273c-27b4-4bf6-96f3-d6bcc972c304 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2075999926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_key_req.2075999926 |
Directory | /workspace/26.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_lc_esc.4156128413 |
Short name | T1085 |
Test name | |
Test status | |
Simulation time | 3480371948 ps |
CPU time | 11.93 seconds |
Started | May 16 01:36:27 PM PDT 24 |
Finished | May 16 01:36:41 PM PDT 24 |
Peak memory | 240372 kb |
Host | smart-398da6f5-b7e9-4080-8d6b-3dc803bbf919 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4156128413 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_esc.4156128413 |
Directory | /workspace/26.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_lc_req.3485201827 |
Short name | T996 |
Test name | |
Test status | |
Simulation time | 430644190 ps |
CPU time | 12.99 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:36:50 PM PDT 24 |
Peak memory | 247752 kb |
Host | smart-922d6b00-abcf-43e8-8908-7c6b58744ca6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3485201827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_req.3485201827 |
Directory | /workspace/26.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_regwen.4046445812 |
Short name | T635 |
Test name | |
Test status | |
Simulation time | 514352637 ps |
CPU time | 4.3 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:36:44 PM PDT 24 |
Peak memory | 241264 kb |
Host | smart-0587230a-510d-46e3-b532-077bf69fca62 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4046445812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_regwen.4046445812 |
Directory | /workspace/26.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_smoke.1305297507 |
Short name | T788 |
Test name | |
Test status | |
Simulation time | 354262235 ps |
CPU time | 5.59 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:36:43 PM PDT 24 |
Peak memory | 241048 kb |
Host | smart-6b32ace4-0aa0-4770-8098-0d61475ec667 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1305297507 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_smoke.1305297507 |
Directory | /workspace/26.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_stress_all.495658695 |
Short name | T336 |
Test name | |
Test status | |
Simulation time | 21783979622 ps |
CPU time | 156.34 seconds |
Started | May 16 01:36:38 PM PDT 24 |
Finished | May 16 01:39:18 PM PDT 24 |
Peak memory | 265396 kb |
Host | smart-0def0bde-08ab-49d6-9ad0-87226e5e766c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=495658695 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_stress_all. 495658695 |
Directory | /workspace/26.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_stress_all_with_rand_reset.3828707216 |
Short name | T454 |
Test name | |
Test status | |
Simulation time | 137377574367 ps |
CPU time | 1636.99 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 02:03:56 PM PDT 24 |
Peak memory | 262908 kb |
Host | smart-174d08a7-6170-4244-a266-ed504c7e4d50 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3828707216 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_stress_all_with_rand_reset.3828707216 |
Directory | /workspace/26.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_test_access.176369875 |
Short name | T892 |
Test name | |
Test status | |
Simulation time | 833916926 ps |
CPU time | 5.36 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:36:44 PM PDT 24 |
Peak memory | 241488 kb |
Host | smart-676a296b-4145-4940-b6c9-cb85ed916e3f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=176369875 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_test_access.176369875 |
Directory | /workspace/26.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/260.otp_ctrl_init_fail.69659448 |
Short name | T982 |
Test name | |
Test status | |
Simulation time | 154740028 ps |
CPU time | 3.69 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:11 PM PDT 24 |
Peak memory | 241208 kb |
Host | smart-e2355ae8-0c8e-4a64-ad63-bc60e70fae72 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=69659448 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 260.otp_ctrl_init_fail.69659448 |
Directory | /workspace/260.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/261.otp_ctrl_init_fail.1187197022 |
Short name | T717 |
Test name | |
Test status | |
Simulation time | 143944498 ps |
CPU time | 5.26 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:14 PM PDT 24 |
Peak memory | 241696 kb |
Host | smart-0e46a7b1-bb5e-47bd-8b8e-5be80736a077 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1187197022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 261.otp_ctrl_init_fail.1187197022 |
Directory | /workspace/261.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/262.otp_ctrl_init_fail.3975056080 |
Short name | T176 |
Test name | |
Test status | |
Simulation time | 1297175142 ps |
CPU time | 5.17 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:16 PM PDT 24 |
Peak memory | 241592 kb |
Host | smart-e573b123-8964-44fc-aa7e-35d4063eaf04 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3975056080 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 262.otp_ctrl_init_fail.3975056080 |
Directory | /workspace/262.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/263.otp_ctrl_init_fail.3375154065 |
Short name | T680 |
Test name | |
Test status | |
Simulation time | 519753606 ps |
CPU time | 4.18 seconds |
Started | May 16 01:39:03 PM PDT 24 |
Finished | May 16 01:39:11 PM PDT 24 |
Peak memory | 241528 kb |
Host | smart-2e016e39-14fa-45ba-a776-7fc9380f3bd0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3375154065 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 263.otp_ctrl_init_fail.3375154065 |
Directory | /workspace/263.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/264.otp_ctrl_init_fail.2749023691 |
Short name | T540 |
Test name | |
Test status | |
Simulation time | 1947110605 ps |
CPU time | 6.17 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:17 PM PDT 24 |
Peak memory | 241320 kb |
Host | smart-fff45371-362e-4755-82e4-ba6f62834670 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2749023691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 264.otp_ctrl_init_fail.2749023691 |
Directory | /workspace/264.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/265.otp_ctrl_init_fail.2144756480 |
Short name | T204 |
Test name | |
Test status | |
Simulation time | 356338844 ps |
CPU time | 4.38 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:13 PM PDT 24 |
Peak memory | 241636 kb |
Host | smart-1434c8ee-6ee7-4908-aa38-cf07a1c35c5b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2144756480 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 265.otp_ctrl_init_fail.2144756480 |
Directory | /workspace/265.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/266.otp_ctrl_init_fail.3894438528 |
Short name | T814 |
Test name | |
Test status | |
Simulation time | 332457328 ps |
CPU time | 3.47 seconds |
Started | May 16 01:39:03 PM PDT 24 |
Finished | May 16 01:39:10 PM PDT 24 |
Peak memory | 241408 kb |
Host | smart-aacc1e89-46fc-4ee8-bc9c-7d8e661eb774 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3894438528 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 266.otp_ctrl_init_fail.3894438528 |
Directory | /workspace/266.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/267.otp_ctrl_init_fail.2658751808 |
Short name | T1133 |
Test name | |
Test status | |
Simulation time | 162221631 ps |
CPU time | 4.23 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:15 PM PDT 24 |
Peak memory | 241200 kb |
Host | smart-220706e1-93a5-4239-a702-842c2358f949 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2658751808 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 267.otp_ctrl_init_fail.2658751808 |
Directory | /workspace/267.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/268.otp_ctrl_init_fail.3431417062 |
Short name | T710 |
Test name | |
Test status | |
Simulation time | 302702458 ps |
CPU time | 5.05 seconds |
Started | May 16 01:39:03 PM PDT 24 |
Finished | May 16 01:39:10 PM PDT 24 |
Peak memory | 241300 kb |
Host | smart-b8a2fb69-ab4a-474e-aa74-26ff72c7896a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3431417062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 268.otp_ctrl_init_fail.3431417062 |
Directory | /workspace/268.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/269.otp_ctrl_init_fail.2133804672 |
Short name | T603 |
Test name | |
Test status | |
Simulation time | 374398892 ps |
CPU time | 4.43 seconds |
Started | May 16 01:39:01 PM PDT 24 |
Finished | May 16 01:39:08 PM PDT 24 |
Peak memory | 241200 kb |
Host | smart-77cfa6ed-6040-4948-bd44-ad648330f66c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2133804672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 269.otp_ctrl_init_fail.2133804672 |
Directory | /workspace/269.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_alert_test.462536938 |
Short name | T559 |
Test name | |
Test status | |
Simulation time | 82978543 ps |
CPU time | 1.87 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:36:40 PM PDT 24 |
Peak memory | 239696 kb |
Host | smart-f4494195-235f-485a-bd6f-fc29767b02d1 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=462536938 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_alert_test.462536938 |
Directory | /workspace/27.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_check_fail.441615226 |
Short name | T51 |
Test name | |
Test status | |
Simulation time | 7738261032 ps |
CPU time | 20.21 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:36:58 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-b8ac0c70-1413-4fba-a57f-25fc9dbd8d6b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=441615226 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_check_fail.441615226 |
Directory | /workspace/27.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_dai_errs.1433888277 |
Short name | T1080 |
Test name | |
Test status | |
Simulation time | 2202063776 ps |
CPU time | 36.33 seconds |
Started | May 16 01:36:40 PM PDT 24 |
Finished | May 16 01:37:19 PM PDT 24 |
Peak memory | 241336 kb |
Host | smart-d5763997-7d6e-46f1-bd44-74c8255fbd7f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1433888277 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_errs.1433888277 |
Directory | /workspace/27.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_dai_lock.4166857838 |
Short name | T966 |
Test name | |
Test status | |
Simulation time | 485759125 ps |
CPU time | 7.12 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:36:46 PM PDT 24 |
Peak memory | 241192 kb |
Host | smart-2e3dd9c8-8a3e-4b5c-8e1d-b6fb79b56301 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4166857838 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_lock.4166857838 |
Directory | /workspace/27.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_init_fail.4114130575 |
Short name | T202 |
Test name | |
Test status | |
Simulation time | 1321684303 ps |
CPU time | 3.77 seconds |
Started | May 16 01:36:33 PM PDT 24 |
Finished | May 16 01:36:38 PM PDT 24 |
Peak memory | 241168 kb |
Host | smart-f3089fe9-c9cd-49fb-abe7-27b991403747 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4114130575 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_init_fail.4114130575 |
Directory | /workspace/27.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_macro_errs.3567113686 |
Short name | T565 |
Test name | |
Test status | |
Simulation time | 5148852315 ps |
CPU time | 35.86 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:37:15 PM PDT 24 |
Peak memory | 248092 kb |
Host | smart-3d5932f1-ea13-4075-b31d-1e3bab5cbbb2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3567113686 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_macro_errs.3567113686 |
Directory | /workspace/27.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_key_req.3013640495 |
Short name | T597 |
Test name | |
Test status | |
Simulation time | 4262039127 ps |
CPU time | 8.3 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:36:46 PM PDT 24 |
Peak memory | 247936 kb |
Host | smart-9aa97876-98f4-4742-9af6-03df279d8b56 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3013640495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_key_req.3013640495 |
Directory | /workspace/27.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_lc_esc.579879520 |
Short name | T667 |
Test name | |
Test status | |
Simulation time | 106660602 ps |
CPU time | 4.18 seconds |
Started | May 16 01:36:43 PM PDT 24 |
Finished | May 16 01:36:49 PM PDT 24 |
Peak memory | 241108 kb |
Host | smart-0f43d056-efff-4f9c-b99f-296196b90eb4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=579879520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_esc.579879520 |
Directory | /workspace/27.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_lc_req.1036945431 |
Short name | T608 |
Test name | |
Test status | |
Simulation time | 922096379 ps |
CPU time | 9.08 seconds |
Started | May 16 01:36:39 PM PDT 24 |
Finished | May 16 01:36:51 PM PDT 24 |
Peak memory | 241172 kb |
Host | smart-50ff2d74-7910-455c-b8ed-5eb7e637f9bb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1036945431 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_req.1036945431 |
Directory | /workspace/27.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_regwen.109852008 |
Short name | T112 |
Test name | |
Test status | |
Simulation time | 2864695161 ps |
CPU time | 6.97 seconds |
Started | May 16 01:36:43 PM PDT 24 |
Finished | May 16 01:36:52 PM PDT 24 |
Peak memory | 241696 kb |
Host | smart-cb5474b7-a9bf-4cb1-a179-2bd9caa5eebd |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=109852008 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_regwen.109852008 |
Directory | /workspace/27.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_smoke.48528180 |
Short name | T969 |
Test name | |
Test status | |
Simulation time | 1395506329 ps |
CPU time | 15.87 seconds |
Started | May 16 01:36:37 PM PDT 24 |
Finished | May 16 01:36:57 PM PDT 24 |
Peak memory | 241116 kb |
Host | smart-65aabe6d-bcb7-4735-a92c-32fdcc2f64d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=48528180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_smoke.48528180 |
Directory | /workspace/27.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_stress_all.3502110313 |
Short name | T745 |
Test name | |
Test status | |
Simulation time | 62456103579 ps |
CPU time | 285.06 seconds |
Started | May 16 01:36:43 PM PDT 24 |
Finished | May 16 01:41:30 PM PDT 24 |
Peak memory | 256272 kb |
Host | smart-fdea0b20-b893-42ee-8414-3f59d72db073 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3502110313 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all .3502110313 |
Directory | /workspace/27.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_stress_all_with_rand_reset.1673321526 |
Short name | T1114 |
Test name | |
Test status | |
Simulation time | 36965053123 ps |
CPU time | 474.14 seconds |
Started | May 16 01:36:43 PM PDT 24 |
Finished | May 16 01:44:39 PM PDT 24 |
Peak memory | 256316 kb |
Host | smart-2f076248-3357-4567-8dbd-5042254fd6ab |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1673321526 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all_with_rand_reset.1673321526 |
Directory | /workspace/27.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_test_access.4229607712 |
Short name | T612 |
Test name | |
Test status | |
Simulation time | 525885942 ps |
CPU time | 18.18 seconds |
Started | May 16 01:36:37 PM PDT 24 |
Finished | May 16 01:36:59 PM PDT 24 |
Peak memory | 241500 kb |
Host | smart-8f085d46-8b13-483c-adfe-890d2b64de35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4229607712 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_test_access.4229607712 |
Directory | /workspace/27.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/270.otp_ctrl_init_fail.1926153473 |
Short name | T45 |
Test name | |
Test status | |
Simulation time | 582554993 ps |
CPU time | 4.59 seconds |
Started | May 16 01:39:07 PM PDT 24 |
Finished | May 16 01:39:16 PM PDT 24 |
Peak memory | 241404 kb |
Host | smart-d1e5bb70-6043-43c7-8c7d-b327f1768d45 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1926153473 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 270.otp_ctrl_init_fail.1926153473 |
Directory | /workspace/270.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/271.otp_ctrl_init_fail.1310071942 |
Short name | T8 |
Test name | |
Test status | |
Simulation time | 285450877 ps |
CPU time | 3.6 seconds |
Started | May 16 01:39:03 PM PDT 24 |
Finished | May 16 01:39:10 PM PDT 24 |
Peak memory | 241264 kb |
Host | smart-37e6632e-1940-4c1d-856a-fb3217eec867 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1310071942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 271.otp_ctrl_init_fail.1310071942 |
Directory | /workspace/271.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/272.otp_ctrl_init_fail.2275150473 |
Short name | T311 |
Test name | |
Test status | |
Simulation time | 2041097457 ps |
CPU time | 5.17 seconds |
Started | May 16 01:39:08 PM PDT 24 |
Finished | May 16 01:39:17 PM PDT 24 |
Peak memory | 241588 kb |
Host | smart-08413e5c-f515-4c6e-983e-3e78de53019c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2275150473 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 272.otp_ctrl_init_fail.2275150473 |
Directory | /workspace/272.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/273.otp_ctrl_init_fail.1700032385 |
Short name | T447 |
Test name | |
Test status | |
Simulation time | 161981627 ps |
CPU time | 4.09 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:15 PM PDT 24 |
Peak memory | 241308 kb |
Host | smart-ae91ee10-3ebe-4cd9-b4ef-7619462bd9dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1700032385 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 273.otp_ctrl_init_fail.1700032385 |
Directory | /workspace/273.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/274.otp_ctrl_init_fail.2848209204 |
Short name | T1047 |
Test name | |
Test status | |
Simulation time | 618511437 ps |
CPU time | 4.63 seconds |
Started | May 16 01:39:03 PM PDT 24 |
Finished | May 16 01:39:11 PM PDT 24 |
Peak memory | 241300 kb |
Host | smart-d8d23ff5-c365-4717-887e-cd54a566fad7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2848209204 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 274.otp_ctrl_init_fail.2848209204 |
Directory | /workspace/274.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/275.otp_ctrl_init_fail.3152636308 |
Short name | T1166 |
Test name | |
Test status | |
Simulation time | 560481374 ps |
CPU time | 4.21 seconds |
Started | May 16 01:39:19 PM PDT 24 |
Finished | May 16 01:39:27 PM PDT 24 |
Peak memory | 241580 kb |
Host | smart-8807a6ce-826f-4fea-9fca-a2b5af8075a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3152636308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 275.otp_ctrl_init_fail.3152636308 |
Directory | /workspace/275.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/276.otp_ctrl_init_fail.928928815 |
Short name | T40 |
Test name | |
Test status | |
Simulation time | 283321236 ps |
CPU time | 4.57 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:13 PM PDT 24 |
Peak memory | 241236 kb |
Host | smart-420607cf-806c-4209-8785-84ec62403f76 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=928928815 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 276.otp_ctrl_init_fail.928928815 |
Directory | /workspace/276.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/277.otp_ctrl_init_fail.1425781063 |
Short name | T824 |
Test name | |
Test status | |
Simulation time | 291758743 ps |
CPU time | 4.34 seconds |
Started | May 16 01:39:02 PM PDT 24 |
Finished | May 16 01:39:08 PM PDT 24 |
Peak memory | 241304 kb |
Host | smart-977f396d-6835-4e8f-9416-8683fc34ef65 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1425781063 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 277.otp_ctrl_init_fail.1425781063 |
Directory | /workspace/277.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/278.otp_ctrl_init_fail.2498804730 |
Short name | T444 |
Test name | |
Test status | |
Simulation time | 115055867 ps |
CPU time | 4.14 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:15 PM PDT 24 |
Peak memory | 241188 kb |
Host | smart-61f7af7f-48d5-4c28-98b0-a5f8d03744e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2498804730 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 278.otp_ctrl_init_fail.2498804730 |
Directory | /workspace/278.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/279.otp_ctrl_init_fail.2966167898 |
Short name | T461 |
Test name | |
Test status | |
Simulation time | 567141680 ps |
CPU time | 4.67 seconds |
Started | May 16 01:39:19 PM PDT 24 |
Finished | May 16 01:39:27 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-f02ec9bf-1990-4121-b700-40cad15cbef6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2966167898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 279.otp_ctrl_init_fail.2966167898 |
Directory | /workspace/279.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_alert_test.11485232 |
Short name | T882 |
Test name | |
Test status | |
Simulation time | 98664656 ps |
CPU time | 2.3 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:36:42 PM PDT 24 |
Peak memory | 240104 kb |
Host | smart-f496749c-1681-46a3-939d-41a382abdd8b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=11485232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_alert_test.11485232 |
Directory | /workspace/28.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_check_fail.1322544691 |
Short name | T1046 |
Test name | |
Test status | |
Simulation time | 1256421580 ps |
CPU time | 26.93 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:37:06 PM PDT 24 |
Peak memory | 247840 kb |
Host | smart-91b13ad2-1655-42e3-8a31-dc8471f8f0ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1322544691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_check_fail.1322544691 |
Directory | /workspace/28.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_dai_errs.2444210712 |
Short name | T812 |
Test name | |
Test status | |
Simulation time | 331943511 ps |
CPU time | 8.56 seconds |
Started | May 16 01:36:39 PM PDT 24 |
Finished | May 16 01:36:50 PM PDT 24 |
Peak memory | 241640 kb |
Host | smart-4f483918-a33a-41d5-879c-9afaf43ab467 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2444210712 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_errs.2444210712 |
Directory | /workspace/28.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_dai_lock.479068270 |
Short name | T748 |
Test name | |
Test status | |
Simulation time | 3255101490 ps |
CPU time | 29.97 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:37:08 PM PDT 24 |
Peak memory | 240736 kb |
Host | smart-10723cb0-57de-4d48-aac9-72bee9f326b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=479068270 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_lock.479068270 |
Directory | /workspace/28.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_init_fail.839604758 |
Short name | T579 |
Test name | |
Test status | |
Simulation time | 350771584 ps |
CPU time | 4.01 seconds |
Started | May 16 01:36:35 PM PDT 24 |
Finished | May 16 01:36:43 PM PDT 24 |
Peak memory | 241584 kb |
Host | smart-054c60eb-3b93-43e6-a5ac-f4b18d2ff3c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=839604758 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_init_fail.839604758 |
Directory | /workspace/28.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_macro_errs.3537851044 |
Short name | T569 |
Test name | |
Test status | |
Simulation time | 1503872456 ps |
CPU time | 3.46 seconds |
Started | May 16 01:36:40 PM PDT 24 |
Finished | May 16 01:36:46 PM PDT 24 |
Peak memory | 247844 kb |
Host | smart-061d310d-1d58-4e68-b6af-b646eb14b363 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3537851044 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_macro_errs.3537851044 |
Directory | /workspace/28.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_key_req.2026847969 |
Short name | T1071 |
Test name | |
Test status | |
Simulation time | 1103505992 ps |
CPU time | 15.87 seconds |
Started | May 16 01:36:37 PM PDT 24 |
Finished | May 16 01:36:57 PM PDT 24 |
Peak memory | 241180 kb |
Host | smart-4e24edeb-688e-41e0-aa45-fd4272e38293 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2026847969 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_key_req.2026847969 |
Directory | /workspace/28.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_lc_esc.3015226903 |
Short name | T503 |
Test name | |
Test status | |
Simulation time | 122565213 ps |
CPU time | 3.67 seconds |
Started | May 16 01:36:43 PM PDT 24 |
Finished | May 16 01:36:48 PM PDT 24 |
Peak memory | 241576 kb |
Host | smart-384c40d7-fff9-4a9c-ae59-da1c2f0f3f08 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3015226903 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_esc.3015226903 |
Directory | /workspace/28.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_lc_req.3157334404 |
Short name | T604 |
Test name | |
Test status | |
Simulation time | 873070702 ps |
CPU time | 25.98 seconds |
Started | May 16 01:36:36 PM PDT 24 |
Finished | May 16 01:37:06 PM PDT 24 |
Peak memory | 247840 kb |
Host | smart-fb7a0296-45b7-4e38-81ca-141b15948c49 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3157334404 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_req.3157334404 |
Directory | /workspace/28.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_regwen.321737108 |
Short name | T372 |
Test name | |
Test status | |
Simulation time | 3740068716 ps |
CPU time | 7.85 seconds |
Started | May 16 01:36:39 PM PDT 24 |
Finished | May 16 01:36:50 PM PDT 24 |
Peak memory | 241148 kb |
Host | smart-6b5bad93-f1d6-4b0e-bc00-bf86bb8e7f35 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=321737108 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_regwen.321737108 |
Directory | /workspace/28.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_smoke.456571738 |
Short name | T411 |
Test name | |
Test status | |
Simulation time | 2564520705 ps |
CPU time | 8.99 seconds |
Started | May 16 01:36:33 PM PDT 24 |
Finished | May 16 01:36:45 PM PDT 24 |
Peak memory | 241704 kb |
Host | smart-29e4d56f-ad83-4f3f-9fb7-e9394cde1835 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=456571738 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_smoke.456571738 |
Directory | /workspace/28.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_stress_all.3987271428 |
Short name | T351 |
Test name | |
Test status | |
Simulation time | 52835782640 ps |
CPU time | 341.16 seconds |
Started | May 16 01:36:36 PM PDT 24 |
Finished | May 16 01:42:21 PM PDT 24 |
Peak memory | 277292 kb |
Host | smart-0079c932-3e61-4604-b237-282c5e171010 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3987271428 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all .3987271428 |
Directory | /workspace/28.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_stress_all_with_rand_reset.2415139384 |
Short name | T895 |
Test name | |
Test status | |
Simulation time | 19197419188 ps |
CPU time | 430.07 seconds |
Started | May 16 01:36:39 PM PDT 24 |
Finished | May 16 01:43:52 PM PDT 24 |
Peak memory | 261684 kb |
Host | smart-35b793a1-ab87-46bc-bbbd-043f5c18c244 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2415139384 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all_with_rand_reset.2415139384 |
Directory | /workspace/28.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/280.otp_ctrl_init_fail.1592328273 |
Short name | T53 |
Test name | |
Test status | |
Simulation time | 2816575632 ps |
CPU time | 8.25 seconds |
Started | May 16 01:39:05 PM PDT 24 |
Finished | May 16 01:39:18 PM PDT 24 |
Peak memory | 241324 kb |
Host | smart-937e756d-5a9c-4e7d-8849-3189189dd6dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1592328273 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 280.otp_ctrl_init_fail.1592328273 |
Directory | /workspace/280.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/281.otp_ctrl_init_fail.910078162 |
Short name | T228 |
Test name | |
Test status | |
Simulation time | 253242233 ps |
CPU time | 3.58 seconds |
Started | May 16 01:39:19 PM PDT 24 |
Finished | May 16 01:39:26 PM PDT 24 |
Peak memory | 241676 kb |
Host | smart-212a48ed-1d84-4450-8be0-1e57e30832e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=910078162 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 281.otp_ctrl_init_fail.910078162 |
Directory | /workspace/281.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/282.otp_ctrl_init_fail.1450552868 |
Short name | T743 |
Test name | |
Test status | |
Simulation time | 105205252 ps |
CPU time | 2.88 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:11 PM PDT 24 |
Peak memory | 241580 kb |
Host | smart-29dff22b-26a8-40eb-8d36-a35841707d57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1450552868 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 282.otp_ctrl_init_fail.1450552868 |
Directory | /workspace/282.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/284.otp_ctrl_init_fail.3326654352 |
Short name | T1158 |
Test name | |
Test status | |
Simulation time | 400876460 ps |
CPU time | 4.21 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:14 PM PDT 24 |
Peak memory | 241316 kb |
Host | smart-8a59851c-827c-4f51-8783-b50ff0291ee5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3326654352 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 284.otp_ctrl_init_fail.3326654352 |
Directory | /workspace/284.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/285.otp_ctrl_init_fail.4163340982 |
Short name | T425 |
Test name | |
Test status | |
Simulation time | 356222664 ps |
CPU time | 4.41 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:12 PM PDT 24 |
Peak memory | 241404 kb |
Host | smart-f74208c9-19ac-4073-b06e-ea92d6ebf3f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4163340982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 285.otp_ctrl_init_fail.4163340982 |
Directory | /workspace/285.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/286.otp_ctrl_init_fail.4084472426 |
Short name | T1019 |
Test name | |
Test status | |
Simulation time | 414541321 ps |
CPU time | 4.97 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:15 PM PDT 24 |
Peak memory | 241432 kb |
Host | smart-2995ec93-b9c2-4a7e-abeb-6498c2755c39 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4084472426 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 286.otp_ctrl_init_fail.4084472426 |
Directory | /workspace/286.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/287.otp_ctrl_init_fail.40923011 |
Short name | T511 |
Test name | |
Test status | |
Simulation time | 159350087 ps |
CPU time | 4.89 seconds |
Started | May 16 01:39:08 PM PDT 24 |
Finished | May 16 01:39:17 PM PDT 24 |
Peak memory | 241248 kb |
Host | smart-f4bc86a6-80f6-4e9d-8c08-f992f514434b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=40923011 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 287.otp_ctrl_init_fail.40923011 |
Directory | /workspace/287.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/288.otp_ctrl_init_fail.3062506907 |
Short name | T1031 |
Test name | |
Test status | |
Simulation time | 456903301 ps |
CPU time | 4.4 seconds |
Started | May 16 01:39:05 PM PDT 24 |
Finished | May 16 01:39:14 PM PDT 24 |
Peak memory | 241252 kb |
Host | smart-f4c4a234-18bf-400e-95a2-8c8bfcb34a2b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3062506907 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 288.otp_ctrl_init_fail.3062506907 |
Directory | /workspace/288.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/289.otp_ctrl_init_fail.3326405187 |
Short name | T751 |
Test name | |
Test status | |
Simulation time | 177562364 ps |
CPU time | 4.04 seconds |
Started | May 16 01:39:02 PM PDT 24 |
Finished | May 16 01:39:08 PM PDT 24 |
Peak memory | 241208 kb |
Host | smart-f5ef9f06-a0cc-4764-a720-628fe6018151 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3326405187 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 289.otp_ctrl_init_fail.3326405187 |
Directory | /workspace/289.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_alert_test.3750337230 |
Short name | T1048 |
Test name | |
Test status | |
Simulation time | 96715192 ps |
CPU time | 1.7 seconds |
Started | May 16 01:36:49 PM PDT 24 |
Finished | May 16 01:36:53 PM PDT 24 |
Peak memory | 240012 kb |
Host | smart-54e78f93-1ff5-4337-9e4d-f2e86af1831e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3750337230 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_alert_test.3750337230 |
Directory | /workspace/29.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_check_fail.806236709 |
Short name | T835 |
Test name | |
Test status | |
Simulation time | 529437161 ps |
CPU time | 17.24 seconds |
Started | May 16 01:36:55 PM PDT 24 |
Finished | May 16 01:37:14 PM PDT 24 |
Peak memory | 242084 kb |
Host | smart-cb23644a-a664-45a9-98b0-4ff4b47ee2ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=806236709 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_check_fail.806236709 |
Directory | /workspace/29.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_dai_errs.3608551921 |
Short name | T623 |
Test name | |
Test status | |
Simulation time | 4309350481 ps |
CPU time | 39.87 seconds |
Started | May 16 01:36:44 PM PDT 24 |
Finished | May 16 01:37:25 PM PDT 24 |
Peak memory | 247888 kb |
Host | smart-0719c5d0-0e11-474c-a796-0be4ad20f2ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3608551921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_errs.3608551921 |
Directory | /workspace/29.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_dai_lock.3110836280 |
Short name | T729 |
Test name | |
Test status | |
Simulation time | 2403155416 ps |
CPU time | 17.09 seconds |
Started | May 16 01:36:37 PM PDT 24 |
Finished | May 16 01:36:58 PM PDT 24 |
Peak memory | 241620 kb |
Host | smart-e9bc971a-2afd-4e58-9ceb-161e8fdc90ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3110836280 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_lock.3110836280 |
Directory | /workspace/29.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_init_fail.1203927287 |
Short name | T639 |
Test name | |
Test status | |
Simulation time | 396534034 ps |
CPU time | 4.29 seconds |
Started | May 16 01:36:37 PM PDT 24 |
Finished | May 16 01:36:45 PM PDT 24 |
Peak memory | 241496 kb |
Host | smart-7a792a0a-3a5f-46ed-b01a-0bfbe6f60efd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1203927287 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_init_fail.1203927287 |
Directory | /workspace/29.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_macro_errs.406353198 |
Short name | T178 |
Test name | |
Test status | |
Simulation time | 10502307984 ps |
CPU time | 31.08 seconds |
Started | May 16 01:36:43 PM PDT 24 |
Finished | May 16 01:37:16 PM PDT 24 |
Peak memory | 243824 kb |
Host | smart-46304831-faec-473d-969c-58aaefca8685 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=406353198 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_macro_errs.406353198 |
Directory | /workspace/29.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_key_req.1526012844 |
Short name | T811 |
Test name | |
Test status | |
Simulation time | 2278122911 ps |
CPU time | 6.87 seconds |
Started | May 16 01:36:49 PM PDT 24 |
Finished | May 16 01:36:59 PM PDT 24 |
Peak memory | 241304 kb |
Host | smart-166cd060-f9a3-42d5-9883-f2a736735326 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1526012844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_key_req.1526012844 |
Directory | /workspace/29.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_lc_esc.3335038037 |
Short name | T894 |
Test name | |
Test status | |
Simulation time | 341184219 ps |
CPU time | 5.41 seconds |
Started | May 16 01:36:40 PM PDT 24 |
Finished | May 16 01:36:48 PM PDT 24 |
Peak memory | 241364 kb |
Host | smart-2d1cbc2c-e9c8-4909-ba61-8854e2a5199e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3335038037 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_esc.3335038037 |
Directory | /workspace/29.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_lc_req.2531239705 |
Short name | T211 |
Test name | |
Test status | |
Simulation time | 416537426 ps |
CPU time | 8.3 seconds |
Started | May 16 01:36:42 PM PDT 24 |
Finished | May 16 01:36:52 PM PDT 24 |
Peak memory | 241284 kb |
Host | smart-7c0f0be7-5c4a-44b2-8472-d46c1b78b713 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2531239705 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_req.2531239705 |
Directory | /workspace/29.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_regwen.465139859 |
Short name | T371 |
Test name | |
Test status | |
Simulation time | 314292012 ps |
CPU time | 9.7 seconds |
Started | May 16 01:36:45 PM PDT 24 |
Finished | May 16 01:36:56 PM PDT 24 |
Peak memory | 241136 kb |
Host | smart-fe3aadef-7a5e-4c19-a359-bc64521d3d43 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=465139859 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_regwen.465139859 |
Directory | /workspace/29.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_smoke.3269492070 |
Short name | T704 |
Test name | |
Test status | |
Simulation time | 468260984 ps |
CPU time | 4.5 seconds |
Started | May 16 01:36:34 PM PDT 24 |
Finished | May 16 01:36:41 PM PDT 24 |
Peak memory | 241456 kb |
Host | smart-45d8f45c-238b-4ce0-b26d-3fdf7bf5d677 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3269492070 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_smoke.3269492070 |
Directory | /workspace/29.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_stress_all.920713997 |
Short name | T752 |
Test name | |
Test status | |
Simulation time | 1068202435 ps |
CPU time | 20.09 seconds |
Started | May 16 01:36:45 PM PDT 24 |
Finished | May 16 01:37:07 PM PDT 24 |
Peak memory | 241088 kb |
Host | smart-626752b5-604c-41dd-855e-0422dde8291e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=920713997 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all. 920713997 |
Directory | /workspace/29.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_stress_all_with_rand_reset.389083972 |
Short name | T501 |
Test name | |
Test status | |
Simulation time | 118804084661 ps |
CPU time | 970.69 seconds |
Started | May 16 01:36:56 PM PDT 24 |
Finished | May 16 01:53:09 PM PDT 24 |
Peak memory | 282540 kb |
Host | smart-d41aee6f-febd-4c40-b83c-77b127cf6796 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=389083972 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all_with_rand_reset.389083972 |
Directory | /workspace/29.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_test_access.2490127423 |
Short name | T398 |
Test name | |
Test status | |
Simulation time | 3280950037 ps |
CPU time | 12.17 seconds |
Started | May 16 01:36:45 PM PDT 24 |
Finished | May 16 01:36:58 PM PDT 24 |
Peak memory | 241352 kb |
Host | smart-38fd8891-790d-4682-8528-847dae6b9954 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2490127423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_test_access.2490127423 |
Directory | /workspace/29.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/290.otp_ctrl_init_fail.3166058981 |
Short name | T206 |
Test name | |
Test status | |
Simulation time | 142924861 ps |
CPU time | 3.35 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:14 PM PDT 24 |
Peak memory | 241584 kb |
Host | smart-a1efca78-1f67-45ce-9517-7925daf714fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3166058981 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 290.otp_ctrl_init_fail.3166058981 |
Directory | /workspace/290.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/291.otp_ctrl_init_fail.1229635567 |
Short name | T870 |
Test name | |
Test status | |
Simulation time | 180282513 ps |
CPU time | 4.21 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:13 PM PDT 24 |
Peak memory | 241252 kb |
Host | smart-446a8df8-78f6-4f97-925c-2fc77107bf00 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1229635567 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 291.otp_ctrl_init_fail.1229635567 |
Directory | /workspace/291.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/292.otp_ctrl_init_fail.2444437952 |
Short name | T948 |
Test name | |
Test status | |
Simulation time | 177064215 ps |
CPU time | 4.01 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:12 PM PDT 24 |
Peak memory | 241496 kb |
Host | smart-7f332418-ad4f-418b-bcb0-8a68428f4a23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2444437952 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 292.otp_ctrl_init_fail.2444437952 |
Directory | /workspace/292.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/293.otp_ctrl_init_fail.2588748455 |
Short name | T9 |
Test name | |
Test status | |
Simulation time | 248465870 ps |
CPU time | 4.01 seconds |
Started | May 16 01:39:19 PM PDT 24 |
Finished | May 16 01:39:26 PM PDT 24 |
Peak memory | 241312 kb |
Host | smart-e90dfe61-c6d6-41d7-9965-d559218dba22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2588748455 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 293.otp_ctrl_init_fail.2588748455 |
Directory | /workspace/293.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/294.otp_ctrl_init_fail.572257161 |
Short name | T1094 |
Test name | |
Test status | |
Simulation time | 430912762 ps |
CPU time | 3.94 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:14 PM PDT 24 |
Peak memory | 241508 kb |
Host | smart-ffd4405b-d5c0-467e-88b7-c1458a812059 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=572257161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 294.otp_ctrl_init_fail.572257161 |
Directory | /workspace/294.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/295.otp_ctrl_init_fail.1465118728 |
Short name | T523 |
Test name | |
Test status | |
Simulation time | 154693818 ps |
CPU time | 3.59 seconds |
Started | May 16 01:39:07 PM PDT 24 |
Finished | May 16 01:39:15 PM PDT 24 |
Peak memory | 241316 kb |
Host | smart-662e0798-cbfd-4624-b530-a6bba14fe84d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1465118728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 295.otp_ctrl_init_fail.1465118728 |
Directory | /workspace/295.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/296.otp_ctrl_init_fail.2761410821 |
Short name | T79 |
Test name | |
Test status | |
Simulation time | 115614380 ps |
CPU time | 3.17 seconds |
Started | May 16 01:39:05 PM PDT 24 |
Finished | May 16 01:39:13 PM PDT 24 |
Peak memory | 241584 kb |
Host | smart-30c5c084-20c7-44c2-bdfb-ceab3c868283 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2761410821 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 296.otp_ctrl_init_fail.2761410821 |
Directory | /workspace/296.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/297.otp_ctrl_init_fail.4275839667 |
Short name | T117 |
Test name | |
Test status | |
Simulation time | 279426218 ps |
CPU time | 4.2 seconds |
Started | May 16 01:39:06 PM PDT 24 |
Finished | May 16 01:39:15 PM PDT 24 |
Peak memory | 241336 kb |
Host | smart-1e9f2216-52d5-4926-a313-b0ab1df866c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4275839667 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 297.otp_ctrl_init_fail.4275839667 |
Directory | /workspace/297.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/298.otp_ctrl_init_fail.673357994 |
Short name | T541 |
Test name | |
Test status | |
Simulation time | 193615981 ps |
CPU time | 4.8 seconds |
Started | May 16 01:39:04 PM PDT 24 |
Finished | May 16 01:39:13 PM PDT 24 |
Peak memory | 241052 kb |
Host | smart-ac89fe5f-3cf6-43c4-9d64-b0c13af0e90e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=673357994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 298.otp_ctrl_init_fail.673357994 |
Directory | /workspace/298.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_alert_test.2700852299 |
Short name | T482 |
Test name | |
Test status | |
Simulation time | 46767720 ps |
CPU time | 1.69 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:29:50 PM PDT 24 |
Peak memory | 240200 kb |
Host | smart-248bcc48-5ab8-491e-b8d2-5f1b307f418b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2700852299 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_alert_test.2700852299 |
Directory | /workspace/3.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_background_chks.3978311722 |
Short name | T947 |
Test name | |
Test status | |
Simulation time | 436548946 ps |
CPU time | 9.02 seconds |
Started | May 16 01:29:23 PM PDT 24 |
Finished | May 16 01:29:44 PM PDT 24 |
Peak memory | 247800 kb |
Host | smart-a4953ddc-8ffd-4525-b1bd-94ea012e1a9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3978311722 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_background_chks.3978311722 |
Directory | /workspace/3.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_check_fail.2683455183 |
Short name | T1081 |
Test name | |
Test status | |
Simulation time | 1544025578 ps |
CPU time | 34.09 seconds |
Started | May 16 01:29:37 PM PDT 24 |
Finished | May 16 01:30:23 PM PDT 24 |
Peak memory | 247972 kb |
Host | smart-45ff67b4-194f-443a-909b-23f616103adb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2683455183 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_check_fail.2683455183 |
Directory | /workspace/3.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_dai_errs.4098917174 |
Short name | T804 |
Test name | |
Test status | |
Simulation time | 782901323 ps |
CPU time | 25.58 seconds |
Started | May 16 01:29:37 PM PDT 24 |
Finished | May 16 01:30:15 PM PDT 24 |
Peak memory | 241344 kb |
Host | smart-7f8d952d-0764-4c98-88b8-0d420bd4fe85 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4098917174 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_errs.4098917174 |
Directory | /workspace/3.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_dai_lock.1499317358 |
Short name | T416 |
Test name | |
Test status | |
Simulation time | 1195433451 ps |
CPU time | 15.29 seconds |
Started | May 16 01:29:16 PM PDT 24 |
Finished | May 16 01:29:44 PM PDT 24 |
Peak memory | 241176 kb |
Host | smart-948c320c-0448-4b9b-9333-fd970d33c381 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1499317358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_lock.1499317358 |
Directory | /workspace/3.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_init_fail.3826064683 |
Short name | T183 |
Test name | |
Test status | |
Simulation time | 255111195 ps |
CPU time | 3.73 seconds |
Started | May 16 01:29:16 PM PDT 24 |
Finished | May 16 01:29:32 PM PDT 24 |
Peak memory | 241256 kb |
Host | smart-1ee19ebd-9efd-4cd7-8e09-14b319c4cb50 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3826064683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_init_fail.3826064683 |
Directory | /workspace/3.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_macro_errs.1836858230 |
Short name | T827 |
Test name | |
Test status | |
Simulation time | 3199785418 ps |
CPU time | 16 seconds |
Started | May 16 01:29:37 PM PDT 24 |
Finished | May 16 01:30:06 PM PDT 24 |
Peak memory | 243496 kb |
Host | smart-89d416db-8e58-4722-93ba-1e34c516e9d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1836858230 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_macro_errs.1836858230 |
Directory | /workspace/3.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_key_req.2569295148 |
Short name | T562 |
Test name | |
Test status | |
Simulation time | 7499274592 ps |
CPU time | 24.68 seconds |
Started | May 16 01:29:34 PM PDT 24 |
Finished | May 16 01:30:12 PM PDT 24 |
Peak memory | 241204 kb |
Host | smart-337defe2-9d58-4a2f-a934-9d32d5c75541 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2569295148 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_key_req.2569295148 |
Directory | /workspace/3.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_lc_esc.2156505503 |
Short name | T572 |
Test name | |
Test status | |
Simulation time | 263655836 ps |
CPU time | 4.19 seconds |
Started | May 16 01:29:24 PM PDT 24 |
Finished | May 16 01:29:41 PM PDT 24 |
Peak memory | 241432 kb |
Host | smart-5ab6d084-215a-4069-8162-ca3329280167 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2156505503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_esc.2156505503 |
Directory | /workspace/3.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_lc_req.2725298883 |
Short name | T850 |
Test name | |
Test status | |
Simulation time | 2069006564 ps |
CPU time | 19.86 seconds |
Started | May 16 01:29:25 PM PDT 24 |
Finished | May 16 01:29:57 PM PDT 24 |
Peak memory | 241476 kb |
Host | smart-2b7f96a1-4798-44d8-acff-851f0f85b545 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2725298883 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_req.2725298883 |
Directory | /workspace/3.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_regwen.3699482773 |
Short name | T538 |
Test name | |
Test status | |
Simulation time | 233978139 ps |
CPU time | 5.02 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:29:53 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-f3aab0c2-eb46-4f18-9795-bd0d6653382b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3699482773 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_regwen.3699482773 |
Directory | /workspace/3.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_sec_cm.2488005819 |
Short name | T244 |
Test name | |
Test status | |
Simulation time | 11347826799 ps |
CPU time | 188.05 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:32:56 PM PDT 24 |
Peak memory | 265744 kb |
Host | smart-7fb11451-4a04-45e5-a0f9-b209a94b49bc |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2488005819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_sec_cm.2488005819 |
Directory | /workspace/3.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_smoke.734975233 |
Short name | T491 |
Test name | |
Test status | |
Simulation time | 716338482 ps |
CPU time | 7.86 seconds |
Started | May 16 01:29:24 PM PDT 24 |
Finished | May 16 01:29:44 PM PDT 24 |
Peak memory | 241172 kb |
Host | smart-87e206cb-29b4-455a-8f86-6cc7c8f527ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=734975233 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_smoke.734975233 |
Directory | /workspace/3.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_stress_all_with_rand_reset.2719777752 |
Short name | T1033 |
Test name | |
Test status | |
Simulation time | 97090851434 ps |
CPU time | 592.69 seconds |
Started | May 16 01:29:34 PM PDT 24 |
Finished | May 16 01:39:40 PM PDT 24 |
Peak memory | 279448 kb |
Host | smart-c63bec6b-0e5c-4337-aa38-9092400ccaf7 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2719777752 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all_with_rand_reset.2719777752 |
Directory | /workspace/3.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_test_access.3099120576 |
Short name | T577 |
Test name | |
Test status | |
Simulation time | 2828154256 ps |
CPU time | 34.46 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:30:23 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-4c38197a-c006-4406-b4d4-20d385f4c2da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3099120576 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_test_access.3099120576 |
Directory | /workspace/3.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_alert_test.4122703208 |
Short name | T647 |
Test name | |
Test status | |
Simulation time | 143205608 ps |
CPU time | 1.89 seconds |
Started | May 16 01:36:51 PM PDT 24 |
Finished | May 16 01:36:55 PM PDT 24 |
Peak memory | 239956 kb |
Host | smart-1889a5d5-6ac9-4cf9-aff6-be147ccaec3c |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4122703208 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_alert_test.4122703208 |
Directory | /workspace/30.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_check_fail.2449239034 |
Short name | T25 |
Test name | |
Test status | |
Simulation time | 8224625322 ps |
CPU time | 16.13 seconds |
Started | May 16 01:36:45 PM PDT 24 |
Finished | May 16 01:37:02 PM PDT 24 |
Peak memory | 241880 kb |
Host | smart-f375e2e8-50f3-4d63-b602-5ee7809bd937 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2449239034 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_check_fail.2449239034 |
Directory | /workspace/30.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_dai_errs.659175272 |
Short name | T924 |
Test name | |
Test status | |
Simulation time | 579890430 ps |
CPU time | 16.95 seconds |
Started | May 16 01:36:55 PM PDT 24 |
Finished | May 16 01:37:14 PM PDT 24 |
Peak memory | 241752 kb |
Host | smart-2ba07ca2-271b-4d3d-b70f-7aa8694a085c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=659175272 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_errs.659175272 |
Directory | /workspace/30.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_dai_lock.3449844816 |
Short name | T313 |
Test name | |
Test status | |
Simulation time | 186346950 ps |
CPU time | 2.79 seconds |
Started | May 16 01:36:47 PM PDT 24 |
Finished | May 16 01:36:51 PM PDT 24 |
Peak memory | 245704 kb |
Host | smart-a696fa3b-c92c-4cf5-b696-56b5c4dfc172 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3449844816 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_lock.3449844816 |
Directory | /workspace/30.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_init_fail.2957691618 |
Short name | T1124 |
Test name | |
Test status | |
Simulation time | 787000607 ps |
CPU time | 5.65 seconds |
Started | May 16 01:36:46 PM PDT 24 |
Finished | May 16 01:36:53 PM PDT 24 |
Peak memory | 241484 kb |
Host | smart-9c09f8f4-06ba-4a93-9a9b-c14fe556ac69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2957691618 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_init_fail.2957691618 |
Directory | /workspace/30.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_macro_errs.1938974629 |
Short name | T1109 |
Test name | |
Test status | |
Simulation time | 1390092050 ps |
CPU time | 15.54 seconds |
Started | May 16 01:36:50 PM PDT 24 |
Finished | May 16 01:37:08 PM PDT 24 |
Peak memory | 241624 kb |
Host | smart-ae5d8000-05f0-48a3-a62a-d906add2c849 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1938974629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_macro_errs.1938974629 |
Directory | /workspace/30.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_key_req.3650810857 |
Short name | T104 |
Test name | |
Test status | |
Simulation time | 1583217487 ps |
CPU time | 24.8 seconds |
Started | May 16 01:36:49 PM PDT 24 |
Finished | May 16 01:37:15 PM PDT 24 |
Peak memory | 247784 kb |
Host | smart-1dffe6ee-0b40-4bc6-8f0b-3bad5e35d781 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3650810857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_key_req.3650810857 |
Directory | /workspace/30.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_lc_esc.1887630355 |
Short name | T155 |
Test name | |
Test status | |
Simulation time | 204385679 ps |
CPU time | 5.11 seconds |
Started | May 16 01:36:46 PM PDT 24 |
Finished | May 16 01:36:53 PM PDT 24 |
Peak memory | 241116 kb |
Host | smart-747cb53d-611d-41df-8fe0-18c379bd39f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1887630355 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_esc.1887630355 |
Directory | /workspace/30.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_lc_req.2398600569 |
Short name | T543 |
Test name | |
Test status | |
Simulation time | 779230523 ps |
CPU time | 24.05 seconds |
Started | May 16 01:36:51 PM PDT 24 |
Finished | May 16 01:37:17 PM PDT 24 |
Peak memory | 241464 kb |
Host | smart-7c5b78a9-a144-45e6-8eb9-794e81339ec9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2398600569 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_req.2398600569 |
Directory | /workspace/30.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_regwen.3126745729 |
Short name | T822 |
Test name | |
Test status | |
Simulation time | 1655699620 ps |
CPU time | 3.93 seconds |
Started | May 16 01:36:49 PM PDT 24 |
Finished | May 16 01:36:55 PM PDT 24 |
Peak memory | 241312 kb |
Host | smart-a5f58573-3507-4430-a768-44c36a90d242 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3126745729 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_regwen.3126745729 |
Directory | /workspace/30.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_smoke.1953165647 |
Short name | T786 |
Test name | |
Test status | |
Simulation time | 1053637107 ps |
CPU time | 9.8 seconds |
Started | May 16 01:36:44 PM PDT 24 |
Finished | May 16 01:36:55 PM PDT 24 |
Peak memory | 247576 kb |
Host | smart-87a96a8a-dc65-4ffa-a541-57554f233b0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1953165647 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_smoke.1953165647 |
Directory | /workspace/30.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_test_access.2422269270 |
Short name | T462 |
Test name | |
Test status | |
Simulation time | 2073634968 ps |
CPU time | 33.21 seconds |
Started | May 16 01:36:51 PM PDT 24 |
Finished | May 16 01:37:26 PM PDT 24 |
Peak memory | 241756 kb |
Host | smart-1a9ba967-b000-493d-ba19-b78ea23f4ecd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2422269270 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_test_access.2422269270 |
Directory | /workspace/30.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_alert_test.3050212082 |
Short name | T590 |
Test name | |
Test status | |
Simulation time | 67848271 ps |
CPU time | 1.96 seconds |
Started | May 16 01:36:45 PM PDT 24 |
Finished | May 16 01:36:48 PM PDT 24 |
Peak memory | 239752 kb |
Host | smart-e4c27859-1bb2-4453-ae2e-763227025389 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3050212082 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_alert_test.3050212082 |
Directory | /workspace/31.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_dai_errs.278796664 |
Short name | T1106 |
Test name | |
Test status | |
Simulation time | 3152566187 ps |
CPU time | 10.72 seconds |
Started | May 16 01:36:55 PM PDT 24 |
Finished | May 16 01:37:08 PM PDT 24 |
Peak memory | 241412 kb |
Host | smart-95472ae7-9586-4994-a374-7d943f1d6225 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=278796664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_errs.278796664 |
Directory | /workspace/31.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_dai_lock.2158107228 |
Short name | T317 |
Test name | |
Test status | |
Simulation time | 2254655535 ps |
CPU time | 22.98 seconds |
Started | May 16 01:36:49 PM PDT 24 |
Finished | May 16 01:37:14 PM PDT 24 |
Peak memory | 241284 kb |
Host | smart-19d7b149-4bb5-4500-b1ff-c83a4502b2b7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2158107228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_lock.2158107228 |
Directory | /workspace/31.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_init_fail.2718529817 |
Short name | T1183 |
Test name | |
Test status | |
Simulation time | 127124286 ps |
CPU time | 3.69 seconds |
Started | May 16 01:36:51 PM PDT 24 |
Finished | May 16 01:36:56 PM PDT 24 |
Peak memory | 241652 kb |
Host | smart-3fd9713a-abde-4884-9034-99f4c5d8a26a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2718529817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_init_fail.2718529817 |
Directory | /workspace/31.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_macro_errs.2069161203 |
Short name | T237 |
Test name | |
Test status | |
Simulation time | 240297841 ps |
CPU time | 4.09 seconds |
Started | May 16 01:36:47 PM PDT 24 |
Finished | May 16 01:36:52 PM PDT 24 |
Peak memory | 241264 kb |
Host | smart-9cab402c-a7d4-4547-bcf7-5bfc31d90617 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2069161203 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_macro_errs.2069161203 |
Directory | /workspace/31.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_key_req.313484544 |
Short name | T1128 |
Test name | |
Test status | |
Simulation time | 13389888558 ps |
CPU time | 30.7 seconds |
Started | May 16 01:36:51 PM PDT 24 |
Finished | May 16 01:37:23 PM PDT 24 |
Peak memory | 248048 kb |
Host | smart-4ac84506-e549-4145-91e2-8f1afde5b34f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=313484544 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_key_req.313484544 |
Directory | /workspace/31.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_lc_esc.2026348569 |
Short name | T1162 |
Test name | |
Test status | |
Simulation time | 647270960 ps |
CPU time | 8.6 seconds |
Started | May 16 01:36:49 PM PDT 24 |
Finished | May 16 01:37:00 PM PDT 24 |
Peak memory | 241552 kb |
Host | smart-25982553-fbfb-4272-a0d8-b7f6c3e2f54e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2026348569 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_esc.2026348569 |
Directory | /workspace/31.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_lc_req.935344019 |
Short name | T399 |
Test name | |
Test status | |
Simulation time | 824856274 ps |
CPU time | 8.31 seconds |
Started | May 16 01:36:49 PM PDT 24 |
Finished | May 16 01:36:59 PM PDT 24 |
Peak memory | 241088 kb |
Host | smart-36b0dbab-d7f1-40c2-9f6f-5ff65e3164a1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=935344019 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_req.935344019 |
Directory | /workspace/31.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_regwen.405990737 |
Short name | T493 |
Test name | |
Test status | |
Simulation time | 466494137 ps |
CPU time | 4.42 seconds |
Started | May 16 01:36:47 PM PDT 24 |
Finished | May 16 01:36:52 PM PDT 24 |
Peak memory | 247624 kb |
Host | smart-3c4147dc-1324-4c84-b837-c744c9c28b36 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=405990737 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_regwen.405990737 |
Directory | /workspace/31.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_smoke.1793885251 |
Short name | T657 |
Test name | |
Test status | |
Simulation time | 497046226 ps |
CPU time | 3.77 seconds |
Started | May 16 01:36:51 PM PDT 24 |
Finished | May 16 01:36:56 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-808b28f8-2157-4c66-8713-89e410bed203 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1793885251 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_smoke.1793885251 |
Directory | /workspace/31.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_stress_all.2301100207 |
Short name | T515 |
Test name | |
Test status | |
Simulation time | 1968164480 ps |
CPU time | 42.2 seconds |
Started | May 16 01:36:56 PM PDT 24 |
Finished | May 16 01:37:40 PM PDT 24 |
Peak memory | 244200 kb |
Host | smart-0512db61-bdcf-4221-a04b-605efde1f3c6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2301100207 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all .2301100207 |
Directory | /workspace/31.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_test_access.625112405 |
Short name | T809 |
Test name | |
Test status | |
Simulation time | 2248225057 ps |
CPU time | 15.29 seconds |
Started | May 16 01:36:55 PM PDT 24 |
Finished | May 16 01:37:13 PM PDT 24 |
Peak memory | 241420 kb |
Host | smart-a2c816b0-cef6-42b9-a3b9-9433bc7854d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=625112405 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_test_access.625112405 |
Directory | /workspace/31.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_alert_test.2342328945 |
Short name | T718 |
Test name | |
Test status | |
Simulation time | 199319368 ps |
CPU time | 1.87 seconds |
Started | May 16 01:36:55 PM PDT 24 |
Finished | May 16 01:36:58 PM PDT 24 |
Peak memory | 239696 kb |
Host | smart-124a9775-0212-4faf-9b9c-0add0f250290 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2342328945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_alert_test.2342328945 |
Directory | /workspace/32.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_check_fail.3796251065 |
Short name | T121 |
Test name | |
Test status | |
Simulation time | 1156774470 ps |
CPU time | 10.83 seconds |
Started | May 16 01:36:56 PM PDT 24 |
Finished | May 16 01:37:10 PM PDT 24 |
Peak memory | 247928 kb |
Host | smart-3a4ee0a8-1574-4582-a2d7-af29afb2f18b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3796251065 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_check_fail.3796251065 |
Directory | /workspace/32.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_dai_errs.3674602518 |
Short name | T676 |
Test name | |
Test status | |
Simulation time | 194716668 ps |
CPU time | 9.94 seconds |
Started | May 16 01:37:03 PM PDT 24 |
Finished | May 16 01:37:15 PM PDT 24 |
Peak memory | 241600 kb |
Host | smart-53b476cc-884c-4784-a97d-b43fa227a9cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3674602518 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_errs.3674602518 |
Directory | /workspace/32.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_dai_lock.1687895989 |
Short name | T654 |
Test name | |
Test status | |
Simulation time | 603011294 ps |
CPU time | 14.8 seconds |
Started | May 16 01:37:04 PM PDT 24 |
Finished | May 16 01:37:21 PM PDT 24 |
Peak memory | 241496 kb |
Host | smart-8d97b6f8-11bf-488c-b2e6-b7c3f1e56578 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1687895989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_lock.1687895989 |
Directory | /workspace/32.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_init_fail.455223971 |
Short name | T226 |
Test name | |
Test status | |
Simulation time | 101526600 ps |
CPU time | 4.02 seconds |
Started | May 16 01:36:46 PM PDT 24 |
Finished | May 16 01:36:51 PM PDT 24 |
Peak memory | 241308 kb |
Host | smart-30686d05-0d9a-4f90-914e-c2528a95da28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=455223971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_init_fail.455223971 |
Directory | /workspace/32.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_key_req.4226404715 |
Short name | T773 |
Test name | |
Test status | |
Simulation time | 988705450 ps |
CPU time | 27.47 seconds |
Started | May 16 01:36:54 PM PDT 24 |
Finished | May 16 01:37:22 PM PDT 24 |
Peak memory | 241528 kb |
Host | smart-30d7db77-fd9c-44d2-8562-bdc4cb72a3cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4226404715 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_key_req.4226404715 |
Directory | /workspace/32.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_lc_esc.852505377 |
Short name | T961 |
Test name | |
Test status | |
Simulation time | 241368087 ps |
CPU time | 13.46 seconds |
Started | May 16 01:36:55 PM PDT 24 |
Finished | May 16 01:37:10 PM PDT 24 |
Peak memory | 241340 kb |
Host | smart-8f33c1b6-d0dd-48a1-99e3-fcef250643a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=852505377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_esc.852505377 |
Directory | /workspace/32.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_lc_req.763662395 |
Short name | T507 |
Test name | |
Test status | |
Simulation time | 191392416 ps |
CPU time | 4.19 seconds |
Started | May 16 01:36:53 PM PDT 24 |
Finished | May 16 01:36:58 PM PDT 24 |
Peak memory | 241196 kb |
Host | smart-dd86bb83-3414-4b65-abbb-d9a06453d44e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=763662395 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_req.763662395 |
Directory | /workspace/32.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_regwen.3313780817 |
Short name | T1136 |
Test name | |
Test status | |
Simulation time | 1744582712 ps |
CPU time | 5.58 seconds |
Started | May 16 01:37:00 PM PDT 24 |
Finished | May 16 01:37:07 PM PDT 24 |
Peak memory | 241060 kb |
Host | smart-5bae8989-6737-4b5c-b011-a2e3fb3342cb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3313780817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_regwen.3313780817 |
Directory | /workspace/32.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_smoke.3216797166 |
Short name | T896 |
Test name | |
Test status | |
Simulation time | 424020590 ps |
CPU time | 8.81 seconds |
Started | May 16 01:36:50 PM PDT 24 |
Finished | May 16 01:37:01 PM PDT 24 |
Peak memory | 241100 kb |
Host | smart-53751c69-caef-4145-a2f7-73e2710ae851 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3216797166 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_smoke.3216797166 |
Directory | /workspace/32.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_stress_all.2788497253 |
Short name | T574 |
Test name | |
Test status | |
Simulation time | 2687525885 ps |
CPU time | 75.57 seconds |
Started | May 16 01:36:57 PM PDT 24 |
Finished | May 16 01:38:15 PM PDT 24 |
Peak memory | 248020 kb |
Host | smart-dd7ec19f-93a4-4acd-92ad-842a95e22297 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2788497253 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all .2788497253 |
Directory | /workspace/32.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_stress_all_with_rand_reset.3196631652 |
Short name | T332 |
Test name | |
Test status | |
Simulation time | 79747648607 ps |
CPU time | 894.15 seconds |
Started | May 16 01:37:01 PM PDT 24 |
Finished | May 16 01:51:57 PM PDT 24 |
Peak memory | 264120 kb |
Host | smart-76096ab4-89c4-4371-9f6a-9f1ed484cec9 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3196631652 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all_with_rand_reset.3196631652 |
Directory | /workspace/32.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_test_access.3414285771 |
Short name | T705 |
Test name | |
Test status | |
Simulation time | 1170944551 ps |
CPU time | 11.65 seconds |
Started | May 16 01:37:09 PM PDT 24 |
Finished | May 16 01:37:23 PM PDT 24 |
Peak memory | 241332 kb |
Host | smart-5ca2b1b4-fdbf-4496-ab90-583b4e2c08aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3414285771 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_test_access.3414285771 |
Directory | /workspace/32.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_alert_test.3229419330 |
Short name | T632 |
Test name | |
Test status | |
Simulation time | 125997339 ps |
CPU time | 2.12 seconds |
Started | May 16 01:37:02 PM PDT 24 |
Finished | May 16 01:37:06 PM PDT 24 |
Peak memory | 239828 kb |
Host | smart-f0915f0c-347a-4b41-a832-3e2e37f3c9c7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3229419330 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_alert_test.3229419330 |
Directory | /workspace/33.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_check_fail.819557989 |
Short name | T100 |
Test name | |
Test status | |
Simulation time | 2107900039 ps |
CPU time | 8.83 seconds |
Started | May 16 01:36:55 PM PDT 24 |
Finished | May 16 01:37:05 PM PDT 24 |
Peak memory | 241268 kb |
Host | smart-5fe4c696-acb3-47a1-93a2-f38ec7f8e997 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=819557989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_check_fail.819557989 |
Directory | /workspace/33.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_dai_errs.42213514 |
Short name | T550 |
Test name | |
Test status | |
Simulation time | 216548706 ps |
CPU time | 12.61 seconds |
Started | May 16 01:36:58 PM PDT 24 |
Finished | May 16 01:37:13 PM PDT 24 |
Peak memory | 241144 kb |
Host | smart-61670eb4-814c-4c5f-82c8-fcc9c8034df3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=42213514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_errs.42213514 |
Directory | /workspace/33.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_dai_lock.2438863401 |
Short name | T242 |
Test name | |
Test status | |
Simulation time | 4132306708 ps |
CPU time | 44.29 seconds |
Started | May 16 01:37:04 PM PDT 24 |
Finished | May 16 01:37:51 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-f0148dca-d2a8-4900-a223-e4bb70439691 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2438863401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_lock.2438863401 |
Directory | /workspace/33.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_init_fail.240282793 |
Short name | T1070 |
Test name | |
Test status | |
Simulation time | 534495506 ps |
CPU time | 4.49 seconds |
Started | May 16 01:36:59 PM PDT 24 |
Finished | May 16 01:37:06 PM PDT 24 |
Peak memory | 241432 kb |
Host | smart-1c58a4d4-fdda-4668-8551-4e5f827c147a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=240282793 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_init_fail.240282793 |
Directory | /workspace/33.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_macro_errs.2990063659 |
Short name | T585 |
Test name | |
Test status | |
Simulation time | 1033892372 ps |
CPU time | 26.7 seconds |
Started | May 16 01:36:56 PM PDT 24 |
Finished | May 16 01:37:25 PM PDT 24 |
Peak memory | 247984 kb |
Host | smart-59c3c76f-1816-4786-8124-981ae9e6f9ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2990063659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_macro_errs.2990063659 |
Directory | /workspace/33.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_key_req.3866422743 |
Short name | T728 |
Test name | |
Test status | |
Simulation time | 3821106447 ps |
CPU time | 18.09 seconds |
Started | May 16 01:37:00 PM PDT 24 |
Finished | May 16 01:37:20 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-bd187e24-ac5c-4ca6-9e67-911993e91e1b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3866422743 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_key_req.3866422743 |
Directory | /workspace/33.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_lc_esc.4259648996 |
Short name | T711 |
Test name | |
Test status | |
Simulation time | 8174014816 ps |
CPU time | 26.21 seconds |
Started | May 16 01:36:59 PM PDT 24 |
Finished | May 16 01:37:27 PM PDT 24 |
Peak memory | 241248 kb |
Host | smart-05d3f278-f804-4b91-89e8-39b39f308dea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4259648996 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_esc.4259648996 |
Directory | /workspace/33.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_lc_req.878636399 |
Short name | T863 |
Test name | |
Test status | |
Simulation time | 954952682 ps |
CPU time | 10.69 seconds |
Started | May 16 01:37:08 PM PDT 24 |
Finished | May 16 01:37:22 PM PDT 24 |
Peak memory | 247716 kb |
Host | smart-979d352c-0293-426f-808c-94f8b6a0af71 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=878636399 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_req.878636399 |
Directory | /workspace/33.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_regwen.4095218221 |
Short name | T1001 |
Test name | |
Test status | |
Simulation time | 4888506678 ps |
CPU time | 11.61 seconds |
Started | May 16 01:36:55 PM PDT 24 |
Finished | May 16 01:37:08 PM PDT 24 |
Peak memory | 241620 kb |
Host | smart-36d57282-a466-457e-9da8-ee7c8c8b3f0c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4095218221 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_regwen.4095218221 |
Directory | /workspace/33.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_smoke.303276096 |
Short name | T613 |
Test name | |
Test status | |
Simulation time | 775998249 ps |
CPU time | 10.14 seconds |
Started | May 16 01:36:54 PM PDT 24 |
Finished | May 16 01:37:06 PM PDT 24 |
Peak memory | 247728 kb |
Host | smart-fa227933-31fe-4942-be11-c64f92be3d10 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=303276096 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_smoke.303276096 |
Directory | /workspace/33.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_stress_all.3211342311 |
Short name | T1126 |
Test name | |
Test status | |
Simulation time | 18822996754 ps |
CPU time | 130.84 seconds |
Started | May 16 01:37:01 PM PDT 24 |
Finished | May 16 01:39:13 PM PDT 24 |
Peak memory | 258208 kb |
Host | smart-15b0d0ff-9c63-49b0-aaf0-aa3ec1cb84c5 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3211342311 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all .3211342311 |
Directory | /workspace/33.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_stress_all_with_rand_reset.1427607804 |
Short name | T1186 |
Test name | |
Test status | |
Simulation time | 118065599641 ps |
CPU time | 859.42 seconds |
Started | May 16 01:36:59 PM PDT 24 |
Finished | May 16 01:51:20 PM PDT 24 |
Peak memory | 292220 kb |
Host | smart-35514f99-4c64-45d9-9396-58ae0a85216e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1427607804 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all_with_rand_reset.1427607804 |
Directory | /workspace/33.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_test_access.1278544577 |
Short name | T1102 |
Test name | |
Test status | |
Simulation time | 844238594 ps |
CPU time | 16.94 seconds |
Started | May 16 01:36:56 PM PDT 24 |
Finished | May 16 01:37:16 PM PDT 24 |
Peak memory | 241292 kb |
Host | smart-2735aa8d-3eea-4754-b976-ba534db0cd51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1278544577 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_test_access.1278544577 |
Directory | /workspace/33.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_alert_test.3434118179 |
Short name | T89 |
Test name | |
Test status | |
Simulation time | 193498140 ps |
CPU time | 1.79 seconds |
Started | May 16 01:37:00 PM PDT 24 |
Finished | May 16 01:37:03 PM PDT 24 |
Peak memory | 239996 kb |
Host | smart-02d53f1d-5071-4157-a1d3-4e61fa39694e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3434118179 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_alert_test.3434118179 |
Directory | /workspace/34.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_check_fail.355759044 |
Short name | T1164 |
Test name | |
Test status | |
Simulation time | 626105599 ps |
CPU time | 16.12 seconds |
Started | May 16 01:37:02 PM PDT 24 |
Finished | May 16 01:37:20 PM PDT 24 |
Peak memory | 247968 kb |
Host | smart-184465a1-526f-46ac-b085-2f2f88d57793 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=355759044 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_check_fail.355759044 |
Directory | /workspace/34.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_dai_errs.2802177853 |
Short name | T1152 |
Test name | |
Test status | |
Simulation time | 737987269 ps |
CPU time | 23.26 seconds |
Started | May 16 01:36:57 PM PDT 24 |
Finished | May 16 01:37:23 PM PDT 24 |
Peak memory | 241692 kb |
Host | smart-c6515e95-5f2c-42b4-a2cd-c95742c042df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2802177853 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_errs.2802177853 |
Directory | /workspace/34.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_dai_lock.1265193220 |
Short name | T107 |
Test name | |
Test status | |
Simulation time | 12131642315 ps |
CPU time | 30.61 seconds |
Started | May 16 01:36:57 PM PDT 24 |
Finished | May 16 01:37:30 PM PDT 24 |
Peak memory | 241316 kb |
Host | smart-5b55b88f-75ca-44dd-b080-e82122539534 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1265193220 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_lock.1265193220 |
Directory | /workspace/34.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_init_fail.1654810696 |
Short name | T900 |
Test name | |
Test status | |
Simulation time | 133044148 ps |
CPU time | 4.44 seconds |
Started | May 16 01:36:55 PM PDT 24 |
Finished | May 16 01:37:00 PM PDT 24 |
Peak memory | 241312 kb |
Host | smart-a1926f0a-3245-46c4-a879-d2f87b9a19f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1654810696 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_init_fail.1654810696 |
Directory | /workspace/34.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_macro_errs.536361752 |
Short name | T1084 |
Test name | |
Test status | |
Simulation time | 1128323570 ps |
CPU time | 15.34 seconds |
Started | May 16 01:37:04 PM PDT 24 |
Finished | May 16 01:37:22 PM PDT 24 |
Peak memory | 241304 kb |
Host | smart-a750af48-9228-4126-b27e-177b6bdebe65 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=536361752 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_macro_errs.536361752 |
Directory | /workspace/34.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_key_req.2651779338 |
Short name | T1026 |
Test name | |
Test status | |
Simulation time | 1198518780 ps |
CPU time | 20.67 seconds |
Started | May 16 01:37:09 PM PDT 24 |
Finished | May 16 01:37:33 PM PDT 24 |
Peak memory | 247860 kb |
Host | smart-a86c74a0-a2df-4442-a556-c613d40ab9cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2651779338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_key_req.2651779338 |
Directory | /workspace/34.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_lc_esc.2738828297 |
Short name | T690 |
Test name | |
Test status | |
Simulation time | 1679654085 ps |
CPU time | 4.11 seconds |
Started | May 16 01:36:58 PM PDT 24 |
Finished | May 16 01:37:04 PM PDT 24 |
Peak memory | 241488 kb |
Host | smart-cf837134-a77f-4f28-a5b0-3db7c37320b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2738828297 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_esc.2738828297 |
Directory | /workspace/34.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_lc_req.2807677933 |
Short name | T106 |
Test name | |
Test status | |
Simulation time | 211642090 ps |
CPU time | 6.05 seconds |
Started | May 16 01:37:01 PM PDT 24 |
Finished | May 16 01:37:08 PM PDT 24 |
Peak memory | 241276 kb |
Host | smart-07124192-298e-4726-8426-01cc508b7fa8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2807677933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_req.2807677933 |
Directory | /workspace/34.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_regwen.1446083732 |
Short name | T975 |
Test name | |
Test status | |
Simulation time | 236816928 ps |
CPU time | 6 seconds |
Started | May 16 01:36:59 PM PDT 24 |
Finished | May 16 01:37:07 PM PDT 24 |
Peak memory | 241168 kb |
Host | smart-b5363d1f-14a7-4073-b038-4fe603bdb1c6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1446083732 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_regwen.1446083732 |
Directory | /workspace/34.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_smoke.847344467 |
Short name | T564 |
Test name | |
Test status | |
Simulation time | 497838177 ps |
CPU time | 5.22 seconds |
Started | May 16 01:36:57 PM PDT 24 |
Finished | May 16 01:37:04 PM PDT 24 |
Peak memory | 241184 kb |
Host | smart-b505ab4a-0cb9-43fd-a3b4-9fdaac1cc270 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=847344467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_smoke.847344467 |
Directory | /workspace/34.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_stress_all.29896982 |
Short name | T449 |
Test name | |
Test status | |
Simulation time | 3539382125 ps |
CPU time | 29.14 seconds |
Started | May 16 01:37:09 PM PDT 24 |
Finished | May 16 01:37:41 PM PDT 24 |
Peak memory | 243244 kb |
Host | smart-bbcc3898-6193-4430-a7ea-473671c87300 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=29896982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress_ all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all.29896982 |
Directory | /workspace/34.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_stress_all_with_rand_reset.584992504 |
Short name | T1005 |
Test name | |
Test status | |
Simulation time | 193100788812 ps |
CPU time | 923.32 seconds |
Started | May 16 01:36:59 PM PDT 24 |
Finished | May 16 01:52:24 PM PDT 24 |
Peak memory | 278244 kb |
Host | smart-a8215c2e-80dc-4ea6-a1a2-6876f4202d1e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=584992504 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all_with_rand_reset.584992504 |
Directory | /workspace/34.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_test_access.3315921142 |
Short name | T280 |
Test name | |
Test status | |
Simulation time | 414508651 ps |
CPU time | 5.45 seconds |
Started | May 16 01:37:09 PM PDT 24 |
Finished | May 16 01:37:18 PM PDT 24 |
Peak memory | 241428 kb |
Host | smart-3ceb0e0c-1ee2-45cb-a0fd-b1bd5ff3eda9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3315921142 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_test_access.3315921142 |
Directory | /workspace/34.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_alert_test.2213004240 |
Short name | T626 |
Test name | |
Test status | |
Simulation time | 114147767 ps |
CPU time | 2 seconds |
Started | May 16 01:37:10 PM PDT 24 |
Finished | May 16 01:37:15 PM PDT 24 |
Peak memory | 239808 kb |
Host | smart-05c944d6-32a8-4c3e-952e-71180e758e89 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2213004240 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_alert_test.2213004240 |
Directory | /workspace/35.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_check_fail.1432335354 |
Short name | T998 |
Test name | |
Test status | |
Simulation time | 223289629 ps |
CPU time | 7.01 seconds |
Started | May 16 01:37:01 PM PDT 24 |
Finished | May 16 01:37:09 PM PDT 24 |
Peak memory | 247860 kb |
Host | smart-60c0d9e8-d3a1-43ae-ad96-36699e3448b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1432335354 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_check_fail.1432335354 |
Directory | /workspace/35.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_dai_errs.2983872227 |
Short name | T136 |
Test name | |
Test status | |
Simulation time | 3964295739 ps |
CPU time | 40.35 seconds |
Started | May 16 01:36:58 PM PDT 24 |
Finished | May 16 01:37:41 PM PDT 24 |
Peak memory | 248700 kb |
Host | smart-e2cfb585-9fec-4a3e-acd2-016d0f095ad4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2983872227 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_errs.2983872227 |
Directory | /workspace/35.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_dai_lock.4221042748 |
Short name | T393 |
Test name | |
Test status | |
Simulation time | 10029945070 ps |
CPU time | 21.25 seconds |
Started | May 16 01:37:02 PM PDT 24 |
Finished | May 16 01:37:25 PM PDT 24 |
Peak memory | 247892 kb |
Host | smart-69e99ca0-1a54-4d90-8779-5d25517c7886 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4221042748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_lock.4221042748 |
Directory | /workspace/35.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_init_fail.268395526 |
Short name | T10 |
Test name | |
Test status | |
Simulation time | 1761877131 ps |
CPU time | 6.02 seconds |
Started | May 16 01:37:03 PM PDT 24 |
Finished | May 16 01:37:12 PM PDT 24 |
Peak memory | 241620 kb |
Host | smart-727d5b78-d16e-4c70-adfe-f0f9d31595ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=268395526 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_init_fail.268395526 |
Directory | /workspace/35.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_macro_errs.741594171 |
Short name | T207 |
Test name | |
Test status | |
Simulation time | 760137112 ps |
CPU time | 16.86 seconds |
Started | May 16 01:37:09 PM PDT 24 |
Finished | May 16 01:37:29 PM PDT 24 |
Peak memory | 241428 kb |
Host | smart-7abf40de-393f-42b0-85e9-00b1eef066b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=741594171 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_macro_errs.741594171 |
Directory | /workspace/35.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_key_req.2991200957 |
Short name | T732 |
Test name | |
Test status | |
Simulation time | 266485845 ps |
CPU time | 11.36 seconds |
Started | May 16 01:37:03 PM PDT 24 |
Finished | May 16 01:37:17 PM PDT 24 |
Peak memory | 241444 kb |
Host | smart-4b610c8b-b1cc-4a74-837f-f78d0ac1434b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2991200957 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_key_req.2991200957 |
Directory | /workspace/35.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_lc_req.801300581 |
Short name | T901 |
Test name | |
Test status | |
Simulation time | 797093867 ps |
CPU time | 26.09 seconds |
Started | May 16 01:36:59 PM PDT 24 |
Finished | May 16 01:37:27 PM PDT 24 |
Peak memory | 241104 kb |
Host | smart-31df59f3-13b0-4608-b822-b56f66cc9c5a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=801300581 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_req.801300581 |
Directory | /workspace/35.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_smoke.3102118406 |
Short name | T627 |
Test name | |
Test status | |
Simulation time | 3900498784 ps |
CPU time | 10.91 seconds |
Started | May 16 01:37:09 PM PDT 24 |
Finished | May 16 01:37:23 PM PDT 24 |
Peak memory | 241820 kb |
Host | smart-32d09ffc-bdf2-4dcb-9d22-a1bcf1b3e96a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3102118406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_smoke.3102118406 |
Directory | /workspace/35.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_stress_all.3051649417 |
Short name | T261 |
Test name | |
Test status | |
Simulation time | 8744081554 ps |
CPU time | 79.09 seconds |
Started | May 16 01:37:06 PM PDT 24 |
Finished | May 16 01:38:27 PM PDT 24 |
Peak memory | 247992 kb |
Host | smart-8559a8b8-fce8-44f4-8b25-d100595aecbc |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3051649417 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all .3051649417 |
Directory | /workspace/35.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_stress_all_with_rand_reset.165238023 |
Short name | T1165 |
Test name | |
Test status | |
Simulation time | 27184942322 ps |
CPU time | 213.59 seconds |
Started | May 16 01:36:59 PM PDT 24 |
Finished | May 16 01:40:35 PM PDT 24 |
Peak memory | 247944 kb |
Host | smart-772a37fc-590b-48e3-9696-940431bc4181 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=165238023 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all_with_rand_reset.165238023 |
Directory | /workspace/35.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_test_access.2492682172 |
Short name | T479 |
Test name | |
Test status | |
Simulation time | 545454503 ps |
CPU time | 20.93 seconds |
Started | May 16 01:37:08 PM PDT 24 |
Finished | May 16 01:37:31 PM PDT 24 |
Peak memory | 241304 kb |
Host | smart-a22084d3-2f12-4e4f-b322-c4ab77ab9991 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2492682172 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_test_access.2492682172 |
Directory | /workspace/35.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_alert_test.3436094051 |
Short name | T536 |
Test name | |
Test status | |
Simulation time | 111069588 ps |
CPU time | 1.67 seconds |
Started | May 16 01:37:08 PM PDT 24 |
Finished | May 16 01:37:12 PM PDT 24 |
Peak memory | 239900 kb |
Host | smart-66b1c0a8-77eb-4cc0-8bbb-716bc3712b5f |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3436094051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_alert_test.3436094051 |
Directory | /workspace/36.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_check_fail.1251503668 |
Short name | T63 |
Test name | |
Test status | |
Simulation time | 5344569330 ps |
CPU time | 16.66 seconds |
Started | May 16 01:37:06 PM PDT 24 |
Finished | May 16 01:37:24 PM PDT 24 |
Peak memory | 242060 kb |
Host | smart-e5d68986-401a-4c12-97c9-48ed2517ac14 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1251503668 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_check_fail.1251503668 |
Directory | /workspace/36.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_dai_errs.1460716961 |
Short name | T1190 |
Test name | |
Test status | |
Simulation time | 293278800 ps |
CPU time | 11.7 seconds |
Started | May 16 01:37:12 PM PDT 24 |
Finished | May 16 01:37:26 PM PDT 24 |
Peak memory | 241540 kb |
Host | smart-43284a3b-4e0c-4a7e-b0dd-6bc119fb79d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1460716961 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_errs.1460716961 |
Directory | /workspace/36.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_dai_lock.3913809295 |
Short name | T869 |
Test name | |
Test status | |
Simulation time | 1784544712 ps |
CPU time | 10.05 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:35 PM PDT 24 |
Peak memory | 241608 kb |
Host | smart-89ea01d4-0e94-4a5d-810c-e62ca51cebc5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3913809295 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_lock.3913809295 |
Directory | /workspace/36.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_init_fail.3693846786 |
Short name | T229 |
Test name | |
Test status | |
Simulation time | 146586067 ps |
CPU time | 3.88 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:29 PM PDT 24 |
Peak memory | 241264 kb |
Host | smart-906f1b42-4499-4092-93b1-48892d0dac82 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3693846786 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_init_fail.3693846786 |
Directory | /workspace/36.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_macro_errs.3170648097 |
Short name | T934 |
Test name | |
Test status | |
Simulation time | 1602096381 ps |
CPU time | 34.98 seconds |
Started | May 16 01:37:10 PM PDT 24 |
Finished | May 16 01:37:48 PM PDT 24 |
Peak memory | 247964 kb |
Host | smart-eca2f6c6-b8bb-4b68-b33f-f284fb88cb4b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3170648097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_macro_errs.3170648097 |
Directory | /workspace/36.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_key_req.3699870775 |
Short name | T885 |
Test name | |
Test status | |
Simulation time | 478239156 ps |
CPU time | 11.29 seconds |
Started | May 16 01:37:14 PM PDT 24 |
Finished | May 16 01:37:27 PM PDT 24 |
Peak memory | 241208 kb |
Host | smart-e5967921-a390-4d67-b629-eec2727bd45d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3699870775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_key_req.3699870775 |
Directory | /workspace/36.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_lc_esc.653520163 |
Short name | T673 |
Test name | |
Test status | |
Simulation time | 6412733159 ps |
CPU time | 18.6 seconds |
Started | May 16 01:37:08 PM PDT 24 |
Finished | May 16 01:37:29 PM PDT 24 |
Peak memory | 241416 kb |
Host | smart-f17c16b5-f3f0-4b01-b10e-2ebf520ed3ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=653520163 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_esc.653520163 |
Directory | /workspace/36.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_lc_req.2462987100 |
Short name | T530 |
Test name | |
Test status | |
Simulation time | 1681813607 ps |
CPU time | 13.26 seconds |
Started | May 16 01:37:12 PM PDT 24 |
Finished | May 16 01:37:28 PM PDT 24 |
Peak memory | 241216 kb |
Host | smart-e3881d5a-a528-4609-aa55-d9674b11fd75 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2462987100 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_req.2462987100 |
Directory | /workspace/36.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_regwen.2917166774 |
Short name | T209 |
Test name | |
Test status | |
Simulation time | 741524548 ps |
CPU time | 7.49 seconds |
Started | May 16 01:37:09 PM PDT 24 |
Finished | May 16 01:37:20 PM PDT 24 |
Peak memory | 241180 kb |
Host | smart-051aa314-cb01-45f4-836e-fd6100f9e799 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2917166774 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_regwen.2917166774 |
Directory | /workspace/36.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_smoke.2183332771 |
Short name | T1024 |
Test name | |
Test status | |
Simulation time | 656633238 ps |
CPU time | 5.2 seconds |
Started | May 16 01:37:07 PM PDT 24 |
Finished | May 16 01:37:14 PM PDT 24 |
Peak memory | 241128 kb |
Host | smart-a2742bd5-3aaa-4641-904a-f276327efe11 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2183332771 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_smoke.2183332771 |
Directory | /workspace/36.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_stress_all.1236310589 |
Short name | T542 |
Test name | |
Test status | |
Simulation time | 1803537916 ps |
CPU time | 39.47 seconds |
Started | May 16 01:37:09 PM PDT 24 |
Finished | May 16 01:37:52 PM PDT 24 |
Peak memory | 241772 kb |
Host | smart-23ab14b7-04d3-4cff-b542-87661ef86711 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1236310589 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all .1236310589 |
Directory | /workspace/36.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_stress_all_with_rand_reset.2707515513 |
Short name | T1069 |
Test name | |
Test status | |
Simulation time | 112211417492 ps |
CPU time | 1677.76 seconds |
Started | May 16 01:37:10 PM PDT 24 |
Finished | May 16 02:05:11 PM PDT 24 |
Peak memory | 264500 kb |
Host | smart-e3f0f665-1495-4468-acfa-4bdc87b49883 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2707515513 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all_with_rand_reset.2707515513 |
Directory | /workspace/36.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_test_access.3236072980 |
Short name | T1027 |
Test name | |
Test status | |
Simulation time | 501031732 ps |
CPU time | 17.99 seconds |
Started | May 16 01:37:22 PM PDT 24 |
Finished | May 16 01:37:43 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-6fd15d43-0720-44b0-8f02-e67716610443 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3236072980 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_test_access.3236072980 |
Directory | /workspace/36.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_alert_test.3436337519 |
Short name | T595 |
Test name | |
Test status | |
Simulation time | 64748012 ps |
CPU time | 1.99 seconds |
Started | May 16 01:37:14 PM PDT 24 |
Finished | May 16 01:37:18 PM PDT 24 |
Peak memory | 239752 kb |
Host | smart-1b8ff14d-2598-4176-93fb-e1ccf65c879b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3436337519 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_alert_test.3436337519 |
Directory | /workspace/37.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_check_fail.2526650457 |
Short name | T34 |
Test name | |
Test status | |
Simulation time | 918382424 ps |
CPU time | 17.48 seconds |
Started | May 16 01:37:06 PM PDT 24 |
Finished | May 16 01:37:25 PM PDT 24 |
Peak memory | 241688 kb |
Host | smart-e1485ad5-af3c-4e03-a93e-3698c43efda2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2526650457 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_check_fail.2526650457 |
Directory | /workspace/37.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_dai_errs.1824909681 |
Short name | T942 |
Test name | |
Test status | |
Simulation time | 2539096492 ps |
CPU time | 20.12 seconds |
Started | May 16 01:37:08 PM PDT 24 |
Finished | May 16 01:37:31 PM PDT 24 |
Peak memory | 241468 kb |
Host | smart-dcff6585-3bc2-495f-8e53-d52f77633ed8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1824909681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_errs.1824909681 |
Directory | /workspace/37.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_dai_lock.587162949 |
Short name | T456 |
Test name | |
Test status | |
Simulation time | 2360810308 ps |
CPU time | 42.72 seconds |
Started | May 16 01:37:09 PM PDT 24 |
Finished | May 16 01:37:55 PM PDT 24 |
Peak memory | 241312 kb |
Host | smart-0472aa91-6921-4451-a737-5ba328036d2f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=587162949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_lock.587162949 |
Directory | /workspace/37.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_init_fail.3885550998 |
Short name | T561 |
Test name | |
Test status | |
Simulation time | 1823907457 ps |
CPU time | 6.3 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:31 PM PDT 24 |
Peak memory | 241236 kb |
Host | smart-8faf5f59-bb81-4dd4-96a4-3a3efb5e242e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3885550998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_init_fail.3885550998 |
Directory | /workspace/37.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_macro_errs.4094193681 |
Short name | T165 |
Test name | |
Test status | |
Simulation time | 540986036 ps |
CPU time | 14.24 seconds |
Started | May 16 01:37:20 PM PDT 24 |
Finished | May 16 01:37:39 PM PDT 24 |
Peak memory | 241292 kb |
Host | smart-b053d6c2-590e-404f-8f98-b509d47d10cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4094193681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_macro_errs.4094193681 |
Directory | /workspace/37.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_key_req.515132115 |
Short name | T1095 |
Test name | |
Test status | |
Simulation time | 2827307238 ps |
CPU time | 6.96 seconds |
Started | May 16 01:37:22 PM PDT 24 |
Finished | May 16 01:37:32 PM PDT 24 |
Peak memory | 241548 kb |
Host | smart-a1310525-8577-4892-92b5-d84a76edc442 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=515132115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_key_req.515132115 |
Directory | /workspace/37.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_lc_esc.2272997455 |
Short name | T1058 |
Test name | |
Test status | |
Simulation time | 3365906582 ps |
CPU time | 12.28 seconds |
Started | May 16 01:37:15 PM PDT 24 |
Finished | May 16 01:37:28 PM PDT 24 |
Peak memory | 241260 kb |
Host | smart-3040a343-6c43-4fb6-8942-bfbd36d7b41d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2272997455 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_esc.2272997455 |
Directory | /workspace/37.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_lc_req.2029179872 |
Short name | T506 |
Test name | |
Test status | |
Simulation time | 205841742 ps |
CPU time | 5.74 seconds |
Started | May 16 01:37:10 PM PDT 24 |
Finished | May 16 01:37:19 PM PDT 24 |
Peak memory | 241096 kb |
Host | smart-18984c79-7acc-4dce-b222-a6fddd710f8a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2029179872 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_req.2029179872 |
Directory | /workspace/37.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_regwen.3965779486 |
Short name | T375 |
Test name | |
Test status | |
Simulation time | 3621447114 ps |
CPU time | 10.6 seconds |
Started | May 16 01:37:09 PM PDT 24 |
Finished | May 16 01:37:22 PM PDT 24 |
Peak memory | 241532 kb |
Host | smart-03f95b31-0b9e-4f0a-a444-7035262f6b8c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3965779486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_regwen.3965779486 |
Directory | /workspace/37.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_smoke.1354843466 |
Short name | T871 |
Test name | |
Test status | |
Simulation time | 129206865 ps |
CPU time | 3.49 seconds |
Started | May 16 01:37:08 PM PDT 24 |
Finished | May 16 01:37:13 PM PDT 24 |
Peak memory | 241088 kb |
Host | smart-fa60366c-2231-4064-b281-91174c216a70 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1354843466 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_smoke.1354843466 |
Directory | /workspace/37.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_stress_all.2432274542 |
Short name | T484 |
Test name | |
Test status | |
Simulation time | 74217443290 ps |
CPU time | 106.22 seconds |
Started | May 16 01:37:10 PM PDT 24 |
Finished | May 16 01:39:00 PM PDT 24 |
Peak memory | 256296 kb |
Host | smart-bd512223-a35f-4185-9d1b-1f917bf9cfc4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2432274542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all .2432274542 |
Directory | /workspace/37.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_test_access.3999788345 |
Short name | T701 |
Test name | |
Test status | |
Simulation time | 553643361 ps |
CPU time | 11.51 seconds |
Started | May 16 01:37:10 PM PDT 24 |
Finished | May 16 01:37:25 PM PDT 24 |
Peak memory | 241424 kb |
Host | smart-0d6c8c94-f5a1-4119-8072-ea7307a4d513 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3999788345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_test_access.3999788345 |
Directory | /workspace/37.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_alert_test.360241144 |
Short name | T790 |
Test name | |
Test status | |
Simulation time | 208734662 ps |
CPU time | 2.1 seconds |
Started | May 16 01:37:15 PM PDT 24 |
Finished | May 16 01:37:18 PM PDT 24 |
Peak memory | 239752 kb |
Host | smart-b7f42bd7-d941-4c83-972f-3c72bf59bb95 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=360241144 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_alert_test.360241144 |
Directory | /workspace/38.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_check_fail.3343389416 |
Short name | T5 |
Test name | |
Test status | |
Simulation time | 586801650 ps |
CPU time | 20.69 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:45 PM PDT 24 |
Peak memory | 242124 kb |
Host | smart-7e4492d6-7f99-4b5c-9bb1-87992b9dd063 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3343389416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_check_fail.3343389416 |
Directory | /workspace/38.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_dai_errs.4177080566 |
Short name | T925 |
Test name | |
Test status | |
Simulation time | 829458422 ps |
CPU time | 13.72 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:39 PM PDT 24 |
Peak memory | 241196 kb |
Host | smart-c4d41815-2533-42b9-a659-21e3fd4ca8f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4177080566 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_errs.4177080566 |
Directory | /workspace/38.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_dai_lock.3812695210 |
Short name | T779 |
Test name | |
Test status | |
Simulation time | 1575258340 ps |
CPU time | 27.55 seconds |
Started | May 16 01:37:10 PM PDT 24 |
Finished | May 16 01:37:41 PM PDT 24 |
Peak memory | 241516 kb |
Host | smart-87b3abfd-3bb7-4a0c-8b00-04508397339f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3812695210 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_lock.3812695210 |
Directory | /workspace/38.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_init_fail.2851952857 |
Short name | T1154 |
Test name | |
Test status | |
Simulation time | 281019446 ps |
CPU time | 4.98 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:30 PM PDT 24 |
Peak memory | 241516 kb |
Host | smart-2d468caa-5538-4d07-9302-59a0c3a3aea6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2851952857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_init_fail.2851952857 |
Directory | /workspace/38.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_macro_errs.1449104962 |
Short name | T1063 |
Test name | |
Test status | |
Simulation time | 2641285468 ps |
CPU time | 16.29 seconds |
Started | May 16 01:37:10 PM PDT 24 |
Finished | May 16 01:37:29 PM PDT 24 |
Peak memory | 248044 kb |
Host | smart-74423c58-0300-4033-b147-b7de7eb0c79f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1449104962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_macro_errs.1449104962 |
Directory | /workspace/38.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_key_req.27485710 |
Short name | T641 |
Test name | |
Test status | |
Simulation time | 709163432 ps |
CPU time | 9.81 seconds |
Started | May 16 01:37:08 PM PDT 24 |
Finished | May 16 01:37:20 PM PDT 24 |
Peak memory | 241480 kb |
Host | smart-a98946cb-c980-4df0-b91f-a0c12721a6b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=27485710 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_key_req.27485710 |
Directory | /workspace/38.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_lc_esc.3154585157 |
Short name | T1041 |
Test name | |
Test status | |
Simulation time | 725885178 ps |
CPU time | 6.41 seconds |
Started | May 16 01:37:08 PM PDT 24 |
Finished | May 16 01:37:16 PM PDT 24 |
Peak memory | 241220 kb |
Host | smart-4cd34263-3344-40fd-aa27-a9e97da61f7d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3154585157 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_esc.3154585157 |
Directory | /workspace/38.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_lc_req.1529739304 |
Short name | T941 |
Test name | |
Test status | |
Simulation time | 372576833 ps |
CPU time | 5.31 seconds |
Started | May 16 01:37:07 PM PDT 24 |
Finished | May 16 01:37:14 PM PDT 24 |
Peak memory | 241128 kb |
Host | smart-c2855b00-1bd5-49bf-9c9b-4c78fc01efdc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1529739304 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_req.1529739304 |
Directory | /workspace/38.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_regwen.3393921630 |
Short name | T1078 |
Test name | |
Test status | |
Simulation time | 448795764 ps |
CPU time | 7.48 seconds |
Started | May 16 01:37:16 PM PDT 24 |
Finished | May 16 01:37:24 PM PDT 24 |
Peak memory | 241100 kb |
Host | smart-bf674ab2-03c8-49b8-b40a-28c71c5cced0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3393921630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_regwen.3393921630 |
Directory | /workspace/38.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_smoke.2157680341 |
Short name | T721 |
Test name | |
Test status | |
Simulation time | 290183339 ps |
CPU time | 7.04 seconds |
Started | May 16 01:37:10 PM PDT 24 |
Finished | May 16 01:37:20 PM PDT 24 |
Peak memory | 241144 kb |
Host | smart-8d3b2b0d-b986-4501-b618-7fd1eec230ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2157680341 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_smoke.2157680341 |
Directory | /workspace/38.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_stress_all.3542761424 |
Short name | T1142 |
Test name | |
Test status | |
Simulation time | 44464415708 ps |
CPU time | 179.62 seconds |
Started | May 16 01:37:20 PM PDT 24 |
Finished | May 16 01:40:24 PM PDT 24 |
Peak memory | 272696 kb |
Host | smart-7435a886-e23d-459c-a2b3-33a8f0a10b89 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3542761424 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all .3542761424 |
Directory | /workspace/38.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_stress_all_with_rand_reset.2100337760 |
Short name | T703 |
Test name | |
Test status | |
Simulation time | 129357276090 ps |
CPU time | 1347.51 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:59:53 PM PDT 24 |
Peak memory | 328872 kb |
Host | smart-b3c76835-5222-422d-be47-09a22edd165d |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2100337760 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all_with_rand_reset.2100337760 |
Directory | /workspace/38.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_test_access.2377820316 |
Short name | T797 |
Test name | |
Test status | |
Simulation time | 1476225273 ps |
CPU time | 8.54 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:34 PM PDT 24 |
Peak memory | 241348 kb |
Host | smart-5f993b5b-7d5b-4ac5-8416-8d0e6a5ce70c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2377820316 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_test_access.2377820316 |
Directory | /workspace/38.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_alert_test.146252982 |
Short name | T971 |
Test name | |
Test status | |
Simulation time | 77224202 ps |
CPU time | 1.61 seconds |
Started | May 16 01:37:18 PM PDT 24 |
Finished | May 16 01:37:20 PM PDT 24 |
Peak memory | 239976 kb |
Host | smart-1e40afd1-49e7-43e4-9bc9-53739f4230d2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=146252982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_alert_test.146252982 |
Directory | /workspace/39.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_check_fail.1971373852 |
Short name | T42 |
Test name | |
Test status | |
Simulation time | 5671648259 ps |
CPU time | 28.18 seconds |
Started | May 16 01:37:22 PM PDT 24 |
Finished | May 16 01:37:54 PM PDT 24 |
Peak memory | 241632 kb |
Host | smart-68d8cddc-02fc-433e-b94d-dc08d5fd05c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1971373852 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_check_fail.1971373852 |
Directory | /workspace/39.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_dai_errs.642431308 |
Short name | T1086 |
Test name | |
Test status | |
Simulation time | 1936215328 ps |
CPU time | 34.06 seconds |
Started | May 16 01:37:22 PM PDT 24 |
Finished | May 16 01:37:59 PM PDT 24 |
Peak memory | 246568 kb |
Host | smart-c9ab8de6-5103-4d98-945b-1956f26ce82a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=642431308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_errs.642431308 |
Directory | /workspace/39.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_dai_lock.1172848584 |
Short name | T700 |
Test name | |
Test status | |
Simulation time | 2360910196 ps |
CPU time | 22.13 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:47 PM PDT 24 |
Peak memory | 241312 kb |
Host | smart-c95a2070-f0c0-4d64-9a88-3da7f7ef02c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1172848584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_lock.1172848584 |
Directory | /workspace/39.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_init_fail.327978452 |
Short name | T989 |
Test name | |
Test status | |
Simulation time | 374278980 ps |
CPU time | 4.23 seconds |
Started | May 16 01:37:13 PM PDT 24 |
Finished | May 16 01:37:19 PM PDT 24 |
Peak memory | 241204 kb |
Host | smart-102f5e84-2fe6-47d1-8667-09e4af4a7a2f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=327978452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_init_fail.327978452 |
Directory | /workspace/39.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_macro_errs.2485146201 |
Short name | T830 |
Test name | |
Test status | |
Simulation time | 997998771 ps |
CPU time | 11.91 seconds |
Started | May 16 01:37:18 PM PDT 24 |
Finished | May 16 01:37:32 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-12365127-37b7-4a08-9bbd-bd9934b3c9ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2485146201 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_macro_errs.2485146201 |
Directory | /workspace/39.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_key_req.218227691 |
Short name | T1182 |
Test name | |
Test status | |
Simulation time | 6558794560 ps |
CPU time | 25.46 seconds |
Started | May 16 01:37:16 PM PDT 24 |
Finished | May 16 01:37:42 PM PDT 24 |
Peak memory | 241860 kb |
Host | smart-54083296-1c98-4403-81ba-366c9242d1cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=218227691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_key_req.218227691 |
Directory | /workspace/39.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_lc_esc.4283730969 |
Short name | T959 |
Test name | |
Test status | |
Simulation time | 220950598 ps |
CPU time | 5.47 seconds |
Started | May 16 01:37:20 PM PDT 24 |
Finished | May 16 01:37:29 PM PDT 24 |
Peak memory | 241428 kb |
Host | smart-18fe7e37-4292-48de-aaae-7518e541bdd9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4283730969 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_esc.4283730969 |
Directory | /workspace/39.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_lc_req.4227700849 |
Short name | T397 |
Test name | |
Test status | |
Simulation time | 519997751 ps |
CPU time | 8.59 seconds |
Started | May 16 01:37:12 PM PDT 24 |
Finished | May 16 01:37:23 PM PDT 24 |
Peak memory | 241152 kb |
Host | smart-f8498e19-7517-4d58-9da0-fb7aa7b46786 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4227700849 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_req.4227700849 |
Directory | /workspace/39.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_regwen.1306780783 |
Short name | T370 |
Test name | |
Test status | |
Simulation time | 4061281777 ps |
CPU time | 11.64 seconds |
Started | May 16 01:37:23 PM PDT 24 |
Finished | May 16 01:37:38 PM PDT 24 |
Peak memory | 247972 kb |
Host | smart-66b908c0-a18b-45a2-a65e-1bcfb5a0dd5f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1306780783 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_regwen.1306780783 |
Directory | /workspace/39.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_smoke.707120416 |
Short name | T581 |
Test name | |
Test status | |
Simulation time | 858890219 ps |
CPU time | 14.41 seconds |
Started | May 16 01:37:08 PM PDT 24 |
Finished | May 16 01:37:26 PM PDT 24 |
Peak memory | 241072 kb |
Host | smart-b1dc8b69-46df-4aea-a6a9-4ee6c1d5afb2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=707120416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_smoke.707120416 |
Directory | /workspace/39.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_test_access.366907727 |
Short name | T459 |
Test name | |
Test status | |
Simulation time | 2807690025 ps |
CPU time | 47.13 seconds |
Started | May 16 01:37:22 PM PDT 24 |
Finished | May 16 01:38:13 PM PDT 24 |
Peak memory | 241472 kb |
Host | smart-69b36dc3-f61c-458f-bdd5-937dc0015b75 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=366907727 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_test_access.366907727 |
Directory | /workspace/39.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_alert_test.2189148972 |
Short name | T783 |
Test name | |
Test status | |
Simulation time | 873203819 ps |
CPU time | 2.92 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:29:51 PM PDT 24 |
Peak memory | 239828 kb |
Host | smart-7d124d8d-83c1-4623-82bd-b2cb3d0f82db |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2189148972 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_alert_test.2189148972 |
Directory | /workspace/4.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_background_chks.481944027 |
Short name | T1120 |
Test name | |
Test status | |
Simulation time | 276491164 ps |
CPU time | 7.64 seconds |
Started | May 16 01:29:36 PM PDT 24 |
Finished | May 16 01:29:56 PM PDT 24 |
Peak memory | 241360 kb |
Host | smart-a1600f7a-3eb8-424b-885b-adf4d96738d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=481944027 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_background_chks.481944027 |
Directory | /workspace/4.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_check_fail.896427439 |
Short name | T26 |
Test name | |
Test status | |
Simulation time | 3325258230 ps |
CPU time | 20.54 seconds |
Started | May 16 01:29:33 PM PDT 24 |
Finished | May 16 01:30:06 PM PDT 24 |
Peak memory | 246360 kb |
Host | smart-5afc42c3-10ab-44b1-8ed9-3a5856a2a652 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=896427439 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_check_fail.896427439 |
Directory | /workspace/4.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_dai_errs.1571173183 |
Short name | T683 |
Test name | |
Test status | |
Simulation time | 946786310 ps |
CPU time | 28.38 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:30:17 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-26ecf60d-c60c-4559-a180-96f4cd16c01a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1571173183 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_errs.1571173183 |
Directory | /workspace/4.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_dai_lock.875266929 |
Short name | T1132 |
Test name | |
Test status | |
Simulation time | 1484483197 ps |
CPU time | 8.87 seconds |
Started | May 16 01:29:38 PM PDT 24 |
Finished | May 16 01:29:59 PM PDT 24 |
Peak memory | 241204 kb |
Host | smart-d79b1ff8-df36-489f-8a08-00c5b2fe0aa8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=875266929 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_lock.875266929 |
Directory | /workspace/4.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_init_fail.2038879643 |
Short name | T576 |
Test name | |
Test status | |
Simulation time | 195467339 ps |
CPU time | 5.09 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:29:53 PM PDT 24 |
Peak memory | 241196 kb |
Host | smart-9f2a872f-0d7f-4715-8e01-a6348285e08d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2038879643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_init_fail.2038879643 |
Directory | /workspace/4.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_macro_errs.141468327 |
Short name | T159 |
Test name | |
Test status | |
Simulation time | 1647520595 ps |
CPU time | 34.76 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:30:23 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-69c4b208-883f-437e-9e10-f75dd8cf6c86 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=141468327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_macro_errs.141468327 |
Directory | /workspace/4.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_key_req.2329223204 |
Short name | T476 |
Test name | |
Test status | |
Simulation time | 250440207 ps |
CPU time | 5.07 seconds |
Started | May 16 01:29:32 PM PDT 24 |
Finished | May 16 01:29:50 PM PDT 24 |
Peak memory | 241552 kb |
Host | smart-4816a7f2-a023-46a7-81b3-ebf7692b7647 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2329223204 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_key_req.2329223204 |
Directory | /workspace/4.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_lc_esc.833605412 |
Short name | T736 |
Test name | |
Test status | |
Simulation time | 98919627 ps |
CPU time | 3 seconds |
Started | May 16 01:29:34 PM PDT 24 |
Finished | May 16 01:29:51 PM PDT 24 |
Peak memory | 241412 kb |
Host | smart-7d1cd772-5b2c-4cff-aa82-e9762ad3a4b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=833605412 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_esc.833605412 |
Directory | /workspace/4.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_lc_req.826744302 |
Short name | T715 |
Test name | |
Test status | |
Simulation time | 638973797 ps |
CPU time | 17.2 seconds |
Started | May 16 01:29:37 PM PDT 24 |
Finished | May 16 01:30:07 PM PDT 24 |
Peak memory | 241272 kb |
Host | smart-cc19bbdc-6c82-4568-b5c1-e1d36136fe50 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=826744302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_req.826744302 |
Directory | /workspace/4.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_regwen.3109630552 |
Short name | T368 |
Test name | |
Test status | |
Simulation time | 366016236 ps |
CPU time | 5.65 seconds |
Started | May 16 01:29:33 PM PDT 24 |
Finished | May 16 01:29:52 PM PDT 24 |
Peak memory | 241216 kb |
Host | smart-1ad46dfe-cc60-480d-85c2-bb0309239b7b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3109630552 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_regwen.3109630552 |
Directory | /workspace/4.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_sec_cm.3060438854 |
Short name | T20 |
Test name | |
Test status | |
Simulation time | 17992822009 ps |
CPU time | 168.63 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:32:37 PM PDT 24 |
Peak memory | 267956 kb |
Host | smart-83632a79-a439-45e2-9a91-11830c8eeba9 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3060438854 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_sec_cm.3060438854 |
Directory | /workspace/4.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_smoke.1630693189 |
Short name | T928 |
Test name | |
Test status | |
Simulation time | 191036118 ps |
CPU time | 5.39 seconds |
Started | May 16 01:29:34 PM PDT 24 |
Finished | May 16 01:29:53 PM PDT 24 |
Peak memory | 247616 kb |
Host | smart-18859825-d58c-4370-9214-cf1f2d1a4fb8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1630693189 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_smoke.1630693189 |
Directory | /workspace/4.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_stress_all.4008981314 |
Short name | T902 |
Test name | |
Test status | |
Simulation time | 16813190602 ps |
CPU time | 41.66 seconds |
Started | May 16 01:29:36 PM PDT 24 |
Finished | May 16 01:30:30 PM PDT 24 |
Peak memory | 241452 kb |
Host | smart-1d1e47f1-2e54-43e3-8134-f46a182e0217 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4008981314 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all. 4008981314 |
Directory | /workspace/4.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_stress_all_with_rand_reset.869096063 |
Short name | T740 |
Test name | |
Test status | |
Simulation time | 285946922030 ps |
CPU time | 1293.47 seconds |
Started | May 16 01:29:37 PM PDT 24 |
Finished | May 16 01:51:23 PM PDT 24 |
Peak memory | 299396 kb |
Host | smart-90ab6245-92dd-4d1d-a110-fef217e8158c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=869096063 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all_with_rand_reset.869096063 |
Directory | /workspace/4.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_test_access.2975381645 |
Short name | T1057 |
Test name | |
Test status | |
Simulation time | 145647883 ps |
CPU time | 4.41 seconds |
Started | May 16 01:29:38 PM PDT 24 |
Finished | May 16 01:29:55 PM PDT 24 |
Peak memory | 241192 kb |
Host | smart-869a1439-fe20-4695-9109-ec96e7361ac1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2975381645 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_test_access.2975381645 |
Directory | /workspace/4.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_alert_test.2626067583 |
Short name | T686 |
Test name | |
Test status | |
Simulation time | 214516187 ps |
CPU time | 3.28 seconds |
Started | May 16 01:37:22 PM PDT 24 |
Finished | May 16 01:37:29 PM PDT 24 |
Peak memory | 240096 kb |
Host | smart-27827635-22bf-4018-97ef-10bd81d6b2b7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2626067583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_alert_test.2626067583 |
Directory | /workspace/40.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_check_fail.2761401906 |
Short name | T805 |
Test name | |
Test status | |
Simulation time | 988785809 ps |
CPU time | 9.95 seconds |
Started | May 16 01:37:20 PM PDT 24 |
Finished | May 16 01:37:34 PM PDT 24 |
Peak memory | 241332 kb |
Host | smart-05617919-bf12-4d25-a85e-58379564ba00 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2761401906 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_check_fail.2761401906 |
Directory | /workspace/40.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_dai_errs.842708891 |
Short name | T713 |
Test name | |
Test status | |
Simulation time | 386475532 ps |
CPU time | 10.79 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:35 PM PDT 24 |
Peak memory | 241644 kb |
Host | smart-ce579c65-3531-4dc5-bdf8-19284ff16073 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=842708891 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_errs.842708891 |
Directory | /workspace/40.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_dai_lock.3052975865 |
Short name | T187 |
Test name | |
Test status | |
Simulation time | 1318515006 ps |
CPU time | 25.47 seconds |
Started | May 16 01:37:18 PM PDT 24 |
Finished | May 16 01:37:46 PM PDT 24 |
Peak memory | 241200 kb |
Host | smart-faf4249a-ba2c-4d17-b5f3-890370ac1f6a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3052975865 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_lock.3052975865 |
Directory | /workspace/40.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_macro_errs.335545579 |
Short name | T217 |
Test name | |
Test status | |
Simulation time | 7162106851 ps |
CPU time | 34.92 seconds |
Started | May 16 01:37:15 PM PDT 24 |
Finished | May 16 01:37:51 PM PDT 24 |
Peak memory | 248000 kb |
Host | smart-1e5af40c-188b-4aac-b134-17fed09941b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=335545579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_macro_errs.335545579 |
Directory | /workspace/40.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_key_req.643499333 |
Short name | T918 |
Test name | |
Test status | |
Simulation time | 257284586 ps |
CPU time | 9.94 seconds |
Started | May 16 01:37:22 PM PDT 24 |
Finished | May 16 01:37:35 PM PDT 24 |
Peak memory | 241432 kb |
Host | smart-4195c8e4-4700-4ebc-9678-ee8802ab1db3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=643499333 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_key_req.643499333 |
Directory | /workspace/40.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_lc_esc.3058622007 |
Short name | T883 |
Test name | |
Test status | |
Simulation time | 10959719585 ps |
CPU time | 32.94 seconds |
Started | May 16 01:37:22 PM PDT 24 |
Finished | May 16 01:37:59 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-c75e63f5-0469-4e96-ab1e-9ba193f23764 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3058622007 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_esc.3058622007 |
Directory | /workspace/40.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_lc_req.3514821975 |
Short name | T391 |
Test name | |
Test status | |
Simulation time | 1089939107 ps |
CPU time | 9.76 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:37:46 PM PDT 24 |
Peak memory | 241176 kb |
Host | smart-fd5a3102-2c05-4436-88f1-aec8d8344139 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3514821975 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_req.3514821975 |
Directory | /workspace/40.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_regwen.1610710481 |
Short name | T2 |
Test name | |
Test status | |
Simulation time | 158394034 ps |
CPU time | 4.77 seconds |
Started | May 16 01:37:18 PM PDT 24 |
Finished | May 16 01:37:25 PM PDT 24 |
Peak memory | 241144 kb |
Host | smart-0a4e8e70-64d3-4e56-a9c4-6ea4d67b71f4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1610710481 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_regwen.1610710481 |
Directory | /workspace/40.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_smoke.2228922036 |
Short name | T755 |
Test name | |
Test status | |
Simulation time | 3465608755 ps |
CPU time | 9.6 seconds |
Started | May 16 01:37:17 PM PDT 24 |
Finished | May 16 01:37:28 PM PDT 24 |
Peak memory | 241216 kb |
Host | smart-0258aa6a-74ba-4736-9b44-8e183a3b4522 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2228922036 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_smoke.2228922036 |
Directory | /workspace/40.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_stress_all_with_rand_reset.2979880297 |
Short name | T955 |
Test name | |
Test status | |
Simulation time | 1289165892608 ps |
CPU time | 2821.26 seconds |
Started | May 16 01:37:18 PM PDT 24 |
Finished | May 16 02:24:22 PM PDT 24 |
Peak memory | 345048 kb |
Host | smart-cc1cdd33-64ca-4762-a2ee-c979aef7cf8f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2979880297 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all_with_rand_reset.2979880297 |
Directory | /workspace/40.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_test_access.3426917226 |
Short name | T699 |
Test name | |
Test status | |
Simulation time | 1067069827 ps |
CPU time | 11.62 seconds |
Started | May 16 01:37:20 PM PDT 24 |
Finished | May 16 01:37:36 PM PDT 24 |
Peak memory | 247800 kb |
Host | smart-8c77638f-f1a7-4cb4-a0a6-3c1420ac58ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3426917226 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_test_access.3426917226 |
Directory | /workspace/40.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_alert_test.4110757972 |
Short name | T725 |
Test name | |
Test status | |
Simulation time | 787980205 ps |
CPU time | 3 seconds |
Started | May 16 01:37:20 PM PDT 24 |
Finished | May 16 01:37:27 PM PDT 24 |
Peak memory | 239636 kb |
Host | smart-571487bd-f5cb-4447-a54d-7281426759ab |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4110757972 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_alert_test.4110757972 |
Directory | /workspace/41.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_check_fail.3162844481 |
Short name | T118 |
Test name | |
Test status | |
Simulation time | 8931005186 ps |
CPU time | 16.13 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:37:52 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-3f3c4983-b352-4e5f-93ed-21cc2ec359cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3162844481 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_check_fail.3162844481 |
Directory | /workspace/41.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_dai_errs.2250292216 |
Short name | T845 |
Test name | |
Test status | |
Simulation time | 1313803417 ps |
CPU time | 20.7 seconds |
Started | May 16 01:37:18 PM PDT 24 |
Finished | May 16 01:37:41 PM PDT 24 |
Peak memory | 241244 kb |
Host | smart-b1b74128-44ec-4d99-936b-f95d0badd85b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2250292216 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_errs.2250292216 |
Directory | /workspace/41.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_dai_lock.2136523607 |
Short name | T1163 |
Test name | |
Test status | |
Simulation time | 7050829667 ps |
CPU time | 18.1 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:43 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-b9935df9-df64-447e-ba5b-aee72ba63733 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2136523607 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_lock.2136523607 |
Directory | /workspace/41.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_init_fail.1973277236 |
Short name | T829 |
Test name | |
Test status | |
Simulation time | 314465544 ps |
CPU time | 4.12 seconds |
Started | May 16 01:37:19 PM PDT 24 |
Finished | May 16 01:37:26 PM PDT 24 |
Peak memory | 241352 kb |
Host | smart-5a59c933-5d36-4a4f-a451-06793dc9507a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1973277236 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_init_fail.1973277236 |
Directory | /workspace/41.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_macro_errs.3372269358 |
Short name | T1174 |
Test name | |
Test status | |
Simulation time | 987485537 ps |
CPU time | 8.78 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:34 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-f884f150-ea9e-42e5-8701-0c2d780d0c79 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3372269358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_macro_errs.3372269358 |
Directory | /workspace/41.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_key_req.3271694625 |
Short name | T382 |
Test name | |
Test status | |
Simulation time | 536471432 ps |
CPU time | 19.01 seconds |
Started | May 16 01:37:22 PM PDT 24 |
Finished | May 16 01:37:45 PM PDT 24 |
Peak memory | 241284 kb |
Host | smart-af17a03a-2865-4ee4-83de-d6b2d691885c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3271694625 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_key_req.3271694625 |
Directory | /workspace/41.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_lc_esc.1304962414 |
Short name | T528 |
Test name | |
Test status | |
Simulation time | 5458198142 ps |
CPU time | 13.24 seconds |
Started | May 16 01:37:17 PM PDT 24 |
Finished | May 16 01:37:31 PM PDT 24 |
Peak memory | 241584 kb |
Host | smart-2dbbaed4-d2b3-4d4b-87ac-62c7c3ad2dd3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1304962414 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_esc.1304962414 |
Directory | /workspace/41.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_lc_req.840543656 |
Short name | T1099 |
Test name | |
Test status | |
Simulation time | 2141210785 ps |
CPU time | 7.3 seconds |
Started | May 16 01:37:19 PM PDT 24 |
Finished | May 16 01:37:30 PM PDT 24 |
Peak memory | 241104 kb |
Host | smart-04abdddb-1d33-45bf-9c51-57859ad790ce |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=840543656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_req.840543656 |
Directory | /workspace/41.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_smoke.540893802 |
Short name | T675 |
Test name | |
Test status | |
Simulation time | 210470603 ps |
CPU time | 5.74 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:30 PM PDT 24 |
Peak memory | 241200 kb |
Host | smart-be4d7372-2e86-46f6-b1e4-99c9ebcbe94f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=540893802 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_smoke.540893802 |
Directory | /workspace/41.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_stress_all.4153925805 |
Short name | T759 |
Test name | |
Test status | |
Simulation time | 17823927963 ps |
CPU time | 119.25 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:39:36 PM PDT 24 |
Peak memory | 258956 kb |
Host | smart-179c96ba-4178-4359-978b-0384f1ead0f6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4153925805 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all .4153925805 |
Directory | /workspace/41.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_stress_all_with_rand_reset.2712404340 |
Short name | T307 |
Test name | |
Test status | |
Simulation time | 677097753817 ps |
CPU time | 1566.28 seconds |
Started | May 16 01:37:18 PM PDT 24 |
Finished | May 16 02:03:26 PM PDT 24 |
Peak memory | 295904 kb |
Host | smart-c42857dc-1ff1-4cc6-b984-ec79b635c674 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2712404340 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all_with_rand_reset.2712404340 |
Directory | /workspace/41.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_test_access.3953222444 |
Short name | T575 |
Test name | |
Test status | |
Simulation time | 24922882751 ps |
CPU time | 38.63 seconds |
Started | May 16 01:37:20 PM PDT 24 |
Finished | May 16 01:38:03 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-3872ae72-7b69-419d-86a9-9d2c2e109098 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3953222444 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_test_access.3953222444 |
Directory | /workspace/41.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_alert_test.705591550 |
Short name | T844 |
Test name | |
Test status | |
Simulation time | 1056374006 ps |
CPU time | 2.38 seconds |
Started | May 16 01:37:32 PM PDT 24 |
Finished | May 16 01:37:38 PM PDT 24 |
Peak memory | 239784 kb |
Host | smart-53ef0257-d852-43af-93f4-12f99e94373a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=705591550 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_alert_test.705591550 |
Directory | /workspace/42.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_check_fail.3050761955 |
Short name | T1143 |
Test name | |
Test status | |
Simulation time | 2171714382 ps |
CPU time | 13.09 seconds |
Started | May 16 01:37:31 PM PDT 24 |
Finished | May 16 01:37:47 PM PDT 24 |
Peak memory | 248028 kb |
Host | smart-2b0b27fa-0718-4e30-ad85-fc80eb2f6c62 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3050761955 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_check_fail.3050761955 |
Directory | /workspace/42.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_dai_errs.961513835 |
Short name | T405 |
Test name | |
Test status | |
Simulation time | 529362622 ps |
CPU time | 13.4 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:37:49 PM PDT 24 |
Peak memory | 241428 kb |
Host | smart-3d482b45-61d0-4711-b5f8-b1534b9eef22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=961513835 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_errs.961513835 |
Directory | /workspace/42.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_dai_lock.2539552595 |
Short name | T723 |
Test name | |
Test status | |
Simulation time | 2519378044 ps |
CPU time | 25.33 seconds |
Started | May 16 01:37:31 PM PDT 24 |
Finished | May 16 01:37:59 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-9f81b30f-2b8e-4633-a996-edbebcc80c83 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2539552595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_lock.2539552595 |
Directory | /workspace/42.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_init_fail.3720163400 |
Short name | T64 |
Test name | |
Test status | |
Simulation time | 268887688 ps |
CPU time | 4.49 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:37:40 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-e01e1b39-0323-4d7f-9dd5-5085d276f2fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3720163400 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_init_fail.3720163400 |
Directory | /workspace/42.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_macro_errs.3695949193 |
Short name | T1036 |
Test name | |
Test status | |
Simulation time | 11768312793 ps |
CPU time | 22.53 seconds |
Started | May 16 01:37:30 PM PDT 24 |
Finished | May 16 01:37:55 PM PDT 24 |
Peak memory | 242652 kb |
Host | smart-3c8ec780-64f2-4298-9992-35e889f7fef8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3695949193 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_macro_errs.3695949193 |
Directory | /workspace/42.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_key_req.4002078010 |
Short name | T1006 |
Test name | |
Test status | |
Simulation time | 7094623061 ps |
CPU time | 15.87 seconds |
Started | May 16 01:37:23 PM PDT 24 |
Finished | May 16 01:37:42 PM PDT 24 |
Peak memory | 241728 kb |
Host | smart-1f167ead-d045-444b-9d0e-42d7d6c434ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4002078010 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_key_req.4002078010 |
Directory | /workspace/42.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_lc_esc.2232008100 |
Short name | T599 |
Test name | |
Test status | |
Simulation time | 155575173 ps |
CPU time | 4.79 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:37:41 PM PDT 24 |
Peak memory | 241180 kb |
Host | smart-124c75e2-c58d-406d-bfac-28862bd81e71 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2232008100 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_esc.2232008100 |
Directory | /workspace/42.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_lc_req.3734410674 |
Short name | T760 |
Test name | |
Test status | |
Simulation time | 329026229 ps |
CPU time | 11.61 seconds |
Started | May 16 01:37:31 PM PDT 24 |
Finished | May 16 01:37:46 PM PDT 24 |
Peak memory | 241208 kb |
Host | smart-10a6d380-6e1b-455c-9224-793cb3f2a472 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3734410674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_req.3734410674 |
Directory | /workspace/42.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_regwen.303024394 |
Short name | T890 |
Test name | |
Test status | |
Simulation time | 142946105 ps |
CPU time | 4.1 seconds |
Started | May 16 01:37:20 PM PDT 24 |
Finished | May 16 01:37:28 PM PDT 24 |
Peak memory | 241156 kb |
Host | smart-eae6094d-00cb-45b4-9c1d-db3fc163dc09 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=303024394 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_regwen.303024394 |
Directory | /workspace/42.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_smoke.41917896 |
Short name | T396 |
Test name | |
Test status | |
Simulation time | 4774693316 ps |
CPU time | 10.53 seconds |
Started | May 16 01:37:21 PM PDT 24 |
Finished | May 16 01:37:35 PM PDT 24 |
Peak memory | 241624 kb |
Host | smart-2ac63bd1-8ec3-495c-bd57-d9cf1d26a21b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=41917896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_smoke.41917896 |
Directory | /workspace/42.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_stress_all.1032783614 |
Short name | T851 |
Test name | |
Test status | |
Simulation time | 2116382837 ps |
CPU time | 55.55 seconds |
Started | May 16 01:37:30 PM PDT 24 |
Finished | May 16 01:38:28 PM PDT 24 |
Peak memory | 249340 kb |
Host | smart-5de19f61-56f9-4d43-8846-5035d6f13b32 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1032783614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all .1032783614 |
Directory | /workspace/42.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_stress_all_with_rand_reset.2520860111 |
Short name | T330 |
Test name | |
Test status | |
Simulation time | 108312865306 ps |
CPU time | 766.33 seconds |
Started | May 16 01:37:32 PM PDT 24 |
Finished | May 16 01:50:21 PM PDT 24 |
Peak memory | 264480 kb |
Host | smart-f5a72547-e336-4cd7-9c33-dfdec29924d0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2520860111 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all_with_rand_reset.2520860111 |
Directory | /workspace/42.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_test_access.2495665948 |
Short name | T911 |
Test name | |
Test status | |
Simulation time | 7800483948 ps |
CPU time | 11.78 seconds |
Started | May 16 01:37:32 PM PDT 24 |
Finished | May 16 01:37:46 PM PDT 24 |
Peak memory | 241900 kb |
Host | smart-2c294848-f8e3-4ced-94a3-a18ba16b3631 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2495665948 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_test_access.2495665948 |
Directory | /workspace/42.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_alert_test.3204785095 |
Short name | T992 |
Test name | |
Test status | |
Simulation time | 92682215 ps |
CPU time | 1.88 seconds |
Started | May 16 01:37:29 PM PDT 24 |
Finished | May 16 01:37:32 PM PDT 24 |
Peak memory | 239780 kb |
Host | smart-77205d35-eac1-413d-be3b-618498b8c9f9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3204785095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_alert_test.3204785095 |
Directory | /workspace/43.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_check_fail.1991951469 |
Short name | T1098 |
Test name | |
Test status | |
Simulation time | 2781339125 ps |
CPU time | 16.86 seconds |
Started | May 16 01:37:34 PM PDT 24 |
Finished | May 16 01:37:54 PM PDT 24 |
Peak memory | 243296 kb |
Host | smart-dfe09122-1889-45c8-b849-9d0173cbab5b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1991951469 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_check_fail.1991951469 |
Directory | /workspace/43.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_dai_errs.2817121663 |
Short name | T485 |
Test name | |
Test status | |
Simulation time | 6455894824 ps |
CPU time | 11.38 seconds |
Started | May 16 01:37:37 PM PDT 24 |
Finished | May 16 01:37:51 PM PDT 24 |
Peak memory | 241492 kb |
Host | smart-f0378d74-38c1-4186-9bb7-e6baa96db78c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2817121663 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_errs.2817121663 |
Directory | /workspace/43.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_dai_lock.3413963878 |
Short name | T977 |
Test name | |
Test status | |
Simulation time | 527219731 ps |
CPU time | 13.42 seconds |
Started | May 16 01:37:31 PM PDT 24 |
Finished | May 16 01:37:47 PM PDT 24 |
Peak memory | 241184 kb |
Host | smart-3076daf3-7a4e-4101-a779-7b59e0b9f84b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3413963878 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_lock.3413963878 |
Directory | /workspace/43.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_init_fail.947776449 |
Short name | T609 |
Test name | |
Test status | |
Simulation time | 1668494163 ps |
CPU time | 4.68 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:37:41 PM PDT 24 |
Peak memory | 241204 kb |
Host | smart-1a68f922-890a-4d86-99f1-7676c4158ffa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=947776449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_init_fail.947776449 |
Directory | /workspace/43.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_macro_errs.73385656 |
Short name | T913 |
Test name | |
Test status | |
Simulation time | 23119803536 ps |
CPU time | 69.47 seconds |
Started | May 16 01:37:37 PM PDT 24 |
Finished | May 16 01:38:49 PM PDT 24 |
Peak memory | 256220 kb |
Host | smart-04756447-38e7-44fc-bd30-5e4d89e17d4a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=73385656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_macro_errs.73385656 |
Directory | /workspace/43.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_key_req.1284817003 |
Short name | T430 |
Test name | |
Test status | |
Simulation time | 8270800146 ps |
CPU time | 97.61 seconds |
Started | May 16 01:37:30 PM PDT 24 |
Finished | May 16 01:39:10 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-82c8f1b9-603c-4fa0-81d2-f8d85788a633 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1284817003 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_key_req.1284817003 |
Directory | /workspace/43.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_lc_esc.3591323764 |
Short name | T666 |
Test name | |
Test status | |
Simulation time | 380944638 ps |
CPU time | 7.35 seconds |
Started | May 16 01:37:31 PM PDT 24 |
Finished | May 16 01:37:41 PM PDT 24 |
Peak memory | 241200 kb |
Host | smart-089f1ecb-e5c4-41df-a01e-2b9d1b787441 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3591323764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_esc.3591323764 |
Directory | /workspace/43.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_regwen.2271301139 |
Short name | T1087 |
Test name | |
Test status | |
Simulation time | 1242626370 ps |
CPU time | 11.7 seconds |
Started | May 16 01:37:36 PM PDT 24 |
Finished | May 16 01:37:51 PM PDT 24 |
Peak memory | 247904 kb |
Host | smart-2213327f-0e12-4282-a9fe-4966aa3a5446 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2271301139 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_regwen.2271301139 |
Directory | /workspace/43.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_smoke.2433622557 |
Short name | T512 |
Test name | |
Test status | |
Simulation time | 2037107354 ps |
CPU time | 16.01 seconds |
Started | May 16 01:37:19 PM PDT 24 |
Finished | May 16 01:37:38 PM PDT 24 |
Peak memory | 241148 kb |
Host | smart-04e3e853-1e75-4b78-9bd0-dfb54a87bfb0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2433622557 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_smoke.2433622557 |
Directory | /workspace/43.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_stress_all.905811296 |
Short name | T633 |
Test name | |
Test status | |
Simulation time | 5965670012 ps |
CPU time | 81.94 seconds |
Started | May 16 01:37:32 PM PDT 24 |
Finished | May 16 01:38:57 PM PDT 24 |
Peak memory | 244796 kb |
Host | smart-de6e6c2c-1ba4-40dd-9612-ec3752c59ce8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=905811296 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_stress_all. 905811296 |
Directory | /workspace/43.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_test_access.2524398900 |
Short name | T985 |
Test name | |
Test status | |
Simulation time | 2171582957 ps |
CPU time | 13.65 seconds |
Started | May 16 01:37:32 PM PDT 24 |
Finished | May 16 01:37:48 PM PDT 24 |
Peak memory | 241360 kb |
Host | smart-5fa7c420-ee5b-46c7-b3b5-e6ff333f1a8c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2524398900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_test_access.2524398900 |
Directory | /workspace/43.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_alert_test.3846673797 |
Short name | T1103 |
Test name | |
Test status | |
Simulation time | 601233226 ps |
CPU time | 1.69 seconds |
Started | May 16 01:37:32 PM PDT 24 |
Finished | May 16 01:37:37 PM PDT 24 |
Peak memory | 240120 kb |
Host | smart-07e564e6-430b-472b-85ea-50f2c3a40a46 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3846673797 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_alert_test.3846673797 |
Directory | /workspace/44.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_check_fail.3205364092 |
Short name | T1125 |
Test name | |
Test status | |
Simulation time | 218651507 ps |
CPU time | 4.54 seconds |
Started | May 16 01:37:31 PM PDT 24 |
Finished | May 16 01:37:38 PM PDT 24 |
Peak memory | 247812 kb |
Host | smart-8e310864-baa4-46ba-8ee4-54d00a6b2e30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3205364092 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_check_fail.3205364092 |
Directory | /workspace/44.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_dai_errs.2489428136 |
Short name | T1160 |
Test name | |
Test status | |
Simulation time | 415293039 ps |
CPU time | 23.18 seconds |
Started | May 16 01:37:35 PM PDT 24 |
Finished | May 16 01:38:01 PM PDT 24 |
Peak memory | 241248 kb |
Host | smart-ee7b1aba-3817-4720-93df-6c03becf434b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2489428136 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_errs.2489428136 |
Directory | /workspace/44.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_dai_lock.4180655449 |
Short name | T602 |
Test name | |
Test status | |
Simulation time | 9441011748 ps |
CPU time | 30.08 seconds |
Started | May 16 01:37:35 PM PDT 24 |
Finished | May 16 01:38:08 PM PDT 24 |
Peak memory | 241760 kb |
Host | smart-ea47bcb9-0f3f-49b7-b2fe-2fa27ae44773 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4180655449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_lock.4180655449 |
Directory | /workspace/44.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_init_fail.2026191889 |
Short name | T1076 |
Test name | |
Test status | |
Simulation time | 199274659 ps |
CPU time | 3.84 seconds |
Started | May 16 01:37:31 PM PDT 24 |
Finished | May 16 01:37:38 PM PDT 24 |
Peak memory | 241136 kb |
Host | smart-00f705b7-4292-4d1a-bba7-b1037836e45a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2026191889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_init_fail.2026191889 |
Directory | /workspace/44.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_macro_errs.3128132299 |
Short name | T670 |
Test name | |
Test status | |
Simulation time | 1771132875 ps |
CPU time | 13.75 seconds |
Started | May 16 01:37:31 PM PDT 24 |
Finished | May 16 01:37:48 PM PDT 24 |
Peak memory | 247924 kb |
Host | smart-5c0182c9-559a-4e88-9411-7b823a278d06 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3128132299 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_macro_errs.3128132299 |
Directory | /workspace/44.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_key_req.3338107864 |
Short name | T1015 |
Test name | |
Test status | |
Simulation time | 215770570 ps |
CPU time | 9.68 seconds |
Started | May 16 01:37:31 PM PDT 24 |
Finished | May 16 01:37:44 PM PDT 24 |
Peak memory | 241236 kb |
Host | smart-ba0ac12d-4e6e-4ec2-a51b-504ba80eb803 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3338107864 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_key_req.3338107864 |
Directory | /workspace/44.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_lc_esc.990125858 |
Short name | T1159 |
Test name | |
Test status | |
Simulation time | 489429382 ps |
CPU time | 14.07 seconds |
Started | May 16 01:37:34 PM PDT 24 |
Finished | May 16 01:37:52 PM PDT 24 |
Peak memory | 241632 kb |
Host | smart-9d712459-6f66-491b-bcd0-612209415f52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=990125858 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_esc.990125858 |
Directory | /workspace/44.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_lc_req.4262111414 |
Short name | T433 |
Test name | |
Test status | |
Simulation time | 814904220 ps |
CPU time | 23.89 seconds |
Started | May 16 01:37:36 PM PDT 24 |
Finished | May 16 01:38:03 PM PDT 24 |
Peak memory | 241080 kb |
Host | smart-62ee869c-e36d-4a50-9da7-c5e4f7d407e7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4262111414 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_req.4262111414 |
Directory | /workspace/44.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_regwen.3475699324 |
Short name | T186 |
Test name | |
Test status | |
Simulation time | 4325618886 ps |
CPU time | 11.29 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:37:59 PM PDT 24 |
Peak memory | 241316 kb |
Host | smart-e0d6e6c8-09ba-46c0-8215-903af6fac258 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3475699324 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_regwen.3475699324 |
Directory | /workspace/44.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_smoke.2666346039 |
Short name | T1032 |
Test name | |
Test status | |
Simulation time | 2134282302 ps |
CPU time | 5.62 seconds |
Started | May 16 01:37:36 PM PDT 24 |
Finished | May 16 01:37:45 PM PDT 24 |
Peak memory | 247744 kb |
Host | smart-4bb14b3d-4b53-4a83-b01a-c42a438e4969 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2666346039 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_smoke.2666346039 |
Directory | /workspace/44.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_stress_all.2243401328 |
Short name | T742 |
Test name | |
Test status | |
Simulation time | 26634324190 ps |
CPU time | 182.72 seconds |
Started | May 16 01:37:37 PM PDT 24 |
Finished | May 16 01:40:42 PM PDT 24 |
Peak memory | 257208 kb |
Host | smart-186e1884-1746-4a77-91c6-11f16b668595 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2243401328 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all .2243401328 |
Directory | /workspace/44.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_stress_all_with_rand_reset.1470291528 |
Short name | T17 |
Test name | |
Test status | |
Simulation time | 195389913333 ps |
CPU time | 1379.18 seconds |
Started | May 16 01:37:36 PM PDT 24 |
Finished | May 16 02:00:38 PM PDT 24 |
Peak memory | 341660 kb |
Host | smart-c963f1fc-7377-42cd-aa00-1022481f6b38 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1470291528 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all_with_rand_reset.1470291528 |
Directory | /workspace/44.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_test_access.145448695 |
Short name | T747 |
Test name | |
Test status | |
Simulation time | 678902910 ps |
CPU time | 17.07 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:38:05 PM PDT 24 |
Peak memory | 241608 kb |
Host | smart-c30a1328-a0f1-452a-88cf-c098f131e0b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=145448695 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_test_access.145448695 |
Directory | /workspace/44.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_alert_test.2809429562 |
Short name | T943 |
Test name | |
Test status | |
Simulation time | 83581337 ps |
CPU time | 1.87 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:37:38 PM PDT 24 |
Peak memory | 239824 kb |
Host | smart-d0c0c157-a8ea-4f2b-ab57-99d70f3419b9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2809429562 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_alert_test.2809429562 |
Directory | /workspace/45.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_check_fail.1501642178 |
Short name | T825 |
Test name | |
Test status | |
Simulation time | 229635233 ps |
CPU time | 4.36 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:37:51 PM PDT 24 |
Peak memory | 247780 kb |
Host | smart-8a0af301-c650-4cfb-bc96-f0eb90d1c239 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1501642178 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_check_fail.1501642178 |
Directory | /workspace/45.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_dai_errs.1782803320 |
Short name | T421 |
Test name | |
Test status | |
Simulation time | 3698110413 ps |
CPU time | 29.56 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:38:05 PM PDT 24 |
Peak memory | 242896 kb |
Host | smart-489d01af-faa9-4d9e-ae7d-4b254ce8131b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1782803320 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_errs.1782803320 |
Directory | /workspace/45.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_dai_lock.3984230021 |
Short name | T101 |
Test name | |
Test status | |
Simulation time | 1827683759 ps |
CPU time | 34.31 seconds |
Started | May 16 01:37:30 PM PDT 24 |
Finished | May 16 01:38:06 PM PDT 24 |
Peak memory | 241292 kb |
Host | smart-d4b23810-cf79-4552-aea4-84abc1c7e41e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3984230021 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_lock.3984230021 |
Directory | /workspace/45.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_init_fail.3484710980 |
Short name | T974 |
Test name | |
Test status | |
Simulation time | 275541631 ps |
CPU time | 4.07 seconds |
Started | May 16 01:37:29 PM PDT 24 |
Finished | May 16 01:37:35 PM PDT 24 |
Peak memory | 241256 kb |
Host | smart-36fb1936-e6e1-4bc9-ae06-b5fbce5c1759 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3484710980 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_init_fail.3484710980 |
Directory | /workspace/45.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_macro_errs.2850063147 |
Short name | T712 |
Test name | |
Test status | |
Simulation time | 2234031625 ps |
CPU time | 28.74 seconds |
Started | May 16 01:37:34 PM PDT 24 |
Finished | May 16 01:38:06 PM PDT 24 |
Peak memory | 247996 kb |
Host | smart-2717c759-ea26-4f06-a818-ab13120442f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2850063147 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_macro_errs.2850063147 |
Directory | /workspace/45.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_key_req.2656460644 |
Short name | T1035 |
Test name | |
Test status | |
Simulation time | 1021650104 ps |
CPU time | 23.7 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:38:10 PM PDT 24 |
Peak memory | 247888 kb |
Host | smart-f74ffc92-a306-4ea2-9da7-a0641fd19b63 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2656460644 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_key_req.2656460644 |
Directory | /workspace/45.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_lc_esc.2983950685 |
Short name | T254 |
Test name | |
Test status | |
Simulation time | 549777928 ps |
CPU time | 13.28 seconds |
Started | May 16 01:37:39 PM PDT 24 |
Finished | May 16 01:37:55 PM PDT 24 |
Peak memory | 241604 kb |
Host | smart-0b4fcd92-1295-4d15-ad94-11c1666af3ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2983950685 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_esc.2983950685 |
Directory | /workspace/45.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_regwen.1251990602 |
Short name | T1122 |
Test name | |
Test status | |
Simulation time | 588907581 ps |
CPU time | 9.66 seconds |
Started | May 16 01:37:42 PM PDT 24 |
Finished | May 16 01:37:55 PM PDT 24 |
Peak memory | 247860 kb |
Host | smart-82f9259e-6c82-4c21-9fa6-54fac1bff3a7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1251990602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_regwen.1251990602 |
Directory | /workspace/45.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_smoke.1744894331 |
Short name | T791 |
Test name | |
Test status | |
Simulation time | 478329604 ps |
CPU time | 10.51 seconds |
Started | May 16 01:37:34 PM PDT 24 |
Finished | May 16 01:37:48 PM PDT 24 |
Peak memory | 241140 kb |
Host | smart-d5a88f6d-a010-4071-89b1-6bf139f3a410 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1744894331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_smoke.1744894331 |
Directory | /workspace/45.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_stress_all.3244072859 |
Short name | T253 |
Test name | |
Test status | |
Simulation time | 19874023717 ps |
CPU time | 294.18 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:42:31 PM PDT 24 |
Peak memory | 281412 kb |
Host | smart-9717986d-4775-44cf-b62a-abfb21417dfb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3244072859 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_stress_all .3244072859 |
Directory | /workspace/45.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_test_access.392571359 |
Short name | T389 |
Test name | |
Test status | |
Simulation time | 668287216 ps |
CPU time | 20.39 seconds |
Started | May 16 01:37:29 PM PDT 24 |
Finished | May 16 01:37:51 PM PDT 24 |
Peak memory | 241528 kb |
Host | smart-d4cd79e6-9f69-4f53-b3d1-e7d642412e24 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=392571359 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_test_access.392571359 |
Directory | /workspace/45.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_alert_test.2475884432 |
Short name | T691 |
Test name | |
Test status | |
Simulation time | 760440815 ps |
CPU time | 2.03 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:37:49 PM PDT 24 |
Peak memory | 239716 kb |
Host | smart-1fcbfdcc-5ef4-4ff0-98b1-f2476c982c62 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2475884432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_alert_test.2475884432 |
Directory | /workspace/46.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_check_fail.4042756016 |
Short name | T115 |
Test name | |
Test status | |
Simulation time | 7350598742 ps |
CPU time | 18.13 seconds |
Started | May 16 01:37:34 PM PDT 24 |
Finished | May 16 01:37:56 PM PDT 24 |
Peak memory | 248068 kb |
Host | smart-58f6f8c2-f4ac-4e41-b40e-460ac6ba7521 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4042756016 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_check_fail.4042756016 |
Directory | /workspace/46.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_dai_errs.4036106371 |
Short name | T920 |
Test name | |
Test status | |
Simulation time | 184847731 ps |
CPU time | 9.8 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:37:47 PM PDT 24 |
Peak memory | 241256 kb |
Host | smart-e211036e-6a48-4c90-aa4d-1c78185ba7d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4036106371 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_errs.4036106371 |
Directory | /workspace/46.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_dai_lock.1551552936 |
Short name | T828 |
Test name | |
Test status | |
Simulation time | 901497270 ps |
CPU time | 30.2 seconds |
Started | May 16 01:37:32 PM PDT 24 |
Finished | May 16 01:38:05 PM PDT 24 |
Peak memory | 241480 kb |
Host | smart-4d8ed82c-6fc6-42f6-8646-d2af62af6b5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1551552936 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_lock.1551552936 |
Directory | /workspace/46.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_init_fail.798244538 |
Short name | T205 |
Test name | |
Test status | |
Simulation time | 1870231737 ps |
CPU time | 3.66 seconds |
Started | May 16 01:37:31 PM PDT 24 |
Finished | May 16 01:37:38 PM PDT 24 |
Peak memory | 241196 kb |
Host | smart-2ca1d153-3d7d-45af-8b63-d623c5b86684 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=798244538 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_init_fail.798244538 |
Directory | /workspace/46.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_macro_errs.1085606776 |
Short name | T972 |
Test name | |
Test status | |
Simulation time | 1055319398 ps |
CPU time | 28.44 seconds |
Started | May 16 01:37:36 PM PDT 24 |
Finished | May 16 01:38:07 PM PDT 24 |
Peak memory | 243172 kb |
Host | smart-dbbc1062-2efb-43de-a40e-51659c52eef6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1085606776 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_macro_errs.1085606776 |
Directory | /workspace/46.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_key_req.1526140784 |
Short name | T492 |
Test name | |
Test status | |
Simulation time | 6895216152 ps |
CPU time | 18.3 seconds |
Started | May 16 01:37:42 PM PDT 24 |
Finished | May 16 01:38:04 PM PDT 24 |
Peak memory | 247972 kb |
Host | smart-f64ef02d-0f47-4ee8-ad60-01514fbaf1d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1526140784 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_key_req.1526140784 |
Directory | /workspace/46.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_lc_esc.378485548 |
Short name | T144 |
Test name | |
Test status | |
Simulation time | 295588938 ps |
CPU time | 17.18 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:37:53 PM PDT 24 |
Peak memory | 241540 kb |
Host | smart-79642aef-2376-4d37-9175-d95d5595defb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=378485548 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_esc.378485548 |
Directory | /workspace/46.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_lc_req.2212079260 |
Short name | T537 |
Test name | |
Test status | |
Simulation time | 8302141121 ps |
CPU time | 31.04 seconds |
Started | May 16 01:37:38 PM PDT 24 |
Finished | May 16 01:38:11 PM PDT 24 |
Peak memory | 241280 kb |
Host | smart-78a4cbe0-145d-4139-83d4-ad8a6ae7aa9f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2212079260 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_req.2212079260 |
Directory | /workspace/46.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_regwen.880333166 |
Short name | T1020 |
Test name | |
Test status | |
Simulation time | 181884113 ps |
CPU time | 5.56 seconds |
Started | May 16 01:37:32 PM PDT 24 |
Finished | May 16 01:37:40 PM PDT 24 |
Peak memory | 241492 kb |
Host | smart-6cc032db-d272-4d5e-8867-b830f10ceab0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=880333166 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_regwen.880333166 |
Directory | /workspace/46.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_smoke.3027460461 |
Short name | T1147 |
Test name | |
Test status | |
Simulation time | 495928560 ps |
CPU time | 3.23 seconds |
Started | May 16 01:37:35 PM PDT 24 |
Finished | May 16 01:37:42 PM PDT 24 |
Peak memory | 241116 kb |
Host | smart-9917a77f-cdd0-4c8b-9dc7-88c163b53910 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3027460461 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_smoke.3027460461 |
Directory | /workspace/46.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_stress_all_with_rand_reset.2559032891 |
Short name | T73 |
Test name | |
Test status | |
Simulation time | 715845772750 ps |
CPU time | 1187.51 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:57:35 PM PDT 24 |
Peak memory | 347324 kb |
Host | smart-f588b3d5-e4c5-4561-968e-ac8b5aae1277 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2559032891 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all_with_rand_reset.2559032891 |
Directory | /workspace/46.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_test_access.2435251632 |
Short name | T400 |
Test name | |
Test status | |
Simulation time | 796221801 ps |
CPU time | 7.19 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:37:44 PM PDT 24 |
Peak memory | 241312 kb |
Host | smart-96cef5bf-c62c-481b-9f90-101909b26731 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2435251632 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_test_access.2435251632 |
Directory | /workspace/46.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_alert_test.2015951888 |
Short name | T861 |
Test name | |
Test status | |
Simulation time | 133751806 ps |
CPU time | 1.81 seconds |
Started | May 16 01:37:37 PM PDT 24 |
Finished | May 16 01:37:42 PM PDT 24 |
Peak memory | 240080 kb |
Host | smart-d259e5b5-8554-43bd-89fe-530d7c0a3122 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2015951888 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_alert_test.2015951888 |
Directory | /workspace/47.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_check_fail.49992773 |
Short name | T218 |
Test name | |
Test status | |
Simulation time | 9531862914 ps |
CPU time | 19.55 seconds |
Started | May 16 01:37:33 PM PDT 24 |
Finished | May 16 01:37:55 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-c1c535ec-24e6-4b0f-9bf1-aef87954bb07 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=49992773 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_check_fail.49992773 |
Directory | /workspace/47.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_dai_errs.298474382 |
Short name | T350 |
Test name | |
Test status | |
Simulation time | 685118999 ps |
CPU time | 10.69 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:38:00 PM PDT 24 |
Peak memory | 241300 kb |
Host | smart-e09e7eee-4290-4641-a274-3a7faa497bc2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=298474382 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_errs.298474382 |
Directory | /workspace/47.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_dai_lock.333021782 |
Short name | T621 |
Test name | |
Test status | |
Simulation time | 921487296 ps |
CPU time | 33.18 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:38:20 PM PDT 24 |
Peak memory | 241524 kb |
Host | smart-5a8f4330-961e-4b46-ab38-113911ddcb7f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=333021782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_lock.333021782 |
Directory | /workspace/47.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_init_fail.911355968 |
Short name | T832 |
Test name | |
Test status | |
Simulation time | 151377950 ps |
CPU time | 4.18 seconds |
Started | May 16 01:37:36 PM PDT 24 |
Finished | May 16 01:37:43 PM PDT 24 |
Peak memory | 241356 kb |
Host | smart-cd51f93b-6fb6-436e-873f-20c58daf0041 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=911355968 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_init_fail.911355968 |
Directory | /workspace/47.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_macro_errs.1096134265 |
Short name | T625 |
Test name | |
Test status | |
Simulation time | 1699349211 ps |
CPU time | 16.7 seconds |
Started | May 16 01:37:36 PM PDT 24 |
Finished | May 16 01:37:56 PM PDT 24 |
Peak memory | 244620 kb |
Host | smart-c9ae6132-d691-44f9-b968-938bb0ecb9d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1096134265 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_macro_errs.1096134265 |
Directory | /workspace/47.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_key_req.1569943315 |
Short name | T1072 |
Test name | |
Test status | |
Simulation time | 754162016 ps |
CPU time | 27.13 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:38:14 PM PDT 24 |
Peak memory | 241140 kb |
Host | smart-4b158149-2589-4301-afc2-5e35ef7a6559 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1569943315 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_key_req.1569943315 |
Directory | /workspace/47.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_lc_esc.3821337711 |
Short name | T777 |
Test name | |
Test status | |
Simulation time | 295789812 ps |
CPU time | 4.68 seconds |
Started | May 16 01:37:36 PM PDT 24 |
Finished | May 16 01:37:44 PM PDT 24 |
Peak memory | 241160 kb |
Host | smart-b32a32aa-f490-4f89-b4c9-0b099cff69eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3821337711 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_esc.3821337711 |
Directory | /workspace/47.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_lc_req.456051460 |
Short name | T952 |
Test name | |
Test status | |
Simulation time | 2883092641 ps |
CPU time | 27.88 seconds |
Started | May 16 01:37:34 PM PDT 24 |
Finished | May 16 01:38:06 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-3b8138b6-6d29-4814-8016-969e77d1c0ef |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=456051460 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_req.456051460 |
Directory | /workspace/47.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_regwen.2636558698 |
Short name | T453 |
Test name | |
Test status | |
Simulation time | 117721800 ps |
CPU time | 4.38 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:37:53 PM PDT 24 |
Peak memory | 241512 kb |
Host | smart-ab90d512-89a6-4087-9120-7616eea74636 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2636558698 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_regwen.2636558698 |
Directory | /workspace/47.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_smoke.3731643838 |
Short name | T263 |
Test name | |
Test status | |
Simulation time | 687859610 ps |
CPU time | 8.72 seconds |
Started | May 16 01:37:34 PM PDT 24 |
Finished | May 16 01:37:46 PM PDT 24 |
Peak memory | 241452 kb |
Host | smart-83befaf8-f68c-4691-aca6-4ec802ed2e3c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3731643838 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_smoke.3731643838 |
Directory | /workspace/47.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_stress_all.1103591994 |
Short name | T498 |
Test name | |
Test status | |
Simulation time | 14746247477 ps |
CPU time | 119.82 seconds |
Started | May 16 01:37:42 PM PDT 24 |
Finished | May 16 01:39:45 PM PDT 24 |
Peak memory | 245000 kb |
Host | smart-98c859bd-9bd1-45d9-8545-6cfaf448ec02 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1103591994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all .1103591994 |
Directory | /workspace/47.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_stress_all_with_rand_reset.1598076012 |
Short name | T138 |
Test name | |
Test status | |
Simulation time | 28204868179 ps |
CPU time | 762.77 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:50:31 PM PDT 24 |
Peak memory | 313168 kb |
Host | smart-512d7e99-c9e5-4071-8bca-c61e7b535782 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1598076012 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all_with_rand_reset.1598076012 |
Directory | /workspace/47.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_test_access.1580500709 |
Short name | T960 |
Test name | |
Test status | |
Simulation time | 11826031203 ps |
CPU time | 26.81 seconds |
Started | May 16 01:37:36 PM PDT 24 |
Finished | May 16 01:38:06 PM PDT 24 |
Peak memory | 241540 kb |
Host | smart-7f716655-9234-43e2-b051-3cb9e7d4cfa3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1580500709 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_test_access.1580500709 |
Directory | /workspace/47.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_alert_test.1651130263 |
Short name | T872 |
Test name | |
Test status | |
Simulation time | 61642278 ps |
CPU time | 1.88 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:37:49 PM PDT 24 |
Peak memory | 239988 kb |
Host | smart-63135d5d-02f5-4004-9c08-b59be55e2231 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1651130263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_alert_test.1651130263 |
Directory | /workspace/48.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_check_fail.4091805853 |
Short name | T52 |
Test name | |
Test status | |
Simulation time | 1580423196 ps |
CPU time | 19.79 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:16 PM PDT 24 |
Peak memory | 241272 kb |
Host | smart-501ed92c-c1e6-48d8-91d3-419b199b2977 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4091805853 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_check_fail.4091805853 |
Directory | /workspace/48.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_dai_errs.4208723475 |
Short name | T588 |
Test name | |
Test status | |
Simulation time | 316810990 ps |
CPU time | 18.86 seconds |
Started | May 16 01:37:42 PM PDT 24 |
Finished | May 16 01:38:03 PM PDT 24 |
Peak memory | 241480 kb |
Host | smart-8dcc3e78-6724-4b33-89e2-7d464810b592 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4208723475 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_errs.4208723475 |
Directory | /workspace/48.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_dai_lock.3858316632 |
Short name | T1130 |
Test name | |
Test status | |
Simulation time | 10900200783 ps |
CPU time | 34.7 seconds |
Started | May 16 01:37:42 PM PDT 24 |
Finished | May 16 01:38:20 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-274bfef8-7a44-4ded-aa36-6b9763452151 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3858316632 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_lock.3858316632 |
Directory | /workspace/48.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_init_fail.835744075 |
Short name | T428 |
Test name | |
Test status | |
Simulation time | 297069653 ps |
CPU time | 4.12 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:37:52 PM PDT 24 |
Peak memory | 241580 kb |
Host | smart-0210d4bb-b1aa-48a7-b292-fce01ef9548d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=835744075 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_init_fail.835744075 |
Directory | /workspace/48.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_key_req.1995401304 |
Short name | T213 |
Test name | |
Test status | |
Simulation time | 4352057625 ps |
CPU time | 30.66 seconds |
Started | May 16 01:37:45 PM PDT 24 |
Finished | May 16 01:38:20 PM PDT 24 |
Peak memory | 241368 kb |
Host | smart-5ae8a82e-01b5-4b94-90c6-f747a233cecc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1995401304 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_key_req.1995401304 |
Directory | /workspace/48.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_lc_esc.891629999 |
Short name | T1010 |
Test name | |
Test status | |
Simulation time | 1172143744 ps |
CPU time | 9.59 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:37:58 PM PDT 24 |
Peak memory | 241228 kb |
Host | smart-ea1b2970-4270-45ff-a045-785ce0dcdebd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=891629999 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_esc.891629999 |
Directory | /workspace/48.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_lc_req.4121250072 |
Short name | T999 |
Test name | |
Test status | |
Simulation time | 1376987936 ps |
CPU time | 16.31 seconds |
Started | May 16 01:37:36 PM PDT 24 |
Finished | May 16 01:37:56 PM PDT 24 |
Peak memory | 241124 kb |
Host | smart-a23f85d6-2d3b-4981-a09f-715738b7aa79 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4121250072 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_req.4121250072 |
Directory | /workspace/48.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_regwen.4188331185 |
Short name | T548 |
Test name | |
Test status | |
Simulation time | 653738674 ps |
CPU time | 6.25 seconds |
Started | May 16 01:37:51 PM PDT 24 |
Finished | May 16 01:37:59 PM PDT 24 |
Peak memory | 241596 kb |
Host | smart-8ccbda78-8cb4-4baa-98a5-50b47a8f57b5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4188331185 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_regwen.4188331185 |
Directory | /workspace/48.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_smoke.1444516168 |
Short name | T93 |
Test name | |
Test status | |
Simulation time | 814261689 ps |
CPU time | 8.48 seconds |
Started | May 16 01:37:37 PM PDT 24 |
Finished | May 16 01:37:48 PM PDT 24 |
Peak memory | 241196 kb |
Host | smart-09cc3ef0-4552-4fc7-86c4-f42f6f780d6d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1444516168 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_smoke.1444516168 |
Directory | /workspace/48.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_stress_all.181048986 |
Short name | T889 |
Test name | |
Test status | |
Simulation time | 18483521153 ps |
CPU time | 262.04 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:42:09 PM PDT 24 |
Peak memory | 249608 kb |
Host | smart-8ac1768d-02dc-4bd9-b78d-411a69de3669 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=181048986 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all. 181048986 |
Directory | /workspace/48.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_stress_all_with_rand_reset.3161705900 |
Short name | T1191 |
Test name | |
Test status | |
Simulation time | 213127306867 ps |
CPU time | 1687.81 seconds |
Started | May 16 01:37:45 PM PDT 24 |
Finished | May 16 02:05:57 PM PDT 24 |
Peak memory | 255820 kb |
Host | smart-a0d37b3c-9119-429b-bd95-6d627e5ca9b1 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3161705900 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all_with_rand_reset.3161705900 |
Directory | /workspace/48.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_test_access.2638486970 |
Short name | T771 |
Test name | |
Test status | |
Simulation time | 268346464 ps |
CPU time | 3.84 seconds |
Started | May 16 01:37:40 PM PDT 24 |
Finished | May 16 01:37:47 PM PDT 24 |
Peak memory | 241084 kb |
Host | smart-db545367-22e0-4e5f-a050-16bfedf6c109 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2638486970 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_test_access.2638486970 |
Directory | /workspace/48.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_alert_test.445061441 |
Short name | T762 |
Test name | |
Test status | |
Simulation time | 106503070 ps |
CPU time | 1.86 seconds |
Started | May 16 01:37:41 PM PDT 24 |
Finished | May 16 01:37:46 PM PDT 24 |
Peak memory | 239756 kb |
Host | smart-a4d0f2ba-21f8-40c4-b919-459e19981e6b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=445061441 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_alert_test.445061441 |
Directory | /workspace/49.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_check_fail.1422144313 |
Short name | T1093 |
Test name | |
Test status | |
Simulation time | 841733756 ps |
CPU time | 12.46 seconds |
Started | May 16 01:37:57 PM PDT 24 |
Finished | May 16 01:38:13 PM PDT 24 |
Peak memory | 241780 kb |
Host | smart-b6d888f1-cc30-4e2b-b02b-812db43d2bca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1422144313 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_check_fail.1422144313 |
Directory | /workspace/49.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_dai_errs.2850955544 |
Short name | T915 |
Test name | |
Test status | |
Simulation time | 17475696265 ps |
CPU time | 44.8 seconds |
Started | May 16 01:37:46 PM PDT 24 |
Finished | May 16 01:38:34 PM PDT 24 |
Peak memory | 249828 kb |
Host | smart-b7cddd83-d4b9-42b8-94bd-5f025f874be9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2850955544 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_errs.2850955544 |
Directory | /workspace/49.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_dai_lock.340066315 |
Short name | T624 |
Test name | |
Test status | |
Simulation time | 1230907385 ps |
CPU time | 23.01 seconds |
Started | May 16 01:37:42 PM PDT 24 |
Finished | May 16 01:38:09 PM PDT 24 |
Peak memory | 247744 kb |
Host | smart-fce6f747-29df-4f87-a877-73badd035462 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=340066315 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_lock.340066315 |
Directory | /workspace/49.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_macro_errs.2314443718 |
Short name | T353 |
Test name | |
Test status | |
Simulation time | 32004647993 ps |
CPU time | 248.59 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:41:56 PM PDT 24 |
Peak memory | 241756 kb |
Host | smart-3dab747d-374c-4613-a923-e207a3892226 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2314443718 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_macro_errs.2314443718 |
Directory | /workspace/49.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_key_req.53983025 |
Short name | T1022 |
Test name | |
Test status | |
Simulation time | 576026653 ps |
CPU time | 11.4 seconds |
Started | May 16 01:37:52 PM PDT 24 |
Finished | May 16 01:38:06 PM PDT 24 |
Peak memory | 241288 kb |
Host | smart-706b30b1-932e-4c35-afe2-68936971ea28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=53983025 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_key_req.53983025 |
Directory | /workspace/49.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_lc_esc.43996251 |
Short name | T189 |
Test name | |
Test status | |
Simulation time | 570495780 ps |
CPU time | 10.5 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:37:58 PM PDT 24 |
Peak memory | 241136 kb |
Host | smart-e7521839-7f2b-49dc-91e5-a00fbf930803 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=43996251 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_esc.43996251 |
Directory | /workspace/49.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_lc_req.3268737725 |
Short name | T475 |
Test name | |
Test status | |
Simulation time | 3040544945 ps |
CPU time | 25.27 seconds |
Started | May 16 01:37:52 PM PDT 24 |
Finished | May 16 01:38:19 PM PDT 24 |
Peak memory | 241348 kb |
Host | smart-333a8538-9fc4-4cce-860a-4bcb5431207b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3268737725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_req.3268737725 |
Directory | /workspace/49.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_regwen.1336008164 |
Short name | T554 |
Test name | |
Test status | |
Simulation time | 604983653 ps |
CPU time | 7.13 seconds |
Started | May 16 01:37:45 PM PDT 24 |
Finished | May 16 01:37:57 PM PDT 24 |
Peak memory | 241280 kb |
Host | smart-8fb0e0cd-d350-458f-804f-48875a78266a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1336008164 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_regwen.1336008164 |
Directory | /workspace/49.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_smoke.1541398790 |
Short name | T1045 |
Test name | |
Test status | |
Simulation time | 1248419112 ps |
CPU time | 7.99 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:37:56 PM PDT 24 |
Peak memory | 241140 kb |
Host | smart-0d5827f4-5cf4-4d2f-a6e2-ae55f0b9b09c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1541398790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_smoke.1541398790 |
Directory | /workspace/49.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_stress_all.3851778581 |
Short name | T394 |
Test name | |
Test status | |
Simulation time | 40008066597 ps |
CPU time | 226.9 seconds |
Started | May 16 01:37:53 PM PDT 24 |
Finished | May 16 01:41:43 PM PDT 24 |
Peak memory | 245560 kb |
Host | smart-205b0ad7-df4a-4d1c-825d-d31f93fa1aa5 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3851778581 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all .3851778581 |
Directory | /workspace/49.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_stress_all_with_rand_reset.122414933 |
Short name | T135 |
Test name | |
Test status | |
Simulation time | 273781136405 ps |
CPU time | 1820.56 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 02:08:17 PM PDT 24 |
Peak memory | 376108 kb |
Host | smart-3584e878-438a-4578-816a-6f738dbec260 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=122414933 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all_with_rand_reset.122414933 |
Directory | /workspace/49.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_test_access.1684039796 |
Short name | T500 |
Test name | |
Test status | |
Simulation time | 1666150239 ps |
CPU time | 29.14 seconds |
Started | May 16 01:37:47 PM PDT 24 |
Finished | May 16 01:38:19 PM PDT 24 |
Peak memory | 241172 kb |
Host | smart-1154038f-58d6-49b2-b787-b27d07842b87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1684039796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_test_access.1684039796 |
Directory | /workspace/49.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_alert_test.3288714300 |
Short name | T188 |
Test name | |
Test status | |
Simulation time | 101657312 ps |
CPU time | 2.29 seconds |
Started | May 16 01:29:39 PM PDT 24 |
Finished | May 16 01:29:53 PM PDT 24 |
Peak memory | 239676 kb |
Host | smart-8535729a-5750-441a-9b25-4094e3e3df4c |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3288714300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_alert_test.3288714300 |
Directory | /workspace/5.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_background_chks.24604294 |
Short name | T448 |
Test name | |
Test status | |
Simulation time | 811900204 ps |
CPU time | 8.36 seconds |
Started | May 16 01:29:33 PM PDT 24 |
Finished | May 16 01:29:55 PM PDT 24 |
Peak memory | 241592 kb |
Host | smart-ab51db93-abae-46c0-bc89-7b65c4ad0ee0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=24604294 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_background_chks.24604294 |
Directory | /workspace/5.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_check_fail.3309253231 |
Short name | T81 |
Test name | |
Test status | |
Simulation time | 608191828 ps |
CPU time | 13.41 seconds |
Started | May 16 01:29:36 PM PDT 24 |
Finished | May 16 01:30:02 PM PDT 24 |
Peak memory | 247824 kb |
Host | smart-594f1caf-73d9-44f2-b78b-3655c504eec1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3309253231 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_check_fail.3309253231 |
Directory | /workspace/5.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_dai_errs.2092693425 |
Short name | T785 |
Test name | |
Test status | |
Simulation time | 1267314221 ps |
CPU time | 35.89 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:30:24 PM PDT 24 |
Peak memory | 249580 kb |
Host | smart-f7ad9538-d56c-488f-b2c3-e1b14ad52eef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2092693425 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_errs.2092693425 |
Directory | /workspace/5.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_dai_lock.3669730680 |
Short name | T480 |
Test name | |
Test status | |
Simulation time | 291818553 ps |
CPU time | 6.63 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:29:55 PM PDT 24 |
Peak memory | 241512 kb |
Host | smart-aa636ace-4d43-4094-8f53-6b2765e85b82 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3669730680 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_lock.3669730680 |
Directory | /workspace/5.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_init_fail.3255033010 |
Short name | T234 |
Test name | |
Test status | |
Simulation time | 122245867 ps |
CPU time | 4.25 seconds |
Started | May 16 01:29:34 PM PDT 24 |
Finished | May 16 01:29:52 PM PDT 24 |
Peak memory | 241204 kb |
Host | smart-41c4515f-2729-42ee-ba4f-04d5e3ec2099 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3255033010 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_init_fail.3255033010 |
Directory | /workspace/5.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_macro_errs.3289348683 |
Short name | T544 |
Test name | |
Test status | |
Simulation time | 4754559184 ps |
CPU time | 34.14 seconds |
Started | May 16 01:29:36 PM PDT 24 |
Finished | May 16 01:30:23 PM PDT 24 |
Peak memory | 245908 kb |
Host | smart-74114b53-910c-4a72-9302-0c0101c8430f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3289348683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_macro_errs.3289348683 |
Directory | /workspace/5.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_key_req.3103623172 |
Short name | T767 |
Test name | |
Test status | |
Simulation time | 4026640982 ps |
CPU time | 8.67 seconds |
Started | May 16 01:29:34 PM PDT 24 |
Finished | May 16 01:29:56 PM PDT 24 |
Peak memory | 241404 kb |
Host | smart-57d56305-f1eb-468c-811e-e3bd0a1e8552 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3103623172 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_key_req.3103623172 |
Directory | /workspace/5.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_lc_esc.1451995089 |
Short name | T340 |
Test name | |
Test status | |
Simulation time | 794559546 ps |
CPU time | 9.39 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:29:58 PM PDT 24 |
Peak memory | 241156 kb |
Host | smart-b62cdb04-576b-40e0-ab86-12b819d719a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1451995089 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_esc.1451995089 |
Directory | /workspace/5.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_lc_req.1793831179 |
Short name | T92 |
Test name | |
Test status | |
Simulation time | 7104940533 ps |
CPU time | 20.1 seconds |
Started | May 16 01:29:38 PM PDT 24 |
Finished | May 16 01:30:11 PM PDT 24 |
Peak memory | 241344 kb |
Host | smart-095d719b-a233-45f2-9a70-ccbd9c23dea9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1793831179 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_req.1793831179 |
Directory | /workspace/5.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_regwen.754984639 |
Short name | T190 |
Test name | |
Test status | |
Simulation time | 209971286 ps |
CPU time | 2.87 seconds |
Started | May 16 01:29:38 PM PDT 24 |
Finished | May 16 01:29:53 PM PDT 24 |
Peak memory | 241344 kb |
Host | smart-38029e59-5248-4bc6-8bd3-3a7175c76197 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=754984639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_regwen.754984639 |
Directory | /workspace/5.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_smoke.1212679435 |
Short name | T693 |
Test name | |
Test status | |
Simulation time | 518197243 ps |
CPU time | 11.05 seconds |
Started | May 16 01:29:37 PM PDT 24 |
Finished | May 16 01:30:01 PM PDT 24 |
Peak memory | 241140 kb |
Host | smart-5918dc67-65f0-4540-99cb-01eb70b7955b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1212679435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_smoke.1212679435 |
Directory | /workspace/5.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_stress_all.1359871463 |
Short name | T988 |
Test name | |
Test status | |
Simulation time | 6130798013 ps |
CPU time | 35.36 seconds |
Started | May 16 01:29:38 PM PDT 24 |
Finished | May 16 01:30:26 PM PDT 24 |
Peak memory | 243632 kb |
Host | smart-645044d1-4472-4401-9669-7f13a272be8f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1359871463 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all. 1359871463 |
Directory | /workspace/5.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_stress_all_with_rand_reset.1385028137 |
Short name | T567 |
Test name | |
Test status | |
Simulation time | 24448011177 ps |
CPU time | 652.69 seconds |
Started | May 16 01:29:34 PM PDT 24 |
Finished | May 16 01:40:40 PM PDT 24 |
Peak memory | 342784 kb |
Host | smart-dc67cc1f-3e0b-4566-8dd1-8c6c56acec11 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1385028137 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all_with_rand_reset.1385028137 |
Directory | /workspace/5.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_test_access.1848755828 |
Short name | T388 |
Test name | |
Test status | |
Simulation time | 536364297 ps |
CPU time | 5.24 seconds |
Started | May 16 01:29:38 PM PDT 24 |
Finished | May 16 01:29:56 PM PDT 24 |
Peak memory | 246320 kb |
Host | smart-f69ff258-f6f5-4509-a016-2c2afbdbb840 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1848755828 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_test_access.1848755828 |
Directory | /workspace/5.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_init_fail.2290080358 |
Short name | T196 |
Test name | |
Test status | |
Simulation time | 221281500 ps |
CPU time | 3.87 seconds |
Started | May 16 01:37:46 PM PDT 24 |
Finished | May 16 01:37:54 PM PDT 24 |
Peak memory | 241628 kb |
Host | smart-bbf0e3c7-2bfe-40f5-9af2-7b2d56a73dd7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2290080358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_init_fail.2290080358 |
Directory | /workspace/50.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_parallel_lc_esc.489838952 |
Short name | T423 |
Test name | |
Test status | |
Simulation time | 4506522386 ps |
CPU time | 18.96 seconds |
Started | May 16 01:37:41 PM PDT 24 |
Finished | May 16 01:38:03 PM PDT 24 |
Peak memory | 241280 kb |
Host | smart-c9c7aa69-b5cc-4990-9725-92b0f0802df9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=489838952 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_parallel_lc_esc.489838952 |
Directory | /workspace/50.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_stress_all_with_rand_reset.1513901158 |
Short name | T796 |
Test name | |
Test status | |
Simulation time | 261612577306 ps |
CPU time | 2391.6 seconds |
Started | May 16 01:37:42 PM PDT 24 |
Finished | May 16 02:17:37 PM PDT 24 |
Peak memory | 459948 kb |
Host | smart-c35ee4a1-5b9d-4e8b-8f64-06c4eae46b2d |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1513901158 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_stress_all_with_rand_reset.1513901158 |
Directory | /workspace/50.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_init_fail.2036789656 |
Short name | T510 |
Test name | |
Test status | |
Simulation time | 2286617799 ps |
CPU time | 5.08 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:37:53 PM PDT 24 |
Peak memory | 241772 kb |
Host | smart-0e3fc905-fd59-4131-93e7-aa45cf760cd6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2036789656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_init_fail.2036789656 |
Directory | /workspace/51.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_parallel_lc_esc.648445687 |
Short name | T754 |
Test name | |
Test status | |
Simulation time | 274392293 ps |
CPU time | 5.28 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:37:53 PM PDT 24 |
Peak memory | 241488 kb |
Host | smart-456489a3-e1bc-466d-bb39-0e0d9c2d2e5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=648445687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_parallel_lc_esc.648445687 |
Directory | /workspace/51.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_parallel_lc_esc.3148864755 |
Short name | T939 |
Test name | |
Test status | |
Simulation time | 249941190 ps |
CPU time | 7.34 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:37:55 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-b1ea9acd-ab91-4300-b682-9c2640064acc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3148864755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_parallel_lc_esc.3148864755 |
Directory | /workspace/52.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_stress_all_with_rand_reset.596256064 |
Short name | T285 |
Test name | |
Test status | |
Simulation time | 116627493550 ps |
CPU time | 1044.77 seconds |
Started | May 16 01:37:50 PM PDT 24 |
Finished | May 16 01:55:17 PM PDT 24 |
Peak memory | 341648 kb |
Host | smart-7d9a7271-48b7-4f2f-92bf-bbbb16a64c4c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=596256064 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_stress_all_with_rand_reset.596256064 |
Directory | /workspace/52.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_init_fail.2222849345 |
Short name | T37 |
Test name | |
Test status | |
Simulation time | 487886082 ps |
CPU time | 4.49 seconds |
Started | May 16 01:37:42 PM PDT 24 |
Finished | May 16 01:37:50 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-d06f2a8b-c9db-4216-9e38-47443b56a098 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2222849345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_init_fail.2222849345 |
Directory | /workspace/53.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_parallel_lc_esc.3904101900 |
Short name | T1145 |
Test name | |
Test status | |
Simulation time | 1719371016 ps |
CPU time | 17.54 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:38:05 PM PDT 24 |
Peak memory | 241332 kb |
Host | smart-2877a851-9d6d-46bb-bf0b-afb89abcfe8f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3904101900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_parallel_lc_esc.3904101900 |
Directory | /workspace/53.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_init_fail.2212973219 |
Short name | T180 |
Test name | |
Test status | |
Simulation time | 93866655 ps |
CPU time | 3.78 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:01 PM PDT 24 |
Peak memory | 241676 kb |
Host | smart-992d7218-7b79-4b7d-8095-f4c77d241b9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2212973219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_init_fail.2212973219 |
Directory | /workspace/54.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_parallel_lc_esc.3390525436 |
Short name | T905 |
Test name | |
Test status | |
Simulation time | 648001601 ps |
CPU time | 15.72 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:38:04 PM PDT 24 |
Peak memory | 241168 kb |
Host | smart-64e7ac2a-2c92-4b9b-9400-07640c7d1dc4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3390525436 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_parallel_lc_esc.3390525436 |
Directory | /workspace/54.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_init_fail.647632160 |
Short name | T973 |
Test name | |
Test status | |
Simulation time | 214747870 ps |
CPU time | 3.97 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:37:52 PM PDT 24 |
Peak memory | 241568 kb |
Host | smart-ed545202-341f-48e4-a629-68a734c3d8f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=647632160 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_init_fail.647632160 |
Directory | /workspace/55.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_parallel_lc_esc.919375595 |
Short name | T834 |
Test name | |
Test status | |
Simulation time | 1759635183 ps |
CPU time | 5.13 seconds |
Started | May 16 01:37:50 PM PDT 24 |
Finished | May 16 01:37:57 PM PDT 24 |
Peak memory | 241392 kb |
Host | smart-3e60c59e-b1af-490a-b359-7706f37bc62f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=919375595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_parallel_lc_esc.919375595 |
Directory | /workspace/55.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_init_fail.1240645899 |
Short name | T1013 |
Test name | |
Test status | |
Simulation time | 222887930 ps |
CPU time | 4.67 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:03 PM PDT 24 |
Peak memory | 241280 kb |
Host | smart-84112e56-3e4e-4978-907d-6b2cc228b04d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1240645899 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_init_fail.1240645899 |
Directory | /workspace/56.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_parallel_lc_esc.1154850553 |
Short name | T1155 |
Test name | |
Test status | |
Simulation time | 756703068 ps |
CPU time | 10.96 seconds |
Started | May 16 01:37:44 PM PDT 24 |
Finished | May 16 01:38:00 PM PDT 24 |
Peak memory | 241280 kb |
Host | smart-ac9a516b-7a39-46b0-b9ae-05ef0b7ec3c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1154850553 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_parallel_lc_esc.1154850553 |
Directory | /workspace/56.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_init_fail.2095988595 |
Short name | T823 |
Test name | |
Test status | |
Simulation time | 117271645 ps |
CPU time | 3.11 seconds |
Started | May 16 01:37:53 PM PDT 24 |
Finished | May 16 01:37:59 PM PDT 24 |
Peak memory | 241300 kb |
Host | smart-ea65ae7a-1d74-42b5-b8b5-ffce66b42cd9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2095988595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_init_fail.2095988595 |
Directory | /workspace/57.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_parallel_lc_esc.94794544 |
Short name | T765 |
Test name | |
Test status | |
Simulation time | 1814136356 ps |
CPU time | 5.66 seconds |
Started | May 16 01:37:43 PM PDT 24 |
Finished | May 16 01:37:53 PM PDT 24 |
Peak memory | 241128 kb |
Host | smart-9c108ed3-c2e8-41f2-9e54-e5627b17d286 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=94794544 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_parallel_lc_esc.94794544 |
Directory | /workspace/57.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_stress_all_with_rand_reset.2047679921 |
Short name | T418 |
Test name | |
Test status | |
Simulation time | 118793263793 ps |
CPU time | 901.37 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:53:00 PM PDT 24 |
Peak memory | 257924 kb |
Host | smart-7504b861-d86b-4c94-9793-0c24994dd00b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2047679921 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_stress_all_with_rand_reset.2047679921 |
Directory | /workspace/57.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_init_fail.2948218857 |
Short name | T203 |
Test name | |
Test status | |
Simulation time | 132366872 ps |
CPU time | 3.98 seconds |
Started | May 16 01:38:01 PM PDT 24 |
Finished | May 16 01:38:06 PM PDT 24 |
Peak memory | 241288 kb |
Host | smart-17be1603-68c2-47c9-a253-8c69d8c0e9c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2948218857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_init_fail.2948218857 |
Directory | /workspace/58.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_parallel_lc_esc.3469076095 |
Short name | T1179 |
Test name | |
Test status | |
Simulation time | 7154606125 ps |
CPU time | 16.79 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:15 PM PDT 24 |
Peak memory | 241336 kb |
Host | smart-602233cf-f938-4714-9af7-b00a8218708c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3469076095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_parallel_lc_esc.3469076095 |
Directory | /workspace/58.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_stress_all_with_rand_reset.3704109327 |
Short name | T287 |
Test name | |
Test status | |
Simulation time | 1897516112671 ps |
CPU time | 3315.77 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 02:33:13 PM PDT 24 |
Peak memory | 275584 kb |
Host | smart-580f3269-e808-40b3-9e14-da11af97b947 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3704109327 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_stress_all_with_rand_reset.3704109327 |
Directory | /workspace/58.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_init_fail.4271810159 |
Short name | T650 |
Test name | |
Test status | |
Simulation time | 401011478 ps |
CPU time | 4.19 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:02 PM PDT 24 |
Peak memory | 241228 kb |
Host | smart-6d4441ba-d94e-4909-8f57-24fbf9c14ee0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4271810159 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_init_fail.4271810159 |
Directory | /workspace/59.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_parallel_lc_esc.629648057 |
Short name | T672 |
Test name | |
Test status | |
Simulation time | 472427697 ps |
CPU time | 5.53 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:02 PM PDT 24 |
Peak memory | 241640 kb |
Host | smart-d2d649d0-0d74-4241-b833-df323931d5ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=629648057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_parallel_lc_esc.629648057 |
Directory | /workspace/59.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_alert_test.61386949 |
Short name | T1075 |
Test name | |
Test status | |
Simulation time | 153306398 ps |
CPU time | 1.6 seconds |
Started | May 16 01:29:38 PM PDT 24 |
Finished | May 16 01:29:52 PM PDT 24 |
Peak memory | 239724 kb |
Host | smart-4a8be630-7aed-430a-a7f8-cedc72f443fa |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=61386949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_alert_test.61386949 |
Directory | /workspace/6.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_background_chks.724363621 |
Short name | T862 |
Test name | |
Test status | |
Simulation time | 1277605259 ps |
CPU time | 27.33 seconds |
Started | May 16 01:29:36 PM PDT 24 |
Finished | May 16 01:30:16 PM PDT 24 |
Peak memory | 241592 kb |
Host | smart-69eec244-9a2d-43ac-aa14-6173f7418633 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=724363621 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_background_chks.724363621 |
Directory | /workspace/6.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_check_fail.517794700 |
Short name | T58 |
Test name | |
Test status | |
Simulation time | 10629710912 ps |
CPU time | 20.04 seconds |
Started | May 16 01:29:38 PM PDT 24 |
Finished | May 16 01:30:11 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-79909722-34e0-46e6-8109-c03d2383e91f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=517794700 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_check_fail.517794700 |
Directory | /workspace/6.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_dai_errs.3043438794 |
Short name | T163 |
Test name | |
Test status | |
Simulation time | 693203986 ps |
CPU time | 18.51 seconds |
Started | May 16 01:29:37 PM PDT 24 |
Finished | May 16 01:30:08 PM PDT 24 |
Peak memory | 241476 kb |
Host | smart-c04b7a48-e2d4-4420-830a-48057e4ab216 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3043438794 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_errs.3043438794 |
Directory | /workspace/6.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_dai_lock.868566271 |
Short name | T1042 |
Test name | |
Test status | |
Simulation time | 4088204895 ps |
CPU time | 35.86 seconds |
Started | May 16 01:29:34 PM PDT 24 |
Finished | May 16 01:30:24 PM PDT 24 |
Peak memory | 241324 kb |
Host | smart-af462f3f-f6c3-4c4c-85c9-2ea567988873 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=868566271 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_lock.868566271 |
Directory | /workspace/6.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_init_fail.419631619 |
Short name | T592 |
Test name | |
Test status | |
Simulation time | 207547512 ps |
CPU time | 4.75 seconds |
Started | May 16 01:29:36 PM PDT 24 |
Finished | May 16 01:29:53 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-f7a90ee8-49c8-4f68-8036-fa2d7e2c9e16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=419631619 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_init_fail.419631619 |
Directory | /workspace/6.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_macro_errs.4022802728 |
Short name | T793 |
Test name | |
Test status | |
Simulation time | 701384682 ps |
CPU time | 6.98 seconds |
Started | May 16 01:29:37 PM PDT 24 |
Finished | May 16 01:29:56 PM PDT 24 |
Peak memory | 241624 kb |
Host | smart-e0f34224-5d89-420b-a954-528be9d8c7f8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4022802728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_macro_errs.4022802728 |
Directory | /workspace/6.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_key_req.3594990413 |
Short name | T1096 |
Test name | |
Test status | |
Simulation time | 554918696 ps |
CPU time | 21.6 seconds |
Started | May 16 01:29:36 PM PDT 24 |
Finished | May 16 01:30:10 PM PDT 24 |
Peak memory | 241452 kb |
Host | smart-d9eb9757-d961-4c19-9452-fbec36bd6d24 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3594990413 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_key_req.3594990413 |
Directory | /workspace/6.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_lc_esc.2421199551 |
Short name | T478 |
Test name | |
Test status | |
Simulation time | 610041477 ps |
CPU time | 4.48 seconds |
Started | May 16 01:29:35 PM PDT 24 |
Finished | May 16 01:29:52 PM PDT 24 |
Peak memory | 241612 kb |
Host | smart-ab3d9a7d-522e-424e-9ec6-5f0b80c51aee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2421199551 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_esc.2421199551 |
Directory | /workspace/6.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_lc_req.30178215 |
Short name | T392 |
Test name | |
Test status | |
Simulation time | 10916506915 ps |
CPU time | 27.14 seconds |
Started | May 16 01:29:37 PM PDT 24 |
Finished | May 16 01:30:17 PM PDT 24 |
Peak memory | 241384 kb |
Host | smart-7492717d-2d14-4d93-959b-d2c67c9e6e33 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=30178215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_req.30178215 |
Directory | /workspace/6.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_regwen.1735412950 |
Short name | T616 |
Test name | |
Test status | |
Simulation time | 109967239 ps |
CPU time | 3.21 seconds |
Started | May 16 01:29:37 PM PDT 24 |
Finished | May 16 01:29:53 PM PDT 24 |
Peak memory | 241524 kb |
Host | smart-b09cc6cd-1fd2-4999-83e2-8a836f8501b0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1735412950 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_regwen.1735412950 |
Directory | /workspace/6.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_smoke.4186699382 |
Short name | T110 |
Test name | |
Test status | |
Simulation time | 1258439137 ps |
CPU time | 12.38 seconds |
Started | May 16 01:29:33 PM PDT 24 |
Finished | May 16 01:29:58 PM PDT 24 |
Peak memory | 241200 kb |
Host | smart-9b3eb640-e4c1-4e4b-bb9d-2410a482a20b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4186699382 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_smoke.4186699382 |
Directory | /workspace/6.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_stress_all.3384728579 |
Short name | T1014 |
Test name | |
Test status | |
Simulation time | 27678485128 ps |
CPU time | 174.75 seconds |
Started | May 16 01:29:37 PM PDT 24 |
Finished | May 16 01:32:44 PM PDT 24 |
Peak memory | 245656 kb |
Host | smart-67a1bfe3-f06c-4e0f-86ae-6a142a09acf7 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3384728579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all. 3384728579 |
Directory | /workspace/6.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_test_access.902806910 |
Short name | T605 |
Test name | |
Test status | |
Simulation time | 1106756189 ps |
CPU time | 25.99 seconds |
Started | May 16 01:29:34 PM PDT 24 |
Finished | May 16 01:30:14 PM PDT 24 |
Peak memory | 241216 kb |
Host | smart-5090a4af-72d7-4172-826d-7458b0e78228 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=902806910 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_test_access.902806910 |
Directory | /workspace/6.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_init_fail.3415266226 |
Short name | T133 |
Test name | |
Test status | |
Simulation time | 159454645 ps |
CPU time | 4.04 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:01 PM PDT 24 |
Peak memory | 241356 kb |
Host | smart-e0a719bf-7518-480b-bb21-06ecb6445028 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3415266226 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_init_fail.3415266226 |
Directory | /workspace/60.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_parallel_lc_esc.3843348550 |
Short name | T457 |
Test name | |
Test status | |
Simulation time | 1399976461 ps |
CPU time | 9.26 seconds |
Started | May 16 01:37:55 PM PDT 24 |
Finished | May 16 01:38:07 PM PDT 24 |
Peak memory | 241596 kb |
Host | smart-6ff9425d-d7ff-48c4-b755-698325a84c8c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3843348550 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_parallel_lc_esc.3843348550 |
Directory | /workspace/60.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_init_fail.85677563 |
Short name | T571 |
Test name | |
Test status | |
Simulation time | 147167744 ps |
CPU time | 4.73 seconds |
Started | May 16 01:37:55 PM PDT 24 |
Finished | May 16 01:38:03 PM PDT 24 |
Peak memory | 241704 kb |
Host | smart-cbfa4f64-4a4a-432a-b131-d7b8b54285b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=85677563 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_init_fail.85677563 |
Directory | /workspace/61.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_parallel_lc_esc.1582667067 |
Short name | T309 |
Test name | |
Test status | |
Simulation time | 1119376384 ps |
CPU time | 6.5 seconds |
Started | May 16 01:37:56 PM PDT 24 |
Finished | May 16 01:38:06 PM PDT 24 |
Peak memory | 241208 kb |
Host | smart-c083dde6-ce31-4629-bfe1-5afa1403fff3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1582667067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_parallel_lc_esc.1582667067 |
Directory | /workspace/61.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_stress_all_with_rand_reset.1399802283 |
Short name | T286 |
Test name | |
Test status | |
Simulation time | 778725829353 ps |
CPU time | 2246.66 seconds |
Started | May 16 01:37:53 PM PDT 24 |
Finished | May 16 02:15:23 PM PDT 24 |
Peak memory | 264504 kb |
Host | smart-e7642363-3061-4f60-90bb-a753d8e4cd9e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1399802283 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_stress_all_with_rand_reset.1399802283 |
Directory | /workspace/61.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_init_fail.2771991268 |
Short name | T620 |
Test name | |
Test status | |
Simulation time | 278283579 ps |
CPU time | 4.17 seconds |
Started | May 16 01:37:57 PM PDT 24 |
Finished | May 16 01:38:04 PM PDT 24 |
Peak memory | 241128 kb |
Host | smart-83806378-7e04-42a2-b38e-06f1e04a74ad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2771991268 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_init_fail.2771991268 |
Directory | /workspace/62.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_parallel_lc_esc.4112784565 |
Short name | T140 |
Test name | |
Test status | |
Simulation time | 104045803 ps |
CPU time | 3.54 seconds |
Started | May 16 01:37:56 PM PDT 24 |
Finished | May 16 01:38:03 PM PDT 24 |
Peak memory | 241348 kb |
Host | smart-5ab9c4fd-23fd-4ea8-a619-446218633d88 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4112784565 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_parallel_lc_esc.4112784565 |
Directory | /workspace/62.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_stress_all_with_rand_reset.3101663716 |
Short name | T18 |
Test name | |
Test status | |
Simulation time | 630470341847 ps |
CPU time | 2105.54 seconds |
Started | May 16 01:37:57 PM PDT 24 |
Finished | May 16 02:13:06 PM PDT 24 |
Peak memory | 264464 kb |
Host | smart-ad8e779f-91cc-4192-9a63-07cba0e8ee9f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3101663716 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_stress_all_with_rand_reset.3101663716 |
Directory | /workspace/62.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_init_fail.493455267 |
Short name | T1131 |
Test name | |
Test status | |
Simulation time | 276542082 ps |
CPU time | 3.64 seconds |
Started | May 16 01:37:53 PM PDT 24 |
Finished | May 16 01:37:59 PM PDT 24 |
Peak memory | 241208 kb |
Host | smart-2effa110-8404-4941-9de4-b30eb8d791b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=493455267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_init_fail.493455267 |
Directory | /workspace/63.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_init_fail.1487413998 |
Short name | T555 |
Test name | |
Test status | |
Simulation time | 522570530 ps |
CPU time | 3.57 seconds |
Started | May 16 01:37:55 PM PDT 24 |
Finished | May 16 01:38:02 PM PDT 24 |
Peak memory | 241348 kb |
Host | smart-dd1cd05a-2a45-4c46-9419-da840f737e79 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1487413998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_init_fail.1487413998 |
Directory | /workspace/64.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_parallel_lc_esc.1423402750 |
Short name | T258 |
Test name | |
Test status | |
Simulation time | 3174071251 ps |
CPU time | 29.58 seconds |
Started | May 16 01:37:55 PM PDT 24 |
Finished | May 16 01:38:28 PM PDT 24 |
Peak memory | 241664 kb |
Host | smart-734db66c-4e71-4006-bad1-a290edd32bac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1423402750 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_parallel_lc_esc.1423402750 |
Directory | /workspace/64.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_stress_all_with_rand_reset.710559869 |
Short name | T874 |
Test name | |
Test status | |
Simulation time | 38666237167 ps |
CPU time | 343.39 seconds |
Started | May 16 01:37:56 PM PDT 24 |
Finished | May 16 01:43:43 PM PDT 24 |
Peak memory | 256260 kb |
Host | smart-13c9bd5d-bcfd-43fb-8e76-cca1334bbe0f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=710559869 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_stress_all_with_rand_reset.710559869 |
Directory | /workspace/64.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_init_fail.2985159409 |
Short name | T1167 |
Test name | |
Test status | |
Simulation time | 2374990306 ps |
CPU time | 5.73 seconds |
Started | May 16 01:37:56 PM PDT 24 |
Finished | May 16 01:38:06 PM PDT 24 |
Peak memory | 241712 kb |
Host | smart-4bc9ba79-1ade-4f58-adda-cec4ae42644d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2985159409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_init_fail.2985159409 |
Directory | /workspace/65.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_parallel_lc_esc.767092483 |
Short name | T494 |
Test name | |
Test status | |
Simulation time | 325146250 ps |
CPU time | 8.15 seconds |
Started | May 16 01:37:56 PM PDT 24 |
Finished | May 16 01:38:07 PM PDT 24 |
Peak memory | 241096 kb |
Host | smart-41ba54c0-dc11-4a5e-a97b-59017b185b39 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=767092483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_parallel_lc_esc.767092483 |
Directory | /workspace/65.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_stress_all_with_rand_reset.2366976681 |
Short name | T327 |
Test name | |
Test status | |
Simulation time | 23343088930 ps |
CPU time | 512.55 seconds |
Started | May 16 01:37:55 PM PDT 24 |
Finished | May 16 01:46:32 PM PDT 24 |
Peak memory | 296600 kb |
Host | smart-b2b3a85b-5ca8-4645-8c38-c163c441a377 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2366976681 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_stress_all_with_rand_reset.2366976681 |
Directory | /workspace/65.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_init_fail.1009715758 |
Short name | T60 |
Test name | |
Test status | |
Simulation time | 130055567 ps |
CPU time | 4.57 seconds |
Started | May 16 01:37:56 PM PDT 24 |
Finished | May 16 01:38:04 PM PDT 24 |
Peak memory | 241272 kb |
Host | smart-e1e7b7cd-c5b8-4e51-a047-deac88845260 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1009715758 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_init_fail.1009715758 |
Directory | /workspace/66.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_parallel_lc_esc.298027782 |
Short name | T1038 |
Test name | |
Test status | |
Simulation time | 159301250 ps |
CPU time | 4.47 seconds |
Started | May 16 01:37:57 PM PDT 24 |
Finished | May 16 01:38:04 PM PDT 24 |
Peak memory | 241488 kb |
Host | smart-b398ef91-f2ab-4aad-b811-0fa8ae13d94f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=298027782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_parallel_lc_esc.298027782 |
Directory | /workspace/66.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_stress_all_with_rand_reset.2520926439 |
Short name | T125 |
Test name | |
Test status | |
Simulation time | 129565264550 ps |
CPU time | 788.69 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:51:06 PM PDT 24 |
Peak memory | 293608 kb |
Host | smart-bc43114b-ee1e-48a6-913c-1b44f561a818 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2520926439 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_stress_all_with_rand_reset.2520926439 |
Directory | /workspace/66.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_init_fail.882061860 |
Short name | T838 |
Test name | |
Test status | |
Simulation time | 194739313 ps |
CPU time | 3.98 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:01 PM PDT 24 |
Peak memory | 241228 kb |
Host | smart-c44aeda6-7abd-4d17-9470-8009aefbe763 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=882061860 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_init_fail.882061860 |
Directory | /workspace/67.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_parallel_lc_esc.2796691779 |
Short name | T267 |
Test name | |
Test status | |
Simulation time | 145027866 ps |
CPU time | 5.74 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:02 PM PDT 24 |
Peak memory | 246176 kb |
Host | smart-c4105c99-9857-4edc-9929-be6431b3389f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2796691779 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_parallel_lc_esc.2796691779 |
Directory | /workspace/67.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_stress_all_with_rand_reset.3865478405 |
Short name | T990 |
Test name | |
Test status | |
Simulation time | 387190708314 ps |
CPU time | 1197.11 seconds |
Started | May 16 01:37:56 PM PDT 24 |
Finished | May 16 01:57:57 PM PDT 24 |
Peak memory | 332824 kb |
Host | smart-c38e31d9-8008-42d6-ba85-b1cfcde063e0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3865478405 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_stress_all_with_rand_reset.3865478405 |
Directory | /workspace/67.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_init_fail.112861881 |
Short name | T993 |
Test name | |
Test status | |
Simulation time | 153465087 ps |
CPU time | 3.91 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:01 PM PDT 24 |
Peak memory | 241240 kb |
Host | smart-24c8815b-0c02-4161-86ad-d00c458b077b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=112861881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_init_fail.112861881 |
Directory | /workspace/68.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_parallel_lc_esc.729827846 |
Short name | T591 |
Test name | |
Test status | |
Simulation time | 274239369 ps |
CPU time | 2.74 seconds |
Started | May 16 01:37:53 PM PDT 24 |
Finished | May 16 01:37:58 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-5c252687-bf0c-462e-b12e-e5f69b173405 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=729827846 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_parallel_lc_esc.729827846 |
Directory | /workspace/68.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_init_fail.3007490861 |
Short name | T513 |
Test name | |
Test status | |
Simulation time | 115567950 ps |
CPU time | 3.45 seconds |
Started | May 16 01:37:58 PM PDT 24 |
Finished | May 16 01:38:04 PM PDT 24 |
Peak memory | 241200 kb |
Host | smart-e31642ce-6c35-4df1-903a-6dc99daf9ea4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3007490861 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_init_fail.3007490861 |
Directory | /workspace/69.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_parallel_lc_esc.4128208572 |
Short name | T792 |
Test name | |
Test status | |
Simulation time | 297714362 ps |
CPU time | 7.04 seconds |
Started | May 16 01:37:52 PM PDT 24 |
Finished | May 16 01:38:01 PM PDT 24 |
Peak memory | 241128 kb |
Host | smart-1a72f8d4-276e-45a1-8016-d58809845603 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4128208572 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_parallel_lc_esc.4128208572 |
Directory | /workspace/69.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_stress_all_with_rand_reset.3226729089 |
Short name | T251 |
Test name | |
Test status | |
Simulation time | 48865045390 ps |
CPU time | 431.15 seconds |
Started | May 16 01:37:52 PM PDT 24 |
Finished | May 16 01:45:06 PM PDT 24 |
Peak memory | 256272 kb |
Host | smart-fbe423b7-b362-4cdc-bdb7-61188d9625ed |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3226729089 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_stress_all_with_rand_reset.3226729089 |
Directory | /workspace/69.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_alert_test.3481682616 |
Short name | T1060 |
Test name | |
Test status | |
Simulation time | 144676719 ps |
CPU time | 1.81 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:34:53 PM PDT 24 |
Peak memory | 239972 kb |
Host | smart-e07938ce-d912-497e-b31a-8e85e0047894 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3481682616 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_alert_test.3481682616 |
Directory | /workspace/7.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_background_chks.1215399121 |
Short name | T912 |
Test name | |
Test status | |
Simulation time | 582331402 ps |
CPU time | 14.57 seconds |
Started | May 16 01:34:46 PM PDT 24 |
Finished | May 16 01:35:03 PM PDT 24 |
Peak memory | 241360 kb |
Host | smart-3605d4d3-35c5-4a2d-899b-f3022e22977e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1215399121 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_background_chks.1215399121 |
Directory | /workspace/7.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_check_fail.3262900514 |
Short name | T897 |
Test name | |
Test status | |
Simulation time | 721781218 ps |
CPU time | 10.3 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:35:02 PM PDT 24 |
Peak memory | 241340 kb |
Host | smart-a7913a1b-7b25-4517-98c7-0bc80c03166a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3262900514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_check_fail.3262900514 |
Directory | /workspace/7.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_dai_errs.2530186429 |
Short name | T516 |
Test name | |
Test status | |
Simulation time | 4104055260 ps |
CPU time | 33.33 seconds |
Started | May 16 01:34:48 PM PDT 24 |
Finished | May 16 01:35:23 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-f45f7b43-0c46-4cb7-996a-7b2c8fc003d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2530186429 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_errs.2530186429 |
Directory | /workspace/7.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_dai_lock.4131260563 |
Short name | T95 |
Test name | |
Test status | |
Simulation time | 9095942600 ps |
CPU time | 49.35 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:35:41 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-018da930-8f7f-4191-ab28-bc658b9de971 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4131260563 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_lock.4131260563 |
Directory | /workspace/7.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_init_fail.1491554068 |
Short name | T1039 |
Test name | |
Test status | |
Simulation time | 168707306 ps |
CPU time | 3.69 seconds |
Started | May 16 01:29:38 PM PDT 24 |
Finished | May 16 01:29:55 PM PDT 24 |
Peak memory | 241312 kb |
Host | smart-f1423baf-5808-405f-8ad3-9d54bf60e4c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1491554068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_init_fail.1491554068 |
Directory | /workspace/7.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_macro_errs.1740137215 |
Short name | T750 |
Test name | |
Test status | |
Simulation time | 3429122678 ps |
CPU time | 29.51 seconds |
Started | May 16 01:34:52 PM PDT 24 |
Finished | May 16 01:35:25 PM PDT 24 |
Peak memory | 251992 kb |
Host | smart-9daeb7e0-6654-406f-ab4e-0b8bb3b60cab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1740137215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_macro_errs.1740137215 |
Directory | /workspace/7.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_key_req.2771992839 |
Short name | T451 |
Test name | |
Test status | |
Simulation time | 12350329263 ps |
CPU time | 25.99 seconds |
Started | May 16 01:34:50 PM PDT 24 |
Finished | May 16 01:35:20 PM PDT 24 |
Peak memory | 242656 kb |
Host | smart-5087802a-9cf2-497c-ae67-f91a87d8afa8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2771992839 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_key_req.2771992839 |
Directory | /workspace/7.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_lc_esc.2692335584 |
Short name | T864 |
Test name | |
Test status | |
Simulation time | 681356245 ps |
CPU time | 4.74 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:34:58 PM PDT 24 |
Peak memory | 245564 kb |
Host | smart-38e71023-168d-46ed-84ba-9e22906cb451 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2692335584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_esc.2692335584 |
Directory | /workspace/7.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_lc_req.3475502934 |
Short name | T837 |
Test name | |
Test status | |
Simulation time | 208013206 ps |
CPU time | 6.87 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:34:59 PM PDT 24 |
Peak memory | 241128 kb |
Host | smart-a05f9a7c-514c-495f-a00e-2a1c7e484a8f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3475502934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_req.3475502934 |
Directory | /workspace/7.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_regwen.3106415330 |
Short name | T661 |
Test name | |
Test status | |
Simulation time | 2303994376 ps |
CPU time | 5.68 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:34:58 PM PDT 24 |
Peak memory | 241416 kb |
Host | smart-942adbb9-a118-4e3e-9186-b569a823832a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3106415330 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_regwen.3106415330 |
Directory | /workspace/7.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_smoke.1578999095 |
Short name | T450 |
Test name | |
Test status | |
Simulation time | 4332445439 ps |
CPU time | 11.28 seconds |
Started | May 16 01:29:34 PM PDT 24 |
Finished | May 16 01:29:59 PM PDT 24 |
Peak memory | 241300 kb |
Host | smart-fac84253-0c42-4ee7-8c5e-9ef16932d948 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1578999095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_smoke.1578999095 |
Directory | /workspace/7.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_test_access.3881465508 |
Short name | T62 |
Test name | |
Test status | |
Simulation time | 1139894177 ps |
CPU time | 28.41 seconds |
Started | May 16 01:34:51 PM PDT 24 |
Finished | May 16 01:35:23 PM PDT 24 |
Peak memory | 241156 kb |
Host | smart-db0a3347-1a8d-401d-8205-1e3aed3ff1d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3881465508 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_test_access.3881465508 |
Directory | /workspace/7.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_init_fail.2537144724 |
Short name | T54 |
Test name | |
Test status | |
Simulation time | 309300724 ps |
CPU time | 4.36 seconds |
Started | May 16 01:37:55 PM PDT 24 |
Finished | May 16 01:38:03 PM PDT 24 |
Peak memory | 241252 kb |
Host | smart-2c2d8437-c8cb-4ec2-a350-e3747886aae6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2537144724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_init_fail.2537144724 |
Directory | /workspace/70.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_parallel_lc_esc.44842166 |
Short name | T664 |
Test name | |
Test status | |
Simulation time | 166070449 ps |
CPU time | 4.78 seconds |
Started | May 16 01:37:57 PM PDT 24 |
Finished | May 16 01:38:05 PM PDT 24 |
Peak memory | 241096 kb |
Host | smart-ee4649c8-59f3-4d8a-8fa1-60e0426ebb95 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=44842166 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_parallel_lc_esc.44842166 |
Directory | /workspace/70.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_stress_all_with_rand_reset.2788682676 |
Short name | T601 |
Test name | |
Test status | |
Simulation time | 210891733950 ps |
CPU time | 872.21 seconds |
Started | May 16 01:37:51 PM PDT 24 |
Finished | May 16 01:52:26 PM PDT 24 |
Peak memory | 338244 kb |
Host | smart-4c6d988f-8c9a-4e08-bad8-fbbe20a81365 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2788682676 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_stress_all_with_rand_reset.2788682676 |
Directory | /workspace/70.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_init_fail.1286329354 |
Short name | T225 |
Test name | |
Test status | |
Simulation time | 1710101327 ps |
CPU time | 5.13 seconds |
Started | May 16 01:37:56 PM PDT 24 |
Finished | May 16 01:38:05 PM PDT 24 |
Peak memory | 241500 kb |
Host | smart-1bdabbd4-1265-4ee0-a66e-d2eda718114a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1286329354 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_init_fail.1286329354 |
Directory | /workspace/71.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_parallel_lc_esc.3609352534 |
Short name | T487 |
Test name | |
Test status | |
Simulation time | 783009328 ps |
CPU time | 11.54 seconds |
Started | May 16 01:37:52 PM PDT 24 |
Finished | May 16 01:38:06 PM PDT 24 |
Peak memory | 241116 kb |
Host | smart-5a0e7810-a61f-4256-9aeb-318fb567cbda |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3609352534 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_parallel_lc_esc.3609352534 |
Directory | /workspace/71.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_stress_all_with_rand_reset.924085416 |
Short name | T679 |
Test name | |
Test status | |
Simulation time | 38890588907 ps |
CPU time | 775.33 seconds |
Started | May 16 01:37:57 PM PDT 24 |
Finished | May 16 01:50:55 PM PDT 24 |
Peak memory | 339060 kb |
Host | smart-de868e89-e1d1-4582-90f9-7d47e2e81f54 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=924085416 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_stress_all_with_rand_reset.924085416 |
Directory | /workspace/71.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_init_fail.35846504 |
Short name | T687 |
Test name | |
Test status | |
Simulation time | 557023030 ps |
CPU time | 4.2 seconds |
Started | May 16 01:37:52 PM PDT 24 |
Finished | May 16 01:37:59 PM PDT 24 |
Peak memory | 241564 kb |
Host | smart-7e1f2582-d6cb-4c4f-81ec-3e36f79a6120 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=35846504 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_init_fail.35846504 |
Directory | /workspace/72.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_parallel_lc_esc.3161887902 |
Short name | T607 |
Test name | |
Test status | |
Simulation time | 2178495218 ps |
CPU time | 19.57 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:16 PM PDT 24 |
Peak memory | 241348 kb |
Host | smart-d069a1c5-d60c-4294-a358-c0d46f2bcbf7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3161887902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_parallel_lc_esc.3161887902 |
Directory | /workspace/72.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_stress_all_with_rand_reset.2050796318 |
Short name | T489 |
Test name | |
Test status | |
Simulation time | 104489908505 ps |
CPU time | 711.05 seconds |
Started | May 16 01:37:56 PM PDT 24 |
Finished | May 16 01:49:51 PM PDT 24 |
Peak memory | 322876 kb |
Host | smart-b91c82c3-c317-4b6e-bdd6-8ef297e101c2 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2050796318 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_stress_all_with_rand_reset.2050796318 |
Directory | /workspace/72.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_init_fail.3970738044 |
Short name | T524 |
Test name | |
Test status | |
Simulation time | 214008304 ps |
CPU time | 3.79 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:01 PM PDT 24 |
Peak memory | 241204 kb |
Host | smart-10763455-381d-4d67-86f2-69845114138f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3970738044 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_init_fail.3970738044 |
Directory | /workspace/73.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_parallel_lc_esc.4248769200 |
Short name | T407 |
Test name | |
Test status | |
Simulation time | 357684086 ps |
CPU time | 7.09 seconds |
Started | May 16 01:37:56 PM PDT 24 |
Finished | May 16 01:38:07 PM PDT 24 |
Peak memory | 241460 kb |
Host | smart-0c2f7580-1a5d-4851-9737-82953ad8698b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4248769200 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_parallel_lc_esc.4248769200 |
Directory | /workspace/73.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_init_fail.894506081 |
Short name | T936 |
Test name | |
Test status | |
Simulation time | 218585741 ps |
CPU time | 4.65 seconds |
Started | May 16 01:37:55 PM PDT 24 |
Finished | May 16 01:38:03 PM PDT 24 |
Peak memory | 241232 kb |
Host | smart-b5394703-cc2f-4c5b-9718-eac7703f746e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=894506081 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_init_fail.894506081 |
Directory | /workspace/74.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_parallel_lc_esc.3513840468 |
Short name | T839 |
Test name | |
Test status | |
Simulation time | 450386031 ps |
CPU time | 5.04 seconds |
Started | May 16 01:37:54 PM PDT 24 |
Finished | May 16 01:38:03 PM PDT 24 |
Peak memory | 241236 kb |
Host | smart-00ff5780-5334-472a-92e0-7cd4f24c5743 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3513840468 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_parallel_lc_esc.3513840468 |
Directory | /workspace/74.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_stress_all_with_rand_reset.4105613495 |
Short name | T283 |
Test name | |
Test status | |
Simulation time | 528765309038 ps |
CPU time | 1057.8 seconds |
Started | May 16 01:38:00 PM PDT 24 |
Finished | May 16 01:55:40 PM PDT 24 |
Peak memory | 274284 kb |
Host | smart-c7c5e12d-7cc3-41cd-b166-6760b137ceed |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4105613495 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_stress_all_with_rand_reset.4105613495 |
Directory | /workspace/74.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_init_fail.1685338657 |
Short name | T84 |
Test name | |
Test status | |
Simulation time | 141897613 ps |
CPU time | 3.32 seconds |
Started | May 16 01:37:52 PM PDT 24 |
Finished | May 16 01:37:58 PM PDT 24 |
Peak memory | 241648 kb |
Host | smart-bb98f60d-c30b-4629-a5ca-255e7990f69a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1685338657 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_init_fail.1685338657 |
Directory | /workspace/75.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_parallel_lc_esc.2718852224 |
Short name | T584 |
Test name | |
Test status | |
Simulation time | 867274932 ps |
CPU time | 16.56 seconds |
Started | May 16 01:37:57 PM PDT 24 |
Finished | May 16 01:38:17 PM PDT 24 |
Peak memory | 241200 kb |
Host | smart-73c07f0b-1707-4063-82fa-14d03ed6a134 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2718852224 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_parallel_lc_esc.2718852224 |
Directory | /workspace/75.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_stress_all_with_rand_reset.318755765 |
Short name | T772 |
Test name | |
Test status | |
Simulation time | 336150188017 ps |
CPU time | 1380.2 seconds |
Started | May 16 01:38:03 PM PDT 24 |
Finished | May 16 02:01:05 PM PDT 24 |
Peak memory | 296076 kb |
Host | smart-8d547ebd-da2f-4ce9-b1ae-b4ec6f3cc6f2 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=318755765 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_stress_all_with_rand_reset.318755765 |
Directory | /workspace/75.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_init_fail.234070704 |
Short name | T636 |
Test name | |
Test status | |
Simulation time | 454993642 ps |
CPU time | 3.9 seconds |
Started | May 16 01:38:14 PM PDT 24 |
Finished | May 16 01:38:21 PM PDT 24 |
Peak memory | 241236 kb |
Host | smart-45e7abd3-fecc-4023-82a2-97798296a4e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=234070704 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_init_fail.234070704 |
Directory | /workspace/76.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_stress_all_with_rand_reset.3996795240 |
Short name | T337 |
Test name | |
Test status | |
Simulation time | 16734054533 ps |
CPU time | 401.59 seconds |
Started | May 16 01:38:09 PM PDT 24 |
Finished | May 16 01:44:53 PM PDT 24 |
Peak memory | 256268 kb |
Host | smart-50d2f2dd-409c-4215-8ddc-61e81897a9cd |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3996795240 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_stress_all_with_rand_reset.3996795240 |
Directory | /workspace/76.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_init_fail.330719333 |
Short name | T583 |
Test name | |
Test status | |
Simulation time | 350909140 ps |
CPU time | 4.77 seconds |
Started | May 16 01:38:08 PM PDT 24 |
Finished | May 16 01:38:14 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-7ae7e36e-e818-4907-9a37-ef0d0db4bf32 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=330719333 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_init_fail.330719333 |
Directory | /workspace/77.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_parallel_lc_esc.3433273844 |
Short name | T611 |
Test name | |
Test status | |
Simulation time | 1527979111 ps |
CPU time | 12.23 seconds |
Started | May 16 01:38:15 PM PDT 24 |
Finished | May 16 01:38:30 PM PDT 24 |
Peak memory | 241132 kb |
Host | smart-3ed4283f-efc1-49d3-8078-2ec805dc6329 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3433273844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_parallel_lc_esc.3433273844 |
Directory | /workspace/77.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_init_fail.374010111 |
Short name | T1029 |
Test name | |
Test status | |
Simulation time | 2582973661 ps |
CPU time | 7.17 seconds |
Started | May 16 01:38:03 PM PDT 24 |
Finished | May 16 01:38:12 PM PDT 24 |
Peak memory | 241488 kb |
Host | smart-a11da245-393c-4ddd-86b6-88fe014bede0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=374010111 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_init_fail.374010111 |
Directory | /workspace/78.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_parallel_lc_esc.2694147483 |
Short name | T709 |
Test name | |
Test status | |
Simulation time | 474838560 ps |
CPU time | 7.51 seconds |
Started | May 16 01:38:11 PM PDT 24 |
Finished | May 16 01:38:21 PM PDT 24 |
Peak memory | 241352 kb |
Host | smart-0dfd5c79-d4c9-43ca-9a1a-4c99cc95b9e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2694147483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_parallel_lc_esc.2694147483 |
Directory | /workspace/78.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_stress_all_with_rand_reset.1123740043 |
Short name | T739 |
Test name | |
Test status | |
Simulation time | 20408922589 ps |
CPU time | 543.99 seconds |
Started | May 16 01:38:15 PM PDT 24 |
Finished | May 16 01:47:22 PM PDT 24 |
Peak memory | 335160 kb |
Host | smart-8e2d307b-e4ba-45f2-9df5-c1483a69009e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1123740043 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_stress_all_with_rand_reset.1123740043 |
Directory | /workspace/78.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_init_fail.1431499800 |
Short name | T75 |
Test name | |
Test status | |
Simulation time | 125273660 ps |
CPU time | 4.04 seconds |
Started | May 16 01:38:02 PM PDT 24 |
Finished | May 16 01:38:07 PM PDT 24 |
Peak memory | 241372 kb |
Host | smart-a936d888-74e6-4162-b0ae-0a99f4283b6e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1431499800 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_init_fail.1431499800 |
Directory | /workspace/79.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_parallel_lc_esc.1721053755 |
Short name | T432 |
Test name | |
Test status | |
Simulation time | 1595011226 ps |
CPU time | 13.08 seconds |
Started | May 16 01:38:02 PM PDT 24 |
Finished | May 16 01:38:17 PM PDT 24 |
Peak memory | 241504 kb |
Host | smart-ab30d55d-b864-4287-96a3-4f511a6be3be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1721053755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_parallel_lc_esc.1721053755 |
Directory | /workspace/79.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_stress_all_with_rand_reset.4253454298 |
Short name | T23 |
Test name | |
Test status | |
Simulation time | 59208559879 ps |
CPU time | 705.98 seconds |
Started | May 16 01:38:11 PM PDT 24 |
Finished | May 16 01:50:00 PM PDT 24 |
Peak memory | 286376 kb |
Host | smart-502854dc-3c06-44de-a8a8-67d676aba4e7 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4253454298 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_stress_all_with_rand_reset.4253454298 |
Directory | /workspace/79.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_alert_test.2947987125 |
Short name | T716 |
Test name | |
Test status | |
Simulation time | 196546904 ps |
CPU time | 1.89 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:34:53 PM PDT 24 |
Peak memory | 239648 kb |
Host | smart-6b5be390-d523-47b6-b6a4-5ad2b706b9d2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2947987125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_alert_test.2947987125 |
Directory | /workspace/8.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_background_chks.2291501495 |
Short name | T422 |
Test name | |
Test status | |
Simulation time | 1460829573 ps |
CPU time | 16.5 seconds |
Started | May 16 01:34:47 PM PDT 24 |
Finished | May 16 01:35:05 PM PDT 24 |
Peak memory | 241316 kb |
Host | smart-2694acd8-031f-4df2-8e4f-54ef3faa9da4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2291501495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_background_chks.2291501495 |
Directory | /workspace/8.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_check_fail.1458142916 |
Short name | T83 |
Test name | |
Test status | |
Simulation time | 704097600 ps |
CPU time | 14.33 seconds |
Started | May 16 01:34:50 PM PDT 24 |
Finished | May 16 01:35:09 PM PDT 24 |
Peak memory | 247908 kb |
Host | smart-2e0ea94e-9ced-4ed4-a0d8-68851df7f24d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1458142916 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_check_fail.1458142916 |
Directory | /workspace/8.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_dai_errs.4127994139 |
Short name | T640 |
Test name | |
Test status | |
Simulation time | 2767780174 ps |
CPU time | 21.59 seconds |
Started | May 16 01:34:51 PM PDT 24 |
Finished | May 16 01:35:16 PM PDT 24 |
Peak memory | 241340 kb |
Host | smart-25be406a-b127-4048-9272-eeee13d1fd1c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4127994139 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_errs.4127994139 |
Directory | /workspace/8.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_dai_lock.586960927 |
Short name | T586 |
Test name | |
Test status | |
Simulation time | 753879945 ps |
CPU time | 15.83 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:35:08 PM PDT 24 |
Peak memory | 241176 kb |
Host | smart-0dcd37c6-1cea-4339-b3d3-6036d9eb4287 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=586960927 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_lock.586960927 |
Directory | /workspace/8.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_init_fail.272000467 |
Short name | T867 |
Test name | |
Test status | |
Simulation time | 234536414 ps |
CPU time | 4.8 seconds |
Started | May 16 01:34:48 PM PDT 24 |
Finished | May 16 01:34:55 PM PDT 24 |
Peak memory | 241268 kb |
Host | smart-a89f11f2-311f-430e-9cc8-5a15fdb970b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=272000467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_init_fail.272000467 |
Directory | /workspace/8.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_macro_errs.2742898987 |
Short name | T219 |
Test name | |
Test status | |
Simulation time | 1805536841 ps |
CPU time | 14.68 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:35:09 PM PDT 24 |
Peak memory | 241848 kb |
Host | smart-7746913a-9b68-4965-b198-87ef9e747976 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2742898987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_macro_errs.2742898987 |
Directory | /workspace/8.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_key_req.3112667958 |
Short name | T551 |
Test name | |
Test status | |
Simulation time | 7370148811 ps |
CPU time | 16.62 seconds |
Started | May 16 01:34:47 PM PDT 24 |
Finished | May 16 01:35:05 PM PDT 24 |
Peak memory | 247924 kb |
Host | smart-311476e8-cd68-4fa5-9753-ee84313defb8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3112667958 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_key_req.3112667958 |
Directory | /workspace/8.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_lc_esc.1474878592 |
Short name | T1175 |
Test name | |
Test status | |
Simulation time | 1995154342 ps |
CPU time | 8.67 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:35:02 PM PDT 24 |
Peak memory | 241392 kb |
Host | smart-3ea22fce-0ad9-44e8-834a-b37f23b95600 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1474878592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_esc.1474878592 |
Directory | /workspace/8.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_lc_req.763416740 |
Short name | T509 |
Test name | |
Test status | |
Simulation time | 997602948 ps |
CPU time | 12.45 seconds |
Started | May 16 01:34:50 PM PDT 24 |
Finished | May 16 01:35:06 PM PDT 24 |
Peak memory | 241144 kb |
Host | smart-f85ffb77-857a-460d-9adb-0bc12bacba06 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=763416740 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_req.763416740 |
Directory | /workspace/8.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_regwen.3055293424 |
Short name | T373 |
Test name | |
Test status | |
Simulation time | 958046168 ps |
CPU time | 10.61 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:35:03 PM PDT 24 |
Peak memory | 241544 kb |
Host | smart-743e71c2-f87b-4751-81cc-dae13c75ed38 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3055293424 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_regwen.3055293424 |
Directory | /workspace/8.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_smoke.3619004071 |
Short name | T813 |
Test name | |
Test status | |
Simulation time | 821103134 ps |
CPU time | 9.49 seconds |
Started | May 16 01:34:48 PM PDT 24 |
Finished | May 16 01:34:59 PM PDT 24 |
Peak memory | 241184 kb |
Host | smart-a87a4d81-00de-4ea3-abfa-ecdce899ced3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3619004071 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_smoke.3619004071 |
Directory | /workspace/8.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_stress_all.1932305856 |
Short name | T983 |
Test name | |
Test status | |
Simulation time | 13241937760 ps |
CPU time | 127.06 seconds |
Started | May 16 01:34:51 PM PDT 24 |
Finished | May 16 01:37:02 PM PDT 24 |
Peak memory | 256184 kb |
Host | smart-ff86e0a5-1734-4e0f-9d39-d8dc3452a5e4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1932305856 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all. 1932305856 |
Directory | /workspace/8.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_stress_all_with_rand_reset.2111756822 |
Short name | T521 |
Test name | |
Test status | |
Simulation time | 32890522144 ps |
CPU time | 611.14 seconds |
Started | May 16 01:34:48 PM PDT 24 |
Finished | May 16 01:45:02 PM PDT 24 |
Peak memory | 292096 kb |
Host | smart-ff332cf3-5d54-4916-8bf4-415b2e598b2f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2111756822 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all_with_rand_reset.2111756822 |
Directory | /workspace/8.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_test_access.3742174605 |
Short name | T884 |
Test name | |
Test status | |
Simulation time | 375464263 ps |
CPU time | 10.27 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:35:03 PM PDT 24 |
Peak memory | 241248 kb |
Host | smart-27a3bb86-8e33-420f-8b56-f3644e1f8715 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3742174605 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_test_access.3742174605 |
Directory | /workspace/8.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_init_fail.3863663341 |
Short name | T617 |
Test name | |
Test status | |
Simulation time | 2140722452 ps |
CPU time | 5.41 seconds |
Started | May 16 01:38:15 PM PDT 24 |
Finished | May 16 01:38:23 PM PDT 24 |
Peak memory | 241696 kb |
Host | smart-ed662888-b8a8-430b-af3f-2f5270671470 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3863663341 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_init_fail.3863663341 |
Directory | /workspace/80.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_parallel_lc_esc.600325644 |
Short name | T255 |
Test name | |
Test status | |
Simulation time | 1192159080 ps |
CPU time | 19.4 seconds |
Started | May 16 01:38:08 PM PDT 24 |
Finished | May 16 01:38:28 PM PDT 24 |
Peak memory | 241632 kb |
Host | smart-c60be4a3-b511-452d-9369-3f98f59e8dbb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=600325644 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_parallel_lc_esc.600325644 |
Directory | /workspace/80.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_stress_all_with_rand_reset.1035587339 |
Short name | T558 |
Test name | |
Test status | |
Simulation time | 84255141859 ps |
CPU time | 1941.49 seconds |
Started | May 16 01:38:05 PM PDT 24 |
Finished | May 16 02:10:28 PM PDT 24 |
Peak memory | 394804 kb |
Host | smart-fb5f61a2-5864-4151-8eb3-15713f26aef8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1035587339 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_stress_all_with_rand_reset.1035587339 |
Directory | /workspace/80.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_init_fail.1014894815 |
Short name | T906 |
Test name | |
Test status | |
Simulation time | 301898831 ps |
CPU time | 4.8 seconds |
Started | May 16 01:38:03 PM PDT 24 |
Finished | May 16 01:38:09 PM PDT 24 |
Peak memory | 241556 kb |
Host | smart-5561fa27-4309-4e22-b59b-d609a8ea9eac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1014894815 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_init_fail.1014894815 |
Directory | /workspace/81.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_parallel_lc_esc.3635638517 |
Short name | T787 |
Test name | |
Test status | |
Simulation time | 1232013162 ps |
CPU time | 11.01 seconds |
Started | May 16 01:38:04 PM PDT 24 |
Finished | May 16 01:38:17 PM PDT 24 |
Peak memory | 241116 kb |
Host | smart-a39f04ba-4d52-4da6-b6e4-aa58818d3c46 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3635638517 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_parallel_lc_esc.3635638517 |
Directory | /workspace/81.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_stress_all_with_rand_reset.2923100330 |
Short name | T335 |
Test name | |
Test status | |
Simulation time | 92694453116 ps |
CPU time | 645.99 seconds |
Started | May 16 01:38:09 PM PDT 24 |
Finished | May 16 01:48:57 PM PDT 24 |
Peak memory | 356032 kb |
Host | smart-b3fcacff-d9a0-4539-a9ae-030abdb718a0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2923100330 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_stress_all_with_rand_reset.2923100330 |
Directory | /workspace/81.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_init_fail.269613564 |
Short name | T1055 |
Test name | |
Test status | |
Simulation time | 2601014315 ps |
CPU time | 4.18 seconds |
Started | May 16 01:38:04 PM PDT 24 |
Finished | May 16 01:38:11 PM PDT 24 |
Peak memory | 241644 kb |
Host | smart-937a7b6c-94ad-486d-b1fa-e9539c39d852 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=269613564 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_init_fail.269613564 |
Directory | /workspace/82.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_parallel_lc_esc.3371046236 |
Short name | T545 |
Test name | |
Test status | |
Simulation time | 360151025 ps |
CPU time | 9.48 seconds |
Started | May 16 01:38:02 PM PDT 24 |
Finished | May 16 01:38:13 PM PDT 24 |
Peak memory | 241204 kb |
Host | smart-cf2d403a-8d88-4a32-9fe5-34103b772c27 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3371046236 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_parallel_lc_esc.3371046236 |
Directory | /workspace/82.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_stress_all_with_rand_reset.1081576489 |
Short name | T858 |
Test name | |
Test status | |
Simulation time | 46088211033 ps |
CPU time | 523.34 seconds |
Started | May 16 01:38:08 PM PDT 24 |
Finished | May 16 01:46:52 PM PDT 24 |
Peak memory | 248056 kb |
Host | smart-1b5d5e45-8990-4cd3-a2f4-323a20b1c13e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1081576489 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_stress_all_with_rand_reset.1081576489 |
Directory | /workspace/82.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_init_fail.3599119137 |
Short name | T437 |
Test name | |
Test status | |
Simulation time | 1555849893 ps |
CPU time | 3.66 seconds |
Started | May 16 01:38:05 PM PDT 24 |
Finished | May 16 01:38:11 PM PDT 24 |
Peak memory | 241328 kb |
Host | smart-8bba20c7-9cfd-4f1f-8e3b-c814743c78f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3599119137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_init_fail.3599119137 |
Directory | /workspace/83.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_parallel_lc_esc.3749356827 |
Short name | T841 |
Test name | |
Test status | |
Simulation time | 136480837 ps |
CPU time | 5.64 seconds |
Started | May 16 01:38:03 PM PDT 24 |
Finished | May 16 01:38:10 PM PDT 24 |
Peak memory | 241492 kb |
Host | smart-dd299199-0c23-4adf-8f15-62eb2df150fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3749356827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_parallel_lc_esc.3749356827 |
Directory | /workspace/83.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_stress_all_with_rand_reset.2418801173 |
Short name | T957 |
Test name | |
Test status | |
Simulation time | 272186595683 ps |
CPU time | 1361.75 seconds |
Started | May 16 01:38:14 PM PDT 24 |
Finished | May 16 02:00:59 PM PDT 24 |
Peak memory | 348880 kb |
Host | smart-8f6ce9cf-94b5-4da4-8ed2-b307c4ae5af1 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2418801173 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_stress_all_with_rand_reset.2418801173 |
Directory | /workspace/83.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_init_fail.915477867 |
Short name | T28 |
Test name | |
Test status | |
Simulation time | 750281414 ps |
CPU time | 4.7 seconds |
Started | May 16 01:38:05 PM PDT 24 |
Finished | May 16 01:38:12 PM PDT 24 |
Peak memory | 241196 kb |
Host | smart-79fcc185-568a-42b3-99b7-099ad2c661da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=915477867 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_init_fail.915477867 |
Directory | /workspace/84.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_parallel_lc_esc.3889962962 |
Short name | T1123 |
Test name | |
Test status | |
Simulation time | 338971216 ps |
CPU time | 8.54 seconds |
Started | May 16 01:38:04 PM PDT 24 |
Finished | May 16 01:38:14 PM PDT 24 |
Peak memory | 241020 kb |
Host | smart-196ad57f-ca6e-4749-b630-b8c0ae9a9de0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3889962962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_parallel_lc_esc.3889962962 |
Directory | /workspace/84.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_init_fail.4183574558 |
Short name | T780 |
Test name | |
Test status | |
Simulation time | 349698026 ps |
CPU time | 5.12 seconds |
Started | May 16 01:38:09 PM PDT 24 |
Finished | May 16 01:38:16 PM PDT 24 |
Peak memory | 241260 kb |
Host | smart-10cdd9a9-8434-426f-8c0d-f68921f8ef85 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4183574558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_init_fail.4183574558 |
Directory | /workspace/85.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_parallel_lc_esc.1783794101 |
Short name | T1044 |
Test name | |
Test status | |
Simulation time | 116321757 ps |
CPU time | 3.39 seconds |
Started | May 16 01:38:03 PM PDT 24 |
Finished | May 16 01:38:08 PM PDT 24 |
Peak memory | 247832 kb |
Host | smart-bac8d12a-db15-4474-9b95-081fa26b21af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1783794101 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_parallel_lc_esc.1783794101 |
Directory | /workspace/85.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_stress_all_with_rand_reset.2795143281 |
Short name | T730 |
Test name | |
Test status | |
Simulation time | 390854202465 ps |
CPU time | 1989.18 seconds |
Started | May 16 01:38:15 PM PDT 24 |
Finished | May 16 02:11:27 PM PDT 24 |
Peak memory | 273648 kb |
Host | smart-62731fb5-e877-4d49-a794-6beb4985d2c4 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2795143281 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_stress_all_with_rand_reset.2795143281 |
Directory | /workspace/85.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_init_fail.1448927297 |
Short name | T172 |
Test name | |
Test status | |
Simulation time | 246811556 ps |
CPU time | 3.8 seconds |
Started | May 16 01:38:03 PM PDT 24 |
Finished | May 16 01:38:09 PM PDT 24 |
Peak memory | 241372 kb |
Host | smart-848b1acf-ce11-454f-916d-7e02cb4d7faa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1448927297 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_init_fail.1448927297 |
Directory | /workspace/86.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_parallel_lc_esc.1318032263 |
Short name | T76 |
Test name | |
Test status | |
Simulation time | 88779983 ps |
CPU time | 2.58 seconds |
Started | May 16 01:38:15 PM PDT 24 |
Finished | May 16 01:38:21 PM PDT 24 |
Peak memory | 241180 kb |
Host | smart-ca4df996-cf78-4801-b0e0-ecb70341ea1e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1318032263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_parallel_lc_esc.1318032263 |
Directory | /workspace/86.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_stress_all_with_rand_reset.918846871 |
Short name | T164 |
Test name | |
Test status | |
Simulation time | 54172090221 ps |
CPU time | 732.91 seconds |
Started | May 16 01:38:04 PM PDT 24 |
Finished | May 16 01:50:19 PM PDT 24 |
Peak memory | 305092 kb |
Host | smart-c1745e95-ad4b-4a9c-a75a-e4c108f5ea69 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=918846871 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_stress_all_with_rand_reset.918846871 |
Directory | /workspace/86.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_init_fail.2762704257 |
Short name | T831 |
Test name | |
Test status | |
Simulation time | 550962648 ps |
CPU time | 4.94 seconds |
Started | May 16 01:38:14 PM PDT 24 |
Finished | May 16 01:38:22 PM PDT 24 |
Peak memory | 241380 kb |
Host | smart-b3850624-a32e-4589-b805-86c3b4eab89e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2762704257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_init_fail.2762704257 |
Directory | /workspace/87.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_parallel_lc_esc.805663730 |
Short name | T153 |
Test name | |
Test status | |
Simulation time | 279058446 ps |
CPU time | 3.78 seconds |
Started | May 16 01:38:02 PM PDT 24 |
Finished | May 16 01:38:08 PM PDT 24 |
Peak memory | 241552 kb |
Host | smart-e700fd2d-6247-4707-9b20-df1093e5f0d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=805663730 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_parallel_lc_esc.805663730 |
Directory | /workspace/87.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_stress_all_with_rand_reset.1893413513 |
Short name | T618 |
Test name | |
Test status | |
Simulation time | 355418179229 ps |
CPU time | 612.28 seconds |
Started | May 16 01:38:02 PM PDT 24 |
Finished | May 16 01:48:16 PM PDT 24 |
Peak memory | 360988 kb |
Host | smart-154129d4-4f9a-4e06-8a41-6ea0e56eb4ca |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1893413513 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_stress_all_with_rand_reset.1893413513 |
Directory | /workspace/87.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_init_fail.2740549951 |
Short name | T694 |
Test name | |
Test status | |
Simulation time | 99160654 ps |
CPU time | 3.43 seconds |
Started | May 16 01:38:05 PM PDT 24 |
Finished | May 16 01:38:10 PM PDT 24 |
Peak memory | 241448 kb |
Host | smart-4eda4330-b5e7-45c5-8bc4-6ea6f6a41d18 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2740549951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_init_fail.2740549951 |
Directory | /workspace/88.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_parallel_lc_esc.2196428914 |
Short name | T856 |
Test name | |
Test status | |
Simulation time | 6790732733 ps |
CPU time | 14.72 seconds |
Started | May 16 01:38:05 PM PDT 24 |
Finished | May 16 01:38:22 PM PDT 24 |
Peak memory | 241256 kb |
Host | smart-47c12c51-6eb3-4b65-a0fe-b906ad4caac6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2196428914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_parallel_lc_esc.2196428914 |
Directory | /workspace/88.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_stress_all_with_rand_reset.2244409215 |
Short name | T31 |
Test name | |
Test status | |
Simulation time | 679345800462 ps |
CPU time | 2088.37 seconds |
Started | May 16 01:38:04 PM PDT 24 |
Finished | May 16 02:12:54 PM PDT 24 |
Peak memory | 433012 kb |
Host | smart-d4a07b1f-ba27-437b-9af4-fda6706bba26 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2244409215 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_stress_all_with_rand_reset.2244409215 |
Directory | /workspace/88.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_init_fail.1915012327 |
Short name | T914 |
Test name | |
Test status | |
Simulation time | 2249204685 ps |
CPU time | 5.65 seconds |
Started | May 16 01:38:07 PM PDT 24 |
Finished | May 16 01:38:13 PM PDT 24 |
Peak memory | 241664 kb |
Host | smart-7df7a9e4-140c-416b-a168-c0c62e1805f3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1915012327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_init_fail.1915012327 |
Directory | /workspace/89.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_parallel_lc_esc.1259007826 |
Short name | T123 |
Test name | |
Test status | |
Simulation time | 248727045 ps |
CPU time | 13.88 seconds |
Started | May 16 01:38:05 PM PDT 24 |
Finished | May 16 01:38:21 PM PDT 24 |
Peak memory | 241084 kb |
Host | smart-8e42b2c4-7acf-4f24-92e4-5b0b47abedb8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1259007826 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_parallel_lc_esc.1259007826 |
Directory | /workspace/89.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_stress_all_with_rand_reset.2312960520 |
Short name | T331 |
Test name | |
Test status | |
Simulation time | 50699025629 ps |
CPU time | 1117.72 seconds |
Started | May 16 01:38:11 PM PDT 24 |
Finished | May 16 01:56:52 PM PDT 24 |
Peak memory | 309152 kb |
Host | smart-5006c2ae-356d-493b-a614-6a7630679eda |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2312960520 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_stress_all_with_rand_reset.2312960520 |
Directory | /workspace/89.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_alert_test.1654765126 |
Short name | T976 |
Test name | |
Test status | |
Simulation time | 814238876 ps |
CPU time | 1.8 seconds |
Started | May 16 01:35:04 PM PDT 24 |
Finished | May 16 01:35:07 PM PDT 24 |
Peak memory | 239692 kb |
Host | smart-d74d38b9-78f1-4ab5-879f-cbe265fb8c60 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1654765126 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_alert_test.1654765126 |
Directory | /workspace/9.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_background_chks.4077611412 |
Short name | T1151 |
Test name | |
Test status | |
Simulation time | 3477168046 ps |
CPU time | 18.29 seconds |
Started | May 16 01:34:51 PM PDT 24 |
Finished | May 16 01:35:13 PM PDT 24 |
Peak memory | 241684 kb |
Host | smart-92d02a57-0061-443a-9da8-6ab8299bff14 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4077611412 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_background_chks.4077611412 |
Directory | /workspace/9.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_check_fail.2524129912 |
Short name | T80 |
Test name | |
Test status | |
Simulation time | 246466600 ps |
CPU time | 4.26 seconds |
Started | May 16 01:35:01 PM PDT 24 |
Finished | May 16 01:35:07 PM PDT 24 |
Peak memory | 241260 kb |
Host | smart-f24e1673-8916-4477-b6fd-e3e7fae78f0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2524129912 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_check_fail.2524129912 |
Directory | /workspace/9.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_dai_errs.347895091 |
Short name | T194 |
Test name | |
Test status | |
Simulation time | 3718366817 ps |
CPU time | 36.07 seconds |
Started | May 16 01:34:56 PM PDT 24 |
Finished | May 16 01:35:34 PM PDT 24 |
Peak memory | 244356 kb |
Host | smart-cd3ba47f-c898-4374-9c2c-ada0fe47319a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=347895091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_errs.347895091 |
Directory | /workspace/9.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_dai_lock.3201492749 |
Short name | T981 |
Test name | |
Test status | |
Simulation time | 14826243991 ps |
CPU time | 22.84 seconds |
Started | May 16 01:35:01 PM PDT 24 |
Finished | May 16 01:35:25 PM PDT 24 |
Peak memory | 241656 kb |
Host | smart-591a8533-5c2b-46a5-9636-4dd4fdd72576 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3201492749 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_lock.3201492749 |
Directory | /workspace/9.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_init_fail.3469983310 |
Short name | T61 |
Test name | |
Test status | |
Simulation time | 112748816 ps |
CPU time | 3.3 seconds |
Started | May 16 01:34:47 PM PDT 24 |
Finished | May 16 01:34:52 PM PDT 24 |
Peak memory | 241584 kb |
Host | smart-1f4f17f4-b3c6-4ad7-8154-30d33e7bf4ee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3469983310 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_init_fail.3469983310 |
Directory | /workspace/9.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_macro_errs.169218364 |
Short name | T222 |
Test name | |
Test status | |
Simulation time | 518228675 ps |
CPU time | 7.28 seconds |
Started | May 16 01:35:03 PM PDT 24 |
Finished | May 16 01:35:12 PM PDT 24 |
Peak memory | 247792 kb |
Host | smart-bdafdee7-6a3c-4c1b-b845-9df02df3d722 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=169218364 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_macro_errs.169218364 |
Directory | /workspace/9.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_key_req.855654378 |
Short name | T697 |
Test name | |
Test status | |
Simulation time | 311332711 ps |
CPU time | 13.26 seconds |
Started | May 16 01:35:01 PM PDT 24 |
Finished | May 16 01:35:15 PM PDT 24 |
Peak memory | 241272 kb |
Host | smart-ac33b82d-65fc-4f6b-b5e4-3e9ccc32eaf3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=855654378 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_key_req.855654378 |
Directory | /workspace/9.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_lc_esc.2280300953 |
Short name | T1121 |
Test name | |
Test status | |
Simulation time | 373622959 ps |
CPU time | 5.81 seconds |
Started | May 16 01:35:00 PM PDT 24 |
Finished | May 16 01:35:07 PM PDT 24 |
Peak memory | 241524 kb |
Host | smart-d1e71452-7ea8-400c-b603-d3874eaa24af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2280300953 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_esc.2280300953 |
Directory | /workspace/9.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_regwen.1879073058 |
Short name | T262 |
Test name | |
Test status | |
Simulation time | 536234565 ps |
CPU time | 9.38 seconds |
Started | May 16 01:35:05 PM PDT 24 |
Finished | May 16 01:35:16 PM PDT 24 |
Peak memory | 241572 kb |
Host | smart-6a34ecde-2731-4a51-b732-08acda13bdd6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1879073058 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_regwen.1879073058 |
Directory | /workspace/9.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_smoke.3252049036 |
Short name | T1157 |
Test name | |
Test status | |
Simulation time | 2732299460 ps |
CPU time | 6.46 seconds |
Started | May 16 01:34:49 PM PDT 24 |
Finished | May 16 01:34:58 PM PDT 24 |
Peak memory | 247748 kb |
Host | smart-170a974d-48c5-4971-9f52-8d7b96dd2d8b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3252049036 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_smoke.3252049036 |
Directory | /workspace/9.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_stress_all.2657344489 |
Short name | T1062 |
Test name | |
Test status | |
Simulation time | 6864707792 ps |
CPU time | 207.03 seconds |
Started | May 16 01:35:01 PM PDT 24 |
Finished | May 16 01:38:29 PM PDT 24 |
Peak memory | 256200 kb |
Host | smart-d9df5a0f-93fb-441c-b06e-887abbe83a20 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2657344489 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_stress_all. 2657344489 |
Directory | /workspace/9.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_stress_all_with_rand_reset.2518545390 |
Short name | T152 |
Test name | |
Test status | |
Simulation time | 152234113001 ps |
CPU time | 1661.29 seconds |
Started | May 16 01:35:04 PM PDT 24 |
Finished | May 16 02:02:47 PM PDT 24 |
Peak memory | 318400 kb |
Host | smart-9fd29e64-ff03-4da5-bb46-0aa9add52e0e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2518545390 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_stress_all_with_rand_reset.2518545390 |
Directory | /workspace/9.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_test_access.2186729912 |
Short name | T282 |
Test name | |
Test status | |
Simulation time | 775602997 ps |
CPU time | 19.19 seconds |
Started | May 16 01:35:04 PM PDT 24 |
Finished | May 16 01:35:25 PM PDT 24 |
Peak memory | 241208 kb |
Host | smart-16bb96a1-06cf-4950-b791-d03b09c3963e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2186729912 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_test_access.2186729912 |
Directory | /workspace/9.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_init_fail.1223843263 |
Short name | T87 |
Test name | |
Test status | |
Simulation time | 536016944 ps |
CPU time | 3.81 seconds |
Started | May 16 01:38:09 PM PDT 24 |
Finished | May 16 01:38:15 PM PDT 24 |
Peak memory | 241268 kb |
Host | smart-8bdba37a-cac5-4ae4-b991-24efcb6399d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1223843263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_init_fail.1223843263 |
Directory | /workspace/90.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_parallel_lc_esc.658208380 |
Short name | T800 |
Test name | |
Test status | |
Simulation time | 223646489 ps |
CPU time | 5.92 seconds |
Started | May 16 01:38:11 PM PDT 24 |
Finished | May 16 01:38:20 PM PDT 24 |
Peak memory | 241280 kb |
Host | smart-47c4c543-d8a8-4db3-a36b-379fd5671e20 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=658208380 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_parallel_lc_esc.658208380 |
Directory | /workspace/90.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_stress_all_with_rand_reset.2303622700 |
Short name | T247 |
Test name | |
Test status | |
Simulation time | 51291060825 ps |
CPU time | 488.62 seconds |
Started | May 16 01:38:05 PM PDT 24 |
Finished | May 16 01:46:16 PM PDT 24 |
Peak memory | 309996 kb |
Host | smart-c0b52f8b-0927-43d4-a0be-b99313374a02 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2303622700 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_stress_all_with_rand_reset.2303622700 |
Directory | /workspace/90.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_init_fail.4276923810 |
Short name | T1082 |
Test name | |
Test status | |
Simulation time | 438859405 ps |
CPU time | 4.12 seconds |
Started | May 16 01:38:11 PM PDT 24 |
Finished | May 16 01:38:18 PM PDT 24 |
Peak memory | 241192 kb |
Host | smart-339d3347-9de8-4e6c-a8fc-36f5196b1bbe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4276923810 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_init_fail.4276923810 |
Directory | /workspace/91.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_parallel_lc_esc.1338174749 |
Short name | T980 |
Test name | |
Test status | |
Simulation time | 203926854 ps |
CPU time | 5.88 seconds |
Started | May 16 01:38:16 PM PDT 24 |
Finished | May 16 01:38:24 PM PDT 24 |
Peak memory | 241340 kb |
Host | smart-871f688c-1b9b-422b-bb7e-3793c522d2aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1338174749 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_parallel_lc_esc.1338174749 |
Directory | /workspace/91.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_init_fail.4205336841 |
Short name | T36 |
Test name | |
Test status | |
Simulation time | 2600673601 ps |
CPU time | 6.05 seconds |
Started | May 16 01:38:11 PM PDT 24 |
Finished | May 16 01:38:19 PM PDT 24 |
Peak memory | 241444 kb |
Host | smart-40197c46-0fe7-4ed9-a62e-48bb3ed2c19f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4205336841 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_init_fail.4205336841 |
Directory | /workspace/92.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_parallel_lc_esc.2982852831 |
Short name | T308 |
Test name | |
Test status | |
Simulation time | 486261465 ps |
CPU time | 7.06 seconds |
Started | May 16 01:38:14 PM PDT 24 |
Finished | May 16 01:38:24 PM PDT 24 |
Peak memory | 241608 kb |
Host | smart-420786b1-4d19-46d6-916e-02f208ca0979 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2982852831 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_parallel_lc_esc.2982852831 |
Directory | /workspace/92.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_init_fail.2529121556 |
Short name | T801 |
Test name | |
Test status | |
Simulation time | 213313432 ps |
CPU time | 4.34 seconds |
Started | May 16 01:38:17 PM PDT 24 |
Finished | May 16 01:38:24 PM PDT 24 |
Peak memory | 241296 kb |
Host | smart-c45d0d09-2e50-4c1a-89cd-cc9e0fde0300 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2529121556 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_init_fail.2529121556 |
Directory | /workspace/93.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_parallel_lc_esc.3421271058 |
Short name | T185 |
Test name | |
Test status | |
Simulation time | 4472283569 ps |
CPU time | 13.81 seconds |
Started | May 16 01:38:28 PM PDT 24 |
Finished | May 16 01:38:44 PM PDT 24 |
Peak memory | 247964 kb |
Host | smart-6db9a474-34e0-4034-b95d-68d4b64fc40e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3421271058 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_parallel_lc_esc.3421271058 |
Directory | /workspace/93.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_parallel_lc_esc.870036696 |
Short name | T746 |
Test name | |
Test status | |
Simulation time | 4109597670 ps |
CPU time | 20.72 seconds |
Started | May 16 01:38:13 PM PDT 24 |
Finished | May 16 01:38:37 PM PDT 24 |
Peak memory | 241416 kb |
Host | smart-cee8c655-4238-4419-a6d0-c1e46ed400df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=870036696 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_parallel_lc_esc.870036696 |
Directory | /workspace/94.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_stress_all_with_rand_reset.4237806159 |
Short name | T345 |
Test name | |
Test status | |
Simulation time | 185543760410 ps |
CPU time | 1414.86 seconds |
Started | May 16 01:38:20 PM PDT 24 |
Finished | May 16 02:01:57 PM PDT 24 |
Peak memory | 449420 kb |
Host | smart-858219a1-b5b5-47d7-8bfa-0eb89132bd2c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4237806159 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_stress_all_with_rand_reset.4237806159 |
Directory | /workspace/94.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_init_fail.958084484 |
Short name | T232 |
Test name | |
Test status | |
Simulation time | 456512056 ps |
CPU time | 5.78 seconds |
Started | May 16 01:38:16 PM PDT 24 |
Finished | May 16 01:38:24 PM PDT 24 |
Peak memory | 241544 kb |
Host | smart-ac889681-ebd7-4359-a93c-f2a4932f3520 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=958084484 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_init_fail.958084484 |
Directory | /workspace/95.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_parallel_lc_esc.185975388 |
Short name | T596 |
Test name | |
Test status | |
Simulation time | 625263344 ps |
CPU time | 8.77 seconds |
Started | May 16 01:38:14 PM PDT 24 |
Finished | May 16 01:38:26 PM PDT 24 |
Peak memory | 241284 kb |
Host | smart-7aeab15b-ac36-4ca8-a5e4-8a92544b4e8a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=185975388 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_parallel_lc_esc.185975388 |
Directory | /workspace/95.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_stress_all_with_rand_reset.4151172412 |
Short name | T674 |
Test name | |
Test status | |
Simulation time | 106977422258 ps |
CPU time | 1042.15 seconds |
Started | May 16 01:38:16 PM PDT 24 |
Finished | May 16 01:55:41 PM PDT 24 |
Peak memory | 377556 kb |
Host | smart-8ae93b51-2e09-403a-9ab9-4b085729e7ea |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4151172412 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_stress_all_with_rand_reset.4151172412 |
Directory | /workspace/95.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_init_fail.2825195997 |
Short name | T230 |
Test name | |
Test status | |
Simulation time | 419501283 ps |
CPU time | 4.41 seconds |
Started | May 16 01:38:23 PM PDT 24 |
Finished | May 16 01:38:29 PM PDT 24 |
Peak memory | 241300 kb |
Host | smart-a1cfc637-5c55-4bd2-a62d-319a0f9f5fa4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2825195997 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_init_fail.2825195997 |
Directory | /workspace/96.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_parallel_lc_esc.3997106214 |
Short name | T938 |
Test name | |
Test status | |
Simulation time | 98985145 ps |
CPU time | 4.11 seconds |
Started | May 16 01:38:13 PM PDT 24 |
Finished | May 16 01:38:20 PM PDT 24 |
Peak memory | 241448 kb |
Host | smart-ff7b934c-0910-4b65-a15b-08afbe79e73d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3997106214 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_parallel_lc_esc.3997106214 |
Directory | /workspace/96.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_stress_all_with_rand_reset.3996399937 |
Short name | T6 |
Test name | |
Test status | |
Simulation time | 241369873495 ps |
CPU time | 845.15 seconds |
Started | May 16 01:38:18 PM PDT 24 |
Finished | May 16 01:52:25 PM PDT 24 |
Peak memory | 258096 kb |
Host | smart-a6696258-1526-4592-9adf-8a23ccbc0ca5 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3996399937 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_stress_all_with_rand_reset.3996399937 |
Directory | /workspace/96.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_init_fail.2343406279 |
Short name | T1135 |
Test name | |
Test status | |
Simulation time | 168097506 ps |
CPU time | 4.75 seconds |
Started | May 16 01:38:15 PM PDT 24 |
Finished | May 16 01:38:22 PM PDT 24 |
Peak memory | 241120 kb |
Host | smart-dd64548d-8185-4afd-b61a-c75fa1cef3d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2343406279 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_init_fail.2343406279 |
Directory | /workspace/97.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_parallel_lc_esc.1692318408 |
Short name | T535 |
Test name | |
Test status | |
Simulation time | 386954863 ps |
CPU time | 10.35 seconds |
Started | May 16 01:38:23 PM PDT 24 |
Finished | May 16 01:38:35 PM PDT 24 |
Peak memory | 241604 kb |
Host | smart-9caaad7f-dd4b-4035-a721-f653775fd81c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1692318408 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_parallel_lc_esc.1692318408 |
Directory | /workspace/97.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_stress_all_with_rand_reset.3446781563 |
Short name | T292 |
Test name | |
Test status | |
Simulation time | 63236326609 ps |
CPU time | 898.24 seconds |
Started | May 16 01:38:12 PM PDT 24 |
Finished | May 16 01:53:13 PM PDT 24 |
Peak memory | 260296 kb |
Host | smart-c81d1d8b-d243-45cc-bd82-dff2ef9bbbec |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3446781563 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_stress_all_with_rand_reset.3446781563 |
Directory | /workspace/97.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_init_fail.2769536585 |
Short name | T220 |
Test name | |
Test status | |
Simulation time | 575427740 ps |
CPU time | 4.83 seconds |
Started | May 16 01:38:16 PM PDT 24 |
Finished | May 16 01:38:24 PM PDT 24 |
Peak memory | 241252 kb |
Host | smart-f945ad1b-e747-44f4-8e2c-b854aaa98323 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2769536585 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_init_fail.2769536585 |
Directory | /workspace/98.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_parallel_lc_esc.1504435274 |
Short name | T546 |
Test name | |
Test status | |
Simulation time | 1250537361 ps |
CPU time | 9.71 seconds |
Started | May 16 01:38:15 PM PDT 24 |
Finished | May 16 01:38:27 PM PDT 24 |
Peak memory | 247564 kb |
Host | smart-3c720294-d6f1-4abb-980e-661721ff37d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1504435274 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_parallel_lc_esc.1504435274 |
Directory | /workspace/98.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_stress_all_with_rand_reset.423580295 |
Short name | T789 |
Test name | |
Test status | |
Simulation time | 93687412108 ps |
CPU time | 675.96 seconds |
Started | May 16 01:38:27 PM PDT 24 |
Finished | May 16 01:49:45 PM PDT 24 |
Peak memory | 324848 kb |
Host | smart-358697c9-e04a-4f7e-b78b-d491bac81422 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=423580295 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_stress_all_with_rand_reset.423580295 |
Directory | /workspace/98.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_init_fail.2237991819 |
Short name | T497 |
Test name | |
Test status | |
Simulation time | 2696665658 ps |
CPU time | 7.26 seconds |
Started | May 16 01:38:20 PM PDT 24 |
Finished | May 16 01:38:29 PM PDT 24 |
Peak memory | 241380 kb |
Host | smart-f8b7c8cb-91de-43d1-8bce-fe9fdc0cf75b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2237991819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_init_fail.2237991819 |
Directory | /workspace/99.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_parallel_lc_esc.488517838 |
Short name | T346 |
Test name | |
Test status | |
Simulation time | 2005695303 ps |
CPU time | 14.33 seconds |
Started | May 16 01:38:17 PM PDT 24 |
Finished | May 16 01:38:34 PM PDT 24 |
Peak memory | 241612 kb |
Host | smart-08927dc5-42fc-4f15-bd5f-a871a3f4adbb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=488517838 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_parallel_lc_esc.488517838 |
Directory | /workspace/99.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_stress_all_with_rand_reset.565607458 |
Short name | T821 |
Test name | |
Test status | |
Simulation time | 128366707461 ps |
CPU time | 1021.62 seconds |
Started | May 16 01:38:14 PM PDT 24 |
Finished | May 16 01:55:19 PM PDT 24 |
Peak memory | 435560 kb |
Host | smart-7f519edf-a5f4-483b-b46e-78d5342f3921 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=565607458 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_stress_all_with_rand_reset.565607458 |
Directory | /workspace/99.otp_ctrl_stress_all_with_rand_reset/latest |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |