SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
94.77 | 93.79 | 96.18 | 95.84 | 90.93 | 97.05 | 96.34 | 93.28 |
T1262 | /workspace/coverage/cover_reg_top/46.otp_ctrl_intr_test.334568404 | Jul 30 06:36:17 PM PDT 24 | Jul 30 06:36:19 PM PDT 24 | 573814023 ps | ||
T1263 | /workspace/coverage/cover_reg_top/33.otp_ctrl_intr_test.2086005820 | Jul 30 06:36:17 PM PDT 24 | Jul 30 06:36:18 PM PDT 24 | 524982348 ps | ||
T286 | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_rw.4177584560 | Jul 30 06:35:39 PM PDT 24 | Jul 30 06:35:40 PM PDT 24 | 140170270 ps | ||
T1264 | /workspace/coverage/cover_reg_top/0.otp_ctrl_same_csr_outstanding.3077199497 | Jul 30 06:35:35 PM PDT 24 | Jul 30 06:35:38 PM PDT 24 | 806734969 ps | ||
T287 | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.11798293 | Jul 30 06:36:09 PM PDT 24 | Jul 30 06:36:11 PM PDT 24 | 43051137 ps | ||
T1265 | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_bit_bash.481930674 | Jul 30 06:35:52 PM PDT 24 | Jul 30 06:35:58 PM PDT 24 | 372842735 ps | ||
T1266 | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_partial_access.3204077691 | Jul 30 06:35:38 PM PDT 24 | Jul 30 06:35:39 PM PDT 24 | 49864540 ps | ||
T1267 | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_mem_rw_with_rand_reset.2564220749 | Jul 30 06:35:49 PM PDT 24 | Jul 30 06:35:51 PM PDT 24 | 72481656 ps | ||
T1268 | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_hw_reset.3693392270 | Jul 30 06:35:29 PM PDT 24 | Jul 30 06:35:32 PM PDT 24 | 1563101788 ps | ||
T1269 | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_errors.3847842482 | Jul 30 06:36:07 PM PDT 24 | Jul 30 06:36:13 PM PDT 24 | 327033844 ps | ||
T1270 | /workspace/coverage/cover_reg_top/17.otp_ctrl_same_csr_outstanding.2751023243 | Jul 30 06:36:11 PM PDT 24 | Jul 30 06:36:13 PM PDT 24 | 695751452 ps | ||
T1271 | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_errors.3809126782 | Jul 30 06:36:13 PM PDT 24 | Jul 30 06:36:16 PM PDT 24 | 799337046 ps | ||
T1272 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_mem_rw_with_rand_reset.3250155772 | Jul 30 06:35:35 PM PDT 24 | Jul 30 06:35:38 PM PDT 24 | 112993489 ps | ||
T235 | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.3354536979 | Jul 30 06:35:32 PM PDT 24 | Jul 30 06:35:50 PM PDT 24 | 2439300808 ps | ||
T1273 | /workspace/coverage/cover_reg_top/47.otp_ctrl_intr_test.3185975447 | Jul 30 06:36:13 PM PDT 24 | Jul 30 06:36:14 PM PDT 24 | 82155983 ps | ||
T318 | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.1772407215 | Jul 30 06:36:03 PM PDT 24 | Jul 30 06:36:35 PM PDT 24 | 18909469938 ps | ||
T1274 | /workspace/coverage/cover_reg_top/24.otp_ctrl_intr_test.331935040 | Jul 30 06:36:14 PM PDT 24 | Jul 30 06:36:16 PM PDT 24 | 51935881 ps | ||
T1275 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_hw_reset.1761262798 | Jul 30 06:35:37 PM PDT 24 | Jul 30 06:35:40 PM PDT 24 | 383803643 ps | ||
T1276 | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_mem_rw_with_rand_reset.1284899097 | Jul 30 06:36:18 PM PDT 24 | Jul 30 06:36:20 PM PDT 24 | 74073090 ps | ||
T275 | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_hw_reset.1539490914 | Jul 30 06:35:39 PM PDT 24 | Jul 30 06:35:41 PM PDT 24 | 112100101 ps | ||
T1277 | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_mem_rw_with_rand_reset.3656781136 | Jul 30 06:36:11 PM PDT 24 | Jul 30 06:36:15 PM PDT 24 | 169138381 ps | ||
T1278 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_rw.1101438987 | Jul 30 06:35:35 PM PDT 24 | Jul 30 06:35:37 PM PDT 24 | 120021815 ps | ||
T1279 | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.83741786 | Jul 30 06:35:54 PM PDT 24 | Jul 30 06:35:59 PM PDT 24 | 455272676 ps | ||
T1280 | /workspace/coverage/cover_reg_top/16.otp_ctrl_intr_test.1942159592 | Jul 30 06:36:10 PM PDT 24 | Jul 30 06:36:12 PM PDT 24 | 37970519 ps | ||
T1281 | /workspace/coverage/cover_reg_top/31.otp_ctrl_intr_test.3326818453 | Jul 30 06:36:04 PM PDT 24 | Jul 30 06:36:05 PM PDT 24 | 41169535 ps | ||
T1282 | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_errors.3159418491 | Jul 30 06:36:05 PM PDT 24 | Jul 30 06:36:10 PM PDT 24 | 854422338 ps | ||
T1283 | /workspace/coverage/cover_reg_top/3.otp_ctrl_intr_test.660483972 | Jul 30 06:35:35 PM PDT 24 | Jul 30 06:35:36 PM PDT 24 | 71183563 ps | ||
T1284 | /workspace/coverage/cover_reg_top/20.otp_ctrl_intr_test.4122876704 | Jul 30 06:36:06 PM PDT 24 | Jul 30 06:36:08 PM PDT 24 | 42206419 ps | ||
T1285 | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_walk.1173720668 | Jul 30 06:35:36 PM PDT 24 | Jul 30 06:35:37 PM PDT 24 | 133784985 ps | ||
T1286 | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_errors.3217859785 | Jul 30 06:36:12 PM PDT 24 | Jul 30 06:36:16 PM PDT 24 | 213880167 ps | ||
T1287 | /workspace/coverage/cover_reg_top/3.otp_ctrl_same_csr_outstanding.943588599 | Jul 30 06:35:34 PM PDT 24 | Jul 30 06:35:37 PM PDT 24 | 121715116 ps | ||
T276 | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_rw.4136682644 | Jul 30 06:35:46 PM PDT 24 | Jul 30 06:35:47 PM PDT 24 | 61446550 ps | ||
T1288 | /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.3880377963 | Jul 30 06:35:56 PM PDT 24 | Jul 30 06:36:00 PM PDT 24 | 465811896 ps | ||
T288 | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_rw.1151392522 | Jul 30 06:36:00 PM PDT 24 | Jul 30 06:36:02 PM PDT 24 | 78241107 ps | ||
T1289 | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_errors.4235268588 | Jul 30 06:35:26 PM PDT 24 | Jul 30 06:35:29 PM PDT 24 | 813122211 ps | ||
T1290 | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_rw.1017124725 | Jul 30 06:36:12 PM PDT 24 | Jul 30 06:36:14 PM PDT 24 | 48022215 ps | ||
T236 | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_intg_err.219249441 | Jul 30 06:36:06 PM PDT 24 | Jul 30 06:36:25 PM PDT 24 | 4805429340 ps | ||
T1291 | /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.534630758 | Jul 30 06:36:06 PM PDT 24 | Jul 30 06:36:08 PM PDT 24 | 56174048 ps | ||
T1292 | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_walk.1610728533 | Jul 30 06:35:29 PM PDT 24 | Jul 30 06:35:31 PM PDT 24 | 39372421 ps | ||
T319 | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_intg_err.687551619 | Jul 30 06:36:19 PM PDT 24 | Jul 30 06:36:29 PM PDT 24 | 3162983434 ps | ||
T237 | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_intg_err.2647194009 | Jul 30 06:35:52 PM PDT 24 | Jul 30 06:36:10 PM PDT 24 | 1297785676 ps | ||
T1293 | /workspace/coverage/cover_reg_top/27.otp_ctrl_intr_test.660612356 | Jul 30 06:36:19 PM PDT 24 | Jul 30 06:36:20 PM PDT 24 | 554397644 ps | ||
T1294 | /workspace/coverage/cover_reg_top/8.otp_ctrl_intr_test.4244395372 | Jul 30 06:35:47 PM PDT 24 | Jul 30 06:35:48 PM PDT 24 | 38644354 ps | ||
T1295 | /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.3548172796 | Jul 30 06:36:16 PM PDT 24 | Jul 30 06:36:18 PM PDT 24 | 516049525 ps | ||
T1296 | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_partial_access.4247952942 | Jul 30 06:35:30 PM PDT 24 | Jul 30 06:35:32 PM PDT 24 | 134380720 ps | ||
T1297 | /workspace/coverage/cover_reg_top/38.otp_ctrl_intr_test.3405468 | Jul 30 06:36:11 PM PDT 24 | Jul 30 06:36:12 PM PDT 24 | 40708041 ps | ||
T1298 | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_errors.3730861851 | Jul 30 06:35:38 PM PDT 24 | Jul 30 06:35:44 PM PDT 24 | 370202854 ps | ||
T1299 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_mem_rw_with_rand_reset.1645546428 | Jul 30 06:35:33 PM PDT 24 | Jul 30 06:35:36 PM PDT 24 | 114022018 ps | ||
T1300 | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_errors.1440482327 | Jul 30 06:35:52 PM PDT 24 | Jul 30 06:35:58 PM PDT 24 | 167055360 ps | ||
T1301 | /workspace/coverage/cover_reg_top/0.otp_ctrl_intr_test.154079842 | Jul 30 06:35:31 PM PDT 24 | Jul 30 06:35:32 PM PDT 24 | 159421703 ps | ||
T1302 | /workspace/coverage/cover_reg_top/29.otp_ctrl_intr_test.812519549 | Jul 30 06:36:09 PM PDT 24 | Jul 30 06:36:10 PM PDT 24 | 137577837 ps | ||
T1303 | /workspace/coverage/cover_reg_top/7.otp_ctrl_same_csr_outstanding.690828618 | Jul 30 06:35:52 PM PDT 24 | Jul 30 06:35:55 PM PDT 24 | 642480051 ps | ||
T1304 | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_intg_err.970240375 | Jul 30 06:35:45 PM PDT 24 | Jul 30 06:35:56 PM PDT 24 | 912187853 ps | ||
T1305 | /workspace/coverage/cover_reg_top/32.otp_ctrl_intr_test.1456448734 | Jul 30 06:36:05 PM PDT 24 | Jul 30 06:36:06 PM PDT 24 | 50845754 ps | ||
T1306 | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_mem_rw_with_rand_reset.171861053 | Jul 30 06:36:05 PM PDT 24 | Jul 30 06:36:09 PM PDT 24 | 105428945 ps | ||
T1307 | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.4134789826 | Jul 30 06:35:28 PM PDT 24 | Jul 30 06:35:29 PM PDT 24 | 127602088 ps | ||
T1308 | /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.3357125614 | Jul 30 06:35:31 PM PDT 24 | Jul 30 06:35:32 PM PDT 24 | 58097503 ps | ||
T1309 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.410393968 | Jul 30 06:35:35 PM PDT 24 | Jul 30 06:35:37 PM PDT 24 | 1013702323 ps | ||
T1310 | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.2276002107 | Jul 30 06:35:57 PM PDT 24 | Jul 30 06:36:04 PM PDT 24 | 622302600 ps | ||
T1311 | /workspace/coverage/cover_reg_top/9.otp_ctrl_intr_test.2692767159 | Jul 30 06:35:43 PM PDT 24 | Jul 30 06:35:45 PM PDT 24 | 622913475 ps | ||
T1312 | /workspace/coverage/cover_reg_top/4.otp_ctrl_same_csr_outstanding.1395034048 | Jul 30 06:35:50 PM PDT 24 | Jul 30 06:35:52 PM PDT 24 | 228073380 ps | ||
T1313 | /workspace/coverage/cover_reg_top/49.otp_ctrl_intr_test.854649540 | Jul 30 06:36:10 PM PDT 24 | Jul 30 06:36:12 PM PDT 24 | 43553883 ps | ||
T1314 | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.544412071 | Jul 30 06:35:33 PM PDT 24 | Jul 30 06:35:38 PM PDT 24 | 201340891 ps | ||
T1315 | /workspace/coverage/cover_reg_top/15.otp_ctrl_intr_test.2433445272 | Jul 30 06:36:14 PM PDT 24 | Jul 30 06:36:15 PM PDT 24 | 140979733 ps | ||
T1316 | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_errors.1763476477 | Jul 30 06:35:29 PM PDT 24 | Jul 30 06:35:33 PM PDT 24 | 160320694 ps | ||
T1317 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_hw_reset.1884138245 | Jul 30 06:35:33 PM PDT 24 | Jul 30 06:35:35 PM PDT 24 | 83979908 ps | ||
T1318 | /workspace/coverage/cover_reg_top/34.otp_ctrl_intr_test.2917464215 | Jul 30 06:36:13 PM PDT 24 | Jul 30 06:36:14 PM PDT 24 | 113756272 ps | ||
T1319 | /workspace/coverage/cover_reg_top/11.otp_ctrl_same_csr_outstanding.3276358025 | Jul 30 06:36:06 PM PDT 24 | Jul 30 06:36:11 PM PDT 24 | 2140890034 ps | ||
T1320 | /workspace/coverage/cover_reg_top/4.otp_ctrl_intr_test.1876887655 | Jul 30 06:35:35 PM PDT 24 | Jul 30 06:35:37 PM PDT 24 | 76094889 ps | ||
T1321 | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.797326999 | Jul 30 06:35:30 PM PDT 24 | Jul 30 06:35:33 PM PDT 24 | 122039133 ps | ||
T1322 | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_errors.2406357624 | Jul 30 06:36:04 PM PDT 24 | Jul 30 06:36:07 PM PDT 24 | 245536967 ps | ||
T1323 | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_intg_err.211336233 | Jul 30 06:36:09 PM PDT 24 | Jul 30 06:36:28 PM PDT 24 | 5362671643 ps | ||
T1324 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_bit_bash.1620814482 | Jul 30 06:35:33 PM PDT 24 | Jul 30 06:35:39 PM PDT 24 | 121917337 ps | ||
T1325 | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_intg_err.3819634259 | Jul 30 06:36:07 PM PDT 24 | Jul 30 06:36:31 PM PDT 24 | 4213320336 ps | ||
T1326 | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_mem_rw_with_rand_reset.1440207620 | Jul 30 06:36:14 PM PDT 24 | Jul 30 06:36:17 PM PDT 24 | 106967595 ps | ||
T1327 | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.4232316762 | Jul 30 06:35:54 PM PDT 24 | Jul 30 06:36:11 PM PDT 24 | 1613671033 ps | ||
T1328 | /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.3685588760 | Jul 30 06:35:40 PM PDT 24 | Jul 30 06:35:42 PM PDT 24 | 139680943 ps | ||
T1329 | /workspace/coverage/cover_reg_top/10.otp_ctrl_same_csr_outstanding.2465144449 | Jul 30 06:35:51 PM PDT 24 | Jul 30 06:35:54 PM PDT 24 | 248605786 ps | ||
T1330 | /workspace/coverage/cover_reg_top/21.otp_ctrl_intr_test.4148193064 | Jul 30 06:36:08 PM PDT 24 | Jul 30 06:36:10 PM PDT 24 | 582963904 ps | ||
T277 | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_rw.1571699531 | Jul 30 06:35:58 PM PDT 24 | Jul 30 06:36:00 PM PDT 24 | 174784456 ps |
Test location | /workspace/coverage/default/4.otp_ctrl_background_chks.1880518060 |
Short name | T6 |
Test name | |
Test status | |
Simulation time | 2735194968 ps |
CPU time | 18.69 seconds |
Started | Jul 30 06:05:38 PM PDT 24 |
Finished | Jul 30 06:05:57 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-ecd8e691-7331-495b-8bd5-dbbb7805ec7b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1880518060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_background_chks.1880518060 |
Directory | /workspace/4.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_stress_all.1732232844 |
Short name | T16 |
Test name | |
Test status | |
Simulation time | 7485262279 ps |
CPU time | 185.32 seconds |
Started | Jul 30 06:06:30 PM PDT 24 |
Finished | Jul 30 06:09:35 PM PDT 24 |
Peak memory | 259432 kb |
Host | smart-54174a30-2b68-4a40-88e5-c52ac35a2272 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1732232844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all .1732232844 |
Directory | /workspace/13.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_stress_all_with_rand_reset.2486910344 |
Short name | T18 |
Test name | |
Test status | |
Simulation time | 43994521944 ps |
CPU time | 1025.03 seconds |
Started | Jul 30 06:09:15 PM PDT 24 |
Finished | Jul 30 06:26:20 PM PDT 24 |
Peak memory | 315408 kb |
Host | smart-92992d02-355f-4fac-a39e-0213ddbba329 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2486910344 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_stress_all_with_rand_reset.2486910344 |
Directory | /workspace/56.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_stress_all.1027374252 |
Short name | T98 |
Test name | |
Test status | |
Simulation time | 16690562305 ps |
CPU time | 177.64 seconds |
Started | Jul 30 06:08:48 PM PDT 24 |
Finished | Jul 30 06:11:46 PM PDT 24 |
Peak memory | 249264 kb |
Host | smart-1e1b448c-3d26-438d-aaed-07b6b5def53c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1027374252 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all .1027374252 |
Directory | /workspace/44.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/139.otp_ctrl_init_fail.3720419395 |
Short name | T148 |
Test name | |
Test status | |
Simulation time | 140040762 ps |
CPU time | 4.18 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:01 PM PDT 24 |
Peak memory | 242012 kb |
Host | smart-fe5c48d3-3f9f-413a-8635-01147be8e2c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3720419395 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_init_fail.3720419395 |
Directory | /workspace/139.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_check_fail.3491907509 |
Short name | T33 |
Test name | |
Test status | |
Simulation time | 3771726990 ps |
CPU time | 32.58 seconds |
Started | Jul 30 06:06:11 PM PDT 24 |
Finished | Jul 30 06:06:44 PM PDT 24 |
Peak memory | 244036 kb |
Host | smart-644ed62a-287d-42d9-9b15-9e65f98ab440 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3491907509 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_check_fail.3491907509 |
Directory | /workspace/10.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_sec_cm.3142182073 |
Short name | T23 |
Test name | |
Test status | |
Simulation time | 15946497334 ps |
CPU time | 173.28 seconds |
Started | Jul 30 06:05:42 PM PDT 24 |
Finished | Jul 30 06:08:35 PM PDT 24 |
Peak memory | 274016 kb |
Host | smart-10a9a6f9-ec5e-4b19-af79-cf3d9d4430a6 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3142182073 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_sec_cm.3142182073 |
Directory | /workspace/4.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_stress_all.3294118056 |
Short name | T126 |
Test name | |
Test status | |
Simulation time | 38016477917 ps |
CPU time | 257.31 seconds |
Started | Jul 30 06:09:03 PM PDT 24 |
Finished | Jul 30 06:13:20 PM PDT 24 |
Peak memory | 277864 kb |
Host | smart-359f3ce9-af7b-45b3-bb96-0629dd65e20e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3294118056 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all .3294118056 |
Directory | /workspace/48.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_stress_all_with_rand_reset.2250336253 |
Short name | T14 |
Test name | |
Test status | |
Simulation time | 234910540871 ps |
CPU time | 2566.79 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:52:41 PM PDT 24 |
Peak memory | 468680 kb |
Host | smart-c32425c7-4510-4e83-b870-23c968fa7e85 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2250336253 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_stress_all_with_rand_reset.2250336253 |
Directory | /workspace/85.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_intg_err.2898631721 |
Short name | T234 |
Test name | |
Test status | |
Simulation time | 1424345506 ps |
CPU time | 19.49 seconds |
Started | Jul 30 06:35:39 PM PDT 24 |
Finished | Jul 30 06:35:59 PM PDT 24 |
Peak memory | 244052 kb |
Host | smart-3b6fd3ec-f80b-4441-ba3d-bd7dc9669db5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2898631721 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_in tg_err.2898631721 |
Directory | /workspace/1.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_init_fail.625282719 |
Short name | T47 |
Test name | |
Test status | |
Simulation time | 3001358119 ps |
CPU time | 7.27 seconds |
Started | Jul 30 06:09:32 PM PDT 24 |
Finished | Jul 30 06:09:39 PM PDT 24 |
Peak memory | 242036 kb |
Host | smart-7ffb245f-476d-43d7-880c-a4c1c0076787 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=625282719 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_init_fail.625282719 |
Directory | /workspace/64.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_macro_errs.4038210714 |
Short name | T194 |
Test name | |
Test status | |
Simulation time | 4931921962 ps |
CPU time | 42.9 seconds |
Started | Jul 30 06:09:01 PM PDT 24 |
Finished | Jul 30 06:09:44 PM PDT 24 |
Peak memory | 247872 kb |
Host | smart-1fc2f652-e307-409f-99ec-800e56730647 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4038210714 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_macro_errs.4038210714 |
Directory | /workspace/47.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/287.otp_ctrl_init_fail.4079545521 |
Short name | T46 |
Test name | |
Test status | |
Simulation time | 317691508 ps |
CPU time | 4.15 seconds |
Started | Jul 30 06:10:41 PM PDT 24 |
Finished | Jul 30 06:10:45 PM PDT 24 |
Peak memory | 241908 kb |
Host | smart-58125b24-8cef-4091-8273-c038b4fd0fe9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4079545521 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 287.otp_ctrl_init_fail.4079545521 |
Directory | /workspace/287.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_stress_all.989449088 |
Short name | T221 |
Test name | |
Test status | |
Simulation time | 19635465223 ps |
CPU time | 269.89 seconds |
Started | Jul 30 06:08:49 PM PDT 24 |
Finished | Jul 30 06:13:19 PM PDT 24 |
Peak memory | 260196 kb |
Host | smart-dd18a193-e3d2-4eba-b961-fd0f55a4ed6d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=989449088 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all. 989449088 |
Directory | /workspace/42.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/124.otp_ctrl_init_fail.806801206 |
Short name | T44 |
Test name | |
Test status | |
Simulation time | 418817757 ps |
CPU time | 5.05 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-9d1fc671-0f00-4b3a-8e56-efb94256e514 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=806801206 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_init_fail.806801206 |
Directory | /workspace/124.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_macro_errs.1456440480 |
Short name | T97 |
Test name | |
Test status | |
Simulation time | 1940416146 ps |
CPU time | 29.05 seconds |
Started | Jul 30 06:06:45 PM PDT 24 |
Finished | Jul 30 06:07:15 PM PDT 24 |
Peak memory | 244212 kb |
Host | smart-a4bf2906-a903-44fd-94af-f8d25001cff8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1456440480 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_macro_errs.1456440480 |
Directory | /workspace/16.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_stress_all.342035176 |
Short name | T620 |
Test name | |
Test status | |
Simulation time | 41520047904 ps |
CPU time | 347.34 seconds |
Started | Jul 30 06:09:05 PM PDT 24 |
Finished | Jul 30 06:14:53 PM PDT 24 |
Peak memory | 265808 kb |
Host | smart-e721f2f6-a83a-4ab3-a8e7-a3537fc420f5 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=342035176 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_stress_all. 342035176 |
Directory | /workspace/45.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_check_fail.1482166994 |
Short name | T102 |
Test name | |
Test status | |
Simulation time | 7863769939 ps |
CPU time | 35.32 seconds |
Started | Jul 30 06:07:18 PM PDT 24 |
Finished | Jul 30 06:07:53 PM PDT 24 |
Peak memory | 243676 kb |
Host | smart-54a50306-df91-455b-b2b7-1d3682ce9aaa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1482166994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_check_fail.1482166994 |
Directory | /workspace/21.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/233.otp_ctrl_init_fail.3157763259 |
Short name | T62 |
Test name | |
Test status | |
Simulation time | 688963491 ps |
CPU time | 5.32 seconds |
Started | Jul 30 06:10:28 PM PDT 24 |
Finished | Jul 30 06:10:33 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-cf2d6a98-f478-47f9-9a37-28202f575025 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3157763259 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 233.otp_ctrl_init_fail.3157763259 |
Directory | /workspace/233.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_alert_test.1545641774 |
Short name | T11 |
Test name | |
Test status | |
Simulation time | 62288822 ps |
CPU time | 1.84 seconds |
Started | Jul 30 06:08:03 PM PDT 24 |
Finished | Jul 30 06:08:05 PM PDT 24 |
Peak memory | 240696 kb |
Host | smart-6c826ad0-131a-48f5-9c0a-26a1be08e2f4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1545641774 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_alert_test.1545641774 |
Directory | /workspace/35.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_stress_all_with_rand_reset.4054440040 |
Short name | T303 |
Test name | |
Test status | |
Simulation time | 70067190703 ps |
CPU time | 1794.01 seconds |
Started | Jul 30 06:09:30 PM PDT 24 |
Finished | Jul 30 06:39:25 PM PDT 24 |
Peak memory | 273556 kb |
Host | smart-42bc207a-1570-480d-a789-d477223159cd |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4054440040 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_stress_all_with_rand_reset.4054440040 |
Directory | /workspace/68.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_init_fail.1400023897 |
Short name | T53 |
Test name | |
Test status | |
Simulation time | 168306617 ps |
CPU time | 4.66 seconds |
Started | Jul 30 06:09:40 PM PDT 24 |
Finished | Jul 30 06:09:45 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-db63b923-561d-4beb-b426-4d3a2cfa2411 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1400023897 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_init_fail.1400023897 |
Directory | /workspace/80.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_stress_all_with_rand_reset.3018118997 |
Short name | T123 |
Test name | |
Test status | |
Simulation time | 80617450069 ps |
CPU time | 1618.12 seconds |
Started | Jul 30 06:09:39 PM PDT 24 |
Finished | Jul 30 06:36:38 PM PDT 24 |
Peak memory | 411400 kb |
Host | smart-1ef64ee1-4bb4-45e7-85c3-b57b8c8cf7aa |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3018118997 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_stress_all_with_rand_reset.3018118997 |
Directory | /workspace/84.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_init_fail.1069999399 |
Short name | T38 |
Test name | |
Test status | |
Simulation time | 137727712 ps |
CPU time | 3.85 seconds |
Started | Jul 30 06:09:22 PM PDT 24 |
Finished | Jul 30 06:09:26 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-451c6de6-8d1b-432f-b382-b00e311aca45 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1069999399 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_init_fail.1069999399 |
Directory | /workspace/57.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/153.otp_ctrl_init_fail.1496031419 |
Short name | T35 |
Test name | |
Test status | |
Simulation time | 417520900 ps |
CPU time | 5.29 seconds |
Started | Jul 30 06:10:06 PM PDT 24 |
Finished | Jul 30 06:10:12 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-2284e848-1511-4b70-9691-db3818d84b36 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1496031419 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_init_fail.1496031419 |
Directory | /workspace/153.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/280.otp_ctrl_init_fail.3520615015 |
Short name | T30 |
Test name | |
Test status | |
Simulation time | 265455374 ps |
CPU time | 4.1 seconds |
Started | Jul 30 06:10:32 PM PDT 24 |
Finished | Jul 30 06:10:36 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-2eea8d63-6cb0-466f-b25f-1073900c053a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3520615015 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 280.otp_ctrl_init_fail.3520615015 |
Directory | /workspace/280.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/237.otp_ctrl_init_fail.2030475427 |
Short name | T10 |
Test name | |
Test status | |
Simulation time | 102467113 ps |
CPU time | 4.37 seconds |
Started | Jul 30 06:10:28 PM PDT 24 |
Finished | Jul 30 06:10:32 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-5d2a349d-e40a-462e-9ddf-39886165a138 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2030475427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 237.otp_ctrl_init_fail.2030475427 |
Directory | /workspace/237.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/115.otp_ctrl_init_fail.3469633516 |
Short name | T32 |
Test name | |
Test status | |
Simulation time | 271744786 ps |
CPU time | 4.24 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:09:58 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-b5b1ef94-f826-48e0-8720-b8826e8bff74 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3469633516 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_init_fail.3469633516 |
Directory | /workspace/115.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_stress_all.2719015189 |
Short name | T114 |
Test name | |
Test status | |
Simulation time | 17409395879 ps |
CPU time | 138.79 seconds |
Started | Jul 30 06:08:19 PM PDT 24 |
Finished | Jul 30 06:10:38 PM PDT 24 |
Peak memory | 249800 kb |
Host | smart-a10efbd1-d9dc-40ac-b67a-96d04d6ad50a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2719015189 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all .2719015189 |
Directory | /workspace/38.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_check_fail.568667623 |
Short name | T60 |
Test name | |
Test status | |
Simulation time | 1156082872 ps |
CPU time | 17.43 seconds |
Started | Jul 30 06:08:19 PM PDT 24 |
Finished | Jul 30 06:08:37 PM PDT 24 |
Peak memory | 248732 kb |
Host | smart-e7241f11-1fc3-48c1-bc7b-b172d448eb3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=568667623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_check_fail.568667623 |
Directory | /workspace/39.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/144.otp_ctrl_init_fail.3933730113 |
Short name | T12 |
Test name | |
Test status | |
Simulation time | 1819294861 ps |
CPU time | 4.66 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:03 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-4cf3c31e-ffbe-4d02-b6bb-e45fdbfeb6ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3933730113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_init_fail.3933730113 |
Directory | /workspace/144.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_stress_all.2594094613 |
Short name | T216 |
Test name | |
Test status | |
Simulation time | 28403453109 ps |
CPU time | 197.51 seconds |
Started | Jul 30 06:07:54 PM PDT 24 |
Finished | Jul 30 06:11:11 PM PDT 24 |
Peak memory | 250364 kb |
Host | smart-5255e4e9-b232-48d4-b818-1b4d401e4536 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2594094613 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_stress_all .2594094613 |
Directory | /workspace/30.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_stress_all.1973749437 |
Short name | T87 |
Test name | |
Test status | |
Simulation time | 9115826302 ps |
CPU time | 137.28 seconds |
Started | Jul 30 06:05:39 PM PDT 24 |
Finished | Jul 30 06:07:56 PM PDT 24 |
Peak memory | 246968 kb |
Host | smart-821cbfbe-a2b4-4bdd-8bb8-c62244d0e97e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1973749437 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all. 1973749437 |
Directory | /workspace/2.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_init_fail.3142490219 |
Short name | T69 |
Test name | |
Test status | |
Simulation time | 144441290 ps |
CPU time | 3.65 seconds |
Started | Jul 30 06:09:32 PM PDT 24 |
Finished | Jul 30 06:09:36 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-d67d7654-b424-4d9b-ae7e-2326afc586ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3142490219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_init_fail.3142490219 |
Directory | /workspace/71.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_stress_all_with_rand_reset.2116529449 |
Short name | T218 |
Test name | |
Test status | |
Simulation time | 39672401111 ps |
CPU time | 659 seconds |
Started | Jul 30 06:08:46 PM PDT 24 |
Finished | Jul 30 06:19:45 PM PDT 24 |
Peak memory | 350208 kb |
Host | smart-a190c9b9-b496-40f7-8cea-7e709436f302 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2116529449 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all_with_rand_reset.2116529449 |
Directory | /workspace/44.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/202.otp_ctrl_init_fail.2968622587 |
Short name | T24 |
Test name | |
Test status | |
Simulation time | 178280806 ps |
CPU time | 4.82 seconds |
Started | Jul 30 06:10:36 PM PDT 24 |
Finished | Jul 30 06:10:41 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-f407e9f6-f930-4e99-800a-3f9a80fc58a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2968622587 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 202.otp_ctrl_init_fail.2968622587 |
Directory | /workspace/202.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_check_fail.207376198 |
Short name | T115 |
Test name | |
Test status | |
Simulation time | 759634715 ps |
CPU time | 15.06 seconds |
Started | Jul 30 06:07:29 PM PDT 24 |
Finished | Jul 30 06:07:44 PM PDT 24 |
Peak memory | 242116 kb |
Host | smart-2ff93a97-7ee4-4887-8654-9e50a687fb90 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=207376198 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_check_fail.207376198 |
Directory | /workspace/28.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_regwen.1577024014 |
Short name | T332 |
Test name | |
Test status | |
Simulation time | 712317501 ps |
CPU time | 12.96 seconds |
Started | Jul 30 06:06:24 PM PDT 24 |
Finished | Jul 30 06:06:37 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-f3d44d05-f2d4-46d2-a836-714b0903a8e8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1577024014 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_regwen.1577024014 |
Directory | /workspace/11.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_stress_all.747722812 |
Short name | T65 |
Test name | |
Test status | |
Simulation time | 17996796072 ps |
CPU time | 155.25 seconds |
Started | Jul 30 06:05:39 PM PDT 24 |
Finished | Jul 30 06:08:14 PM PDT 24 |
Peak memory | 266296 kb |
Host | smart-669001ae-e7b7-4003-8b35-029fc248bcfb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=747722812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_stress_all.747722812 |
Directory | /workspace/1.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_rw.3601692097 |
Short name | T260 |
Test name | |
Test status | |
Simulation time | 76423247 ps |
CPU time | 1.89 seconds |
Started | Jul 30 06:36:02 PM PDT 24 |
Finished | Jul 30 06:36:04 PM PDT 24 |
Peak memory | 238808 kb |
Host | smart-6aec64d4-828b-419b-9d6f-6c217913250c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3601692097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_rw.3601692097 |
Directory | /workspace/10.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/default/126.otp_ctrl_parallel_lc_esc.3668366922 |
Short name | T130 |
Test name | |
Test status | |
Simulation time | 511034092 ps |
CPU time | 7.82 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:06 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-95eb0c70-1032-4d98-8220-0a6018a486e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3668366922 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_parallel_lc_esc.3668366922 |
Directory | /workspace/126.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_intg_err.3291341170 |
Short name | T238 |
Test name | |
Test status | |
Simulation time | 1314206966 ps |
CPU time | 20 seconds |
Started | Jul 30 06:35:36 PM PDT 24 |
Finished | Jul 30 06:35:56 PM PDT 24 |
Peak memory | 238936 kb |
Host | smart-54ff8fa1-8478-4055-85fe-05d546768ccd |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3291341170 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_in tg_err.3291341170 |
Directory | /workspace/3.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_stress_all_with_rand_reset.2954370799 |
Short name | T135 |
Test name | |
Test status | |
Simulation time | 60662673323 ps |
CPU time | 1260.79 seconds |
Started | Jul 30 06:05:47 PM PDT 24 |
Finished | Jul 30 06:26:48 PM PDT 24 |
Peak memory | 347840 kb |
Host | smart-8a5ffbe1-4cd3-44a0-9575-1c5c40f66d8e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2954370799 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all_with_rand_reset.2954370799 |
Directory | /workspace/4.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_regwen.1377800890 |
Short name | T328 |
Test name | |
Test status | |
Simulation time | 657580444 ps |
CPU time | 9.1 seconds |
Started | Jul 30 06:08:12 PM PDT 24 |
Finished | Jul 30 06:08:22 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-4ca8fa83-4f4c-4eb2-b5b1-b19309f16e0d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1377800890 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_regwen.1377800890 |
Directory | /workspace/36.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/133.otp_ctrl_parallel_lc_esc.1361618235 |
Short name | T231 |
Test name | |
Test status | |
Simulation time | 374481545 ps |
CPU time | 9.27 seconds |
Started | Jul 30 06:09:52 PM PDT 24 |
Finished | Jul 30 06:10:01 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-b55fb544-a1a8-4d2a-8516-ea43fd9774fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1361618235 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_parallel_lc_esc.1361618235 |
Directory | /workspace/133.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/179.otp_ctrl_parallel_lc_esc.1310068340 |
Short name | T122 |
Test name | |
Test status | |
Simulation time | 528747103 ps |
CPU time | 4.02 seconds |
Started | Jul 30 06:10:09 PM PDT 24 |
Finished | Jul 30 06:10:13 PM PDT 24 |
Peak memory | 247360 kb |
Host | smart-24b34251-144e-4f97-ad28-4362befce76d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1310068340 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_parallel_lc_esc.1310068340 |
Directory | /workspace/179.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/186.otp_ctrl_parallel_lc_esc.2995556491 |
Short name | T137 |
Test name | |
Test status | |
Simulation time | 234328721 ps |
CPU time | 12.69 seconds |
Started | Jul 30 06:10:16 PM PDT 24 |
Finished | Jul 30 06:10:28 PM PDT 24 |
Peak memory | 241880 kb |
Host | smart-3cd71e54-c9cc-4f6d-b4dc-80a5ae887ad2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2995556491 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_parallel_lc_esc.2995556491 |
Directory | /workspace/186.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_stress_all_with_rand_reset.3154934127 |
Short name | T141 |
Test name | |
Test status | |
Simulation time | 5365885501 ps |
CPU time | 56.47 seconds |
Started | Jul 30 06:09:36 PM PDT 24 |
Finished | Jul 30 06:10:32 PM PDT 24 |
Peak memory | 258092 kb |
Host | smart-77daf75b-951b-4b18-b4b8-d15489b59841 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3154934127 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_stress_all_with_rand_reset.3154934127 |
Directory | /workspace/66.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_parallel_lc_esc.2089218331 |
Short name | T113 |
Test name | |
Test status | |
Simulation time | 647398489 ps |
CPU time | 5.36 seconds |
Started | Jul 30 06:09:45 PM PDT 24 |
Finished | Jul 30 06:09:50 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-2288c140-8c4a-4e6a-a5dc-7705f1b5c00e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2089218331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_parallel_lc_esc.2089218331 |
Directory | /workspace/92.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_stress_all_with_rand_reset.975968625 |
Short name | T19 |
Test name | |
Test status | |
Simulation time | 33403179688 ps |
CPU time | 954.46 seconds |
Started | Jul 30 06:08:01 PM PDT 24 |
Finished | Jul 30 06:23:56 PM PDT 24 |
Peak memory | 279044 kb |
Host | smart-e43b3e99-1eae-462f-b0b4-85ccf519f344 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=975968625 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all_with_rand_reset.975968625 |
Directory | /workspace/34.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_check_fail.3159616579 |
Short name | T27 |
Test name | |
Test status | |
Simulation time | 1071066402 ps |
CPU time | 24.44 seconds |
Started | Jul 30 06:06:45 PM PDT 24 |
Finished | Jul 30 06:07:10 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-eb031eb9-fcf5-43b2-81bd-a3818adcbf86 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3159616579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_check_fail.3159616579 |
Directory | /workspace/18.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_init_fail.1501171901 |
Short name | T378 |
Test name | |
Test status | |
Simulation time | 377781925 ps |
CPU time | 4.84 seconds |
Started | Jul 30 06:06:32 PM PDT 24 |
Finished | Jul 30 06:06:37 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-84a0f4ff-ccca-4d3d-bcf2-ce1cf4f14f40 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1501171901 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_init_fail.1501171901 |
Directory | /workspace/14.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_check_fail.2826494381 |
Short name | T50 |
Test name | |
Test status | |
Simulation time | 2348255841 ps |
CPU time | 16.47 seconds |
Started | Jul 30 06:05:22 PM PDT 24 |
Finished | Jul 30 06:05:39 PM PDT 24 |
Peak memory | 242736 kb |
Host | smart-ecb126e2-4749-4f30-9e30-cf6a4868cf89 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2826494381 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_check_fail.2826494381 |
Directory | /workspace/0.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.1772407215 |
Short name | T318 |
Test name | |
Test status | |
Simulation time | 18909469938 ps |
CPU time | 31.69 seconds |
Started | Jul 30 06:36:03 PM PDT 24 |
Finished | Jul 30 06:36:35 PM PDT 24 |
Peak memory | 244576 kb |
Host | smart-fb2e6649-fdf8-44d3-b238-1bd35c95a1d6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1772407215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_i ntg_err.1772407215 |
Directory | /workspace/15.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_regwen.283986552 |
Short name | T335 |
Test name | |
Test status | |
Simulation time | 131565307 ps |
CPU time | 3.79 seconds |
Started | Jul 30 06:06:10 PM PDT 24 |
Finished | Jul 30 06:06:14 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-ea377ae4-dc3d-4524-a594-24d30b6589eb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=283986552 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_regwen.283986552 |
Directory | /workspace/7.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_dai_errs.2628706601 |
Short name | T306 |
Test name | |
Test status | |
Simulation time | 912068141 ps |
CPU time | 13.65 seconds |
Started | Jul 30 06:06:18 PM PDT 24 |
Finished | Jul 30 06:06:32 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-e022bf29-a3a2-464f-bd44-758887138d2d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2628706601 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_errs.2628706601 |
Directory | /workspace/9.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/254.otp_ctrl_init_fail.4221270591 |
Short name | T85 |
Test name | |
Test status | |
Simulation time | 2415225666 ps |
CPU time | 6.49 seconds |
Started | Jul 30 06:10:40 PM PDT 24 |
Finished | Jul 30 06:10:46 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-07fecb58-59f6-49c7-af67-f931184cdef7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4221270591 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 254.otp_ctrl_init_fail.4221270591 |
Directory | /workspace/254.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_check_fail.3619053190 |
Short name | T81 |
Test name | |
Test status | |
Simulation time | 319288581 ps |
CPU time | 8.51 seconds |
Started | Jul 30 06:05:38 PM PDT 24 |
Finished | Jul 30 06:05:47 PM PDT 24 |
Peak memory | 242128 kb |
Host | smart-33885be7-d96a-434e-ac51-ded65b8cfc59 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3619053190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_check_fail.3619053190 |
Directory | /workspace/3.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_check_fail.3649088497 |
Short name | T75 |
Test name | |
Test status | |
Simulation time | 296432123 ps |
CPU time | 10.38 seconds |
Started | Jul 30 06:08:00 PM PDT 24 |
Finished | Jul 30 06:08:11 PM PDT 24 |
Peak memory | 248592 kb |
Host | smart-7dca0e00-d4cf-452b-9cf1-def3f0056e2e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3649088497 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_check_fail.3649088497 |
Directory | /workspace/33.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_check_fail.4146686210 |
Short name | T58 |
Test name | |
Test status | |
Simulation time | 1096181644 ps |
CPU time | 23.23 seconds |
Started | Jul 30 06:05:37 PM PDT 24 |
Finished | Jul 30 06:06:00 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-43d26d55-7007-4e85-845a-65355186d2a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4146686210 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_check_fail.4146686210 |
Directory | /workspace/2.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_init_fail.2797521471 |
Short name | T84 |
Test name | |
Test status | |
Simulation time | 297965819 ps |
CPU time | 3.87 seconds |
Started | Jul 30 06:05:33 PM PDT 24 |
Finished | Jul 30 06:05:37 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-99249f23-9d59-4679-b53c-a8f0d89d529f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2797521471 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_init_fail.2797521471 |
Directory | /workspace/2.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/203.otp_ctrl_init_fail.3243334352 |
Short name | T80 |
Test name | |
Test status | |
Simulation time | 655035742 ps |
CPU time | 4.97 seconds |
Started | Jul 30 06:10:30 PM PDT 24 |
Finished | Jul 30 06:10:35 PM PDT 24 |
Peak memory | 241936 kb |
Host | smart-cab69558-9684-43c1-b2b5-2b8891f0b9a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3243334352 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 203.otp_ctrl_init_fail.3243334352 |
Directory | /workspace/203.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/109.otp_ctrl_init_fail.3804979732 |
Short name | T203 |
Test name | |
Test status | |
Simulation time | 2081112419 ps |
CPU time | 4.02 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:09:58 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-481ba01f-57a2-405d-8df2-a8617d942c49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3804979732 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_init_fail.3804979732 |
Directory | /workspace/109.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/118.otp_ctrl_init_fail.2145680073 |
Short name | T48 |
Test name | |
Test status | |
Simulation time | 138138429 ps |
CPU time | 2.91 seconds |
Started | Jul 30 06:10:31 PM PDT 24 |
Finished | Jul 30 06:10:34 PM PDT 24 |
Peak memory | 241848 kb |
Host | smart-cf48bf3a-429a-4ff1-98aa-4a7966f482bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2145680073 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_init_fail.2145680073 |
Directory | /workspace/118.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/159.otp_ctrl_init_fail.3423089926 |
Short name | T26 |
Test name | |
Test status | |
Simulation time | 506673262 ps |
CPU time | 3.72 seconds |
Started | Jul 30 06:10:02 PM PDT 24 |
Finished | Jul 30 06:10:06 PM PDT 24 |
Peak memory | 242216 kb |
Host | smart-c4ee2776-0503-4452-8fe2-ed53427742f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3423089926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_init_fail.3423089926 |
Directory | /workspace/159.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_stress_all.2677309357 |
Short name | T443 |
Test name | |
Test status | |
Simulation time | 7761761694 ps |
CPU time | 154.08 seconds |
Started | Jul 30 06:07:55 PM PDT 24 |
Finished | Jul 30 06:10:29 PM PDT 24 |
Peak memory | 248612 kb |
Host | smart-78c786c9-0651-413a-a5ea-c3dd92f9d6ce |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2677309357 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all .2677309357 |
Directory | /workspace/31.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_stress_all_with_rand_reset.3534949612 |
Short name | T9 |
Test name | |
Test status | |
Simulation time | 1124411860178 ps |
CPU time | 3394.93 seconds |
Started | Jul 30 06:06:21 PM PDT 24 |
Finished | Jul 30 07:02:56 PM PDT 24 |
Peak memory | 409908 kb |
Host | smart-be505bc4-4052-48ab-aaf0-d4f91d1a2897 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3534949612 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all_with_rand_reset.3534949612 |
Directory | /workspace/10.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_stress_all_with_rand_reset.924549257 |
Short name | T220 |
Test name | |
Test status | |
Simulation time | 52328156235 ps |
CPU time | 1195.34 seconds |
Started | Jul 30 06:06:46 PM PDT 24 |
Finished | Jul 30 06:26:41 PM PDT 24 |
Peak memory | 265124 kb |
Host | smart-dfa8e0e5-d2a3-430e-bb59-75682e4ce49c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=924549257 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all_with_rand_reset.924549257 |
Directory | /workspace/17.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_stress_all_with_rand_reset.1451183246 |
Short name | T367 |
Test name | |
Test status | |
Simulation time | 67766018966 ps |
CPU time | 426.82 seconds |
Started | Jul 30 06:09:32 PM PDT 24 |
Finished | Jul 30 06:16:39 PM PDT 24 |
Peak memory | 256864 kb |
Host | smart-f9276ded-8ef2-4d8d-871f-8ad762436593 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1451183246 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_stress_all_with_rand_reset.1451183246 |
Directory | /workspace/67.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_rw.177348780 |
Short name | T258 |
Test name | |
Test status | |
Simulation time | 49264884 ps |
CPU time | 1.79 seconds |
Started | Jul 30 06:35:32 PM PDT 24 |
Finished | Jul 30 06:35:34 PM PDT 24 |
Peak memory | 241120 kb |
Host | smart-04da1b53-48de-4bbc-9f84-cfeef614683d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=177348780 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_rw.177348780 |
Directory | /workspace/0.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_wake_up.3740932641 |
Short name | T144 |
Test name | |
Test status | |
Simulation time | 53579148 ps |
CPU time | 1.74 seconds |
Started | Jul 30 06:05:27 PM PDT 24 |
Finished | Jul 30 06:05:29 PM PDT 24 |
Peak memory | 240556 kb |
Host | smart-c9d8dc8d-08fc-4f9e-a4c1-ec3bbfd95a12 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3740932641 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_wake_up_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_wake_up.3740932641 |
Directory | /workspace/0.otp_ctrl_wake_up/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_stress_all.424505703 |
Short name | T463 |
Test name | |
Test status | |
Simulation time | 40539446609 ps |
CPU time | 80.66 seconds |
Started | Jul 30 06:06:23 PM PDT 24 |
Finished | Jul 30 06:07:44 PM PDT 24 |
Peak memory | 262816 kb |
Host | smart-aa0be127-d3ca-4836-9911-ee5333bb9cd4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=424505703 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_stress_all. 424505703 |
Directory | /workspace/12.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_stress_all.673133194 |
Short name | T186 |
Test name | |
Test status | |
Simulation time | 23455909651 ps |
CPU time | 175.26 seconds |
Started | Jul 30 06:06:05 PM PDT 24 |
Finished | Jul 30 06:09:00 PM PDT 24 |
Peak memory | 264948 kb |
Host | smart-8178ee5b-3d4d-4bf1-8f37-9747500d9088 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=673133194 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all.673133194 |
Directory | /workspace/6.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.3354536979 |
Short name | T235 |
Test name | |
Test status | |
Simulation time | 2439300808 ps |
CPU time | 17.36 seconds |
Started | Jul 30 06:35:32 PM PDT 24 |
Finished | Jul 30 06:35:50 PM PDT 24 |
Peak memory | 244336 kb |
Host | smart-418bf0e7-ec3c-4ba4-afc4-a7fe2f50f04b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3354536979 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_in tg_err.3354536979 |
Directory | /workspace/4.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_intg_err.2647194009 |
Short name | T237 |
Test name | |
Test status | |
Simulation time | 1297785676 ps |
CPU time | 18.35 seconds |
Started | Jul 30 06:35:52 PM PDT 24 |
Finished | Jul 30 06:36:10 PM PDT 24 |
Peak memory | 244052 kb |
Host | smart-7ca13dd4-776a-4d90-95bf-b7ef64efb7d4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2647194009 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_in tg_err.2647194009 |
Directory | /workspace/6.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_intg_err.219249441 |
Short name | T236 |
Test name | |
Test status | |
Simulation time | 4805429340 ps |
CPU time | 18.56 seconds |
Started | Jul 30 06:36:06 PM PDT 24 |
Finished | Jul 30 06:36:25 PM PDT 24 |
Peak memory | 244608 kb |
Host | smart-54a9ba7c-a96c-4c71-9f9d-1c9ba410c7ae |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=219249441 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_int g_err.219249441 |
Directory | /workspace/8.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_stress_all.1747328534 |
Short name | T119 |
Test name | |
Test status | |
Simulation time | 108408539476 ps |
CPU time | 200.61 seconds |
Started | Jul 30 06:07:57 PM PDT 24 |
Finished | Jul 30 06:11:18 PM PDT 24 |
Peak memory | 264196 kb |
Host | smart-fe9f56bd-6a31-4cab-97f7-524631c0110e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1747328534 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all .1747328534 |
Directory | /workspace/32.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_key_req.2384099120 |
Short name | T59 |
Test name | |
Test status | |
Simulation time | 998139807 ps |
CPU time | 20.59 seconds |
Started | Jul 30 06:05:26 PM PDT 24 |
Finished | Jul 30 06:05:47 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-4df3a234-ab4b-482c-8bef-6318e34077be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2384099120 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_key_req.2384099120 |
Directory | /workspace/1.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_aliasing.1517317974 |
Short name | T261 |
Test name | |
Test status | |
Simulation time | 81061562 ps |
CPU time | 4.42 seconds |
Started | Jul 30 06:35:31 PM PDT 24 |
Finished | Jul 30 06:35:41 PM PDT 24 |
Peak memory | 238856 kb |
Host | smart-5bf8755d-048a-4a9c-942a-6c457f1973ab |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1517317974 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_alia sing.1517317974 |
Directory | /workspace/0.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_bit_bash.1097888416 |
Short name | T274 |
Test name | |
Test status | |
Simulation time | 225501755 ps |
CPU time | 6.28 seconds |
Started | Jul 30 06:35:26 PM PDT 24 |
Finished | Jul 30 06:35:33 PM PDT 24 |
Peak memory | 238868 kb |
Host | smart-9ca2759e-bc67-479e-980a-f0685afd83ae |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1097888416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_bit_ bash.1097888416 |
Directory | /workspace/0.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_hw_reset.3693392270 |
Short name | T1268 |
Test name | |
Test status | |
Simulation time | 1563101788 ps |
CPU time | 2.79 seconds |
Started | Jul 30 06:35:29 PM PDT 24 |
Finished | Jul 30 06:35:32 PM PDT 24 |
Peak memory | 240924 kb |
Host | smart-4e5c64aa-dd90-49c2-86dd-24bfbbc6acf8 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3693392270 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_hw_r eset.3693392270 |
Directory | /workspace/0.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.797326999 |
Short name | T1321 |
Test name | |
Test status | |
Simulation time | 122039133 ps |
CPU time | 2.96 seconds |
Started | Jul 30 06:35:30 PM PDT 24 |
Finished | Jul 30 06:35:33 PM PDT 24 |
Peak memory | 247048 kb |
Host | smart-b320555f-8101-40d8-81e6-c95604135f16 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=797326999 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_mem_rw_with_rand_reset.797326999 |
Directory | /workspace/0.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_intr_test.154079842 |
Short name | T1301 |
Test name | |
Test status | |
Simulation time | 159421703 ps |
CPU time | 1.39 seconds |
Started | Jul 30 06:35:31 PM PDT 24 |
Finished | Jul 30 06:35:32 PM PDT 24 |
Peak memory | 230648 kb |
Host | smart-212eafeb-7ada-46d3-b617-a26315fec166 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=154079842 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_intr_test.154079842 |
Directory | /workspace/0.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_partial_access.4247952942 |
Short name | T1296 |
Test name | |
Test status | |
Simulation time | 134380720 ps |
CPU time | 1.63 seconds |
Started | Jul 30 06:35:30 PM PDT 24 |
Finished | Jul 30 06:35:32 PM PDT 24 |
Peak memory | 229980 kb |
Host | smart-3512aebd-2758-478b-8335-fbdf5182c25e |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4247952942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctr l_mem_partial_access.4247952942 |
Directory | /workspace/0.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.4134789826 |
Short name | T1307 |
Test name | |
Test status | |
Simulation time | 127602088 ps |
CPU time | 1.3 seconds |
Started | Jul 30 06:35:28 PM PDT 24 |
Finished | Jul 30 06:35:29 PM PDT 24 |
Peak memory | 229724 kb |
Host | smart-7cd7ca2c-1011-4031-b5c4-69f93a6129de |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4134789826 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_mem_walk .4134789826 |
Directory | /workspace/0.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_same_csr_outstanding.3077199497 |
Short name | T1264 |
Test name | |
Test status | |
Simulation time | 806734969 ps |
CPU time | 3.57 seconds |
Started | Jul 30 06:35:35 PM PDT 24 |
Finished | Jul 30 06:35:38 PM PDT 24 |
Peak memory | 238884 kb |
Host | smart-11f16d8e-0cdb-488b-bbac-bc48c254e20d |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3077199497 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_c trl_same_csr_outstanding.3077199497 |
Directory | /workspace/0.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_errors.4235268588 |
Short name | T1289 |
Test name | |
Test status | |
Simulation time | 813122211 ps |
CPU time | 3.47 seconds |
Started | Jul 30 06:35:26 PM PDT 24 |
Finished | Jul 30 06:35:29 PM PDT 24 |
Peak memory | 245608 kb |
Host | smart-f6ea326f-d9aa-40c4-a716-40a130f4f8be |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4235268588 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_errors.4235268588 |
Directory | /workspace/0.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_intg_err.3795782306 |
Short name | T322 |
Test name | |
Test status | |
Simulation time | 1281620063 ps |
CPU time | 11.9 seconds |
Started | Jul 30 06:35:27 PM PDT 24 |
Finished | Jul 30 06:35:39 PM PDT 24 |
Peak memory | 243536 kb |
Host | smart-3a46502c-5fd6-4df0-afa4-12fff5423478 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3795782306 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_in tg_err.3795782306 |
Directory | /workspace/0.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_aliasing.2451115438 |
Short name | T257 |
Test name | |
Test status | |
Simulation time | 756819539 ps |
CPU time | 6.41 seconds |
Started | Jul 30 06:36:03 PM PDT 24 |
Finished | Jul 30 06:36:10 PM PDT 24 |
Peak memory | 238836 kb |
Host | smart-56ff3287-a8e1-4552-b595-46c5e7c69867 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2451115438 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_alia sing.2451115438 |
Directory | /workspace/1.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_bit_bash.1620814482 |
Short name | T1324 |
Test name | |
Test status | |
Simulation time | 121917337 ps |
CPU time | 6.35 seconds |
Started | Jul 30 06:35:33 PM PDT 24 |
Finished | Jul 30 06:35:39 PM PDT 24 |
Peak memory | 238840 kb |
Host | smart-e4c526d8-6d86-43e4-9d83-e292e7f02a43 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1620814482 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_bit_ bash.1620814482 |
Directory | /workspace/1.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.410393968 |
Short name | T1309 |
Test name | |
Test status | |
Simulation time | 1013702323 ps |
CPU time | 2.07 seconds |
Started | Jul 30 06:35:35 PM PDT 24 |
Finished | Jul 30 06:35:37 PM PDT 24 |
Peak memory | 238876 kb |
Host | smart-bab29fdb-8852-4c96-af08-bf2b607cad9f |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=410393968 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_hw_re set.410393968 |
Directory | /workspace/1.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_mem_rw_with_rand_reset.1645546428 |
Short name | T1299 |
Test name | |
Test status | |
Simulation time | 114022018 ps |
CPU time | 2.87 seconds |
Started | Jul 30 06:35:33 PM PDT 24 |
Finished | Jul 30 06:35:36 PM PDT 24 |
Peak memory | 247048 kb |
Host | smart-a213e598-08c5-4b06-af94-4ba4b571e27d |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1645546428 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_mem_rw_with_rand_reset.1645546428 |
Directory | /workspace/1.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_rw.2470444971 |
Short name | T262 |
Test name | |
Test status | |
Simulation time | 68758828 ps |
CPU time | 1.43 seconds |
Started | Jul 30 06:35:35 PM PDT 24 |
Finished | Jul 30 06:35:37 PM PDT 24 |
Peak memory | 238856 kb |
Host | smart-521a0533-bd6a-407b-91c5-627213aa7868 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2470444971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_rw.2470444971 |
Directory | /workspace/1.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_intr_test.3598362021 |
Short name | T1230 |
Test name | |
Test status | |
Simulation time | 39119019 ps |
CPU time | 1.4 seconds |
Started | Jul 30 06:35:34 PM PDT 24 |
Finished | Jul 30 06:35:35 PM PDT 24 |
Peak memory | 230648 kb |
Host | smart-e29b9dc2-1e72-40fd-9f9f-3bf7e8124a3d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3598362021 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_intr_test.3598362021 |
Directory | /workspace/1.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_partial_access.3204077691 |
Short name | T1266 |
Test name | |
Test status | |
Simulation time | 49864540 ps |
CPU time | 1.4 seconds |
Started | Jul 30 06:35:38 PM PDT 24 |
Finished | Jul 30 06:35:39 PM PDT 24 |
Peak memory | 230480 kb |
Host | smart-36fc214f-d12c-414f-aef2-89cb37184075 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3204077691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctr l_mem_partial_access.3204077691 |
Directory | /workspace/1.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_walk.1610728533 |
Short name | T1292 |
Test name | |
Test status | |
Simulation time | 39372421 ps |
CPU time | 1.36 seconds |
Started | Jul 30 06:35:29 PM PDT 24 |
Finished | Jul 30 06:35:31 PM PDT 24 |
Peak memory | 229708 kb |
Host | smart-688b8bda-c8e6-4bd8-a4b7-959a305a905a |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1610728533 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_mem_walk .1610728533 |
Directory | /workspace/1.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_same_csr_outstanding.3260732896 |
Short name | T294 |
Test name | |
Test status | |
Simulation time | 543105349 ps |
CPU time | 3.85 seconds |
Started | Jul 30 06:35:35 PM PDT 24 |
Finished | Jul 30 06:35:39 PM PDT 24 |
Peak memory | 238816 kb |
Host | smart-bc00ccdb-e7cb-4134-8eba-df2c950e963f |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3260732896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_c trl_same_csr_outstanding.3260732896 |
Directory | /workspace/1.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_errors.1763476477 |
Short name | T1316 |
Test name | |
Test status | |
Simulation time | 160320694 ps |
CPU time | 3.77 seconds |
Started | Jul 30 06:35:29 PM PDT 24 |
Finished | Jul 30 06:35:33 PM PDT 24 |
Peak memory | 246220 kb |
Host | smart-ada059cf-e67b-4ee4-8d7c-3d4c977e6ce3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1763476477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_errors.1763476477 |
Directory | /workspace/1.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_intr_test.7108452 |
Short name | T1211 |
Test name | |
Test status | |
Simulation time | 119901707 ps |
CPU time | 1.56 seconds |
Started | Jul 30 06:36:02 PM PDT 24 |
Finished | Jul 30 06:36:03 PM PDT 24 |
Peak memory | 230164 kb |
Host | smart-78f7b8fd-a4dd-4569-81d7-2856570a4254 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=7108452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_intr_test.7108452 |
Directory | /workspace/10.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_same_csr_outstanding.2465144449 |
Short name | T1329 |
Test name | |
Test status | |
Simulation time | 248605786 ps |
CPU time | 3.24 seconds |
Started | Jul 30 06:35:51 PM PDT 24 |
Finished | Jul 30 06:35:54 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-611cd29d-2f64-4a7c-b3c9-132ecde66308 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2465144449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ ctrl_same_csr_outstanding.2465144449 |
Directory | /workspace/10.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.2276002107 |
Short name | T1310 |
Test name | |
Test status | |
Simulation time | 622302600 ps |
CPU time | 6.36 seconds |
Started | Jul 30 06:35:57 PM PDT 24 |
Finished | Jul 30 06:36:04 PM PDT 24 |
Peak memory | 245964 kb |
Host | smart-dc9a3e4a-6300-4586-93ff-07b06788c610 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2276002107 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_errors.2276002107 |
Directory | /workspace/10.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_intg_err.2756870060 |
Short name | T324 |
Test name | |
Test status | |
Simulation time | 19806022375 ps |
CPU time | 28.28 seconds |
Started | Jul 30 06:35:55 PM PDT 24 |
Finished | Jul 30 06:36:24 PM PDT 24 |
Peak memory | 244552 kb |
Host | smart-28d10f4e-a84f-4efb-8286-70064078bff2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2756870060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_i ntg_err.2756870060 |
Directory | /workspace/10.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_mem_rw_with_rand_reset.1207655116 |
Short name | T1213 |
Test name | |
Test status | |
Simulation time | 112817528 ps |
CPU time | 2.61 seconds |
Started | Jul 30 06:35:52 PM PDT 24 |
Finished | Jul 30 06:35:55 PM PDT 24 |
Peak memory | 247136 kb |
Host | smart-34b8462e-d2d9-4533-ad2b-bcfb1e8e7722 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1207655116 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_mem_rw_with_rand_reset.1207655116 |
Directory | /workspace/11.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_rw.4183993683 |
Short name | T1229 |
Test name | |
Test status | |
Simulation time | 41082157 ps |
CPU time | 1.51 seconds |
Started | Jul 30 06:36:01 PM PDT 24 |
Finished | Jul 30 06:36:03 PM PDT 24 |
Peak memory | 240904 kb |
Host | smart-b1a8ea0d-b29d-4a27-8eba-a9a1e16391d4 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4183993683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_rw.4183993683 |
Directory | /workspace/11.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_intr_test.632898575 |
Short name | T1210 |
Test name | |
Test status | |
Simulation time | 133714774 ps |
CPU time | 1.39 seconds |
Started | Jul 30 06:36:08 PM PDT 24 |
Finished | Jul 30 06:36:09 PM PDT 24 |
Peak memory | 230680 kb |
Host | smart-ebb02d51-7d96-4ebd-93cf-5b0f98030b31 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=632898575 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_intr_test.632898575 |
Directory | /workspace/11.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_same_csr_outstanding.3276358025 |
Short name | T1319 |
Test name | |
Test status | |
Simulation time | 2140890034 ps |
CPU time | 4.25 seconds |
Started | Jul 30 06:36:06 PM PDT 24 |
Finished | Jul 30 06:36:11 PM PDT 24 |
Peak memory | 238860 kb |
Host | smart-e1b0aa64-00a7-45cd-9195-f361b8a48f21 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3276358025 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ ctrl_same_csr_outstanding.3276358025 |
Directory | /workspace/11.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_errors.2406357624 |
Short name | T1322 |
Test name | |
Test status | |
Simulation time | 245536967 ps |
CPU time | 3.22 seconds |
Started | Jul 30 06:36:04 PM PDT 24 |
Finished | Jul 30 06:36:07 PM PDT 24 |
Peak memory | 245628 kb |
Host | smart-720e9051-b695-4977-ba93-0ab0f1e0a4e4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2406357624 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_errors.2406357624 |
Directory | /workspace/11.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_intg_err.28578754 |
Short name | T323 |
Test name | |
Test status | |
Simulation time | 796084656 ps |
CPU time | 9.9 seconds |
Started | Jul 30 06:36:07 PM PDT 24 |
Finished | Jul 30 06:36:17 PM PDT 24 |
Peak memory | 243552 kb |
Host | smart-cac5ddf4-da03-45c6-85d5-696b8fe735b4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=28578754 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_int g_err.28578754 |
Directory | /workspace/11.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_mem_rw_with_rand_reset.2853979006 |
Short name | T1236 |
Test name | |
Test status | |
Simulation time | 131742377 ps |
CPU time | 2.21 seconds |
Started | Jul 30 06:36:11 PM PDT 24 |
Finished | Jul 30 06:36:13 PM PDT 24 |
Peak memory | 244112 kb |
Host | smart-704fe061-4cab-476c-9733-7fb345652e9a |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2853979006 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_mem_rw_with_rand_reset.2853979006 |
Directory | /workspace/12.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_rw.1041269244 |
Short name | T1240 |
Test name | |
Test status | |
Simulation time | 39822092 ps |
CPU time | 1.49 seconds |
Started | Jul 30 06:35:56 PM PDT 24 |
Finished | Jul 30 06:35:58 PM PDT 24 |
Peak memory | 238820 kb |
Host | smart-1747277f-d969-405c-8662-ac7d29c151b5 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1041269244 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_rw.1041269244 |
Directory | /workspace/12.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_intr_test.4162396501 |
Short name | T1252 |
Test name | |
Test status | |
Simulation time | 39617144 ps |
CPU time | 1.38 seconds |
Started | Jul 30 06:36:05 PM PDT 24 |
Finished | Jul 30 06:36:07 PM PDT 24 |
Peak memory | 229920 kb |
Host | smart-2c08c869-9d98-4f8b-9211-853ba22075b5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4162396501 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_intr_test.4162396501 |
Directory | /workspace/12.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_same_csr_outstanding.3211087886 |
Short name | T1237 |
Test name | |
Test status | |
Simulation time | 812829007 ps |
CPU time | 2.76 seconds |
Started | Jul 30 06:36:00 PM PDT 24 |
Finished | Jul 30 06:36:03 PM PDT 24 |
Peak memory | 238780 kb |
Host | smart-55e700c8-2e67-413d-ace2-7ff42d2747b0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3211087886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ ctrl_same_csr_outstanding.3211087886 |
Directory | /workspace/12.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_errors.1440482327 |
Short name | T1300 |
Test name | |
Test status | |
Simulation time | 167055360 ps |
CPU time | 5.95 seconds |
Started | Jul 30 06:35:52 PM PDT 24 |
Finished | Jul 30 06:35:58 PM PDT 24 |
Peak memory | 245996 kb |
Host | smart-44d23d4e-cc24-4c0c-a64e-2a3eab259c63 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1440482327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_errors.1440482327 |
Directory | /workspace/12.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_intg_err.4137119414 |
Short name | T232 |
Test name | |
Test status | |
Simulation time | 667858569 ps |
CPU time | 9.56 seconds |
Started | Jul 30 06:36:05 PM PDT 24 |
Finished | Jul 30 06:36:14 PM PDT 24 |
Peak memory | 238908 kb |
Host | smart-918e870d-8dae-4bd4-8681-ee62e3f5314c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4137119414 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_i ntg_err.4137119414 |
Directory | /workspace/12.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_mem_rw_with_rand_reset.3444842804 |
Short name | T1206 |
Test name | |
Test status | |
Simulation time | 1632150839 ps |
CPU time | 5.46 seconds |
Started | Jul 30 06:36:14 PM PDT 24 |
Finished | Jul 30 06:36:20 PM PDT 24 |
Peak memory | 247060 kb |
Host | smart-589a851a-49c4-4b2e-b972-b5aada855374 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3444842804 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_mem_rw_with_rand_reset.3444842804 |
Directory | /workspace/13.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.188579197 |
Short name | T1238 |
Test name | |
Test status | |
Simulation time | 555587018 ps |
CPU time | 1.7 seconds |
Started | Jul 30 06:36:03 PM PDT 24 |
Finished | Jul 30 06:36:05 PM PDT 24 |
Peak memory | 240612 kb |
Host | smart-3045da0b-d0a7-497b-bac4-30b28e0bd40e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=188579197 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_rw.188579197 |
Directory | /workspace/13.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.2098063592 |
Short name | T1250 |
Test name | |
Test status | |
Simulation time | 87068575 ps |
CPU time | 1.54 seconds |
Started | Jul 30 06:36:10 PM PDT 24 |
Finished | Jul 30 06:36:12 PM PDT 24 |
Peak memory | 229932 kb |
Host | smart-319e8b4a-9dbb-4104-8b01-e1e94ffc1e62 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2098063592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_intr_test.2098063592 |
Directory | /workspace/13.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.1446408529 |
Short name | T291 |
Test name | |
Test status | |
Simulation time | 48002471 ps |
CPU time | 1.92 seconds |
Started | Jul 30 06:36:14 PM PDT 24 |
Finished | Jul 30 06:36:16 PM PDT 24 |
Peak memory | 238760 kb |
Host | smart-6b68eca3-7b9e-4f05-8c6a-bb52789c8390 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1446408529 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ ctrl_same_csr_outstanding.1446408529 |
Directory | /workspace/13.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_errors.3241626489 |
Short name | T1251 |
Test name | |
Test status | |
Simulation time | 199973058 ps |
CPU time | 4.27 seconds |
Started | Jul 30 06:36:13 PM PDT 24 |
Finished | Jul 30 06:36:17 PM PDT 24 |
Peak memory | 238972 kb |
Host | smart-088ac25b-d47b-4284-b610-2a900ca0063f |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3241626489 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_errors.3241626489 |
Directory | /workspace/13.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_intg_err.211336233 |
Short name | T1323 |
Test name | |
Test status | |
Simulation time | 5362671643 ps |
CPU time | 18.54 seconds |
Started | Jul 30 06:36:09 PM PDT 24 |
Finished | Jul 30 06:36:28 PM PDT 24 |
Peak memory | 245744 kb |
Host | smart-39e6ff17-1c98-4ca3-ba41-c27b90bd49fc |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=211336233 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_in tg_err.211336233 |
Directory | /workspace/13.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_mem_rw_with_rand_reset.3656781136 |
Short name | T1277 |
Test name | |
Test status | |
Simulation time | 169138381 ps |
CPU time | 4.26 seconds |
Started | Jul 30 06:36:11 PM PDT 24 |
Finished | Jul 30 06:36:15 PM PDT 24 |
Peak memory | 247144 kb |
Host | smart-6e9266da-e11c-4817-9dfd-3938f52f9914 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3656781136 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_mem_rw_with_rand_reset.3656781136 |
Directory | /workspace/14.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_rw.1151392522 |
Short name | T288 |
Test name | |
Test status | |
Simulation time | 78241107 ps |
CPU time | 1.61 seconds |
Started | Jul 30 06:36:00 PM PDT 24 |
Finished | Jul 30 06:36:02 PM PDT 24 |
Peak memory | 241352 kb |
Host | smart-8ec7b068-04f4-4438-8a34-014a1a017bc1 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1151392522 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_rw.1151392522 |
Directory | /workspace/14.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_intr_test.2165051281 |
Short name | T1214 |
Test name | |
Test status | |
Simulation time | 39596549 ps |
CPU time | 1.42 seconds |
Started | Jul 30 06:36:12 PM PDT 24 |
Finished | Jul 30 06:36:14 PM PDT 24 |
Peak memory | 230676 kb |
Host | smart-9930c347-7c6f-4672-9189-8c02e1b0535a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2165051281 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_intr_test.2165051281 |
Directory | /workspace/14.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_same_csr_outstanding.3642421942 |
Short name | T1256 |
Test name | |
Test status | |
Simulation time | 48784607 ps |
CPU time | 1.98 seconds |
Started | Jul 30 06:36:01 PM PDT 24 |
Finished | Jul 30 06:36:03 PM PDT 24 |
Peak memory | 241976 kb |
Host | smart-46b39786-e0a0-4add-a003-e9aa3468037e |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3642421942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ ctrl_same_csr_outstanding.3642421942 |
Directory | /workspace/14.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_errors.3636184504 |
Short name | T1220 |
Test name | |
Test status | |
Simulation time | 231565467 ps |
CPU time | 3.63 seconds |
Started | Jul 30 06:36:03 PM PDT 24 |
Finished | Jul 30 06:36:07 PM PDT 24 |
Peak memory | 238932 kb |
Host | smart-7f15cb35-c56d-4a50-bccb-5a582af029e0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3636184504 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_errors.3636184504 |
Directory | /workspace/14.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_intg_err.687551619 |
Short name | T319 |
Test name | |
Test status | |
Simulation time | 3162983434 ps |
CPU time | 10.19 seconds |
Started | Jul 30 06:36:19 PM PDT 24 |
Finished | Jul 30 06:36:29 PM PDT 24 |
Peak memory | 244164 kb |
Host | smart-6f93db06-98be-475b-8065-3ed492f5b308 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=687551619 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_in tg_err.687551619 |
Directory | /workspace/14.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_mem_rw_with_rand_reset.2904816695 |
Short name | T1227 |
Test name | |
Test status | |
Simulation time | 107250601 ps |
CPU time | 2.8 seconds |
Started | Jul 30 06:36:03 PM PDT 24 |
Finished | Jul 30 06:36:06 PM PDT 24 |
Peak memory | 246804 kb |
Host | smart-c10dc7a7-6cd0-4dbe-92a0-38b12d5e58cf |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2904816695 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_mem_rw_with_rand_reset.2904816695 |
Directory | /workspace/15.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_rw.1234803760 |
Short name | T270 |
Test name | |
Test status | |
Simulation time | 110554195 ps |
CPU time | 1.72 seconds |
Started | Jul 30 06:36:09 PM PDT 24 |
Finished | Jul 30 06:36:11 PM PDT 24 |
Peak memory | 241020 kb |
Host | smart-97e10df2-f1fd-406a-ba5c-42c1be8c09db |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1234803760 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_rw.1234803760 |
Directory | /workspace/15.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_intr_test.2433445272 |
Short name | T1315 |
Test name | |
Test status | |
Simulation time | 140979733 ps |
CPU time | 1.38 seconds |
Started | Jul 30 06:36:14 PM PDT 24 |
Finished | Jul 30 06:36:15 PM PDT 24 |
Peak memory | 229900 kb |
Host | smart-24379908-addc-4873-92c7-d2f60a93f003 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2433445272 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_intr_test.2433445272 |
Directory | /workspace/15.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_same_csr_outstanding.2292759881 |
Short name | T290 |
Test name | |
Test status | |
Simulation time | 133262675 ps |
CPU time | 3.46 seconds |
Started | Jul 30 06:36:09 PM PDT 24 |
Finished | Jul 30 06:36:13 PM PDT 24 |
Peak memory | 241924 kb |
Host | smart-50c5adc6-1296-4b26-8571-c249c64e5f11 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2292759881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ ctrl_same_csr_outstanding.2292759881 |
Directory | /workspace/15.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_errors.3217859785 |
Short name | T1286 |
Test name | |
Test status | |
Simulation time | 213880167 ps |
CPU time | 3.08 seconds |
Started | Jul 30 06:36:12 PM PDT 24 |
Finished | Jul 30 06:36:16 PM PDT 24 |
Peak memory | 245616 kb |
Host | smart-34a38998-c3c8-49a1-9ebd-d7354753f0ce |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3217859785 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_errors.3217859785 |
Directory | /workspace/15.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_mem_rw_with_rand_reset.171861053 |
Short name | T1306 |
Test name | |
Test status | |
Simulation time | 105428945 ps |
CPU time | 3.42 seconds |
Started | Jul 30 06:36:05 PM PDT 24 |
Finished | Jul 30 06:36:09 PM PDT 24 |
Peak memory | 247128 kb |
Host | smart-0b658143-f733-4d6f-a513-5bfe705fbce9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=171861053 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_mem_rw_with_rand_reset.171861053 |
Directory | /workspace/16.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_rw.1267864310 |
Short name | T271 |
Test name | |
Test status | |
Simulation time | 544700404 ps |
CPU time | 2.03 seconds |
Started | Jul 30 06:36:08 PM PDT 24 |
Finished | Jul 30 06:36:10 PM PDT 24 |
Peak memory | 240804 kb |
Host | smart-73669a8d-eb62-4b96-a979-3f77c6db772b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1267864310 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_rw.1267864310 |
Directory | /workspace/16.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_intr_test.1942159592 |
Short name | T1280 |
Test name | |
Test status | |
Simulation time | 37970519 ps |
CPU time | 1.42 seconds |
Started | Jul 30 06:36:10 PM PDT 24 |
Finished | Jul 30 06:36:12 PM PDT 24 |
Peak memory | 229888 kb |
Host | smart-62461fd4-f5bf-4734-a00e-4d0eea42ed68 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1942159592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_intr_test.1942159592 |
Directory | /workspace/16.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_same_csr_outstanding.1428936128 |
Short name | T293 |
Test name | |
Test status | |
Simulation time | 93911565 ps |
CPU time | 2.1 seconds |
Started | Jul 30 06:36:06 PM PDT 24 |
Finished | Jul 30 06:36:08 PM PDT 24 |
Peak memory | 238836 kb |
Host | smart-04db0726-8b81-47e8-9eb6-e8b395fbe8ff |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1428936128 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ ctrl_same_csr_outstanding.1428936128 |
Directory | /workspace/16.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_errors.3159418491 |
Short name | T1282 |
Test name | |
Test status | |
Simulation time | 854422338 ps |
CPU time | 4.27 seconds |
Started | Jul 30 06:36:05 PM PDT 24 |
Finished | Jul 30 06:36:10 PM PDT 24 |
Peak memory | 245748 kb |
Host | smart-9f771662-850e-4f4f-81dd-43e10f177cc6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3159418491 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_errors.3159418491 |
Directory | /workspace/16.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_intg_err.1515463608 |
Short name | T239 |
Test name | |
Test status | |
Simulation time | 1390407511 ps |
CPU time | 20.16 seconds |
Started | Jul 30 06:36:02 PM PDT 24 |
Finished | Jul 30 06:36:22 PM PDT 24 |
Peak memory | 244044 kb |
Host | smart-946fae3c-2ad0-4d11-9916-30eabf5fd94d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1515463608 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_i ntg_err.1515463608 |
Directory | /workspace/16.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_mem_rw_with_rand_reset.1284899097 |
Short name | T1276 |
Test name | |
Test status | |
Simulation time | 74073090 ps |
CPU time | 2.14 seconds |
Started | Jul 30 06:36:18 PM PDT 24 |
Finished | Jul 30 06:36:20 PM PDT 24 |
Peak memory | 245072 kb |
Host | smart-a7145eee-721b-40ce-9697-3f1232f93b22 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1284899097 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_mem_rw_with_rand_reset.1284899097 |
Directory | /workspace/17.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_rw.1896872182 |
Short name | T272 |
Test name | |
Test status | |
Simulation time | 87761589 ps |
CPU time | 1.56 seconds |
Started | Jul 30 06:36:07 PM PDT 24 |
Finished | Jul 30 06:36:09 PM PDT 24 |
Peak memory | 240776 kb |
Host | smart-d2c294c7-5e5a-4768-9ac2-d7ee122360f8 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1896872182 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_rw.1896872182 |
Directory | /workspace/17.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_intr_test.3701951372 |
Short name | T1234 |
Test name | |
Test status | |
Simulation time | 101961318 ps |
CPU time | 1.47 seconds |
Started | Jul 30 06:36:13 PM PDT 24 |
Finished | Jul 30 06:36:14 PM PDT 24 |
Peak memory | 230680 kb |
Host | smart-91f78d60-f094-46df-9a51-1f2f9c1d7123 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3701951372 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_intr_test.3701951372 |
Directory | /workspace/17.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_same_csr_outstanding.2751023243 |
Short name | T1270 |
Test name | |
Test status | |
Simulation time | 695751452 ps |
CPU time | 1.87 seconds |
Started | Jul 30 06:36:11 PM PDT 24 |
Finished | Jul 30 06:36:13 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-de68a736-4c1e-491c-bd7a-20ac729e290b |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2751023243 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ ctrl_same_csr_outstanding.2751023243 |
Directory | /workspace/17.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_errors.3847842482 |
Short name | T1269 |
Test name | |
Test status | |
Simulation time | 327033844 ps |
CPU time | 5.86 seconds |
Started | Jul 30 06:36:07 PM PDT 24 |
Finished | Jul 30 06:36:13 PM PDT 24 |
Peak memory | 245908 kb |
Host | smart-cca882f9-49dd-467b-ba55-6735edbb1573 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3847842482 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_errors.3847842482 |
Directory | /workspace/17.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_intg_err.3819634259 |
Short name | T1325 |
Test name | |
Test status | |
Simulation time | 4213320336 ps |
CPU time | 23.61 seconds |
Started | Jul 30 06:36:07 PM PDT 24 |
Finished | Jul 30 06:36:31 PM PDT 24 |
Peak memory | 244540 kb |
Host | smart-36e9eff0-9da5-4ebb-9d95-4d8f531e5f68 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3819634259 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_i ntg_err.3819634259 |
Directory | /workspace/17.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_mem_rw_with_rand_reset.2707939955 |
Short name | T1245 |
Test name | |
Test status | |
Simulation time | 105619859 ps |
CPU time | 2.7 seconds |
Started | Jul 30 06:36:13 PM PDT 24 |
Finished | Jul 30 06:36:16 PM PDT 24 |
Peak memory | 238920 kb |
Host | smart-45df9988-8374-49db-98dd-66afee39ddf9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2707939955 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_mem_rw_with_rand_reset.2707939955 |
Directory | /workspace/18.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.11798293 |
Short name | T287 |
Test name | |
Test status | |
Simulation time | 43051137 ps |
CPU time | 1.64 seconds |
Started | Jul 30 06:36:09 PM PDT 24 |
Finished | Jul 30 06:36:11 PM PDT 24 |
Peak memory | 241036 kb |
Host | smart-202e7067-461b-43cf-bcc6-3fff6e3369c7 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=11798293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_rw.11798293 |
Directory | /workspace/18.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.3548172796 |
Short name | T1295 |
Test name | |
Test status | |
Simulation time | 516049525 ps |
CPU time | 1.93 seconds |
Started | Jul 30 06:36:16 PM PDT 24 |
Finished | Jul 30 06:36:18 PM PDT 24 |
Peak memory | 229912 kb |
Host | smart-d9e03868-578c-420c-866c-fb09eb046d22 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3548172796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_intr_test.3548172796 |
Directory | /workspace/18.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_same_csr_outstanding.584843256 |
Short name | T292 |
Test name | |
Test status | |
Simulation time | 85615052 ps |
CPU time | 2.25 seconds |
Started | Jul 30 06:36:17 PM PDT 24 |
Finished | Jul 30 06:36:20 PM PDT 24 |
Peak memory | 241720 kb |
Host | smart-0a0f4625-3123-4f29-a43f-5ad66835db11 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=584843256 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_c trl_same_csr_outstanding.584843256 |
Directory | /workspace/18.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_errors.3881085788 |
Short name | T1253 |
Test name | |
Test status | |
Simulation time | 202191314 ps |
CPU time | 6.92 seconds |
Started | Jul 30 06:36:13 PM PDT 24 |
Finished | Jul 30 06:36:20 PM PDT 24 |
Peak memory | 246268 kb |
Host | smart-31a7eb52-44df-450e-9282-5fd0d1df8cdc |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3881085788 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_errors.3881085788 |
Directory | /workspace/18.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_intg_err.425292513 |
Short name | T233 |
Test name | |
Test status | |
Simulation time | 2471239843 ps |
CPU time | 20.51 seconds |
Started | Jul 30 06:36:10 PM PDT 24 |
Finished | Jul 30 06:36:31 PM PDT 24 |
Peak memory | 238984 kb |
Host | smart-dd0e9ad9-d983-427e-9ff1-671857aab6d6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=425292513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_in tg_err.425292513 |
Directory | /workspace/18.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_mem_rw_with_rand_reset.1440207620 |
Short name | T1326 |
Test name | |
Test status | |
Simulation time | 106967595 ps |
CPU time | 2.8 seconds |
Started | Jul 30 06:36:14 PM PDT 24 |
Finished | Jul 30 06:36:17 PM PDT 24 |
Peak memory | 247076 kb |
Host | smart-ea6470c9-7e3c-431d-956b-63a0be9ec9d3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1440207620 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_mem_rw_with_rand_reset.1440207620 |
Directory | /workspace/19.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_rw.1017124725 |
Short name | T1290 |
Test name | |
Test status | |
Simulation time | 48022215 ps |
CPU time | 1.79 seconds |
Started | Jul 30 06:36:12 PM PDT 24 |
Finished | Jul 30 06:36:14 PM PDT 24 |
Peak memory | 241116 kb |
Host | smart-7ff8b0cf-46af-4c9e-9b26-7ba56c6bd214 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1017124725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_rw.1017124725 |
Directory | /workspace/19.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.534630758 |
Short name | T1291 |
Test name | |
Test status | |
Simulation time | 56174048 ps |
CPU time | 1.46 seconds |
Started | Jul 30 06:36:06 PM PDT 24 |
Finished | Jul 30 06:36:08 PM PDT 24 |
Peak memory | 230636 kb |
Host | smart-5d259378-1883-41c9-b4eb-5e89306e9d0b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=534630758 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_intr_test.534630758 |
Directory | /workspace/19.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_same_csr_outstanding.1947178022 |
Short name | T1246 |
Test name | |
Test status | |
Simulation time | 205364113 ps |
CPU time | 2.59 seconds |
Started | Jul 30 06:36:06 PM PDT 24 |
Finished | Jul 30 06:36:09 PM PDT 24 |
Peak memory | 238864 kb |
Host | smart-ca75c05a-9ff3-4d0a-a373-07dfb731aed3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1947178022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ ctrl_same_csr_outstanding.1947178022 |
Directory | /workspace/19.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_errors.3809126782 |
Short name | T1271 |
Test name | |
Test status | |
Simulation time | 799337046 ps |
CPU time | 3.16 seconds |
Started | Jul 30 06:36:13 PM PDT 24 |
Finished | Jul 30 06:36:16 PM PDT 24 |
Peak memory | 246028 kb |
Host | smart-d00dc819-1000-4564-9df2-806529244232 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3809126782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_errors.3809126782 |
Directory | /workspace/19.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_intg_err.437366129 |
Short name | T321 |
Test name | |
Test status | |
Simulation time | 1262345310 ps |
CPU time | 18.76 seconds |
Started | Jul 30 06:36:06 PM PDT 24 |
Finished | Jul 30 06:36:25 PM PDT 24 |
Peak memory | 238828 kb |
Host | smart-2f38c01f-58ad-41c2-b9ce-4e9cc0897b3c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=437366129 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_in tg_err.437366129 |
Directory | /workspace/19.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.617443913 |
Short name | T273 |
Test name | |
Test status | |
Simulation time | 3147684690 ps |
CPU time | 8.7 seconds |
Started | Jul 30 06:35:47 PM PDT 24 |
Finished | Jul 30 06:35:56 PM PDT 24 |
Peak memory | 238900 kb |
Host | smart-9a1afc02-5ecb-4472-8cf6-5ac40c6360e2 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=617443913 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_alias ing.617443913 |
Directory | /workspace/2.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_bit_bash.1457321091 |
Short name | T301 |
Test name | |
Test status | |
Simulation time | 96048104 ps |
CPU time | 3.74 seconds |
Started | Jul 30 06:35:47 PM PDT 24 |
Finished | Jul 30 06:35:50 PM PDT 24 |
Peak memory | 238784 kb |
Host | smart-1b78cee8-9634-4518-b255-2180899b8438 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1457321091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_bit_ bash.1457321091 |
Directory | /workspace/2.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_hw_reset.1761262798 |
Short name | T1275 |
Test name | |
Test status | |
Simulation time | 383803643 ps |
CPU time | 2.65 seconds |
Started | Jul 30 06:35:37 PM PDT 24 |
Finished | Jul 30 06:35:40 PM PDT 24 |
Peak memory | 238868 kb |
Host | smart-415110d3-089f-4402-8945-08b4fe149594 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1761262798 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_hw_r eset.1761262798 |
Directory | /workspace/2.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_mem_rw_with_rand_reset.3250155772 |
Short name | T1272 |
Test name | |
Test status | |
Simulation time | 112993489 ps |
CPU time | 3.08 seconds |
Started | Jul 30 06:35:35 PM PDT 24 |
Finished | Jul 30 06:35:38 PM PDT 24 |
Peak memory | 247084 kb |
Host | smart-70751595-f88e-4782-a787-5fc5729ac7b2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3250155772 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_mem_rw_with_rand_reset.3250155772 |
Directory | /workspace/2.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_rw.1101438987 |
Short name | T1278 |
Test name | |
Test status | |
Simulation time | 120021815 ps |
CPU time | 1.78 seconds |
Started | Jul 30 06:35:35 PM PDT 24 |
Finished | Jul 30 06:35:37 PM PDT 24 |
Peak memory | 241096 kb |
Host | smart-feac1381-2655-4857-bff4-b78843910068 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1101438987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_rw.1101438987 |
Directory | /workspace/2.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.3357125614 |
Short name | T1308 |
Test name | |
Test status | |
Simulation time | 58097503 ps |
CPU time | 1.5 seconds |
Started | Jul 30 06:35:31 PM PDT 24 |
Finished | Jul 30 06:35:32 PM PDT 24 |
Peak memory | 229900 kb |
Host | smart-e17d479e-1c92-49c7-9447-7c2a1bd25275 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3357125614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_intr_test.3357125614 |
Directory | /workspace/2.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_partial_access.3604081994 |
Short name | T1226 |
Test name | |
Test status | |
Simulation time | 77199415 ps |
CPU time | 1.41 seconds |
Started | Jul 30 06:35:33 PM PDT 24 |
Finished | Jul 30 06:35:34 PM PDT 24 |
Peak memory | 229640 kb |
Host | smart-10c364bd-4007-440e-ab22-cbaceb02aced |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3604081994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctr l_mem_partial_access.3604081994 |
Directory | /workspace/2.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_walk.2973701019 |
Short name | T1222 |
Test name | |
Test status | |
Simulation time | 501550937 ps |
CPU time | 1.33 seconds |
Started | Jul 30 06:35:34 PM PDT 24 |
Finished | Jul 30 06:35:35 PM PDT 24 |
Peak memory | 230132 kb |
Host | smart-4a5c0161-d7ee-49be-ae50-00af3d8ad4c3 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2973701019 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_mem_walk .2973701019 |
Directory | /workspace/2.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_same_csr_outstanding.120880431 |
Short name | T297 |
Test name | |
Test status | |
Simulation time | 811791510 ps |
CPU time | 2.5 seconds |
Started | Jul 30 06:35:36 PM PDT 24 |
Finished | Jul 30 06:35:38 PM PDT 24 |
Peak memory | 238932 kb |
Host | smart-aa2238f8-8e72-4310-ad2c-d3a0ad07d66f |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=120880431 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ct rl_same_csr_outstanding.120880431 |
Directory | /workspace/2.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_errors.4096827321 |
Short name | T1239 |
Test name | |
Test status | |
Simulation time | 1198790050 ps |
CPU time | 6.05 seconds |
Started | Jul 30 06:35:32 PM PDT 24 |
Finished | Jul 30 06:35:38 PM PDT 24 |
Peak memory | 246128 kb |
Host | smart-81c92a86-5106-4994-a574-ec5cc6c007d9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4096827321 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_errors.4096827321 |
Directory | /workspace/2.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_intg_err.1229625201 |
Short name | T325 |
Test name | |
Test status | |
Simulation time | 20114277625 ps |
CPU time | 29.56 seconds |
Started | Jul 30 06:35:32 PM PDT 24 |
Finished | Jul 30 06:36:02 PM PDT 24 |
Peak memory | 238876 kb |
Host | smart-65208e70-804a-45cd-8da2-9733dfef40e7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1229625201 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_in tg_err.1229625201 |
Directory | /workspace/2.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/20.otp_ctrl_intr_test.4122876704 |
Short name | T1284 |
Test name | |
Test status | |
Simulation time | 42206419 ps |
CPU time | 1.38 seconds |
Started | Jul 30 06:36:06 PM PDT 24 |
Finished | Jul 30 06:36:08 PM PDT 24 |
Peak memory | 229916 kb |
Host | smart-849ecdcd-d581-450e-8709-1ff920d8804f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4122876704 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_intr_test.4122876704 |
Directory | /workspace/20.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/21.otp_ctrl_intr_test.4148193064 |
Short name | T1330 |
Test name | |
Test status | |
Simulation time | 582963904 ps |
CPU time | 1.8 seconds |
Started | Jul 30 06:36:08 PM PDT 24 |
Finished | Jul 30 06:36:10 PM PDT 24 |
Peak memory | 229876 kb |
Host | smart-597d9dc5-c59b-444c-85b4-1efd24ca3ac8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4148193064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_intr_test.4148193064 |
Directory | /workspace/21.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/22.otp_ctrl_intr_test.2453984745 |
Short name | T1224 |
Test name | |
Test status | |
Simulation time | 42004310 ps |
CPU time | 1.39 seconds |
Started | Jul 30 06:36:10 PM PDT 24 |
Finished | Jul 30 06:36:12 PM PDT 24 |
Peak memory | 230196 kb |
Host | smart-1fb6b52f-6c99-4efa-b208-9ba438752c61 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2453984745 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_intr_test.2453984745 |
Directory | /workspace/22.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/23.otp_ctrl_intr_test.1111726300 |
Short name | T1203 |
Test name | |
Test status | |
Simulation time | 153332911 ps |
CPU time | 1.57 seconds |
Started | Jul 30 06:36:09 PM PDT 24 |
Finished | Jul 30 06:36:11 PM PDT 24 |
Peak memory | 230240 kb |
Host | smart-d26a5570-b95e-44aa-9167-5b13e4efd7ac |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1111726300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_intr_test.1111726300 |
Directory | /workspace/23.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/24.otp_ctrl_intr_test.331935040 |
Short name | T1274 |
Test name | |
Test status | |
Simulation time | 51935881 ps |
CPU time | 1.4 seconds |
Started | Jul 30 06:36:14 PM PDT 24 |
Finished | Jul 30 06:36:16 PM PDT 24 |
Peak memory | 230664 kb |
Host | smart-513a16c3-63ae-4ed5-8770-bcf783f114ee |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=331935040 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_intr_test.331935040 |
Directory | /workspace/24.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.2018628259 |
Short name | T1218 |
Test name | |
Test status | |
Simulation time | 149880739 ps |
CPU time | 1.49 seconds |
Started | Jul 30 06:36:12 PM PDT 24 |
Finished | Jul 30 06:36:14 PM PDT 24 |
Peak memory | 229908 kb |
Host | smart-401b5632-88ca-4c2e-ad72-8e9f02f09ffc |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2018628259 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_intr_test.2018628259 |
Directory | /workspace/25.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/26.otp_ctrl_intr_test.462111716 |
Short name | T1243 |
Test name | |
Test status | |
Simulation time | 114606080 ps |
CPU time | 1.35 seconds |
Started | Jul 30 06:36:11 PM PDT 24 |
Finished | Jul 30 06:36:13 PM PDT 24 |
Peak memory | 230208 kb |
Host | smart-cd2b052e-bfe7-43cb-a2dd-bf72e93f34e5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=462111716 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_intr_test.462111716 |
Directory | /workspace/26.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/27.otp_ctrl_intr_test.660612356 |
Short name | T1293 |
Test name | |
Test status | |
Simulation time | 554397644 ps |
CPU time | 1.8 seconds |
Started | Jul 30 06:36:19 PM PDT 24 |
Finished | Jul 30 06:36:20 PM PDT 24 |
Peak memory | 229912 kb |
Host | smart-4971b30f-3da1-4812-83e2-40706528302c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=660612356 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_intr_test.660612356 |
Directory | /workspace/27.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/28.otp_ctrl_intr_test.3707663432 |
Short name | T1215 |
Test name | |
Test status | |
Simulation time | 42006331 ps |
CPU time | 1.42 seconds |
Started | Jul 30 06:36:12 PM PDT 24 |
Finished | Jul 30 06:36:14 PM PDT 24 |
Peak memory | 230004 kb |
Host | smart-1c2a8a3e-bcd9-4fca-96c2-7530248439d9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3707663432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_intr_test.3707663432 |
Directory | /workspace/28.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/29.otp_ctrl_intr_test.812519549 |
Short name | T1302 |
Test name | |
Test status | |
Simulation time | 137577837 ps |
CPU time | 1.42 seconds |
Started | Jul 30 06:36:09 PM PDT 24 |
Finished | Jul 30 06:36:10 PM PDT 24 |
Peak memory | 229880 kb |
Host | smart-683a11e6-60d7-4a7d-979f-4ad947e4559e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=812519549 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_intr_test.812519549 |
Directory | /workspace/29.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_aliasing.522721818 |
Short name | T1235 |
Test name | |
Test status | |
Simulation time | 301718480 ps |
CPU time | 4.86 seconds |
Started | Jul 30 06:35:34 PM PDT 24 |
Finished | Jul 30 06:35:39 PM PDT 24 |
Peak memory | 238840 kb |
Host | smart-39d8388c-c727-41cd-86d9-2df4d0aec7d6 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=522721818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_alias ing.522721818 |
Directory | /workspace/3.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_bit_bash.1971827370 |
Short name | T1233 |
Test name | |
Test status | |
Simulation time | 127069291 ps |
CPU time | 5.93 seconds |
Started | Jul 30 06:35:35 PM PDT 24 |
Finished | Jul 30 06:35:41 PM PDT 24 |
Peak memory | 230604 kb |
Host | smart-5285afdf-48d5-4599-8a02-85c7611ca06a |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1971827370 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_bit_ bash.1971827370 |
Directory | /workspace/3.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_hw_reset.1884138245 |
Short name | T1317 |
Test name | |
Test status | |
Simulation time | 83979908 ps |
CPU time | 1.88 seconds |
Started | Jul 30 06:35:33 PM PDT 24 |
Finished | Jul 30 06:35:35 PM PDT 24 |
Peak memory | 240660 kb |
Host | smart-4a066b9f-0a95-40d8-98f6-75104946bce6 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1884138245 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_hw_r eset.1884138245 |
Directory | /workspace/3.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_rw.212545089 |
Short name | T259 |
Test name | |
Test status | |
Simulation time | 42939376 ps |
CPU time | 1.58 seconds |
Started | Jul 30 06:35:41 PM PDT 24 |
Finished | Jul 30 06:35:48 PM PDT 24 |
Peak memory | 238832 kb |
Host | smart-3e62479b-be65-438b-ba63-93ac592181c9 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=212545089 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_rw.212545089 |
Directory | /workspace/3.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_intr_test.660483972 |
Short name | T1283 |
Test name | |
Test status | |
Simulation time | 71183563 ps |
CPU time | 1.45 seconds |
Started | Jul 30 06:35:35 PM PDT 24 |
Finished | Jul 30 06:35:36 PM PDT 24 |
Peak memory | 230028 kb |
Host | smart-92958981-df72-448d-ad62-6a1464736c86 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=660483972 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_intr_test.660483972 |
Directory | /workspace/3.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_partial_access.889078569 |
Short name | T1212 |
Test name | |
Test status | |
Simulation time | 139436379 ps |
CPU time | 1.35 seconds |
Started | Jul 30 06:35:33 PM PDT 24 |
Finished | Jul 30 06:35:34 PM PDT 24 |
Peak memory | 230448 kb |
Host | smart-f479ebcf-e2c7-4c6a-b096-454ad28873e5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=889078569 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl _mem_partial_access.889078569 |
Directory | /workspace/3.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_walk.4119051629 |
Short name | T1261 |
Test name | |
Test status | |
Simulation time | 90309925 ps |
CPU time | 1.28 seconds |
Started | Jul 30 06:35:35 PM PDT 24 |
Finished | Jul 30 06:35:37 PM PDT 24 |
Peak memory | 229896 kb |
Host | smart-a43cb0c6-2dab-4bf8-b80b-c018c0530124 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4119051629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_mem_walk .4119051629 |
Directory | /workspace/3.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_same_csr_outstanding.943588599 |
Short name | T1287 |
Test name | |
Test status | |
Simulation time | 121715116 ps |
CPU time | 3.09 seconds |
Started | Jul 30 06:35:34 PM PDT 24 |
Finished | Jul 30 06:35:37 PM PDT 24 |
Peak memory | 238780 kb |
Host | smart-58e477ab-70ec-4bb9-ac16-a3b15b6ed0cf |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=943588599 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ct rl_same_csr_outstanding.943588599 |
Directory | /workspace/3.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.544412071 |
Short name | T1314 |
Test name | |
Test status | |
Simulation time | 201340891 ps |
CPU time | 4.24 seconds |
Started | Jul 30 06:35:33 PM PDT 24 |
Finished | Jul 30 06:35:38 PM PDT 24 |
Peak memory | 246172 kb |
Host | smart-cc4635f8-509e-44cf-b918-ed6283c4ca5f |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=544412071 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_errors.544412071 |
Directory | /workspace/3.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/30.otp_ctrl_intr_test.1387671096 |
Short name | T1208 |
Test name | |
Test status | |
Simulation time | 91232255 ps |
CPU time | 1.42 seconds |
Started | Jul 30 06:36:06 PM PDT 24 |
Finished | Jul 30 06:36:08 PM PDT 24 |
Peak memory | 229948 kb |
Host | smart-6eb6d689-c434-4cf0-975e-e428cf0e112f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1387671096 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_intr_test.1387671096 |
Directory | /workspace/30.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/31.otp_ctrl_intr_test.3326818453 |
Short name | T1281 |
Test name | |
Test status | |
Simulation time | 41169535 ps |
CPU time | 1.36 seconds |
Started | Jul 30 06:36:04 PM PDT 24 |
Finished | Jul 30 06:36:05 PM PDT 24 |
Peak memory | 230628 kb |
Host | smart-ca3e22c2-b832-43bd-9233-56872c39a875 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3326818453 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_intr_test.3326818453 |
Directory | /workspace/31.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/32.otp_ctrl_intr_test.1456448734 |
Short name | T1305 |
Test name | |
Test status | |
Simulation time | 50845754 ps |
CPU time | 1.47 seconds |
Started | Jul 30 06:36:05 PM PDT 24 |
Finished | Jul 30 06:36:06 PM PDT 24 |
Peak memory | 229880 kb |
Host | smart-1ca949ca-923f-4a0c-bbdc-46d7b54bced2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1456448734 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_intr_test.1456448734 |
Directory | /workspace/32.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/33.otp_ctrl_intr_test.2086005820 |
Short name | T1263 |
Test name | |
Test status | |
Simulation time | 524982348 ps |
CPU time | 1.56 seconds |
Started | Jul 30 06:36:17 PM PDT 24 |
Finished | Jul 30 06:36:18 PM PDT 24 |
Peak memory | 229884 kb |
Host | smart-5062e05a-9a98-462e-9989-d08543207bf6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2086005820 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_intr_test.2086005820 |
Directory | /workspace/33.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/34.otp_ctrl_intr_test.2917464215 |
Short name | T1318 |
Test name | |
Test status | |
Simulation time | 113756272 ps |
CPU time | 1.41 seconds |
Started | Jul 30 06:36:13 PM PDT 24 |
Finished | Jul 30 06:36:14 PM PDT 24 |
Peak memory | 229948 kb |
Host | smart-5e3769d6-78de-4917-88e2-41c7c1522b97 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2917464215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_intr_test.2917464215 |
Directory | /workspace/34.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.3912920067 |
Short name | T1257 |
Test name | |
Test status | |
Simulation time | 532914128 ps |
CPU time | 1.49 seconds |
Started | Jul 30 06:36:14 PM PDT 24 |
Finished | Jul 30 06:36:16 PM PDT 24 |
Peak memory | 229944 kb |
Host | smart-91b1ad83-f7ae-48d9-83f1-53874e6555d0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3912920067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_intr_test.3912920067 |
Directory | /workspace/35.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/36.otp_ctrl_intr_test.2259070815 |
Short name | T1249 |
Test name | |
Test status | |
Simulation time | 592292631 ps |
CPU time | 1.81 seconds |
Started | Jul 30 06:36:12 PM PDT 24 |
Finished | Jul 30 06:36:13 PM PDT 24 |
Peak memory | 230624 kb |
Host | smart-ad38b738-efb4-408a-91ee-b3676cfbc555 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2259070815 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_intr_test.2259070815 |
Directory | /workspace/36.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/37.otp_ctrl_intr_test.2817906826 |
Short name | T1255 |
Test name | |
Test status | |
Simulation time | 40043515 ps |
CPU time | 1.45 seconds |
Started | Jul 30 06:36:09 PM PDT 24 |
Finished | Jul 30 06:36:11 PM PDT 24 |
Peak memory | 229964 kb |
Host | smart-7b4ff4c7-245c-45c4-b97d-70db04fdcdff |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2817906826 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_intr_test.2817906826 |
Directory | /workspace/37.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/38.otp_ctrl_intr_test.3405468 |
Short name | T1297 |
Test name | |
Test status | |
Simulation time | 40708041 ps |
CPU time | 1.43 seconds |
Started | Jul 30 06:36:11 PM PDT 24 |
Finished | Jul 30 06:36:12 PM PDT 24 |
Peak memory | 230648 kb |
Host | smart-6172fe3b-a5af-4af0-975e-89ab239324e7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3405468 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_ cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_intr_test.3405468 |
Directory | /workspace/38.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/39.otp_ctrl_intr_test.495808230 |
Short name | T1232 |
Test name | |
Test status | |
Simulation time | 68887851 ps |
CPU time | 1.41 seconds |
Started | Jul 30 06:36:19 PM PDT 24 |
Finished | Jul 30 06:36:21 PM PDT 24 |
Peak memory | 229880 kb |
Host | smart-fdf02079-a7ba-4d2d-b96d-b53e10d9285d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=495808230 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_intr_test.495808230 |
Directory | /workspace/39.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_aliasing.2106554701 |
Short name | T256 |
Test name | |
Test status | |
Simulation time | 421960592 ps |
CPU time | 6.56 seconds |
Started | Jul 30 06:35:39 PM PDT 24 |
Finished | Jul 30 06:35:46 PM PDT 24 |
Peak memory | 238788 kb |
Host | smart-c4b405b4-25c6-4331-86ea-2ed620852887 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2106554701 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_alia sing.2106554701 |
Directory | /workspace/4.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_bit_bash.481930674 |
Short name | T1265 |
Test name | |
Test status | |
Simulation time | 372842735 ps |
CPU time | 5.21 seconds |
Started | Jul 30 06:35:52 PM PDT 24 |
Finished | Jul 30 06:35:58 PM PDT 24 |
Peak memory | 238816 kb |
Host | smart-3d90f167-41f0-4ab6-945e-4fa9b6bf602a |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=481930674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_bit_b ash.481930674 |
Directory | /workspace/4.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_hw_reset.1539490914 |
Short name | T275 |
Test name | |
Test status | |
Simulation time | 112100101 ps |
CPU time | 2.49 seconds |
Started | Jul 30 06:35:39 PM PDT 24 |
Finished | Jul 30 06:35:41 PM PDT 24 |
Peak memory | 238784 kb |
Host | smart-9cdd6a41-412d-4a1b-9039-46c87081c63e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1539490914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_hw_r eset.1539490914 |
Directory | /workspace/4.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_mem_rw_with_rand_reset.1459382212 |
Short name | T1248 |
Test name | |
Test status | |
Simulation time | 383162913 ps |
CPU time | 3.97 seconds |
Started | Jul 30 06:35:38 PM PDT 24 |
Finished | Jul 30 06:35:42 PM PDT 24 |
Peak memory | 247096 kb |
Host | smart-d55c29a2-c3f0-437d-adf9-385013e87ee9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1459382212 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_mem_rw_with_rand_reset.1459382212 |
Directory | /workspace/4.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_rw.3661898688 |
Short name | T295 |
Test name | |
Test status | |
Simulation time | 80741516 ps |
CPU time | 1.9 seconds |
Started | Jul 30 06:35:38 PM PDT 24 |
Finished | Jul 30 06:35:40 PM PDT 24 |
Peak memory | 241144 kb |
Host | smart-e4e4afb2-fce0-4116-9587-0c8f57854e22 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3661898688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_rw.3661898688 |
Directory | /workspace/4.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_intr_test.1876887655 |
Short name | T1320 |
Test name | |
Test status | |
Simulation time | 76094889 ps |
CPU time | 1.41 seconds |
Started | Jul 30 06:35:35 PM PDT 24 |
Finished | Jul 30 06:35:37 PM PDT 24 |
Peak memory | 230644 kb |
Host | smart-b0df2e69-c8cf-42ec-a3b7-6ceb7e40b705 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1876887655 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_intr_test.1876887655 |
Directory | /workspace/4.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_partial_access.3995850394 |
Short name | T1217 |
Test name | |
Test status | |
Simulation time | 39546344 ps |
CPU time | 1.41 seconds |
Started | Jul 30 06:35:38 PM PDT 24 |
Finished | Jul 30 06:35:39 PM PDT 24 |
Peak memory | 230460 kb |
Host | smart-3f99d029-6dbb-4ab3-a019-b92269ec8b19 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3995850394 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctr l_mem_partial_access.3995850394 |
Directory | /workspace/4.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_walk.1173720668 |
Short name | T1285 |
Test name | |
Test status | |
Simulation time | 133784985 ps |
CPU time | 1.42 seconds |
Started | Jul 30 06:35:36 PM PDT 24 |
Finished | Jul 30 06:35:37 PM PDT 24 |
Peak memory | 229736 kb |
Host | smart-0b4e6ff0-a122-41fb-8806-cce31279ef2b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1173720668 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_mem_walk .1173720668 |
Directory | /workspace/4.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_same_csr_outstanding.1395034048 |
Short name | T1312 |
Test name | |
Test status | |
Simulation time | 228073380 ps |
CPU time | 2.21 seconds |
Started | Jul 30 06:35:50 PM PDT 24 |
Finished | Jul 30 06:35:52 PM PDT 24 |
Peak memory | 238836 kb |
Host | smart-df2910c8-265c-4708-8e35-0d76ac194f3f |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1395034048 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_c trl_same_csr_outstanding.1395034048 |
Directory | /workspace/4.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_errors.3358517558 |
Short name | T1205 |
Test name | |
Test status | |
Simulation time | 120512547 ps |
CPU time | 4.42 seconds |
Started | Jul 30 06:35:35 PM PDT 24 |
Finished | Jul 30 06:35:39 PM PDT 24 |
Peak memory | 246152 kb |
Host | smart-ce5bf0a1-8793-4b29-b4c5-dc955dc4c468 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3358517558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_errors.3358517558 |
Directory | /workspace/4.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/40.otp_ctrl_intr_test.618082739 |
Short name | T1260 |
Test name | |
Test status | |
Simulation time | 137128935 ps |
CPU time | 1.53 seconds |
Started | Jul 30 06:36:18 PM PDT 24 |
Finished | Jul 30 06:36:20 PM PDT 24 |
Peak memory | 229892 kb |
Host | smart-76732fea-507e-4150-9e39-8377cf45387c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=618082739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_intr_test.618082739 |
Directory | /workspace/40.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/41.otp_ctrl_intr_test.2683248850 |
Short name | T1242 |
Test name | |
Test status | |
Simulation time | 41277260 ps |
CPU time | 1.4 seconds |
Started | Jul 30 06:36:15 PM PDT 24 |
Finished | Jul 30 06:36:17 PM PDT 24 |
Peak memory | 229908 kb |
Host | smart-41993cf6-060d-46b2-951e-c78a5e93b04d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2683248850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_intr_test.2683248850 |
Directory | /workspace/41.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/42.otp_ctrl_intr_test.2475774450 |
Short name | T1207 |
Test name | |
Test status | |
Simulation time | 59984298 ps |
CPU time | 1.46 seconds |
Started | Jul 30 06:36:02 PM PDT 24 |
Finished | Jul 30 06:36:04 PM PDT 24 |
Peak memory | 229924 kb |
Host | smart-3936567a-8584-45b6-90aa-38a0d5c36cd8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2475774450 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_intr_test.2475774450 |
Directory | /workspace/42.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/43.otp_ctrl_intr_test.3725922423 |
Short name | T1223 |
Test name | |
Test status | |
Simulation time | 565184803 ps |
CPU time | 1.49 seconds |
Started | Jul 30 06:36:14 PM PDT 24 |
Finished | Jul 30 06:36:15 PM PDT 24 |
Peak memory | 230824 kb |
Host | smart-141e0ab8-18bd-4728-8ee2-65da149f4161 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3725922423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_intr_test.3725922423 |
Directory | /workspace/43.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/44.otp_ctrl_intr_test.3521589053 |
Short name | T1241 |
Test name | |
Test status | |
Simulation time | 92233576 ps |
CPU time | 1.58 seconds |
Started | Jul 30 06:36:17 PM PDT 24 |
Finished | Jul 30 06:36:19 PM PDT 24 |
Peak memory | 229944 kb |
Host | smart-30fc20b9-d00c-4d1b-9457-d80a4bcb5d36 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3521589053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_intr_test.3521589053 |
Directory | /workspace/44.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/45.otp_ctrl_intr_test.1833029985 |
Short name | T1247 |
Test name | |
Test status | |
Simulation time | 568392278 ps |
CPU time | 2.06 seconds |
Started | Jul 30 06:36:08 PM PDT 24 |
Finished | Jul 30 06:36:10 PM PDT 24 |
Peak memory | 230180 kb |
Host | smart-d161139d-ceaf-475a-8020-2db45525dbda |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1833029985 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_intr_test.1833029985 |
Directory | /workspace/45.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/46.otp_ctrl_intr_test.334568404 |
Short name | T1262 |
Test name | |
Test status | |
Simulation time | 573814023 ps |
CPU time | 1.9 seconds |
Started | Jul 30 06:36:17 PM PDT 24 |
Finished | Jul 30 06:36:19 PM PDT 24 |
Peak memory | 230200 kb |
Host | smart-05988982-fd25-4678-b608-4a0cda18f0b9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=334568404 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_intr_test.334568404 |
Directory | /workspace/46.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/47.otp_ctrl_intr_test.3185975447 |
Short name | T1273 |
Test name | |
Test status | |
Simulation time | 82155983 ps |
CPU time | 1.45 seconds |
Started | Jul 30 06:36:13 PM PDT 24 |
Finished | Jul 30 06:36:14 PM PDT 24 |
Peak memory | 229996 kb |
Host | smart-2a7c39e9-dba7-4d47-9b35-f71e733c1c82 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3185975447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_intr_test.3185975447 |
Directory | /workspace/47.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/48.otp_ctrl_intr_test.2207369308 |
Short name | T1221 |
Test name | |
Test status | |
Simulation time | 69959598 ps |
CPU time | 1.38 seconds |
Started | Jul 30 06:36:12 PM PDT 24 |
Finished | Jul 30 06:36:14 PM PDT 24 |
Peak memory | 229992 kb |
Host | smart-cb324c44-388a-406c-a4bd-18723711dc1c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2207369308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_intr_test.2207369308 |
Directory | /workspace/48.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/49.otp_ctrl_intr_test.854649540 |
Short name | T1313 |
Test name | |
Test status | |
Simulation time | 43553883 ps |
CPU time | 1.48 seconds |
Started | Jul 30 06:36:10 PM PDT 24 |
Finished | Jul 30 06:36:12 PM PDT 24 |
Peak memory | 229964 kb |
Host | smart-1cb28c9e-4dc1-493c-9d4f-6d3357908667 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=854649540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_intr_test.854649540 |
Directory | /workspace/49.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_mem_rw_with_rand_reset.607466538 |
Short name | T1258 |
Test name | |
Test status | |
Simulation time | 122449152 ps |
CPU time | 3.18 seconds |
Started | Jul 30 06:35:54 PM PDT 24 |
Finished | Jul 30 06:35:57 PM PDT 24 |
Peak memory | 247076 kb |
Host | smart-4739b1c2-0e4c-4569-b625-9a8d3a68b024 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=607466538 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_mem_rw_with_rand_reset.607466538 |
Directory | /workspace/5.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_rw.4177584560 |
Short name | T286 |
Test name | |
Test status | |
Simulation time | 140170270 ps |
CPU time | 1.66 seconds |
Started | Jul 30 06:35:39 PM PDT 24 |
Finished | Jul 30 06:35:40 PM PDT 24 |
Peak memory | 241308 kb |
Host | smart-dbe86e2a-b582-418f-9dcd-f3b58a689aa2 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4177584560 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_rw.4177584560 |
Directory | /workspace/5.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.3685588760 |
Short name | T1328 |
Test name | |
Test status | |
Simulation time | 139680943 ps |
CPU time | 1.51 seconds |
Started | Jul 30 06:35:40 PM PDT 24 |
Finished | Jul 30 06:35:42 PM PDT 24 |
Peak memory | 230652 kb |
Host | smart-f2c39d10-072d-474d-9065-dbe2ef71d602 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3685588760 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_intr_test.3685588760 |
Directory | /workspace/5.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_same_csr_outstanding.3577860661 |
Short name | T1254 |
Test name | |
Test status | |
Simulation time | 257782475 ps |
CPU time | 2.13 seconds |
Started | Jul 30 06:35:38 PM PDT 24 |
Finished | Jul 30 06:35:40 PM PDT 24 |
Peak memory | 241712 kb |
Host | smart-e4cd79cc-d42e-401e-9f5e-4b6f5bb17111 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3577860661 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_c trl_same_csr_outstanding.3577860661 |
Directory | /workspace/5.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_errors.3730861851 |
Short name | T1298 |
Test name | |
Test status | |
Simulation time | 370202854 ps |
CPU time | 6.52 seconds |
Started | Jul 30 06:35:38 PM PDT 24 |
Finished | Jul 30 06:35:44 PM PDT 24 |
Peak memory | 246028 kb |
Host | smart-fc0dcda6-c5c3-4dfa-b07f-ee902e236c13 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3730861851 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_errors.3730861851 |
Directory | /workspace/5.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_intg_err.2144020520 |
Short name | T320 |
Test name | |
Test status | |
Simulation time | 1891603054 ps |
CPU time | 11.27 seconds |
Started | Jul 30 06:35:53 PM PDT 24 |
Finished | Jul 30 06:36:04 PM PDT 24 |
Peak memory | 243628 kb |
Host | smart-9596a516-f582-49ee-9228-fcdaa7c9201f |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2144020520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_in tg_err.2144020520 |
Directory | /workspace/5.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_mem_rw_with_rand_reset.2226609038 |
Short name | T1231 |
Test name | |
Test status | |
Simulation time | 256459022 ps |
CPU time | 2.31 seconds |
Started | Jul 30 06:36:07 PM PDT 24 |
Finished | Jul 30 06:36:09 PM PDT 24 |
Peak memory | 246996 kb |
Host | smart-c4d0fbcc-25f3-487e-8227-5db674683da8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2226609038 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_mem_rw_with_rand_reset.2226609038 |
Directory | /workspace/6.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_rw.3275356398 |
Short name | T296 |
Test name | |
Test status | |
Simulation time | 56320356 ps |
CPU time | 1.55 seconds |
Started | Jul 30 06:36:02 PM PDT 24 |
Finished | Jul 30 06:36:04 PM PDT 24 |
Peak memory | 240908 kb |
Host | smart-c9244476-f912-402d-9a4e-bb5abefe9ef1 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3275356398 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_rw.3275356398 |
Directory | /workspace/6.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_intr_test.3056494731 |
Short name | T1209 |
Test name | |
Test status | |
Simulation time | 127918144 ps |
CPU time | 1.35 seconds |
Started | Jul 30 06:36:04 PM PDT 24 |
Finished | Jul 30 06:36:06 PM PDT 24 |
Peak memory | 230692 kb |
Host | smart-31071766-6e1d-4652-a318-5643ee6e5684 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3056494731 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_intr_test.3056494731 |
Directory | /workspace/6.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_same_csr_outstanding.2825899783 |
Short name | T1244 |
Test name | |
Test status | |
Simulation time | 264235017 ps |
CPU time | 3.62 seconds |
Started | Jul 30 06:35:50 PM PDT 24 |
Finished | Jul 30 06:35:59 PM PDT 24 |
Peak memory | 238904 kb |
Host | smart-668f4a18-944e-4c9c-9e1b-1ffac5159b7e |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2825899783 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_c trl_same_csr_outstanding.2825899783 |
Directory | /workspace/6.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_errors.2361081688 |
Short name | T1228 |
Test name | |
Test status | |
Simulation time | 349814616 ps |
CPU time | 6.18 seconds |
Started | Jul 30 06:36:03 PM PDT 24 |
Finished | Jul 30 06:36:10 PM PDT 24 |
Peak memory | 246108 kb |
Host | smart-a8150ac3-8594-4af1-adea-6a4f0fffb221 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2361081688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_errors.2361081688 |
Directory | /workspace/6.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_mem_rw_with_rand_reset.2564220749 |
Short name | T1267 |
Test name | |
Test status | |
Simulation time | 72481656 ps |
CPU time | 2.06 seconds |
Started | Jul 30 06:35:49 PM PDT 24 |
Finished | Jul 30 06:35:51 PM PDT 24 |
Peak memory | 244240 kb |
Host | smart-5bf4611b-f19b-4929-b44d-a33b190faba0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2564220749 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_mem_rw_with_rand_reset.2564220749 |
Directory | /workspace/7.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.3937524883 |
Short name | T253 |
Test name | |
Test status | |
Simulation time | 77008923 ps |
CPU time | 1.61 seconds |
Started | Jul 30 06:35:58 PM PDT 24 |
Finished | Jul 30 06:36:00 PM PDT 24 |
Peak memory | 240724 kb |
Host | smart-ee377099-e861-4153-887b-f7d26143ab74 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3937524883 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_rw.3937524883 |
Directory | /workspace/7.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_intr_test.3191437587 |
Short name | T1225 |
Test name | |
Test status | |
Simulation time | 81474072 ps |
CPU time | 1.49 seconds |
Started | Jul 30 06:35:52 PM PDT 24 |
Finished | Jul 30 06:35:54 PM PDT 24 |
Peak memory | 229936 kb |
Host | smart-32f9c339-4a0f-4022-a790-5e18c6a25bef |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3191437587 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_intr_test.3191437587 |
Directory | /workspace/7.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_same_csr_outstanding.690828618 |
Short name | T1303 |
Test name | |
Test status | |
Simulation time | 642480051 ps |
CPU time | 2.55 seconds |
Started | Jul 30 06:35:52 PM PDT 24 |
Finished | Jul 30 06:35:55 PM PDT 24 |
Peak memory | 238848 kb |
Host | smart-a7d1d5e1-ffce-465d-bf53-1a8fdd4834db |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=690828618 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ct rl_same_csr_outstanding.690828618 |
Directory | /workspace/7.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_errors.1559657582 |
Short name | T1204 |
Test name | |
Test status | |
Simulation time | 107266579 ps |
CPU time | 4.44 seconds |
Started | Jul 30 06:35:50 PM PDT 24 |
Finished | Jul 30 06:35:54 PM PDT 24 |
Peak memory | 246160 kb |
Host | smart-d816331b-0c95-4ce8-80e9-93def4211b7e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1559657582 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_errors.1559657582 |
Directory | /workspace/7.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_intg_err.970240375 |
Short name | T1304 |
Test name | |
Test status | |
Simulation time | 912187853 ps |
CPU time | 11.35 seconds |
Started | Jul 30 06:35:45 PM PDT 24 |
Finished | Jul 30 06:35:56 PM PDT 24 |
Peak memory | 243664 kb |
Host | smart-bdf2d5e6-fda4-4049-a642-8ae6705fc823 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=970240375 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_int g_err.970240375 |
Directory | /workspace/7.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_mem_rw_with_rand_reset.3200773917 |
Short name | T1216 |
Test name | |
Test status | |
Simulation time | 208417164 ps |
CPU time | 2.64 seconds |
Started | Jul 30 06:35:50 PM PDT 24 |
Finished | Jul 30 06:35:52 PM PDT 24 |
Peak memory | 246804 kb |
Host | smart-fa132c4b-f61f-4931-a663-b9277ce10339 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3200773917 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_mem_rw_with_rand_reset.3200773917 |
Directory | /workspace/8.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_rw.1571699531 |
Short name | T277 |
Test name | |
Test status | |
Simulation time | 174784456 ps |
CPU time | 1.81 seconds |
Started | Jul 30 06:35:58 PM PDT 24 |
Finished | Jul 30 06:36:00 PM PDT 24 |
Peak memory | 241496 kb |
Host | smart-ce21f902-e248-4387-b8c9-5a05aa34d138 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1571699531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_rw.1571699531 |
Directory | /workspace/8.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_intr_test.4244395372 |
Short name | T1294 |
Test name | |
Test status | |
Simulation time | 38644354 ps |
CPU time | 1.39 seconds |
Started | Jul 30 06:35:47 PM PDT 24 |
Finished | Jul 30 06:35:48 PM PDT 24 |
Peak memory | 230236 kb |
Host | smart-ac5c99ab-9677-4347-a9b1-9be665274937 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4244395372 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_intr_test.4244395372 |
Directory | /workspace/8.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_same_csr_outstanding.2169525977 |
Short name | T289 |
Test name | |
Test status | |
Simulation time | 427918126 ps |
CPU time | 3.55 seconds |
Started | Jul 30 06:35:53 PM PDT 24 |
Finished | Jul 30 06:35:56 PM PDT 24 |
Peak memory | 238828 kb |
Host | smart-ef3a9710-6a38-425a-83c1-25285ab43fdb |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2169525977 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_c trl_same_csr_outstanding.2169525977 |
Directory | /workspace/8.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.83741786 |
Short name | T1279 |
Test name | |
Test status | |
Simulation time | 455272676 ps |
CPU time | 4.6 seconds |
Started | Jul 30 06:35:54 PM PDT 24 |
Finished | Jul 30 06:35:59 PM PDT 24 |
Peak memory | 238916 kb |
Host | smart-32f9f38c-33f7-442e-bf2b-1f68a14f587a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=83741786 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_errors.83741786 |
Directory | /workspace/8.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_mem_rw_with_rand_reset.233853823 |
Short name | T1219 |
Test name | |
Test status | |
Simulation time | 109380418 ps |
CPU time | 2.7 seconds |
Started | Jul 30 06:36:03 PM PDT 24 |
Finished | Jul 30 06:36:05 PM PDT 24 |
Peak memory | 245224 kb |
Host | smart-7fc56940-1145-4164-b705-687af5cb63eb |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=233853823 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_mem_rw_with_rand_reset.233853823 |
Directory | /workspace/9.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_rw.4136682644 |
Short name | T276 |
Test name | |
Test status | |
Simulation time | 61446550 ps |
CPU time | 1.8 seconds |
Started | Jul 30 06:35:46 PM PDT 24 |
Finished | Jul 30 06:35:47 PM PDT 24 |
Peak memory | 241124 kb |
Host | smart-6940a312-7651-451f-a94e-4d489dd871fb |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4136682644 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_rw.4136682644 |
Directory | /workspace/9.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_intr_test.2692767159 |
Short name | T1311 |
Test name | |
Test status | |
Simulation time | 622913475 ps |
CPU time | 2.01 seconds |
Started | Jul 30 06:35:43 PM PDT 24 |
Finished | Jul 30 06:35:45 PM PDT 24 |
Peak memory | 230648 kb |
Host | smart-09b599d6-1e74-46f3-ab35-34929f0ba118 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2692767159 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_intr_test.2692767159 |
Directory | /workspace/9.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.3880377963 |
Short name | T1288 |
Test name | |
Test status | |
Simulation time | 465811896 ps |
CPU time | 3.84 seconds |
Started | Jul 30 06:35:56 PM PDT 24 |
Finished | Jul 30 06:36:00 PM PDT 24 |
Peak memory | 238944 kb |
Host | smart-0138b026-95e1-4471-a6b9-19f2f36a34d9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3880377963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_c trl_same_csr_outstanding.3880377963 |
Directory | /workspace/9.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_errors.1933855001 |
Short name | T1259 |
Test name | |
Test status | |
Simulation time | 1266508494 ps |
CPU time | 6.1 seconds |
Started | Jul 30 06:35:58 PM PDT 24 |
Finished | Jul 30 06:36:04 PM PDT 24 |
Peak memory | 246196 kb |
Host | smart-b539cd02-8dc8-4a84-aa96-63ddd988b099 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1933855001 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_errors.1933855001 |
Directory | /workspace/9.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.4232316762 |
Short name | T1327 |
Test name | |
Test status | |
Simulation time | 1613671033 ps |
CPU time | 17.04 seconds |
Started | Jul 30 06:35:54 PM PDT 24 |
Finished | Jul 30 06:36:11 PM PDT 24 |
Peak memory | 243980 kb |
Host | smart-4333ea7b-8888-4a6d-94c5-4c5c429ae714 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4232316762 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_in tg_err.4232316762 |
Directory | /workspace/9.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_alert_test.2821293144 |
Short name | T751 |
Test name | |
Test status | |
Simulation time | 159479053 ps |
CPU time | 2.03 seconds |
Started | Jul 30 06:05:32 PM PDT 24 |
Finished | Jul 30 06:05:34 PM PDT 24 |
Peak memory | 240692 kb |
Host | smart-04e918b7-910d-4f65-9725-4dcb63d78013 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2821293144 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_alert_test.2821293144 |
Directory | /workspace/0.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_background_chks.1145094366 |
Short name | T571 |
Test name | |
Test status | |
Simulation time | 2211630005 ps |
CPU time | 23.8 seconds |
Started | Jul 30 06:05:23 PM PDT 24 |
Finished | Jul 30 06:05:47 PM PDT 24 |
Peak memory | 248724 kb |
Host | smart-25cb40f8-d130-46cf-83c7-99254e4689ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1145094366 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_background_chks.1145094366 |
Directory | /workspace/0.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_dai_errs.1749461949 |
Short name | T317 |
Test name | |
Test status | |
Simulation time | 2196567407 ps |
CPU time | 18.45 seconds |
Started | Jul 30 06:05:31 PM PDT 24 |
Finished | Jul 30 06:05:50 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-6f8dfc04-74fe-4f90-b6d1-fe2c92d8e0c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1749461949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_errs.1749461949 |
Directory | /workspace/0.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_dai_lock.1009061140 |
Short name | T875 |
Test name | |
Test status | |
Simulation time | 4885842624 ps |
CPU time | 13.94 seconds |
Started | Jul 30 06:05:38 PM PDT 24 |
Finished | Jul 30 06:05:52 PM PDT 24 |
Peak memory | 248684 kb |
Host | smart-d961717d-8b30-47ee-9237-623ebec99c31 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1009061140 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_lock.1009061140 |
Directory | /workspace/0.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_init_fail.839330172 |
Short name | T152 |
Test name | |
Test status | |
Simulation time | 2123853646 ps |
CPU time | 3.84 seconds |
Started | Jul 30 06:05:22 PM PDT 24 |
Finished | Jul 30 06:05:26 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-7622add6-f49a-45fe-ba72-1cc016618a17 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=839330172 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_init_fail.839330172 |
Directory | /workspace/0.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_low_freq_read.781470239 |
Short name | T560 |
Test name | |
Test status | |
Simulation time | 7279187785 ps |
CPU time | 20.43 seconds |
Started | Jul 30 06:05:32 PM PDT 24 |
Finished | Jul 30 06:05:52 PM PDT 24 |
Peak memory | 241004 kb |
Host | smart-96965861-56c4-469d-b644-552e4d50e152 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=781470239 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_low_freq_read_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_low_freq_read.781470239 |
Directory | /workspace/0.otp_ctrl_low_freq_read/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_macro_errs.772214474 |
Short name | T552 |
Test name | |
Test status | |
Simulation time | 1996227106 ps |
CPU time | 24.15 seconds |
Started | Jul 30 06:05:34 PM PDT 24 |
Finished | Jul 30 06:05:58 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-2f7ceab6-d3a9-4a13-b8a5-b9602aacc25d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=772214474 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_macro_errs.772214474 |
Directory | /workspace/0.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_key_req.324738118 |
Short name | T269 |
Test name | |
Test status | |
Simulation time | 699072621 ps |
CPU time | 14.68 seconds |
Started | Jul 30 06:05:33 PM PDT 24 |
Finished | Jul 30 06:05:47 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-0cda28e1-2fec-4ebe-b907-68c41e1eb09f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=324738118 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_key_req.324738118 |
Directory | /workspace/0.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_lc_esc.1653921623 |
Short name | T823 |
Test name | |
Test status | |
Simulation time | 4260599250 ps |
CPU time | 12.95 seconds |
Started | Jul 30 06:05:21 PM PDT 24 |
Finished | Jul 30 06:05:34 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-e0db6ce1-a327-45e1-918e-52b6221c019a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1653921623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_esc.1653921623 |
Directory | /workspace/0.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_lc_req.3712521985 |
Short name | T1082 |
Test name | |
Test status | |
Simulation time | 502622392 ps |
CPU time | 16 seconds |
Started | Jul 30 06:05:24 PM PDT 24 |
Finished | Jul 30 06:05:41 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-92423ab9-af1d-4be2-a537-47ca2bec19c2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3712521985 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_req.3712521985 |
Directory | /workspace/0.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_partition_walk.2428016112 |
Short name | T1145 |
Test name | |
Test status | |
Simulation time | 611415626 ps |
CPU time | 19.08 seconds |
Started | Jul 30 06:05:26 PM PDT 24 |
Finished | Jul 30 06:05:46 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-452fe2b7-7975-439d-9f92-7366f7d2a1cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2428016112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_partition_walk_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_partition_walk.2428016112 |
Directory | /workspace/0.otp_ctrl_partition_walk/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_regwen.3519142058 |
Short name | T333 |
Test name | |
Test status | |
Simulation time | 364473987 ps |
CPU time | 4.52 seconds |
Started | Jul 30 06:05:21 PM PDT 24 |
Finished | Jul 30 06:05:25 PM PDT 24 |
Peak memory | 241924 kb |
Host | smart-9d74a586-99c4-46d3-8eee-228e933a5c4f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3519142058 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_regwen.3519142058 |
Directory | /workspace/0.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_sec_cm.241300958 |
Short name | T21 |
Test name | |
Test status | |
Simulation time | 18688137999 ps |
CPU time | 176.74 seconds |
Started | Jul 30 06:05:33 PM PDT 24 |
Finished | Jul 30 06:08:30 PM PDT 24 |
Peak memory | 270316 kb |
Host | smart-23eb6ddd-b396-412a-b250-a45e89a8418c |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=241300958 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_sec_cm.241300958 |
Directory | /workspace/0.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_smoke.1956983776 |
Short name | T375 |
Test name | |
Test status | |
Simulation time | 2136619259 ps |
CPU time | 19.85 seconds |
Started | Jul 30 06:05:20 PM PDT 24 |
Finished | Jul 30 06:05:40 PM PDT 24 |
Peak memory | 241936 kb |
Host | smart-3ac12552-27fe-4540-ab1b-ab9f34d71d20 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1956983776 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_smoke.1956983776 |
Directory | /workspace/0.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_stress_all.46575716 |
Short name | T343 |
Test name | |
Test status | |
Simulation time | 4069180621 ps |
CPU time | 38.38 seconds |
Started | Jul 30 06:05:37 PM PDT 24 |
Finished | Jul 30 06:06:16 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-72deb082-d7e6-468f-9373-fde7b631c0d9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=46575716 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress_ all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all.46575716 |
Directory | /workspace/0.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_stress_all_with_rand_reset.1387456359 |
Short name | T17 |
Test name | |
Test status | |
Simulation time | 258349130909 ps |
CPU time | 612.68 seconds |
Started | Jul 30 06:05:19 PM PDT 24 |
Finished | Jul 30 06:15:32 PM PDT 24 |
Peak memory | 276408 kb |
Host | smart-c358090f-aeae-4f47-9f43-9d28afc7080e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1387456359 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all_with_rand_reset.1387456359 |
Directory | /workspace/0.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_test_access.3046757280 |
Short name | T1083 |
Test name | |
Test status | |
Simulation time | 416750806 ps |
CPU time | 15.27 seconds |
Started | Jul 30 06:05:22 PM PDT 24 |
Finished | Jul 30 06:05:37 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-3d828213-3f0c-425a-a12f-849195909d65 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3046757280 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_test_access.3046757280 |
Directory | /workspace/0.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_alert_test.1248090933 |
Short name | T973 |
Test name | |
Test status | |
Simulation time | 63783781 ps |
CPU time | 1.92 seconds |
Started | Jul 30 06:05:34 PM PDT 24 |
Finished | Jul 30 06:05:36 PM PDT 24 |
Peak memory | 240572 kb |
Host | smart-b0bb6475-cbf5-432f-8a62-6efee3aebe8c |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1248090933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_alert_test.1248090933 |
Directory | /workspace/1.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_background_chks.980903488 |
Short name | T886 |
Test name | |
Test status | |
Simulation time | 593353884 ps |
CPU time | 9.2 seconds |
Started | Jul 30 06:05:23 PM PDT 24 |
Finished | Jul 30 06:05:32 PM PDT 24 |
Peak memory | 242104 kb |
Host | smart-88444fd4-8da7-48c1-8a15-61218abc1411 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=980903488 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_background_chks.980903488 |
Directory | /workspace/1.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_check_fail.4291770983 |
Short name | T352 |
Test name | |
Test status | |
Simulation time | 1315277379 ps |
CPU time | 14.8 seconds |
Started | Jul 30 06:05:31 PM PDT 24 |
Finished | Jul 30 06:05:45 PM PDT 24 |
Peak memory | 248580 kb |
Host | smart-37ead79d-de67-401e-9990-fd56e8aa4eb9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4291770983 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_check_fail.4291770983 |
Directory | /workspace/1.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_dai_errs.4115302912 |
Short name | T1051 |
Test name | |
Test status | |
Simulation time | 10414366244 ps |
CPU time | 42.09 seconds |
Started | Jul 30 06:05:32 PM PDT 24 |
Finished | Jul 30 06:06:14 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-4ee5c970-8227-4ec3-aeba-94866e99765e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4115302912 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_errs.4115302912 |
Directory | /workspace/1.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_dai_lock.3955547456 |
Short name | T456 |
Test name | |
Test status | |
Simulation time | 754312606 ps |
CPU time | 15.87 seconds |
Started | Jul 30 06:05:29 PM PDT 24 |
Finished | Jul 30 06:05:45 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-261ebc50-50c9-4e3d-94ac-001657a5e702 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3955547456 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_lock.3955547456 |
Directory | /workspace/1.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_init_fail.3570600587 |
Short name | T25 |
Test name | |
Test status | |
Simulation time | 119841300 ps |
CPU time | 3.31 seconds |
Started | Jul 30 06:05:30 PM PDT 24 |
Finished | Jul 30 06:05:33 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-22490bf2-a427-42ef-bc82-faa9015b680a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3570600587 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_init_fail.3570600587 |
Directory | /workspace/1.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_macro_errs.94747545 |
Short name | T264 |
Test name | |
Test status | |
Simulation time | 5361161460 ps |
CPU time | 51.46 seconds |
Started | Jul 30 06:05:28 PM PDT 24 |
Finished | Jul 30 06:06:19 PM PDT 24 |
Peak memory | 256852 kb |
Host | smart-55b16d7c-2a64-49b2-84b1-b9f5018d1de1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=94747545 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_macro_errs.94747545 |
Directory | /workspace/1.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_lc_esc.2760722875 |
Short name | T502 |
Test name | |
Test status | |
Simulation time | 592021590 ps |
CPU time | 7.23 seconds |
Started | Jul 30 06:05:33 PM PDT 24 |
Finished | Jul 30 06:05:41 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-f72b0dbe-1e6a-4ccb-b98d-53ab30b5cd8f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2760722875 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_esc.2760722875 |
Directory | /workspace/1.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_lc_req.1079743876 |
Short name | T478 |
Test name | |
Test status | |
Simulation time | 2007825829 ps |
CPU time | 27.8 seconds |
Started | Jul 30 06:05:31 PM PDT 24 |
Finished | Jul 30 06:05:59 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-2293f589-2566-45e2-92f5-5b1a22704238 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1079743876 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_req.1079743876 |
Directory | /workspace/1.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_regwen.61686866 |
Short name | T603 |
Test name | |
Test status | |
Simulation time | 282939422 ps |
CPU time | 10.15 seconds |
Started | Jul 30 06:05:28 PM PDT 24 |
Finished | Jul 30 06:05:39 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-dd166897-984d-42db-a884-36f511f7b74b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=61686866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_regwen.61686866 |
Directory | /workspace/1.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_sec_cm.3726418683 |
Short name | T209 |
Test name | |
Test status | |
Simulation time | 15435681355 ps |
CPU time | 206.8 seconds |
Started | Jul 30 06:05:33 PM PDT 24 |
Finished | Jul 30 06:09:00 PM PDT 24 |
Peak memory | 266352 kb |
Host | smart-80a2d843-7bed-43f2-8327-27bf73c67142 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3726418683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_sec_cm.3726418683 |
Directory | /workspace/1.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_smoke.223515782 |
Short name | T820 |
Test name | |
Test status | |
Simulation time | 214718898 ps |
CPU time | 5.46 seconds |
Started | Jul 30 06:05:30 PM PDT 24 |
Finished | Jul 30 06:05:36 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-c9540e7a-71de-4774-ac36-526c1812f3c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=223515782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_smoke.223515782 |
Directory | /workspace/1.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_stress_all_with_rand_reset.76300938 |
Short name | T249 |
Test name | |
Test status | |
Simulation time | 75985306931 ps |
CPU time | 1270.13 seconds |
Started | Jul 30 06:05:30 PM PDT 24 |
Finished | Jul 30 06:26:40 PM PDT 24 |
Peak memory | 297796 kb |
Host | smart-bfd76f3a-5924-4cd2-90f4-51b465be72b8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=76300938 -assert nopos tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_stress_all_with_rand_reset.76300938 |
Directory | /workspace/1.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_test_access.490887529 |
Short name | T993 |
Test name | |
Test status | |
Simulation time | 744529469 ps |
CPU time | 16.24 seconds |
Started | Jul 30 06:05:28 PM PDT 24 |
Finished | Jul 30 06:05:45 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-ac7ee5d9-6f13-4474-82df-10125b9ecb17 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=490887529 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_test_access.490887529 |
Directory | /workspace/1.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_alert_test.2569427313 |
Short name | T845 |
Test name | |
Test status | |
Simulation time | 55217838 ps |
CPU time | 1.8 seconds |
Started | Jul 30 06:06:20 PM PDT 24 |
Finished | Jul 30 06:06:22 PM PDT 24 |
Peak memory | 240544 kb |
Host | smart-8aae978a-2473-462e-a66c-0a93631d91e5 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2569427313 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_alert_test.2569427313 |
Directory | /workspace/10.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_dai_errs.3017889641 |
Short name | T1091 |
Test name | |
Test status | |
Simulation time | 1621108187 ps |
CPU time | 14.12 seconds |
Started | Jul 30 06:06:20 PM PDT 24 |
Finished | Jul 30 06:06:34 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-f5353087-d0ff-4f4c-af72-02653e7172e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3017889641 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_errs.3017889641 |
Directory | /workspace/10.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_dai_lock.3248220954 |
Short name | T937 |
Test name | |
Test status | |
Simulation time | 843747472 ps |
CPU time | 15.4 seconds |
Started | Jul 30 06:06:22 PM PDT 24 |
Finished | Jul 30 06:06:37 PM PDT 24 |
Peak memory | 241852 kb |
Host | smart-c234127b-ae03-4bb3-b616-79929f31fa9b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3248220954 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_lock.3248220954 |
Directory | /workspace/10.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_init_fail.3894511425 |
Short name | T821 |
Test name | |
Test status | |
Simulation time | 505652577 ps |
CPU time | 4.49 seconds |
Started | Jul 30 06:06:18 PM PDT 24 |
Finished | Jul 30 06:06:23 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-687bb5ba-0f58-48b3-ac3c-963aea4f0dc5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3894511425 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_init_fail.3894511425 |
Directory | /workspace/10.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_macro_errs.3910743698 |
Short name | T759 |
Test name | |
Test status | |
Simulation time | 4402710757 ps |
CPU time | 8.14 seconds |
Started | Jul 30 06:06:11 PM PDT 24 |
Finished | Jul 30 06:06:19 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-60151dd9-7e07-4bf6-beb1-7974e423a8f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3910743698 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_macro_errs.3910743698 |
Directory | /workspace/10.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_key_req.931039668 |
Short name | T411 |
Test name | |
Test status | |
Simulation time | 307144432 ps |
CPU time | 7.38 seconds |
Started | Jul 30 06:06:22 PM PDT 24 |
Finished | Jul 30 06:06:29 PM PDT 24 |
Peak memory | 242068 kb |
Host | smart-3406005a-b153-4520-b02e-6887d8ad64af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=931039668 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_key_req.931039668 |
Directory | /workspace/10.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_lc_esc.3813941078 |
Short name | T558 |
Test name | |
Test status | |
Simulation time | 456218112 ps |
CPU time | 13.74 seconds |
Started | Jul 30 06:06:21 PM PDT 24 |
Finished | Jul 30 06:06:35 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-7e4f09fc-cc58-4fff-a7fe-00b544a2e34c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3813941078 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_esc.3813941078 |
Directory | /workspace/10.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_lc_req.1929878205 |
Short name | T358 |
Test name | |
Test status | |
Simulation time | 1014808436 ps |
CPU time | 23.7 seconds |
Started | Jul 30 06:06:23 PM PDT 24 |
Finished | Jul 30 06:06:47 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-a05cd6c7-f757-4938-878b-c5e4c9307252 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1929878205 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_req.1929878205 |
Directory | /workspace/10.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_regwen.3178380978 |
Short name | T854 |
Test name | |
Test status | |
Simulation time | 207621770 ps |
CPU time | 5.59 seconds |
Started | Jul 30 06:06:19 PM PDT 24 |
Finished | Jul 30 06:06:24 PM PDT 24 |
Peak memory | 241912 kb |
Host | smart-a9a317ef-d0e8-4b1d-b948-9c8c5a6cbaf9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3178380978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_regwen.3178380978 |
Directory | /workspace/10.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_smoke.3141128727 |
Short name | T390 |
Test name | |
Test status | |
Simulation time | 577861641 ps |
CPU time | 4.75 seconds |
Started | Jul 30 06:06:21 PM PDT 24 |
Finished | Jul 30 06:06:26 PM PDT 24 |
Peak memory | 248484 kb |
Host | smart-0273d052-2912-4b9c-924e-a698a5fa4447 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3141128727 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_smoke.3141128727 |
Directory | /workspace/10.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_stress_all.3624101312 |
Short name | T807 |
Test name | |
Test status | |
Simulation time | 32531081833 ps |
CPU time | 374.03 seconds |
Started | Jul 30 06:06:28 PM PDT 24 |
Finished | Jul 30 06:12:42 PM PDT 24 |
Peak memory | 256852 kb |
Host | smart-a5e83bd4-8caf-4a22-a0e5-aa0590692f43 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3624101312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all .3624101312 |
Directory | /workspace/10.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_test_access.1075294755 |
Short name | T966 |
Test name | |
Test status | |
Simulation time | 1605632213 ps |
CPU time | 4.26 seconds |
Started | Jul 30 06:06:27 PM PDT 24 |
Finished | Jul 30 06:06:31 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-317b8837-06ad-41fe-859c-798b0581ea6c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1075294755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_test_access.1075294755 |
Directory | /workspace/10.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/100.otp_ctrl_init_fail.930466844 |
Short name | T469 |
Test name | |
Test status | |
Simulation time | 651294536 ps |
CPU time | 4.97 seconds |
Started | Jul 30 06:09:50 PM PDT 24 |
Finished | Jul 30 06:09:55 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-dd17c1a7-2121-45f8-8703-5c0c792f22c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=930466844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_init_fail.930466844 |
Directory | /workspace/100.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/100.otp_ctrl_parallel_lc_esc.2914815348 |
Short name | T601 |
Test name | |
Test status | |
Simulation time | 127401008 ps |
CPU time | 5.93 seconds |
Started | Jul 30 06:09:53 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-f66cc81f-0f28-47a2-9c34-0beff0b0ea5b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2914815348 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_parallel_lc_esc.2914815348 |
Directory | /workspace/100.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/101.otp_ctrl_init_fail.3690796461 |
Short name | T1089 |
Test name | |
Test status | |
Simulation time | 2444153901 ps |
CPU time | 6.52 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:05 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-2f1c1bd7-9fe5-492d-ad04-0e51d39e8cf6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3690796461 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_init_fail.3690796461 |
Directory | /workspace/101.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/101.otp_ctrl_parallel_lc_esc.2960453383 |
Short name | T876 |
Test name | |
Test status | |
Simulation time | 405233638 ps |
CPU time | 4.7 seconds |
Started | Jul 30 06:09:47 PM PDT 24 |
Finished | Jul 30 06:09:52 PM PDT 24 |
Peak memory | 241860 kb |
Host | smart-6ec695fb-bacb-4055-8983-4c2cff8cdec3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2960453383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_parallel_lc_esc.2960453383 |
Directory | /workspace/101.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/102.otp_ctrl_init_fail.1958291417 |
Short name | T602 |
Test name | |
Test status | |
Simulation time | 106349782 ps |
CPU time | 3.72 seconds |
Started | Jul 30 06:09:49 PM PDT 24 |
Finished | Jul 30 06:09:53 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-57ac353f-33f4-4eee-af30-52b92aff7e20 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1958291417 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_init_fail.1958291417 |
Directory | /workspace/102.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/102.otp_ctrl_parallel_lc_esc.532155609 |
Short name | T840 |
Test name | |
Test status | |
Simulation time | 946146984 ps |
CPU time | 16.82 seconds |
Started | Jul 30 06:09:45 PM PDT 24 |
Finished | Jul 30 06:10:02 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-06b3fe1e-51bf-46e3-bad9-5a026e491304 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=532155609 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_parallel_lc_esc.532155609 |
Directory | /workspace/102.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/103.otp_ctrl_init_fail.2916987502 |
Short name | T111 |
Test name | |
Test status | |
Simulation time | 2026697044 ps |
CPU time | 6.02 seconds |
Started | Jul 30 06:09:50 PM PDT 24 |
Finished | Jul 30 06:09:56 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-00741aba-3d00-43fe-88f7-24dc3d3e82a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2916987502 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_init_fail.2916987502 |
Directory | /workspace/103.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/103.otp_ctrl_parallel_lc_esc.772083896 |
Short name | T206 |
Test name | |
Test status | |
Simulation time | 501910739 ps |
CPU time | 13.79 seconds |
Started | Jul 30 06:09:45 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-4a22257d-c6df-4ca0-8028-dc9d92adfd85 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=772083896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_parallel_lc_esc.772083896 |
Directory | /workspace/103.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/104.otp_ctrl_init_fail.2689990004 |
Short name | T1053 |
Test name | |
Test status | |
Simulation time | 1776090115 ps |
CPU time | 4.68 seconds |
Started | Jul 30 06:09:44 PM PDT 24 |
Finished | Jul 30 06:09:49 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-185507a6-ccf4-4f37-92aa-673f5c78a518 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2689990004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_init_fail.2689990004 |
Directory | /workspace/104.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/104.otp_ctrl_parallel_lc_esc.481111134 |
Short name | T903 |
Test name | |
Test status | |
Simulation time | 173503783 ps |
CPU time | 7.12 seconds |
Started | Jul 30 06:09:53 PM PDT 24 |
Finished | Jul 30 06:10:00 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-aa139be7-ac60-4287-af26-bbe9492ee80f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=481111134 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_parallel_lc_esc.481111134 |
Directory | /workspace/104.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/105.otp_ctrl_init_fail.4182081945 |
Short name | T398 |
Test name | |
Test status | |
Simulation time | 138079772 ps |
CPU time | 4.55 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-d05a30a7-0568-4937-b0bf-3ff8ad584023 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4182081945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_init_fail.4182081945 |
Directory | /workspace/105.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/105.otp_ctrl_parallel_lc_esc.3479485312 |
Short name | T881 |
Test name | |
Test status | |
Simulation time | 718407517 ps |
CPU time | 11.52 seconds |
Started | Jul 30 06:09:50 PM PDT 24 |
Finished | Jul 30 06:10:01 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-9ac0c81e-e8e7-45af-8344-502ccdef86ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3479485312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_parallel_lc_esc.3479485312 |
Directory | /workspace/105.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/106.otp_ctrl_init_fail.560688961 |
Short name | T377 |
Test name | |
Test status | |
Simulation time | 183964319 ps |
CPU time | 4.69 seconds |
Started | Jul 30 06:09:57 PM PDT 24 |
Finished | Jul 30 06:10:02 PM PDT 24 |
Peak memory | 242112 kb |
Host | smart-7987f6ab-1e9d-4532-b5ce-550f64ef6525 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=560688961 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_init_fail.560688961 |
Directory | /workspace/106.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/106.otp_ctrl_parallel_lc_esc.2506655097 |
Short name | T386 |
Test name | |
Test status | |
Simulation time | 697188545 ps |
CPU time | 17.15 seconds |
Started | Jul 30 06:09:59 PM PDT 24 |
Finished | Jul 30 06:10:16 PM PDT 24 |
Peak memory | 241880 kb |
Host | smart-ae611dd6-953d-47f3-8b53-a62b59efcb11 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2506655097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_parallel_lc_esc.2506655097 |
Directory | /workspace/106.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/107.otp_ctrl_init_fail.4068281560 |
Short name | T417 |
Test name | |
Test status | |
Simulation time | 372840059 ps |
CPU time | 4.07 seconds |
Started | Jul 30 06:09:48 PM PDT 24 |
Finished | Jul 30 06:09:52 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-ccf4ecb4-619f-4496-81e5-8d0e293ecb49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4068281560 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_init_fail.4068281560 |
Directory | /workspace/107.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/107.otp_ctrl_parallel_lc_esc.168492718 |
Short name | T641 |
Test name | |
Test status | |
Simulation time | 140726981 ps |
CPU time | 6.22 seconds |
Started | Jul 30 06:09:55 PM PDT 24 |
Finished | Jul 30 06:10:01 PM PDT 24 |
Peak memory | 241928 kb |
Host | smart-6139d224-9b0b-4613-9c4d-98b81548f8fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=168492718 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_parallel_lc_esc.168492718 |
Directory | /workspace/107.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/108.otp_ctrl_init_fail.3202619264 |
Short name | T928 |
Test name | |
Test status | |
Simulation time | 523193222 ps |
CPU time | 3.92 seconds |
Started | Jul 30 06:09:52 PM PDT 24 |
Finished | Jul 30 06:09:56 PM PDT 24 |
Peak memory | 241912 kb |
Host | smart-3dd16f10-45e6-4a7f-a3d3-50d386fe79e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3202619264 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_init_fail.3202619264 |
Directory | /workspace/108.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/108.otp_ctrl_parallel_lc_esc.565939055 |
Short name | T731 |
Test name | |
Test status | |
Simulation time | 333224223 ps |
CPU time | 4.46 seconds |
Started | Jul 30 06:09:53 PM PDT 24 |
Finished | Jul 30 06:09:58 PM PDT 24 |
Peak memory | 241748 kb |
Host | smart-143aaa93-86df-40ef-8b88-aa4ee942fbac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=565939055 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_parallel_lc_esc.565939055 |
Directory | /workspace/108.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/109.otp_ctrl_parallel_lc_esc.3265332409 |
Short name | T811 |
Test name | |
Test status | |
Simulation time | 122997066 ps |
CPU time | 3.93 seconds |
Started | Jul 30 06:09:52 PM PDT 24 |
Finished | Jul 30 06:09:57 PM PDT 24 |
Peak memory | 241888 kb |
Host | smart-6c1d8911-d02c-43e7-a649-482e988a75bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3265332409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_parallel_lc_esc.3265332409 |
Directory | /workspace/109.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_alert_test.3210102132 |
Short name | T622 |
Test name | |
Test status | |
Simulation time | 176366260 ps |
CPU time | 2.08 seconds |
Started | Jul 30 06:06:24 PM PDT 24 |
Finished | Jul 30 06:06:26 PM PDT 24 |
Peak memory | 240496 kb |
Host | smart-60e65a7c-dd70-4494-b607-c84e55fcc320 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3210102132 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_alert_test.3210102132 |
Directory | /workspace/11.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_check_fail.2764182084 |
Short name | T34 |
Test name | |
Test status | |
Simulation time | 250266754 ps |
CPU time | 5.12 seconds |
Started | Jul 30 06:06:23 PM PDT 24 |
Finished | Jul 30 06:06:29 PM PDT 24 |
Peak memory | 242116 kb |
Host | smart-0c31fc90-61bd-4176-82f1-ba54f111694d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2764182084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_check_fail.2764182084 |
Directory | /workspace/11.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_dai_errs.656835323 |
Short name | T307 |
Test name | |
Test status | |
Simulation time | 2263513399 ps |
CPU time | 17.83 seconds |
Started | Jul 30 06:06:32 PM PDT 24 |
Finished | Jul 30 06:06:50 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-33513e60-7131-4d10-a655-689619749a10 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=656835323 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_errs.656835323 |
Directory | /workspace/11.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_dai_lock.1688200881 |
Short name | T806 |
Test name | |
Test status | |
Simulation time | 505107417 ps |
CPU time | 8.54 seconds |
Started | Jul 30 06:06:22 PM PDT 24 |
Finished | Jul 30 06:06:30 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-98f3e8dd-7768-4cda-97f3-b961808ec69d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1688200881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_lock.1688200881 |
Directory | /workspace/11.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_init_fail.3422168262 |
Short name | T393 |
Test name | |
Test status | |
Simulation time | 420171366 ps |
CPU time | 4.2 seconds |
Started | Jul 30 06:06:29 PM PDT 24 |
Finished | Jul 30 06:06:33 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-edc89c7a-d782-4b5f-ac6e-d5c17c957e0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3422168262 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_init_fail.3422168262 |
Directory | /workspace/11.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_macro_errs.239837552 |
Short name | T1158 |
Test name | |
Test status | |
Simulation time | 11525797748 ps |
CPU time | 25.7 seconds |
Started | Jul 30 06:06:21 PM PDT 24 |
Finished | Jul 30 06:06:47 PM PDT 24 |
Peak memory | 243024 kb |
Host | smart-f4b3eedf-c676-4e13-a7cf-b80b1141152e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=239837552 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_macro_errs.239837552 |
Directory | /workspace/11.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_key_req.1751136486 |
Short name | T555 |
Test name | |
Test status | |
Simulation time | 610063312 ps |
CPU time | 7.62 seconds |
Started | Jul 30 06:06:27 PM PDT 24 |
Finished | Jul 30 06:06:35 PM PDT 24 |
Peak memory | 248528 kb |
Host | smart-3d085535-db15-405d-be55-d3a94e090649 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1751136486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_key_req.1751136486 |
Directory | /workspace/11.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_lc_esc.1315505615 |
Short name | T1150 |
Test name | |
Test status | |
Simulation time | 563268317 ps |
CPU time | 4.75 seconds |
Started | Jul 30 06:06:26 PM PDT 24 |
Finished | Jul 30 06:06:31 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-f75b5d52-e648-4ea5-a19e-e422777834ea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1315505615 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_esc.1315505615 |
Directory | /workspace/11.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_lc_req.1781796903 |
Short name | T971 |
Test name | |
Test status | |
Simulation time | 257003184 ps |
CPU time | 4.06 seconds |
Started | Jul 30 06:06:21 PM PDT 24 |
Finished | Jul 30 06:06:25 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-554ad7f4-6322-4ba1-ac93-7e7a6a15dca9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1781796903 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_req.1781796903 |
Directory | /workspace/11.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_smoke.1652958944 |
Short name | T831 |
Test name | |
Test status | |
Simulation time | 5924066680 ps |
CPU time | 10.37 seconds |
Started | Jul 30 06:06:18 PM PDT 24 |
Finished | Jul 30 06:06:29 PM PDT 24 |
Peak memory | 242784 kb |
Host | smart-bf680530-ab31-40e6-99df-fc6dad124c75 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1652958944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_smoke.1652958944 |
Directory | /workspace/11.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_stress_all.3938706117 |
Short name | T1169 |
Test name | |
Test status | |
Simulation time | 7426584523 ps |
CPU time | 73.29 seconds |
Started | Jul 30 06:06:23 PM PDT 24 |
Finished | Jul 30 06:07:37 PM PDT 24 |
Peak memory | 243892 kb |
Host | smart-f2bd9b68-10d2-4b56-aac3-1e895800409a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3938706117 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all .3938706117 |
Directory | /workspace/11.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_test_access.2652313861 |
Short name | T490 |
Test name | |
Test status | |
Simulation time | 760349239 ps |
CPU time | 8.83 seconds |
Started | Jul 30 06:06:21 PM PDT 24 |
Finished | Jul 30 06:06:30 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-fa34dc8a-32d4-4631-bdb1-c480c256773f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2652313861 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_test_access.2652313861 |
Directory | /workspace/11.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/110.otp_ctrl_init_fail.1670484180 |
Short name | T112 |
Test name | |
Test status | |
Simulation time | 438703017 ps |
CPU time | 5.16 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:03 PM PDT 24 |
Peak memory | 241980 kb |
Host | smart-ddeac6af-36d8-495c-aadf-af72d6274f07 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1670484180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_init_fail.1670484180 |
Directory | /workspace/110.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/110.otp_ctrl_parallel_lc_esc.2764261461 |
Short name | T617 |
Test name | |
Test status | |
Simulation time | 222802118 ps |
CPU time | 9.44 seconds |
Started | Jul 30 06:09:47 PM PDT 24 |
Finished | Jul 30 06:09:57 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-c77c2ace-5b30-4ead-a66e-fe4ba4ced5f9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2764261461 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_parallel_lc_esc.2764261461 |
Directory | /workspace/110.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/111.otp_ctrl_init_fail.2721528958 |
Short name | T1199 |
Test name | |
Test status | |
Simulation time | 2352515312 ps |
CPU time | 4.92 seconds |
Started | Jul 30 06:09:51 PM PDT 24 |
Finished | Jul 30 06:09:56 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-af2ae2fb-9d74-4345-9ecc-ed06fcee5a93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2721528958 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_init_fail.2721528958 |
Directory | /workspace/111.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/111.otp_ctrl_parallel_lc_esc.4021970560 |
Short name | T460 |
Test name | |
Test status | |
Simulation time | 981808344 ps |
CPU time | 8.53 seconds |
Started | Jul 30 06:09:55 PM PDT 24 |
Finished | Jul 30 06:10:04 PM PDT 24 |
Peak memory | 242084 kb |
Host | smart-0e743ee8-323e-4bc4-a495-85317990bc7e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4021970560 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_parallel_lc_esc.4021970560 |
Directory | /workspace/111.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/112.otp_ctrl_init_fail.1659188332 |
Short name | T397 |
Test name | |
Test status | |
Simulation time | 2039476428 ps |
CPU time | 4.69 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:01 PM PDT 24 |
Peak memory | 242060 kb |
Host | smart-ab761ab9-7492-4f39-9854-7b09e3df8aee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1659188332 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_init_fail.1659188332 |
Directory | /workspace/112.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/112.otp_ctrl_parallel_lc_esc.1155180543 |
Short name | T452 |
Test name | |
Test status | |
Simulation time | 14768223327 ps |
CPU time | 53.32 seconds |
Started | Jul 30 06:09:53 PM PDT 24 |
Finished | Jul 30 06:10:46 PM PDT 24 |
Peak memory | 242084 kb |
Host | smart-999af381-e803-4a70-a0b4-f6a3119ea656 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1155180543 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_parallel_lc_esc.1155180543 |
Directory | /workspace/112.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/113.otp_ctrl_init_fail.1149740385 |
Short name | T37 |
Test name | |
Test status | |
Simulation time | 179202527 ps |
CPU time | 4.45 seconds |
Started | Jul 30 06:09:55 PM PDT 24 |
Finished | Jul 30 06:10:00 PM PDT 24 |
Peak memory | 241916 kb |
Host | smart-de69b389-76c8-4aee-adad-75cb68571f0f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1149740385 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_init_fail.1149740385 |
Directory | /workspace/113.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/113.otp_ctrl_parallel_lc_esc.777661362 |
Short name | T754 |
Test name | |
Test status | |
Simulation time | 1922017572 ps |
CPU time | 21.88 seconds |
Started | Jul 30 06:09:59 PM PDT 24 |
Finished | Jul 30 06:10:21 PM PDT 24 |
Peak memory | 241900 kb |
Host | smart-437a5472-2411-4d05-ac30-07db6587eaa3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=777661362 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_parallel_lc_esc.777661362 |
Directory | /workspace/113.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/114.otp_ctrl_init_fail.1231862542 |
Short name | T638 |
Test name | |
Test status | |
Simulation time | 2513628296 ps |
CPU time | 7.56 seconds |
Started | Jul 30 06:10:32 PM PDT 24 |
Finished | Jul 30 06:10:39 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-21398b7d-639e-45d9-8d74-3d583867c218 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1231862542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_init_fail.1231862542 |
Directory | /workspace/114.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/114.otp_ctrl_parallel_lc_esc.702752492 |
Short name | T828 |
Test name | |
Test status | |
Simulation time | 596290038 ps |
CPU time | 7.36 seconds |
Started | Jul 30 06:09:51 PM PDT 24 |
Finished | Jul 30 06:09:58 PM PDT 24 |
Peak memory | 247228 kb |
Host | smart-52ce79f5-e043-4967-b3de-d3e838d7206e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=702752492 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_parallel_lc_esc.702752492 |
Directory | /workspace/114.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/115.otp_ctrl_parallel_lc_esc.4073329908 |
Short name | T802 |
Test name | |
Test status | |
Simulation time | 291512181 ps |
CPU time | 7.73 seconds |
Started | Jul 30 06:09:52 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-50481b9f-8f8f-4b3d-a7af-0914d2ec7dec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4073329908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_parallel_lc_esc.4073329908 |
Directory | /workspace/115.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/116.otp_ctrl_init_fail.875061743 |
Short name | T1120 |
Test name | |
Test status | |
Simulation time | 117892393 ps |
CPU time | 3.49 seconds |
Started | Jul 30 06:09:53 PM PDT 24 |
Finished | Jul 30 06:09:57 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-e7bd7ed9-0d13-4758-84ca-92b8e805dd12 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=875061743 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_init_fail.875061743 |
Directory | /workspace/116.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/116.otp_ctrl_parallel_lc_esc.3924458013 |
Short name | T849 |
Test name | |
Test status | |
Simulation time | 145819936 ps |
CPU time | 4.18 seconds |
Started | Jul 30 06:09:52 PM PDT 24 |
Finished | Jul 30 06:09:56 PM PDT 24 |
Peak memory | 248560 kb |
Host | smart-3ec60757-05c6-4788-ba2a-df32e527e512 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3924458013 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_parallel_lc_esc.3924458013 |
Directory | /workspace/116.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/117.otp_ctrl_init_fail.3110256146 |
Short name | T584 |
Test name | |
Test status | |
Simulation time | 162391550 ps |
CPU time | 3.69 seconds |
Started | Jul 30 06:09:59 PM PDT 24 |
Finished | Jul 30 06:10:03 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-0b0e453b-c2a9-4e90-b869-cc8d4f9fb5c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3110256146 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_init_fail.3110256146 |
Directory | /workspace/117.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/117.otp_ctrl_parallel_lc_esc.241576128 |
Short name | T704 |
Test name | |
Test status | |
Simulation time | 160274159 ps |
CPU time | 4.97 seconds |
Started | Jul 30 06:09:52 PM PDT 24 |
Finished | Jul 30 06:09:57 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-088823d0-1773-4264-a92c-5c88aca5f7d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=241576128 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_parallel_lc_esc.241576128 |
Directory | /workspace/117.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/118.otp_ctrl_parallel_lc_esc.3490876643 |
Short name | T461 |
Test name | |
Test status | |
Simulation time | 428566103 ps |
CPU time | 4.64 seconds |
Started | Jul 30 06:09:57 PM PDT 24 |
Finished | Jul 30 06:10:01 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-d5ccad1a-c92a-4ab9-ae72-1f6203921f36 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3490876643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_parallel_lc_esc.3490876643 |
Directory | /workspace/118.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/119.otp_ctrl_init_fail.2988546330 |
Short name | T646 |
Test name | |
Test status | |
Simulation time | 313912045 ps |
CPU time | 4.69 seconds |
Started | Jul 30 06:10:00 PM PDT 24 |
Finished | Jul 30 06:10:04 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-5f8e3d47-7e2a-4aba-b607-4f911d909d76 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2988546330 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_init_fail.2988546330 |
Directory | /workspace/119.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/119.otp_ctrl_parallel_lc_esc.2544060909 |
Short name | T627 |
Test name | |
Test status | |
Simulation time | 6071473405 ps |
CPU time | 16.36 seconds |
Started | Jul 30 06:10:46 PM PDT 24 |
Finished | Jul 30 06:11:03 PM PDT 24 |
Peak memory | 241752 kb |
Host | smart-be3bc392-d57a-4c21-a927-8a632b2db632 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2544060909 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_parallel_lc_esc.2544060909 |
Directory | /workspace/119.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_alert_test.1904581987 |
Short name | T511 |
Test name | |
Test status | |
Simulation time | 75165560 ps |
CPU time | 1.96 seconds |
Started | Jul 30 06:06:28 PM PDT 24 |
Finished | Jul 30 06:06:30 PM PDT 24 |
Peak memory | 240892 kb |
Host | smart-eac64957-9a45-4e42-8542-fd68c20ca63a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1904581987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_alert_test.1904581987 |
Directory | /workspace/12.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_check_fail.1174993478 |
Short name | T1050 |
Test name | |
Test status | |
Simulation time | 303181710 ps |
CPU time | 5.98 seconds |
Started | Jul 30 06:06:32 PM PDT 24 |
Finished | Jul 30 06:06:38 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-189923f9-ca22-4658-a235-c332a0dd5404 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1174993478 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_check_fail.1174993478 |
Directory | /workspace/12.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_dai_errs.1014345423 |
Short name | T612 |
Test name | |
Test status | |
Simulation time | 1622490314 ps |
CPU time | 24.44 seconds |
Started | Jul 30 06:06:19 PM PDT 24 |
Finished | Jul 30 06:06:44 PM PDT 24 |
Peak memory | 242036 kb |
Host | smart-7781c16f-60db-451c-a8ec-c33b1ee1c2cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1014345423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_errs.1014345423 |
Directory | /workspace/12.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_dai_lock.247678081 |
Short name | T94 |
Test name | |
Test status | |
Simulation time | 969087659 ps |
CPU time | 31.08 seconds |
Started | Jul 30 06:06:28 PM PDT 24 |
Finished | Jul 30 06:06:59 PM PDT 24 |
Peak memory | 243104 kb |
Host | smart-0fdf6629-b5a6-4526-b30b-332980e94b16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=247678081 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_lock.247678081 |
Directory | /workspace/12.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_init_fail.821710991 |
Short name | T43 |
Test name | |
Test status | |
Simulation time | 146480761 ps |
CPU time | 3.99 seconds |
Started | Jul 30 06:06:30 PM PDT 24 |
Finished | Jul 30 06:06:34 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-538643e4-da64-46d5-a0d6-5f570bd765da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=821710991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_init_fail.821710991 |
Directory | /workspace/12.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_macro_errs.3243338565 |
Short name | T956 |
Test name | |
Test status | |
Simulation time | 2136336016 ps |
CPU time | 39.86 seconds |
Started | Jul 30 06:06:30 PM PDT 24 |
Finished | Jul 30 06:07:10 PM PDT 24 |
Peak memory | 247372 kb |
Host | smart-c4bed13e-40b1-4c4e-9895-c8dfd6b9d19c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3243338565 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_macro_errs.3243338565 |
Directory | /workspace/12.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_key_req.3929919435 |
Short name | T762 |
Test name | |
Test status | |
Simulation time | 7057681077 ps |
CPU time | 20.09 seconds |
Started | Jul 30 06:06:27 PM PDT 24 |
Finished | Jul 30 06:06:47 PM PDT 24 |
Peak memory | 248732 kb |
Host | smart-8fa03d73-0cd7-4a72-8c49-777f41a9c900 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3929919435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_key_req.3929919435 |
Directory | /workspace/12.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_lc_esc.1722744343 |
Short name | T655 |
Test name | |
Test status | |
Simulation time | 3008489907 ps |
CPU time | 25.37 seconds |
Started | Jul 30 06:06:28 PM PDT 24 |
Finished | Jul 30 06:06:54 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-0c92ff2c-fd38-478f-a745-f3c1f3b1064e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1722744343 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_esc.1722744343 |
Directory | /workspace/12.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_lc_req.3234871214 |
Short name | T1046 |
Test name | |
Test status | |
Simulation time | 817434391 ps |
CPU time | 10.05 seconds |
Started | Jul 30 06:06:29 PM PDT 24 |
Finished | Jul 30 06:06:39 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-772a0806-5553-425e-b1ef-677196162da9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3234871214 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_req.3234871214 |
Directory | /workspace/12.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_regwen.3705306522 |
Short name | T1013 |
Test name | |
Test status | |
Simulation time | 2013086661 ps |
CPU time | 4.5 seconds |
Started | Jul 30 06:06:33 PM PDT 24 |
Finished | Jul 30 06:06:38 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-e404fa78-c1ff-42e7-9e39-f70437771777 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3705306522 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_regwen.3705306522 |
Directory | /workspace/12.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_smoke.4166879968 |
Short name | T808 |
Test name | |
Test status | |
Simulation time | 245251972 ps |
CPU time | 5.76 seconds |
Started | Jul 30 06:06:24 PM PDT 24 |
Finished | Jul 30 06:06:30 PM PDT 24 |
Peak memory | 248612 kb |
Host | smart-15fdc5bd-e656-4122-ad8f-b8a194044e33 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4166879968 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_smoke.4166879968 |
Directory | /workspace/12.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_test_access.1258347046 |
Short name | T359 |
Test name | |
Test status | |
Simulation time | 862516319 ps |
CPU time | 9.1 seconds |
Started | Jul 30 06:06:24 PM PDT 24 |
Finished | Jul 30 06:06:33 PM PDT 24 |
Peak memory | 242116 kb |
Host | smart-17d18d47-d643-4bd1-bef1-885566dcbf7b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1258347046 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_test_access.1258347046 |
Directory | /workspace/12.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/120.otp_ctrl_init_fail.3653106694 |
Short name | T664 |
Test name | |
Test status | |
Simulation time | 546935222 ps |
CPU time | 4.23 seconds |
Started | Jul 30 06:10:02 PM PDT 24 |
Finished | Jul 30 06:10:06 PM PDT 24 |
Peak memory | 241968 kb |
Host | smart-1c3039f6-2241-418d-9799-afb338908b1a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3653106694 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_init_fail.3653106694 |
Directory | /workspace/120.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/120.otp_ctrl_parallel_lc_esc.1923892889 |
Short name | T551 |
Test name | |
Test status | |
Simulation time | 389332564 ps |
CPU time | 9.05 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:10:04 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-f3c8e6ec-7480-43ba-8ad8-4ca5fc331e73 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1923892889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_parallel_lc_esc.1923892889 |
Directory | /workspace/120.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/121.otp_ctrl_init_fail.2346196045 |
Short name | T423 |
Test name | |
Test status | |
Simulation time | 2424493362 ps |
CPU time | 6.08 seconds |
Started | Jul 30 06:09:52 PM PDT 24 |
Finished | Jul 30 06:09:58 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-251e54d4-cf8c-47a1-aa8a-9b92bbab8739 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2346196045 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_init_fail.2346196045 |
Directory | /workspace/121.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/121.otp_ctrl_parallel_lc_esc.3141414707 |
Short name | T983 |
Test name | |
Test status | |
Simulation time | 296264027 ps |
CPU time | 4.5 seconds |
Started | Jul 30 06:09:51 PM PDT 24 |
Finished | Jul 30 06:09:56 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-97927551-3f16-46f1-a142-51a1c81b81c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3141414707 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_parallel_lc_esc.3141414707 |
Directory | /workspace/121.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/122.otp_ctrl_init_fail.3223215241 |
Short name | T1006 |
Test name | |
Test status | |
Simulation time | 1708412719 ps |
CPU time | 4.22 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:00 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-92d0b731-092d-49f4-ae1e-5118a53a7434 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3223215241 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_init_fail.3223215241 |
Directory | /workspace/122.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/122.otp_ctrl_parallel_lc_esc.1832868485 |
Short name | T131 |
Test name | |
Test status | |
Simulation time | 3019379877 ps |
CPU time | 12.73 seconds |
Started | Jul 30 06:09:57 PM PDT 24 |
Finished | Jul 30 06:10:10 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-c0de71ba-326b-46cc-a19b-8fad3e768ec1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1832868485 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_parallel_lc_esc.1832868485 |
Directory | /workspace/122.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/123.otp_ctrl_init_fail.291258713 |
Short name | T989 |
Test name | |
Test status | |
Simulation time | 2159436271 ps |
CPU time | 3.98 seconds |
Started | Jul 30 06:09:51 PM PDT 24 |
Finished | Jul 30 06:09:55 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-9fe8e192-cdae-4b57-8b18-b2f936893649 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=291258713 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_init_fail.291258713 |
Directory | /workspace/123.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/123.otp_ctrl_parallel_lc_esc.3136392409 |
Short name | T673 |
Test name | |
Test status | |
Simulation time | 4332968579 ps |
CPU time | 10.13 seconds |
Started | Jul 30 06:09:52 PM PDT 24 |
Finished | Jul 30 06:10:03 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-83efbb29-ddb0-4a64-a628-66d5343f54fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3136392409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_parallel_lc_esc.3136392409 |
Directory | /workspace/123.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/124.otp_ctrl_parallel_lc_esc.3557106497 |
Short name | T872 |
Test name | |
Test status | |
Simulation time | 652363411 ps |
CPU time | 9.74 seconds |
Started | Jul 30 06:10:01 PM PDT 24 |
Finished | Jul 30 06:10:10 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-873fd67c-4fca-4194-92ce-f60983ddb5f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3557106497 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_parallel_lc_esc.3557106497 |
Directory | /workspace/124.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/125.otp_ctrl_init_fail.1259233666 |
Short name | T55 |
Test name | |
Test status | |
Simulation time | 348824905 ps |
CPU time | 5.01 seconds |
Started | Jul 30 06:10:02 PM PDT 24 |
Finished | Jul 30 06:10:07 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-de3dea7d-b2bf-4376-b53b-8a8c3b14c5f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1259233666 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_init_fail.1259233666 |
Directory | /workspace/125.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/125.otp_ctrl_parallel_lc_esc.3194059479 |
Short name | T313 |
Test name | |
Test status | |
Simulation time | 251705983 ps |
CPU time | 12.67 seconds |
Started | Jul 30 06:09:53 PM PDT 24 |
Finished | Jul 30 06:10:06 PM PDT 24 |
Peak memory | 241924 kb |
Host | smart-35901d43-f83b-446d-bee2-1e0640a5f4ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3194059479 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_parallel_lc_esc.3194059479 |
Directory | /workspace/125.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/126.otp_ctrl_init_fail.215627682 |
Short name | T476 |
Test name | |
Test status | |
Simulation time | 152466651 ps |
CPU time | 3.14 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:01 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-aa180930-c101-4019-8f25-db71ca6bc80c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=215627682 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_init_fail.215627682 |
Directory | /workspace/126.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/127.otp_ctrl_init_fail.1818144738 |
Short name | T441 |
Test name | |
Test status | |
Simulation time | 140726230 ps |
CPU time | 3.88 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:02 PM PDT 24 |
Peak memory | 241844 kb |
Host | smart-7661099f-3ec7-4a50-b181-addd1f0a17e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1818144738 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_init_fail.1818144738 |
Directory | /workspace/127.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/127.otp_ctrl_parallel_lc_esc.4148973343 |
Short name | T1119 |
Test name | |
Test status | |
Simulation time | 186863508 ps |
CPU time | 5.41 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:01 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-f8ed5384-d595-4689-9d3b-344adf55c7e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4148973343 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_parallel_lc_esc.4148973343 |
Directory | /workspace/127.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/128.otp_ctrl_init_fail.3852634931 |
Short name | T682 |
Test name | |
Test status | |
Simulation time | 375690020 ps |
CPU time | 4.42 seconds |
Started | Jul 30 06:09:57 PM PDT 24 |
Finished | Jul 30 06:10:02 PM PDT 24 |
Peak memory | 241936 kb |
Host | smart-77ba7c9a-c6d0-492b-971e-267608ecf60d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3852634931 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_init_fail.3852634931 |
Directory | /workspace/128.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/128.otp_ctrl_parallel_lc_esc.3310430427 |
Short name | T741 |
Test name | |
Test status | |
Simulation time | 811786745 ps |
CPU time | 10.9 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:10:05 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-5b71b04b-dd99-45e6-9058-b0e34d07ee47 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3310430427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_parallel_lc_esc.3310430427 |
Directory | /workspace/128.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/129.otp_ctrl_init_fail.2108278724 |
Short name | T1129 |
Test name | |
Test status | |
Simulation time | 495960993 ps |
CPU time | 3.55 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:00 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-ee88221e-31e2-4ba4-95ad-17201e98459f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2108278724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_init_fail.2108278724 |
Directory | /workspace/129.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/129.otp_ctrl_parallel_lc_esc.473763197 |
Short name | T229 |
Test name | |
Test status | |
Simulation time | 630094663 ps |
CPU time | 5.88 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:02 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-32f96cb1-22f4-4277-aad1-f18b9b256a9e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=473763197 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_parallel_lc_esc.473763197 |
Directory | /workspace/129.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_alert_test.1897769754 |
Short name | T369 |
Test name | |
Test status | |
Simulation time | 89083202 ps |
CPU time | 1.68 seconds |
Started | Jul 30 06:06:28 PM PDT 24 |
Finished | Jul 30 06:06:30 PM PDT 24 |
Peak memory | 240524 kb |
Host | smart-6ed61f4e-53a9-41d6-a9e7-a849c7233562 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1897769754 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_alert_test.1897769754 |
Directory | /workspace/13.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_check_fail.2957187024 |
Short name | T71 |
Test name | |
Test status | |
Simulation time | 20805454929 ps |
CPU time | 41.66 seconds |
Started | Jul 30 06:06:25 PM PDT 24 |
Finished | Jul 30 06:07:07 PM PDT 24 |
Peak memory | 243532 kb |
Host | smart-50c66911-51f8-495b-ba0b-2334c3e7b516 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2957187024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_check_fail.2957187024 |
Directory | /workspace/13.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_dai_errs.3402184391 |
Short name | T211 |
Test name | |
Test status | |
Simulation time | 10298112594 ps |
CPU time | 18.37 seconds |
Started | Jul 30 06:06:26 PM PDT 24 |
Finished | Jul 30 06:06:44 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-bb176d73-a8ef-4149-b50f-0ceb747e3085 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3402184391 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_errs.3402184391 |
Directory | /workspace/13.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_dai_lock.3341468463 |
Short name | T818 |
Test name | |
Test status | |
Simulation time | 3156817886 ps |
CPU time | 17.67 seconds |
Started | Jul 30 06:06:26 PM PDT 24 |
Finished | Jul 30 06:06:43 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-a4d5f15b-9e41-4d3b-bb15-23f094f217a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3341468463 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_lock.3341468463 |
Directory | /workspace/13.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_init_fail.832944771 |
Short name | T958 |
Test name | |
Test status | |
Simulation time | 170774270 ps |
CPU time | 4.54 seconds |
Started | Jul 30 06:06:39 PM PDT 24 |
Finished | Jul 30 06:06:49 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-9b64f232-df45-4ef7-b832-4b43094c9bf7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=832944771 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_init_fail.832944771 |
Directory | /workspace/13.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_macro_errs.882841818 |
Short name | T567 |
Test name | |
Test status | |
Simulation time | 3576419753 ps |
CPU time | 27.86 seconds |
Started | Jul 30 06:06:26 PM PDT 24 |
Finished | Jul 30 06:06:54 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-960532b6-dba6-4b93-bb66-6b10942080ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=882841818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_macro_errs.882841818 |
Directory | /workspace/13.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_key_req.3856385642 |
Short name | T344 |
Test name | |
Test status | |
Simulation time | 1901625377 ps |
CPU time | 30.63 seconds |
Started | Jul 30 06:06:25 PM PDT 24 |
Finished | Jul 30 06:06:56 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-aaa6ad68-09e9-4f92-98bc-a8ac84363a12 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3856385642 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_key_req.3856385642 |
Directory | /workspace/13.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_lc_esc.933350557 |
Short name | T124 |
Test name | |
Test status | |
Simulation time | 461090585 ps |
CPU time | 9.78 seconds |
Started | Jul 30 06:06:29 PM PDT 24 |
Finished | Jul 30 06:06:39 PM PDT 24 |
Peak memory | 241932 kb |
Host | smart-771b011b-59a7-450e-a88d-2f696debb009 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=933350557 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_esc.933350557 |
Directory | /workspace/13.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_lc_req.1954538246 |
Short name | T431 |
Test name | |
Test status | |
Simulation time | 369875498 ps |
CPU time | 5.73 seconds |
Started | Jul 30 06:06:26 PM PDT 24 |
Finished | Jul 30 06:06:32 PM PDT 24 |
Peak memory | 248392 kb |
Host | smart-1da898df-f772-4a9f-9da2-05404fcb2087 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1954538246 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_req.1954538246 |
Directory | /workspace/13.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_regwen.1997910902 |
Short name | T963 |
Test name | |
Test status | |
Simulation time | 295972885 ps |
CPU time | 5.71 seconds |
Started | Jul 30 06:06:31 PM PDT 24 |
Finished | Jul 30 06:06:37 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-b1af63b2-5ef1-4e67-9313-11eb2384485a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1997910902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_regwen.1997910902 |
Directory | /workspace/13.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_smoke.211964316 |
Short name | T663 |
Test name | |
Test status | |
Simulation time | 306240837 ps |
CPU time | 6.25 seconds |
Started | Jul 30 06:06:25 PM PDT 24 |
Finished | Jul 30 06:06:31 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-dd094308-04bb-4e31-b61b-211e859747e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=211964316 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_smoke.211964316 |
Directory | /workspace/13.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_stress_all_with_rand_reset.267945494 |
Short name | T242 |
Test name | |
Test status | |
Simulation time | 49635165563 ps |
CPU time | 682.13 seconds |
Started | Jul 30 06:06:30 PM PDT 24 |
Finished | Jul 30 06:17:52 PM PDT 24 |
Peak memory | 248744 kb |
Host | smart-1239b83a-2739-451e-ba6f-2a3f3bb9fbc0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=267945494 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all_with_rand_reset.267945494 |
Directory | /workspace/13.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_test_access.3634546667 |
Short name | T1125 |
Test name | |
Test status | |
Simulation time | 927491905 ps |
CPU time | 16.29 seconds |
Started | Jul 30 06:06:29 PM PDT 24 |
Finished | Jul 30 06:06:45 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-04795117-3c6a-42b4-8118-87b89188a923 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3634546667 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_test_access.3634546667 |
Directory | /workspace/13.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/130.otp_ctrl_init_fail.1437493600 |
Short name | T406 |
Test name | |
Test status | |
Simulation time | 310880556 ps |
CPU time | 4.19 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:00 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-03b90888-2ed9-413b-9e35-c6da1b699cee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1437493600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_init_fail.1437493600 |
Directory | /workspace/130.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/130.otp_ctrl_parallel_lc_esc.1360591647 |
Short name | T440 |
Test name | |
Test status | |
Simulation time | 819894247 ps |
CPU time | 5.14 seconds |
Started | Jul 30 06:09:53 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 241840 kb |
Host | smart-9093d76b-4878-4aa0-a5cd-9c95d4922d3d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1360591647 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_parallel_lc_esc.1360591647 |
Directory | /workspace/130.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/131.otp_ctrl_init_fail.2177256921 |
Short name | T540 |
Test name | |
Test status | |
Simulation time | 457014283 ps |
CPU time | 3.72 seconds |
Started | Jul 30 06:10:01 PM PDT 24 |
Finished | Jul 30 06:10:05 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-9bdc77ca-aa47-46d8-9779-2632f99dde23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2177256921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_init_fail.2177256921 |
Directory | /workspace/131.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/131.otp_ctrl_parallel_lc_esc.2712093665 |
Short name | T716 |
Test name | |
Test status | |
Simulation time | 2860825961 ps |
CPU time | 14.25 seconds |
Started | Jul 30 06:09:59 PM PDT 24 |
Finished | Jul 30 06:10:14 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-ae4b9f85-db7b-4ec5-af1f-81eee5949a76 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2712093665 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_parallel_lc_esc.2712093665 |
Directory | /workspace/131.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/132.otp_ctrl_init_fail.989953590 |
Short name | T453 |
Test name | |
Test status | |
Simulation time | 214150807 ps |
CPU time | 3.89 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:00 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-17ca5a22-ca9f-4c38-8120-789af2daba3d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=989953590 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_init_fail.989953590 |
Directory | /workspace/132.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/132.otp_ctrl_parallel_lc_esc.2466994332 |
Short name | T717 |
Test name | |
Test status | |
Simulation time | 3162343112 ps |
CPU time | 6.46 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:04 PM PDT 24 |
Peak memory | 248600 kb |
Host | smart-15cf8316-f6a3-4f4b-809b-fe5d5dcdc944 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2466994332 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_parallel_lc_esc.2466994332 |
Directory | /workspace/132.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/133.otp_ctrl_init_fail.3868527574 |
Short name | T557 |
Test name | |
Test status | |
Simulation time | 470384526 ps |
CPU time | 4.67 seconds |
Started | Jul 30 06:09:52 PM PDT 24 |
Finished | Jul 30 06:09:57 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-972c148e-8461-42ec-8f13-365cd2392da8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3868527574 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_init_fail.3868527574 |
Directory | /workspace/133.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/134.otp_ctrl_init_fail.3221527962 |
Short name | T183 |
Test name | |
Test status | |
Simulation time | 1999091255 ps |
CPU time | 5.49 seconds |
Started | Jul 30 06:09:53 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-dbd91c10-b443-43bb-87fa-8376eb159ad1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3221527962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_init_fail.3221527962 |
Directory | /workspace/134.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/134.otp_ctrl_parallel_lc_esc.2312167368 |
Short name | T1162 |
Test name | |
Test status | |
Simulation time | 143099261 ps |
CPU time | 3.77 seconds |
Started | Jul 30 06:09:53 PM PDT 24 |
Finished | Jul 30 06:09:57 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-808c2271-6513-4c9a-8b7e-6f792798b54f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2312167368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_parallel_lc_esc.2312167368 |
Directory | /workspace/134.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/135.otp_ctrl_init_fail.3716963629 |
Short name | T800 |
Test name | |
Test status | |
Simulation time | 332175380 ps |
CPU time | 4.31 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:02 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-35130907-9255-4dbd-8dd3-d2a6d7fd6c64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3716963629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_init_fail.3716963629 |
Directory | /workspace/135.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/135.otp_ctrl_parallel_lc_esc.1218797329 |
Short name | T404 |
Test name | |
Test status | |
Simulation time | 182970174 ps |
CPU time | 4.52 seconds |
Started | Jul 30 06:09:53 PM PDT 24 |
Finished | Jul 30 06:09:57 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-fbc1498d-4d46-414c-b54d-c43165cf116d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1218797329 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_parallel_lc_esc.1218797329 |
Directory | /workspace/135.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/136.otp_ctrl_init_fail.70824920 |
Short name | T1190 |
Test name | |
Test status | |
Simulation time | 186857451 ps |
CPU time | 4.09 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:01 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-12cf7912-48b0-46c4-bca5-489ad41142a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=70824920 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_init_fail.70824920 |
Directory | /workspace/136.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/136.otp_ctrl_parallel_lc_esc.1321394519 |
Short name | T737 |
Test name | |
Test status | |
Simulation time | 148992614 ps |
CPU time | 3.86 seconds |
Started | Jul 30 06:09:59 PM PDT 24 |
Finished | Jul 30 06:10:03 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-32dff0a1-29ff-4c5a-890c-6996617fd5e4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1321394519 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_parallel_lc_esc.1321394519 |
Directory | /workspace/136.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/137.otp_ctrl_init_fail.3531804632 |
Short name | T1109 |
Test name | |
Test status | |
Simulation time | 122766970 ps |
CPU time | 3.19 seconds |
Started | Jul 30 06:09:55 PM PDT 24 |
Finished | Jul 30 06:09:58 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-08227c55-5d5d-4015-94ba-af64cc4acca1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3531804632 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_init_fail.3531804632 |
Directory | /workspace/137.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/137.otp_ctrl_parallel_lc_esc.592785651 |
Short name | T520 |
Test name | |
Test status | |
Simulation time | 657013520 ps |
CPU time | 8.39 seconds |
Started | Jul 30 06:10:02 PM PDT 24 |
Finished | Jul 30 06:10:10 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-f5fb2b71-6cdf-4259-b826-f793f34a44d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=592785651 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_parallel_lc_esc.592785651 |
Directory | /workspace/137.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/138.otp_ctrl_init_fail.4233536394 |
Short name | T1052 |
Test name | |
Test status | |
Simulation time | 366882779 ps |
CPU time | 4.13 seconds |
Started | Jul 30 06:09:52 PM PDT 24 |
Finished | Jul 30 06:09:57 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-228668b1-9d23-4bb4-ac96-038ab4ac512d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4233536394 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_init_fail.4233536394 |
Directory | /workspace/138.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/138.otp_ctrl_parallel_lc_esc.1983509866 |
Short name | T13 |
Test name | |
Test status | |
Simulation time | 393382967 ps |
CPU time | 4.07 seconds |
Started | Jul 30 06:09:55 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-c1cf542d-9611-4c0c-b76d-3c3046fab34d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1983509866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_parallel_lc_esc.1983509866 |
Directory | /workspace/138.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/139.otp_ctrl_parallel_lc_esc.3536698123 |
Short name | T812 |
Test name | |
Test status | |
Simulation time | 310037872 ps |
CPU time | 5.73 seconds |
Started | Jul 30 06:09:51 PM PDT 24 |
Finished | Jul 30 06:09:57 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-4d811129-2015-4841-b284-5d1216b982e4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3536698123 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_parallel_lc_esc.3536698123 |
Directory | /workspace/139.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_alert_test.2951767380 |
Short name | T841 |
Test name | |
Test status | |
Simulation time | 176620800 ps |
CPU time | 2.19 seconds |
Started | Jul 30 06:06:34 PM PDT 24 |
Finished | Jul 30 06:06:36 PM PDT 24 |
Peak memory | 240564 kb |
Host | smart-3f2e7ad9-904f-4f07-a47a-d51016651add |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2951767380 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_alert_test.2951767380 |
Directory | /workspace/14.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_check_fail.926915855 |
Short name | T653 |
Test name | |
Test status | |
Simulation time | 2310436812 ps |
CPU time | 21.68 seconds |
Started | Jul 30 06:06:31 PM PDT 24 |
Finished | Jul 30 06:06:53 PM PDT 24 |
Peak memory | 248720 kb |
Host | smart-de3cf090-436d-4fe5-b4df-99ef2c1cba5b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=926915855 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_check_fail.926915855 |
Directory | /workspace/14.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_dai_errs.3388847409 |
Short name | T1066 |
Test name | |
Test status | |
Simulation time | 865469226 ps |
CPU time | 16.92 seconds |
Started | Jul 30 06:06:35 PM PDT 24 |
Finished | Jul 30 06:06:52 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-1e802dc3-a380-474b-bee9-a541fdaef962 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3388847409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_errs.3388847409 |
Directory | /workspace/14.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_dai_lock.869521200 |
Short name | T459 |
Test name | |
Test status | |
Simulation time | 2046690081 ps |
CPU time | 19.04 seconds |
Started | Jul 30 06:06:36 PM PDT 24 |
Finished | Jul 30 06:06:56 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-636b7ae9-a69d-441c-82cc-9c21bfec94f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=869521200 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_lock.869521200 |
Directory | /workspace/14.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_macro_errs.2421402452 |
Short name | T895 |
Test name | |
Test status | |
Simulation time | 5065578469 ps |
CPU time | 51.47 seconds |
Started | Jul 30 06:06:34 PM PDT 24 |
Finished | Jul 30 06:07:26 PM PDT 24 |
Peak memory | 257244 kb |
Host | smart-548add85-f843-436c-b4d2-0f2181328f79 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2421402452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_macro_errs.2421402452 |
Directory | /workspace/14.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_key_req.1764522814 |
Short name | T553 |
Test name | |
Test status | |
Simulation time | 1495485332 ps |
CPU time | 31.33 seconds |
Started | Jul 30 06:06:32 PM PDT 24 |
Finished | Jul 30 06:07:04 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-89f90c24-3e48-47c7-8ed0-aa21abe473c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1764522814 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_key_req.1764522814 |
Directory | /workspace/14.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_lc_esc.703132938 |
Short name | T1039 |
Test name | |
Test status | |
Simulation time | 434910572 ps |
CPU time | 10.92 seconds |
Started | Jul 30 06:06:29 PM PDT 24 |
Finished | Jul 30 06:06:40 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-2d8da2aa-f3fd-4409-ba3f-6ae301a111ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=703132938 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_esc.703132938 |
Directory | /workspace/14.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_lc_req.706060083 |
Short name | T1031 |
Test name | |
Test status | |
Simulation time | 567250358 ps |
CPU time | 18.24 seconds |
Started | Jul 30 06:06:33 PM PDT 24 |
Finished | Jul 30 06:06:52 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-c65a4523-bbe2-40e3-992e-d4abf93d4e2c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=706060083 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_req.706060083 |
Directory | /workspace/14.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_regwen.2423731143 |
Short name | T640 |
Test name | |
Test status | |
Simulation time | 856047900 ps |
CPU time | 7.77 seconds |
Started | Jul 30 06:06:28 PM PDT 24 |
Finished | Jul 30 06:06:36 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-e9b26812-c825-4567-b3aa-995c65b3f2f1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2423731143 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_regwen.2423731143 |
Directory | /workspace/14.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_smoke.3182340434 |
Short name | T426 |
Test name | |
Test status | |
Simulation time | 1152998712 ps |
CPU time | 9.49 seconds |
Started | Jul 30 06:06:32 PM PDT 24 |
Finished | Jul 30 06:06:41 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-f5f630fe-2b3a-4c23-aeaa-c40828d6bf25 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3182340434 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_smoke.3182340434 |
Directory | /workspace/14.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_stress_all.3904561977 |
Short name | T733 |
Test name | |
Test status | |
Simulation time | 22246289315 ps |
CPU time | 148.59 seconds |
Started | Jul 30 06:06:31 PM PDT 24 |
Finished | Jul 30 06:08:59 PM PDT 24 |
Peak memory | 258844 kb |
Host | smart-476a7449-a10d-43ac-a704-e92ae40e66db |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3904561977 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all .3904561977 |
Directory | /workspace/14.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_stress_all_with_rand_reset.3978261041 |
Short name | T592 |
Test name | |
Test status | |
Simulation time | 53524503374 ps |
CPU time | 770.31 seconds |
Started | Jul 30 06:06:37 PM PDT 24 |
Finished | Jul 30 06:19:27 PM PDT 24 |
Peak memory | 262864 kb |
Host | smart-25d31678-9342-46f0-93a6-7e4d585c8caf |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3978261041 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all_with_rand_reset.3978261041 |
Directory | /workspace/14.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_test_access.3082367286 |
Short name | T999 |
Test name | |
Test status | |
Simulation time | 1670861666 ps |
CPU time | 17.98 seconds |
Started | Jul 30 06:06:33 PM PDT 24 |
Finished | Jul 30 06:06:51 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-b07393d7-5e18-48c0-9439-1fa5cf77e0fb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3082367286 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_test_access.3082367286 |
Directory | /workspace/14.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/140.otp_ctrl_init_fail.3200579716 |
Short name | T1070 |
Test name | |
Test status | |
Simulation time | 460175387 ps |
CPU time | 4.78 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:03 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-ffeb479a-db47-47e7-873c-0d10bb02065e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3200579716 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_init_fail.3200579716 |
Directory | /workspace/140.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/140.otp_ctrl_parallel_lc_esc.3386159055 |
Short name | T88 |
Test name | |
Test status | |
Simulation time | 307161840 ps |
CPU time | 4.93 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:03 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-52ec0049-16d2-4632-851c-c6649dc5e0c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3386159055 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_parallel_lc_esc.3386159055 |
Directory | /workspace/140.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/141.otp_ctrl_init_fail.4015795926 |
Short name | T942 |
Test name | |
Test status | |
Simulation time | 207622437 ps |
CPU time | 4.31 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:02 PM PDT 24 |
Peak memory | 242036 kb |
Host | smart-c9cb90f0-016f-4613-8c6b-c16f4630497a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4015795926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_init_fail.4015795926 |
Directory | /workspace/141.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/141.otp_ctrl_parallel_lc_esc.2089663342 |
Short name | T935 |
Test name | |
Test status | |
Simulation time | 103188825 ps |
CPU time | 4.66 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:00 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-3ece0727-5acc-4627-ba2e-752b49ef5d94 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2089663342 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_parallel_lc_esc.2089663342 |
Directory | /workspace/141.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/142.otp_ctrl_init_fail.1064625403 |
Short name | T665 |
Test name | |
Test status | |
Simulation time | 298505722 ps |
CPU time | 3.91 seconds |
Started | Jul 30 06:10:00 PM PDT 24 |
Finished | Jul 30 06:10:04 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-53018bef-d267-4dde-8891-29aed3cfcfb1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1064625403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_init_fail.1064625403 |
Directory | /workspace/142.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/142.otp_ctrl_parallel_lc_esc.55908328 |
Short name | T410 |
Test name | |
Test status | |
Simulation time | 897954729 ps |
CPU time | 16.44 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:15 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-cc374dcc-801f-4cf7-a2b7-16ab40ac6a69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=55908328 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_parallel_lc_esc.55908328 |
Directory | /workspace/142.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/143.otp_ctrl_init_fail.2152844152 |
Short name | T182 |
Test name | |
Test status | |
Simulation time | 114245025 ps |
CPU time | 3.86 seconds |
Started | Jul 30 06:09:59 PM PDT 24 |
Finished | Jul 30 06:10:03 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-db8604cd-54b2-4e21-aef1-92b9707f43b7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2152844152 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_init_fail.2152844152 |
Directory | /workspace/143.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/143.otp_ctrl_parallel_lc_esc.47237273 |
Short name | T230 |
Test name | |
Test status | |
Simulation time | 773793846 ps |
CPU time | 14.72 seconds |
Started | Jul 30 06:10:01 PM PDT 24 |
Finished | Jul 30 06:10:16 PM PDT 24 |
Peak memory | 241816 kb |
Host | smart-caf04410-6a91-4c2b-a936-453535763b04 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=47237273 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_parallel_lc_esc.47237273 |
Directory | /workspace/143.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/144.otp_ctrl_parallel_lc_esc.2071068142 |
Short name | T744 |
Test name | |
Test status | |
Simulation time | 2027137650 ps |
CPU time | 9.11 seconds |
Started | Jul 30 06:10:01 PM PDT 24 |
Finished | Jul 30 06:10:10 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-fbf327dd-9900-47ae-80bd-c5a2d21c326b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2071068142 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_parallel_lc_esc.2071068142 |
Directory | /workspace/144.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/145.otp_ctrl_init_fail.1217225243 |
Short name | T899 |
Test name | |
Test status | |
Simulation time | 2440004198 ps |
CPU time | 6.14 seconds |
Started | Jul 30 06:10:00 PM PDT 24 |
Finished | Jul 30 06:10:06 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-6574494c-134b-4d62-8f26-1b6167c666b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1217225243 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_init_fail.1217225243 |
Directory | /workspace/145.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/145.otp_ctrl_parallel_lc_esc.4250691310 |
Short name | T1189 |
Test name | |
Test status | |
Simulation time | 16927961829 ps |
CPU time | 39.86 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:36 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-94818c94-851e-4943-bf63-b407cb3f9e02 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4250691310 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_parallel_lc_esc.4250691310 |
Directory | /workspace/145.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/146.otp_ctrl_init_fail.3539799088 |
Short name | T1130 |
Test name | |
Test status | |
Simulation time | 201488709 ps |
CPU time | 3.76 seconds |
Started | Jul 30 06:10:03 PM PDT 24 |
Finished | Jul 30 06:10:07 PM PDT 24 |
Peak memory | 242048 kb |
Host | smart-80f9ffcb-487c-470f-a98e-47296861950b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3539799088 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_init_fail.3539799088 |
Directory | /workspace/146.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/146.otp_ctrl_parallel_lc_esc.1374298146 |
Short name | T73 |
Test name | |
Test status | |
Simulation time | 2343531542 ps |
CPU time | 5.5 seconds |
Started | Jul 30 06:10:02 PM PDT 24 |
Finished | Jul 30 06:10:08 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-bf331ab3-c9b8-4c01-a9ae-1e69ef047256 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1374298146 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_parallel_lc_esc.1374298146 |
Directory | /workspace/146.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/147.otp_ctrl_init_fail.2193777959 |
Short name | T282 |
Test name | |
Test status | |
Simulation time | 367326883 ps |
CPU time | 4.52 seconds |
Started | Jul 30 06:10:00 PM PDT 24 |
Finished | Jul 30 06:10:05 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-a7405d0d-7496-447b-8657-33d7a6360f82 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2193777959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_init_fail.2193777959 |
Directory | /workspace/147.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/147.otp_ctrl_parallel_lc_esc.1632167304 |
Short name | T607 |
Test name | |
Test status | |
Simulation time | 221620905 ps |
CPU time | 5.08 seconds |
Started | Jul 30 06:09:58 PM PDT 24 |
Finished | Jul 30 06:10:04 PM PDT 24 |
Peak memory | 241840 kb |
Host | smart-61562f19-4f5e-4b45-bfe0-bbfdff76e282 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1632167304 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_parallel_lc_esc.1632167304 |
Directory | /workspace/147.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/148.otp_ctrl_init_fail.903374456 |
Short name | T912 |
Test name | |
Test status | |
Simulation time | 1596217591 ps |
CPU time | 4.31 seconds |
Started | Jul 30 06:09:59 PM PDT 24 |
Finished | Jul 30 06:10:04 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-58d9af5d-65e2-4b0f-a56a-cd3f37715eba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=903374456 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_init_fail.903374456 |
Directory | /workspace/148.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/148.otp_ctrl_parallel_lc_esc.662350253 |
Short name | T226 |
Test name | |
Test status | |
Simulation time | 444508553 ps |
CPU time | 10.83 seconds |
Started | Jul 30 06:10:01 PM PDT 24 |
Finished | Jul 30 06:10:12 PM PDT 24 |
Peak memory | 241780 kb |
Host | smart-cda95037-ed00-479f-9943-43e42cf3f763 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=662350253 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_parallel_lc_esc.662350253 |
Directory | /workspace/148.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/149.otp_ctrl_init_fail.4150502699 |
Short name | T498 |
Test name | |
Test status | |
Simulation time | 347035257 ps |
CPU time | 5.68 seconds |
Started | Jul 30 06:09:59 PM PDT 24 |
Finished | Jul 30 06:10:05 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-8492d301-a2d1-4faf-a29e-bebfad8843d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4150502699 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_init_fail.4150502699 |
Directory | /workspace/149.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/149.otp_ctrl_parallel_lc_esc.231826188 |
Short name | T784 |
Test name | |
Test status | |
Simulation time | 978443877 ps |
CPU time | 25.07 seconds |
Started | Jul 30 06:09:59 PM PDT 24 |
Finished | Jul 30 06:10:24 PM PDT 24 |
Peak memory | 241868 kb |
Host | smart-aee4cf35-8752-4c50-b0e6-12bc4d7c520a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=231826188 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_parallel_lc_esc.231826188 |
Directory | /workspace/149.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_alert_test.3514230735 |
Short name | T917 |
Test name | |
Test status | |
Simulation time | 108171326 ps |
CPU time | 1.94 seconds |
Started | Jul 30 06:06:44 PM PDT 24 |
Finished | Jul 30 06:06:46 PM PDT 24 |
Peak memory | 240860 kb |
Host | smart-b136a973-a8ee-4480-8142-4e56e203e905 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3514230735 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_alert_test.3514230735 |
Directory | /workspace/15.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_check_fail.1102360858 |
Short name | T782 |
Test name | |
Test status | |
Simulation time | 818666068 ps |
CPU time | 19.72 seconds |
Started | Jul 30 06:06:35 PM PDT 24 |
Finished | Jul 30 06:06:55 PM PDT 24 |
Peak memory | 244044 kb |
Host | smart-3e4a14c2-f018-4b1f-b77a-90d78835d1a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1102360858 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_check_fail.1102360858 |
Directory | /workspace/15.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_dai_errs.709307279 |
Short name | T1074 |
Test name | |
Test status | |
Simulation time | 2969664895 ps |
CPU time | 32.49 seconds |
Started | Jul 30 06:06:35 PM PDT 24 |
Finished | Jul 30 06:07:08 PM PDT 24 |
Peak memory | 244804 kb |
Host | smart-7d80762a-acd7-45a1-b927-fa5927d2b82b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=709307279 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_errs.709307279 |
Directory | /workspace/15.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_dai_lock.277523628 |
Short name | T866 |
Test name | |
Test status | |
Simulation time | 842939477 ps |
CPU time | 12.11 seconds |
Started | Jul 30 06:06:33 PM PDT 24 |
Finished | Jul 30 06:06:45 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-eede0122-ec94-4627-8bfc-7ad5e39995c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=277523628 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_lock.277523628 |
Directory | /workspace/15.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_init_fail.1640726592 |
Short name | T531 |
Test name | |
Test status | |
Simulation time | 111932356 ps |
CPU time | 4.16 seconds |
Started | Jul 30 06:06:55 PM PDT 24 |
Finished | Jul 30 06:06:59 PM PDT 24 |
Peak memory | 242128 kb |
Host | smart-b8f1324c-65ea-48ce-a6d3-be6e966c725c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1640726592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_init_fail.1640726592 |
Directory | /workspace/15.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_macro_errs.2143894974 |
Short name | T1132 |
Test name | |
Test status | |
Simulation time | 851619411 ps |
CPU time | 15.49 seconds |
Started | Jul 30 06:06:32 PM PDT 24 |
Finished | Jul 30 06:06:48 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-824aa340-bd62-4006-9f5c-6e45f961567b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2143894974 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_macro_errs.2143894974 |
Directory | /workspace/15.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_key_req.2221107785 |
Short name | T870 |
Test name | |
Test status | |
Simulation time | 2730522122 ps |
CPU time | 22.82 seconds |
Started | Jul 30 06:06:39 PM PDT 24 |
Finished | Jul 30 06:07:02 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-dc363cc1-9ac3-4299-b692-9885a52624e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2221107785 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_key_req.2221107785 |
Directory | /workspace/15.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_lc_esc.666321749 |
Short name | T775 |
Test name | |
Test status | |
Simulation time | 366413482 ps |
CPU time | 9.62 seconds |
Started | Jul 30 06:06:35 PM PDT 24 |
Finished | Jul 30 06:06:45 PM PDT 24 |
Peak memory | 241788 kb |
Host | smart-10724e50-ecea-4ec6-bff2-791fec49e469 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=666321749 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_esc.666321749 |
Directory | /workspace/15.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_lc_req.1251817932 |
Short name | T374 |
Test name | |
Test status | |
Simulation time | 685009517 ps |
CPU time | 7.04 seconds |
Started | Jul 30 06:06:38 PM PDT 24 |
Finished | Jul 30 06:06:45 PM PDT 24 |
Peak memory | 241928 kb |
Host | smart-f6ec820f-915c-4eb9-8d0d-e0f6c0d5b790 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1251817932 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_req.1251817932 |
Directory | /workspace/15.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_regwen.1253951594 |
Short name | T1146 |
Test name | |
Test status | |
Simulation time | 107779259 ps |
CPU time | 3.82 seconds |
Started | Jul 30 06:06:32 PM PDT 24 |
Finished | Jul 30 06:06:36 PM PDT 24 |
Peak memory | 248640 kb |
Host | smart-1b92584c-039a-4ddc-8461-7ffa6e674fb6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1253951594 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_regwen.1253951594 |
Directory | /workspace/15.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_smoke.2250248489 |
Short name | T813 |
Test name | |
Test status | |
Simulation time | 296776889 ps |
CPU time | 6.21 seconds |
Started | Jul 30 06:06:33 PM PDT 24 |
Finished | Jul 30 06:06:39 PM PDT 24 |
Peak memory | 241920 kb |
Host | smart-fe6c751d-569c-4e8a-a728-ecbd721f1d5b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2250248489 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_smoke.2250248489 |
Directory | /workspace/15.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_stress_all.913371393 |
Short name | T1166 |
Test name | |
Test status | |
Simulation time | 12179010610 ps |
CPU time | 207.37 seconds |
Started | Jul 30 06:06:40 PM PDT 24 |
Finished | Jul 30 06:10:07 PM PDT 24 |
Peak memory | 257312 kb |
Host | smart-4df12436-281f-479f-b6ec-4f52c352327c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=913371393 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all. 913371393 |
Directory | /workspace/15.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_stress_all_with_rand_reset.2864662925 |
Short name | T1098 |
Test name | |
Test status | |
Simulation time | 36368071537 ps |
CPU time | 584.7 seconds |
Started | Jul 30 06:06:41 PM PDT 24 |
Finished | Jul 30 06:16:26 PM PDT 24 |
Peak memory | 266832 kb |
Host | smart-3acc2fc0-f1e8-41e0-8163-8842ceae903a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2864662925 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all_with_rand_reset.2864662925 |
Directory | /workspace/15.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_test_access.815756541 |
Short name | T1160 |
Test name | |
Test status | |
Simulation time | 3486817578 ps |
CPU time | 21.99 seconds |
Started | Jul 30 06:06:43 PM PDT 24 |
Finished | Jul 30 06:07:06 PM PDT 24 |
Peak memory | 243192 kb |
Host | smart-04755e4b-4264-484a-b14f-a710def4d3fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=815756541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_test_access.815756541 |
Directory | /workspace/15.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/150.otp_ctrl_init_fail.2916849874 |
Short name | T200 |
Test name | |
Test status | |
Simulation time | 235673649 ps |
CPU time | 3.7 seconds |
Started | Jul 30 06:10:04 PM PDT 24 |
Finished | Jul 30 06:10:08 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-b1b0cb27-c158-4211-96ae-38b56fecfd5f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2916849874 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_init_fail.2916849874 |
Directory | /workspace/150.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/150.otp_ctrl_parallel_lc_esc.16490727 |
Short name | T839 |
Test name | |
Test status | |
Simulation time | 500336226 ps |
CPU time | 13.48 seconds |
Started | Jul 30 06:10:07 PM PDT 24 |
Finished | Jul 30 06:10:20 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-de25ca50-bddc-4b0d-aa4c-34eaa59f6990 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=16490727 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_parallel_lc_esc.16490727 |
Directory | /workspace/150.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/151.otp_ctrl_init_fail.200154390 |
Short name | T90 |
Test name | |
Test status | |
Simulation time | 123901927 ps |
CPU time | 4.79 seconds |
Started | Jul 30 06:10:01 PM PDT 24 |
Finished | Jul 30 06:10:06 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-ad2a6903-0c50-4673-b26c-7e73701de095 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=200154390 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_init_fail.200154390 |
Directory | /workspace/151.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/151.otp_ctrl_parallel_lc_esc.153563955 |
Short name | T1137 |
Test name | |
Test status | |
Simulation time | 4178365405 ps |
CPU time | 8.49 seconds |
Started | Jul 30 06:10:03 PM PDT 24 |
Finished | Jul 30 06:10:12 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-5e7c56ac-7cb6-400c-9e38-c64db13c1fd4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=153563955 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_parallel_lc_esc.153563955 |
Directory | /workspace/151.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/152.otp_ctrl_init_fail.2292368804 |
Short name | T698 |
Test name | |
Test status | |
Simulation time | 1536917124 ps |
CPU time | 5.97 seconds |
Started | Jul 30 06:10:00 PM PDT 24 |
Finished | Jul 30 06:10:06 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-8462d48e-3cdd-4e87-a43d-853752d23715 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2292368804 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_init_fail.2292368804 |
Directory | /workspace/152.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/152.otp_ctrl_parallel_lc_esc.2359070495 |
Short name | T1167 |
Test name | |
Test status | |
Simulation time | 688491550 ps |
CPU time | 8.18 seconds |
Started | Jul 30 06:10:06 PM PDT 24 |
Finished | Jul 30 06:10:14 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-6b9bce38-17b8-4620-9bff-0c4c2701494a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2359070495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_parallel_lc_esc.2359070495 |
Directory | /workspace/152.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/153.otp_ctrl_parallel_lc_esc.3568708188 |
Short name | T1041 |
Test name | |
Test status | |
Simulation time | 1696681704 ps |
CPU time | 12.77 seconds |
Started | Jul 30 06:10:03 PM PDT 24 |
Finished | Jul 30 06:10:16 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-de21cfb3-db03-4711-ab7a-825210cd29a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3568708188 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_parallel_lc_esc.3568708188 |
Directory | /workspace/153.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/154.otp_ctrl_init_fail.2041455407 |
Short name | T163 |
Test name | |
Test status | |
Simulation time | 2037743165 ps |
CPU time | 5.98 seconds |
Started | Jul 30 06:10:00 PM PDT 24 |
Finished | Jul 30 06:10:06 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-376c29ea-bf99-4253-8fbf-0afd24125c51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2041455407 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_init_fail.2041455407 |
Directory | /workspace/154.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/154.otp_ctrl_parallel_lc_esc.3406398232 |
Short name | T214 |
Test name | |
Test status | |
Simulation time | 458129973 ps |
CPU time | 5.58 seconds |
Started | Jul 30 06:10:02 PM PDT 24 |
Finished | Jul 30 06:10:08 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-d1ecc6b1-b3ee-4725-a00b-2f50f9b370e6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3406398232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_parallel_lc_esc.3406398232 |
Directory | /workspace/154.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/155.otp_ctrl_init_fail.902569059 |
Short name | T156 |
Test name | |
Test status | |
Simulation time | 2003373281 ps |
CPU time | 3.89 seconds |
Started | Jul 30 06:10:01 PM PDT 24 |
Finished | Jul 30 06:10:05 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-8ca6cc8f-a2ff-4440-bdb9-a7a82adccb55 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=902569059 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_init_fail.902569059 |
Directory | /workspace/155.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/155.otp_ctrl_parallel_lc_esc.1992883326 |
Short name | T786 |
Test name | |
Test status | |
Simulation time | 191845026 ps |
CPU time | 5.18 seconds |
Started | Jul 30 06:10:00 PM PDT 24 |
Finished | Jul 30 06:10:06 PM PDT 24 |
Peak memory | 241876 kb |
Host | smart-fd5c6240-41df-458d-acbb-bf0577c10081 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1992883326 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_parallel_lc_esc.1992883326 |
Directory | /workspace/155.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/156.otp_ctrl_init_fail.77918254 |
Short name | T380 |
Test name | |
Test status | |
Simulation time | 246403324 ps |
CPU time | 3.33 seconds |
Started | Jul 30 06:10:03 PM PDT 24 |
Finished | Jul 30 06:10:06 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-e45166e2-c454-4104-92d5-ac53e956d7e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=77918254 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_init_fail.77918254 |
Directory | /workspace/156.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/156.otp_ctrl_parallel_lc_esc.2103541904 |
Short name | T774 |
Test name | |
Test status | |
Simulation time | 6666645167 ps |
CPU time | 16.29 seconds |
Started | Jul 30 06:10:03 PM PDT 24 |
Finished | Jul 30 06:10:19 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-2f90ffc2-ac67-46be-ba68-e2151503871b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2103541904 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_parallel_lc_esc.2103541904 |
Directory | /workspace/156.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/157.otp_ctrl_init_fail.3974156687 |
Short name | T1175 |
Test name | |
Test status | |
Simulation time | 113711811 ps |
CPU time | 3.47 seconds |
Started | Jul 30 06:10:03 PM PDT 24 |
Finished | Jul 30 06:10:07 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-65c8bebf-c94e-47ef-88cc-56dbc9001106 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3974156687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_init_fail.3974156687 |
Directory | /workspace/157.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/157.otp_ctrl_parallel_lc_esc.348728335 |
Short name | T767 |
Test name | |
Test status | |
Simulation time | 436991963 ps |
CPU time | 6.16 seconds |
Started | Jul 30 06:10:05 PM PDT 24 |
Finished | Jul 30 06:10:11 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-94c9bc0b-b558-4342-976b-0c729a992cd0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=348728335 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_parallel_lc_esc.348728335 |
Directory | /workspace/157.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/158.otp_ctrl_init_fail.2119358933 |
Short name | T1078 |
Test name | |
Test status | |
Simulation time | 281125036 ps |
CPU time | 5.06 seconds |
Started | Jul 30 06:10:01 PM PDT 24 |
Finished | Jul 30 06:10:06 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-5d4e4dc2-f97f-48f4-b7b9-3484a5e62113 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2119358933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_init_fail.2119358933 |
Directory | /workspace/158.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/158.otp_ctrl_parallel_lc_esc.4175791896 |
Short name | T1144 |
Test name | |
Test status | |
Simulation time | 224369556 ps |
CPU time | 6.15 seconds |
Started | Jul 30 06:10:03 PM PDT 24 |
Finished | Jul 30 06:10:09 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-00146b9e-8edc-41f0-ad16-c120692280bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4175791896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_parallel_lc_esc.4175791896 |
Directory | /workspace/158.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/159.otp_ctrl_parallel_lc_esc.2532998999 |
Short name | T625 |
Test name | |
Test status | |
Simulation time | 631939742 ps |
CPU time | 13.39 seconds |
Started | Jul 30 06:10:03 PM PDT 24 |
Finished | Jul 30 06:10:17 PM PDT 24 |
Peak memory | 241828 kb |
Host | smart-74e0679a-170d-44ca-a3ea-46d0736549bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2532998999 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_parallel_lc_esc.2532998999 |
Directory | /workspace/159.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_alert_test.505056866 |
Short name | T649 |
Test name | |
Test status | |
Simulation time | 132962306 ps |
CPU time | 2.12 seconds |
Started | Jul 30 06:06:51 PM PDT 24 |
Finished | Jul 30 06:06:53 PM PDT 24 |
Peak memory | 240444 kb |
Host | smart-45fd55ea-1bae-4252-b955-81400af61df8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=505056866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_alert_test.505056866 |
Directory | /workspace/16.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_check_fail.3861853495 |
Short name | T101 |
Test name | |
Test status | |
Simulation time | 3220960363 ps |
CPU time | 26.16 seconds |
Started | Jul 30 06:06:57 PM PDT 24 |
Finished | Jul 30 06:07:23 PM PDT 24 |
Peak memory | 243056 kb |
Host | smart-f28d1dcf-55dd-4ccc-a91e-b73d88e2b391 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3861853495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_check_fail.3861853495 |
Directory | /workspace/16.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_dai_errs.2206508472 |
Short name | T422 |
Test name | |
Test status | |
Simulation time | 14334613200 ps |
CPU time | 38.3 seconds |
Started | Jul 30 06:06:36 PM PDT 24 |
Finished | Jul 30 06:07:15 PM PDT 24 |
Peak memory | 245312 kb |
Host | smart-277fbda3-bd94-41d8-bc4a-93c5111a7f28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2206508472 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_errs.2206508472 |
Directory | /workspace/16.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_dai_lock.2950973151 |
Short name | T481 |
Test name | |
Test status | |
Simulation time | 5230232674 ps |
CPU time | 44.76 seconds |
Started | Jul 30 06:06:41 PM PDT 24 |
Finished | Jul 30 06:07:26 PM PDT 24 |
Peak memory | 243244 kb |
Host | smart-1081426f-b1d1-409d-a0ee-f46112a7b3b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2950973151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_lock.2950973151 |
Directory | /workspace/16.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_init_fail.1747682667 |
Short name | T74 |
Test name | |
Test status | |
Simulation time | 131954690 ps |
CPU time | 3.65 seconds |
Started | Jul 30 06:06:45 PM PDT 24 |
Finished | Jul 30 06:06:49 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-e2decf13-484a-4845-a65a-f53d06c509db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1747682667 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_init_fail.1747682667 |
Directory | /workspace/16.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_key_req.3880794037 |
Short name | T995 |
Test name | |
Test status | |
Simulation time | 3633276470 ps |
CPU time | 30.5 seconds |
Started | Jul 30 06:06:40 PM PDT 24 |
Finished | Jul 30 06:07:10 PM PDT 24 |
Peak memory | 242924 kb |
Host | smart-fab4c6a4-9c2f-4ab1-9ca8-cd095a7b0ea1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3880794037 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_key_req.3880794037 |
Directory | /workspace/16.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_lc_esc.605126320 |
Short name | T133 |
Test name | |
Test status | |
Simulation time | 344050126 ps |
CPU time | 10.21 seconds |
Started | Jul 30 06:06:45 PM PDT 24 |
Finished | Jul 30 06:06:55 PM PDT 24 |
Peak memory | 241968 kb |
Host | smart-0d581a31-363b-40af-b0eb-6afc01144aa6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=605126320 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_esc.605126320 |
Directory | /workspace/16.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_lc_req.948677234 |
Short name | T1170 |
Test name | |
Test status | |
Simulation time | 1721938988 ps |
CPU time | 16.96 seconds |
Started | Jul 30 06:06:45 PM PDT 24 |
Finished | Jul 30 06:07:03 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-06de1682-c5e2-4cbf-9f0e-fc3889bb71f0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=948677234 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_req.948677234 |
Directory | /workspace/16.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_regwen.2582603349 |
Short name | T656 |
Test name | |
Test status | |
Simulation time | 604180663 ps |
CPU time | 8.18 seconds |
Started | Jul 30 06:06:46 PM PDT 24 |
Finished | Jul 30 06:06:54 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-793f1c98-e16c-431e-b960-dbbd29accc9b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2582603349 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_regwen.2582603349 |
Directory | /workspace/16.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_smoke.624765152 |
Short name | T408 |
Test name | |
Test status | |
Simulation time | 143977636 ps |
CPU time | 5.18 seconds |
Started | Jul 30 06:06:46 PM PDT 24 |
Finished | Jul 30 06:06:51 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-db667133-a1e6-4c36-9d00-c4ed0161f370 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=624765152 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_smoke.624765152 |
Directory | /workspace/16.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_stress_all.2955163716 |
Short name | T279 |
Test name | |
Test status | |
Simulation time | 40647063809 ps |
CPU time | 107.48 seconds |
Started | Jul 30 06:07:02 PM PDT 24 |
Finished | Jul 30 06:08:50 PM PDT 24 |
Peak memory | 252056 kb |
Host | smart-4f785401-febd-49b8-8ceb-7033ceffb150 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2955163716 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all .2955163716 |
Directory | /workspace/16.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_stress_all_with_rand_reset.3366466638 |
Short name | T660 |
Test name | |
Test status | |
Simulation time | 59339749698 ps |
CPU time | 1492.22 seconds |
Started | Jul 30 06:06:38 PM PDT 24 |
Finished | Jul 30 06:31:30 PM PDT 24 |
Peak memory | 369892 kb |
Host | smart-f97eec47-4d03-4d18-84be-8a0105532c33 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3366466638 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all_with_rand_reset.3366466638 |
Directory | /workspace/16.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_test_access.821521844 |
Short name | T1159 |
Test name | |
Test status | |
Simulation time | 4385850060 ps |
CPU time | 39.36 seconds |
Started | Jul 30 06:06:46 PM PDT 24 |
Finished | Jul 30 06:07:26 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-7c01808b-a77c-474a-9863-38ec305a2886 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=821521844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_test_access.821521844 |
Directory | /workspace/16.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/160.otp_ctrl_init_fail.1905113144 |
Short name | T1020 |
Test name | |
Test status | |
Simulation time | 616307660 ps |
CPU time | 4.62 seconds |
Started | Jul 30 06:10:05 PM PDT 24 |
Finished | Jul 30 06:10:10 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-75c1b2f2-6985-465d-82d8-ba748fbe1319 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1905113144 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_init_fail.1905113144 |
Directory | /workspace/160.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/160.otp_ctrl_parallel_lc_esc.1053552675 |
Short name | T969 |
Test name | |
Test status | |
Simulation time | 488331350 ps |
CPU time | 15.34 seconds |
Started | Jul 30 06:10:07 PM PDT 24 |
Finished | Jul 30 06:10:23 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-f8b4f843-3665-49c7-991c-f8c5fd868773 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1053552675 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_parallel_lc_esc.1053552675 |
Directory | /workspace/160.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/161.otp_ctrl_init_fail.1014404591 |
Short name | T178 |
Test name | |
Test status | |
Simulation time | 87358295 ps |
CPU time | 3.55 seconds |
Started | Jul 30 06:10:05 PM PDT 24 |
Finished | Jul 30 06:10:09 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-9f59d945-fcd7-44a7-aacf-dd9a2f18d4c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1014404591 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_init_fail.1014404591 |
Directory | /workspace/161.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/161.otp_ctrl_parallel_lc_esc.1646051401 |
Short name | T213 |
Test name | |
Test status | |
Simulation time | 2516698601 ps |
CPU time | 24.94 seconds |
Started | Jul 30 06:10:06 PM PDT 24 |
Finished | Jul 30 06:10:31 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-a80afee2-67c3-4075-84d4-5d5f730bfe14 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1646051401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_parallel_lc_esc.1646051401 |
Directory | /workspace/161.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/162.otp_ctrl_init_fail.47278247 |
Short name | T594 |
Test name | |
Test status | |
Simulation time | 488930733 ps |
CPU time | 3.83 seconds |
Started | Jul 30 06:10:05 PM PDT 24 |
Finished | Jul 30 06:10:09 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-344ef7fd-35e2-4885-8247-8074c473d623 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=47278247 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_init_fail.47278247 |
Directory | /workspace/162.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/162.otp_ctrl_parallel_lc_esc.3773072251 |
Short name | T496 |
Test name | |
Test status | |
Simulation time | 487517998 ps |
CPU time | 8.7 seconds |
Started | Jul 30 06:10:06 PM PDT 24 |
Finished | Jul 30 06:10:15 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-48ac8b35-e221-4735-b27c-1e3fc6d9b49b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3773072251 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_parallel_lc_esc.3773072251 |
Directory | /workspace/162.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/163.otp_ctrl_init_fail.1541175368 |
Short name | T530 |
Test name | |
Test status | |
Simulation time | 308208044 ps |
CPU time | 3.9 seconds |
Started | Jul 30 06:10:03 PM PDT 24 |
Finished | Jul 30 06:10:07 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-49b8248b-e84e-4b11-bebd-61866baeefc9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1541175368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_init_fail.1541175368 |
Directory | /workspace/163.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/163.otp_ctrl_parallel_lc_esc.3692652806 |
Short name | T633 |
Test name | |
Test status | |
Simulation time | 1490646323 ps |
CPU time | 21.7 seconds |
Started | Jul 30 06:10:10 PM PDT 24 |
Finished | Jul 30 06:10:32 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-10b13d67-b04f-4aa0-a2f3-0e40efaf21df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3692652806 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_parallel_lc_esc.3692652806 |
Directory | /workspace/163.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/164.otp_ctrl_init_fail.3064622780 |
Short name | T681 |
Test name | |
Test status | |
Simulation time | 229971250 ps |
CPU time | 4.04 seconds |
Started | Jul 30 06:10:06 PM PDT 24 |
Finished | Jul 30 06:10:10 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-2142127c-7001-4cf5-ad7d-122e2cf0e6ee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3064622780 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_init_fail.3064622780 |
Directory | /workspace/164.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/164.otp_ctrl_parallel_lc_esc.2197287927 |
Short name | T1062 |
Test name | |
Test status | |
Simulation time | 6233571393 ps |
CPU time | 19.58 seconds |
Started | Jul 30 06:10:02 PM PDT 24 |
Finished | Jul 30 06:10:22 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-0720239c-c24e-4709-949c-ff55444d59c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2197287927 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_parallel_lc_esc.2197287927 |
Directory | /workspace/164.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/165.otp_ctrl_init_fail.1811190490 |
Short name | T652 |
Test name | |
Test status | |
Simulation time | 358947324 ps |
CPU time | 3.1 seconds |
Started | Jul 30 06:10:06 PM PDT 24 |
Finished | Jul 30 06:10:09 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-3179c39c-fe2f-4db3-8e2d-f21dcfd2cfd2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1811190490 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_init_fail.1811190490 |
Directory | /workspace/165.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/165.otp_ctrl_parallel_lc_esc.2424931282 |
Short name | T492 |
Test name | |
Test status | |
Simulation time | 2866642559 ps |
CPU time | 12.44 seconds |
Started | Jul 30 06:10:04 PM PDT 24 |
Finished | Jul 30 06:10:16 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-217c709c-cb24-4732-af9c-cc195456fd83 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2424931282 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_parallel_lc_esc.2424931282 |
Directory | /workspace/165.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/166.otp_ctrl_init_fail.1511861737 |
Short name | T904 |
Test name | |
Test status | |
Simulation time | 254426787 ps |
CPU time | 4.73 seconds |
Started | Jul 30 06:10:05 PM PDT 24 |
Finished | Jul 30 06:10:09 PM PDT 24 |
Peak memory | 241876 kb |
Host | smart-e9a6a3a0-258b-45f0-85ef-0ac7a00b9546 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1511861737 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_init_fail.1511861737 |
Directory | /workspace/166.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/166.otp_ctrl_parallel_lc_esc.2523073539 |
Short name | T312 |
Test name | |
Test status | |
Simulation time | 3842685370 ps |
CPU time | 10.91 seconds |
Started | Jul 30 06:10:06 PM PDT 24 |
Finished | Jul 30 06:10:17 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-831f7aed-3e66-4124-8627-282f8552e72e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2523073539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_parallel_lc_esc.2523073539 |
Directory | /workspace/166.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/167.otp_ctrl_init_fail.2752970471 |
Short name | T519 |
Test name | |
Test status | |
Simulation time | 1508342322 ps |
CPU time | 5.59 seconds |
Started | Jul 30 06:10:05 PM PDT 24 |
Finished | Jul 30 06:10:10 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-f5e9d0e4-2ea4-45d8-bdd1-1a2a4f3b61b9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2752970471 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_init_fail.2752970471 |
Directory | /workspace/167.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/167.otp_ctrl_parallel_lc_esc.2617524079 |
Short name | T706 |
Test name | |
Test status | |
Simulation time | 90716997 ps |
CPU time | 3.15 seconds |
Started | Jul 30 06:10:09 PM PDT 24 |
Finished | Jul 30 06:10:12 PM PDT 24 |
Peak memory | 241868 kb |
Host | smart-ab9628d6-3ef6-4d4c-8523-f6d8476f84f3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2617524079 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_parallel_lc_esc.2617524079 |
Directory | /workspace/167.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/168.otp_ctrl_init_fail.751271677 |
Short name | T536 |
Test name | |
Test status | |
Simulation time | 167516961 ps |
CPU time | 4.67 seconds |
Started | Jul 30 06:10:07 PM PDT 24 |
Finished | Jul 30 06:10:12 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-09e47673-a19c-47dd-bebd-7e461c8596d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=751271677 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_init_fail.751271677 |
Directory | /workspace/168.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/168.otp_ctrl_parallel_lc_esc.4034462099 |
Short name | T193 |
Test name | |
Test status | |
Simulation time | 401673139 ps |
CPU time | 6.5 seconds |
Started | Jul 30 06:10:07 PM PDT 24 |
Finished | Jul 30 06:10:14 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-c60435a3-774d-4e33-ab90-acc93917b76e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4034462099 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_parallel_lc_esc.4034462099 |
Directory | /workspace/168.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/169.otp_ctrl_init_fail.2494890696 |
Short name | T587 |
Test name | |
Test status | |
Simulation time | 128212739 ps |
CPU time | 3.3 seconds |
Started | Jul 30 06:10:11 PM PDT 24 |
Finished | Jul 30 06:10:14 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-8cffd0bb-1dce-4bef-8667-daf1ea0973c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2494890696 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_init_fail.2494890696 |
Directory | /workspace/169.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/169.otp_ctrl_parallel_lc_esc.1530547737 |
Short name | T384 |
Test name | |
Test status | |
Simulation time | 1471170949 ps |
CPU time | 13.5 seconds |
Started | Jul 30 06:10:12 PM PDT 24 |
Finished | Jul 30 06:10:26 PM PDT 24 |
Peak memory | 241864 kb |
Host | smart-cf9ea914-6350-49a7-b291-32e8ff1fbd71 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1530547737 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_parallel_lc_esc.1530547737 |
Directory | /workspace/169.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_alert_test.124185342 |
Short name | T1061 |
Test name | |
Test status | |
Simulation time | 65634450 ps |
CPU time | 2.11 seconds |
Started | Jul 30 06:06:50 PM PDT 24 |
Finished | Jul 30 06:06:52 PM PDT 24 |
Peak memory | 240336 kb |
Host | smart-f8c5cafd-f47e-41ce-abea-b2a54ccbfb44 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=124185342 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_alert_test.124185342 |
Directory | /workspace/17.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_check_fail.3053444978 |
Short name | T1026 |
Test name | |
Test status | |
Simulation time | 133838355 ps |
CPU time | 4.47 seconds |
Started | Jul 30 06:06:47 PM PDT 24 |
Finished | Jul 30 06:06:51 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-aec04ac4-f1a1-42cb-bdbb-272b6eb64e12 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3053444978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_check_fail.3053444978 |
Directory | /workspace/17.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_dai_errs.1363185819 |
Short name | T1084 |
Test name | |
Test status | |
Simulation time | 5017205398 ps |
CPU time | 22.61 seconds |
Started | Jul 30 06:06:44 PM PDT 24 |
Finished | Jul 30 06:07:06 PM PDT 24 |
Peak memory | 248692 kb |
Host | smart-a223f276-9fa1-473a-bb41-2b46dd1d2d0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1363185819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_errs.1363185819 |
Directory | /workspace/17.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_dai_lock.141281473 |
Short name | T687 |
Test name | |
Test status | |
Simulation time | 5424357299 ps |
CPU time | 30.43 seconds |
Started | Jul 30 06:06:41 PM PDT 24 |
Finished | Jul 30 06:07:11 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-fb745100-f06a-40e5-bcdc-f5d2c9f30519 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=141281473 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_lock.141281473 |
Directory | /workspace/17.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_init_fail.3636253492 |
Short name | T715 |
Test name | |
Test status | |
Simulation time | 507077056 ps |
CPU time | 4.12 seconds |
Started | Jul 30 06:06:54 PM PDT 24 |
Finished | Jul 30 06:06:59 PM PDT 24 |
Peak memory | 241924 kb |
Host | smart-2d53876c-3d7b-43e2-a050-85b284eb637a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3636253492 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_init_fail.3636253492 |
Directory | /workspace/17.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_macro_errs.1829254718 |
Short name | T435 |
Test name | |
Test status | |
Simulation time | 2790556410 ps |
CPU time | 18.97 seconds |
Started | Jul 30 06:06:47 PM PDT 24 |
Finished | Jul 30 06:07:07 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-43fa1327-8403-4cf4-a18b-c84facebf59d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1829254718 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_macro_errs.1829254718 |
Directory | /workspace/17.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_key_req.4290663439 |
Short name | T888 |
Test name | |
Test status | |
Simulation time | 539998051 ps |
CPU time | 16.68 seconds |
Started | Jul 30 06:07:06 PM PDT 24 |
Finished | Jul 30 06:07:23 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-b6c37461-a5ae-4964-9205-11dc8e003606 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4290663439 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_key_req.4290663439 |
Directory | /workspace/17.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_lc_esc.3953902091 |
Short name | T1148 |
Test name | |
Test status | |
Simulation time | 1392912100 ps |
CPU time | 3.68 seconds |
Started | Jul 30 06:06:41 PM PDT 24 |
Finished | Jul 30 06:06:44 PM PDT 24 |
Peak memory | 242112 kb |
Host | smart-0aa52598-c20c-4df3-9034-2ffd5b7ac16c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3953902091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_esc.3953902091 |
Directory | /workspace/17.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_lc_req.2567310638 |
Short name | T474 |
Test name | |
Test status | |
Simulation time | 1563896514 ps |
CPU time | 13.21 seconds |
Started | Jul 30 06:06:45 PM PDT 24 |
Finished | Jul 30 06:06:58 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-ff6006c8-c1a7-483e-af62-24ea146ff522 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2567310638 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_req.2567310638 |
Directory | /workspace/17.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_regwen.3593667186 |
Short name | T623 |
Test name | |
Test status | |
Simulation time | 4191292217 ps |
CPU time | 15.23 seconds |
Started | Jul 30 06:06:43 PM PDT 24 |
Finished | Jul 30 06:06:59 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-740a98fd-8270-400e-bb59-a1f8a1996be9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3593667186 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_regwen.3593667186 |
Directory | /workspace/17.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_smoke.2932880357 |
Short name | T697 |
Test name | |
Test status | |
Simulation time | 491339995 ps |
CPU time | 7.06 seconds |
Started | Jul 30 06:06:56 PM PDT 24 |
Finished | Jul 30 06:07:03 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-ca645195-0806-4a5a-9ae4-afa84c82e53c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2932880357 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_smoke.2932880357 |
Directory | /workspace/17.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_stress_all.4292097945 |
Short name | T898 |
Test name | |
Test status | |
Simulation time | 135832288093 ps |
CPU time | 388.98 seconds |
Started | Jul 30 06:06:59 PM PDT 24 |
Finished | Jul 30 06:13:28 PM PDT 24 |
Peak memory | 248608 kb |
Host | smart-7b90a37a-4505-4c64-ac91-7919d8847a74 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4292097945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all .4292097945 |
Directory | /workspace/17.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_test_access.707180499 |
Short name | T245 |
Test name | |
Test status | |
Simulation time | 4932249819 ps |
CPU time | 15.91 seconds |
Started | Jul 30 06:06:49 PM PDT 24 |
Finished | Jul 30 06:07:05 PM PDT 24 |
Peak memory | 243020 kb |
Host | smart-aa1faffd-989e-48cb-8fd6-4dba5c2419f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=707180499 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_test_access.707180499 |
Directory | /workspace/17.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/170.otp_ctrl_init_fail.1749292283 |
Short name | T626 |
Test name | |
Test status | |
Simulation time | 605074982 ps |
CPU time | 4.56 seconds |
Started | Jul 30 06:10:09 PM PDT 24 |
Finished | Jul 30 06:10:14 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-f13c8f08-0449-4ed3-9d9f-7470073e696b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1749292283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_init_fail.1749292283 |
Directory | /workspace/170.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/170.otp_ctrl_parallel_lc_esc.4278916301 |
Short name | T1004 |
Test name | |
Test status | |
Simulation time | 2801663665 ps |
CPU time | 10.54 seconds |
Started | Jul 30 06:10:10 PM PDT 24 |
Finished | Jul 30 06:10:20 PM PDT 24 |
Peak memory | 241920 kb |
Host | smart-5c5debb3-e20f-4b7d-8623-e0f96e9406ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4278916301 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_parallel_lc_esc.4278916301 |
Directory | /workspace/170.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/171.otp_ctrl_init_fail.731005672 |
Short name | T64 |
Test name | |
Test status | |
Simulation time | 677970491 ps |
CPU time | 4.34 seconds |
Started | Jul 30 06:10:09 PM PDT 24 |
Finished | Jul 30 06:10:13 PM PDT 24 |
Peak memory | 242012 kb |
Host | smart-1f7bac55-392a-4d18-8edd-a9fc6a9506e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=731005672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_init_fail.731005672 |
Directory | /workspace/171.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/171.otp_ctrl_parallel_lc_esc.1320688171 |
Short name | T781 |
Test name | |
Test status | |
Simulation time | 283467848 ps |
CPU time | 8.1 seconds |
Started | Jul 30 06:10:07 PM PDT 24 |
Finished | Jul 30 06:10:15 PM PDT 24 |
Peak memory | 241808 kb |
Host | smart-12ff35bf-9390-436e-9b94-219fbdb1efbd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1320688171 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_parallel_lc_esc.1320688171 |
Directory | /workspace/171.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/172.otp_ctrl_init_fail.451533043 |
Short name | T810 |
Test name | |
Test status | |
Simulation time | 610237862 ps |
CPU time | 5.1 seconds |
Started | Jul 30 06:10:09 PM PDT 24 |
Finished | Jul 30 06:10:15 PM PDT 24 |
Peak memory | 242108 kb |
Host | smart-2bcae2c2-a262-462d-bc21-f750e49cd23f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=451533043 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_init_fail.451533043 |
Directory | /workspace/172.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/172.otp_ctrl_parallel_lc_esc.3542763872 |
Short name | T1063 |
Test name | |
Test status | |
Simulation time | 524098878 ps |
CPU time | 12.93 seconds |
Started | Jul 30 06:10:09 PM PDT 24 |
Finished | Jul 30 06:10:22 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-23398f20-1994-41ee-99cb-defc24efd7b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3542763872 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_parallel_lc_esc.3542763872 |
Directory | /workspace/172.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/173.otp_ctrl_init_fail.1716215283 |
Short name | T940 |
Test name | |
Test status | |
Simulation time | 253825479 ps |
CPU time | 5.03 seconds |
Started | Jul 30 06:10:06 PM PDT 24 |
Finished | Jul 30 06:10:11 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-9f220599-564e-4b75-b7b9-9a6dd2da50ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1716215283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_init_fail.1716215283 |
Directory | /workspace/173.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/173.otp_ctrl_parallel_lc_esc.261127154 |
Short name | T668 |
Test name | |
Test status | |
Simulation time | 378020701 ps |
CPU time | 9.45 seconds |
Started | Jul 30 06:10:09 PM PDT 24 |
Finished | Jul 30 06:10:18 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-f1ff7a6a-8ab6-4b24-a654-a5105cce2a91 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=261127154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_parallel_lc_esc.261127154 |
Directory | /workspace/173.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/174.otp_ctrl_init_fail.2618741942 |
Short name | T1172 |
Test name | |
Test status | |
Simulation time | 493971729 ps |
CPU time | 5.3 seconds |
Started | Jul 30 06:10:10 PM PDT 24 |
Finished | Jul 30 06:10:15 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-dfca8572-1d79-4c09-b64a-958abdd47981 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2618741942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_init_fail.2618741942 |
Directory | /workspace/174.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/174.otp_ctrl_parallel_lc_esc.221104389 |
Short name | T488 |
Test name | |
Test status | |
Simulation time | 5931353330 ps |
CPU time | 16.08 seconds |
Started | Jul 30 06:10:10 PM PDT 24 |
Finished | Jul 30 06:10:26 PM PDT 24 |
Peak memory | 241912 kb |
Host | smart-ad324f99-fb71-4d3c-a63f-15b733575cd4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=221104389 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_parallel_lc_esc.221104389 |
Directory | /workspace/174.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/175.otp_ctrl_init_fail.1277542650 |
Short name | T980 |
Test name | |
Test status | |
Simulation time | 1610064902 ps |
CPU time | 4.68 seconds |
Started | Jul 30 06:10:11 PM PDT 24 |
Finished | Jul 30 06:10:16 PM PDT 24 |
Peak memory | 242136 kb |
Host | smart-3c1199f2-4a1b-4f5a-a176-c82634261ec1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1277542650 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_init_fail.1277542650 |
Directory | /workspace/175.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/175.otp_ctrl_parallel_lc_esc.434125701 |
Short name | T825 |
Test name | |
Test status | |
Simulation time | 926752440 ps |
CPU time | 14.24 seconds |
Started | Jul 30 06:10:09 PM PDT 24 |
Finished | Jul 30 06:10:23 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-6fd580f7-58a3-488d-880b-33ebb1ae0947 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=434125701 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_parallel_lc_esc.434125701 |
Directory | /workspace/175.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/176.otp_ctrl_init_fail.6415327 |
Short name | T105 |
Test name | |
Test status | |
Simulation time | 140456559 ps |
CPU time | 4.22 seconds |
Started | Jul 30 06:10:10 PM PDT 24 |
Finished | Jul 30 06:10:15 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-852ef545-5d43-45bb-bacb-30b60b959575 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=6415327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_init_fail.6415327 |
Directory | /workspace/176.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/176.otp_ctrl_parallel_lc_esc.1639382836 |
Short name | T1075 |
Test name | |
Test status | |
Simulation time | 308811377 ps |
CPU time | 4.94 seconds |
Started | Jul 30 06:10:14 PM PDT 24 |
Finished | Jul 30 06:10:20 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-19f31a68-b408-447c-aa41-2ce496323134 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1639382836 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_parallel_lc_esc.1639382836 |
Directory | /workspace/176.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/177.otp_ctrl_init_fail.1413039724 |
Short name | T171 |
Test name | |
Test status | |
Simulation time | 1659569692 ps |
CPU time | 4.58 seconds |
Started | Jul 30 06:10:12 PM PDT 24 |
Finished | Jul 30 06:10:16 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-f19a89b0-574d-4062-8622-6616f9fba53b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1413039724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_init_fail.1413039724 |
Directory | /workspace/177.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/177.otp_ctrl_parallel_lc_esc.4200441639 |
Short name | T383 |
Test name | |
Test status | |
Simulation time | 586476996 ps |
CPU time | 5.21 seconds |
Started | Jul 30 06:10:11 PM PDT 24 |
Finished | Jul 30 06:10:17 PM PDT 24 |
Peak memory | 241768 kb |
Host | smart-d664f40c-ab09-4138-9a1d-395d23addac4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4200441639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_parallel_lc_esc.4200441639 |
Directory | /workspace/177.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/178.otp_ctrl_init_fail.2399956887 |
Short name | T157 |
Test name | |
Test status | |
Simulation time | 271735198 ps |
CPU time | 4.07 seconds |
Started | Jul 30 06:10:13 PM PDT 24 |
Finished | Jul 30 06:10:17 PM PDT 24 |
Peak memory | 241940 kb |
Host | smart-41595322-2da4-4732-90c0-0435da2b12d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2399956887 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_init_fail.2399956887 |
Directory | /workspace/178.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/178.otp_ctrl_parallel_lc_esc.2576523737 |
Short name | T852 |
Test name | |
Test status | |
Simulation time | 187675650 ps |
CPU time | 4.27 seconds |
Started | Jul 30 06:10:12 PM PDT 24 |
Finished | Jul 30 06:10:16 PM PDT 24 |
Peak memory | 241716 kb |
Host | smart-77988519-91fd-4b9c-b689-4f53b136a44d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2576523737 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_parallel_lc_esc.2576523737 |
Directory | /workspace/178.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/179.otp_ctrl_init_fail.151908402 |
Short name | T768 |
Test name | |
Test status | |
Simulation time | 194660991 ps |
CPU time | 5.38 seconds |
Started | Jul 30 06:10:15 PM PDT 24 |
Finished | Jul 30 06:10:20 PM PDT 24 |
Peak memory | 241940 kb |
Host | smart-d59bfe9d-c821-4b77-ada2-93cb3bd1878b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=151908402 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_init_fail.151908402 |
Directory | /workspace/179.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_alert_test.1773020347 |
Short name | T418 |
Test name | |
Test status | |
Simulation time | 734408095 ps |
CPU time | 2.59 seconds |
Started | Jul 30 06:06:59 PM PDT 24 |
Finished | Jul 30 06:07:01 PM PDT 24 |
Peak memory | 240444 kb |
Host | smart-18165cf0-1c5b-40e9-904c-5c74b7857bc3 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1773020347 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_alert_test.1773020347 |
Directory | /workspace/18.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_dai_errs.2538242765 |
Short name | T316 |
Test name | |
Test status | |
Simulation time | 2717771276 ps |
CPU time | 33.36 seconds |
Started | Jul 30 06:06:57 PM PDT 24 |
Finished | Jul 30 06:07:30 PM PDT 24 |
Peak memory | 248136 kb |
Host | smart-8ad428b0-cf1f-451b-bd3c-63d791b8cf28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2538242765 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_errs.2538242765 |
Directory | /workspace/18.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_dai_lock.3525929593 |
Short name | T187 |
Test name | |
Test status | |
Simulation time | 969391963 ps |
CPU time | 27.23 seconds |
Started | Jul 30 06:06:50 PM PDT 24 |
Finished | Jul 30 06:07:17 PM PDT 24 |
Peak memory | 242124 kb |
Host | smart-c619f1af-98f5-4747-b3c7-59d8ac197ddf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3525929593 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_lock.3525929593 |
Directory | /workspace/18.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_init_fail.2606994076 |
Short name | T1163 |
Test name | |
Test status | |
Simulation time | 98667991 ps |
CPU time | 3.24 seconds |
Started | Jul 30 06:06:57 PM PDT 24 |
Finished | Jul 30 06:07:01 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-69a99b65-e943-420f-87b0-d548aaca0518 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2606994076 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_init_fail.2606994076 |
Directory | /workspace/18.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_macro_errs.454557950 |
Short name | T1005 |
Test name | |
Test status | |
Simulation time | 1351449551 ps |
CPU time | 17.09 seconds |
Started | Jul 30 06:06:43 PM PDT 24 |
Finished | Jul 30 06:07:01 PM PDT 24 |
Peak memory | 242832 kb |
Host | smart-bb350aa8-a4a8-48eb-9be4-db5f660ec9cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=454557950 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_macro_errs.454557950 |
Directory | /workspace/18.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_key_req.2155653289 |
Short name | T522 |
Test name | |
Test status | |
Simulation time | 1010385310 ps |
CPU time | 8.07 seconds |
Started | Jul 30 06:06:51 PM PDT 24 |
Finished | Jul 30 06:06:59 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-d8f921ab-9a49-4a94-9644-4742b56091b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2155653289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_key_req.2155653289 |
Directory | /workspace/18.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_lc_esc.4214141645 |
Short name | T188 |
Test name | |
Test status | |
Simulation time | 3645932223 ps |
CPU time | 10.55 seconds |
Started | Jul 30 06:06:47 PM PDT 24 |
Finished | Jul 30 06:06:57 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-f0844471-4dd4-4b84-8a6c-3da593c0a6c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4214141645 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_esc.4214141645 |
Directory | /workspace/18.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_lc_req.1402983672 |
Short name | T1122 |
Test name | |
Test status | |
Simulation time | 768131770 ps |
CPU time | 18.56 seconds |
Started | Jul 30 06:06:46 PM PDT 24 |
Finished | Jul 30 06:07:05 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-c2a16641-e7c4-4829-90bd-4267dac3f734 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1402983672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_req.1402983672 |
Directory | /workspace/18.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_regwen.3833543995 |
Short name | T339 |
Test name | |
Test status | |
Simulation time | 283847549 ps |
CPU time | 6.24 seconds |
Started | Jul 30 06:06:59 PM PDT 24 |
Finished | Jul 30 06:07:06 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-e5134ea7-4aa6-4720-9efc-613d2a134e6b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3833543995 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_regwen.3833543995 |
Directory | /workspace/18.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_smoke.407040987 |
Short name | T817 |
Test name | |
Test status | |
Simulation time | 261846884 ps |
CPU time | 7.95 seconds |
Started | Jul 30 06:06:46 PM PDT 24 |
Finished | Jul 30 06:06:54 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-93cfc10f-8eeb-42b4-8397-a61b4b5cd2ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=407040987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_smoke.407040987 |
Directory | /workspace/18.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_stress_all.1427695710 |
Short name | T1155 |
Test name | |
Test status | |
Simulation time | 68789729897 ps |
CPU time | 291.02 seconds |
Started | Jul 30 06:07:07 PM PDT 24 |
Finished | Jul 30 06:11:58 PM PDT 24 |
Peak memory | 256800 kb |
Host | smart-15f6950f-1f50-4f6f-b62a-a5d629bf8a72 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1427695710 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all .1427695710 |
Directory | /workspace/18.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_stress_all_with_rand_reset.1721447612 |
Short name | T365 |
Test name | |
Test status | |
Simulation time | 1288173439568 ps |
CPU time | 3687.04 seconds |
Started | Jul 30 06:06:48 PM PDT 24 |
Finished | Jul 30 07:08:15 PM PDT 24 |
Peak memory | 273372 kb |
Host | smart-b930da07-c3dc-4657-831b-59d32a2830b5 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1721447612 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all_with_rand_reset.1721447612 |
Directory | /workspace/18.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_test_access.1587072038 |
Short name | T516 |
Test name | |
Test status | |
Simulation time | 440826760 ps |
CPU time | 10.27 seconds |
Started | Jul 30 06:07:06 PM PDT 24 |
Finished | Jul 30 06:07:16 PM PDT 24 |
Peak memory | 248576 kb |
Host | smart-5b644f8a-12ec-42f1-8e53-b46e5de1d694 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1587072038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_test_access.1587072038 |
Directory | /workspace/18.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/180.otp_ctrl_init_fail.1761148759 |
Short name | T976 |
Test name | |
Test status | |
Simulation time | 544511537 ps |
CPU time | 4.2 seconds |
Started | Jul 30 06:10:14 PM PDT 24 |
Finished | Jul 30 06:10:19 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-6e67e261-131c-4f62-8cb0-c758514b6a99 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1761148759 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_init_fail.1761148759 |
Directory | /workspace/180.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/180.otp_ctrl_parallel_lc_esc.1619714115 |
Short name | T127 |
Test name | |
Test status | |
Simulation time | 131337824 ps |
CPU time | 3.71 seconds |
Started | Jul 30 06:10:12 PM PDT 24 |
Finished | Jul 30 06:10:16 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-59615e94-dcaa-4237-a56c-bb745706f8fa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1619714115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_parallel_lc_esc.1619714115 |
Directory | /workspace/180.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/181.otp_ctrl_init_fail.3606262616 |
Short name | T1071 |
Test name | |
Test status | |
Simulation time | 1475160031 ps |
CPU time | 5.11 seconds |
Started | Jul 30 06:10:12 PM PDT 24 |
Finished | Jul 30 06:10:17 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-2b252c3c-5322-4a24-9835-94a9c16b316b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3606262616 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_init_fail.3606262616 |
Directory | /workspace/181.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/181.otp_ctrl_parallel_lc_esc.3702382195 |
Short name | T1184 |
Test name | |
Test status | |
Simulation time | 787146395 ps |
CPU time | 20.91 seconds |
Started | Jul 30 06:10:13 PM PDT 24 |
Finished | Jul 30 06:10:34 PM PDT 24 |
Peak memory | 241924 kb |
Host | smart-c3f36e69-eef6-4057-b21d-d4c3aa00c1b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3702382195 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_parallel_lc_esc.3702382195 |
Directory | /workspace/181.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/182.otp_ctrl_init_fail.786183238 |
Short name | T103 |
Test name | |
Test status | |
Simulation time | 622857394 ps |
CPU time | 4.86 seconds |
Started | Jul 30 06:10:14 PM PDT 24 |
Finished | Jul 30 06:10:19 PM PDT 24 |
Peak memory | 242136 kb |
Host | smart-174e1015-41ef-4582-b863-99cee836c30d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=786183238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_init_fail.786183238 |
Directory | /workspace/182.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/182.otp_ctrl_parallel_lc_esc.3817470119 |
Short name | T846 |
Test name | |
Test status | |
Simulation time | 6621079496 ps |
CPU time | 16.39 seconds |
Started | Jul 30 06:10:12 PM PDT 24 |
Finished | Jul 30 06:10:28 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-ea187297-5fc9-4b14-8d9f-7b969ff4656b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3817470119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_parallel_lc_esc.3817470119 |
Directory | /workspace/182.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/183.otp_ctrl_init_fail.4265434433 |
Short name | T1110 |
Test name | |
Test status | |
Simulation time | 155211660 ps |
CPU time | 3.74 seconds |
Started | Jul 30 06:10:15 PM PDT 24 |
Finished | Jul 30 06:10:19 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-7512a26c-c952-4111-bb14-eb14a685db51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4265434433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_init_fail.4265434433 |
Directory | /workspace/183.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/183.otp_ctrl_parallel_lc_esc.2493637916 |
Short name | T959 |
Test name | |
Test status | |
Simulation time | 1841005376 ps |
CPU time | 6.14 seconds |
Started | Jul 30 06:10:14 PM PDT 24 |
Finished | Jul 30 06:10:21 PM PDT 24 |
Peak memory | 242092 kb |
Host | smart-374420d0-0fd2-4a21-8701-239b9a4c1fb2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2493637916 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_parallel_lc_esc.2493637916 |
Directory | /workspace/183.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/184.otp_ctrl_init_fail.3075486331 |
Short name | T924 |
Test name | |
Test status | |
Simulation time | 206091855 ps |
CPU time | 4.2 seconds |
Started | Jul 30 06:10:20 PM PDT 24 |
Finished | Jul 30 06:10:24 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-88c529bb-5aa6-4183-bac2-a86ab4ea9ede |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3075486331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_init_fail.3075486331 |
Directory | /workspace/184.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/184.otp_ctrl_parallel_lc_esc.2457645038 |
Short name | T125 |
Test name | |
Test status | |
Simulation time | 777462559 ps |
CPU time | 12.05 seconds |
Started | Jul 30 06:10:21 PM PDT 24 |
Finished | Jul 30 06:10:33 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-ceb68c05-33c4-464f-bfe4-d054ea0334ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2457645038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_parallel_lc_esc.2457645038 |
Directory | /workspace/184.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/185.otp_ctrl_init_fail.2083676223 |
Short name | T581 |
Test name | |
Test status | |
Simulation time | 319841751 ps |
CPU time | 3.54 seconds |
Started | Jul 30 06:10:15 PM PDT 24 |
Finished | Jul 30 06:10:19 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-af35baaf-a810-49e5-aaca-b57894fc1e39 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2083676223 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_init_fail.2083676223 |
Directory | /workspace/185.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/185.otp_ctrl_parallel_lc_esc.4103172059 |
Short name | T837 |
Test name | |
Test status | |
Simulation time | 444135160 ps |
CPU time | 10.19 seconds |
Started | Jul 30 06:10:13 PM PDT 24 |
Finished | Jul 30 06:10:24 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-5eb76abe-8bb1-4c13-b62f-a93b98b28e6a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4103172059 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_parallel_lc_esc.4103172059 |
Directory | /workspace/185.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/186.otp_ctrl_init_fail.781783595 |
Short name | T371 |
Test name | |
Test status | |
Simulation time | 612503795 ps |
CPU time | 4.72 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:32 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-e9e3b750-363a-42d3-ad62-405eaf2f27da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=781783595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_init_fail.781783595 |
Directory | /workspace/186.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/187.otp_ctrl_init_fail.282996991 |
Short name | T1113 |
Test name | |
Test status | |
Simulation time | 435176936 ps |
CPU time | 4.63 seconds |
Started | Jul 30 06:10:20 PM PDT 24 |
Finished | Jul 30 06:10:25 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-6d9d413a-53bb-408a-a2a6-1bdbe0bba787 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=282996991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_init_fail.282996991 |
Directory | /workspace/187.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/187.otp_ctrl_parallel_lc_esc.100999061 |
Short name | T507 |
Test name | |
Test status | |
Simulation time | 431454434 ps |
CPU time | 6.57 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:33 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-29c8cc45-adf5-410b-a17f-e88b0aabb723 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=100999061 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_parallel_lc_esc.100999061 |
Directory | /workspace/187.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/188.otp_ctrl_init_fail.2938856003 |
Short name | T179 |
Test name | |
Test status | |
Simulation time | 289272717 ps |
CPU time | 4.3 seconds |
Started | Jul 30 06:10:18 PM PDT 24 |
Finished | Jul 30 06:10:22 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-a2e8df34-ce6b-4175-b978-0aa8bb6248f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2938856003 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_init_fail.2938856003 |
Directory | /workspace/188.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/188.otp_ctrl_parallel_lc_esc.3595921486 |
Short name | T429 |
Test name | |
Test status | |
Simulation time | 88546333 ps |
CPU time | 3.05 seconds |
Started | Jul 30 06:10:26 PM PDT 24 |
Finished | Jul 30 06:10:30 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-ae64d4bf-902e-4ea4-931a-8f4a2fa8be1d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3595921486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_parallel_lc_esc.3595921486 |
Directory | /workspace/188.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/189.otp_ctrl_init_fail.3357159370 |
Short name | T930 |
Test name | |
Test status | |
Simulation time | 253001499 ps |
CPU time | 4.57 seconds |
Started | Jul 30 06:10:16 PM PDT 24 |
Finished | Jul 30 06:10:20 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-1e3664b7-5ec3-45d6-b434-d1450db4a568 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3357159370 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_init_fail.3357159370 |
Directory | /workspace/189.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/189.otp_ctrl_parallel_lc_esc.3033518490 |
Short name | T853 |
Test name | |
Test status | |
Simulation time | 729947333 ps |
CPU time | 9.77 seconds |
Started | Jul 30 06:10:19 PM PDT 24 |
Finished | Jul 30 06:10:29 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-6c81449c-2826-4949-bc6b-614772fd3b2a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3033518490 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_parallel_lc_esc.3033518490 |
Directory | /workspace/189.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_alert_test.2466886050 |
Short name | T207 |
Test name | |
Test status | |
Simulation time | 160240090 ps |
CPU time | 1.79 seconds |
Started | Jul 30 06:07:08 PM PDT 24 |
Finished | Jul 30 06:07:10 PM PDT 24 |
Peak memory | 240592 kb |
Host | smart-7ceeb0d2-a192-4a29-b061-d9caaa5235cc |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2466886050 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_alert_test.2466886050 |
Directory | /workspace/19.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_check_fail.2006110062 |
Short name | T842 |
Test name | |
Test status | |
Simulation time | 1472815475 ps |
CPU time | 24.72 seconds |
Started | Jul 30 06:06:53 PM PDT 24 |
Finished | Jul 30 06:07:18 PM PDT 24 |
Peak memory | 248684 kb |
Host | smart-db474323-c904-45a4-b48d-3a2974a7feec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2006110062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_check_fail.2006110062 |
Directory | /workspace/19.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_dai_errs.2313740092 |
Short name | T1185 |
Test name | |
Test status | |
Simulation time | 15184156733 ps |
CPU time | 52.93 seconds |
Started | Jul 30 06:06:50 PM PDT 24 |
Finished | Jul 30 06:07:43 PM PDT 24 |
Peak memory | 245764 kb |
Host | smart-68ee4f26-32a1-406b-9c8a-baccc34f54f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2313740092 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_errs.2313740092 |
Directory | /workspace/19.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_dai_lock.2785447668 |
Short name | T347 |
Test name | |
Test status | |
Simulation time | 18275137576 ps |
CPU time | 45.36 seconds |
Started | Jul 30 06:07:06 PM PDT 24 |
Finished | Jul 30 06:07:52 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-a70c3810-e291-492c-bebd-0ee3ce545d21 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2785447668 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_lock.2785447668 |
Directory | /workspace/19.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_init_fail.1995440159 |
Short name | T1095 |
Test name | |
Test status | |
Simulation time | 329743743 ps |
CPU time | 4.74 seconds |
Started | Jul 30 06:06:46 PM PDT 24 |
Finished | Jul 30 06:06:51 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-4f9acbc5-2995-4de1-bff0-479cde0e9e59 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1995440159 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_init_fail.1995440159 |
Directory | /workspace/19.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_macro_errs.1101465185 |
Short name | T517 |
Test name | |
Test status | |
Simulation time | 1200618505 ps |
CPU time | 20.76 seconds |
Started | Jul 30 06:07:09 PM PDT 24 |
Finished | Jul 30 06:07:30 PM PDT 24 |
Peak memory | 248644 kb |
Host | smart-c1aad2b3-7847-4d5f-8f1a-275346f6604e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1101465185 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_macro_errs.1101465185 |
Directory | /workspace/19.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_key_req.2847786500 |
Short name | T749 |
Test name | |
Test status | |
Simulation time | 122800298 ps |
CPU time | 4 seconds |
Started | Jul 30 06:06:54 PM PDT 24 |
Finished | Jul 30 06:06:58 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-84c33078-6b57-41ea-bbea-dcb4f6bbe597 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2847786500 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_key_req.2847786500 |
Directory | /workspace/19.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_lc_esc.3462278349 |
Short name | T219 |
Test name | |
Test status | |
Simulation time | 5653565018 ps |
CPU time | 9.93 seconds |
Started | Jul 30 06:06:50 PM PDT 24 |
Finished | Jul 30 06:07:01 PM PDT 24 |
Peak memory | 248596 kb |
Host | smart-97655403-049f-4ae1-9bcc-88eb09fa6e89 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3462278349 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_esc.3462278349 |
Directory | /workspace/19.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_lc_req.1678412422 |
Short name | T559 |
Test name | |
Test status | |
Simulation time | 352414648 ps |
CPU time | 8.8 seconds |
Started | Jul 30 06:06:57 PM PDT 24 |
Finished | Jul 30 06:07:06 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-7cea1fc7-2856-4ef2-9353-f5f2697c9306 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1678412422 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_req.1678412422 |
Directory | /workspace/19.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_regwen.453510441 |
Short name | T326 |
Test name | |
Test status | |
Simulation time | 313019087 ps |
CPU time | 10.91 seconds |
Started | Jul 30 06:07:00 PM PDT 24 |
Finished | Jul 30 06:07:11 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-0d3d5247-e8e8-43ab-847f-55001712a5a8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=453510441 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_regwen.453510441 |
Directory | /workspace/19.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_smoke.1533016770 |
Short name | T981 |
Test name | |
Test status | |
Simulation time | 237486920 ps |
CPU time | 3.33 seconds |
Started | Jul 30 06:07:05 PM PDT 24 |
Finished | Jul 30 06:07:08 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-139681f1-62e7-4423-84bb-3d140beb502b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1533016770 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_smoke.1533016770 |
Directory | /workspace/19.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_stress_all.1242686247 |
Short name | T957 |
Test name | |
Test status | |
Simulation time | 7287503485 ps |
CPU time | 28.22 seconds |
Started | Jul 30 06:06:54 PM PDT 24 |
Finished | Jul 30 06:07:22 PM PDT 24 |
Peak memory | 244804 kb |
Host | smart-ada8582d-3aa5-432c-a60f-0cb6a9a477fc |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1242686247 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all .1242686247 |
Directory | /workspace/19.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_stress_all_with_rand_reset.4218333324 |
Short name | T364 |
Test name | |
Test status | |
Simulation time | 278604565363 ps |
CPU time | 822.3 seconds |
Started | Jul 30 06:07:12 PM PDT 24 |
Finished | Jul 30 06:20:55 PM PDT 24 |
Peak memory | 322540 kb |
Host | smart-abbd4008-5423-4216-828f-5bdfb9fbbdff |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4218333324 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all_with_rand_reset.4218333324 |
Directory | /workspace/19.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_test_access.4138561626 |
Short name | T1043 |
Test name | |
Test status | |
Simulation time | 2278238840 ps |
CPU time | 9.75 seconds |
Started | Jul 30 06:07:09 PM PDT 24 |
Finished | Jul 30 06:07:19 PM PDT 24 |
Peak memory | 242120 kb |
Host | smart-cdf081c5-c978-4dad-bc22-0606a53f262e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4138561626 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_test_access.4138561626 |
Directory | /workspace/19.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/190.otp_ctrl_init_fail.2427275360 |
Short name | T140 |
Test name | |
Test status | |
Simulation time | 551586042 ps |
CPU time | 4.47 seconds |
Started | Jul 30 06:10:26 PM PDT 24 |
Finished | Jul 30 06:10:30 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-154fc636-e13d-423b-b47b-399c9ceca358 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2427275360 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_init_fail.2427275360 |
Directory | /workspace/190.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/190.otp_ctrl_parallel_lc_esc.1419665120 |
Short name | T669 |
Test name | |
Test status | |
Simulation time | 4589497139 ps |
CPU time | 8.36 seconds |
Started | Jul 30 06:10:20 PM PDT 24 |
Finished | Jul 30 06:10:28 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-31ce0f70-d00e-4a52-96e0-f49a39c41513 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1419665120 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_parallel_lc_esc.1419665120 |
Directory | /workspace/190.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/191.otp_ctrl_init_fail.2631232799 |
Short name | T169 |
Test name | |
Test status | |
Simulation time | 1896431063 ps |
CPU time | 5.64 seconds |
Started | Jul 30 06:10:29 PM PDT 24 |
Finished | Jul 30 06:10:35 PM PDT 24 |
Peak memory | 242132 kb |
Host | smart-363fbcbb-9dbf-4ddc-a258-a2cf2da072e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2631232799 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_init_fail.2631232799 |
Directory | /workspace/191.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/191.otp_ctrl_parallel_lc_esc.2604870878 |
Short name | T830 |
Test name | |
Test status | |
Simulation time | 360769501 ps |
CPU time | 9.01 seconds |
Started | Jul 30 06:10:17 PM PDT 24 |
Finished | Jul 30 06:10:26 PM PDT 24 |
Peak memory | 241976 kb |
Host | smart-ae428441-9834-47d4-a2e1-b4309987af79 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2604870878 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_parallel_lc_esc.2604870878 |
Directory | /workspace/191.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/192.otp_ctrl_init_fail.286346151 |
Short name | T549 |
Test name | |
Test status | |
Simulation time | 196253309 ps |
CPU time | 3.01 seconds |
Started | Jul 30 06:10:29 PM PDT 24 |
Finished | Jul 30 06:10:32 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-5b0f492e-c648-4cc2-9281-fc36a80b72ad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=286346151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_init_fail.286346151 |
Directory | /workspace/192.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/192.otp_ctrl_parallel_lc_esc.4191408426 |
Short name | T1161 |
Test name | |
Test status | |
Simulation time | 524115829 ps |
CPU time | 5.95 seconds |
Started | Jul 30 06:10:14 PM PDT 24 |
Finished | Jul 30 06:10:20 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-dd007a6f-b7a0-4c98-a9a6-8ba52dceb4e4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4191408426 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_parallel_lc_esc.4191408426 |
Directory | /workspace/192.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/193.otp_ctrl_init_fail.3545934151 |
Short name | T428 |
Test name | |
Test status | |
Simulation time | 1472000475 ps |
CPU time | 4.57 seconds |
Started | Jul 30 06:10:18 PM PDT 24 |
Finished | Jul 30 06:10:23 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-43f76eb9-9af9-4e12-89b1-b16823665cf8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3545934151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_init_fail.3545934151 |
Directory | /workspace/193.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/193.otp_ctrl_parallel_lc_esc.868117811 |
Short name | T465 |
Test name | |
Test status | |
Simulation time | 950712154 ps |
CPU time | 19.2 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:46 PM PDT 24 |
Peak memory | 241844 kb |
Host | smart-e1c22d73-d16d-4378-844f-25fe31eb690b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=868117811 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_parallel_lc_esc.868117811 |
Directory | /workspace/193.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/194.otp_ctrl_init_fail.896151728 |
Short name | T996 |
Test name | |
Test status | |
Simulation time | 140800288 ps |
CPU time | 3.61 seconds |
Started | Jul 30 06:10:15 PM PDT 24 |
Finished | Jul 30 06:10:19 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-1a04dabf-b0eb-49e0-8a30-066c9d531844 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=896151728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_init_fail.896151728 |
Directory | /workspace/194.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/194.otp_ctrl_parallel_lc_esc.72777061 |
Short name | T736 |
Test name | |
Test status | |
Simulation time | 1366758669 ps |
CPU time | 10.16 seconds |
Started | Jul 30 06:10:17 PM PDT 24 |
Finished | Jul 30 06:10:28 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-9beaa8c8-6e22-41ed-a28d-746fbbac39ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=72777061 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_parallel_lc_esc.72777061 |
Directory | /workspace/194.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/195.otp_ctrl_init_fail.1483376805 |
Short name | T63 |
Test name | |
Test status | |
Simulation time | 3082338888 ps |
CPU time | 7.38 seconds |
Started | Jul 30 06:10:24 PM PDT 24 |
Finished | Jul 30 06:10:31 PM PDT 24 |
Peak memory | 242036 kb |
Host | smart-35bff526-2cae-4b6e-8717-f1b627c00508 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1483376805 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_init_fail.1483376805 |
Directory | /workspace/195.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/195.otp_ctrl_parallel_lc_esc.4016793354 |
Short name | T278 |
Test name | |
Test status | |
Simulation time | 1243797117 ps |
CPU time | 10.94 seconds |
Started | Jul 30 06:10:26 PM PDT 24 |
Finished | Jul 30 06:10:37 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-5fdf8a6d-c195-4758-afef-8214d73179c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4016793354 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_parallel_lc_esc.4016793354 |
Directory | /workspace/195.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/196.otp_ctrl_init_fail.1628570344 |
Short name | T609 |
Test name | |
Test status | |
Simulation time | 211351828 ps |
CPU time | 4.27 seconds |
Started | Jul 30 06:10:24 PM PDT 24 |
Finished | Jul 30 06:10:29 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-45dc01be-1087-4cf8-82eb-0a398c7fa466 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1628570344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_init_fail.1628570344 |
Directory | /workspace/196.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/196.otp_ctrl_parallel_lc_esc.2132373225 |
Short name | T747 |
Test name | |
Test status | |
Simulation time | 501100562 ps |
CPU time | 13.47 seconds |
Started | Jul 30 06:10:21 PM PDT 24 |
Finished | Jul 30 06:10:35 PM PDT 24 |
Peak memory | 241868 kb |
Host | smart-a989335e-160d-4ce0-b8d5-d706f2b6d741 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2132373225 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_parallel_lc_esc.2132373225 |
Directory | /workspace/196.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/197.otp_ctrl_init_fail.3825922789 |
Short name | T385 |
Test name | |
Test status | |
Simulation time | 184999285 ps |
CPU time | 3.49 seconds |
Started | Jul 30 06:10:24 PM PDT 24 |
Finished | Jul 30 06:10:28 PM PDT 24 |
Peak memory | 241840 kb |
Host | smart-155e28a7-a1af-4093-972e-460676100bcf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3825922789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_init_fail.3825922789 |
Directory | /workspace/197.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/197.otp_ctrl_parallel_lc_esc.4132553894 |
Short name | T659 |
Test name | |
Test status | |
Simulation time | 539084222 ps |
CPU time | 7.21 seconds |
Started | Jul 30 06:10:24 PM PDT 24 |
Finished | Jul 30 06:10:32 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-01f7ad73-03e0-4e54-b4db-146749191785 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4132553894 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_parallel_lc_esc.4132553894 |
Directory | /workspace/197.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/198.otp_ctrl_init_fail.1963139992 |
Short name | T433 |
Test name | |
Test status | |
Simulation time | 198946386 ps |
CPU time | 4.33 seconds |
Started | Jul 30 06:10:31 PM PDT 24 |
Finished | Jul 30 06:10:35 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-93f0acca-67eb-4db7-b5be-4f7dd7dfcb50 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1963139992 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_init_fail.1963139992 |
Directory | /workspace/198.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/198.otp_ctrl_parallel_lc_esc.3004715576 |
Short name | T132 |
Test name | |
Test status | |
Simulation time | 2312396138 ps |
CPU time | 8.35 seconds |
Started | Jul 30 06:10:23 PM PDT 24 |
Finished | Jul 30 06:10:31 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-be48aa2d-f367-4021-b355-f4e0b10eaae0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3004715576 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_parallel_lc_esc.3004715576 |
Directory | /workspace/198.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/199.otp_ctrl_init_fail.3919408536 |
Short name | T1164 |
Test name | |
Test status | |
Simulation time | 137364368 ps |
CPU time | 3.48 seconds |
Started | Jul 30 06:10:19 PM PDT 24 |
Finished | Jul 30 06:10:22 PM PDT 24 |
Peak memory | 242068 kb |
Host | smart-385c23d2-e15f-4ebf-81a6-0b76a36bab8c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3919408536 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_init_fail.3919408536 |
Directory | /workspace/199.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/199.otp_ctrl_parallel_lc_esc.864472526 |
Short name | T464 |
Test name | |
Test status | |
Simulation time | 501681182 ps |
CPU time | 4.45 seconds |
Started | Jul 30 06:10:26 PM PDT 24 |
Finished | Jul 30 06:10:30 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-00a3c5bf-cca4-49af-ada7-a321f31c465f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=864472526 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_parallel_lc_esc.864472526 |
Directory | /workspace/199.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_alert_test.3336690841 |
Short name | T399 |
Test name | |
Test status | |
Simulation time | 119941252 ps |
CPU time | 1.81 seconds |
Started | Jul 30 06:05:33 PM PDT 24 |
Finished | Jul 30 06:05:35 PM PDT 24 |
Peak memory | 240908 kb |
Host | smart-2d7ac34b-a7bf-44f2-bdca-940eba93c2e7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3336690841 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_alert_test.3336690841 |
Directory | /workspace/2.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_background_chks.1624270875 |
Short name | T771 |
Test name | |
Test status | |
Simulation time | 694834064 ps |
CPU time | 5.15 seconds |
Started | Jul 30 06:05:39 PM PDT 24 |
Finished | Jul 30 06:05:45 PM PDT 24 |
Peak memory | 241936 kb |
Host | smart-94e2a387-49ab-41a2-b972-bbdbdfd76d7f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1624270875 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_background_chks.1624270875 |
Directory | /workspace/2.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_dai_errs.1736554709 |
Short name | T532 |
Test name | |
Test status | |
Simulation time | 721836053 ps |
CPU time | 22.22 seconds |
Started | Jul 30 06:05:34 PM PDT 24 |
Finished | Jul 30 06:05:56 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-80633f04-34fa-49ea-9755-037e6b882e82 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1736554709 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_errs.1736554709 |
Directory | /workspace/2.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_dai_lock.2832094518 |
Short name | T506 |
Test name | |
Test status | |
Simulation time | 411921892 ps |
CPU time | 13.7 seconds |
Started | Jul 30 06:05:38 PM PDT 24 |
Finished | Jul 30 06:05:51 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-29f2d1d2-4d0a-4056-b074-50d9c5773e19 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2832094518 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_lock.2832094518 |
Directory | /workspace/2.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_macro_errs.1018120025 |
Short name | T438 |
Test name | |
Test status | |
Simulation time | 4546171393 ps |
CPU time | 36.64 seconds |
Started | Jul 30 06:05:35 PM PDT 24 |
Finished | Jul 30 06:06:12 PM PDT 24 |
Peak memory | 256844 kb |
Host | smart-db1c2cb7-5b70-4e22-91e2-1fe0c203ac10 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1018120025 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_macro_errs.1018120025 |
Directory | /workspace/2.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_key_req.74022300 |
Short name | T185 |
Test name | |
Test status | |
Simulation time | 303433779 ps |
CPU time | 12.27 seconds |
Started | Jul 30 06:05:39 PM PDT 24 |
Finished | Jul 30 06:05:51 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-9f32d10f-38c3-4422-be3c-86ed8bbcb8ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=74022300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_key_req.74022300 |
Directory | /workspace/2.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_lc_esc.2274008419 |
Short name | T170 |
Test name | |
Test status | |
Simulation time | 3574897876 ps |
CPU time | 10.06 seconds |
Started | Jul 30 06:05:32 PM PDT 24 |
Finished | Jul 30 06:05:42 PM PDT 24 |
Peak memory | 241876 kb |
Host | smart-4d0f10f1-6542-4c43-a4e0-95303dea6228 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2274008419 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_esc.2274008419 |
Directory | /workspace/2.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_lc_req.627756562 |
Short name | T769 |
Test name | |
Test status | |
Simulation time | 1700174913 ps |
CPU time | 17.5 seconds |
Started | Jul 30 06:05:33 PM PDT 24 |
Finished | Jul 30 06:05:51 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-d05cb60e-285b-4446-81e7-ee98f919eded |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=627756562 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_req.627756562 |
Directory | /workspace/2.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_regwen.2861198062 |
Short name | T719 |
Test name | |
Test status | |
Simulation time | 311479112 ps |
CPU time | 10.13 seconds |
Started | Jul 30 06:05:31 PM PDT 24 |
Finished | Jul 30 06:05:41 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-c49c7fcd-a216-4fe6-858b-5b390c3a31cb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2861198062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_regwen.2861198062 |
Directory | /workspace/2.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_sec_cm.3052029302 |
Short name | T208 |
Test name | |
Test status | |
Simulation time | 11737213803 ps |
CPU time | 192.33 seconds |
Started | Jul 30 06:05:36 PM PDT 24 |
Finished | Jul 30 06:08:49 PM PDT 24 |
Peak memory | 266096 kb |
Host | smart-c05e91f5-66d1-421f-93e8-671f2d40dc1d |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3052029302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_sec_cm.3052029302 |
Directory | /workspace/2.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_smoke.3519190455 |
Short name | T1193 |
Test name | |
Test status | |
Simulation time | 564679341 ps |
CPU time | 8.12 seconds |
Started | Jul 30 06:05:40 PM PDT 24 |
Finished | Jul 30 06:05:48 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-a16852aa-4fcd-4b5e-b421-16ad2c2c4320 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3519190455 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_smoke.3519190455 |
Directory | /workspace/2.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_stress_all_with_rand_reset.3520392483 |
Short name | T1127 |
Test name | |
Test status | |
Simulation time | 38754328093 ps |
CPU time | 313.89 seconds |
Started | Jul 30 06:05:33 PM PDT 24 |
Finished | Jul 30 06:10:47 PM PDT 24 |
Peak memory | 256988 kb |
Host | smart-9da9eff9-1bba-43d2-a9ce-fb3ab79b355c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3520392483 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all_with_rand_reset.3520392483 |
Directory | /workspace/2.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_test_access.569747637 |
Short name | T556 |
Test name | |
Test status | |
Simulation time | 9569711202 ps |
CPU time | 26.17 seconds |
Started | Jul 30 06:05:31 PM PDT 24 |
Finished | Jul 30 06:05:57 PM PDT 24 |
Peak memory | 242756 kb |
Host | smart-bd5cc75f-e205-4f75-b4e6-519d2c0c77bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=569747637 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_test_access.569747637 |
Directory | /workspace/2.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_alert_test.3415315700 |
Short name | T635 |
Test name | |
Test status | |
Simulation time | 216646024 ps |
CPU time | 2.02 seconds |
Started | Jul 30 06:07:01 PM PDT 24 |
Finished | Jul 30 06:07:04 PM PDT 24 |
Peak memory | 240356 kb |
Host | smart-88d8a592-48b8-4d5a-87cd-dbf228c846a4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3415315700 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_alert_test.3415315700 |
Directory | /workspace/20.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_check_fail.2164112132 |
Short name | T1079 |
Test name | |
Test status | |
Simulation time | 5369853345 ps |
CPU time | 15.12 seconds |
Started | Jul 30 06:06:56 PM PDT 24 |
Finished | Jul 30 06:07:11 PM PDT 24 |
Peak memory | 242840 kb |
Host | smart-3a003b6e-6b3c-4091-8006-c2afda9d53f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2164112132 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_check_fail.2164112132 |
Directory | /workspace/20.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_dai_errs.3014826687 |
Short name | T729 |
Test name | |
Test status | |
Simulation time | 610294424 ps |
CPU time | 19.89 seconds |
Started | Jul 30 06:06:56 PM PDT 24 |
Finished | Jul 30 06:07:16 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-9b009c92-865a-4299-8940-9d0037bb301b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3014826687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_errs.3014826687 |
Directory | /workspace/20.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_dai_lock.855407384 |
Short name | T432 |
Test name | |
Test status | |
Simulation time | 1388186158 ps |
CPU time | 19.68 seconds |
Started | Jul 30 06:06:59 PM PDT 24 |
Finished | Jul 30 06:07:19 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-4cca8ef6-840f-4309-8669-b73067816ab0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=855407384 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_lock.855407384 |
Directory | /workspace/20.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_init_fail.3772008300 |
Short name | T151 |
Test name | |
Test status | |
Simulation time | 323925170 ps |
CPU time | 4.51 seconds |
Started | Jul 30 06:07:11 PM PDT 24 |
Finished | Jul 30 06:07:16 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-aa3f9cf6-7ce7-42e1-ad40-2c6fd6ab0c6c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3772008300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_init_fail.3772008300 |
Directory | /workspace/20.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_macro_errs.435988672 |
Short name | T1104 |
Test name | |
Test status | |
Simulation time | 2578629228 ps |
CPU time | 17.23 seconds |
Started | Jul 30 06:07:07 PM PDT 24 |
Finished | Jul 30 06:07:24 PM PDT 24 |
Peak memory | 248724 kb |
Host | smart-2fadd8a7-dc1d-4d39-a4b6-1589c70d3f19 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=435988672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_macro_errs.435988672 |
Directory | /workspace/20.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_key_req.3648925681 |
Short name | T883 |
Test name | |
Test status | |
Simulation time | 866725716 ps |
CPU time | 19.94 seconds |
Started | Jul 30 06:06:55 PM PDT 24 |
Finished | Jul 30 06:07:15 PM PDT 24 |
Peak memory | 241976 kb |
Host | smart-844feb4d-e404-432c-988d-3663eb363270 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3648925681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_key_req.3648925681 |
Directory | /workspace/20.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_lc_esc.1475850473 |
Short name | T921 |
Test name | |
Test status | |
Simulation time | 118179353 ps |
CPU time | 3.48 seconds |
Started | Jul 30 06:07:03 PM PDT 24 |
Finished | Jul 30 06:07:07 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-4b2a898f-99a8-4130-a3a5-b948feedccde |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1475850473 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_esc.1475850473 |
Directory | /workspace/20.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_lc_req.1553986401 |
Short name | T356 |
Test name | |
Test status | |
Simulation time | 4326047748 ps |
CPU time | 13.85 seconds |
Started | Jul 30 06:06:52 PM PDT 24 |
Finished | Jul 30 06:07:06 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-ee2cf294-9052-4f6c-bc96-5adf76fc04e4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1553986401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_req.1553986401 |
Directory | /workspace/20.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_regwen.2287923459 |
Short name | T99 |
Test name | |
Test status | |
Simulation time | 467245220 ps |
CPU time | 7.43 seconds |
Started | Jul 30 06:07:03 PM PDT 24 |
Finished | Jul 30 06:07:10 PM PDT 24 |
Peak memory | 241976 kb |
Host | smart-5e38435a-f610-44bb-ae98-7b1d4efe2f97 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2287923459 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_regwen.2287923459 |
Directory | /workspace/20.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_smoke.2660908900 |
Short name | T908 |
Test name | |
Test status | |
Simulation time | 131566165 ps |
CPU time | 5.3 seconds |
Started | Jul 30 06:06:58 PM PDT 24 |
Finished | Jul 30 06:07:03 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-4c5e2914-9c06-4e57-be20-6568d629506c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2660908900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_smoke.2660908900 |
Directory | /workspace/20.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_stress_all.1804506499 |
Short name | T760 |
Test name | |
Test status | |
Simulation time | 23668214041 ps |
CPU time | 149.89 seconds |
Started | Jul 30 06:06:56 PM PDT 24 |
Finished | Jul 30 06:09:26 PM PDT 24 |
Peak memory | 266596 kb |
Host | smart-e29ac5e9-c06b-48a6-8bd4-035fe10f3ac9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1804506499 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all .1804506499 |
Directory | /workspace/20.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_stress_all_with_rand_reset.2954870435 |
Short name | T284 |
Test name | |
Test status | |
Simulation time | 189103375094 ps |
CPU time | 1079.86 seconds |
Started | Jul 30 06:07:22 PM PDT 24 |
Finished | Jul 30 06:25:22 PM PDT 24 |
Peak memory | 280172 kb |
Host | smart-99e01431-0209-44e1-a260-ff9974300988 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2954870435 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all_with_rand_reset.2954870435 |
Directory | /workspace/20.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_test_access.2918671156 |
Short name | T1201 |
Test name | |
Test status | |
Simulation time | 2740293462 ps |
CPU time | 28.69 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:07:48 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-67b2f1f8-cdbc-455d-8eeb-5f551a445d4d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2918671156 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_test_access.2918671156 |
Directory | /workspace/20.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/200.otp_ctrl_init_fail.866577959 |
Short name | T389 |
Test name | |
Test status | |
Simulation time | 2056258109 ps |
CPU time | 5.59 seconds |
Started | Jul 30 06:10:18 PM PDT 24 |
Finished | Jul 30 06:10:24 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-56f13c47-a8fa-4f81-9221-3549b99a281b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=866577959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 200.otp_ctrl_init_fail.866577959 |
Directory | /workspace/200.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/201.otp_ctrl_init_fail.2120575241 |
Short name | T165 |
Test name | |
Test status | |
Simulation time | 379155258 ps |
CPU time | 3.86 seconds |
Started | Jul 30 06:10:21 PM PDT 24 |
Finished | Jul 30 06:10:25 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-59c46b9f-b7ab-462a-b48d-332b578b5c7e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2120575241 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 201.otp_ctrl_init_fail.2120575241 |
Directory | /workspace/201.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/204.otp_ctrl_init_fail.489142235 |
Short name | T984 |
Test name | |
Test status | |
Simulation time | 119748003 ps |
CPU time | 3.06 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:30 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-2d809555-ebac-49d6-8d0a-b71bb94553f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=489142235 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 204.otp_ctrl_init_fail.489142235 |
Directory | /workspace/204.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/205.otp_ctrl_init_fail.2317181850 |
Short name | T580 |
Test name | |
Test status | |
Simulation time | 177194394 ps |
CPU time | 4.63 seconds |
Started | Jul 30 06:10:23 PM PDT 24 |
Finished | Jul 30 06:10:28 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-fda02369-1d0a-460c-bc53-9b80e3cb893d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2317181850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 205.otp_ctrl_init_fail.2317181850 |
Directory | /workspace/205.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/206.otp_ctrl_init_fail.1241200422 |
Short name | T419 |
Test name | |
Test status | |
Simulation time | 144229203 ps |
CPU time | 4 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:31 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-9f5ebae0-fab5-4e84-a1e1-444689f54f72 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1241200422 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 206.otp_ctrl_init_fail.1241200422 |
Directory | /workspace/206.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/207.otp_ctrl_init_fail.1681352515 |
Short name | T901 |
Test name | |
Test status | |
Simulation time | 459477835 ps |
CPU time | 4.79 seconds |
Started | Jul 30 06:10:34 PM PDT 24 |
Finished | Jul 30 06:10:39 PM PDT 24 |
Peak memory | 242012 kb |
Host | smart-ff521b8d-174d-445e-a0b5-b9a61c19c63d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1681352515 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 207.otp_ctrl_init_fail.1681352515 |
Directory | /workspace/207.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/208.otp_ctrl_init_fail.1139268960 |
Short name | T824 |
Test name | |
Test status | |
Simulation time | 154376110 ps |
CPU time | 4.59 seconds |
Started | Jul 30 06:10:21 PM PDT 24 |
Finished | Jul 30 06:10:25 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-8e406133-d656-4136-9bb1-459ea0bcde96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1139268960 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 208.otp_ctrl_init_fail.1139268960 |
Directory | /workspace/208.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/209.otp_ctrl_init_fail.3020816600 |
Short name | T475 |
Test name | |
Test status | |
Simulation time | 131533993 ps |
CPU time | 3.25 seconds |
Started | Jul 30 06:10:34 PM PDT 24 |
Finished | Jul 30 06:10:38 PM PDT 24 |
Peak memory | 240412 kb |
Host | smart-e3270f68-e1ca-4554-af27-4c8d46e00523 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3020816600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 209.otp_ctrl_init_fail.3020816600 |
Directory | /workspace/209.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_alert_test.3965282690 |
Short name | T864 |
Test name | |
Test status | |
Simulation time | 70104802 ps |
CPU time | 2.01 seconds |
Started | Jul 30 06:07:17 PM PDT 24 |
Finished | Jul 30 06:07:19 PM PDT 24 |
Peak memory | 240352 kb |
Host | smart-3e1721e1-ce0d-46a8-9a59-e58539708c51 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3965282690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_alert_test.3965282690 |
Directory | /workspace/21.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_dai_errs.3080367918 |
Short name | T611 |
Test name | |
Test status | |
Simulation time | 945096601 ps |
CPU time | 13.94 seconds |
Started | Jul 30 06:07:17 PM PDT 24 |
Finished | Jul 30 06:07:31 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-ebd7f2b5-d56d-4a7b-b71d-63ac3f2658fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3080367918 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_errs.3080367918 |
Directory | /workspace/21.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_dai_lock.2550703611 |
Short name | T414 |
Test name | |
Test status | |
Simulation time | 153772562 ps |
CPU time | 3.6 seconds |
Started | Jul 30 06:07:18 PM PDT 24 |
Finished | Jul 30 06:07:22 PM PDT 24 |
Peak memory | 241888 kb |
Host | smart-39e3a3a0-bbf2-4d95-8b24-0073ed815c0c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2550703611 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_lock.2550703611 |
Directory | /workspace/21.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_init_fail.3153131301 |
Short name | T501 |
Test name | |
Test status | |
Simulation time | 172353698 ps |
CPU time | 4.35 seconds |
Started | Jul 30 06:07:13 PM PDT 24 |
Finished | Jul 30 06:07:17 PM PDT 24 |
Peak memory | 242120 kb |
Host | smart-76910efc-e3fc-4ca0-b769-05497d1ab18c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3153131301 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_init_fail.3153131301 |
Directory | /workspace/21.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_macro_errs.2781847587 |
Short name | T167 |
Test name | |
Test status | |
Simulation time | 8938043022 ps |
CPU time | 14.57 seconds |
Started | Jul 30 06:07:06 PM PDT 24 |
Finished | Jul 30 06:07:21 PM PDT 24 |
Peak memory | 248680 kb |
Host | smart-949cf0ec-d9dc-4f0a-a329-daa61dc37377 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2781847587 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_macro_errs.2781847587 |
Directory | /workspace/21.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_key_req.1340483051 |
Short name | T761 |
Test name | |
Test status | |
Simulation time | 1126091150 ps |
CPU time | 15.9 seconds |
Started | Jul 30 06:07:03 PM PDT 24 |
Finished | Jul 30 06:07:19 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-2066d95c-9d81-4019-8ee1-cadb5f65305a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1340483051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_key_req.1340483051 |
Directory | /workspace/21.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_lc_esc.974402680 |
Short name | T310 |
Test name | |
Test status | |
Simulation time | 360880525 ps |
CPU time | 10.5 seconds |
Started | Jul 30 06:07:17 PM PDT 24 |
Finished | Jul 30 06:07:27 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-42ae74e2-4bc3-4ed9-b394-a430ab24fe30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=974402680 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_esc.974402680 |
Directory | /workspace/21.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_lc_req.3073391370 |
Short name | T265 |
Test name | |
Test status | |
Simulation time | 575789835 ps |
CPU time | 7.38 seconds |
Started | Jul 30 06:07:13 PM PDT 24 |
Finished | Jul 30 06:07:20 PM PDT 24 |
Peak memory | 248576 kb |
Host | smart-ead424fa-f795-4b8e-aca8-449e158ee31e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3073391370 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_req.3073391370 |
Directory | /workspace/21.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_regwen.1900328653 |
Short name | T327 |
Test name | |
Test status | |
Simulation time | 1110617867 ps |
CPU time | 10.58 seconds |
Started | Jul 30 06:07:06 PM PDT 24 |
Finished | Jul 30 06:07:16 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-62aa8f41-2f45-4d5a-9413-e4922892bf5f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1900328653 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_regwen.1900328653 |
Directory | /workspace/21.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_smoke.2825123503 |
Short name | T1030 |
Test name | |
Test status | |
Simulation time | 1417426963 ps |
CPU time | 9.12 seconds |
Started | Jul 30 06:06:57 PM PDT 24 |
Finished | Jul 30 06:07:07 PM PDT 24 |
Peak memory | 242084 kb |
Host | smart-27d626c7-6df3-47a4-bc5e-ee69c490ad50 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2825123503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_smoke.2825123503 |
Directory | /workspace/21.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_stress_all.2172903433 |
Short name | T529 |
Test name | |
Test status | |
Simulation time | 620072547 ps |
CPU time | 4.82 seconds |
Started | Jul 30 06:07:08 PM PDT 24 |
Finished | Jul 30 06:07:13 PM PDT 24 |
Peak memory | 241916 kb |
Host | smart-53ebdfad-727a-45b8-953a-9ae4e5497b9f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2172903433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_stress_all .2172903433 |
Directory | /workspace/21.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_test_access.1165681687 |
Short name | T263 |
Test name | |
Test status | |
Simulation time | 8396811090 ps |
CPU time | 17.45 seconds |
Started | Jul 30 06:07:16 PM PDT 24 |
Finished | Jul 30 06:07:33 PM PDT 24 |
Peak memory | 243044 kb |
Host | smart-f204fb82-d621-4322-8e3b-1e0e3f0cf114 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1165681687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_test_access.1165681687 |
Directory | /workspace/21.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/210.otp_ctrl_init_fail.210729813 |
Short name | T621 |
Test name | |
Test status | |
Simulation time | 244192328 ps |
CPU time | 3.7 seconds |
Started | Jul 30 06:10:24 PM PDT 24 |
Finished | Jul 30 06:10:28 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-ef6ff5d0-f61f-43ab-b325-55147a49b70d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=210729813 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 210.otp_ctrl_init_fail.210729813 |
Directory | /workspace/210.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/211.otp_ctrl_init_fail.355821358 |
Short name | T631 |
Test name | |
Test status | |
Simulation time | 263663004 ps |
CPU time | 4.13 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:31 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-cf964bef-2d95-4d58-9ce4-1401d73f4bc6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=355821358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 211.otp_ctrl_init_fail.355821358 |
Directory | /workspace/211.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/212.otp_ctrl_init_fail.4254065900 |
Short name | T589 |
Test name | |
Test status | |
Simulation time | 603882131 ps |
CPU time | 4.56 seconds |
Started | Jul 30 06:10:34 PM PDT 24 |
Finished | Jul 30 06:10:39 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-4816b7c0-73f1-4d10-840e-7453da2dc613 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4254065900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 212.otp_ctrl_init_fail.4254065900 |
Directory | /workspace/212.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/213.otp_ctrl_init_fail.2053763998 |
Short name | T1106 |
Test name | |
Test status | |
Simulation time | 2030112540 ps |
CPU time | 3.55 seconds |
Started | Jul 30 06:10:25 PM PDT 24 |
Finished | Jul 30 06:10:29 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-1338b0a7-ac6b-4383-aac6-5c1684ed3f64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2053763998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 213.otp_ctrl_init_fail.2053763998 |
Directory | /workspace/213.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/214.otp_ctrl_init_fail.2621431172 |
Short name | T778 |
Test name | |
Test status | |
Simulation time | 105404175 ps |
CPU time | 3.84 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:31 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-d37134a6-2b63-427c-9dcb-bec99987facd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2621431172 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 214.otp_ctrl_init_fail.2621431172 |
Directory | /workspace/214.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/215.otp_ctrl_init_fail.1114473985 |
Short name | T166 |
Test name | |
Test status | |
Simulation time | 515268868 ps |
CPU time | 4.13 seconds |
Started | Jul 30 06:10:29 PM PDT 24 |
Finished | Jul 30 06:10:33 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-c6c2ccaf-e894-4f75-950f-e7d9e5ba1917 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1114473985 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 215.otp_ctrl_init_fail.1114473985 |
Directory | /workspace/215.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/216.otp_ctrl_init_fail.3592022383 |
Short name | T471 |
Test name | |
Test status | |
Simulation time | 346602020 ps |
CPU time | 4.05 seconds |
Started | Jul 30 06:10:25 PM PDT 24 |
Finished | Jul 30 06:10:30 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-954ccc96-b5d5-40b9-93b3-ae21b00c549b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3592022383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 216.otp_ctrl_init_fail.3592022383 |
Directory | /workspace/216.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/217.otp_ctrl_init_fail.2750327069 |
Short name | T524 |
Test name | |
Test status | |
Simulation time | 485059309 ps |
CPU time | 4.94 seconds |
Started | Jul 30 06:10:23 PM PDT 24 |
Finished | Jul 30 06:10:28 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-e9b4c9d5-0664-403c-8950-4edebe2c9b1d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2750327069 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 217.otp_ctrl_init_fail.2750327069 |
Directory | /workspace/217.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/218.otp_ctrl_init_fail.493017190 |
Short name | T201 |
Test name | |
Test status | |
Simulation time | 209783803 ps |
CPU time | 4.02 seconds |
Started | Jul 30 06:10:34 PM PDT 24 |
Finished | Jul 30 06:10:38 PM PDT 24 |
Peak memory | 240448 kb |
Host | smart-56866df4-1044-4d41-9bf9-b35846d0e925 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=493017190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 218.otp_ctrl_init_fail.493017190 |
Directory | /workspace/218.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/219.otp_ctrl_init_fail.1331901349 |
Short name | T1198 |
Test name | |
Test status | |
Simulation time | 287846201 ps |
CPU time | 3.18 seconds |
Started | Jul 30 06:10:23 PM PDT 24 |
Finished | Jul 30 06:10:27 PM PDT 24 |
Peak memory | 242120 kb |
Host | smart-51f75acf-4d0c-45e5-acc7-5d07d3fb7f0d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1331901349 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 219.otp_ctrl_init_fail.1331901349 |
Directory | /workspace/219.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_alert_test.2024293362 |
Short name | T1007 |
Test name | |
Test status | |
Simulation time | 63244943 ps |
CPU time | 2.08 seconds |
Started | Jul 30 06:07:16 PM PDT 24 |
Finished | Jul 30 06:07:18 PM PDT 24 |
Peak memory | 240836 kb |
Host | smart-71746337-6658-48d0-b875-3a195c920ca3 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2024293362 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_alert_test.2024293362 |
Directory | /workspace/22.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_check_fail.2245001423 |
Short name | T57 |
Test name | |
Test status | |
Simulation time | 6565959730 ps |
CPU time | 42.57 seconds |
Started | Jul 30 06:07:05 PM PDT 24 |
Finished | Jul 30 06:07:48 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-b92e3432-5746-459d-9e9c-1f977119885e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2245001423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_check_fail.2245001423 |
Directory | /workspace/22.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_dai_errs.2885851812 |
Short name | T1092 |
Test name | |
Test status | |
Simulation time | 573959912 ps |
CPU time | 18.13 seconds |
Started | Jul 30 06:07:09 PM PDT 24 |
Finished | Jul 30 06:07:28 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-7c18f3a6-a751-4660-8d80-6af5d44e067a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2885851812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_errs.2885851812 |
Directory | /workspace/22.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_dai_lock.971701444 |
Short name | T834 |
Test name | |
Test status | |
Simulation time | 1670278771 ps |
CPU time | 29.33 seconds |
Started | Jul 30 06:07:06 PM PDT 24 |
Finished | Jul 30 06:07:36 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-2ff74221-03d4-4b4a-ae5b-b6c744ec23a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=971701444 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_lock.971701444 |
Directory | /workspace/22.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_init_fail.1043697652 |
Short name | T859 |
Test name | |
Test status | |
Simulation time | 477806866 ps |
CPU time | 3.93 seconds |
Started | Jul 30 06:07:04 PM PDT 24 |
Finished | Jul 30 06:07:08 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-ec1a9d39-d87b-466f-9a1b-d3dfa18d2544 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1043697652 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_init_fail.1043697652 |
Directory | /workspace/22.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_macro_errs.819272247 |
Short name | T285 |
Test name | |
Test status | |
Simulation time | 2111803637 ps |
CPU time | 31.41 seconds |
Started | Jul 30 06:07:05 PM PDT 24 |
Finished | Jul 30 06:07:37 PM PDT 24 |
Peak memory | 244428 kb |
Host | smart-80243572-0eda-4173-8e7b-9f9ecd60ca73 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=819272247 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_macro_errs.819272247 |
Directory | /workspace/22.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_key_req.3695152855 |
Short name | T723 |
Test name | |
Test status | |
Simulation time | 607599736 ps |
CPU time | 9.73 seconds |
Started | Jul 30 06:07:05 PM PDT 24 |
Finished | Jul 30 06:07:14 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-227f5312-bbee-47dd-bafb-bd3679e05a4c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3695152855 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_key_req.3695152855 |
Directory | /workspace/22.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_lc_esc.1180568487 |
Short name | T462 |
Test name | |
Test status | |
Simulation time | 793456712 ps |
CPU time | 19.62 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:07:39 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-c3a66061-f303-439b-bb3d-b20edbef059f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1180568487 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_esc.1180568487 |
Directory | /workspace/22.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_lc_req.2489494253 |
Short name | T400 |
Test name | |
Test status | |
Simulation time | 888623109 ps |
CPU time | 14.46 seconds |
Started | Jul 30 06:07:00 PM PDT 24 |
Finished | Jul 30 06:07:15 PM PDT 24 |
Peak memory | 248672 kb |
Host | smart-8ab63d04-d102-4936-a392-7565775b31d8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2489494253 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_req.2489494253 |
Directory | /workspace/22.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_regwen.2006931500 |
Short name | T338 |
Test name | |
Test status | |
Simulation time | 513165818 ps |
CPU time | 6.01 seconds |
Started | Jul 30 06:07:13 PM PDT 24 |
Finished | Jul 30 06:07:19 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-03163068-ba97-471b-b315-ba9067a660f4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2006931500 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_regwen.2006931500 |
Directory | /workspace/22.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_smoke.446356235 |
Short name | T779 |
Test name | |
Test status | |
Simulation time | 5426157992 ps |
CPU time | 44.8 seconds |
Started | Jul 30 06:07:15 PM PDT 24 |
Finished | Jul 30 06:08:00 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-f7520d4f-b685-488f-9969-072601b254f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=446356235 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_smoke.446356235 |
Directory | /workspace/22.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_stress_all.2142931194 |
Short name | T1107 |
Test name | |
Test status | |
Simulation time | 1194287921 ps |
CPU time | 24.53 seconds |
Started | Jul 30 06:07:07 PM PDT 24 |
Finished | Jul 30 06:07:32 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-7b6effe3-9ca6-4e85-aae7-c642f5b9ba23 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2142931194 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all .2142931194 |
Directory | /workspace/22.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_stress_all_with_rand_reset.3071785348 |
Short name | T658 |
Test name | |
Test status | |
Simulation time | 42130271218 ps |
CPU time | 400.84 seconds |
Started | Jul 30 06:07:07 PM PDT 24 |
Finished | Jul 30 06:13:48 PM PDT 24 |
Peak memory | 270796 kb |
Host | smart-05a52d43-2b0c-421e-91ec-edb72c5591e1 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3071785348 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all_with_rand_reset.3071785348 |
Directory | /workspace/22.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_test_access.461365563 |
Short name | T863 |
Test name | |
Test status | |
Simulation time | 7886620526 ps |
CPU time | 35.85 seconds |
Started | Jul 30 06:07:09 PM PDT 24 |
Finished | Jul 30 06:07:45 PM PDT 24 |
Peak memory | 243392 kb |
Host | smart-bb5cb385-83e4-4acf-9f8d-1e7e60d58887 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=461365563 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_test_access.461365563 |
Directory | /workspace/22.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/220.otp_ctrl_init_fail.2489770914 |
Short name | T598 |
Test name | |
Test status | |
Simulation time | 208655453 ps |
CPU time | 3.48 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:30 PM PDT 24 |
Peak memory | 242216 kb |
Host | smart-c9162149-cd19-402f-ae70-33ddf2afa5be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2489770914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 220.otp_ctrl_init_fail.2489770914 |
Directory | /workspace/220.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/221.otp_ctrl_init_fail.2183421971 |
Short name | T78 |
Test name | |
Test status | |
Simulation time | 134458280 ps |
CPU time | 3.94 seconds |
Started | Jul 30 06:10:23 PM PDT 24 |
Finished | Jul 30 06:10:27 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-f0d3d4af-f474-457e-acbb-88dfee0f7beb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2183421971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 221.otp_ctrl_init_fail.2183421971 |
Directory | /workspace/221.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/222.otp_ctrl_init_fail.1298721692 |
Short name | T1064 |
Test name | |
Test status | |
Simulation time | 180367339 ps |
CPU time | 3.32 seconds |
Started | Jul 30 06:10:23 PM PDT 24 |
Finished | Jul 30 06:10:27 PM PDT 24 |
Peak memory | 242128 kb |
Host | smart-5d10d7ed-f77a-42f7-a9ff-4343dbaef3bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1298721692 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 222.otp_ctrl_init_fail.1298721692 |
Directory | /workspace/222.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/223.otp_ctrl_init_fail.250584647 |
Short name | T809 |
Test name | |
Test status | |
Simulation time | 563970910 ps |
CPU time | 4.98 seconds |
Started | Jul 30 06:10:25 PM PDT 24 |
Finished | Jul 30 06:10:31 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-9674fad5-3c53-4cae-8550-391a40d2f34d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=250584647 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 223.otp_ctrl_init_fail.250584647 |
Directory | /workspace/223.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/224.otp_ctrl_init_fail.96069048 |
Short name | T884 |
Test name | |
Test status | |
Simulation time | 135468640 ps |
CPU time | 3.71 seconds |
Started | Jul 30 06:10:26 PM PDT 24 |
Finished | Jul 30 06:10:30 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-ef110db1-8852-43ea-8ed3-b2d6a2e9cc6c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=96069048 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 224.otp_ctrl_init_fail.96069048 |
Directory | /workspace/224.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/225.otp_ctrl_init_fail.1526382701 |
Short name | T160 |
Test name | |
Test status | |
Simulation time | 590215189 ps |
CPU time | 4.84 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:32 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-cc310629-9e39-4f24-9fc4-6c057045460c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1526382701 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 225.otp_ctrl_init_fail.1526382701 |
Directory | /workspace/225.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/226.otp_ctrl_init_fail.1452590693 |
Short name | T662 |
Test name | |
Test status | |
Simulation time | 106447405 ps |
CPU time | 4.29 seconds |
Started | Jul 30 06:10:25 PM PDT 24 |
Finished | Jul 30 06:10:30 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-720b936f-e123-4d02-bb5b-22adadc6563f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1452590693 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 226.otp_ctrl_init_fail.1452590693 |
Directory | /workspace/226.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/227.otp_ctrl_init_fail.2159015257 |
Short name | T176 |
Test name | |
Test status | |
Simulation time | 178891493 ps |
CPU time | 4.07 seconds |
Started | Jul 30 06:10:31 PM PDT 24 |
Finished | Jul 30 06:10:35 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-c79c41c0-f390-4ad9-b1f6-3c13c397b248 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2159015257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 227.otp_ctrl_init_fail.2159015257 |
Directory | /workspace/227.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/228.otp_ctrl_init_fail.4286545167 |
Short name | T755 |
Test name | |
Test status | |
Simulation time | 489063292 ps |
CPU time | 3.89 seconds |
Started | Jul 30 06:10:44 PM PDT 24 |
Finished | Jul 30 06:10:48 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-b98c7458-f96a-417d-81de-2462a94162c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4286545167 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 228.otp_ctrl_init_fail.4286545167 |
Directory | /workspace/228.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/229.otp_ctrl_init_fail.2090145642 |
Short name | T1134 |
Test name | |
Test status | |
Simulation time | 198264008 ps |
CPU time | 4.89 seconds |
Started | Jul 30 06:10:28 PM PDT 24 |
Finished | Jul 30 06:10:33 PM PDT 24 |
Peak memory | 242048 kb |
Host | smart-e1b73126-d68f-4a3a-81a2-c2a3fb1d094b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2090145642 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 229.otp_ctrl_init_fail.2090145642 |
Directory | /workspace/229.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_alert_test.1257296749 |
Short name | T395 |
Test name | |
Test status | |
Simulation time | 208769977 ps |
CPU time | 2.2 seconds |
Started | Jul 30 06:07:10 PM PDT 24 |
Finished | Jul 30 06:07:12 PM PDT 24 |
Peak memory | 240320 kb |
Host | smart-a788962e-f3d7-4569-9d05-c34e747923f4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1257296749 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_alert_test.1257296749 |
Directory | /workspace/23.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_check_fail.244769950 |
Short name | T954 |
Test name | |
Test status | |
Simulation time | 3557399220 ps |
CPU time | 25.32 seconds |
Started | Jul 30 06:07:06 PM PDT 24 |
Finished | Jul 30 06:07:32 PM PDT 24 |
Peak memory | 242744 kb |
Host | smart-8b9def07-64f8-4659-becc-31486614d7de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=244769950 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_check_fail.244769950 |
Directory | /workspace/23.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_dai_errs.3185921074 |
Short name | T705 |
Test name | |
Test status | |
Simulation time | 392504644 ps |
CPU time | 24.31 seconds |
Started | Jul 30 06:07:16 PM PDT 24 |
Finished | Jul 30 06:07:40 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-0b0e2abb-f7af-4237-93be-986cf08513cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3185921074 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_errs.3185921074 |
Directory | /workspace/23.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_dai_lock.2736790158 |
Short name | T644 |
Test name | |
Test status | |
Simulation time | 10371294689 ps |
CPU time | 96.24 seconds |
Started | Jul 30 06:07:09 PM PDT 24 |
Finished | Jul 30 06:08:45 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-08be208d-9333-420b-ada7-b804f7ce5834 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2736790158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_lock.2736790158 |
Directory | /workspace/23.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_init_fail.558747508 |
Short name | T630 |
Test name | |
Test status | |
Simulation time | 118436219 ps |
CPU time | 4.38 seconds |
Started | Jul 30 06:07:07 PM PDT 24 |
Finished | Jul 30 06:07:11 PM PDT 24 |
Peak memory | 241980 kb |
Host | smart-c28bce92-ec81-4c99-8f0b-568b8529d312 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=558747508 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_init_fail.558747508 |
Directory | /workspace/23.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_macro_errs.4067963519 |
Short name | T1121 |
Test name | |
Test status | |
Simulation time | 799824522 ps |
CPU time | 8.95 seconds |
Started | Jul 30 06:07:09 PM PDT 24 |
Finished | Jul 30 06:07:18 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-f8c8e19c-cac2-41fe-9472-eae8fb93bf5b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4067963519 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_macro_errs.4067963519 |
Directory | /workspace/23.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_key_req.2574103873 |
Short name | T1060 |
Test name | |
Test status | |
Simulation time | 306646739 ps |
CPU time | 11.59 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:07:30 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-8d237e54-979d-4dfa-93ef-5d1edea5774d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2574103873 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_key_req.2574103873 |
Directory | /workspace/23.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_lc_esc.1629220817 |
Short name | T341 |
Test name | |
Test status | |
Simulation time | 150958459 ps |
CPU time | 3.76 seconds |
Started | Jul 30 06:07:14 PM PDT 24 |
Finished | Jul 30 06:07:18 PM PDT 24 |
Peak memory | 242068 kb |
Host | smart-02292f8f-50e7-47f1-82b2-f91a6123123d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1629220817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_esc.1629220817 |
Directory | /workspace/23.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_lc_req.828814199 |
Short name | T162 |
Test name | |
Test status | |
Simulation time | 1445239182 ps |
CPU time | 17.83 seconds |
Started | Jul 30 06:07:18 PM PDT 24 |
Finished | Jul 30 06:07:36 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-d7cf3e2e-3a96-4928-b986-7dfdf7d01806 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=828814199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_req.828814199 |
Directory | /workspace/23.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_regwen.558494636 |
Short name | T334 |
Test name | |
Test status | |
Simulation time | 690066392 ps |
CPU time | 8.28 seconds |
Started | Jul 30 06:07:10 PM PDT 24 |
Finished | Jul 30 06:07:18 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-40d3d163-47a1-4de0-9926-e1792146e6c8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=558494636 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_regwen.558494636 |
Directory | /workspace/23.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_smoke.2754893010 |
Short name | T994 |
Test name | |
Test status | |
Simulation time | 3536888002 ps |
CPU time | 11.16 seconds |
Started | Jul 30 06:07:07 PM PDT 24 |
Finished | Jul 30 06:07:19 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-fed963a3-54b5-4527-8598-7dab4308f08c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2754893010 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_smoke.2754893010 |
Directory | /workspace/23.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_stress_all.3426454537 |
Short name | T671 |
Test name | |
Test status | |
Simulation time | 6784551254 ps |
CPU time | 81.79 seconds |
Started | Jul 30 06:07:08 PM PDT 24 |
Finished | Jul 30 06:08:30 PM PDT 24 |
Peak memory | 248728 kb |
Host | smart-5f71129c-d3fa-44fd-b8af-93607c660d3f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3426454537 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_stress_all .3426454537 |
Directory | /workspace/23.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_stress_all_with_rand_reset.864298061 |
Short name | T212 |
Test name | |
Test status | |
Simulation time | 32858308293 ps |
CPU time | 301.46 seconds |
Started | Jul 30 06:07:17 PM PDT 24 |
Finished | Jul 30 06:12:19 PM PDT 24 |
Peak memory | 248800 kb |
Host | smart-d3fd4633-4351-43ff-b3fd-e8bdad8db057 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=864298061 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_stress_all_with_rand_reset.864298061 |
Directory | /workspace/23.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_test_access.993632804 |
Short name | T787 |
Test name | |
Test status | |
Simulation time | 403163024 ps |
CPU time | 10.63 seconds |
Started | Jul 30 06:07:12 PM PDT 24 |
Finished | Jul 30 06:07:23 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-4ebd8706-1352-4bc8-ae9c-2437b4641b57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=993632804 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_test_access.993632804 |
Directory | /workspace/23.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/230.otp_ctrl_init_fail.3947944894 |
Short name | T932 |
Test name | |
Test status | |
Simulation time | 462237312 ps |
CPU time | 4.62 seconds |
Started | Jul 30 06:10:28 PM PDT 24 |
Finished | Jul 30 06:10:32 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-6ba64c5b-cd81-43e2-955f-b2e7524f2b4d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3947944894 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 230.otp_ctrl_init_fail.3947944894 |
Directory | /workspace/230.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/231.otp_ctrl_init_fail.183223839 |
Short name | T49 |
Test name | |
Test status | |
Simulation time | 123259107 ps |
CPU time | 3.2 seconds |
Started | Jul 30 06:10:42 PM PDT 24 |
Finished | Jul 30 06:10:45 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-c6a5aeb0-3e33-449b-8f67-bb2194043579 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=183223839 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 231.otp_ctrl_init_fail.183223839 |
Directory | /workspace/231.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/232.otp_ctrl_init_fail.546622382 |
Short name | T29 |
Test name | |
Test status | |
Simulation time | 559538601 ps |
CPU time | 4.93 seconds |
Started | Jul 30 06:10:28 PM PDT 24 |
Finished | Jul 30 06:10:33 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-34cc6796-bae2-4e40-9a38-d1a9e207d794 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=546622382 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 232.otp_ctrl_init_fail.546622382 |
Directory | /workspace/232.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/234.otp_ctrl_init_fail.2443474650 |
Short name | T31 |
Test name | |
Test status | |
Simulation time | 1824583506 ps |
CPU time | 7.41 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:34 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-1f821e80-34ca-4600-a9a5-d7b139837e67 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2443474650 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 234.otp_ctrl_init_fail.2443474650 |
Directory | /workspace/234.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/235.otp_ctrl_init_fail.1679235824 |
Short name | T689 |
Test name | |
Test status | |
Simulation time | 292880206 ps |
CPU time | 4.58 seconds |
Started | Jul 30 06:10:41 PM PDT 24 |
Finished | Jul 30 06:10:45 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-3d81b238-8338-4e70-9e48-e0ff46757f64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1679235824 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 235.otp_ctrl_init_fail.1679235824 |
Directory | /workspace/235.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/236.otp_ctrl_init_fail.3293289164 |
Short name | T606 |
Test name | |
Test status | |
Simulation time | 397896695 ps |
CPU time | 4.34 seconds |
Started | Jul 30 06:10:33 PM PDT 24 |
Finished | Jul 30 06:10:37 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-b74353f2-b778-468d-b0ff-4afdd9fcf9e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3293289164 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 236.otp_ctrl_init_fail.3293289164 |
Directory | /workspace/236.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/238.otp_ctrl_init_fail.1574672266 |
Short name | T943 |
Test name | |
Test status | |
Simulation time | 263281725 ps |
CPU time | 3.65 seconds |
Started | Jul 30 06:10:28 PM PDT 24 |
Finished | Jul 30 06:10:32 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-73766137-fb9a-4755-a93f-12838db6c58b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1574672266 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 238.otp_ctrl_init_fail.1574672266 |
Directory | /workspace/238.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/239.otp_ctrl_init_fail.3268297161 |
Short name | T181 |
Test name | |
Test status | |
Simulation time | 614976060 ps |
CPU time | 4.25 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:32 PM PDT 24 |
Peak memory | 242124 kb |
Host | smart-7d27f8d9-48ba-48ff-bd14-27a5bce92ab5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3268297161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 239.otp_ctrl_init_fail.3268297161 |
Directory | /workspace/239.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_alert_test.1495047039 |
Short name | T585 |
Test name | |
Test status | |
Simulation time | 93966734 ps |
CPU time | 1.67 seconds |
Started | Jul 30 06:07:08 PM PDT 24 |
Finished | Jul 30 06:07:10 PM PDT 24 |
Peak memory | 239772 kb |
Host | smart-635e42eb-1238-48b2-bea7-52145804f2e7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1495047039 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_alert_test.1495047039 |
Directory | /workspace/24.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_check_fail.517714190 |
Short name | T61 |
Test name | |
Test status | |
Simulation time | 5878208283 ps |
CPU time | 30.47 seconds |
Started | Jul 30 06:07:11 PM PDT 24 |
Finished | Jul 30 06:07:42 PM PDT 24 |
Peak memory | 248652 kb |
Host | smart-8a408101-8970-4646-b95e-433d6ce327ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=517714190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_check_fail.517714190 |
Directory | /workspace/24.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_dai_errs.3195439892 |
Short name | T1101 |
Test name | |
Test status | |
Simulation time | 347824321 ps |
CPU time | 20.56 seconds |
Started | Jul 30 06:07:10 PM PDT 24 |
Finished | Jul 30 06:07:31 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-9e1f5577-2445-4a05-a66c-38cf8dde22c8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3195439892 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_errs.3195439892 |
Directory | /workspace/24.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_dai_lock.4073304965 |
Short name | T349 |
Test name | |
Test status | |
Simulation time | 5254142414 ps |
CPU time | 11.04 seconds |
Started | Jul 30 06:07:15 PM PDT 24 |
Finished | Jul 30 06:07:26 PM PDT 24 |
Peak memory | 248648 kb |
Host | smart-ee256449-a902-4ce9-8a93-dbc1c4b8eceb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4073304965 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_lock.4073304965 |
Directory | /workspace/24.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_init_fail.1133909236 |
Short name | T1067 |
Test name | |
Test status | |
Simulation time | 131745353 ps |
CPU time | 4.26 seconds |
Started | Jul 30 06:07:18 PM PDT 24 |
Finished | Jul 30 06:07:22 PM PDT 24 |
Peak memory | 242084 kb |
Host | smart-0a6ff80d-8bfd-4aa2-ad3a-0968f3c0055f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1133909236 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_init_fail.1133909236 |
Directory | /workspace/24.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_macro_errs.3189935266 |
Short name | T202 |
Test name | |
Test status | |
Simulation time | 1829573305 ps |
CPU time | 20.52 seconds |
Started | Jul 30 06:07:18 PM PDT 24 |
Finished | Jul 30 06:07:39 PM PDT 24 |
Peak memory | 248680 kb |
Host | smart-380c39b2-927f-49b5-93bf-bb76c7463b05 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3189935266 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_macro_errs.3189935266 |
Directory | /workspace/24.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_key_req.2490134123 |
Short name | T910 |
Test name | |
Test status | |
Simulation time | 307746618 ps |
CPU time | 9.54 seconds |
Started | Jul 30 06:07:11 PM PDT 24 |
Finished | Jul 30 06:07:21 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-30d63e34-9292-4321-aa02-bb7b7877cf52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2490134123 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_key_req.2490134123 |
Directory | /workspace/24.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_lc_esc.1796495815 |
Short name | T454 |
Test name | |
Test status | |
Simulation time | 192024039 ps |
CPU time | 5.52 seconds |
Started | Jul 30 06:07:11 PM PDT 24 |
Finished | Jul 30 06:07:17 PM PDT 24 |
Peak memory | 242036 kb |
Host | smart-7ad131ad-c6b2-4517-8e38-cc2bfbd0fadf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1796495815 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_esc.1796495815 |
Directory | /workspace/24.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_lc_req.135694326 |
Short name | T711 |
Test name | |
Test status | |
Simulation time | 481164580 ps |
CPU time | 6.28 seconds |
Started | Jul 30 06:07:08 PM PDT 24 |
Finished | Jul 30 06:07:15 PM PDT 24 |
Peak memory | 241324 kb |
Host | smart-dc5bd2e2-dc31-4010-b0e2-c1cc726c3305 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=135694326 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_req.135694326 |
Directory | /workspace/24.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_regwen.2738958349 |
Short name | T1022 |
Test name | |
Test status | |
Simulation time | 219104077 ps |
CPU time | 4.86 seconds |
Started | Jul 30 06:07:18 PM PDT 24 |
Finished | Jul 30 06:07:23 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-472fbcdc-a39e-4ae8-b136-553e66bed9d0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2738958349 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_regwen.2738958349 |
Directory | /workspace/24.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_smoke.3683163937 |
Short name | T450 |
Test name | |
Test status | |
Simulation time | 331702380 ps |
CPU time | 5.97 seconds |
Started | Jul 30 06:07:21 PM PDT 24 |
Finished | Jul 30 06:07:27 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-db9de072-4cbe-424c-889f-e8dead5416be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3683163937 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_smoke.3683163937 |
Directory | /workspace/24.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_stress_all.3296977712 |
Short name | T967 |
Test name | |
Test status | |
Simulation time | 5050014151 ps |
CPU time | 69.26 seconds |
Started | Jul 30 06:07:22 PM PDT 24 |
Finished | Jul 30 06:08:31 PM PDT 24 |
Peak memory | 258036 kb |
Host | smart-e1fd035c-7ca2-4731-b030-503615d48bb1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3296977712 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all .3296977712 |
Directory | /workspace/24.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_stress_all_with_rand_reset.2394647188 |
Short name | T822 |
Test name | |
Test status | |
Simulation time | 9772604050 ps |
CPU time | 241.92 seconds |
Started | Jul 30 06:07:06 PM PDT 24 |
Finished | Jul 30 06:11:09 PM PDT 24 |
Peak memory | 248928 kb |
Host | smart-0a34ff79-b039-42f8-8bee-813f47dd4e16 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2394647188 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all_with_rand_reset.2394647188 |
Directory | /workspace/24.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_test_access.2580935149 |
Short name | T894 |
Test name | |
Test status | |
Simulation time | 2631582277 ps |
CPU time | 26.4 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:07:46 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-20bb9eba-43e1-4436-95b6-86f61adac084 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2580935149 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_test_access.2580935149 |
Directory | /workspace/24.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/240.otp_ctrl_init_fail.2953762498 |
Short name | T54 |
Test name | |
Test status | |
Simulation time | 176905470 ps |
CPU time | 4.92 seconds |
Started | Jul 30 06:10:26 PM PDT 24 |
Finished | Jul 30 06:10:31 PM PDT 24 |
Peak memory | 241900 kb |
Host | smart-4a7e373b-1a66-44a3-abff-794cc2a8cfbc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2953762498 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 240.otp_ctrl_init_fail.2953762498 |
Directory | /workspace/240.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/241.otp_ctrl_init_fail.2647445091 |
Short name | T599 |
Test name | |
Test status | |
Simulation time | 311673120 ps |
CPU time | 4.09 seconds |
Started | Jul 30 06:10:30 PM PDT 24 |
Finished | Jul 30 06:10:34 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-55298c0e-c44f-45d4-ae84-ffb5b847fff2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2647445091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 241.otp_ctrl_init_fail.2647445091 |
Directory | /workspace/241.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/242.otp_ctrl_init_fail.1973967626 |
Short name | T1153 |
Test name | |
Test status | |
Simulation time | 308592422 ps |
CPU time | 3.99 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:31 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-2fc058f8-f8d8-4a9b-988d-021cce4395b7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1973967626 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 242.otp_ctrl_init_fail.1973967626 |
Directory | /workspace/242.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/243.otp_ctrl_init_fail.2700723962 |
Short name | T597 |
Test name | |
Test status | |
Simulation time | 152897806 ps |
CPU time | 4.09 seconds |
Started | Jul 30 06:10:30 PM PDT 24 |
Finished | Jul 30 06:10:34 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-b5342e8e-be60-4367-bc33-80473ee38ddc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2700723962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 243.otp_ctrl_init_fail.2700723962 |
Directory | /workspace/243.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/244.otp_ctrl_init_fail.1092537646 |
Short name | T451 |
Test name | |
Test status | |
Simulation time | 417564289 ps |
CPU time | 3.98 seconds |
Started | Jul 30 06:10:27 PM PDT 24 |
Finished | Jul 30 06:10:31 PM PDT 24 |
Peak memory | 242124 kb |
Host | smart-6f23747e-d7b8-4f2a-9376-2aeba3ec1230 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1092537646 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 244.otp_ctrl_init_fail.1092537646 |
Directory | /workspace/244.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/245.otp_ctrl_init_fail.610255079 |
Short name | T145 |
Test name | |
Test status | |
Simulation time | 248930249 ps |
CPU time | 3.23 seconds |
Started | Jul 30 06:10:29 PM PDT 24 |
Finished | Jul 30 06:10:32 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-f4efbb82-c294-43d6-81f4-d1b38d46352c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=610255079 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 245.otp_ctrl_init_fail.610255079 |
Directory | /workspace/245.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/246.otp_ctrl_init_fail.2316615672 |
Short name | T1094 |
Test name | |
Test status | |
Simulation time | 111820432 ps |
CPU time | 4.27 seconds |
Started | Jul 30 06:10:37 PM PDT 24 |
Finished | Jul 30 06:10:42 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-8f3ba8b4-c1d6-4c04-98a2-2d2b48b71439 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2316615672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 246.otp_ctrl_init_fail.2316615672 |
Directory | /workspace/246.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/247.otp_ctrl_init_fail.1743165503 |
Short name | T608 |
Test name | |
Test status | |
Simulation time | 171099972 ps |
CPU time | 4.01 seconds |
Started | Jul 30 06:10:38 PM PDT 24 |
Finished | Jul 30 06:10:42 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-fa646332-26cf-470a-a4c1-0db800fac679 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1743165503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 247.otp_ctrl_init_fail.1743165503 |
Directory | /workspace/247.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/248.otp_ctrl_init_fail.1865840219 |
Short name | T448 |
Test name | |
Test status | |
Simulation time | 1826236312 ps |
CPU time | 3.84 seconds |
Started | Jul 30 06:10:38 PM PDT 24 |
Finished | Jul 30 06:10:42 PM PDT 24 |
Peak memory | 241916 kb |
Host | smart-32fa16f1-3663-4b23-8cf2-227121d62ce3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1865840219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 248.otp_ctrl_init_fail.1865840219 |
Directory | /workspace/248.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/249.otp_ctrl_init_fail.1000633259 |
Short name | T480 |
Test name | |
Test status | |
Simulation time | 393440957 ps |
CPU time | 3.57 seconds |
Started | Jul 30 06:10:46 PM PDT 24 |
Finished | Jul 30 06:10:50 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-62513334-9229-460c-bad7-3e6ee314fa51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1000633259 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 249.otp_ctrl_init_fail.1000633259 |
Directory | /workspace/249.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_alert_test.1010825113 |
Short name | T764 |
Test name | |
Test status | |
Simulation time | 79699218 ps |
CPU time | 1.64 seconds |
Started | Jul 30 06:07:13 PM PDT 24 |
Finished | Jul 30 06:07:15 PM PDT 24 |
Peak memory | 240308 kb |
Host | smart-23b6051e-239e-4266-87f4-a0e7ff2b13cc |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1010825113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_alert_test.1010825113 |
Directory | /workspace/25.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_check_fail.1134955629 |
Short name | T106 |
Test name | |
Test status | |
Simulation time | 4013852477 ps |
CPU time | 25.45 seconds |
Started | Jul 30 06:07:11 PM PDT 24 |
Finished | Jul 30 06:07:37 PM PDT 24 |
Peak memory | 242060 kb |
Host | smart-3c7cc560-e358-488e-9bfe-46c182eb2114 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1134955629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_check_fail.1134955629 |
Directory | /workspace/25.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_dai_errs.3318786200 |
Short name | T8 |
Test name | |
Test status | |
Simulation time | 5288597451 ps |
CPU time | 11.16 seconds |
Started | Jul 30 06:07:12 PM PDT 24 |
Finished | Jul 30 06:07:23 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-e71b07ec-e3dc-48d7-8949-d341d6b7746d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3318786200 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_errs.3318786200 |
Directory | /workspace/25.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_dai_lock.2279727180 |
Short name | T1036 |
Test name | |
Test status | |
Simulation time | 707647641 ps |
CPU time | 22.87 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:07:42 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-b04141ea-1657-4d26-9621-d7863a5e0939 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2279727180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_lock.2279727180 |
Directory | /workspace/25.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_init_fail.1117361814 |
Short name | T421 |
Test name | |
Test status | |
Simulation time | 123541032 ps |
CPU time | 3.84 seconds |
Started | Jul 30 06:07:11 PM PDT 24 |
Finished | Jul 30 06:07:15 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-b5368053-3e2d-4b7d-8b5e-a38fbdc79bc8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1117361814 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_init_fail.1117361814 |
Directory | /workspace/25.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_macro_errs.3209013356 |
Short name | T199 |
Test name | |
Test status | |
Simulation time | 1530894588 ps |
CPU time | 14.84 seconds |
Started | Jul 30 06:07:23 PM PDT 24 |
Finished | Jul 30 06:07:38 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-d1347eac-804a-4213-9543-9aee90110caf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3209013356 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_macro_errs.3209013356 |
Directory | /workspace/25.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_key_req.1459077781 |
Short name | T988 |
Test name | |
Test status | |
Simulation time | 304747509 ps |
CPU time | 4.24 seconds |
Started | Jul 30 06:07:13 PM PDT 24 |
Finished | Jul 30 06:07:17 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-48f6d105-7037-4986-84bc-da1456b8fd79 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1459077781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_key_req.1459077781 |
Directory | /workspace/25.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_lc_esc.1905615558 |
Short name | T340 |
Test name | |
Test status | |
Simulation time | 3301269882 ps |
CPU time | 7.58 seconds |
Started | Jul 30 06:07:15 PM PDT 24 |
Finished | Jul 30 06:07:22 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-3b23d768-4123-42cc-b5cd-50e2266b08ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1905615558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_esc.1905615558 |
Directory | /workspace/25.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_lc_req.2424890690 |
Short name | T977 |
Test name | |
Test status | |
Simulation time | 1370385229 ps |
CPU time | 22.54 seconds |
Started | Jul 30 06:07:20 PM PDT 24 |
Finished | Jul 30 06:07:42 PM PDT 24 |
Peak memory | 242092 kb |
Host | smart-566c5142-2f56-4778-8ead-34d9a1976b70 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2424890690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_req.2424890690 |
Directory | /workspace/25.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_regwen.3303797138 |
Short name | T547 |
Test name | |
Test status | |
Simulation time | 567336088 ps |
CPU time | 8.34 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:07:28 PM PDT 24 |
Peak memory | 248488 kb |
Host | smart-e584b7e7-ece4-48d0-a6ee-0a8c3145c5e9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3303797138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_regwen.3303797138 |
Directory | /workspace/25.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_smoke.319497723 |
Short name | T1114 |
Test name | |
Test status | |
Simulation time | 374890554 ps |
CPU time | 12.09 seconds |
Started | Jul 30 06:07:16 PM PDT 24 |
Finished | Jul 30 06:07:28 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-44b80ffe-15f9-4a26-9731-48b15506a208 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=319497723 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_smoke.319497723 |
Directory | /workspace/25.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_stress_all.2026939562 |
Short name | T643 |
Test name | |
Test status | |
Simulation time | 808053330 ps |
CPU time | 24.23 seconds |
Started | Jul 30 06:07:11 PM PDT 24 |
Finished | Jul 30 06:07:35 PM PDT 24 |
Peak memory | 241696 kb |
Host | smart-4d2e85ae-f658-4eee-9099-156a7cf2ce2f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2026939562 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all .2026939562 |
Directory | /workspace/25.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_stress_all_with_rand_reset.536883145 |
Short name | T851 |
Test name | |
Test status | |
Simulation time | 12201114429 ps |
CPU time | 360.82 seconds |
Started | Jul 30 06:07:13 PM PDT 24 |
Finished | Jul 30 06:13:14 PM PDT 24 |
Peak memory | 248768 kb |
Host | smart-3d1dafcb-ad68-4623-8d0c-912dd87cb460 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=536883145 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all_with_rand_reset.536883145 |
Directory | /workspace/25.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_test_access.3972259952 |
Short name | T738 |
Test name | |
Test status | |
Simulation time | 743591101 ps |
CPU time | 30.23 seconds |
Started | Jul 30 06:07:11 PM PDT 24 |
Finished | Jul 30 06:07:41 PM PDT 24 |
Peak memory | 243056 kb |
Host | smart-45458df5-1c3d-48e0-8e67-55773c46d8f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3972259952 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_test_access.3972259952 |
Directory | /workspace/25.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/250.otp_ctrl_init_fail.827738344 |
Short name | T1154 |
Test name | |
Test status | |
Simulation time | 83935580 ps |
CPU time | 3.18 seconds |
Started | Jul 30 06:10:33 PM PDT 24 |
Finished | Jul 30 06:10:36 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-b4330334-fb55-41fd-bc90-1cbd6034a01c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=827738344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 250.otp_ctrl_init_fail.827738344 |
Directory | /workspace/250.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/251.otp_ctrl_init_fail.130453725 |
Short name | T748 |
Test name | |
Test status | |
Simulation time | 367947221 ps |
CPU time | 4.55 seconds |
Started | Jul 30 06:10:34 PM PDT 24 |
Finished | Jul 30 06:10:39 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-c514b4be-7bbd-4019-9f59-a702839ec08d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=130453725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 251.otp_ctrl_init_fail.130453725 |
Directory | /workspace/251.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/252.otp_ctrl_init_fail.175939715 |
Short name | T1077 |
Test name | |
Test status | |
Simulation time | 2673110631 ps |
CPU time | 8.51 seconds |
Started | Jul 30 06:10:32 PM PDT 24 |
Finished | Jul 30 06:10:41 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-734c9e05-7b9e-4bc7-ae14-e89185a154bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=175939715 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 252.otp_ctrl_init_fail.175939715 |
Directory | /workspace/252.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/253.otp_ctrl_init_fail.2301974208 |
Short name | T1025 |
Test name | |
Test status | |
Simulation time | 154252821 ps |
CPU time | 4.26 seconds |
Started | Jul 30 06:10:47 PM PDT 24 |
Finished | Jul 30 06:10:51 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-d1e3018f-c720-4886-a6cb-faa6e566a7a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2301974208 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 253.otp_ctrl_init_fail.2301974208 |
Directory | /workspace/253.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/255.otp_ctrl_init_fail.1080366687 |
Short name | T855 |
Test name | |
Test status | |
Simulation time | 210495737 ps |
CPU time | 3.49 seconds |
Started | Jul 30 06:10:38 PM PDT 24 |
Finished | Jul 30 06:10:42 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-332ed3e9-11ec-421a-95b7-2fba48c212de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1080366687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 255.otp_ctrl_init_fail.1080366687 |
Directory | /workspace/255.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/256.otp_ctrl_init_fail.1509964586 |
Short name | T877 |
Test name | |
Test status | |
Simulation time | 120433222 ps |
CPU time | 3.72 seconds |
Started | Jul 30 06:10:50 PM PDT 24 |
Finished | Jul 30 06:10:54 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-2f46a028-e0bc-42bb-a420-0b6332ee7b17 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1509964586 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 256.otp_ctrl_init_fail.1509964586 |
Directory | /workspace/256.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/257.otp_ctrl_init_fail.2847120579 |
Short name | T836 |
Test name | |
Test status | |
Simulation time | 139782244 ps |
CPU time | 3.22 seconds |
Started | Jul 30 06:10:37 PM PDT 24 |
Finished | Jul 30 06:10:41 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-06fc8b97-4110-4058-8de0-b055b99e9e09 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2847120579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 257.otp_ctrl_init_fail.2847120579 |
Directory | /workspace/257.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/258.otp_ctrl_init_fail.1511437599 |
Short name | T572 |
Test name | |
Test status | |
Simulation time | 358722105 ps |
CPU time | 4.26 seconds |
Started | Jul 30 06:10:37 PM PDT 24 |
Finished | Jul 30 06:10:41 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-79d5bbe8-5cc6-4f7b-bfe2-58f7de3ca1af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1511437599 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 258.otp_ctrl_init_fail.1511437599 |
Directory | /workspace/258.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/259.otp_ctrl_init_fail.571389438 |
Short name | T642 |
Test name | |
Test status | |
Simulation time | 1839459358 ps |
CPU time | 4.45 seconds |
Started | Jul 30 06:10:45 PM PDT 24 |
Finished | Jul 30 06:10:50 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-8e1b7393-0c40-432d-9efb-f17d710b1622 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=571389438 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 259.otp_ctrl_init_fail.571389438 |
Directory | /workspace/259.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_alert_test.2314135863 |
Short name | T944 |
Test name | |
Test status | |
Simulation time | 49775407 ps |
CPU time | 1.79 seconds |
Started | Jul 30 06:07:24 PM PDT 24 |
Finished | Jul 30 06:07:26 PM PDT 24 |
Peak memory | 240628 kb |
Host | smart-3a9ac4be-a954-4455-a99c-90b570ff484d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2314135863 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_alert_test.2314135863 |
Directory | /workspace/26.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_check_fail.214606279 |
Short name | T1065 |
Test name | |
Test status | |
Simulation time | 4312927102 ps |
CPU time | 24.14 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:07:43 PM PDT 24 |
Peak memory | 248576 kb |
Host | smart-ff5b524d-7621-466f-bc7d-482d2bb589bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=214606279 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_check_fail.214606279 |
Directory | /workspace/26.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_dai_errs.1968027521 |
Short name | T947 |
Test name | |
Test status | |
Simulation time | 316382762 ps |
CPU time | 17.78 seconds |
Started | Jul 30 06:07:26 PM PDT 24 |
Finished | Jul 30 06:07:44 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-a60637e5-b84a-494c-a766-7906b71bc928 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1968027521 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_errs.1968027521 |
Directory | /workspace/26.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_dai_lock.2924833987 |
Short name | T968 |
Test name | |
Test status | |
Simulation time | 640296463 ps |
CPU time | 19.82 seconds |
Started | Jul 30 06:07:15 PM PDT 24 |
Finished | Jul 30 06:07:35 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-677b952e-0e5a-40c3-a884-cdb54bb82b6c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2924833987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_lock.2924833987 |
Directory | /workspace/26.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_init_fail.1932569185 |
Short name | T513 |
Test name | |
Test status | |
Simulation time | 365414490 ps |
CPU time | 3.44 seconds |
Started | Jul 30 06:07:16 PM PDT 24 |
Finished | Jul 30 06:07:20 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-ea0f3e0f-5931-4803-a3a4-a6bc1e30ab4e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1932569185 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_init_fail.1932569185 |
Directory | /workspace/26.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_macro_errs.3740709974 |
Short name | T381 |
Test name | |
Test status | |
Simulation time | 3002703246 ps |
CPU time | 36.85 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:07:56 PM PDT 24 |
Peak memory | 248620 kb |
Host | smart-baf60dd7-89b8-48b9-aad3-af4fa94da3d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3740709974 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_macro_errs.3740709974 |
Directory | /workspace/26.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_key_req.2971429049 |
Short name | T838 |
Test name | |
Test status | |
Simulation time | 9096508583 ps |
CPU time | 22.86 seconds |
Started | Jul 30 06:07:20 PM PDT 24 |
Finished | Jul 30 06:07:43 PM PDT 24 |
Peak memory | 243348 kb |
Host | smart-25bde6bd-bbfb-435c-bd50-2fecf3982861 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2971429049 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_key_req.2971429049 |
Directory | /workspace/26.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_lc_esc.2371589614 |
Short name | T1126 |
Test name | |
Test status | |
Simulation time | 422142250 ps |
CPU time | 6.44 seconds |
Started | Jul 30 06:07:28 PM PDT 24 |
Finished | Jul 30 06:07:34 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-580c55e3-2049-4f0c-8c37-d87d209eeaee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2371589614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_esc.2371589614 |
Directory | /workspace/26.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_lc_req.1603930241 |
Short name | T3 |
Test name | |
Test status | |
Simulation time | 1541182994 ps |
CPU time | 27.91 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:07:47 PM PDT 24 |
Peak memory | 241968 kb |
Host | smart-8fb4dd46-061c-4d46-bde3-766cd2adaf30 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1603930241 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_req.1603930241 |
Directory | /workspace/26.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_regwen.2393822173 |
Short name | T619 |
Test name | |
Test status | |
Simulation time | 353283202 ps |
CPU time | 3.95 seconds |
Started | Jul 30 06:07:20 PM PDT 24 |
Finished | Jul 30 06:07:24 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-f9856496-e1ae-4698-819f-12fbc3a75f38 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2393822173 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_regwen.2393822173 |
Directory | /workspace/26.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_smoke.3733757200 |
Short name | T413 |
Test name | |
Test status | |
Simulation time | 725617267 ps |
CPU time | 4.52 seconds |
Started | Jul 30 06:07:22 PM PDT 24 |
Finished | Jul 30 06:07:26 PM PDT 24 |
Peak memory | 242124 kb |
Host | smart-e5eaabef-bd78-4866-855b-9a8fec65bece |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3733757200 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_smoke.3733757200 |
Directory | /workspace/26.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_stress_all.1955220989 |
Short name | T683 |
Test name | |
Test status | |
Simulation time | 11425484949 ps |
CPU time | 199.04 seconds |
Started | Jul 30 06:07:24 PM PDT 24 |
Finished | Jul 30 06:10:43 PM PDT 24 |
Peak memory | 256932 kb |
Host | smart-bed8f53b-bd5c-458c-b15e-dc39f6ba7e3f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1955220989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_stress_all .1955220989 |
Directory | /workspace/26.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_stress_all_with_rand_reset.134865714 |
Short name | T798 |
Test name | |
Test status | |
Simulation time | 64075107553 ps |
CPU time | 381.61 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:13:41 PM PDT 24 |
Peak memory | 279728 kb |
Host | smart-d8b6abd3-89d2-419b-bf29-33e033d9ec5f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=134865714 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_stress_all_with_rand_reset.134865714 |
Directory | /workspace/26.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_test_access.3934662626 |
Short name | T803 |
Test name | |
Test status | |
Simulation time | 571864474 ps |
CPU time | 10.42 seconds |
Started | Jul 30 06:07:18 PM PDT 24 |
Finished | Jul 30 06:07:28 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-2785721e-3199-4de5-9c5f-230f0c2adc52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3934662626 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_test_access.3934662626 |
Directory | /workspace/26.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/260.otp_ctrl_init_fail.2416401991 |
Short name | T978 |
Test name | |
Test status | |
Simulation time | 95807068 ps |
CPU time | 3.81 seconds |
Started | Jul 30 06:10:49 PM PDT 24 |
Finished | Jul 30 06:10:53 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-c54df65d-c54c-4a03-9af6-62d09ebe7ebd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2416401991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 260.otp_ctrl_init_fail.2416401991 |
Directory | /workspace/260.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/261.otp_ctrl_init_fail.3855902077 |
Short name | T500 |
Test name | |
Test status | |
Simulation time | 186138084 ps |
CPU time | 4 seconds |
Started | Jul 30 06:10:34 PM PDT 24 |
Finished | Jul 30 06:10:38 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-d9158201-c682-446d-9845-b4772f68f258 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3855902077 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 261.otp_ctrl_init_fail.3855902077 |
Directory | /workspace/261.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/262.otp_ctrl_init_fail.1581284711 |
Short name | T526 |
Test name | |
Test status | |
Simulation time | 586815655 ps |
CPU time | 4.5 seconds |
Started | Jul 30 06:10:48 PM PDT 24 |
Finished | Jul 30 06:10:53 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-fdf31a9f-8c19-4f9f-a1d4-fd6a57ac6158 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1581284711 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 262.otp_ctrl_init_fail.1581284711 |
Directory | /workspace/262.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/263.otp_ctrl_init_fail.2261685535 |
Short name | T268 |
Test name | |
Test status | |
Simulation time | 227605575 ps |
CPU time | 4.11 seconds |
Started | Jul 30 06:10:38 PM PDT 24 |
Finished | Jul 30 06:10:43 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-005ec578-f854-4767-9b77-371f5f03fa10 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2261685535 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 263.otp_ctrl_init_fail.2261685535 |
Directory | /workspace/263.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/264.otp_ctrl_init_fail.643382239 |
Short name | T710 |
Test name | |
Test status | |
Simulation time | 126856226 ps |
CPU time | 3.63 seconds |
Started | Jul 30 06:10:33 PM PDT 24 |
Finished | Jul 30 06:10:37 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-f069ce7c-bcca-49f4-907f-9d9521be21c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=643382239 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 264.otp_ctrl_init_fail.643382239 |
Directory | /workspace/264.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/265.otp_ctrl_init_fail.601481070 |
Short name | T510 |
Test name | |
Test status | |
Simulation time | 680319572 ps |
CPU time | 5.93 seconds |
Started | Jul 30 06:10:32 PM PDT 24 |
Finished | Jul 30 06:10:38 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-c80e1132-2b9d-4986-ba5b-9d0555a4086e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=601481070 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 265.otp_ctrl_init_fail.601481070 |
Directory | /workspace/265.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/266.otp_ctrl_init_fail.4010719629 |
Short name | T647 |
Test name | |
Test status | |
Simulation time | 130632603 ps |
CPU time | 5.45 seconds |
Started | Jul 30 06:10:37 PM PDT 24 |
Finished | Jul 30 06:10:43 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-69aba7cb-aefd-44d9-b480-e6696d78dfd5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4010719629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 266.otp_ctrl_init_fail.4010719629 |
Directory | /workspace/266.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/267.otp_ctrl_init_fail.875296583 |
Short name | T66 |
Test name | |
Test status | |
Simulation time | 187291004 ps |
CPU time | 3.62 seconds |
Started | Jul 30 06:10:43 PM PDT 24 |
Finished | Jul 30 06:10:47 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-30f8577b-62f3-4e38-8be9-f569d4680b8d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=875296583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 267.otp_ctrl_init_fail.875296583 |
Directory | /workspace/267.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/268.otp_ctrl_init_fail.4110272443 |
Short name | T1183 |
Test name | |
Test status | |
Simulation time | 182916931 ps |
CPU time | 4.53 seconds |
Started | Jul 30 06:10:31 PM PDT 24 |
Finished | Jul 30 06:10:35 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-51fef977-7ff6-4573-922f-586317d56bdd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4110272443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 268.otp_ctrl_init_fail.4110272443 |
Directory | /workspace/268.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/269.otp_ctrl_init_fail.2181378372 |
Short name | T174 |
Test name | |
Test status | |
Simulation time | 194994127 ps |
CPU time | 4.41 seconds |
Started | Jul 30 06:10:31 PM PDT 24 |
Finished | Jul 30 06:10:36 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-13579aaf-d0a0-40c6-990b-87a53ef1959d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2181378372 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 269.otp_ctrl_init_fail.2181378372 |
Directory | /workspace/269.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_alert_test.2998076286 |
Short name | T604 |
Test name | |
Test status | |
Simulation time | 78429374 ps |
CPU time | 2.06 seconds |
Started | Jul 30 06:07:25 PM PDT 24 |
Finished | Jul 30 06:07:27 PM PDT 24 |
Peak memory | 240636 kb |
Host | smart-33fac954-6503-40db-b939-f8b8983819c7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2998076286 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_alert_test.2998076286 |
Directory | /workspace/27.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_check_fail.2876216660 |
Short name | T1138 |
Test name | |
Test status | |
Simulation time | 2916621060 ps |
CPU time | 6.54 seconds |
Started | Jul 30 06:07:29 PM PDT 24 |
Finished | Jul 30 06:07:35 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-5b86fa3f-17dd-4392-bd04-de543fce5e47 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2876216660 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_check_fail.2876216660 |
Directory | /workspace/27.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_dai_errs.2525859529 |
Short name | T2 |
Test name | |
Test status | |
Simulation time | 5397205838 ps |
CPU time | 9.8 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:07:29 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-0ad23a63-6228-488f-a11f-7b5e3dea5653 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2525859529 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_errs.2525859529 |
Directory | /workspace/27.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_dai_lock.1782036345 |
Short name | T503 |
Test name | |
Test status | |
Simulation time | 1216447161 ps |
CPU time | 19.88 seconds |
Started | Jul 30 06:07:22 PM PDT 24 |
Finished | Jul 30 06:07:42 PM PDT 24 |
Peak memory | 248544 kb |
Host | smart-c0da7093-1830-487a-b127-3031dc9a8d54 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1782036345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_lock.1782036345 |
Directory | /workspace/27.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_init_fail.936736570 |
Short name | T1100 |
Test name | |
Test status | |
Simulation time | 128238975 ps |
CPU time | 3.35 seconds |
Started | Jul 30 06:07:22 PM PDT 24 |
Finished | Jul 30 06:07:25 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-fcfa5d6a-f067-4997-99c7-3362bc21458b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=936736570 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_init_fail.936736570 |
Directory | /workspace/27.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_macro_errs.2903962893 |
Short name | T929 |
Test name | |
Test status | |
Simulation time | 7452903184 ps |
CPU time | 42.09 seconds |
Started | Jul 30 06:07:26 PM PDT 24 |
Finished | Jul 30 06:08:08 PM PDT 24 |
Peak memory | 247980 kb |
Host | smart-df18cea5-c4fa-4015-a358-112ae531f5fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2903962893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_macro_errs.2903962893 |
Directory | /workspace/27.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_key_req.4254759900 |
Short name | T734 |
Test name | |
Test status | |
Simulation time | 408539242 ps |
CPU time | 5.25 seconds |
Started | Jul 30 06:07:21 PM PDT 24 |
Finished | Jul 30 06:07:26 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-fde28c64-1af9-4995-962f-e07561adac33 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4254759900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_key_req.4254759900 |
Directory | /workspace/27.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_lc_esc.767045279 |
Short name | T600 |
Test name | |
Test status | |
Simulation time | 3870939342 ps |
CPU time | 27.89 seconds |
Started | Jul 30 06:07:25 PM PDT 24 |
Finished | Jul 30 06:07:53 PM PDT 24 |
Peak memory | 241876 kb |
Host | smart-40a04939-e2d2-4f37-8fc7-2b277acc93ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=767045279 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_esc.767045279 |
Directory | /workspace/27.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_lc_req.2220471706 |
Short name | T379 |
Test name | |
Test status | |
Simulation time | 1824328299 ps |
CPU time | 6.73 seconds |
Started | Jul 30 06:07:22 PM PDT 24 |
Finished | Jul 30 06:07:29 PM PDT 24 |
Peak memory | 241832 kb |
Host | smart-9a1faa99-6c83-4e7a-b99a-4edccebb0fc0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2220471706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_req.2220471706 |
Directory | /workspace/27.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_regwen.721259572 |
Short name | T329 |
Test name | |
Test status | |
Simulation time | 587742355 ps |
CPU time | 5.25 seconds |
Started | Jul 30 06:07:27 PM PDT 24 |
Finished | Jul 30 06:07:32 PM PDT 24 |
Peak memory | 241908 kb |
Host | smart-5b9f3c6c-667c-4393-91a1-95b79d96a9ad |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=721259572 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_regwen.721259572 |
Directory | /workspace/27.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_smoke.2326290807 |
Short name | T205 |
Test name | |
Test status | |
Simulation time | 5136619737 ps |
CPU time | 10.88 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:07:30 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-bc3fdead-1026-4082-9c10-3dbcb2f18baf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2326290807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_smoke.2326290807 |
Directory | /workspace/27.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_stress_all.3645921222 |
Short name | T1057 |
Test name | |
Test status | |
Simulation time | 9970324999 ps |
CPU time | 112.84 seconds |
Started | Jul 30 06:07:24 PM PDT 24 |
Finished | Jul 30 06:09:17 PM PDT 24 |
Peak memory | 246276 kb |
Host | smart-3733daf9-6973-48d9-b670-6e6a19594d6d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3645921222 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all .3645921222 |
Directory | /workspace/27.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_stress_all_with_rand_reset.1815307055 |
Short name | T1023 |
Test name | |
Test status | |
Simulation time | 739032949526 ps |
CPU time | 1588.06 seconds |
Started | Jul 30 06:07:24 PM PDT 24 |
Finished | Jul 30 06:33:52 PM PDT 24 |
Peak memory | 260280 kb |
Host | smart-867f55e2-cadd-415b-a594-33e0c71bf44c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1815307055 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all_with_rand_reset.1815307055 |
Directory | /workspace/27.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_test_access.4240334939 |
Short name | T938 |
Test name | |
Test status | |
Simulation time | 972023649 ps |
CPU time | 14.79 seconds |
Started | Jul 30 06:07:19 PM PDT 24 |
Finished | Jul 30 06:07:34 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-e5aac65d-4079-4d8f-b796-ef6cf1429a67 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4240334939 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_test_access.4240334939 |
Directory | /workspace/27.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/270.otp_ctrl_init_fail.1623025587 |
Short name | T613 |
Test name | |
Test status | |
Simulation time | 652817822 ps |
CPU time | 4.89 seconds |
Started | Jul 30 06:10:45 PM PDT 24 |
Finished | Jul 30 06:10:50 PM PDT 24 |
Peak memory | 242124 kb |
Host | smart-7ba47899-232d-4cb1-9a16-24e88f778de2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1623025587 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 270.otp_ctrl_init_fail.1623025587 |
Directory | /workspace/270.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/271.otp_ctrl_init_fail.3948531768 |
Short name | T763 |
Test name | |
Test status | |
Simulation time | 150934335 ps |
CPU time | 3.94 seconds |
Started | Jul 30 06:10:39 PM PDT 24 |
Finished | Jul 30 06:10:44 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-03821490-1152-411e-8e30-85ae9bb4e26c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3948531768 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 271.otp_ctrl_init_fail.3948531768 |
Directory | /workspace/271.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/272.otp_ctrl_init_fail.3462736149 |
Short name | T1081 |
Test name | |
Test status | |
Simulation time | 304535383 ps |
CPU time | 3.74 seconds |
Started | Jul 30 06:10:48 PM PDT 24 |
Finished | Jul 30 06:10:52 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-41552047-0130-493a-9754-27ebc0f313c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3462736149 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 272.otp_ctrl_init_fail.3462736149 |
Directory | /workspace/272.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/273.otp_ctrl_init_fail.723644120 |
Short name | T1135 |
Test name | |
Test status | |
Simulation time | 308030138 ps |
CPU time | 4.01 seconds |
Started | Jul 30 06:10:40 PM PDT 24 |
Finished | Jul 30 06:10:44 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-5d0658d1-c8ee-4239-b30d-22d44e5dcaeb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=723644120 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 273.otp_ctrl_init_fail.723644120 |
Directory | /workspace/273.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/274.otp_ctrl_init_fail.1820024344 |
Short name | T430 |
Test name | |
Test status | |
Simulation time | 170045211 ps |
CPU time | 4.5 seconds |
Started | Jul 30 06:10:45 PM PDT 24 |
Finished | Jul 30 06:10:50 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-bcf8cdb2-48a1-4f86-8f9d-c81367cac8a0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1820024344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 274.otp_ctrl_init_fail.1820024344 |
Directory | /workspace/274.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/275.otp_ctrl_init_fail.2232630440 |
Short name | T685 |
Test name | |
Test status | |
Simulation time | 604964046 ps |
CPU time | 4.95 seconds |
Started | Jul 30 06:10:46 PM PDT 24 |
Finished | Jul 30 06:10:51 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-4cde2213-73d1-4b56-aaa9-4d7b214d0161 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2232630440 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 275.otp_ctrl_init_fail.2232630440 |
Directory | /workspace/275.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/276.otp_ctrl_init_fail.2798296329 |
Short name | T1157 |
Test name | |
Test status | |
Simulation time | 489125490 ps |
CPU time | 4.49 seconds |
Started | Jul 30 06:10:38 PM PDT 24 |
Finished | Jul 30 06:10:42 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-6bd9d6bc-5023-4b52-a841-345ce83b72a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2798296329 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 276.otp_ctrl_init_fail.2798296329 |
Directory | /workspace/276.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/277.otp_ctrl_init_fail.3526897106 |
Short name | T1040 |
Test name | |
Test status | |
Simulation time | 313743383 ps |
CPU time | 3.46 seconds |
Started | Jul 30 06:10:38 PM PDT 24 |
Finished | Jul 30 06:10:42 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-280eed71-9439-4098-8e52-177c6045a967 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3526897106 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 277.otp_ctrl_init_fail.3526897106 |
Directory | /workspace/277.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/278.otp_ctrl_init_fail.2926451984 |
Short name | T149 |
Test name | |
Test status | |
Simulation time | 178920515 ps |
CPU time | 3.67 seconds |
Started | Jul 30 06:10:51 PM PDT 24 |
Finished | Jul 30 06:10:55 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-a7260229-ec8b-48e9-98f2-da9c74b6a0de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2926451984 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 278.otp_ctrl_init_fail.2926451984 |
Directory | /workspace/278.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/279.otp_ctrl_init_fail.3291290514 |
Short name | T743 |
Test name | |
Test status | |
Simulation time | 103264373 ps |
CPU time | 4.44 seconds |
Started | Jul 30 06:10:41 PM PDT 24 |
Finished | Jul 30 06:10:45 PM PDT 24 |
Peak memory | 242120 kb |
Host | smart-ff3d447e-37ad-4c06-94cd-70843997e96a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3291290514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 279.otp_ctrl_init_fail.3291290514 |
Directory | /workspace/279.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_alert_test.2613369037 |
Short name | T281 |
Test name | |
Test status | |
Simulation time | 83483469 ps |
CPU time | 2.1 seconds |
Started | Jul 30 06:07:38 PM PDT 24 |
Finished | Jul 30 06:07:40 PM PDT 24 |
Peak memory | 240492 kb |
Host | smart-5d283c80-7107-4aba-ac52-ef9653382d5c |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2613369037 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_alert_test.2613369037 |
Directory | /workspace/28.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_dai_errs.111665962 |
Short name | T499 |
Test name | |
Test status | |
Simulation time | 1079107838 ps |
CPU time | 29.76 seconds |
Started | Jul 30 06:07:30 PM PDT 24 |
Finished | Jul 30 06:08:00 PM PDT 24 |
Peak memory | 245332 kb |
Host | smart-86cca8f9-3f0b-43ec-a077-dcfcc6a0c165 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=111665962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_errs.111665962 |
Directory | /workspace/28.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_dai_lock.1404311154 |
Short name | T941 |
Test name | |
Test status | |
Simulation time | 280789229 ps |
CPU time | 6.59 seconds |
Started | Jul 30 06:07:27 PM PDT 24 |
Finished | Jul 30 06:07:34 PM PDT 24 |
Peak memory | 241976 kb |
Host | smart-f7b0d91b-681f-496e-bdd9-d835c37bbce7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1404311154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_lock.1404311154 |
Directory | /workspace/28.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_init_fail.3489417085 |
Short name | T482 |
Test name | |
Test status | |
Simulation time | 137607404 ps |
CPU time | 4.31 seconds |
Started | Jul 30 06:07:25 PM PDT 24 |
Finished | Jul 30 06:07:29 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-23e8d23d-1c1d-4a5a-91a9-c6ddc2df9e5c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3489417085 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_init_fail.3489417085 |
Directory | /workspace/28.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_macro_errs.3914193825 |
Short name | T605 |
Test name | |
Test status | |
Simulation time | 2949738428 ps |
CPU time | 5.7 seconds |
Started | Jul 30 06:07:30 PM PDT 24 |
Finished | Jul 30 06:07:36 PM PDT 24 |
Peak memory | 247688 kb |
Host | smart-7195a545-1a27-4e9a-93b0-035149debf74 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3914193825 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_macro_errs.3914193825 |
Directory | /workspace/28.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_key_req.289933787 |
Short name | T874 |
Test name | |
Test status | |
Simulation time | 348941062 ps |
CPU time | 15.36 seconds |
Started | Jul 30 06:07:33 PM PDT 24 |
Finished | Jul 30 06:07:48 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-60207791-1063-4803-8fa0-b6997b57cc4c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=289933787 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_key_req.289933787 |
Directory | /workspace/28.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_lc_esc.3397198123 |
Short name | T449 |
Test name | |
Test status | |
Simulation time | 1035158377 ps |
CPU time | 9.73 seconds |
Started | Jul 30 06:07:24 PM PDT 24 |
Finished | Jul 30 06:07:34 PM PDT 24 |
Peak memory | 241836 kb |
Host | smart-b9e2d971-b74b-4e15-9c2b-d1e176a41bf3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3397198123 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_esc.3397198123 |
Directory | /workspace/28.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_lc_req.3814088021 |
Short name | T629 |
Test name | |
Test status | |
Simulation time | 2206842785 ps |
CPU time | 18.16 seconds |
Started | Jul 30 06:07:31 PM PDT 24 |
Finished | Jul 30 06:07:49 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-403390fe-ce49-41bb-a215-798ef039cde1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3814088021 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_req.3814088021 |
Directory | /workspace/28.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_regwen.4188485682 |
Short name | T675 |
Test name | |
Test status | |
Simulation time | 346314167 ps |
CPU time | 5.12 seconds |
Started | Jul 30 06:07:31 PM PDT 24 |
Finished | Jul 30 06:07:36 PM PDT 24 |
Peak memory | 241932 kb |
Host | smart-a4c28810-27d8-43e7-b8da-3f083fe864c5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4188485682 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_regwen.4188485682 |
Directory | /workspace/28.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_smoke.1569875982 |
Short name | T1181 |
Test name | |
Test status | |
Simulation time | 840374363 ps |
CPU time | 11.4 seconds |
Started | Jul 30 06:07:26 PM PDT 24 |
Finished | Jul 30 06:07:38 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-6bc9725a-a89c-4201-9145-89f2b5e10111 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1569875982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_smoke.1569875982 |
Directory | /workspace/28.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_stress_all.372532270 |
Short name | T998 |
Test name | |
Test status | |
Simulation time | 14499410939 ps |
CPU time | 183.74 seconds |
Started | Jul 30 06:07:34 PM PDT 24 |
Finished | Jul 30 06:10:38 PM PDT 24 |
Peak memory | 272292 kb |
Host | smart-11cd53ae-145f-4547-b524-939e58836414 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=372532270 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all. 372532270 |
Directory | /workspace/28.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_stress_all_with_rand_reset.3480623688 |
Short name | T355 |
Test name | |
Test status | |
Simulation time | 504482473766 ps |
CPU time | 918.68 seconds |
Started | Jul 30 06:07:29 PM PDT 24 |
Finished | Jul 30 06:22:48 PM PDT 24 |
Peak memory | 308424 kb |
Host | smart-baf3add1-cb4e-42c6-900a-9a62ab331c67 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3480623688 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all_with_rand_reset.3480623688 |
Directory | /workspace/28.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_test_access.2841825004 |
Short name | T575 |
Test name | |
Test status | |
Simulation time | 1324922558 ps |
CPU time | 28.79 seconds |
Started | Jul 30 06:07:29 PM PDT 24 |
Finished | Jul 30 06:07:58 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-dc8288ae-67dd-4ab1-be70-f3327d3e3bdc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2841825004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_test_access.2841825004 |
Directory | /workspace/28.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/281.otp_ctrl_init_fail.2603054940 |
Short name | T906 |
Test name | |
Test status | |
Simulation time | 240561770 ps |
CPU time | 3.95 seconds |
Started | Jul 30 06:10:42 PM PDT 24 |
Finished | Jul 30 06:10:46 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-9d773c78-cc48-4fb3-bc1a-ff2eb8f1dbd6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2603054940 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 281.otp_ctrl_init_fail.2603054940 |
Directory | /workspace/281.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/282.otp_ctrl_init_fail.645012439 |
Short name | T1111 |
Test name | |
Test status | |
Simulation time | 158037526 ps |
CPU time | 3.76 seconds |
Started | Jul 30 06:10:48 PM PDT 24 |
Finished | Jul 30 06:10:52 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-f881fcf3-8875-47ec-8786-7dc6d889c0f3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=645012439 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 282.otp_ctrl_init_fail.645012439 |
Directory | /workspace/282.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/283.otp_ctrl_init_fail.3316005866 |
Short name | T485 |
Test name | |
Test status | |
Simulation time | 105135575 ps |
CPU time | 4.01 seconds |
Started | Jul 30 06:10:36 PM PDT 24 |
Finished | Jul 30 06:10:40 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-9c44ed65-564b-45d4-ad82-f3a83214a8cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3316005866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 283.otp_ctrl_init_fail.3316005866 |
Directory | /workspace/283.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/284.otp_ctrl_init_fail.1812535434 |
Short name | T79 |
Test name | |
Test status | |
Simulation time | 1809049423 ps |
CPU time | 6.29 seconds |
Started | Jul 30 06:10:37 PM PDT 24 |
Finished | Jul 30 06:10:44 PM PDT 24 |
Peak memory | 242012 kb |
Host | smart-7aaab98e-08cb-4da1-a2aa-78140f7bb118 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1812535434 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 284.otp_ctrl_init_fail.1812535434 |
Directory | /workspace/284.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/285.otp_ctrl_init_fail.2166738446 |
Short name | T757 |
Test name | |
Test status | |
Simulation time | 371541034 ps |
CPU time | 4.15 seconds |
Started | Jul 30 06:10:51 PM PDT 24 |
Finished | Jul 30 06:10:55 PM PDT 24 |
Peak memory | 241808 kb |
Host | smart-0c9ddb70-7b7f-457d-a8ce-1ea2bc280664 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2166738446 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 285.otp_ctrl_init_fail.2166738446 |
Directory | /workspace/285.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/286.otp_ctrl_init_fail.546133232 |
Short name | T1003 |
Test name | |
Test status | |
Simulation time | 188072845 ps |
CPU time | 4.47 seconds |
Started | Jul 30 06:10:39 PM PDT 24 |
Finished | Jul 30 06:10:44 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-02806ddd-9e7b-40e0-a45a-12cff43b84cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=546133232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 286.otp_ctrl_init_fail.546133232 |
Directory | /workspace/286.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/288.otp_ctrl_init_fail.1906540503 |
Short name | T1152 |
Test name | |
Test status | |
Simulation time | 210993040 ps |
CPU time | 3.19 seconds |
Started | Jul 30 06:10:36 PM PDT 24 |
Finished | Jul 30 06:10:39 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-2360d84c-9122-4912-a41d-85b9d1865d94 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1906540503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 288.otp_ctrl_init_fail.1906540503 |
Directory | /workspace/288.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/289.otp_ctrl_init_fail.2210978416 |
Short name | T860 |
Test name | |
Test status | |
Simulation time | 134510209 ps |
CPU time | 4.85 seconds |
Started | Jul 30 06:10:46 PM PDT 24 |
Finished | Jul 30 06:10:52 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-c3ddcc7a-3eb1-46fd-98cb-04eb7ac349ee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2210978416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 289.otp_ctrl_init_fail.2210978416 |
Directory | /workspace/289.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_alert_test.4084999457 |
Short name | T523 |
Test name | |
Test status | |
Simulation time | 638163150 ps |
CPU time | 1.77 seconds |
Started | Jul 30 06:07:41 PM PDT 24 |
Finished | Jul 30 06:07:43 PM PDT 24 |
Peak memory | 240840 kb |
Host | smart-f4dc136c-82df-48fc-919b-b44930a3a942 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4084999457 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_alert_test.4084999457 |
Directory | /workspace/29.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_check_fail.1760409040 |
Short name | T28 |
Test name | |
Test status | |
Simulation time | 1255071730 ps |
CPU time | 11.5 seconds |
Started | Jul 30 06:07:35 PM PDT 24 |
Finished | Jul 30 06:07:46 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-5b21be76-40c8-4585-be80-625d545a2c9e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1760409040 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_check_fail.1760409040 |
Directory | /workspace/29.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_dai_errs.1907743664 |
Short name | T654 |
Test name | |
Test status | |
Simulation time | 1914345335 ps |
CPU time | 12.24 seconds |
Started | Jul 30 06:07:34 PM PDT 24 |
Finished | Jul 30 06:07:46 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-eaee4480-b5ef-40e5-a814-202b699da1b9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1907743664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_errs.1907743664 |
Directory | /workspace/29.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_dai_lock.2878501681 |
Short name | T508 |
Test name | |
Test status | |
Simulation time | 1129231249 ps |
CPU time | 6.86 seconds |
Started | Jul 30 06:07:32 PM PDT 24 |
Finished | Jul 30 06:07:39 PM PDT 24 |
Peak memory | 242136 kb |
Host | smart-5ea7de81-9b4f-4131-99b3-5e23f1a8c099 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2878501681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_lock.2878501681 |
Directory | /workspace/29.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_init_fail.2949430980 |
Short name | T147 |
Test name | |
Test status | |
Simulation time | 122444575 ps |
CPU time | 4.73 seconds |
Started | Jul 30 06:07:33 PM PDT 24 |
Finished | Jul 30 06:07:38 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-3147f7f1-e9d1-41c4-9846-744922e267ea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2949430980 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_init_fail.2949430980 |
Directory | /workspace/29.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_macro_errs.812688186 |
Short name | T832 |
Test name | |
Test status | |
Simulation time | 1179711192 ps |
CPU time | 12.04 seconds |
Started | Jul 30 06:07:41 PM PDT 24 |
Finished | Jul 30 06:07:53 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-d104eb4e-506c-48c4-80dc-ca2a62108758 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=812688186 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_macro_errs.812688186 |
Directory | /workspace/29.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_key_req.495752249 |
Short name | T348 |
Test name | |
Test status | |
Simulation time | 529934475 ps |
CPU time | 11.92 seconds |
Started | Jul 30 06:07:36 PM PDT 24 |
Finished | Jul 30 06:07:48 PM PDT 24 |
Peak memory | 248636 kb |
Host | smart-bcff2786-eb4d-4007-84ff-16f21d8d7459 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=495752249 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_key_req.495752249 |
Directory | /workspace/29.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_lc_esc.3273022081 |
Short name | T914 |
Test name | |
Test status | |
Simulation time | 2312938351 ps |
CPU time | 17.56 seconds |
Started | Jul 30 06:07:33 PM PDT 24 |
Finished | Jul 30 06:07:51 PM PDT 24 |
Peak memory | 242132 kb |
Host | smart-8d7640a4-395b-4715-be5c-9cbfc7bf8a27 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3273022081 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_esc.3273022081 |
Directory | /workspace/29.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_lc_req.1919911817 |
Short name | T487 |
Test name | |
Test status | |
Simulation time | 823606247 ps |
CPU time | 26.71 seconds |
Started | Jul 30 06:07:32 PM PDT 24 |
Finished | Jul 30 06:07:59 PM PDT 24 |
Peak memory | 248492 kb |
Host | smart-6d1973d9-a6c5-44df-b562-96312df221b5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1919911817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_req.1919911817 |
Directory | /workspace/29.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_regwen.3468084276 |
Short name | T337 |
Test name | |
Test status | |
Simulation time | 375720125 ps |
CPU time | 6.73 seconds |
Started | Jul 30 06:07:38 PM PDT 24 |
Finished | Jul 30 06:07:44 PM PDT 24 |
Peak memory | 248256 kb |
Host | smart-72842237-d5f4-4524-bce0-fa05713402f0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3468084276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_regwen.3468084276 |
Directory | /workspace/29.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_smoke.3328924735 |
Short name | T470 |
Test name | |
Test status | |
Simulation time | 3275308080 ps |
CPU time | 8.91 seconds |
Started | Jul 30 06:07:32 PM PDT 24 |
Finished | Jul 30 06:07:41 PM PDT 24 |
Peak memory | 242136 kb |
Host | smart-f116014e-ebf9-4ad2-971f-9524e9f855a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3328924735 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_smoke.3328924735 |
Directory | /workspace/29.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_stress_all.2656650307 |
Short name | T670 |
Test name | |
Test status | |
Simulation time | 3243306383 ps |
CPU time | 66.81 seconds |
Started | Jul 30 06:07:36 PM PDT 24 |
Finished | Jul 30 06:08:43 PM PDT 24 |
Peak memory | 245184 kb |
Host | smart-4de2871b-4bee-4fde-a8a9-5b72906fad40 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2656650307 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all .2656650307 |
Directory | /workspace/29.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_stress_all_with_rand_reset.795820420 |
Short name | T712 |
Test name | |
Test status | |
Simulation time | 378846917217 ps |
CPU time | 856.16 seconds |
Started | Jul 30 06:07:39 PM PDT 24 |
Finished | Jul 30 06:21:55 PM PDT 24 |
Peak memory | 265160 kb |
Host | smart-0b00285f-5c72-4feb-a040-eb827ae37c96 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=795820420 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all_with_rand_reset.795820420 |
Directory | /workspace/29.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_test_access.1535801477 |
Short name | T7 |
Test name | |
Test status | |
Simulation time | 1493085656 ps |
CPU time | 29.8 seconds |
Started | Jul 30 06:07:37 PM PDT 24 |
Finished | Jul 30 06:08:07 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-bca5f62f-a678-4949-b979-ec7116d47a7d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1535801477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_test_access.1535801477 |
Directory | /workspace/29.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/290.otp_ctrl_init_fail.1686379441 |
Short name | T614 |
Test name | |
Test status | |
Simulation time | 112030161 ps |
CPU time | 3.41 seconds |
Started | Jul 30 06:10:47 PM PDT 24 |
Finished | Jul 30 06:10:51 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-fae891a5-0ea1-47c1-b524-1951c3d4b8ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1686379441 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 290.otp_ctrl_init_fail.1686379441 |
Directory | /workspace/290.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/291.otp_ctrl_init_fail.2563707782 |
Short name | T1010 |
Test name | |
Test status | |
Simulation time | 106446329 ps |
CPU time | 3.43 seconds |
Started | Jul 30 06:10:52 PM PDT 24 |
Finished | Jul 30 06:10:56 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-7255ebeb-1492-41fe-ba22-d605d7c62ccb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2563707782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 291.otp_ctrl_init_fail.2563707782 |
Directory | /workspace/291.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/292.otp_ctrl_init_fail.1821673090 |
Short name | T407 |
Test name | |
Test status | |
Simulation time | 253246231 ps |
CPU time | 3.86 seconds |
Started | Jul 30 06:10:34 PM PDT 24 |
Finished | Jul 30 06:10:38 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-9b89a46c-1156-4047-a2de-328c6929277b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1821673090 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 292.otp_ctrl_init_fail.1821673090 |
Directory | /workspace/292.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/293.otp_ctrl_init_fail.4107501892 |
Short name | T150 |
Test name | |
Test status | |
Simulation time | 463388269 ps |
CPU time | 4.24 seconds |
Started | Jul 30 06:10:46 PM PDT 24 |
Finished | Jul 30 06:10:51 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-cbed45a0-aacb-4a45-8222-9e11363aa81c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4107501892 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 293.otp_ctrl_init_fail.4107501892 |
Directory | /workspace/293.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/294.otp_ctrl_init_fail.2825501350 |
Short name | T95 |
Test name | |
Test status | |
Simulation time | 442458073 ps |
CPU time | 3.8 seconds |
Started | Jul 30 06:10:36 PM PDT 24 |
Finished | Jul 30 06:10:40 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-6092c2c0-0304-4087-8790-636dfe02aeb9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2825501350 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 294.otp_ctrl_init_fail.2825501350 |
Directory | /workspace/294.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/295.otp_ctrl_init_fail.1023798111 |
Short name | T1191 |
Test name | |
Test status | |
Simulation time | 171563662 ps |
CPU time | 3.74 seconds |
Started | Jul 30 06:10:46 PM PDT 24 |
Finished | Jul 30 06:10:50 PM PDT 24 |
Peak memory | 241968 kb |
Host | smart-6ffc6a71-1bb8-46f1-b77b-54bac0b6e377 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1023798111 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 295.otp_ctrl_init_fail.1023798111 |
Directory | /workspace/295.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/296.otp_ctrl_init_fail.2401830559 |
Short name | T950 |
Test name | |
Test status | |
Simulation time | 414871372 ps |
CPU time | 4.81 seconds |
Started | Jul 30 06:10:51 PM PDT 24 |
Finished | Jul 30 06:10:55 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-bdcccaaa-c277-483c-aa87-e50e67f78e37 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2401830559 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 296.otp_ctrl_init_fail.2401830559 |
Directory | /workspace/296.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/297.otp_ctrl_init_fail.2196370464 |
Short name | T164 |
Test name | |
Test status | |
Simulation time | 248798092 ps |
CPU time | 3.59 seconds |
Started | Jul 30 06:10:48 PM PDT 24 |
Finished | Jul 30 06:10:52 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-288d2a36-6ca6-44a3-8697-cb5d830aedf1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2196370464 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 297.otp_ctrl_init_fail.2196370464 |
Directory | /workspace/297.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/298.otp_ctrl_init_fail.4233580215 |
Short name | T484 |
Test name | |
Test status | |
Simulation time | 348696201 ps |
CPU time | 3.62 seconds |
Started | Jul 30 06:10:44 PM PDT 24 |
Finished | Jul 30 06:10:48 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-4fc144b2-1edb-4fae-abd3-282d4c25f7e6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4233580215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 298.otp_ctrl_init_fail.4233580215 |
Directory | /workspace/298.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/299.otp_ctrl_init_fail.948594395 |
Short name | T645 |
Test name | |
Test status | |
Simulation time | 2322156948 ps |
CPU time | 4.77 seconds |
Started | Jul 30 06:10:35 PM PDT 24 |
Finished | Jul 30 06:10:40 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-12338a09-6c04-4ae4-b5fe-d403ea1ed00f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=948594395 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 299.otp_ctrl_init_fail.948594395 |
Directory | /workspace/299.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_alert_test.41459319 |
Short name | T1032 |
Test name | |
Test status | |
Simulation time | 119433658 ps |
CPU time | 1.87 seconds |
Started | Jul 30 06:05:37 PM PDT 24 |
Finished | Jul 30 06:05:39 PM PDT 24 |
Peak memory | 240480 kb |
Host | smart-5a17e6e6-467a-42e1-81bf-ffd51e70d9c9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=41459319 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_alert_test.41459319 |
Directory | /workspace/3.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_background_chks.2240385265 |
Short name | T900 |
Test name | |
Test status | |
Simulation time | 612683518 ps |
CPU time | 13.22 seconds |
Started | Jul 30 06:05:33 PM PDT 24 |
Finished | Jul 30 06:05:47 PM PDT 24 |
Peak memory | 248688 kb |
Host | smart-ededbca5-58a1-458f-9302-a67a93199c00 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2240385265 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_background_chks.2240385265 |
Directory | /workspace/3.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_dai_errs.1613594712 |
Short name | T949 |
Test name | |
Test status | |
Simulation time | 4839538911 ps |
CPU time | 32.23 seconds |
Started | Jul 30 06:05:39 PM PDT 24 |
Finished | Jul 30 06:06:11 PM PDT 24 |
Peak memory | 243640 kb |
Host | smart-ba586387-7b02-4a11-843e-b2a91fb33a23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1613594712 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_errs.1613594712 |
Directory | /workspace/3.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_dai_lock.2704689933 |
Short name | T353 |
Test name | |
Test status | |
Simulation time | 5045277845 ps |
CPU time | 33.06 seconds |
Started | Jul 30 06:05:34 PM PDT 24 |
Finished | Jul 30 06:06:07 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-45a9581c-cb61-431b-a2c5-db79e4d2f6a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2704689933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_lock.2704689933 |
Directory | /workspace/3.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_init_fail.1786005061 |
Short name | T833 |
Test name | |
Test status | |
Simulation time | 227686918 ps |
CPU time | 3.89 seconds |
Started | Jul 30 06:05:31 PM PDT 24 |
Finished | Jul 30 06:05:35 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-1dcfa5b5-6a6b-46e3-a893-6f25e3f3343b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1786005061 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_init_fail.1786005061 |
Directory | /workspace/3.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_macro_errs.2663562064 |
Short name | T197 |
Test name | |
Test status | |
Simulation time | 1005305267 ps |
CPU time | 20.86 seconds |
Started | Jul 30 06:05:34 PM PDT 24 |
Finished | Jul 30 06:05:55 PM PDT 24 |
Peak memory | 248648 kb |
Host | smart-6c9667cd-ab50-4794-b210-5fa5445cce5a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2663562064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_macro_errs.2663562064 |
Directory | /workspace/3.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_key_req.693178567 |
Short name | T542 |
Test name | |
Test status | |
Simulation time | 10782786623 ps |
CPU time | 24.09 seconds |
Started | Jul 30 06:05:35 PM PDT 24 |
Finished | Jul 30 06:05:59 PM PDT 24 |
Peak memory | 243272 kb |
Host | smart-8417e992-3a0d-412c-9bcd-6ba9384151c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=693178567 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_key_req.693178567 |
Directory | /workspace/3.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_lc_esc.104549234 |
Short name | T965 |
Test name | |
Test status | |
Simulation time | 862060607 ps |
CPU time | 10.79 seconds |
Started | Jul 30 06:05:42 PM PDT 24 |
Finished | Jul 30 06:05:53 PM PDT 24 |
Peak memory | 241936 kb |
Host | smart-288008bc-7aae-4eb0-898d-2f5c83aa9008 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=104549234 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_esc.104549234 |
Directory | /workspace/3.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_lc_req.1405828499 |
Short name | T1188 |
Test name | |
Test status | |
Simulation time | 2459426556 ps |
CPU time | 20.19 seconds |
Started | Jul 30 06:05:34 PM PDT 24 |
Finished | Jul 30 06:05:54 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-841ab65e-b8ab-4e5e-b75e-5ab8032d2ff7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1405828499 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_req.1405828499 |
Directory | /workspace/3.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_regwen.4203077951 |
Short name | T368 |
Test name | |
Test status | |
Simulation time | 1362928152 ps |
CPU time | 4.26 seconds |
Started | Jul 30 06:05:36 PM PDT 24 |
Finished | Jul 30 06:05:40 PM PDT 24 |
Peak memory | 248436 kb |
Host | smart-b3b85185-0b0a-47a7-96ce-a8d25d8f09f2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4203077951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_regwen.4203077951 |
Directory | /workspace/3.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_sec_cm.1203953297 |
Short name | T22 |
Test name | |
Test status | |
Simulation time | 9867281412 ps |
CPU time | 165.11 seconds |
Started | Jul 30 06:05:38 PM PDT 24 |
Finished | Jul 30 06:08:23 PM PDT 24 |
Peak memory | 271036 kb |
Host | smart-d97335dc-f293-45ca-8bd5-96c5c5b7d90c |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1203953297 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_sec_cm.1203953297 |
Directory | /workspace/3.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_smoke.526067053 |
Short name | T783 |
Test name | |
Test status | |
Simulation time | 6480794413 ps |
CPU time | 11.54 seconds |
Started | Jul 30 06:05:38 PM PDT 24 |
Finished | Jul 30 06:05:49 PM PDT 24 |
Peak memory | 242116 kb |
Host | smart-c46520ac-9355-437d-b3ec-270f2dc3b823 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=526067053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_smoke.526067053 |
Directory | /workspace/3.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_stress_all.118813597 |
Short name | T869 |
Test name | |
Test status | |
Simulation time | 25936510085 ps |
CPU time | 253.77 seconds |
Started | Jul 30 06:05:39 PM PDT 24 |
Finished | Jul 30 06:09:53 PM PDT 24 |
Peak memory | 279188 kb |
Host | smart-894eb328-832b-4f8a-9d48-07baa68f9fdf |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=118813597 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all.118813597 |
Directory | /workspace/3.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_stress_all_with_rand_reset.2283704547 |
Short name | T215 |
Test name | |
Test status | |
Simulation time | 163130457525 ps |
CPU time | 2162.23 seconds |
Started | Jul 30 06:05:43 PM PDT 24 |
Finished | Jul 30 06:41:46 PM PDT 24 |
Peak memory | 516820 kb |
Host | smart-2a55617c-e304-4cd2-81f9-378ea4f2c73c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2283704547 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all_with_rand_reset.2283704547 |
Directory | /workspace/3.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_test_access.2021949992 |
Short name | T916 |
Test name | |
Test status | |
Simulation time | 895950193 ps |
CPU time | 20.8 seconds |
Started | Jul 30 06:05:38 PM PDT 24 |
Finished | Jul 30 06:06:00 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-f2e5f72a-f5fb-429f-9a08-8d27e651e8bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2021949992 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_test_access.2021949992 |
Directory | /workspace/3.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_alert_test.3151486692 |
Short name | T1097 |
Test name | |
Test status | |
Simulation time | 689026263 ps |
CPU time | 2.35 seconds |
Started | Jul 30 06:07:52 PM PDT 24 |
Finished | Jul 30 06:07:54 PM PDT 24 |
Peak memory | 240492 kb |
Host | smart-d1566acd-5ed2-490f-943e-af5646cb83b4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3151486692 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_alert_test.3151486692 |
Directory | /workspace/30.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_check_fail.121805067 |
Short name | T42 |
Test name | |
Test status | |
Simulation time | 945031013 ps |
CPU time | 13.12 seconds |
Started | Jul 30 06:07:42 PM PDT 24 |
Finished | Jul 30 06:07:55 PM PDT 24 |
Peak memory | 248576 kb |
Host | smart-668509a5-5161-4786-bca1-40ae8bcfe578 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=121805067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_check_fail.121805067 |
Directory | /workspace/30.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_dai_errs.2478051222 |
Short name | T1058 |
Test name | |
Test status | |
Simulation time | 11264357721 ps |
CPU time | 28.85 seconds |
Started | Jul 30 06:07:42 PM PDT 24 |
Finished | Jul 30 06:08:11 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-a3a79b8b-a030-47d6-a569-e23982f6b5d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2478051222 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_errs.2478051222 |
Directory | /workspace/30.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_dai_lock.3485082517 |
Short name | T829 |
Test name | |
Test status | |
Simulation time | 9047340883 ps |
CPU time | 14.39 seconds |
Started | Jul 30 06:07:40 PM PDT 24 |
Finished | Jul 30 06:07:54 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-6c0e04e9-1841-42e2-ae79-557ec65713bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3485082517 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_lock.3485082517 |
Directory | /workspace/30.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_init_fail.2138834728 |
Short name | T514 |
Test name | |
Test status | |
Simulation time | 2018190338 ps |
CPU time | 5.21 seconds |
Started | Jul 30 06:07:51 PM PDT 24 |
Finished | Jul 30 06:07:57 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-f2804d17-af14-466f-8853-7ea2a6b97546 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2138834728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_init_fail.2138834728 |
Directory | /workspace/30.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_macro_errs.108206684 |
Short name | T728 |
Test name | |
Test status | |
Simulation time | 18272689195 ps |
CPU time | 37.95 seconds |
Started | Jul 30 06:07:44 PM PDT 24 |
Finished | Jul 30 06:08:22 PM PDT 24 |
Peak memory | 256904 kb |
Host | smart-90bbe420-a525-4e7a-8781-01894cdd71e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=108206684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_macro_errs.108206684 |
Directory | /workspace/30.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_key_req.579971408 |
Short name | T528 |
Test name | |
Test status | |
Simulation time | 756136713 ps |
CPU time | 20.41 seconds |
Started | Jul 30 06:07:42 PM PDT 24 |
Finished | Jul 30 06:08:03 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-99e15582-da63-401b-892c-4085c5d928d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=579971408 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_key_req.579971408 |
Directory | /workspace/30.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_lc_esc.726197340 |
Short name | T792 |
Test name | |
Test status | |
Simulation time | 250144658 ps |
CPU time | 6.37 seconds |
Started | Jul 30 06:07:43 PM PDT 24 |
Finished | Jul 30 06:07:50 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-d4424bba-26c5-4ba2-aba2-8159e4a056dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=726197340 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_esc.726197340 |
Directory | /workspace/30.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_lc_req.56508905 |
Short name | T1176 |
Test name | |
Test status | |
Simulation time | 188091739 ps |
CPU time | 4.53 seconds |
Started | Jul 30 06:07:52 PM PDT 24 |
Finished | Jul 30 06:07:56 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-4b1d7600-ec7f-407e-a03e-797f7329ff62 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=56508905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_req.56508905 |
Directory | /workspace/30.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_regwen.3777970930 |
Short name | T586 |
Test name | |
Test status | |
Simulation time | 152335534 ps |
CPU time | 4.26 seconds |
Started | Jul 30 06:07:42 PM PDT 24 |
Finished | Jul 30 06:07:47 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-27445d22-5a4f-42a4-b3d1-add674d2d6fa |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3777970930 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_regwen.3777970930 |
Directory | /workspace/30.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_smoke.2259239267 |
Short name | T434 |
Test name | |
Test status | |
Simulation time | 583162844 ps |
CPU time | 11.08 seconds |
Started | Jul 30 06:07:36 PM PDT 24 |
Finished | Jul 30 06:07:47 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-797f689c-df80-4598-a994-ba9f1654762b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2259239267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_smoke.2259239267 |
Directory | /workspace/30.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_test_access.1073920975 |
Short name | T577 |
Test name | |
Test status | |
Simulation time | 1784366778 ps |
CPU time | 33.13 seconds |
Started | Jul 30 06:07:51 PM PDT 24 |
Finished | Jul 30 06:08:24 PM PDT 24 |
Peak memory | 248568 kb |
Host | smart-757d68f6-b703-45dd-b808-4f0d4f37f169 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1073920975 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_test_access.1073920975 |
Directory | /workspace/30.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_alert_test.3423794453 |
Short name | T861 |
Test name | |
Test status | |
Simulation time | 111146917 ps |
CPU time | 1.79 seconds |
Started | Jul 30 06:07:54 PM PDT 24 |
Finished | Jul 30 06:07:56 PM PDT 24 |
Peak memory | 240436 kb |
Host | smart-8e1995b9-3411-4800-adf1-67c487286d9b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3423794453 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_alert_test.3423794453 |
Directory | /workspace/31.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_check_fail.142356849 |
Short name | T283 |
Test name | |
Test status | |
Simulation time | 1145432902 ps |
CPU time | 12.5 seconds |
Started | Jul 30 06:07:51 PM PDT 24 |
Finished | Jul 30 06:08:03 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-3eb458b8-34e2-43f4-9a0f-bac99cc2aa4a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=142356849 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_check_fail.142356849 |
Directory | /workspace/31.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_dai_errs.2079999867 |
Short name | T1112 |
Test name | |
Test status | |
Simulation time | 1564799810 ps |
CPU time | 30.8 seconds |
Started | Jul 30 06:07:50 PM PDT 24 |
Finished | Jul 30 06:08:21 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-e9f204d1-41ac-444f-b066-29b118e9f501 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2079999867 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_errs.2079999867 |
Directory | /workspace/31.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_dai_lock.773477404 |
Short name | T86 |
Test name | |
Test status | |
Simulation time | 9817639502 ps |
CPU time | 23.49 seconds |
Started | Jul 30 06:08:03 PM PDT 24 |
Finished | Jul 30 06:08:27 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-935637d2-54e2-484c-9425-340fa191774e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=773477404 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_lock.773477404 |
Directory | /workspace/31.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_init_fail.1591333217 |
Short name | T1069 |
Test name | |
Test status | |
Simulation time | 272038494 ps |
CPU time | 4.33 seconds |
Started | Jul 30 06:07:50 PM PDT 24 |
Finished | Jul 30 06:07:55 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-96839189-4237-4457-ac3f-836f864f7c6d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1591333217 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_init_fail.1591333217 |
Directory | /workspace/31.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_macro_errs.3683011268 |
Short name | T735 |
Test name | |
Test status | |
Simulation time | 1095190694 ps |
CPU time | 21.53 seconds |
Started | Jul 30 06:07:55 PM PDT 24 |
Finished | Jul 30 06:08:17 PM PDT 24 |
Peak memory | 242936 kb |
Host | smart-5bc604cc-7535-434a-ba20-65da6db6296e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3683011268 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_macro_errs.3683011268 |
Directory | /workspace/31.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_key_req.622048180 |
Short name | T1118 |
Test name | |
Test status | |
Simulation time | 1513209853 ps |
CPU time | 38.48 seconds |
Started | Jul 30 06:08:02 PM PDT 24 |
Finished | Jul 30 06:08:40 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-9bd2c51c-683d-40a0-8d98-94200a3ef6af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=622048180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_key_req.622048180 |
Directory | /workspace/31.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_lc_esc.1171410015 |
Short name | T815 |
Test name | |
Test status | |
Simulation time | 144852812 ps |
CPU time | 3.57 seconds |
Started | Jul 30 06:07:58 PM PDT 24 |
Finished | Jul 30 06:08:02 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-ff5f7665-99fd-4e10-8b32-1d61d94851de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1171410015 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_esc.1171410015 |
Directory | /workspace/31.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_lc_req.2162674060 |
Short name | T624 |
Test name | |
Test status | |
Simulation time | 664461976 ps |
CPU time | 20.52 seconds |
Started | Jul 30 06:07:57 PM PDT 24 |
Finished | Jul 30 06:08:18 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-724137f5-2d41-41a4-b103-5767c64ce7b3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2162674060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_req.2162674060 |
Directory | /workspace/31.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_regwen.1338561147 |
Short name | T1037 |
Test name | |
Test status | |
Simulation time | 350420514 ps |
CPU time | 12.86 seconds |
Started | Jul 30 06:07:54 PM PDT 24 |
Finished | Jul 30 06:08:07 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-02a5994f-4327-40d2-a4b7-c0112b7b0ca3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1338561147 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_regwen.1338561147 |
Directory | /workspace/31.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_smoke.3324085873 |
Short name | T543 |
Test name | |
Test status | |
Simulation time | 646743252 ps |
CPU time | 4.03 seconds |
Started | Jul 30 06:07:55 PM PDT 24 |
Finished | Jul 30 06:07:59 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-352232b6-3992-4e31-91eb-227537bde75b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3324085873 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_smoke.3324085873 |
Directory | /workspace/31.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_stress_all_with_rand_reset.3253510735 |
Short name | T1096 |
Test name | |
Test status | |
Simulation time | 219567061737 ps |
CPU time | 1366.45 seconds |
Started | Jul 30 06:08:00 PM PDT 24 |
Finished | Jul 30 06:30:47 PM PDT 24 |
Peak memory | 351440 kb |
Host | smart-b6318751-6a37-48eb-ae21-3727ffef3a96 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3253510735 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all_with_rand_reset.3253510735 |
Directory | /workspace/31.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_test_access.2219710703 |
Short name | T357 |
Test name | |
Test status | |
Simulation time | 1128077806 ps |
CPU time | 18.71 seconds |
Started | Jul 30 06:07:59 PM PDT 24 |
Finished | Jul 30 06:08:18 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-a6e72c2e-37a2-4d1f-9e58-2259bd354bfb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2219710703 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_test_access.2219710703 |
Directory | /workspace/31.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_alert_test.1565685337 |
Short name | T504 |
Test name | |
Test status | |
Simulation time | 139534180 ps |
CPU time | 1.99 seconds |
Started | Jul 30 06:07:55 PM PDT 24 |
Finished | Jul 30 06:07:57 PM PDT 24 |
Peak memory | 240528 kb |
Host | smart-ef2f4a82-cc16-42e2-b1e2-d58146023ecd |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1565685337 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_alert_test.1565685337 |
Directory | /workspace/32.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_check_fail.718593802 |
Short name | T104 |
Test name | |
Test status | |
Simulation time | 1012432452 ps |
CPU time | 22.31 seconds |
Started | Jul 30 06:07:54 PM PDT 24 |
Finished | Jul 30 06:08:17 PM PDT 24 |
Peak memory | 248552 kb |
Host | smart-43595256-f81c-461a-bac9-1396db4a9442 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=718593802 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_check_fail.718593802 |
Directory | /workspace/32.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_dai_errs.21032401 |
Short name | T919 |
Test name | |
Test status | |
Simulation time | 1537264146 ps |
CPU time | 27.76 seconds |
Started | Jul 30 06:07:53 PM PDT 24 |
Finished | Jul 30 06:08:21 PM PDT 24 |
Peak memory | 242128 kb |
Host | smart-41b3df17-dd3b-4497-8480-6d03ccb855ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=21032401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_errs.21032401 |
Directory | /workspace/32.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_dai_lock.532240485 |
Short name | T862 |
Test name | |
Test status | |
Simulation time | 4699967136 ps |
CPU time | 27.85 seconds |
Started | Jul 30 06:07:54 PM PDT 24 |
Finished | Jul 30 06:08:22 PM PDT 24 |
Peak memory | 243288 kb |
Host | smart-0e439656-374a-4b4d-a4fa-60ab1b8181b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=532240485 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_lock.532240485 |
Directory | /workspace/32.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_init_fail.1201142818 |
Short name | T1108 |
Test name | |
Test status | |
Simulation time | 487366642 ps |
CPU time | 4.4 seconds |
Started | Jul 30 06:07:55 PM PDT 24 |
Finished | Jul 30 06:07:59 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-4bcc0781-d0be-4a74-a8e0-0aec28c787f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1201142818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_init_fail.1201142818 |
Directory | /workspace/32.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_macro_errs.1646879202 |
Short name | T1085 |
Test name | |
Test status | |
Simulation time | 17743188410 ps |
CPU time | 43.45 seconds |
Started | Jul 30 06:07:53 PM PDT 24 |
Finished | Jul 30 06:08:37 PM PDT 24 |
Peak memory | 247680 kb |
Host | smart-3b4285f1-5638-4624-84e3-f3b204e693ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1646879202 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_macro_errs.1646879202 |
Directory | /workspace/32.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_key_req.3070244688 |
Short name | T923 |
Test name | |
Test status | |
Simulation time | 13988800650 ps |
CPU time | 28.37 seconds |
Started | Jul 30 06:07:55 PM PDT 24 |
Finished | Jul 30 06:08:24 PM PDT 24 |
Peak memory | 242936 kb |
Host | smart-cd8bfd4f-991a-479f-a648-9a8309d14e34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3070244688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_key_req.3070244688 |
Directory | /workspace/32.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_lc_esc.1745843023 |
Short name | T129 |
Test name | |
Test status | |
Simulation time | 4037186795 ps |
CPU time | 8.4 seconds |
Started | Jul 30 06:07:57 PM PDT 24 |
Finished | Jul 30 06:08:06 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-55ed0bd8-3b84-455e-8fac-8a08e2872844 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1745843023 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_esc.1745843023 |
Directory | /workspace/32.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_lc_req.2876472445 |
Short name | T948 |
Test name | |
Test status | |
Simulation time | 406742906 ps |
CPU time | 13.35 seconds |
Started | Jul 30 06:07:53 PM PDT 24 |
Finished | Jul 30 06:08:07 PM PDT 24 |
Peak memory | 248604 kb |
Host | smart-bf54bdc6-7b8e-4b2d-b900-a62ce75fd733 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2876472445 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_req.2876472445 |
Directory | /workspace/32.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_regwen.2331074434 |
Short name | T330 |
Test name | |
Test status | |
Simulation time | 5244979419 ps |
CPU time | 13.7 seconds |
Started | Jul 30 06:08:04 PM PDT 24 |
Finished | Jul 30 06:08:18 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-09945d0e-d553-459e-8522-396c433247bc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2331074434 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_regwen.2331074434 |
Directory | /workspace/32.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_smoke.2362989231 |
Short name | T1072 |
Test name | |
Test status | |
Simulation time | 715438329 ps |
CPU time | 6.98 seconds |
Started | Jul 30 06:08:01 PM PDT 24 |
Finished | Jul 30 06:08:08 PM PDT 24 |
Peak memory | 248116 kb |
Host | smart-346506af-a1fd-4b17-9a36-66e046212448 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2362989231 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_smoke.2362989231 |
Directory | /workspace/32.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_stress_all_with_rand_reset.4161231530 |
Short name | T745 |
Test name | |
Test status | |
Simulation time | 67653486802 ps |
CPU time | 879.7 seconds |
Started | Jul 30 06:08:01 PM PDT 24 |
Finished | Jul 30 06:22:41 PM PDT 24 |
Peak memory | 281184 kb |
Host | smart-f86e0e77-20bb-4d3d-902e-b4975fa14a07 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4161231530 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all_with_rand_reset.4161231530 |
Directory | /workspace/32.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_test_access.1259549505 |
Short name | T505 |
Test name | |
Test status | |
Simulation time | 1551958357 ps |
CPU time | 31.7 seconds |
Started | Jul 30 06:08:02 PM PDT 24 |
Finished | Jul 30 06:08:34 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-d7c4e331-750c-4d8b-8be3-f63f22a2e4e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1259549505 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_test_access.1259549505 |
Directory | /workspace/32.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_alert_test.2379654159 |
Short name | T483 |
Test name | |
Test status | |
Simulation time | 65959466 ps |
CPU time | 2.05 seconds |
Started | Jul 30 06:07:56 PM PDT 24 |
Finished | Jul 30 06:07:58 PM PDT 24 |
Peak memory | 240452 kb |
Host | smart-d6b360e5-793b-4047-b00c-03b0d6141ba6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2379654159 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_alert_test.2379654159 |
Directory | /workspace/33.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_dai_errs.1807889777 |
Short name | T314 |
Test name | |
Test status | |
Simulation time | 699944423 ps |
CPU time | 20.76 seconds |
Started | Jul 30 06:08:01 PM PDT 24 |
Finished | Jul 30 06:08:22 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-9089e092-58dc-45db-b5a9-cee0c60c4f62 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1807889777 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_errs.1807889777 |
Directory | /workspace/33.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_dai_lock.2433464260 |
Short name | T1186 |
Test name | |
Test status | |
Simulation time | 2110253614 ps |
CPU time | 19.26 seconds |
Started | Jul 30 06:07:58 PM PDT 24 |
Finished | Jul 30 06:08:17 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-afb3ebd7-443f-4dc3-a5eb-8b16348caccd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2433464260 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_lock.2433464260 |
Directory | /workspace/33.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_init_fail.3108846106 |
Short name | T997 |
Test name | |
Test status | |
Simulation time | 204753641 ps |
CPU time | 3.52 seconds |
Started | Jul 30 06:07:56 PM PDT 24 |
Finished | Jul 30 06:07:59 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-c41dad91-7087-408e-b7cd-6b498a5f68e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3108846106 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_init_fail.3108846106 |
Directory | /workspace/33.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_macro_errs.3333459643 |
Short name | T568 |
Test name | |
Test status | |
Simulation time | 737893984 ps |
CPU time | 13.15 seconds |
Started | Jul 30 06:07:57 PM PDT 24 |
Finished | Jul 30 06:08:10 PM PDT 24 |
Peak memory | 248640 kb |
Host | smart-de3e54bb-0295-406c-a869-e7f1d7fe3d74 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3333459643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_macro_errs.3333459643 |
Directory | /workspace/33.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_key_req.291437267 |
Short name | T788 |
Test name | |
Test status | |
Simulation time | 1397579583 ps |
CPU time | 31.39 seconds |
Started | Jul 30 06:08:00 PM PDT 24 |
Finished | Jul 30 06:08:31 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-888245bc-369d-4ecf-8ba1-38c92d9f4482 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=291437267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_key_req.291437267 |
Directory | /workspace/33.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_lc_esc.3169883891 |
Short name | T835 |
Test name | |
Test status | |
Simulation time | 794500865 ps |
CPU time | 11.85 seconds |
Started | Jul 30 06:07:56 PM PDT 24 |
Finished | Jul 30 06:08:08 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-377a376e-760e-443f-aaf9-085dbe339239 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3169883891 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_esc.3169883891 |
Directory | /workspace/33.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_lc_req.2765640772 |
Short name | T1018 |
Test name | |
Test status | |
Simulation time | 784586457 ps |
CPU time | 25.81 seconds |
Started | Jul 30 06:07:55 PM PDT 24 |
Finished | Jul 30 06:08:21 PM PDT 24 |
Peak memory | 248656 kb |
Host | smart-902f5661-d4da-41c9-b3d2-9ca52e67da2d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2765640772 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_req.2765640772 |
Directory | /workspace/33.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_regwen.4100042509 |
Short name | T595 |
Test name | |
Test status | |
Simulation time | 305809850 ps |
CPU time | 7.72 seconds |
Started | Jul 30 06:08:02 PM PDT 24 |
Finished | Jul 30 06:08:10 PM PDT 24 |
Peak memory | 248568 kb |
Host | smart-6d691142-895b-4fa6-815d-4a105edd13e3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4100042509 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_regwen.4100042509 |
Directory | /workspace/33.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_smoke.1527517149 |
Short name | T366 |
Test name | |
Test status | |
Simulation time | 2357172920 ps |
CPU time | 12.95 seconds |
Started | Jul 30 06:07:56 PM PDT 24 |
Finished | Jul 30 06:08:09 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-56e63123-3ebf-431a-85d0-f451c80b4c0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1527517149 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_smoke.1527517149 |
Directory | /workspace/33.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_stress_all.4088077189 |
Short name | T1090 |
Test name | |
Test status | |
Simulation time | 8676156297 ps |
CPU time | 113.66 seconds |
Started | Jul 30 06:08:07 PM PDT 24 |
Finished | Jul 30 06:10:01 PM PDT 24 |
Peak memory | 249768 kb |
Host | smart-a5a29725-edc5-4417-9689-18c7c537a01c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4088077189 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all .4088077189 |
Directory | /workspace/33.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_stress_all_with_rand_reset.460212898 |
Short name | T299 |
Test name | |
Test status | |
Simulation time | 54113767841 ps |
CPU time | 1245.37 seconds |
Started | Jul 30 06:07:57 PM PDT 24 |
Finished | Jul 30 06:28:43 PM PDT 24 |
Peak memory | 497968 kb |
Host | smart-13734d1b-e2c9-4cf6-88d2-54df9b854374 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=460212898 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all_with_rand_reset.460212898 |
Directory | /workspace/33.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_test_access.611860268 |
Short name | T1035 |
Test name | |
Test status | |
Simulation time | 15126549566 ps |
CPU time | 32.31 seconds |
Started | Jul 30 06:08:08 PM PDT 24 |
Finished | Jul 30 06:08:41 PM PDT 24 |
Peak memory | 243028 kb |
Host | smart-175261b7-1401-4137-992c-df206e7b0eb8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=611860268 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_test_access.611860268 |
Directory | /workspace/33.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_alert_test.1275134398 |
Short name | T636 |
Test name | |
Test status | |
Simulation time | 86026345 ps |
CPU time | 1.91 seconds |
Started | Jul 30 06:08:02 PM PDT 24 |
Finished | Jul 30 06:08:04 PM PDT 24 |
Peak memory | 240504 kb |
Host | smart-59f4afd7-12b4-4fbc-b1b8-124162ad90c7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1275134398 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_alert_test.1275134398 |
Directory | /workspace/34.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_check_fail.794185451 |
Short name | T765 |
Test name | |
Test status | |
Simulation time | 2143437306 ps |
CPU time | 31.1 seconds |
Started | Jul 30 06:08:00 PM PDT 24 |
Finished | Jul 30 06:08:31 PM PDT 24 |
Peak memory | 241932 kb |
Host | smart-a457d34b-0dc1-4f1c-bd92-d3afc9073158 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=794185451 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_check_fail.794185451 |
Directory | /workspace/34.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_dai_errs.485986991 |
Short name | T458 |
Test name | |
Test status | |
Simulation time | 251188275 ps |
CPU time | 12.97 seconds |
Started | Jul 30 06:07:56 PM PDT 24 |
Finished | Jul 30 06:08:09 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-9e8cba4b-be14-43c8-aeab-426a7e7c3530 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=485986991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_errs.485986991 |
Directory | /workspace/34.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_dai_lock.3671117338 |
Short name | T1195 |
Test name | |
Test status | |
Simulation time | 547707437 ps |
CPU time | 6.2 seconds |
Started | Jul 30 06:08:00 PM PDT 24 |
Finished | Jul 30 06:08:07 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-89a4dcc6-22b8-41d9-8f62-8df5463d7e93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3671117338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_lock.3671117338 |
Directory | /workspace/34.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_init_fail.2052718289 |
Short name | T843 |
Test name | |
Test status | |
Simulation time | 2008557691 ps |
CPU time | 5.98 seconds |
Started | Jul 30 06:07:54 PM PDT 24 |
Finished | Jul 30 06:08:00 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-0e6e3950-e7c4-46b2-9a67-4e1d06713c7f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2052718289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_init_fail.2052718289 |
Directory | /workspace/34.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_macro_errs.3702045889 |
Short name | T879 |
Test name | |
Test status | |
Simulation time | 8602958231 ps |
CPU time | 17.47 seconds |
Started | Jul 30 06:08:00 PM PDT 24 |
Finished | Jul 30 06:08:18 PM PDT 24 |
Peak memory | 245212 kb |
Host | smart-e76b8ae4-1eb9-40e5-a27b-f44065258cdf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3702045889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_macro_errs.3702045889 |
Directory | /workspace/34.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_key_req.1786765378 |
Short name | T107 |
Test name | |
Test status | |
Simulation time | 2989748583 ps |
CPU time | 22.57 seconds |
Started | Jul 30 06:08:04 PM PDT 24 |
Finished | Jul 30 06:08:26 PM PDT 24 |
Peak memory | 248700 kb |
Host | smart-ad636be8-7e2f-4adb-bc86-f7d026f83d69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1786765378 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_key_req.1786765378 |
Directory | /workspace/34.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_lc_esc.193271323 |
Short name | T190 |
Test name | |
Test status | |
Simulation time | 822031619 ps |
CPU time | 13.26 seconds |
Started | Jul 30 06:08:05 PM PDT 24 |
Finished | Jul 30 06:08:18 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-a82ae155-0761-4e42-a5c8-28487719716b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=193271323 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_esc.193271323 |
Directory | /workspace/34.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_lc_req.2718451077 |
Short name | T222 |
Test name | |
Test status | |
Simulation time | 1704205095 ps |
CPU time | 14.53 seconds |
Started | Jul 30 06:07:55 PM PDT 24 |
Finished | Jul 30 06:08:10 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-ab75acb3-158d-497a-b240-fce1155a36a1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2718451077 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_req.2718451077 |
Directory | /workspace/34.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_regwen.3058060821 |
Short name | T945 |
Test name | |
Test status | |
Simulation time | 1389322343 ps |
CPU time | 4.49 seconds |
Started | Jul 30 06:08:10 PM PDT 24 |
Finished | Jul 30 06:08:14 PM PDT 24 |
Peak memory | 241840 kb |
Host | smart-fa749e7f-d7be-4adf-ab48-87bc54a77e5e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3058060821 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_regwen.3058060821 |
Directory | /workspace/34.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_smoke.2479399511 |
Short name | T722 |
Test name | |
Test status | |
Simulation time | 2622966720 ps |
CPU time | 8.91 seconds |
Started | Jul 30 06:08:05 PM PDT 24 |
Finished | Jul 30 06:08:14 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-85fc810c-6b8a-411d-b8ae-e3c03b271788 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2479399511 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_smoke.2479399511 |
Directory | /workspace/34.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_stress_all.3035649894 |
Short name | T844 |
Test name | |
Test status | |
Simulation time | 32357588890 ps |
CPU time | 187.02 seconds |
Started | Jul 30 06:08:00 PM PDT 24 |
Finished | Jul 30 06:11:08 PM PDT 24 |
Peak memory | 281496 kb |
Host | smart-67e38ce4-613b-46ea-b87b-99973bea9905 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3035649894 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all .3035649894 |
Directory | /workspace/34.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_test_access.438828989 |
Short name | T247 |
Test name | |
Test status | |
Simulation time | 2056576798 ps |
CPU time | 22.03 seconds |
Started | Jul 30 06:08:04 PM PDT 24 |
Finished | Jul 30 06:08:26 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-c679141f-54c4-4e0d-9ec1-f994b8019ec4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=438828989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_test_access.438828989 |
Directory | /workspace/34.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_check_fail.677630864 |
Short name | T52 |
Test name | |
Test status | |
Simulation time | 695900212 ps |
CPU time | 13.87 seconds |
Started | Jul 30 06:08:08 PM PDT 24 |
Finished | Jul 30 06:08:22 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-c7bf41a7-f006-404f-a8be-0f2438f2b4b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=677630864 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_check_fail.677630864 |
Directory | /workspace/35.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_dai_errs.2979254874 |
Short name | T121 |
Test name | |
Test status | |
Simulation time | 572631665 ps |
CPU time | 19.29 seconds |
Started | Jul 30 06:08:02 PM PDT 24 |
Finished | Jul 30 06:08:21 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-6a6d441c-3644-48fe-85ac-a66f04977c4c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2979254874 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_errs.2979254874 |
Directory | /workspace/35.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_dai_lock.1885157092 |
Short name | T1182 |
Test name | |
Test status | |
Simulation time | 277872346 ps |
CPU time | 6.04 seconds |
Started | Jul 30 06:08:08 PM PDT 24 |
Finished | Jul 30 06:08:14 PM PDT 24 |
Peak memory | 241900 kb |
Host | smart-0f97e469-1ec4-4256-9bc1-a5c01ea5ec5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1885157092 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_lock.1885157092 |
Directory | /workspace/35.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_init_fail.1581881883 |
Short name | T797 |
Test name | |
Test status | |
Simulation time | 555853182 ps |
CPU time | 4 seconds |
Started | Jul 30 06:08:07 PM PDT 24 |
Finished | Jul 30 06:08:11 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-ede2c0ab-b2ed-46d2-9bfe-f8cce3da2d80 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1581881883 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_init_fail.1581881883 |
Directory | /workspace/35.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_macro_errs.1351544311 |
Short name | T1115 |
Test name | |
Test status | |
Simulation time | 3321055757 ps |
CPU time | 30.75 seconds |
Started | Jul 30 06:08:09 PM PDT 24 |
Finished | Jul 30 06:08:40 PM PDT 24 |
Peak memory | 258472 kb |
Host | smart-da4ee57f-f904-44c4-abb5-544ba6de85bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1351544311 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_macro_errs.1351544311 |
Directory | /workspace/35.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_key_req.3864304583 |
Short name | T596 |
Test name | |
Test status | |
Simulation time | 697932401 ps |
CPU time | 5.03 seconds |
Started | Jul 30 06:07:57 PM PDT 24 |
Finished | Jul 30 06:08:02 PM PDT 24 |
Peak memory | 241980 kb |
Host | smart-44b953ba-770d-412d-890a-af8b38b21978 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3864304583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_key_req.3864304583 |
Directory | /workspace/35.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_lc_esc.3023245023 |
Short name | T161 |
Test name | |
Test status | |
Simulation time | 443993243 ps |
CPU time | 4.59 seconds |
Started | Jul 30 06:08:09 PM PDT 24 |
Finished | Jul 30 06:08:14 PM PDT 24 |
Peak memory | 241924 kb |
Host | smart-2ab62d91-22b5-4c38-a62b-fc6f7415bea9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3023245023 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_esc.3023245023 |
Directory | /workspace/35.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_lc_req.3504118193 |
Short name | T789 |
Test name | |
Test status | |
Simulation time | 414221236 ps |
CPU time | 11.05 seconds |
Started | Jul 30 06:08:01 PM PDT 24 |
Finished | Jul 30 06:08:13 PM PDT 24 |
Peak memory | 248660 kb |
Host | smart-38e49c0f-3f21-4ed0-bba4-431b1482b30a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3504118193 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_req.3504118193 |
Directory | /workspace/35.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_regwen.1218394122 |
Short name | T331 |
Test name | |
Test status | |
Simulation time | 214116970 ps |
CPU time | 5.84 seconds |
Started | Jul 30 06:08:05 PM PDT 24 |
Finished | Jul 30 06:08:10 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-540f7b2b-7545-4963-94aa-d0ceb74b654a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1218394122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_regwen.1218394122 |
Directory | /workspace/35.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_smoke.3587834297 |
Short name | T388 |
Test name | |
Test status | |
Simulation time | 1273687011 ps |
CPU time | 11.93 seconds |
Started | Jul 30 06:08:02 PM PDT 24 |
Finished | Jul 30 06:08:14 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-2233e0e4-702d-43e2-a817-3a94e9756e93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3587834297 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_smoke.3587834297 |
Directory | /workspace/35.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_stress_all.3883738327 |
Short name | T1187 |
Test name | |
Test status | |
Simulation time | 706889241 ps |
CPU time | 7.61 seconds |
Started | Jul 30 06:08:08 PM PDT 24 |
Finished | Jul 30 06:08:15 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-61a18180-1e91-4e84-b9fc-82803a9bd77e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3883738327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all .3883738327 |
Directory | /workspace/35.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_stress_all_with_rand_reset.681706418 |
Short name | T700 |
Test name | |
Test status | |
Simulation time | 51227607221 ps |
CPU time | 275.09 seconds |
Started | Jul 30 06:08:08 PM PDT 24 |
Finished | Jul 30 06:12:43 PM PDT 24 |
Peak memory | 256992 kb |
Host | smart-6517b84a-9029-4ad7-870f-5d0bda91a0b8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=681706418 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all_with_rand_reset.681706418 |
Directory | /workspace/35.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_test_access.326155129 |
Short name | T1151 |
Test name | |
Test status | |
Simulation time | 2086744927 ps |
CPU time | 13.01 seconds |
Started | Jul 30 06:08:03 PM PDT 24 |
Finished | Jul 30 06:08:16 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-c5f562f4-194a-4b0f-8dd9-3723f99b7233 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=326155129 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_test_access.326155129 |
Directory | /workspace/35.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_alert_test.2040761330 |
Short name | T953 |
Test name | |
Test status | |
Simulation time | 202521770 ps |
CPU time | 2.06 seconds |
Started | Jul 30 06:08:08 PM PDT 24 |
Finished | Jul 30 06:08:10 PM PDT 24 |
Peak memory | 240356 kb |
Host | smart-879d374b-12ef-4a06-b781-0c3f8348ae8e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2040761330 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_alert_test.2040761330 |
Directory | /workspace/36.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_check_fail.3424897350 |
Short name | T1011 |
Test name | |
Test status | |
Simulation time | 346911864 ps |
CPU time | 4.39 seconds |
Started | Jul 30 06:08:07 PM PDT 24 |
Finished | Jul 30 06:08:12 PM PDT 24 |
Peak memory | 242128 kb |
Host | smart-a8bb8f1a-a691-4c44-b1e8-cff6e47a2efb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3424897350 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_check_fail.3424897350 |
Directory | /workspace/36.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_dai_errs.3698603433 |
Short name | T96 |
Test name | |
Test status | |
Simulation time | 803100487 ps |
CPU time | 20.34 seconds |
Started | Jul 30 06:08:18 PM PDT 24 |
Finished | Jul 30 06:08:39 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-1f784b5c-04c6-4d7c-88cf-9178c228ee77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3698603433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_errs.3698603433 |
Directory | /workspace/36.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_dai_lock.1432936674 |
Short name | T676 |
Test name | |
Test status | |
Simulation time | 1120926953 ps |
CPU time | 8.52 seconds |
Started | Jul 30 06:08:02 PM PDT 24 |
Finished | Jul 30 06:08:10 PM PDT 24 |
Peak memory | 241912 kb |
Host | smart-d8bf28ea-c5fb-4eb1-9b36-b48d121ac001 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1432936674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_lock.1432936674 |
Directory | /workspace/36.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_init_fail.468729996 |
Short name | T650 |
Test name | |
Test status | |
Simulation time | 112607975 ps |
CPU time | 3.88 seconds |
Started | Jul 30 06:08:09 PM PDT 24 |
Finished | Jul 30 06:08:13 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-e527df20-8da4-473b-adf7-4e5e29bc53a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=468729996 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_init_fail.468729996 |
Directory | /workspace/36.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_macro_errs.830986053 |
Short name | T858 |
Test name | |
Test status | |
Simulation time | 4517405969 ps |
CPU time | 13.37 seconds |
Started | Jul 30 06:08:14 PM PDT 24 |
Finished | Jul 30 06:08:27 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-ca368dad-0f9e-4e78-85ce-f11e81e04780 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=830986053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_macro_errs.830986053 |
Directory | /workspace/36.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_key_req.4164731621 |
Short name | T403 |
Test name | |
Test status | |
Simulation time | 357582310 ps |
CPU time | 11.14 seconds |
Started | Jul 30 06:08:16 PM PDT 24 |
Finished | Jul 30 06:08:28 PM PDT 24 |
Peak memory | 242116 kb |
Host | smart-2983ae05-2906-44a3-8918-45009f963289 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4164731621 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_key_req.4164731621 |
Directory | /workspace/36.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_lc_esc.1390204317 |
Short name | T139 |
Test name | |
Test status | |
Simulation time | 289406451 ps |
CPU time | 7.29 seconds |
Started | Jul 30 06:08:09 PM PDT 24 |
Finished | Jul 30 06:08:16 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-3d8b3955-f422-4596-b8bf-402809c71495 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1390204317 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_esc.1390204317 |
Directory | /workspace/36.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_lc_req.1059657941 |
Short name | T548 |
Test name | |
Test status | |
Simulation time | 6559638574 ps |
CPU time | 22.69 seconds |
Started | Jul 30 06:08:05 PM PDT 24 |
Finished | Jul 30 06:08:28 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-d6794110-b1d5-432d-b8c3-24fa780aa773 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1059657941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_req.1059657941 |
Directory | /workspace/36.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_smoke.3608741500 |
Short name | T990 |
Test name | |
Test status | |
Simulation time | 116409011 ps |
CPU time | 5.56 seconds |
Started | Jul 30 06:08:01 PM PDT 24 |
Finished | Jul 30 06:08:07 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-1d5e271b-ceb5-42af-a454-cb25c15e3e96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3608741500 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_smoke.3608741500 |
Directory | /workspace/36.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_stress_all.3184076382 |
Short name | T217 |
Test name | |
Test status | |
Simulation time | 45820513791 ps |
CPU time | 165.72 seconds |
Started | Jul 30 06:08:08 PM PDT 24 |
Finished | Jul 30 06:10:54 PM PDT 24 |
Peak memory | 256820 kb |
Host | smart-3f22b72a-2ec9-49d7-bf01-3b71033a9e2f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3184076382 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all .3184076382 |
Directory | /workspace/36.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_stress_all_with_rand_reset.197588615 |
Short name | T304 |
Test name | |
Test status | |
Simulation time | 17865083702 ps |
CPU time | 473.08 seconds |
Started | Jul 30 06:08:12 PM PDT 24 |
Finished | Jul 30 06:16:05 PM PDT 24 |
Peak memory | 277868 kb |
Host | smart-f550448b-653f-4ce0-a27d-0933e263ad29 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=197588615 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all_with_rand_reset.197588615 |
Directory | /workspace/36.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_test_access.463481760 |
Short name | T1142 |
Test name | |
Test status | |
Simulation time | 3260889732 ps |
CPU time | 28.93 seconds |
Started | Jul 30 06:08:17 PM PDT 24 |
Finished | Jul 30 06:08:46 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-a1e39c82-4f59-4c6a-867a-eb823b544440 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=463481760 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_test_access.463481760 |
Directory | /workspace/36.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_alert_test.3665657241 |
Short name | T539 |
Test name | |
Test status | |
Simulation time | 170269124 ps |
CPU time | 1.67 seconds |
Started | Jul 30 06:08:18 PM PDT 24 |
Finished | Jul 30 06:08:20 PM PDT 24 |
Peak memory | 240768 kb |
Host | smart-477bfde2-f2d1-490a-92e1-265879199fee |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3665657241 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_alert_test.3665657241 |
Directory | /workspace/37.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_check_fail.1371900947 |
Short name | T82 |
Test name | |
Test status | |
Simulation time | 613904975 ps |
CPU time | 21.76 seconds |
Started | Jul 30 06:08:13 PM PDT 24 |
Finished | Jul 30 06:08:35 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-04f3f878-30ac-4743-80fc-198de36cb335 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1371900947 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_check_fail.1371900947 |
Directory | /workspace/37.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_dai_errs.1564956686 |
Short name | T372 |
Test name | |
Test status | |
Simulation time | 545063980 ps |
CPU time | 8.77 seconds |
Started | Jul 30 06:08:09 PM PDT 24 |
Finished | Jul 30 06:08:18 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-a99cd539-cefe-409b-9958-c18458162079 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1564956686 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_errs.1564956686 |
Directory | /workspace/37.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_dai_lock.1362019322 |
Short name | T672 |
Test name | |
Test status | |
Simulation time | 5053514210 ps |
CPU time | 54.35 seconds |
Started | Jul 30 06:08:09 PM PDT 24 |
Finished | Jul 30 06:09:03 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-1c7dbc70-a89d-4b2f-8a66-f1f87a563006 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1362019322 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_lock.1362019322 |
Directory | /workspace/37.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_init_fail.1931616069 |
Short name | T1124 |
Test name | |
Test status | |
Simulation time | 151999616 ps |
CPU time | 4.43 seconds |
Started | Jul 30 06:08:17 PM PDT 24 |
Finished | Jul 30 06:08:22 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-62b1f4b9-0776-4d09-baba-44844ea23937 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1931616069 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_init_fail.1931616069 |
Directory | /workspace/37.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_macro_errs.3954981670 |
Short name | T143 |
Test name | |
Test status | |
Simulation time | 923470718 ps |
CPU time | 18.55 seconds |
Started | Jul 30 06:08:11 PM PDT 24 |
Finished | Jul 30 06:08:29 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-13a33f51-6117-4402-a667-e173521ae21b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3954981670 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_macro_errs.3954981670 |
Directory | /workspace/37.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_key_req.1607314365 |
Short name | T925 |
Test name | |
Test status | |
Simulation time | 1118585813 ps |
CPU time | 8.05 seconds |
Started | Jul 30 06:08:11 PM PDT 24 |
Finished | Jul 30 06:08:20 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-43daf0ba-41d6-4b1e-9390-46e016f338a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1607314365 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_key_req.1607314365 |
Directory | /workspace/37.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_lc_esc.363908223 |
Short name | T756 |
Test name | |
Test status | |
Simulation time | 191702528 ps |
CPU time | 8.74 seconds |
Started | Jul 30 06:08:09 PM PDT 24 |
Finished | Jul 30 06:08:18 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-9c35b0fa-85f8-400d-85a1-42e58f6d67da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=363908223 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_esc.363908223 |
Directory | /workspace/37.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_lc_req.317275777 |
Short name | T467 |
Test name | |
Test status | |
Simulation time | 12144910381 ps |
CPU time | 31.83 seconds |
Started | Jul 30 06:08:09 PM PDT 24 |
Finished | Jul 30 06:08:40 PM PDT 24 |
Peak memory | 248732 kb |
Host | smart-ac1c5404-b770-4c25-809d-e25e1297d92a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=317275777 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_req.317275777 |
Directory | /workspace/37.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_regwen.3696112300 |
Short name | T336 |
Test name | |
Test status | |
Simulation time | 153387938 ps |
CPU time | 6.03 seconds |
Started | Jul 30 06:08:19 PM PDT 24 |
Finished | Jul 30 06:08:25 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-da8e7343-c42e-41d6-8c7a-05d3fce4e126 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3696112300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_regwen.3696112300 |
Directory | /workspace/37.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_smoke.4125066920 |
Short name | T1088 |
Test name | |
Test status | |
Simulation time | 927392873 ps |
CPU time | 11.55 seconds |
Started | Jul 30 06:08:08 PM PDT 24 |
Finished | Jul 30 06:08:19 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-6fabbb40-2edc-42e8-accd-e4c149801aef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4125066920 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_smoke.4125066920 |
Directory | /workspace/37.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_stress_all.2203557538 |
Short name | T109 |
Test name | |
Test status | |
Simulation time | 27796136786 ps |
CPU time | 51.17 seconds |
Started | Jul 30 06:08:19 PM PDT 24 |
Finished | Jul 30 06:09:10 PM PDT 24 |
Peak memory | 246204 kb |
Host | smart-63af0db6-6610-479f-ad45-1930399b557a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2203557538 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all .2203557538 |
Directory | /workspace/37.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_stress_all_with_rand_reset.322559655 |
Short name | T251 |
Test name | |
Test status | |
Simulation time | 205033928054 ps |
CPU time | 2587.4 seconds |
Started | Jul 30 06:08:17 PM PDT 24 |
Finished | Jul 30 06:51:25 PM PDT 24 |
Peak memory | 380644 kb |
Host | smart-44d83175-16fb-4aa1-a1a6-5170ee5388f5 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=322559655 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all_with_rand_reset.322559655 |
Directory | /workspace/37.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_test_access.1436628886 |
Short name | T960 |
Test name | |
Test status | |
Simulation time | 717690338 ps |
CPU time | 11.58 seconds |
Started | Jul 30 06:08:11 PM PDT 24 |
Finished | Jul 30 06:08:22 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-065bf2e5-1016-4c8e-aee8-df6c3a43dc80 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1436628886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_test_access.1436628886 |
Directory | /workspace/37.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_alert_test.3646682915 |
Short name | T444 |
Test name | |
Test status | |
Simulation time | 222793703 ps |
CPU time | 2.1 seconds |
Started | Jul 30 06:09:37 PM PDT 24 |
Finished | Jul 30 06:09:40 PM PDT 24 |
Peak memory | 239580 kb |
Host | smart-dcc52633-cdf1-420b-bed8-c7dba7d819e7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3646682915 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_alert_test.3646682915 |
Directory | /workspace/38.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_check_fail.4081895131 |
Short name | T639 |
Test name | |
Test status | |
Simulation time | 1093031384 ps |
CPU time | 25.59 seconds |
Started | Jul 30 06:08:16 PM PDT 24 |
Finished | Jul 30 06:08:42 PM PDT 24 |
Peak memory | 244468 kb |
Host | smart-54f73b3c-e56c-402f-8193-1cb4eb3e9010 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4081895131 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_check_fail.4081895131 |
Directory | /workspace/38.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_dai_errs.3359011128 |
Short name | T766 |
Test name | |
Test status | |
Simulation time | 297899180 ps |
CPU time | 16.32 seconds |
Started | Jul 30 06:08:15 PM PDT 24 |
Finished | Jul 30 06:08:32 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-dbf6903b-edb4-4e6b-83ee-e04cefad6d42 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3359011128 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_errs.3359011128 |
Directory | /workspace/38.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_dai_lock.2621497121 |
Short name | T713 |
Test name | |
Test status | |
Simulation time | 2515390823 ps |
CPU time | 16.94 seconds |
Started | Jul 30 06:08:28 PM PDT 24 |
Finished | Jul 30 06:08:45 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-a39f0715-5d03-40a1-916a-edefb01b900f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2621497121 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_lock.2621497121 |
Directory | /workspace/38.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_init_fail.739617736 |
Short name | T177 |
Test name | |
Test status | |
Simulation time | 2066889367 ps |
CPU time | 5.02 seconds |
Started | Jul 30 06:08:12 PM PDT 24 |
Finished | Jul 30 06:08:17 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-c2473467-0f1a-4266-9bc8-606f436d35d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=739617736 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_init_fail.739617736 |
Directory | /workspace/38.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_macro_errs.736823787 |
Short name | T770 |
Test name | |
Test status | |
Simulation time | 21245966713 ps |
CPU time | 50.11 seconds |
Started | Jul 30 06:08:16 PM PDT 24 |
Finished | Jul 30 06:09:06 PM PDT 24 |
Peak memory | 262212 kb |
Host | smart-0a73b8db-3fb9-4a3e-819b-14a1c5a2b4cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=736823787 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_macro_errs.736823787 |
Directory | /workspace/38.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_key_req.2158222252 |
Short name | T1028 |
Test name | |
Test status | |
Simulation time | 198362202 ps |
CPU time | 7.88 seconds |
Started | Jul 30 06:08:18 PM PDT 24 |
Finished | Jul 30 06:08:26 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-8e409d4b-dfa9-40ee-9498-d7d8999dfbb7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2158222252 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_key_req.2158222252 |
Directory | /workspace/38.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_lc_esc.1942081772 |
Short name | T847 |
Test name | |
Test status | |
Simulation time | 2270692828 ps |
CPU time | 29.79 seconds |
Started | Jul 30 06:08:14 PM PDT 24 |
Finished | Jul 30 06:08:44 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-75cbf9c4-33c3-4c51-b43a-3ba97bd974d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1942081772 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_esc.1942081772 |
Directory | /workspace/38.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_lc_req.116278472 |
Short name | T437 |
Test name | |
Test status | |
Simulation time | 360796175 ps |
CPU time | 6.01 seconds |
Started | Jul 30 06:08:13 PM PDT 24 |
Finished | Jul 30 06:08:19 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-e3e3daaa-2b72-49c6-8332-afcdcb66e42f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=116278472 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_req.116278472 |
Directory | /workspace/38.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_regwen.424321761 |
Short name | T370 |
Test name | |
Test status | |
Simulation time | 375675610 ps |
CPU time | 5.42 seconds |
Started | Jul 30 06:08:13 PM PDT 24 |
Finished | Jul 30 06:08:18 PM PDT 24 |
Peak memory | 241856 kb |
Host | smart-333170af-e20c-4756-952e-2ce90d83d671 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=424321761 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_regwen.424321761 |
Directory | /workspace/38.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_smoke.4084605257 |
Short name | T1019 |
Test name | |
Test status | |
Simulation time | 1790976845 ps |
CPU time | 4.86 seconds |
Started | Jul 30 06:08:10 PM PDT 24 |
Finished | Jul 30 06:08:15 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-d71603fa-aceb-45eb-a702-aea0419279af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4084605257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_smoke.4084605257 |
Directory | /workspace/38.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_stress_all_with_rand_reset.3509374520 |
Short name | T305 |
Test name | |
Test status | |
Simulation time | 120962960037 ps |
CPU time | 239.27 seconds |
Started | Jul 30 06:08:16 PM PDT 24 |
Finished | Jul 30 06:12:15 PM PDT 24 |
Peak memory | 252256 kb |
Host | smart-34dfa75d-b450-42d4-a1f9-16d653b63ff6 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3509374520 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all_with_rand_reset.3509374520 |
Directory | /workspace/38.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_test_access.4217380747 |
Short name | T354 |
Test name | |
Test status | |
Simulation time | 4075008397 ps |
CPU time | 13.66 seconds |
Started | Jul 30 06:08:18 PM PDT 24 |
Finished | Jul 30 06:08:31 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-0807e24c-058c-4bc5-bc82-f83d62aa072d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4217380747 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_test_access.4217380747 |
Directory | /workspace/38.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_alert_test.803223124 |
Short name | T1196 |
Test name | |
Test status | |
Simulation time | 718815069 ps |
CPU time | 1.99 seconds |
Started | Jul 30 06:08:29 PM PDT 24 |
Finished | Jul 30 06:08:31 PM PDT 24 |
Peak memory | 240624 kb |
Host | smart-75dde598-1a02-40df-ac32-2ac8f55ae3e1 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=803223124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_alert_test.803223124 |
Directory | /workspace/39.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_dai_errs.40970477 |
Short name | T946 |
Test name | |
Test status | |
Simulation time | 2767903336 ps |
CPU time | 34.54 seconds |
Started | Jul 30 06:08:23 PM PDT 24 |
Finished | Jul 30 06:08:57 PM PDT 24 |
Peak memory | 242132 kb |
Host | smart-9e525845-21b5-4adf-8aa1-4322db70affc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=40970477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_errs.40970477 |
Directory | /workspace/39.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_dai_lock.4265963690 |
Short name | T346 |
Test name | |
Test status | |
Simulation time | 5708030644 ps |
CPU time | 41.06 seconds |
Started | Jul 30 06:08:19 PM PDT 24 |
Finished | Jul 30 06:09:01 PM PDT 24 |
Peak memory | 242116 kb |
Host | smart-e04a3f6e-8863-4f01-97dd-cdd5dea6d42e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4265963690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_lock.4265963690 |
Directory | /workspace/39.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_init_fail.1979118717 |
Short name | T546 |
Test name | |
Test status | |
Simulation time | 306055876 ps |
CPU time | 3.4 seconds |
Started | Jul 30 06:08:26 PM PDT 24 |
Finished | Jul 30 06:08:29 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-77113f28-ac63-40de-8484-b69bd61fb4be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1979118717 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_init_fail.1979118717 |
Directory | /workspace/39.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_macro_errs.3535051243 |
Short name | T153 |
Test name | |
Test status | |
Simulation time | 3196639249 ps |
CPU time | 10.38 seconds |
Started | Jul 30 06:08:26 PM PDT 24 |
Finished | Jul 30 06:08:36 PM PDT 24 |
Peak memory | 242588 kb |
Host | smart-085f1165-8936-4cdc-bcfc-6559ac0083ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3535051243 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_macro_errs.3535051243 |
Directory | /workspace/39.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_key_req.1012173428 |
Short name | T1029 |
Test name | |
Test status | |
Simulation time | 279521935 ps |
CPU time | 10.85 seconds |
Started | Jul 30 06:08:17 PM PDT 24 |
Finished | Jul 30 06:08:28 PM PDT 24 |
Peak memory | 248704 kb |
Host | smart-6a5dee2f-ac7d-42fa-986f-3f5507fcffa8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1012173428 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_key_req.1012173428 |
Directory | /workspace/39.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_lc_esc.3582455640 |
Short name | T871 |
Test name | |
Test status | |
Simulation time | 245006788 ps |
CPU time | 6.23 seconds |
Started | Jul 30 06:08:17 PM PDT 24 |
Finished | Jul 30 06:08:24 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-7eae7879-2255-4e34-8f70-6a15df373583 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3582455640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_esc.3582455640 |
Directory | /workspace/39.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_lc_req.2255877278 |
Short name | T616 |
Test name | |
Test status | |
Simulation time | 222236661 ps |
CPU time | 5.34 seconds |
Started | Jul 30 06:08:24 PM PDT 24 |
Finished | Jul 30 06:08:30 PM PDT 24 |
Peak memory | 247880 kb |
Host | smart-40aafd72-67a0-456a-86de-22cb4134a389 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2255877278 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_req.2255877278 |
Directory | /workspace/39.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_regwen.1396019257 |
Short name | T518 |
Test name | |
Test status | |
Simulation time | 173412509 ps |
CPU time | 4.56 seconds |
Started | Jul 30 06:08:18 PM PDT 24 |
Finished | Jul 30 06:08:23 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-5982963b-4eb0-4721-930d-159774f8849a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1396019257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_regwen.1396019257 |
Directory | /workspace/39.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_smoke.409567415 |
Short name | T1103 |
Test name | |
Test status | |
Simulation time | 443390590 ps |
CPU time | 8.82 seconds |
Started | Jul 30 06:08:15 PM PDT 24 |
Finished | Jul 30 06:08:24 PM PDT 24 |
Peak memory | 241860 kb |
Host | smart-633cca10-f37a-4650-bbaf-0640431df3b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=409567415 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_smoke.409567415 |
Directory | /workspace/39.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_stress_all.3871312512 |
Short name | T724 |
Test name | |
Test status | |
Simulation time | 34603486674 ps |
CPU time | 336.18 seconds |
Started | Jul 30 06:08:21 PM PDT 24 |
Finished | Jul 30 06:13:57 PM PDT 24 |
Peak memory | 292328 kb |
Host | smart-8f8fbae8-25f1-4a15-b5aa-e7a4510a90a7 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3871312512 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all .3871312512 |
Directory | /workspace/39.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_stress_all_with_rand_reset.1609119685 |
Short name | T298 |
Test name | |
Test status | |
Simulation time | 168044997025 ps |
CPU time | 425.66 seconds |
Started | Jul 30 06:08:22 PM PDT 24 |
Finished | Jul 30 06:15:27 PM PDT 24 |
Peak memory | 303300 kb |
Host | smart-ce158583-d2f6-4372-aeb7-f0321cb3d6f0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1609119685 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all_with_rand_reset.1609119685 |
Directory | /workspace/39.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_test_access.2451330667 |
Short name | T1048 |
Test name | |
Test status | |
Simulation time | 649783264 ps |
CPU time | 24.53 seconds |
Started | Jul 30 06:08:22 PM PDT 24 |
Finished | Jul 30 06:08:46 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-eb9fa3e6-f3b8-4af3-a1fa-33006f0002c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2451330667 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_test_access.2451330667 |
Directory | /workspace/39.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_alert_test.2229281921 |
Short name | T1133 |
Test name | |
Test status | |
Simulation time | 147618420 ps |
CPU time | 1.64 seconds |
Started | Jul 30 06:05:47 PM PDT 24 |
Finished | Jul 30 06:05:49 PM PDT 24 |
Peak memory | 240396 kb |
Host | smart-b23c413f-fdca-47bd-abe0-3ae1149201c7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2229281921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_alert_test.2229281921 |
Directory | /workspace/4.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_check_fail.2438487339 |
Short name | T117 |
Test name | |
Test status | |
Simulation time | 1527802733 ps |
CPU time | 3.71 seconds |
Started | Jul 30 06:05:42 PM PDT 24 |
Finished | Jul 30 06:05:46 PM PDT 24 |
Peak memory | 241848 kb |
Host | smart-8c32a819-6c5b-4bc2-a062-8a72aa746933 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2438487339 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_check_fail.2438487339 |
Directory | /workspace/4.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_dai_errs.4053033440 |
Short name | T684 |
Test name | |
Test status | |
Simulation time | 22771243294 ps |
CPU time | 45.95 seconds |
Started | Jul 30 06:05:45 PM PDT 24 |
Finished | Jul 30 06:06:31 PM PDT 24 |
Peak memory | 253908 kb |
Host | smart-502e2ecf-3e0f-414a-ba4c-845e5678a26f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4053033440 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_errs.4053033440 |
Directory | /workspace/4.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_dai_lock.3397441169 |
Short name | T1165 |
Test name | |
Test status | |
Simulation time | 12348523589 ps |
CPU time | 28.79 seconds |
Started | Jul 30 06:05:42 PM PDT 24 |
Finished | Jul 30 06:06:10 PM PDT 24 |
Peak memory | 242012 kb |
Host | smart-ab0ea280-b3a3-4ef0-b731-3f9b6026710e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3397441169 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_lock.3397441169 |
Directory | /workspace/4.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_init_fail.4265273205 |
Short name | T576 |
Test name | |
Test status | |
Simulation time | 159299307 ps |
CPU time | 4.36 seconds |
Started | Jul 30 06:05:38 PM PDT 24 |
Finished | Jul 30 06:05:43 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-1d64f06d-83fe-40aa-a700-757c2fe7ce03 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4265273205 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_init_fail.4265273205 |
Directory | /workspace/4.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_macro_errs.2440125174 |
Short name | T1055 |
Test name | |
Test status | |
Simulation time | 5515463837 ps |
CPU time | 15.08 seconds |
Started | Jul 30 06:05:45 PM PDT 24 |
Finished | Jul 30 06:06:01 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-36701643-5623-4c55-b138-9c5d21a53b25 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2440125174 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_macro_errs.2440125174 |
Directory | /workspace/4.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_key_req.493544113 |
Short name | T970 |
Test name | |
Test status | |
Simulation time | 552104025 ps |
CPU time | 21.05 seconds |
Started | Jul 30 06:05:51 PM PDT 24 |
Finished | Jul 30 06:06:13 PM PDT 24 |
Peak memory | 248600 kb |
Host | smart-03ba1402-c9cc-4502-a302-5040ae6660e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=493544113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_key_req.493544113 |
Directory | /workspace/4.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_lc_esc.3551813931 |
Short name | T401 |
Test name | |
Test status | |
Simulation time | 399351431 ps |
CPU time | 11.28 seconds |
Started | Jul 30 06:05:46 PM PDT 24 |
Finished | Jul 30 06:05:57 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-d47f8437-4626-4a32-8d3f-3a29bd2fe8a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3551813931 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_esc.3551813931 |
Directory | /workspace/4.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_lc_req.31869193 |
Short name | T1136 |
Test name | |
Test status | |
Simulation time | 2754939186 ps |
CPU time | 21.04 seconds |
Started | Jul 30 06:05:43 PM PDT 24 |
Finished | Jul 30 06:06:05 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-0d1e50f6-80c0-4bcc-ad09-ba410abfd475 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=31869193 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_req.31869193 |
Directory | /workspace/4.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_regwen.3742557495 |
Short name | T732 |
Test name | |
Test status | |
Simulation time | 1723517385 ps |
CPU time | 4.75 seconds |
Started | Jul 30 06:05:45 PM PDT 24 |
Finished | Jul 30 06:05:50 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-b811f694-96d6-44d0-8187-ad8660567679 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3742557495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_regwen.3742557495 |
Directory | /workspace/4.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_smoke.797855643 |
Short name | T541 |
Test name | |
Test status | |
Simulation time | 213875226 ps |
CPU time | 4.39 seconds |
Started | Jul 30 06:05:38 PM PDT 24 |
Finished | Jul 30 06:05:43 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-09502b6f-04a7-4764-9480-c88fa6b117c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=797855643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_smoke.797855643 |
Directory | /workspace/4.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_stress_all.223077082 |
Short name | T1054 |
Test name | |
Test status | |
Simulation time | 13184139946 ps |
CPU time | 27.41 seconds |
Started | Jul 30 06:05:48 PM PDT 24 |
Finished | Jul 30 06:06:16 PM PDT 24 |
Peak memory | 241916 kb |
Host | smart-7af643c3-dcc2-4569-a981-3da30e3042f8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=223077082 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all.223077082 |
Directory | /workspace/4.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_test_access.973248818 |
Short name | T750 |
Test name | |
Test status | |
Simulation time | 13995252491 ps |
CPU time | 129.07 seconds |
Started | Jul 30 06:05:49 PM PDT 24 |
Finished | Jul 30 06:07:58 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-5eb4a642-e1ae-43f5-a11f-bcb69789988b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=973248818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_test_access.973248818 |
Directory | /workspace/4.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_alert_test.2145582488 |
Short name | T896 |
Test name | |
Test status | |
Simulation time | 785406233 ps |
CPU time | 2.27 seconds |
Started | Jul 30 06:08:31 PM PDT 24 |
Finished | Jul 30 06:08:34 PM PDT 24 |
Peak memory | 240936 kb |
Host | smart-5af2ed4e-2b56-46aa-87a7-8f020108106d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2145582488 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_alert_test.2145582488 |
Directory | /workspace/40.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_check_fail.645318156 |
Short name | T1168 |
Test name | |
Test status | |
Simulation time | 2031999305 ps |
CPU time | 9.47 seconds |
Started | Jul 30 06:08:43 PM PDT 24 |
Finished | Jul 30 06:08:53 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-7ce24eaf-a7ad-4b5d-89d6-47b304268563 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=645318156 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_check_fail.645318156 |
Directory | /workspace/40.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_dai_errs.23874206 |
Short name | T987 |
Test name | |
Test status | |
Simulation time | 3827347476 ps |
CPU time | 27.48 seconds |
Started | Jul 30 06:08:28 PM PDT 24 |
Finished | Jul 30 06:09:01 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-3706da09-2c92-4513-92d3-23c52040b360 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=23874206 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_errs.23874206 |
Directory | /workspace/40.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_dai_lock.2438041467 |
Short name | T425 |
Test name | |
Test status | |
Simulation time | 3086982579 ps |
CPU time | 11.56 seconds |
Started | Jul 30 06:08:28 PM PDT 24 |
Finished | Jul 30 06:08:40 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-cb2c1eaf-f3b4-49d2-bf02-aa1d46bcc762 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2438041467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_lock.2438041467 |
Directory | /workspace/40.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_init_fail.1437998352 |
Short name | T154 |
Test name | |
Test status | |
Simulation time | 2075196132 ps |
CPU time | 5.36 seconds |
Started | Jul 30 06:08:29 PM PDT 24 |
Finished | Jul 30 06:08:34 PM PDT 24 |
Peak memory | 242060 kb |
Host | smart-bbc3a38a-2244-4819-9000-d1c0fa816997 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1437998352 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_init_fail.1437998352 |
Directory | /workspace/40.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_macro_errs.4209916309 |
Short name | T195 |
Test name | |
Test status | |
Simulation time | 1120264927 ps |
CPU time | 13.98 seconds |
Started | Jul 30 06:08:28 PM PDT 24 |
Finished | Jul 30 06:08:43 PM PDT 24 |
Peak memory | 241908 kb |
Host | smart-ba8c5c09-217c-4856-98fa-311897e4d3ad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4209916309 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_macro_errs.4209916309 |
Directory | /workspace/40.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_key_req.2185237192 |
Short name | T415 |
Test name | |
Test status | |
Simulation time | 2334146123 ps |
CPU time | 15.8 seconds |
Started | Jul 30 06:08:32 PM PDT 24 |
Finished | Jul 30 06:08:48 PM PDT 24 |
Peak memory | 248740 kb |
Host | smart-e7cddda5-bc1c-4368-b40a-4b3f73451baf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2185237192 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_key_req.2185237192 |
Directory | /workspace/40.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_lc_esc.931366454 |
Short name | T791 |
Test name | |
Test status | |
Simulation time | 239282827 ps |
CPU time | 12.12 seconds |
Started | Jul 30 06:08:26 PM PDT 24 |
Finished | Jul 30 06:08:38 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-717c772a-a7da-445a-9891-f9e441f5b30b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=931366454 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_esc.931366454 |
Directory | /workspace/40.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_lc_req.70516991 |
Short name | T657 |
Test name | |
Test status | |
Simulation time | 571884834 ps |
CPU time | 8.44 seconds |
Started | Jul 30 06:08:34 PM PDT 24 |
Finished | Jul 30 06:08:42 PM PDT 24 |
Peak memory | 241912 kb |
Host | smart-1d589024-be58-40bf-82fb-5774667f1841 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=70516991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_req.70516991 |
Directory | /workspace/40.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_regwen.3273978678 |
Short name | T709 |
Test name | |
Test status | |
Simulation time | 347702220 ps |
CPU time | 4.88 seconds |
Started | Jul 30 06:08:33 PM PDT 24 |
Finished | Jul 30 06:08:38 PM PDT 24 |
Peak memory | 241900 kb |
Host | smart-dbb9488e-8dcb-4ff7-8868-0d23f5ac8cb2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3273978678 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_regwen.3273978678 |
Directory | /workspace/40.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_smoke.2180825074 |
Short name | T412 |
Test name | |
Test status | |
Simulation time | 529673533 ps |
CPU time | 7.8 seconds |
Started | Jul 30 06:08:29 PM PDT 24 |
Finished | Jul 30 06:08:37 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-42577832-25cd-4c51-bd08-6f715e61b900 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2180825074 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_smoke.2180825074 |
Directory | /workspace/40.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_stress_all.287068854 |
Short name | T701 |
Test name | |
Test status | |
Simulation time | 7660186657 ps |
CPU time | 67.31 seconds |
Started | Jul 30 06:08:39 PM PDT 24 |
Finished | Jul 30 06:09:46 PM PDT 24 |
Peak memory | 244060 kb |
Host | smart-70df6e78-4ea7-4862-89d6-06affb436b64 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=287068854 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all. 287068854 |
Directory | /workspace/40.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_stress_all_with_rand_reset.2880878912 |
Short name | T223 |
Test name | |
Test status | |
Simulation time | 488371336792 ps |
CPU time | 1202.56 seconds |
Started | Jul 30 06:08:30 PM PDT 24 |
Finished | Jul 30 06:28:33 PM PDT 24 |
Peak memory | 280856 kb |
Host | smart-cc8976a6-2462-4151-98ab-4c43b7252934 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2880878912 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all_with_rand_reset.2880878912 |
Directory | /workspace/40.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_test_access.1266560000 |
Short name | T1086 |
Test name | |
Test status | |
Simulation time | 1701715312 ps |
CPU time | 32.31 seconds |
Started | Jul 30 06:08:40 PM PDT 24 |
Finished | Jul 30 06:09:12 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-8fa91b00-51f5-4afd-86de-0e1001851550 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1266560000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_test_access.1266560000 |
Directory | /workspace/40.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_alert_test.2198373489 |
Short name | T588 |
Test name | |
Test status | |
Simulation time | 57285995 ps |
CPU time | 1.77 seconds |
Started | Jul 30 06:08:36 PM PDT 24 |
Finished | Jul 30 06:08:38 PM PDT 24 |
Peak memory | 240488 kb |
Host | smart-353157e0-a3c2-41db-9417-35aab9e5fadc |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2198373489 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_alert_test.2198373489 |
Directory | /workspace/41.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_check_fail.1248775386 |
Short name | T628 |
Test name | |
Test status | |
Simulation time | 254027008 ps |
CPU time | 6.64 seconds |
Started | Jul 30 06:08:34 PM PDT 24 |
Finished | Jul 30 06:08:41 PM PDT 24 |
Peak memory | 248572 kb |
Host | smart-e4dc1642-71ef-49fe-92e7-adb411a17522 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1248775386 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_check_fail.1248775386 |
Directory | /workspace/41.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_dai_errs.71845203 |
Short name | T565 |
Test name | |
Test status | |
Simulation time | 264282963 ps |
CPU time | 10.27 seconds |
Started | Jul 30 06:08:36 PM PDT 24 |
Finished | Jul 30 06:08:46 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-1ead0a70-9e4a-442d-b749-f557c6c111de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=71845203 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_errs.71845203 |
Directory | /workspace/41.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_dai_lock.390888395 |
Short name | T345 |
Test name | |
Test status | |
Simulation time | 3227504622 ps |
CPU time | 29.77 seconds |
Started | Jul 30 06:08:34 PM PDT 24 |
Finished | Jul 30 06:09:04 PM PDT 24 |
Peak memory | 243244 kb |
Host | smart-828d8358-512b-4e52-8556-becd905e63c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=390888395 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_lock.390888395 |
Directory | /workspace/41.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_init_fail.1896657683 |
Short name | T473 |
Test name | |
Test status | |
Simulation time | 441004178 ps |
CPU time | 4.52 seconds |
Started | Jul 30 06:08:29 PM PDT 24 |
Finished | Jul 30 06:08:33 PM PDT 24 |
Peak memory | 241916 kb |
Host | smart-e7eb48ab-2aab-4331-9f02-4f7e5600aebd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1896657683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_init_fail.1896657683 |
Directory | /workspace/41.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_macro_errs.933554954 |
Short name | T725 |
Test name | |
Test status | |
Simulation time | 1389403040 ps |
CPU time | 7.02 seconds |
Started | Jul 30 06:08:41 PM PDT 24 |
Finished | Jul 30 06:08:48 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-bf48e4dd-e779-4a53-be23-fe59a567e5e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=933554954 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_macro_errs.933554954 |
Directory | /workspace/41.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_key_req.425687064 |
Short name | T721 |
Test name | |
Test status | |
Simulation time | 4893917909 ps |
CPU time | 35.83 seconds |
Started | Jul 30 06:08:40 PM PDT 24 |
Finished | Jul 30 06:09:16 PM PDT 24 |
Peak memory | 242772 kb |
Host | smart-7ed53dd8-da14-479e-a2df-7e6cbb54f948 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=425687064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_key_req.425687064 |
Directory | /workspace/41.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_lc_esc.130102669 |
Short name | T416 |
Test name | |
Test status | |
Simulation time | 322082889 ps |
CPU time | 8.64 seconds |
Started | Jul 30 06:08:36 PM PDT 24 |
Finished | Jul 30 06:08:45 PM PDT 24 |
Peak memory | 242216 kb |
Host | smart-bf6eb7e6-6ba4-4f7a-ad98-d18f821b4c7c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=130102669 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_esc.130102669 |
Directory | /workspace/41.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_lc_req.2135400240 |
Short name | T714 |
Test name | |
Test status | |
Simulation time | 1162661843 ps |
CPU time | 19.23 seconds |
Started | Jul 30 06:08:31 PM PDT 24 |
Finished | Jul 30 06:08:50 PM PDT 24 |
Peak memory | 248616 kb |
Host | smart-80a244a2-fa7b-4846-8678-9b02598b4805 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2135400240 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_req.2135400240 |
Directory | /workspace/41.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_regwen.1139976410 |
Short name | T730 |
Test name | |
Test status | |
Simulation time | 514800098 ps |
CPU time | 9.3 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:05 PM PDT 24 |
Peak memory | 241800 kb |
Host | smart-85eeb177-f055-4723-b6e8-5dd586d3dbc2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1139976410 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_regwen.1139976410 |
Directory | /workspace/41.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_smoke.2719484785 |
Short name | T424 |
Test name | |
Test status | |
Simulation time | 541014338 ps |
CPU time | 11.35 seconds |
Started | Jul 30 06:08:30 PM PDT 24 |
Finished | Jul 30 06:08:41 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-92a26080-ae46-494c-9e2e-057d52117cfc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2719484785 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_smoke.2719484785 |
Directory | /workspace/41.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_stress_all.59416651 |
Short name | T570 |
Test name | |
Test status | |
Simulation time | 7342281908 ps |
CPU time | 112.59 seconds |
Started | Jul 30 06:08:36 PM PDT 24 |
Finished | Jul 30 06:10:29 PM PDT 24 |
Peak memory | 248660 kb |
Host | smart-9726fc81-1bba-4595-a7d5-e42820c24327 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=59416651 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress_ all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all.59416651 |
Directory | /workspace/41.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_stress_all_with_rand_reset.3714940795 |
Short name | T72 |
Test name | |
Test status | |
Simulation time | 277218090706 ps |
CPU time | 1990.96 seconds |
Started | Jul 30 06:08:37 PM PDT 24 |
Finished | Jul 30 06:41:48 PM PDT 24 |
Peak memory | 338152 kb |
Host | smart-e13578a7-0f97-4a4a-8057-d16e00965a14 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3714940795 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all_with_rand_reset.3714940795 |
Directory | /workspace/41.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_test_access.2655485782 |
Short name | T692 |
Test name | |
Test status | |
Simulation time | 316049089 ps |
CPU time | 7.36 seconds |
Started | Jul 30 06:08:44 PM PDT 24 |
Finished | Jul 30 06:08:51 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-6ef907b4-2466-4562-9a78-05371074769b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2655485782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_test_access.2655485782 |
Directory | /workspace/41.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_alert_test.1267552270 |
Short name | T897 |
Test name | |
Test status | |
Simulation time | 154569311 ps |
CPU time | 1.86 seconds |
Started | Jul 30 06:08:46 PM PDT 24 |
Finished | Jul 30 06:08:48 PM PDT 24 |
Peak memory | 240340 kb |
Host | smart-35b33d68-50ea-4258-9d19-245a467b1e51 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1267552270 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_alert_test.1267552270 |
Directory | /workspace/42.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_check_fail.4952777 |
Short name | T76 |
Test name | |
Test status | |
Simulation time | 501563297 ps |
CPU time | 5.86 seconds |
Started | Jul 30 06:08:36 PM PDT 24 |
Finished | Jul 30 06:08:42 PM PDT 24 |
Peak memory | 248544 kb |
Host | smart-d0ebdaf9-734d-4fc1-a9bc-4e02c080ea34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4952777 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_check_fail.4952777 |
Directory | /workspace/42.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_dai_errs.146645244 |
Short name | T702 |
Test name | |
Test status | |
Simulation time | 2087391061 ps |
CPU time | 15.92 seconds |
Started | Jul 30 06:08:38 PM PDT 24 |
Finished | Jul 30 06:08:54 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-a2454392-98e4-4be4-9a8c-5b7ef13b5e58 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=146645244 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_errs.146645244 |
Directory | /workspace/42.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_dai_lock.494336887 |
Short name | T922 |
Test name | |
Test status | |
Simulation time | 2103640265 ps |
CPU time | 25.99 seconds |
Started | Jul 30 06:08:49 PM PDT 24 |
Finished | Jul 30 06:09:15 PM PDT 24 |
Peak memory | 242460 kb |
Host | smart-9736e949-6097-4664-bddc-19d0442f02f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=494336887 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_lock.494336887 |
Directory | /workspace/42.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_init_fail.1754935640 |
Short name | T1049 |
Test name | |
Test status | |
Simulation time | 106671667 ps |
CPU time | 4.29 seconds |
Started | Jul 30 06:08:45 PM PDT 24 |
Finished | Jul 30 06:08:49 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-153d5f2f-3c54-42fe-9258-6908d8a43ea7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1754935640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_init_fail.1754935640 |
Directory | /workspace/42.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_macro_errs.4174230174 |
Short name | T566 |
Test name | |
Test status | |
Simulation time | 8775978794 ps |
CPU time | 20.21 seconds |
Started | Jul 30 06:08:39 PM PDT 24 |
Finished | Jul 30 06:09:00 PM PDT 24 |
Peak memory | 243812 kb |
Host | smart-74e2573c-fb96-4f41-b521-1b6fcc19da93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4174230174 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_macro_errs.4174230174 |
Directory | /workspace/42.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_key_req.1875555043 |
Short name | T707 |
Test name | |
Test status | |
Simulation time | 1306349388 ps |
CPU time | 29.83 seconds |
Started | Jul 30 06:08:49 PM PDT 24 |
Finished | Jul 30 06:09:19 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-ecd3baa9-d24b-4c33-8e51-c9497858b1da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1875555043 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_key_req.1875555043 |
Directory | /workspace/42.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_lc_esc.3311809525 |
Short name | T210 |
Test name | |
Test status | |
Simulation time | 165702638 ps |
CPU time | 5.16 seconds |
Started | Jul 30 06:08:35 PM PDT 24 |
Finished | Jul 30 06:08:40 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-e390b1b4-6ccc-4ec3-848a-201424d84427 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3311809525 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_esc.3311809525 |
Directory | /workspace/42.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_lc_req.1769385231 |
Short name | T882 |
Test name | |
Test status | |
Simulation time | 1742075456 ps |
CPU time | 16.46 seconds |
Started | Jul 30 06:09:00 PM PDT 24 |
Finished | Jul 30 06:09:17 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-9375d675-2341-4b1a-bd00-4efb6b3d1314 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1769385231 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_req.1769385231 |
Directory | /workspace/42.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_regwen.320733000 |
Short name | T727 |
Test name | |
Test status | |
Simulation time | 417631899 ps |
CPU time | 4.06 seconds |
Started | Jul 30 06:08:52 PM PDT 24 |
Finished | Jul 30 06:08:56 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-1debf747-d6a0-45e3-bb81-213911a82ce7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=320733000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_regwen.320733000 |
Directory | /workspace/42.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_smoke.1344615608 |
Short name | T1087 |
Test name | |
Test status | |
Simulation time | 5064254866 ps |
CPU time | 16.43 seconds |
Started | Jul 30 06:08:51 PM PDT 24 |
Finished | Jul 30 06:09:08 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-c00c64d4-89a4-4223-9ebf-be946378a9c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1344615608 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_smoke.1344615608 |
Directory | /workspace/42.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_stress_all_with_rand_reset.837724024 |
Short name | T688 |
Test name | |
Test status | |
Simulation time | 83731370557 ps |
CPU time | 452.41 seconds |
Started | Jul 30 06:08:51 PM PDT 24 |
Finished | Jul 30 06:16:24 PM PDT 24 |
Peak memory | 297936 kb |
Host | smart-62542399-fe37-43fa-b17d-ed804d94efe4 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=837724024 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all_with_rand_reset.837724024 |
Directory | /workspace/42.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_test_access.1701449556 |
Short name | T93 |
Test name | |
Test status | |
Simulation time | 14615415549 ps |
CPU time | 56.43 seconds |
Started | Jul 30 06:08:53 PM PDT 24 |
Finished | Jul 30 06:09:50 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-8dfebcec-df76-45a7-b050-31c1525919d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1701449556 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_test_access.1701449556 |
Directory | /workspace/42.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_alert_test.3152517928 |
Short name | T527 |
Test name | |
Test status | |
Simulation time | 50075150 ps |
CPU time | 1.6 seconds |
Started | Jul 30 06:08:53 PM PDT 24 |
Finished | Jul 30 06:08:54 PM PDT 24 |
Peak memory | 240376 kb |
Host | smart-b470120b-014b-42ce-b59d-6ce8a5eed1de |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3152517928 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_alert_test.3152517928 |
Directory | /workspace/43.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_check_fail.1483914180 |
Short name | T915 |
Test name | |
Test status | |
Simulation time | 881113386 ps |
CPU time | 16.8 seconds |
Started | Jul 30 06:08:47 PM PDT 24 |
Finished | Jul 30 06:09:04 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-16f565b8-b8b3-4e17-92a7-aebe81a05718 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1483914180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_check_fail.1483914180 |
Directory | /workspace/43.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_dai_errs.1779479709 |
Short name | T907 |
Test name | |
Test status | |
Simulation time | 14754427185 ps |
CPU time | 30.21 seconds |
Started | Jul 30 06:08:52 PM PDT 24 |
Finished | Jul 30 06:09:23 PM PDT 24 |
Peak memory | 243480 kb |
Host | smart-aaf681cf-3ba0-409d-aebd-2005329fadfc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1779479709 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_errs.1779479709 |
Directory | /workspace/43.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_dai_lock.1269117835 |
Short name | T661 |
Test name | |
Test status | |
Simulation time | 1046534874 ps |
CPU time | 17.65 seconds |
Started | Jul 30 06:08:56 PM PDT 24 |
Finished | Jul 30 06:09:14 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-220e140f-f52f-47a3-965c-43bb69d8c756 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1269117835 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_lock.1269117835 |
Directory | /workspace/43.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_init_fail.4055918769 |
Short name | T1017 |
Test name | |
Test status | |
Simulation time | 105430098 ps |
CPU time | 4.25 seconds |
Started | Jul 30 06:08:45 PM PDT 24 |
Finished | Jul 30 06:08:50 PM PDT 24 |
Peak memory | 241928 kb |
Host | smart-4ec14957-84dd-4488-aa1d-c3190c672557 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4055918769 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_init_fail.4055918769 |
Directory | /workspace/43.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_macro_errs.468078522 |
Short name | T1073 |
Test name | |
Test status | |
Simulation time | 2336249317 ps |
CPU time | 16.19 seconds |
Started | Jul 30 06:08:44 PM PDT 24 |
Finished | Jul 30 06:09:00 PM PDT 24 |
Peak memory | 243316 kb |
Host | smart-10cd6b4d-e3fd-447e-8e4b-3f76d1afff69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=468078522 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_macro_errs.468078522 |
Directory | /workspace/43.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_key_req.1358858215 |
Short name | T439 |
Test name | |
Test status | |
Simulation time | 4666336469 ps |
CPU time | 13.55 seconds |
Started | Jul 30 06:08:47 PM PDT 24 |
Finished | Jul 30 06:09:01 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-b62728a9-df92-4dfe-867b-4457211fca85 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1358858215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_key_req.1358858215 |
Directory | /workspace/43.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_lc_esc.4265370292 |
Short name | T311 |
Test name | |
Test status | |
Simulation time | 571876433 ps |
CPU time | 8.36 seconds |
Started | Jul 30 06:08:47 PM PDT 24 |
Finished | Jul 30 06:08:55 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-d946fc88-49b9-461a-9204-f849ba46516a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4265370292 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_esc.4265370292 |
Directory | /workspace/43.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_lc_req.3427863121 |
Short name | T632 |
Test name | |
Test status | |
Simulation time | 385427891 ps |
CPU time | 9.06 seconds |
Started | Jul 30 06:08:58 PM PDT 24 |
Finished | Jul 30 06:09:07 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-d7474a47-3365-4905-8aef-011289d8c088 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3427863121 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_req.3427863121 |
Directory | /workspace/43.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_regwen.3571101408 |
Short name | T550 |
Test name | |
Test status | |
Simulation time | 1820870048 ps |
CPU time | 4.43 seconds |
Started | Jul 30 06:08:50 PM PDT 24 |
Finished | Jul 30 06:08:54 PM PDT 24 |
Peak memory | 248532 kb |
Host | smart-d1691ddd-6101-4da6-834b-7eccb2daedec |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3571101408 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_regwen.3571101408 |
Directory | /workspace/43.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_smoke.406894764 |
Short name | T634 |
Test name | |
Test status | |
Simulation time | 293061317 ps |
CPU time | 9.54 seconds |
Started | Jul 30 06:08:47 PM PDT 24 |
Finished | Jul 30 06:08:57 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-0319a0e5-e95a-4ea0-8867-50e3d3bcb63a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=406894764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_smoke.406894764 |
Directory | /workspace/43.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_stress_all.9131367 |
Short name | T350 |
Test name | |
Test status | |
Simulation time | 15555436289 ps |
CPU time | 133.02 seconds |
Started | Jul 30 06:08:49 PM PDT 24 |
Finished | Jul 30 06:11:02 PM PDT 24 |
Peak memory | 265016 kb |
Host | smart-2f18ccff-7040-412d-8f4f-91eb50d26f6c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=9131367 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress_a ll_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_stress_all.9131367 |
Directory | /workspace/43.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_test_access.1711063529 |
Short name | T1059 |
Test name | |
Test status | |
Simulation time | 2208105723 ps |
CPU time | 19.79 seconds |
Started | Jul 30 06:08:53 PM PDT 24 |
Finished | Jul 30 06:09:13 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-8d9b2899-e1ad-4a04-a339-927aa0e3f45f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1711063529 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_test_access.1711063529 |
Directory | /workspace/43.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_alert_test.3376466041 |
Short name | T561 |
Test name | |
Test status | |
Simulation time | 59875060 ps |
CPU time | 1.78 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:09:55 PM PDT 24 |
Peak memory | 240348 kb |
Host | smart-1f3cd421-5609-4b62-91dd-fbc3d1edd020 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3376466041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_alert_test.3376466041 |
Directory | /workspace/44.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_check_fail.4151099251 |
Short name | T939 |
Test name | |
Test status | |
Simulation time | 520488574 ps |
CPU time | 8.43 seconds |
Started | Jul 30 06:08:55 PM PDT 24 |
Finished | Jul 30 06:09:03 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-34dad518-9632-4e47-ad75-8e4b60688110 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4151099251 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_check_fail.4151099251 |
Directory | /workspace/44.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_dai_errs.2345619598 |
Short name | T1197 |
Test name | |
Test status | |
Simulation time | 1760609680 ps |
CPU time | 22.9 seconds |
Started | Jul 30 06:08:53 PM PDT 24 |
Finished | Jul 30 06:09:16 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-689bb3b5-9f5d-4e43-a4bc-eadb9dcdadd2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2345619598 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_errs.2345619598 |
Directory | /workspace/44.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_dai_lock.239061418 |
Short name | T615 |
Test name | |
Test status | |
Simulation time | 2015719545 ps |
CPU time | 11.05 seconds |
Started | Jul 30 06:09:03 PM PDT 24 |
Finished | Jul 30 06:09:14 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-070b70aa-75af-4649-a8a0-b7c00260731b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=239061418 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_lock.239061418 |
Directory | /workspace/44.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_init_fail.1413411527 |
Short name | T911 |
Test name | |
Test status | |
Simulation time | 244704942 ps |
CPU time | 3.47 seconds |
Started | Jul 30 06:08:56 PM PDT 24 |
Finished | Jul 30 06:09:00 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-1a3a9a21-12cb-4172-bc58-10b86aa344c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1413411527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_init_fail.1413411527 |
Directory | /workspace/44.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_macro_errs.79450264 |
Short name | T142 |
Test name | |
Test status | |
Simulation time | 3091590953 ps |
CPU time | 32.42 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:10:27 PM PDT 24 |
Peak memory | 248496 kb |
Host | smart-c4f4b77f-c3cb-490d-b218-fbc49aff9910 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=79450264 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_macro_errs.79450264 |
Directory | /workspace/44.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_key_req.3621221888 |
Short name | T486 |
Test name | |
Test status | |
Simulation time | 8439682872 ps |
CPU time | 29.24 seconds |
Started | Jul 30 06:09:00 PM PDT 24 |
Finished | Jul 30 06:09:29 PM PDT 24 |
Peak memory | 248736 kb |
Host | smart-d870040f-c0bb-42e4-a99b-620fb9111772 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3621221888 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_key_req.3621221888 |
Directory | /workspace/44.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_lc_esc.1802757473 |
Short name | T138 |
Test name | |
Test status | |
Simulation time | 1914648302 ps |
CPU time | 4.53 seconds |
Started | Jul 30 06:08:54 PM PDT 24 |
Finished | Jul 30 06:08:58 PM PDT 24 |
Peak memory | 248488 kb |
Host | smart-8373b2ad-8c0d-46fc-8e24-2736dcb35b18 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1802757473 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_esc.1802757473 |
Directory | /workspace/44.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_lc_req.46102245 |
Short name | T699 |
Test name | |
Test status | |
Simulation time | 3109019493 ps |
CPU time | 22.64 seconds |
Started | Jul 30 06:08:51 PM PDT 24 |
Finished | Jul 30 06:09:13 PM PDT 24 |
Peak memory | 242136 kb |
Host | smart-023dac45-8e74-492c-bd4d-7a3f8073094d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=46102245 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_req.46102245 |
Directory | /workspace/44.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_regwen.1151890068 |
Short name | T1173 |
Test name | |
Test status | |
Simulation time | 500800989 ps |
CPU time | 4.44 seconds |
Started | Jul 30 06:08:46 PM PDT 24 |
Finished | Jul 30 06:08:51 PM PDT 24 |
Peak memory | 248160 kb |
Host | smart-f749cf2a-f5cd-46ce-a719-2c8b32d7ca85 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1151890068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_regwen.1151890068 |
Directory | /workspace/44.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_smoke.2778182616 |
Short name | T873 |
Test name | |
Test status | |
Simulation time | 543105544 ps |
CPU time | 7.76 seconds |
Started | Jul 30 06:08:49 PM PDT 24 |
Finished | Jul 30 06:08:57 PM PDT 24 |
Peak memory | 248644 kb |
Host | smart-4f1e2963-5778-43d6-b5c2-93d5c9a4d5d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2778182616 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_smoke.2778182616 |
Directory | /workspace/44.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_test_access.2675833146 |
Short name | T1001 |
Test name | |
Test status | |
Simulation time | 785940121 ps |
CPU time | 7.77 seconds |
Started | Jul 30 06:08:47 PM PDT 24 |
Finished | Jul 30 06:08:55 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-ac900c0f-7c77-4c29-9c36-429eda2a34e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2675833146 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_test_access.2675833146 |
Directory | /workspace/44.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_alert_test.3715792367 |
Short name | T89 |
Test name | |
Test status | |
Simulation time | 883068361 ps |
CPU time | 1.88 seconds |
Started | Jul 30 06:08:59 PM PDT 24 |
Finished | Jul 30 06:09:00 PM PDT 24 |
Peak memory | 240792 kb |
Host | smart-0976ad2d-d2be-4936-9409-1c07584c96d0 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3715792367 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_alert_test.3715792367 |
Directory | /workspace/45.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_check_fail.3676863486 |
Short name | T77 |
Test name | |
Test status | |
Simulation time | 5154957953 ps |
CPU time | 13.81 seconds |
Started | Jul 30 06:08:52 PM PDT 24 |
Finished | Jul 30 06:09:06 PM PDT 24 |
Peak memory | 243552 kb |
Host | smart-95c3f626-1d50-43c2-b81a-bcff92b181cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3676863486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_check_fail.3676863486 |
Directory | /workspace/45.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_dai_errs.2854318926 |
Short name | T545 |
Test name | |
Test status | |
Simulation time | 4035036606 ps |
CPU time | 32.04 seconds |
Started | Jul 30 06:09:02 PM PDT 24 |
Finished | Jul 30 06:09:34 PM PDT 24 |
Peak memory | 244732 kb |
Host | smart-e98e3d74-c262-436d-a0c0-c42db39caccf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2854318926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_errs.2854318926 |
Directory | /workspace/45.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_dai_lock.1082782061 |
Short name | T351 |
Test name | |
Test status | |
Simulation time | 1262172343 ps |
CPU time | 18.04 seconds |
Started | Jul 30 06:09:00 PM PDT 24 |
Finished | Jul 30 06:09:18 PM PDT 24 |
Peak memory | 248708 kb |
Host | smart-6edffce4-19f3-4a34-afc7-67b63d4e590d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1082782061 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_lock.1082782061 |
Directory | /workspace/45.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_init_fail.2419168768 |
Short name | T1027 |
Test name | |
Test status | |
Simulation time | 207430568 ps |
CPU time | 3.77 seconds |
Started | Jul 30 06:09:57 PM PDT 24 |
Finished | Jul 30 06:10:01 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-28607fe0-b641-44fa-bcac-7f58356ad899 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2419168768 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_init_fail.2419168768 |
Directory | /workspace/45.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_macro_errs.2943538809 |
Short name | T116 |
Test name | |
Test status | |
Simulation time | 851378360 ps |
CPU time | 19.94 seconds |
Started | Jul 30 06:08:52 PM PDT 24 |
Finished | Jul 30 06:09:12 PM PDT 24 |
Peak memory | 243900 kb |
Host | smart-c6c34e29-f323-4922-877d-9620cd6565d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2943538809 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_macro_errs.2943538809 |
Directory | /workspace/45.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_key_req.4002259227 |
Short name | T225 |
Test name | |
Test status | |
Simulation time | 901470898 ps |
CPU time | 29.92 seconds |
Started | Jul 30 06:08:54 PM PDT 24 |
Finished | Jul 30 06:09:24 PM PDT 24 |
Peak memory | 242852 kb |
Host | smart-417797b0-82f0-4c92-93fd-417d80828b81 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4002259227 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_key_req.4002259227 |
Directory | /workspace/45.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_lc_esc.658209158 |
Short name | T110 |
Test name | |
Test status | |
Simulation time | 315130086 ps |
CPU time | 9.43 seconds |
Started | Jul 30 06:08:56 PM PDT 24 |
Finished | Jul 30 06:09:06 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-e2b5c231-86f9-4173-84c4-d242d78c5190 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=658209158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_esc.658209158 |
Directory | /workspace/45.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_lc_req.3759119311 |
Short name | T578 |
Test name | |
Test status | |
Simulation time | 8745755938 ps |
CPU time | 23.34 seconds |
Started | Jul 30 06:08:51 PM PDT 24 |
Finished | Jul 30 06:09:14 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-9eb391de-cba0-44bb-beb2-cb1776d6a389 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3759119311 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_req.3759119311 |
Directory | /workspace/45.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_regwen.1089343489 |
Short name | T991 |
Test name | |
Test status | |
Simulation time | 248883517 ps |
CPU time | 4.8 seconds |
Started | Jul 30 06:08:53 PM PDT 24 |
Finished | Jul 30 06:08:58 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-6112f986-f9ae-4728-801f-c35e9be17d9c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1089343489 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_regwen.1089343489 |
Directory | /workspace/45.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_smoke.2803021921 |
Short name | T742 |
Test name | |
Test status | |
Simulation time | 785127976 ps |
CPU time | 9.47 seconds |
Started | Jul 30 06:08:45 PM PDT 24 |
Finished | Jul 30 06:08:55 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-3eb6a46e-e11a-4c41-bcb2-8218624adfb1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2803021921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_smoke.2803021921 |
Directory | /workspace/45.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_stress_all_with_rand_reset.2137722083 |
Short name | T905 |
Test name | |
Test status | |
Simulation time | 80236399140 ps |
CPU time | 428.27 seconds |
Started | Jul 30 06:09:00 PM PDT 24 |
Finished | Jul 30 06:16:08 PM PDT 24 |
Peak memory | 261108 kb |
Host | smart-6dc10cc9-e314-40b3-b9a9-9b05978d3a25 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2137722083 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_stress_all_with_rand_reset.2137722083 |
Directory | /workspace/45.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_test_access.4271451211 |
Short name | T1047 |
Test name | |
Test status | |
Simulation time | 265502267 ps |
CPU time | 5.78 seconds |
Started | Jul 30 06:09:00 PM PDT 24 |
Finished | Jul 30 06:09:05 PM PDT 24 |
Peak memory | 241924 kb |
Host | smart-3f4a171c-4ca9-4e64-9429-09a4e14ca0ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4271451211 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_test_access.4271451211 |
Directory | /workspace/45.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_alert_test.669598748 |
Short name | T590 |
Test name | |
Test status | |
Simulation time | 116344343 ps |
CPU time | 2.03 seconds |
Started | Jul 30 06:08:59 PM PDT 24 |
Finished | Jul 30 06:09:01 PM PDT 24 |
Peak memory | 240492 kb |
Host | smart-dce3f636-e431-4a66-b9af-60d79fa9a472 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=669598748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_alert_test.669598748 |
Directory | /workspace/46.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_check_fail.2781837288 |
Short name | T41 |
Test name | |
Test status | |
Simulation time | 359085311 ps |
CPU time | 13.9 seconds |
Started | Jul 30 06:09:02 PM PDT 24 |
Finished | Jul 30 06:09:16 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-07b9a515-0808-4aed-88d4-ec43323b65dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2781837288 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_check_fail.2781837288 |
Directory | /workspace/46.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_dai_errs.2047219776 |
Short name | T1045 |
Test name | |
Test status | |
Simulation time | 868303734 ps |
CPU time | 20.44 seconds |
Started | Jul 30 06:09:05 PM PDT 24 |
Finished | Jul 30 06:09:25 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-a6843902-0060-403c-ba5d-2b292ba10f7c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2047219776 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_errs.2047219776 |
Directory | /workspace/46.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_dai_lock.587555641 |
Short name | T280 |
Test name | |
Test status | |
Simulation time | 843754884 ps |
CPU time | 21.94 seconds |
Started | Jul 30 06:08:54 PM PDT 24 |
Finished | Jul 30 06:09:16 PM PDT 24 |
Peak memory | 248624 kb |
Host | smart-8e28a988-9a3e-4be3-8d47-14578f2a5a78 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=587555641 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_lock.587555641 |
Directory | /workspace/46.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_init_fail.330163176 |
Short name | T477 |
Test name | |
Test status | |
Simulation time | 2377804192 ps |
CPU time | 5.45 seconds |
Started | Jul 30 06:09:04 PM PDT 24 |
Finished | Jul 30 06:09:09 PM PDT 24 |
Peak memory | 242064 kb |
Host | smart-c72c008f-6ed7-496f-b099-5eeed1828c24 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=330163176 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_init_fail.330163176 |
Directory | /workspace/46.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_macro_errs.2732798404 |
Short name | T1179 |
Test name | |
Test status | |
Simulation time | 7153971516 ps |
CPU time | 15.38 seconds |
Started | Jul 30 06:09:00 PM PDT 24 |
Finished | Jul 30 06:09:16 PM PDT 24 |
Peak memory | 246884 kb |
Host | smart-f7492679-2fcb-41b1-8c47-2584d5cbf812 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2732798404 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_macro_errs.2732798404 |
Directory | /workspace/46.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_key_req.4152117969 |
Short name | T509 |
Test name | |
Test status | |
Simulation time | 5913479686 ps |
CPU time | 11.22 seconds |
Started | Jul 30 06:08:58 PM PDT 24 |
Finished | Jul 30 06:09:10 PM PDT 24 |
Peak memory | 242968 kb |
Host | smart-7709df0e-22c0-4807-89b7-c74d429ecda7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4152117969 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_key_req.4152117969 |
Directory | /workspace/46.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_lc_esc.3671209793 |
Short name | T409 |
Test name | |
Test status | |
Simulation time | 2391865340 ps |
CPU time | 23.27 seconds |
Started | Jul 30 06:08:52 PM PDT 24 |
Finished | Jul 30 06:09:16 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-faefc890-df17-479f-b3b8-3d2e5914ff58 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3671209793 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_esc.3671209793 |
Directory | /workspace/46.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_lc_req.4090457684 |
Short name | T962 |
Test name | |
Test status | |
Simulation time | 1843637768 ps |
CPU time | 16.53 seconds |
Started | Jul 30 06:09:07 PM PDT 24 |
Finished | Jul 30 06:09:24 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-8a6fc3a1-de3c-4ddb-8bcd-22c562af3f6c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4090457684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_req.4090457684 |
Directory | /workspace/46.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_regwen.2165200799 |
Short name | T544 |
Test name | |
Test status | |
Simulation time | 179432234 ps |
CPU time | 6.6 seconds |
Started | Jul 30 06:09:00 PM PDT 24 |
Finished | Jul 30 06:09:06 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-96f4e6f0-01e6-4d2e-bff5-0d7916eccb77 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2165200799 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_regwen.2165200799 |
Directory | /workspace/46.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_smoke.2465637486 |
Short name | T964 |
Test name | |
Test status | |
Simulation time | 424872427 ps |
CPU time | 3.19 seconds |
Started | Jul 30 06:09:02 PM PDT 24 |
Finished | Jul 30 06:09:05 PM PDT 24 |
Peak memory | 241932 kb |
Host | smart-6a380d12-18ad-4bf5-bb99-b7fb2fecdc77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2465637486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_smoke.2465637486 |
Directory | /workspace/46.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_stress_all.1406681327 |
Short name | T1117 |
Test name | |
Test status | |
Simulation time | 666025088 ps |
CPU time | 14.41 seconds |
Started | Jul 30 06:08:59 PM PDT 24 |
Finished | Jul 30 06:09:13 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-137228eb-1f3c-4029-b15a-95d86fd98d45 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1406681327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all .1406681327 |
Directory | /workspace/46.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_test_access.743361409 |
Short name | T92 |
Test name | |
Test status | |
Simulation time | 924560153 ps |
CPU time | 12.03 seconds |
Started | Jul 30 06:08:57 PM PDT 24 |
Finished | Jul 30 06:09:09 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-386a6c77-9f5a-4e1c-a8e0-8e992e1f7f16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=743361409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_test_access.743361409 |
Directory | /workspace/46.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_alert_test.3612502458 |
Short name | T801 |
Test name | |
Test status | |
Simulation time | 157208114 ps |
CPU time | 1.67 seconds |
Started | Jul 30 06:09:05 PM PDT 24 |
Finished | Jul 30 06:09:07 PM PDT 24 |
Peak memory | 240692 kb |
Host | smart-388eaa29-f44b-4d5b-84e4-cd189dbb1cbd |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3612502458 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_alert_test.3612502458 |
Directory | /workspace/47.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_check_fail.4264422884 |
Short name | T100 |
Test name | |
Test status | |
Simulation time | 10480244398 ps |
CPU time | 20.05 seconds |
Started | Jul 30 06:09:06 PM PDT 24 |
Finished | Jul 30 06:09:27 PM PDT 24 |
Peak memory | 248632 kb |
Host | smart-c18ef609-d43d-409a-aa5b-a1ce5f8dfd29 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4264422884 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_check_fail.4264422884 |
Directory | /workspace/47.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_dai_errs.3793957712 |
Short name | T1180 |
Test name | |
Test status | |
Simulation time | 2101531533 ps |
CPU time | 28.44 seconds |
Started | Jul 30 06:09:01 PM PDT 24 |
Finished | Jul 30 06:09:30 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-c8732398-c2ad-4304-9a31-8625fd21f261 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3793957712 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_errs.3793957712 |
Directory | /workspace/47.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_dai_lock.4239141540 |
Short name | T667 |
Test name | |
Test status | |
Simulation time | 7693576663 ps |
CPU time | 24.8 seconds |
Started | Jul 30 06:09:03 PM PDT 24 |
Finished | Jul 30 06:09:28 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-2b377f60-2ab4-408b-8b32-f48837080ee7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4239141540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_lock.4239141540 |
Directory | /workspace/47.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_init_fail.2827741486 |
Short name | T795 |
Test name | |
Test status | |
Simulation time | 288144100 ps |
CPU time | 5.04 seconds |
Started | Jul 30 06:09:03 PM PDT 24 |
Finished | Jul 30 06:09:08 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-09a0883a-a225-433d-98f1-a81e03f7cef4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2827741486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_init_fail.2827741486 |
Directory | /workspace/47.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_key_req.1181049549 |
Short name | T986 |
Test name | |
Test status | |
Simulation time | 1353523244 ps |
CPU time | 40.67 seconds |
Started | Jul 30 06:09:00 PM PDT 24 |
Finished | Jul 30 06:09:41 PM PDT 24 |
Peak memory | 248592 kb |
Host | smart-1e611842-7cda-4660-90c7-81b0475634fb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1181049549 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_key_req.1181049549 |
Directory | /workspace/47.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_lc_esc.2046775050 |
Short name | T455 |
Test name | |
Test status | |
Simulation time | 178017548 ps |
CPU time | 8.47 seconds |
Started | Jul 30 06:08:59 PM PDT 24 |
Finished | Jul 30 06:09:08 PM PDT 24 |
Peak memory | 241908 kb |
Host | smart-47bfcf89-23c3-48f9-84f7-54dbee25cc94 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2046775050 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_esc.2046775050 |
Directory | /workspace/47.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_lc_req.1358960844 |
Short name | T1002 |
Test name | |
Test status | |
Simulation time | 1429100689 ps |
CPU time | 26.15 seconds |
Started | Jul 30 06:08:52 PM PDT 24 |
Finished | Jul 30 06:09:18 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-1ba84661-43d9-47ff-ac25-3a09f8ad87b7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1358960844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_req.1358960844 |
Directory | /workspace/47.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_regwen.2753683418 |
Short name | T777 |
Test name | |
Test status | |
Simulation time | 142974132 ps |
CPU time | 4.45 seconds |
Started | Jul 30 06:09:01 PM PDT 24 |
Finished | Jul 30 06:09:05 PM PDT 24 |
Peak memory | 241852 kb |
Host | smart-54c0d411-7a31-443c-a2a2-829744e2c57e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2753683418 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_regwen.2753683418 |
Directory | /workspace/47.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_smoke.679050251 |
Short name | T826 |
Test name | |
Test status | |
Simulation time | 930599904 ps |
CPU time | 7.78 seconds |
Started | Jul 30 06:09:00 PM PDT 24 |
Finished | Jul 30 06:09:08 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-aaf6cd23-c6ab-4cf7-bf96-28b7c715c241 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=679050251 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_smoke.679050251 |
Directory | /workspace/47.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_stress_all.4162770122 |
Short name | T342 |
Test name | |
Test status | |
Simulation time | 10180261576 ps |
CPU time | 41.62 seconds |
Started | Jul 30 06:09:08 PM PDT 24 |
Finished | Jul 30 06:09:50 PM PDT 24 |
Peak memory | 243492 kb |
Host | smart-19056741-ee1d-4594-9eb8-2e2a532cf01f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4162770122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all .4162770122 |
Directory | /workspace/47.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_stress_all_with_rand_reset.1325004599 |
Short name | T936 |
Test name | |
Test status | |
Simulation time | 50860914745 ps |
CPU time | 1098.63 seconds |
Started | Jul 30 06:09:03 PM PDT 24 |
Finished | Jul 30 06:27:22 PM PDT 24 |
Peak memory | 263132 kb |
Host | smart-599c3fe9-a7da-42ad-ad8b-1019170e657c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1325004599 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all_with_rand_reset.1325004599 |
Directory | /workspace/47.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_test_access.3910337358 |
Short name | T1042 |
Test name | |
Test status | |
Simulation time | 1986565577 ps |
CPU time | 33.46 seconds |
Started | Jul 30 06:09:02 PM PDT 24 |
Finished | Jul 30 06:09:35 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-8535e195-53d0-4078-9322-373f08c88b51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3910337358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_test_access.3910337358 |
Directory | /workspace/47.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_alert_test.4118138810 |
Short name | T1177 |
Test name | |
Test status | |
Simulation time | 172517338 ps |
CPU time | 1.94 seconds |
Started | Jul 30 06:09:09 PM PDT 24 |
Finished | Jul 30 06:09:11 PM PDT 24 |
Peak memory | 240844 kb |
Host | smart-f43dbc67-de21-4587-a64c-9a3645e509c8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4118138810 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_alert_test.4118138810 |
Directory | /workspace/48.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_check_fail.3208421232 |
Short name | T70 |
Test name | |
Test status | |
Simulation time | 3125269102 ps |
CPU time | 31.27 seconds |
Started | Jul 30 06:08:59 PM PDT 24 |
Finished | Jul 30 06:09:31 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-de62e2b0-8200-4ede-b1d9-fd5ab7f055b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3208421232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_check_fail.3208421232 |
Directory | /workspace/48.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_dai_errs.3724904121 |
Short name | T1099 |
Test name | |
Test status | |
Simulation time | 543563022 ps |
CPU time | 6.78 seconds |
Started | Jul 30 06:09:07 PM PDT 24 |
Finished | Jul 30 06:09:14 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-2f6fce26-1e7a-48a5-b3ad-353e9e5ac335 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3724904121 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_errs.3724904121 |
Directory | /workspace/48.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_dai_lock.343272430 |
Short name | T819 |
Test name | |
Test status | |
Simulation time | 223007355 ps |
CPU time | 5.26 seconds |
Started | Jul 30 06:08:59 PM PDT 24 |
Finished | Jul 30 06:09:04 PM PDT 24 |
Peak memory | 241792 kb |
Host | smart-b24c58c3-a2b0-409a-8850-1ab3bb615a9e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=343272430 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_lock.343272430 |
Directory | /workspace/48.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_init_fail.2134981311 |
Short name | T961 |
Test name | |
Test status | |
Simulation time | 290611897 ps |
CPU time | 4.39 seconds |
Started | Jul 30 06:10:12 PM PDT 24 |
Finished | Jul 30 06:10:17 PM PDT 24 |
Peak memory | 241380 kb |
Host | smart-9df78a6c-1bfb-46a6-bf0a-0326753dea1c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2134981311 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_init_fail.2134981311 |
Directory | /workspace/48.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_macro_errs.64100690 |
Short name | T521 |
Test name | |
Test status | |
Simulation time | 2917884431 ps |
CPU time | 35.32 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:10:30 PM PDT 24 |
Peak memory | 247868 kb |
Host | smart-861d982b-fd3b-4cd4-ba40-138a8ca6c67a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=64100690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_macro_errs.64100690 |
Directory | /workspace/48.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_key_req.3491186178 |
Short name | T1009 |
Test name | |
Test status | |
Simulation time | 256732676 ps |
CPU time | 10.47 seconds |
Started | Jul 30 06:09:08 PM PDT 24 |
Finished | Jul 30 06:09:19 PM PDT 24 |
Peak memory | 248540 kb |
Host | smart-e9a4e0cd-7b50-4593-abb8-d7b4aa98a945 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3491186178 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_key_req.3491186178 |
Directory | /workspace/48.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_lc_esc.156466290 |
Short name | T892 |
Test name | |
Test status | |
Simulation time | 2455661476 ps |
CPU time | 22.97 seconds |
Started | Jul 30 06:09:09 PM PDT 24 |
Finished | Jul 30 06:09:32 PM PDT 24 |
Peak memory | 242112 kb |
Host | smart-dbb9af04-dd91-4e2d-aa6b-a4f9dacfd659 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=156466290 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_esc.156466290 |
Directory | /workspace/48.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_lc_req.1394960595 |
Short name | T1139 |
Test name | |
Test status | |
Simulation time | 714681119 ps |
CPU time | 19.51 seconds |
Started | Jul 30 06:09:03 PM PDT 24 |
Finished | Jul 30 06:09:23 PM PDT 24 |
Peak memory | 248656 kb |
Host | smart-9128d0a0-51d1-44c8-aaba-8fd5cd642fa2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1394960595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_req.1394960595 |
Directory | /workspace/48.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_regwen.3326897466 |
Short name | T804 |
Test name | |
Test status | |
Simulation time | 311190672 ps |
CPU time | 5.08 seconds |
Started | Jul 30 06:09:02 PM PDT 24 |
Finished | Jul 30 06:09:07 PM PDT 24 |
Peak memory | 241976 kb |
Host | smart-feb636bf-93ce-433b-9f94-0aa9283455cc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3326897466 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_regwen.3326897466 |
Directory | /workspace/48.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_smoke.1120759952 |
Short name | T1192 |
Test name | |
Test status | |
Simulation time | 281560856 ps |
CPU time | 6.21 seconds |
Started | Jul 30 06:09:04 PM PDT 24 |
Finished | Jul 30 06:09:10 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-8b38e1d9-826a-4f94-971b-4c2d936d240e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1120759952 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_smoke.1120759952 |
Directory | /workspace/48.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_stress_all_with_rand_reset.1955067964 |
Short name | T363 |
Test name | |
Test status | |
Simulation time | 126804787236 ps |
CPU time | 1472.48 seconds |
Started | Jul 30 06:09:10 PM PDT 24 |
Finished | Jul 30 06:33:43 PM PDT 24 |
Peak memory | 297932 kb |
Host | smart-a12b01dd-d7eb-41f5-aec3-3ec50593cf94 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1955067964 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all_with_rand_reset.1955067964 |
Directory | /workspace/48.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_test_access.457673141 |
Short name | T243 |
Test name | |
Test status | |
Simulation time | 1623015740 ps |
CPU time | 29.25 seconds |
Started | Jul 30 06:09:03 PM PDT 24 |
Finished | Jul 30 06:09:32 PM PDT 24 |
Peak memory | 248620 kb |
Host | smart-31cc4310-78b5-4a3f-8b4e-2c97fc55261b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=457673141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_test_access.457673141 |
Directory | /workspace/48.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_alert_test.685351509 |
Short name | T1140 |
Test name | |
Test status | |
Simulation time | 246805669 ps |
CPU time | 2.21 seconds |
Started | Jul 30 06:09:09 PM PDT 24 |
Finished | Jul 30 06:09:11 PM PDT 24 |
Peak memory | 240476 kb |
Host | smart-b94e9431-a77d-4983-8277-b766da92f612 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=685351509 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_alert_test.685351509 |
Directory | /workspace/49.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_check_fail.2227123775 |
Short name | T56 |
Test name | |
Test status | |
Simulation time | 1555347466 ps |
CPU time | 31.17 seconds |
Started | Jul 30 06:09:03 PM PDT 24 |
Finished | Jul 30 06:09:34 PM PDT 24 |
Peak memory | 248568 kb |
Host | smart-d838ad6e-54a0-4899-ba8c-eb23d3c19aa3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2227123775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_check_fail.2227123775 |
Directory | /workspace/49.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_dai_errs.2708397781 |
Short name | T445 |
Test name | |
Test status | |
Simulation time | 1442305322 ps |
CPU time | 18.51 seconds |
Started | Jul 30 06:09:03 PM PDT 24 |
Finished | Jul 30 06:09:22 PM PDT 24 |
Peak memory | 242084 kb |
Host | smart-8d0ceb3a-b059-4af9-abf2-0188c8400305 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2708397781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_errs.2708397781 |
Directory | /workspace/49.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_dai_lock.2513437912 |
Short name | T562 |
Test name | |
Test status | |
Simulation time | 1285491628 ps |
CPU time | 10.39 seconds |
Started | Jul 30 06:09:09 PM PDT 24 |
Finished | Jul 30 06:09:19 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-50067b03-f566-4c03-ac38-96c65df412fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2513437912 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_lock.2513437912 |
Directory | /workspace/49.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_init_fail.1768867628 |
Short name | T891 |
Test name | |
Test status | |
Simulation time | 203299772 ps |
CPU time | 4.08 seconds |
Started | Jul 30 06:09:04 PM PDT 24 |
Finished | Jul 30 06:09:08 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-b71e8f87-094f-4b7c-b955-c115e79fb250 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1768867628 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_init_fail.1768867628 |
Directory | /workspace/49.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_macro_errs.1113215083 |
Short name | T985 |
Test name | |
Test status | |
Simulation time | 1934035362 ps |
CPU time | 37.31 seconds |
Started | Jul 30 06:09:09 PM PDT 24 |
Finished | Jul 30 06:09:46 PM PDT 24 |
Peak memory | 248672 kb |
Host | smart-a94e1057-c316-4260-8476-e1d32ab2b152 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1113215083 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_macro_errs.1113215083 |
Directory | /workspace/49.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_key_req.778687711 |
Short name | T666 |
Test name | |
Test status | |
Simulation time | 3911533743 ps |
CPU time | 10.7 seconds |
Started | Jul 30 06:09:11 PM PDT 24 |
Finished | Jul 30 06:09:21 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-f35b243c-7bef-4358-ab04-183419349316 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=778687711 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_key_req.778687711 |
Directory | /workspace/49.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_lc_esc.3785663155 |
Short name | T189 |
Test name | |
Test status | |
Simulation time | 282603469 ps |
CPU time | 5 seconds |
Started | Jul 30 06:09:09 PM PDT 24 |
Finished | Jul 30 06:09:14 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-614c4219-a3d8-4786-9ce1-96ca19862fb0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3785663155 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_esc.3785663155 |
Directory | /workspace/49.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_lc_req.3816681208 |
Short name | T887 |
Test name | |
Test status | |
Simulation time | 222012493 ps |
CPU time | 5.77 seconds |
Started | Jul 30 06:09:07 PM PDT 24 |
Finished | Jul 30 06:09:13 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-5ff636a4-d518-4a44-9fcd-5a79bc2a1ebb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3816681208 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_req.3816681208 |
Directory | /workspace/49.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_regwen.170877252 |
Short name | T446 |
Test name | |
Test status | |
Simulation time | 1246338296 ps |
CPU time | 10.27 seconds |
Started | Jul 30 06:09:08 PM PDT 24 |
Finished | Jul 30 06:09:18 PM PDT 24 |
Peak memory | 241860 kb |
Host | smart-b545c67c-e349-4a7e-b19d-b377b05cbe95 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=170877252 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_regwen.170877252 |
Directory | /workspace/49.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_smoke.450930127 |
Short name | T494 |
Test name | |
Test status | |
Simulation time | 912211305 ps |
CPU time | 11.9 seconds |
Started | Jul 30 06:09:19 PM PDT 24 |
Finished | Jul 30 06:09:31 PM PDT 24 |
Peak memory | 248640 kb |
Host | smart-eaf0bb1a-8a22-4deb-b17d-e2615a06022d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=450930127 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_smoke.450930127 |
Directory | /workspace/49.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_stress_all.2005333102 |
Short name | T468 |
Test name | |
Test status | |
Simulation time | 613390618 ps |
CPU time | 17.52 seconds |
Started | Jul 30 06:09:08 PM PDT 24 |
Finished | Jul 30 06:09:26 PM PDT 24 |
Peak memory | 248564 kb |
Host | smart-5c28f5b7-afff-49a5-9b49-5536b140e4e6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2005333102 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all .2005333102 |
Directory | /workspace/49.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_stress_all_with_rand_reset.3019371107 |
Short name | T679 |
Test name | |
Test status | |
Simulation time | 49473002824 ps |
CPU time | 947.57 seconds |
Started | Jul 30 06:09:13 PM PDT 24 |
Finished | Jul 30 06:25:01 PM PDT 24 |
Peak memory | 256936 kb |
Host | smart-446cbf0e-4cda-4cfd-9dd7-9d00e2716bd9 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3019371107 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all_with_rand_reset.3019371107 |
Directory | /workspace/49.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_test_access.551844958 |
Short name | T302 |
Test name | |
Test status | |
Simulation time | 2601628816 ps |
CPU time | 5.97 seconds |
Started | Jul 30 06:09:09 PM PDT 24 |
Finished | Jul 30 06:09:15 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-8ae0c901-4f92-4eb3-a926-cb3ea29c8e7d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=551844958 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_test_access.551844958 |
Directory | /workspace/49.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_alert_test.2693182676 |
Short name | T5 |
Test name | |
Test status | |
Simulation time | 780170766 ps |
CPU time | 2.1 seconds |
Started | Jul 30 06:05:53 PM PDT 24 |
Finished | Jul 30 06:05:55 PM PDT 24 |
Peak memory | 240456 kb |
Host | smart-9c4da53a-f5cf-4937-8b31-b4f3eab99670 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2693182676 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_alert_test.2693182676 |
Directory | /workspace/5.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_background_chks.1656594881 |
Short name | T827 |
Test name | |
Test status | |
Simulation time | 758163411 ps |
CPU time | 8.71 seconds |
Started | Jul 30 06:05:51 PM PDT 24 |
Finished | Jul 30 06:06:00 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-45dd947a-cfc1-4772-aa0f-36814ef7ab3a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1656594881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_background_chks.1656594881 |
Directory | /workspace/5.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_check_fail.2142441437 |
Short name | T880 |
Test name | |
Test status | |
Simulation time | 3278933730 ps |
CPU time | 19.6 seconds |
Started | Jul 30 06:05:46 PM PDT 24 |
Finished | Jul 30 06:06:05 PM PDT 24 |
Peak memory | 242968 kb |
Host | smart-20069454-1a77-455f-8cd1-16fe9017361b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2142441437 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_check_fail.2142441437 |
Directory | /workspace/5.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_dai_errs.3248320232 |
Short name | T885 |
Test name | |
Test status | |
Simulation time | 553234489 ps |
CPU time | 15.28 seconds |
Started | Jul 30 06:05:48 PM PDT 24 |
Finished | Jul 30 06:06:03 PM PDT 24 |
Peak memory | 241928 kb |
Host | smart-b324e619-f821-4f68-831d-c4030b63283f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3248320232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_errs.3248320232 |
Directory | /workspace/5.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_dai_lock.1900018192 |
Short name | T758 |
Test name | |
Test status | |
Simulation time | 966554084 ps |
CPU time | 18.73 seconds |
Started | Jul 30 06:05:44 PM PDT 24 |
Finished | Jul 30 06:06:03 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-38de58f2-3171-43ca-869d-cb8d7f57cf1b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1900018192 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_lock.1900018192 |
Directory | /workspace/5.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_init_fail.3783354439 |
Short name | T45 |
Test name | |
Test status | |
Simulation time | 109660652 ps |
CPU time | 3.9 seconds |
Started | Jul 30 06:05:54 PM PDT 24 |
Finished | Jul 30 06:05:58 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-bf20f23e-dcb3-4154-a6b4-46824ff8ad30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3783354439 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_init_fail.3783354439 |
Directory | /workspace/5.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_macro_errs.3540061791 |
Short name | T515 |
Test name | |
Test status | |
Simulation time | 4098567257 ps |
CPU time | 26 seconds |
Started | Jul 30 06:05:49 PM PDT 24 |
Finished | Jul 30 06:06:15 PM PDT 24 |
Peak memory | 247580 kb |
Host | smart-fae8e015-9697-40c2-8a0d-39c76f61a373 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3540061791 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_macro_errs.3540061791 |
Directory | /workspace/5.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_key_req.3695326928 |
Short name | T1034 |
Test name | |
Test status | |
Simulation time | 556509403 ps |
CPU time | 17.88 seconds |
Started | Jul 30 06:06:01 PM PDT 24 |
Finished | Jul 30 06:06:19 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-2cc88526-b199-4e12-8931-7d32e01746bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3695326928 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_key_req.3695326928 |
Directory | /workspace/5.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_lc_esc.428796726 |
Short name | T309 |
Test name | |
Test status | |
Simulation time | 566179231 ps |
CPU time | 15.47 seconds |
Started | Jul 30 06:05:50 PM PDT 24 |
Finished | Jul 30 06:06:06 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-e570825a-d858-41a7-83ac-39ced91767cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=428796726 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_esc.428796726 |
Directory | /workspace/5.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_lc_req.1211306860 |
Short name | T933 |
Test name | |
Test status | |
Simulation time | 1176886904 ps |
CPU time | 21.44 seconds |
Started | Jul 30 06:05:54 PM PDT 24 |
Finished | Jul 30 06:06:15 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-f27020a7-d8f0-4ea2-8d28-c08ffc0d48a5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1211306860 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_req.1211306860 |
Directory | /workspace/5.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_regwen.1066235160 |
Short name | T776 |
Test name | |
Test status | |
Simulation time | 167891124 ps |
CPU time | 6.37 seconds |
Started | Jul 30 06:05:52 PM PDT 24 |
Finished | Jul 30 06:05:58 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-03fe568d-a9ae-453e-bc5c-b125511b6aec |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1066235160 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_regwen.1066235160 |
Directory | /workspace/5.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_smoke.2198388894 |
Short name | T857 |
Test name | |
Test status | |
Simulation time | 413149698 ps |
CPU time | 6.8 seconds |
Started | Jul 30 06:05:47 PM PDT 24 |
Finished | Jul 30 06:05:54 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-d3663051-d292-46bd-904e-3f2643f23c84 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2198388894 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_smoke.2198388894 |
Directory | /workspace/5.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_stress_all.2823408573 |
Short name | T1024 |
Test name | |
Test status | |
Simulation time | 7731015124 ps |
CPU time | 13.04 seconds |
Started | Jul 30 06:05:53 PM PDT 24 |
Finished | Jul 30 06:06:06 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-aee11815-59e1-418b-8122-19c7ac6e6f03 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2823408573 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all. 2823408573 |
Directory | /workspace/5.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_stress_all_with_rand_reset.2336332164 |
Short name | T241 |
Test name | |
Test status | |
Simulation time | 57597565241 ps |
CPU time | 556.18 seconds |
Started | Jul 30 06:05:54 PM PDT 24 |
Finished | Jul 30 06:15:11 PM PDT 24 |
Peak memory | 265164 kb |
Host | smart-79d4c393-4216-4310-83ec-8de46012dc49 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2336332164 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all_with_rand_reset.2336332164 |
Directory | /workspace/5.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_test_access.3680053854 |
Short name | T1068 |
Test name | |
Test status | |
Simulation time | 1515820511 ps |
CPU time | 34.31 seconds |
Started | Jul 30 06:05:53 PM PDT 24 |
Finished | Jul 30 06:06:27 PM PDT 24 |
Peak memory | 241968 kb |
Host | smart-2d79a9ef-f3a2-4032-8692-df4cea6ed2d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3680053854 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_test_access.3680053854 |
Directory | /workspace/5.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_init_fail.772395073 |
Short name | T39 |
Test name | |
Test status | |
Simulation time | 264445176 ps |
CPU time | 4.47 seconds |
Started | Jul 30 06:09:14 PM PDT 24 |
Finished | Jul 30 06:09:19 PM PDT 24 |
Peak memory | 242060 kb |
Host | smart-d49d166a-7dfb-43bd-a212-37856fc38c59 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=772395073 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_init_fail.772395073 |
Directory | /workspace/50.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_parallel_lc_esc.1595576219 |
Short name | T593 |
Test name | |
Test status | |
Simulation time | 467414683 ps |
CPU time | 12.26 seconds |
Started | Jul 30 06:09:13 PM PDT 24 |
Finished | Jul 30 06:09:25 PM PDT 24 |
Peak memory | 241756 kb |
Host | smart-8eb3367c-6f9c-4b06-b559-d84d19596051 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1595576219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_parallel_lc_esc.1595576219 |
Directory | /workspace/50.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_init_fail.993309373 |
Short name | T489 |
Test name | |
Test status | |
Simulation time | 2397908865 ps |
CPU time | 5.48 seconds |
Started | Jul 30 06:09:07 PM PDT 24 |
Finished | Jul 30 06:09:13 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-6b632c82-4d6f-4832-a0d1-3a046a4a5cf8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=993309373 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_init_fail.993309373 |
Directory | /workspace/51.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_parallel_lc_esc.2587168445 |
Short name | T495 |
Test name | |
Test status | |
Simulation time | 823355874 ps |
CPU time | 18 seconds |
Started | Jul 30 06:09:10 PM PDT 24 |
Finished | Jul 30 06:09:29 PM PDT 24 |
Peak memory | 241928 kb |
Host | smart-ec34808a-84f0-4e93-98df-af62cb713328 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2587168445 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_parallel_lc_esc.2587168445 |
Directory | /workspace/51.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_stress_all_with_rand_reset.1465755121 |
Short name | T244 |
Test name | |
Test status | |
Simulation time | 128817340088 ps |
CPU time | 2368.9 seconds |
Started | Jul 30 06:09:12 PM PDT 24 |
Finished | Jul 30 06:48:41 PM PDT 24 |
Peak memory | 270880 kb |
Host | smart-6f044fa7-35f2-4976-a71b-6e63c7b2637a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1465755121 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_stress_all_with_rand_reset.1465755121 |
Directory | /workspace/51.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_init_fail.1288097171 |
Short name | T1141 |
Test name | |
Test status | |
Simulation time | 150698710 ps |
CPU time | 3.81 seconds |
Started | Jul 30 06:09:11 PM PDT 24 |
Finished | Jul 30 06:09:15 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-dcd5177e-3cfd-4ea5-bcbf-044d0e8bc394 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1288097171 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_init_fail.1288097171 |
Directory | /workspace/52.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_parallel_lc_esc.1001665789 |
Short name | T1105 |
Test name | |
Test status | |
Simulation time | 380406593 ps |
CPU time | 3.89 seconds |
Started | Jul 30 06:09:15 PM PDT 24 |
Finished | Jul 30 06:09:19 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-b6e29ade-e499-4d27-9d74-c44e987789df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1001665789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_parallel_lc_esc.1001665789 |
Directory | /workspace/52.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_stress_all_with_rand_reset.1030606199 |
Short name | T690 |
Test name | |
Test status | |
Simulation time | 39029963947 ps |
CPU time | 872.29 seconds |
Started | Jul 30 06:09:11 PM PDT 24 |
Finished | Jul 30 06:23:43 PM PDT 24 |
Peak memory | 265168 kb |
Host | smart-d35ecb35-c787-4b05-a200-edab1f4a42ac |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1030606199 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_stress_all_with_rand_reset.1030606199 |
Directory | /workspace/52.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_init_fail.1931327949 |
Short name | T4 |
Test name | |
Test status | |
Simulation time | 118848503 ps |
CPU time | 4.7 seconds |
Started | Jul 30 06:09:11 PM PDT 24 |
Finished | Jul 30 06:09:16 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-1e9a827d-79a1-4cf3-96b8-8c6036994986 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1931327949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_init_fail.1931327949 |
Directory | /workspace/53.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_parallel_lc_esc.302608897 |
Short name | T691 |
Test name | |
Test status | |
Simulation time | 159996792 ps |
CPU time | 6.38 seconds |
Started | Jul 30 06:09:14 PM PDT 24 |
Finished | Jul 30 06:09:21 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-bdafcee0-84bd-467e-a8e6-40dec831b2bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=302608897 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_parallel_lc_esc.302608897 |
Directory | /workspace/53.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_stress_all_with_rand_reset.2880714971 |
Short name | T708 |
Test name | |
Test status | |
Simulation time | 46938350448 ps |
CPU time | 1132.14 seconds |
Started | Jul 30 06:09:15 PM PDT 24 |
Finished | Jul 30 06:28:07 PM PDT 24 |
Peak memory | 484336 kb |
Host | smart-086420b1-b2a4-44bd-9c4f-16a4d8f226f2 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2880714971 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_stress_all_with_rand_reset.2880714971 |
Directory | /workspace/53.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_init_fail.4017990803 |
Short name | T173 |
Test name | |
Test status | |
Simulation time | 257283071 ps |
CPU time | 4.83 seconds |
Started | Jul 30 06:09:16 PM PDT 24 |
Finished | Jul 30 06:09:21 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-b4f71326-4391-45d7-a39a-f835a5c62638 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4017990803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_init_fail.4017990803 |
Directory | /workspace/54.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_parallel_lc_esc.345395519 |
Short name | T1080 |
Test name | |
Test status | |
Simulation time | 362980971 ps |
CPU time | 5.27 seconds |
Started | Jul 30 06:09:14 PM PDT 24 |
Finished | Jul 30 06:09:19 PM PDT 24 |
Peak memory | 241912 kb |
Host | smart-081415c6-8620-4bfd-9d6a-c07d4e491d90 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=345395519 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_parallel_lc_esc.345395519 |
Directory | /workspace/54.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_stress_all_with_rand_reset.1762080414 |
Short name | T436 |
Test name | |
Test status | |
Simulation time | 167789052570 ps |
CPU time | 1163.31 seconds |
Started | Jul 30 06:09:19 PM PDT 24 |
Finished | Jul 30 06:28:43 PM PDT 24 |
Peak memory | 287960 kb |
Host | smart-40a66ff9-7715-4aa9-8569-b8d86ac20ceb |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1762080414 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_stress_all_with_rand_reset.1762080414 |
Directory | /workspace/54.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_init_fail.2859502832 |
Short name | T466 |
Test name | |
Test status | |
Simulation time | 118889039 ps |
CPU time | 4.36 seconds |
Started | Jul 30 06:09:14 PM PDT 24 |
Finished | Jul 30 06:09:19 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-7d79189b-4d1a-4db4-826b-e66b327546b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2859502832 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_init_fail.2859502832 |
Directory | /workspace/55.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_parallel_lc_esc.3604252463 |
Short name | T191 |
Test name | |
Test status | |
Simulation time | 349636567 ps |
CPU time | 9.58 seconds |
Started | Jul 30 06:09:16 PM PDT 24 |
Finished | Jul 30 06:09:26 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-10f3ed03-1489-468f-8d63-d983af5c15ad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3604252463 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_parallel_lc_esc.3604252463 |
Directory | /workspace/55.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_stress_all_with_rand_reset.3989296969 |
Short name | T254 |
Test name | |
Test status | |
Simulation time | 306481295148 ps |
CPU time | 2548.46 seconds |
Started | Jul 30 06:09:15 PM PDT 24 |
Finished | Jul 30 06:51:43 PM PDT 24 |
Peak memory | 294744 kb |
Host | smart-6d6d4e71-a6a0-428e-be7a-6fda14debd85 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3989296969 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_stress_all_with_rand_reset.3989296969 |
Directory | /workspace/55.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_init_fail.361669985 |
Short name | T533 |
Test name | |
Test status | |
Simulation time | 386642907 ps |
CPU time | 4.88 seconds |
Started | Jul 30 06:09:16 PM PDT 24 |
Finished | Jul 30 06:09:21 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-192dbf90-ae48-48df-ab71-d1b4b16f6bf7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=361669985 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_init_fail.361669985 |
Directory | /workspace/56.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_parallel_lc_esc.3736682354 |
Short name | T1143 |
Test name | |
Test status | |
Simulation time | 334152320 ps |
CPU time | 8.9 seconds |
Started | Jul 30 06:09:14 PM PDT 24 |
Finished | Jul 30 06:09:23 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-c8494630-e788-4ee5-bde5-7d2d033a1353 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3736682354 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_parallel_lc_esc.3736682354 |
Directory | /workspace/56.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_parallel_lc_esc.3253922322 |
Short name | T799 |
Test name | |
Test status | |
Simulation time | 262164863 ps |
CPU time | 4.14 seconds |
Started | Jul 30 06:09:21 PM PDT 24 |
Finished | Jul 30 06:09:25 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-f1fe2b82-69ab-421f-a580-595a6b8f1c93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3253922322 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_parallel_lc_esc.3253922322 |
Directory | /workspace/57.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_stress_all_with_rand_reset.2974823684 |
Short name | T1147 |
Test name | |
Test status | |
Simulation time | 2128079830897 ps |
CPU time | 4104.66 seconds |
Started | Jul 30 06:09:16 PM PDT 24 |
Finished | Jul 30 07:17:41 PM PDT 24 |
Peak memory | 659184 kb |
Host | smart-276d077b-72bc-4c35-b6bb-3d2653fa5b87 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2974823684 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_stress_all_with_rand_reset.2974823684 |
Directory | /workspace/57.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_init_fail.3936403273 |
Short name | T391 |
Test name | |
Test status | |
Simulation time | 1529736429 ps |
CPU time | 4.27 seconds |
Started | Jul 30 06:09:15 PM PDT 24 |
Finished | Jul 30 06:09:19 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-13728dcf-e59b-4c38-bd76-e76efb08c840 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3936403273 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_init_fail.3936403273 |
Directory | /workspace/58.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_parallel_lc_esc.150629617 |
Short name | T868 |
Test name | |
Test status | |
Simulation time | 723605747 ps |
CPU time | 8.97 seconds |
Started | Jul 30 06:09:16 PM PDT 24 |
Finished | Jul 30 06:09:25 PM PDT 24 |
Peak memory | 241864 kb |
Host | smart-496e0837-b523-45e2-aac1-62463592faea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=150629617 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_parallel_lc_esc.150629617 |
Directory | /workspace/58.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_stress_all_with_rand_reset.56328503 |
Short name | T15 |
Test name | |
Test status | |
Simulation time | 1546031373585 ps |
CPU time | 2663.05 seconds |
Started | Jul 30 06:09:16 PM PDT 24 |
Finished | Jul 30 06:53:39 PM PDT 24 |
Peak memory | 576284 kb |
Host | smart-8bd06df3-016f-40f4-9222-b0b1801b881a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=56328503 -assert nopos tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_stress_all_with_rand_reset.56328503 |
Directory | /workspace/58.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_init_fail.2489795623 |
Short name | T146 |
Test name | |
Test status | |
Simulation time | 293046380 ps |
CPU time | 4.55 seconds |
Started | Jul 30 06:09:16 PM PDT 24 |
Finished | Jul 30 06:09:20 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-7ae262cf-69af-42eb-a983-e2d4846a318f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2489795623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_init_fail.2489795623 |
Directory | /workspace/59.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_parallel_lc_esc.1227293227 |
Short name | T1128 |
Test name | |
Test status | |
Simulation time | 1712454975 ps |
CPU time | 5.84 seconds |
Started | Jul 30 06:09:17 PM PDT 24 |
Finished | Jul 30 06:09:23 PM PDT 24 |
Peak memory | 241784 kb |
Host | smart-77ce0889-be92-4261-ac2e-ccba9f81820e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1227293227 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_parallel_lc_esc.1227293227 |
Directory | /workspace/59.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_stress_all_with_rand_reset.1986599548 |
Short name | T240 |
Test name | |
Test status | |
Simulation time | 928925856465 ps |
CPU time | 1825.75 seconds |
Started | Jul 30 06:09:20 PM PDT 24 |
Finished | Jul 30 06:39:46 PM PDT 24 |
Peak memory | 277708 kb |
Host | smart-00d97910-2cbf-4a0e-a24b-458cd7c7bde9 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1986599548 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_stress_all_with_rand_reset.1986599548 |
Directory | /workspace/59.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_alert_test.3805294196 |
Short name | T889 |
Test name | |
Test status | |
Simulation time | 328726510 ps |
CPU time | 2.1 seconds |
Started | Jul 30 06:06:01 PM PDT 24 |
Finished | Jul 30 06:06:03 PM PDT 24 |
Peak memory | 240424 kb |
Host | smart-1447d141-9853-405c-a7ae-1fa8c7672145 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3805294196 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_alert_test.3805294196 |
Directory | /workspace/6.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_background_chks.2839579962 |
Short name | T537 |
Test name | |
Test status | |
Simulation time | 4398117639 ps |
CPU time | 30.32 seconds |
Started | Jul 30 06:05:52 PM PDT 24 |
Finished | Jul 30 06:06:22 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-92bc675e-edbd-43c8-a24b-4e2851ca114a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2839579962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_background_chks.2839579962 |
Directory | /workspace/6.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_check_fail.73230602 |
Short name | T51 |
Test name | |
Test status | |
Simulation time | 1020998519 ps |
CPU time | 18.67 seconds |
Started | Jul 30 06:05:55 PM PDT 24 |
Finished | Jul 30 06:06:13 PM PDT 24 |
Peak memory | 248688 kb |
Host | smart-66cb7470-6bb9-45c2-9b9f-f83ff53fd0d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=73230602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_check_fail.73230602 |
Directory | /workspace/6.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_dai_errs.2972620662 |
Short name | T315 |
Test name | |
Test status | |
Simulation time | 897868677 ps |
CPU time | 13.6 seconds |
Started | Jul 30 06:05:58 PM PDT 24 |
Finished | Jul 30 06:06:12 PM PDT 24 |
Peak memory | 241872 kb |
Host | smart-be16b2ae-a78a-4fa6-a4b7-e56712fdb1cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2972620662 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_errs.2972620662 |
Directory | /workspace/6.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_dai_lock.2481253081 |
Short name | T955 |
Test name | |
Test status | |
Simulation time | 1134710075 ps |
CPU time | 21.23 seconds |
Started | Jul 30 06:05:55 PM PDT 24 |
Finished | Jul 30 06:06:16 PM PDT 24 |
Peak memory | 248560 kb |
Host | smart-3307fff3-f19d-48a1-a4b8-6f2b2823a784 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2481253081 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_lock.2481253081 |
Directory | /workspace/6.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_init_fail.3944750472 |
Short name | T159 |
Test name | |
Test status | |
Simulation time | 319629923 ps |
CPU time | 4.65 seconds |
Started | Jul 30 06:05:50 PM PDT 24 |
Finished | Jul 30 06:05:55 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-f765b2d7-505b-4bb5-8d11-cbf13649f9cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3944750472 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_init_fail.3944750472 |
Directory | /workspace/6.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_macro_errs.854983137 |
Short name | T920 |
Test name | |
Test status | |
Simulation time | 381126669 ps |
CPU time | 10.83 seconds |
Started | Jul 30 06:05:54 PM PDT 24 |
Finished | Jul 30 06:06:05 PM PDT 24 |
Peak memory | 241940 kb |
Host | smart-0a183435-43e7-43ad-b86b-ce4db8ea2af5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=854983137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_macro_errs.854983137 |
Directory | /workspace/6.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_key_req.4222003420 |
Short name | T158 |
Test name | |
Test status | |
Simulation time | 892735517 ps |
CPU time | 8.44 seconds |
Started | Jul 30 06:05:55 PM PDT 24 |
Finished | Jul 30 06:06:03 PM PDT 24 |
Peak memory | 248716 kb |
Host | smart-4d40b6da-439b-4557-a5b2-96810dada01b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4222003420 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_key_req.4222003420 |
Directory | /workspace/6.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_lc_esc.416483945 |
Short name | T772 |
Test name | |
Test status | |
Simulation time | 106861480 ps |
CPU time | 3.16 seconds |
Started | Jul 30 06:05:52 PM PDT 24 |
Finished | Jul 30 06:05:56 PM PDT 24 |
Peak memory | 242012 kb |
Host | smart-77abc76c-880d-449f-9f76-f49a3a3f5f49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=416483945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_esc.416483945 |
Directory | /workspace/6.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_lc_req.3085443953 |
Short name | T184 |
Test name | |
Test status | |
Simulation time | 2306558218 ps |
CPU time | 14.75 seconds |
Started | Jul 30 06:05:51 PM PDT 24 |
Finished | Jul 30 06:06:06 PM PDT 24 |
Peak memory | 242120 kb |
Host | smart-6567bc3d-f49c-4e74-b830-182125dd8fab |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3085443953 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_req.3085443953 |
Directory | /workspace/6.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_regwen.1108348622 |
Short name | T1044 |
Test name | |
Test status | |
Simulation time | 400756848 ps |
CPU time | 12.1 seconds |
Started | Jul 30 06:05:54 PM PDT 24 |
Finished | Jul 30 06:06:06 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-8e6f86af-61ec-4a4a-9b7a-e3ffbe8c695f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1108348622 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_regwen.1108348622 |
Directory | /workspace/6.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_smoke.549172675 |
Short name | T534 |
Test name | |
Test status | |
Simulation time | 2799464607 ps |
CPU time | 5.97 seconds |
Started | Jul 30 06:05:52 PM PDT 24 |
Finished | Jul 30 06:05:58 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-80a36aba-f99d-4db2-bdfb-8546109560e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=549172675 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_smoke.549172675 |
Directory | /workspace/6.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_stress_all_with_rand_reset.9427820 |
Short name | T250 |
Test name | |
Test status | |
Simulation time | 849481734054 ps |
CPU time | 2641.53 seconds |
Started | Jul 30 06:06:03 PM PDT 24 |
Finished | Jul 30 06:50:05 PM PDT 24 |
Peak memory | 324188 kb |
Host | smart-aa7ae0b9-b03f-4be9-97b4-f08f93a90b52 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=9427820 -assert nopost proc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage /default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all_with_rand_reset.9427820 |
Directory | /workspace/6.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_test_access.1848124344 |
Short name | T362 |
Test name | |
Test status | |
Simulation time | 2481069864 ps |
CPU time | 21.47 seconds |
Started | Jul 30 06:05:58 PM PDT 24 |
Finished | Jul 30 06:06:19 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-9b7422e0-0945-4cf1-a52f-5402de36055c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1848124344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_test_access.1848124344 |
Directory | /workspace/6.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_init_fail.3011995905 |
Short name | T651 |
Test name | |
Test status | |
Simulation time | 97091381 ps |
CPU time | 3.22 seconds |
Started | Jul 30 06:09:20 PM PDT 24 |
Finished | Jul 30 06:09:23 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-b13b518c-2dcb-462b-bf1a-2bb467def107 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3011995905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_init_fail.3011995905 |
Directory | /workspace/60.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_parallel_lc_esc.4024924058 |
Short name | T1116 |
Test name | |
Test status | |
Simulation time | 135786780 ps |
CPU time | 6.37 seconds |
Started | Jul 30 06:09:18 PM PDT 24 |
Finished | Jul 30 06:09:25 PM PDT 24 |
Peak memory | 248636 kb |
Host | smart-1ae433fb-f3d8-4319-86fc-0ecff527ff3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4024924058 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_parallel_lc_esc.4024924058 |
Directory | /workspace/60.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_stress_all_with_rand_reset.2768603044 |
Short name | T1200 |
Test name | |
Test status | |
Simulation time | 234974679472 ps |
CPU time | 994.55 seconds |
Started | Jul 30 06:09:18 PM PDT 24 |
Finished | Jul 30 06:25:53 PM PDT 24 |
Peak memory | 265500 kb |
Host | smart-271a4dc9-8663-4746-9462-4916629e62b1 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2768603044 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_stress_all_with_rand_reset.2768603044 |
Directory | /workspace/60.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_init_fail.4285426656 |
Short name | T694 |
Test name | |
Test status | |
Simulation time | 188263207 ps |
CPU time | 4.13 seconds |
Started | Jul 30 06:09:18 PM PDT 24 |
Finished | Jul 30 06:09:23 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-56abbefa-8f50-4520-8e66-9ff04a780b4e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4285426656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_init_fail.4285426656 |
Directory | /workspace/61.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_parallel_lc_esc.4259816670 |
Short name | T979 |
Test name | |
Test status | |
Simulation time | 249595777 ps |
CPU time | 6.94 seconds |
Started | Jul 30 06:09:18 PM PDT 24 |
Finished | Jul 30 06:09:25 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-0423bf64-69f8-4921-8dc8-1b90044a9a08 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4259816670 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_parallel_lc_esc.4259816670 |
Directory | /workspace/61.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_stress_all_with_rand_reset.3961591190 |
Short name | T814 |
Test name | |
Test status | |
Simulation time | 98718617264 ps |
CPU time | 378.4 seconds |
Started | Jul 30 06:09:19 PM PDT 24 |
Finished | Jul 30 06:15:38 PM PDT 24 |
Peak memory | 299992 kb |
Host | smart-820e3571-260b-401a-acc9-89acd97ed3ca |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3961591190 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_stress_all_with_rand_reset.3961591190 |
Directory | /workspace/61.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_init_fail.3866381340 |
Short name | T36 |
Test name | |
Test status | |
Simulation time | 348380090 ps |
CPU time | 4.74 seconds |
Started | Jul 30 06:09:26 PM PDT 24 |
Finished | Jul 30 06:09:30 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-1e9cde79-ec93-40d5-a54f-11afd15c962f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3866381340 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_init_fail.3866381340 |
Directory | /workspace/62.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_parallel_lc_esc.1308738198 |
Short name | T396 |
Test name | |
Test status | |
Simulation time | 416067071 ps |
CPU time | 6.83 seconds |
Started | Jul 30 06:09:34 PM PDT 24 |
Finished | Jul 30 06:09:44 PM PDT 24 |
Peak memory | 241880 kb |
Host | smart-c9e694b9-7586-4fc6-8779-0725cad93c0f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1308738198 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_parallel_lc_esc.1308738198 |
Directory | /workspace/62.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_stress_all_with_rand_reset.1174434552 |
Short name | T693 |
Test name | |
Test status | |
Simulation time | 125692828647 ps |
CPU time | 3409.01 seconds |
Started | Jul 30 06:09:27 PM PDT 24 |
Finished | Jul 30 07:06:16 PM PDT 24 |
Peak memory | 347308 kb |
Host | smart-fadcba10-b0b3-4ebd-bb40-ffa944a3f8e2 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1174434552 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_stress_all_with_rand_reset.1174434552 |
Directory | /workspace/62.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_init_fail.387716736 |
Short name | T1000 |
Test name | |
Test status | |
Simulation time | 110156379 ps |
CPU time | 4.27 seconds |
Started | Jul 30 06:09:41 PM PDT 24 |
Finished | Jul 30 06:09:46 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-abc312a6-9c7b-46a5-a01e-f131f67323fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=387716736 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_init_fail.387716736 |
Directory | /workspace/63.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_parallel_lc_esc.1166488827 |
Short name | T387 |
Test name | |
Test status | |
Simulation time | 638736674 ps |
CPU time | 9.6 seconds |
Started | Jul 30 06:09:35 PM PDT 24 |
Finished | Jul 30 06:09:45 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-c60748cd-deb0-4ead-833b-8d8e5fd75abe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1166488827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_parallel_lc_esc.1166488827 |
Directory | /workspace/63.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_parallel_lc_esc.1340359733 |
Short name | T720 |
Test name | |
Test status | |
Simulation time | 1599795346 ps |
CPU time | 21.13 seconds |
Started | Jul 30 06:09:36 PM PDT 24 |
Finished | Jul 30 06:09:58 PM PDT 24 |
Peak memory | 241900 kb |
Host | smart-47bf5a92-cdd4-4fc3-8deb-2bb6ed03b3a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1340359733 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_parallel_lc_esc.1340359733 |
Directory | /workspace/64.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_init_fail.1316458069 |
Short name | T1149 |
Test name | |
Test status | |
Simulation time | 1884187048 ps |
CPU time | 4.32 seconds |
Started | Jul 30 06:09:22 PM PDT 24 |
Finished | Jul 30 06:09:26 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-8170aa58-6a59-4f10-a21d-efd6419d1aa4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1316458069 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_init_fail.1316458069 |
Directory | /workspace/65.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_parallel_lc_esc.1671852693 |
Short name | T1093 |
Test name | |
Test status | |
Simulation time | 2300553353 ps |
CPU time | 18.39 seconds |
Started | Jul 30 06:09:25 PM PDT 24 |
Finished | Jul 30 06:09:44 PM PDT 24 |
Peak memory | 241940 kb |
Host | smart-d4fee275-c806-404b-b4b3-1bb462160dfb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1671852693 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_parallel_lc_esc.1671852693 |
Directory | /workspace/65.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_init_fail.3945633196 |
Short name | T497 |
Test name | |
Test status | |
Simulation time | 122614716 ps |
CPU time | 3.03 seconds |
Started | Jul 30 06:09:30 PM PDT 24 |
Finished | Jul 30 06:09:38 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-6553275e-91f8-4e1f-af1f-cabb9767dac1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3945633196 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_init_fail.3945633196 |
Directory | /workspace/66.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_parallel_lc_esc.2862596298 |
Short name | T975 |
Test name | |
Test status | |
Simulation time | 5359127375 ps |
CPU time | 10.85 seconds |
Started | Jul 30 06:09:33 PM PDT 24 |
Finished | Jul 30 06:09:48 PM PDT 24 |
Peak memory | 248648 kb |
Host | smart-e683419f-fee4-4e54-96ca-de1aca11512f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2862596298 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_parallel_lc_esc.2862596298 |
Directory | /workspace/66.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_init_fail.2664301572 |
Short name | T1012 |
Test name | |
Test status | |
Simulation time | 550879086 ps |
CPU time | 5.26 seconds |
Started | Jul 30 06:09:27 PM PDT 24 |
Finished | Jul 30 06:09:32 PM PDT 24 |
Peak memory | 242060 kb |
Host | smart-4b9c9518-1c15-41c0-89dc-c15803abee43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2664301572 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_init_fail.2664301572 |
Directory | /workspace/67.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_parallel_lc_esc.2355683019 |
Short name | T752 |
Test name | |
Test status | |
Simulation time | 525194245 ps |
CPU time | 5.39 seconds |
Started | Jul 30 06:09:28 PM PDT 24 |
Finished | Jul 30 06:09:33 PM PDT 24 |
Peak memory | 242064 kb |
Host | smart-20901597-7fec-44f0-b1bc-4d2785f1b295 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2355683019 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_parallel_lc_esc.2355683019 |
Directory | /workspace/67.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_init_fail.288951705 |
Short name | T573 |
Test name | |
Test status | |
Simulation time | 211468755 ps |
CPU time | 3.48 seconds |
Started | Jul 30 06:09:28 PM PDT 24 |
Finished | Jul 30 06:09:31 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-9b3c8b1f-97ca-4880-b5b7-f2f7128e557c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=288951705 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_init_fail.288951705 |
Directory | /workspace/68.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_parallel_lc_esc.47003439 |
Short name | T420 |
Test name | |
Test status | |
Simulation time | 278143799 ps |
CPU time | 5.77 seconds |
Started | Jul 30 06:09:28 PM PDT 24 |
Finished | Jul 30 06:09:34 PM PDT 24 |
Peak memory | 242084 kb |
Host | smart-f37548ca-f604-4008-854f-08c056b6cc4e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=47003439 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_parallel_lc_esc.47003439 |
Directory | /workspace/68.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_init_fail.2880486825 |
Short name | T718 |
Test name | |
Test status | |
Simulation time | 149962220 ps |
CPU time | 4.59 seconds |
Started | Jul 30 06:09:29 PM PDT 24 |
Finished | Jul 30 06:09:34 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-1fd635a1-8712-4089-a978-34a73c832fb5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2880486825 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_init_fail.2880486825 |
Directory | /workspace/69.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_parallel_lc_esc.2424556989 |
Short name | T794 |
Test name | |
Test status | |
Simulation time | 320295043 ps |
CPU time | 9.35 seconds |
Started | Jul 30 06:09:35 PM PDT 24 |
Finished | Jul 30 06:09:44 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-d74122c5-c282-4725-83af-d033a3d257d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2424556989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_parallel_lc_esc.2424556989 |
Directory | /workspace/69.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_stress_all_with_rand_reset.2753218029 |
Short name | T136 |
Test name | |
Test status | |
Simulation time | 49412488893 ps |
CPU time | 1322.4 seconds |
Started | Jul 30 06:09:36 PM PDT 24 |
Finished | Jul 30 06:31:39 PM PDT 24 |
Peak memory | 272980 kb |
Host | smart-0b7e10ca-3993-483d-9006-38173dff4640 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2753218029 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_stress_all_with_rand_reset.2753218029 |
Directory | /workspace/69.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_alert_test.1938865098 |
Short name | T1021 |
Test name | |
Test status | |
Simulation time | 115907214 ps |
CPU time | 1.82 seconds |
Started | Jul 30 06:06:07 PM PDT 24 |
Finished | Jul 30 06:06:09 PM PDT 24 |
Peak memory | 240824 kb |
Host | smart-f0b3030e-1e5b-46b5-96d9-395c92eb7376 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1938865098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_alert_test.1938865098 |
Directory | /workspace/7.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_background_chks.1725583100 |
Short name | T972 |
Test name | |
Test status | |
Simulation time | 3049671021 ps |
CPU time | 20.86 seconds |
Started | Jul 30 06:06:14 PM PDT 24 |
Finished | Jul 30 06:06:35 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-485b70d7-e567-4536-98ea-3198c43fa4a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1725583100 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_background_chks.1725583100 |
Directory | /workspace/7.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_check_fail.678909902 |
Short name | T1174 |
Test name | |
Test status | |
Simulation time | 394982051 ps |
CPU time | 7.16 seconds |
Started | Jul 30 06:06:04 PM PDT 24 |
Finished | Jul 30 06:06:12 PM PDT 24 |
Peak memory | 242128 kb |
Host | smart-531189c9-3473-4905-8832-1d2f56dfa257 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=678909902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_check_fail.678909902 |
Directory | /workspace/7.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_dai_errs.4172157005 |
Short name | T569 |
Test name | |
Test status | |
Simulation time | 3443572628 ps |
CPU time | 29.71 seconds |
Started | Jul 30 06:06:05 PM PDT 24 |
Finished | Jul 30 06:06:34 PM PDT 24 |
Peak memory | 244724 kb |
Host | smart-5a3a7a37-e6d4-482d-96f1-f2969a0fa346 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4172157005 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_errs.4172157005 |
Directory | /workspace/7.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_dai_lock.3309648769 |
Short name | T1038 |
Test name | |
Test status | |
Simulation time | 2996378583 ps |
CPU time | 14.6 seconds |
Started | Jul 30 06:06:07 PM PDT 24 |
Finished | Jul 30 06:06:22 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-3d39806a-600e-481a-80ec-ec75c5a0627c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3309648769 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_lock.3309648769 |
Directory | /workspace/7.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_init_fail.580187244 |
Short name | T382 |
Test name | |
Test status | |
Simulation time | 734430348 ps |
CPU time | 5.33 seconds |
Started | Jul 30 06:06:01 PM PDT 24 |
Finished | Jul 30 06:06:06 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-e029bde2-093a-4820-8339-9c3456155e1d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=580187244 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_init_fail.580187244 |
Directory | /workspace/7.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_macro_errs.4111931145 |
Short name | T198 |
Test name | |
Test status | |
Simulation time | 2986274262 ps |
CPU time | 40.87 seconds |
Started | Jul 30 06:06:00 PM PDT 24 |
Finished | Jul 30 06:06:41 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-a1484ed7-f08c-4901-8c74-31dd631e20e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4111931145 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_macro_errs.4111931145 |
Directory | /workspace/7.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_key_req.837288554 |
Short name | T447 |
Test name | |
Test status | |
Simulation time | 896827478 ps |
CPU time | 9.98 seconds |
Started | Jul 30 06:06:01 PM PDT 24 |
Finished | Jul 30 06:06:11 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-22c94d11-0adf-4588-9f97-d6c7c1e48ad8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=837288554 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_key_req.837288554 |
Directory | /workspace/7.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_lc_esc.2699420050 |
Short name | T648 |
Test name | |
Test status | |
Simulation time | 147639151 ps |
CPU time | 6.04 seconds |
Started | Jul 30 06:05:58 PM PDT 24 |
Finished | Jul 30 06:06:04 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-35a83388-2e2c-4814-8e71-c593f884739b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2699420050 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_esc.2699420050 |
Directory | /workspace/7.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_lc_req.97688671 |
Short name | T360 |
Test name | |
Test status | |
Simulation time | 8149221463 ps |
CPU time | 22.1 seconds |
Started | Jul 30 06:05:53 PM PDT 24 |
Finished | Jul 30 06:06:15 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-a0afca93-a9bf-466b-b179-66ecfa453ff5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=97688671 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_req.97688671 |
Directory | /workspace/7.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_smoke.575116244 |
Short name | T373 |
Test name | |
Test status | |
Simulation time | 782943250 ps |
CPU time | 13.72 seconds |
Started | Jul 30 06:06:01 PM PDT 24 |
Finished | Jul 30 06:06:15 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-cb4a1cb8-01a5-4965-beaa-34e54dc0702a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=575116244 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_smoke.575116244 |
Directory | /workspace/7.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_stress_all.347194888 |
Short name | T982 |
Test name | |
Test status | |
Simulation time | 30462203264 ps |
CPU time | 85.3 seconds |
Started | Jul 30 06:06:03 PM PDT 24 |
Finished | Jul 30 06:07:28 PM PDT 24 |
Peak memory | 260096 kb |
Host | smart-3a6e4300-0fbf-4f22-ba08-e48bdba5e571 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=347194888 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all.347194888 |
Directory | /workspace/7.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_stress_all_with_rand_reset.3366047514 |
Short name | T224 |
Test name | |
Test status | |
Simulation time | 13511639655 ps |
CPU time | 375.48 seconds |
Started | Jul 30 06:06:09 PM PDT 24 |
Finished | Jul 30 06:12:25 PM PDT 24 |
Peak memory | 265160 kb |
Host | smart-ba608b2a-5ae9-4e70-9c62-69d746d0d2e3 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3366047514 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all_with_rand_reset.3366047514 |
Directory | /workspace/7.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_test_access.1712411362 |
Short name | T361 |
Test name | |
Test status | |
Simulation time | 8374005206 ps |
CPU time | 30.61 seconds |
Started | Jul 30 06:06:08 PM PDT 24 |
Finished | Jul 30 06:06:39 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-20c9d061-639a-46e1-80c6-ac88602cbc0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1712411362 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_test_access.1712411362 |
Directory | /workspace/7.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_init_fail.1892475043 |
Short name | T180 |
Test name | |
Test status | |
Simulation time | 155616629 ps |
CPU time | 4.02 seconds |
Started | Jul 30 06:09:33 PM PDT 24 |
Finished | Jul 30 06:09:38 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-ae5f72d5-61b5-417b-9034-048e56eefc62 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1892475043 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_init_fail.1892475043 |
Directory | /workspace/70.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_parallel_lc_esc.1926121356 |
Short name | T746 |
Test name | |
Test status | |
Simulation time | 236460594 ps |
CPU time | 6.13 seconds |
Started | Jul 30 06:09:31 PM PDT 24 |
Finished | Jul 30 06:09:37 PM PDT 24 |
Peak memory | 241836 kb |
Host | smart-d0ea50da-a458-42ba-bf84-70a7cb001548 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1926121356 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_parallel_lc_esc.1926121356 |
Directory | /workspace/70.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_stress_all_with_rand_reset.126393075 |
Short name | T246 |
Test name | |
Test status | |
Simulation time | 900732553930 ps |
CPU time | 1649.97 seconds |
Started | Jul 30 06:09:36 PM PDT 24 |
Finished | Jul 30 06:37:06 PM PDT 24 |
Peak memory | 406536 kb |
Host | smart-ce6aa0a0-3658-498c-b073-ab4cb9e90da7 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=126393075 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_stress_all_with_rand_reset.126393075 |
Directory | /workspace/70.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_parallel_lc_esc.899757137 |
Short name | T392 |
Test name | |
Test status | |
Simulation time | 105950910 ps |
CPU time | 3.36 seconds |
Started | Jul 30 06:09:33 PM PDT 24 |
Finished | Jul 30 06:09:37 PM PDT 24 |
Peak memory | 242120 kb |
Host | smart-279b6450-2530-4756-a95c-2b1b1178e599 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=899757137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_parallel_lc_esc.899757137 |
Directory | /workspace/71.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_stress_all_with_rand_reset.2863046272 |
Short name | T20 |
Test name | |
Test status | |
Simulation time | 82146115197 ps |
CPU time | 2075.67 seconds |
Started | Jul 30 06:09:41 PM PDT 24 |
Finished | Jul 30 06:44:16 PM PDT 24 |
Peak memory | 366676 kb |
Host | smart-f4dcabf0-7d77-4d3d-b034-4a2739f8db33 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2863046272 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_stress_all_with_rand_reset.2863046272 |
Directory | /workspace/71.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_init_fail.1103422972 |
Short name | T867 |
Test name | |
Test status | |
Simulation time | 91809304 ps |
CPU time | 3.48 seconds |
Started | Jul 30 06:09:33 PM PDT 24 |
Finished | Jul 30 06:09:37 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-0e404fb3-d886-461a-a9bf-f61c2534df43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1103422972 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_init_fail.1103422972 |
Directory | /workspace/72.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_parallel_lc_esc.67763744 |
Short name | T1016 |
Test name | |
Test status | |
Simulation time | 6884201945 ps |
CPU time | 17.79 seconds |
Started | Jul 30 06:09:41 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 241920 kb |
Host | smart-4d0e2b7d-3f1c-44a9-83cd-f0ed75e69ba9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=67763744 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_parallel_lc_esc.67763744 |
Directory | /workspace/72.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_stress_all_with_rand_reset.1790962062 |
Short name | T816 |
Test name | |
Test status | |
Simulation time | 5936874255 ps |
CPU time | 92.56 seconds |
Started | Jul 30 06:09:34 PM PDT 24 |
Finished | Jul 30 06:11:06 PM PDT 24 |
Peak memory | 257064 kb |
Host | smart-7920613f-dc55-4b66-9070-9a9f673c9787 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1790962062 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_stress_all_with_rand_reset.1790962062 |
Directory | /workspace/72.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_init_fail.3060457959 |
Short name | T992 |
Test name | |
Test status | |
Simulation time | 162545766 ps |
CPU time | 4.1 seconds |
Started | Jul 30 06:09:35 PM PDT 24 |
Finished | Jul 30 06:09:39 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-f0478c62-dabe-479e-a36b-80391d99d73b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3060457959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_init_fail.3060457959 |
Directory | /workspace/73.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_parallel_lc_esc.3472668699 |
Short name | T610 |
Test name | |
Test status | |
Simulation time | 156944730 ps |
CPU time | 5.23 seconds |
Started | Jul 30 06:09:45 PM PDT 24 |
Finished | Jul 30 06:09:50 PM PDT 24 |
Peak memory | 241888 kb |
Host | smart-7f618e41-35a6-4743-9acc-cb073d93a33e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3472668699 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_parallel_lc_esc.3472668699 |
Directory | /workspace/73.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_stress_all_with_rand_reset.363875705 |
Short name | T196 |
Test name | |
Test status | |
Simulation time | 294418690877 ps |
CPU time | 2283.69 seconds |
Started | Jul 30 06:09:33 PM PDT 24 |
Finished | Jul 30 06:47:37 PM PDT 24 |
Peak memory | 468340 kb |
Host | smart-680459dc-f536-475d-8768-f4c885abe70e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=363875705 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_stress_all_with_rand_reset.363875705 |
Directory | /workspace/73.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_init_fail.1080991690 |
Short name | T848 |
Test name | |
Test status | |
Simulation time | 169972946 ps |
CPU time | 3.16 seconds |
Started | Jul 30 06:09:41 PM PDT 24 |
Finished | Jul 30 06:09:44 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-dc33f3bd-7e97-4e73-b541-37cab896364e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1080991690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_init_fail.1080991690 |
Directory | /workspace/74.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_parallel_lc_esc.1773468087 |
Short name | T405 |
Test name | |
Test status | |
Simulation time | 315994602 ps |
CPU time | 6.74 seconds |
Started | Jul 30 06:09:46 PM PDT 24 |
Finished | Jul 30 06:09:53 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-9994b318-40d7-4023-9104-9715e7b34328 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1773468087 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_parallel_lc_esc.1773468087 |
Directory | /workspace/74.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_stress_all_with_rand_reset.88311137 |
Short name | T856 |
Test name | |
Test status | |
Simulation time | 47786989793 ps |
CPU time | 534.9 seconds |
Started | Jul 30 06:09:46 PM PDT 24 |
Finished | Jul 30 06:18:41 PM PDT 24 |
Peak memory | 265280 kb |
Host | smart-1e35c827-20c9-4533-8565-2c01a56fb780 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=88311137 -assert nopos tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_stress_all_with_rand_reset.88311137 |
Directory | /workspace/74.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_init_fail.3766991319 |
Short name | T582 |
Test name | |
Test status | |
Simulation time | 169583433 ps |
CPU time | 4.78 seconds |
Started | Jul 30 06:09:30 PM PDT 24 |
Finished | Jul 30 06:09:35 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-fb4f08f1-544a-494e-862b-02d613192a9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3766991319 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_init_fail.3766991319 |
Directory | /workspace/75.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_parallel_lc_esc.1952206812 |
Short name | T538 |
Test name | |
Test status | |
Simulation time | 793194987 ps |
CPU time | 16.78 seconds |
Started | Jul 30 06:09:34 PM PDT 24 |
Finished | Jul 30 06:09:51 PM PDT 24 |
Peak memory | 241780 kb |
Host | smart-c5892040-896b-4cd5-a7b2-d3f8d2921105 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1952206812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_parallel_lc_esc.1952206812 |
Directory | /workspace/75.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_stress_all_with_rand_reset.1603447893 |
Short name | T1056 |
Test name | |
Test status | |
Simulation time | 83249948313 ps |
CPU time | 1858.91 seconds |
Started | Jul 30 06:09:43 PM PDT 24 |
Finished | Jul 30 06:40:42 PM PDT 24 |
Peak memory | 319292 kb |
Host | smart-de67dad1-8b04-4e82-bfbe-e4ffdb6778ec |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1603447893 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_stress_all_with_rand_reset.1603447893 |
Directory | /workspace/75.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_init_fail.2321754838 |
Short name | T1102 |
Test name | |
Test status | |
Simulation time | 554529191 ps |
CPU time | 3.89 seconds |
Started | Jul 30 06:09:46 PM PDT 24 |
Finished | Jul 30 06:09:50 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-786e1142-4052-4994-8fcf-ca23ab7c364e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2321754838 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_init_fail.2321754838 |
Directory | /workspace/76.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_parallel_lc_esc.1247953837 |
Short name | T740 |
Test name | |
Test status | |
Simulation time | 2789189457 ps |
CPU time | 4.89 seconds |
Started | Jul 30 06:09:47 PM PDT 24 |
Finished | Jul 30 06:09:52 PM PDT 24 |
Peak memory | 247868 kb |
Host | smart-7a13ba4f-dd22-49f2-87d5-8a6eff311a33 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1247953837 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_parallel_lc_esc.1247953837 |
Directory | /workspace/76.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_stress_all_with_rand_reset.710631978 |
Short name | T850 |
Test name | |
Test status | |
Simulation time | 14833363207 ps |
CPU time | 392.01 seconds |
Started | Jul 30 06:09:42 PM PDT 24 |
Finished | Jul 30 06:16:14 PM PDT 24 |
Peak memory | 256980 kb |
Host | smart-5c0a9a5d-212b-4cbd-a24b-02e79e18a718 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=710631978 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_stress_all_with_rand_reset.710631978 |
Directory | /workspace/76.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_init_fail.1172160053 |
Short name | T427 |
Test name | |
Test status | |
Simulation time | 251091846 ps |
CPU time | 4.7 seconds |
Started | Jul 30 06:09:39 PM PDT 24 |
Finished | Jul 30 06:09:44 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-f10da4f0-0dd0-4c87-a0d5-4708320a9bfd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1172160053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_init_fail.1172160053 |
Directory | /workspace/77.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_parallel_lc_esc.2243186113 |
Short name | T726 |
Test name | |
Test status | |
Simulation time | 777317986 ps |
CPU time | 17.87 seconds |
Started | Jul 30 06:09:37 PM PDT 24 |
Finished | Jul 30 06:09:55 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-1dc4b418-59a2-4705-aabe-03aeefee4d13 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2243186113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_parallel_lc_esc.2243186113 |
Directory | /workspace/77.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_stress_all_with_rand_reset.4167907724 |
Short name | T1178 |
Test name | |
Test status | |
Simulation time | 168363143672 ps |
CPU time | 1948.18 seconds |
Started | Jul 30 06:09:39 PM PDT 24 |
Finished | Jul 30 06:42:07 PM PDT 24 |
Peak memory | 299328 kb |
Host | smart-51fa6c92-78d8-4caa-aab2-ccb44bd5cda8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4167907724 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_stress_all_with_rand_reset.4167907724 |
Directory | /workspace/77.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_init_fail.2654789181 |
Short name | T67 |
Test name | |
Test status | |
Simulation time | 1953892135 ps |
CPU time | 3.7 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-6ad3cf2e-6618-47a8-b3d7-88dc2280cef1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2654789181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_init_fail.2654789181 |
Directory | /workspace/78.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_parallel_lc_esc.579397611 |
Short name | T564 |
Test name | |
Test status | |
Simulation time | 923664894 ps |
CPU time | 14.94 seconds |
Started | Jul 30 06:09:39 PM PDT 24 |
Finished | Jul 30 06:09:55 PM PDT 24 |
Peak memory | 241484 kb |
Host | smart-b889458b-45b4-4042-b2c4-e1d0c2566725 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=579397611 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_parallel_lc_esc.579397611 |
Directory | /workspace/78.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_stress_all_with_rand_reset.1569435482 |
Short name | T1194 |
Test name | |
Test status | |
Simulation time | 331834131626 ps |
CPU time | 545.41 seconds |
Started | Jul 30 06:09:40 PM PDT 24 |
Finished | Jul 30 06:18:46 PM PDT 24 |
Peak memory | 256976 kb |
Host | smart-4977b76d-6b5f-4cc0-8743-16574b9a67cb |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1569435482 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_stress_all_with_rand_reset.1569435482 |
Directory | /workspace/78.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_init_fail.830927141 |
Short name | T175 |
Test name | |
Test status | |
Simulation time | 2572122151 ps |
CPU time | 5.06 seconds |
Started | Jul 30 06:09:50 PM PDT 24 |
Finished | Jul 30 06:09:55 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-6e32d871-c38e-4105-bb43-a97687ad837d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=830927141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_init_fail.830927141 |
Directory | /workspace/79.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_parallel_lc_esc.3720790746 |
Short name | T172 |
Test name | |
Test status | |
Simulation time | 3862300853 ps |
CPU time | 8.21 seconds |
Started | Jul 30 06:09:35 PM PDT 24 |
Finished | Jul 30 06:09:44 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-b0e3d7f7-8b4d-4b8b-91a4-46d999e0a0bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3720790746 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_parallel_lc_esc.3720790746 |
Directory | /workspace/79.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_stress_all_with_rand_reset.4039774011 |
Short name | T583 |
Test name | |
Test status | |
Simulation time | 511988666940 ps |
CPU time | 1696.09 seconds |
Started | Jul 30 06:09:36 PM PDT 24 |
Finished | Jul 30 06:37:53 PM PDT 24 |
Peak memory | 269468 kb |
Host | smart-dc4f79fa-653c-4fbd-a9f7-5502a1ab9bfb |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4039774011 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_stress_all_with_rand_reset.4039774011 |
Directory | /workspace/79.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_alert_test.3979360800 |
Short name | T512 |
Test name | |
Test status | |
Simulation time | 105433531 ps |
CPU time | 1.93 seconds |
Started | Jul 30 06:06:11 PM PDT 24 |
Finished | Jul 30 06:06:13 PM PDT 24 |
Peak memory | 240512 kb |
Host | smart-d0c3b87b-f1df-4fe1-aa87-3c316e493949 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3979360800 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_alert_test.3979360800 |
Directory | /workspace/8.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_background_chks.1255027196 |
Short name | T266 |
Test name | |
Test status | |
Simulation time | 778078821 ps |
CPU time | 12.98 seconds |
Started | Jul 30 06:06:01 PM PDT 24 |
Finished | Jul 30 06:06:14 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-d639c514-ffa8-4acd-816d-159f7dc25fc5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1255027196 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_background_chks.1255027196 |
Directory | /workspace/8.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_check_fail.848226077 |
Short name | T83 |
Test name | |
Test status | |
Simulation time | 504707003 ps |
CPU time | 10.44 seconds |
Started | Jul 30 06:06:03 PM PDT 24 |
Finished | Jul 30 06:06:13 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-5f207b11-87e3-472a-993b-6408e4d92bbb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=848226077 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_check_fail.848226077 |
Directory | /workspace/8.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_dai_errs.1731795190 |
Short name | T951 |
Test name | |
Test status | |
Simulation time | 420182044 ps |
CPU time | 11.03 seconds |
Started | Jul 30 06:06:04 PM PDT 24 |
Finished | Jul 30 06:06:15 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-d3a442e3-4ca5-4b36-a101-06217fbdbf78 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1731795190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_errs.1731795190 |
Directory | /workspace/8.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_dai_lock.1055999224 |
Short name | T677 |
Test name | |
Test status | |
Simulation time | 932728551 ps |
CPU time | 9.7 seconds |
Started | Jul 30 06:06:04 PM PDT 24 |
Finished | Jul 30 06:06:14 PM PDT 24 |
Peak memory | 248496 kb |
Host | smart-bd887c45-04c9-4184-9a19-54baa74740a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1055999224 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_lock.1055999224 |
Directory | /workspace/8.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_init_fail.1928963137 |
Short name | T118 |
Test name | |
Test status | |
Simulation time | 2330874155 ps |
CPU time | 6.07 seconds |
Started | Jul 30 06:06:07 PM PDT 24 |
Finished | Jul 30 06:06:13 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-ab5dd00b-d79c-41dc-96d7-252cda4fe77c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1928963137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_init_fail.1928963137 |
Directory | /workspace/8.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_macro_errs.2291479483 |
Short name | T554 |
Test name | |
Test status | |
Simulation time | 760873063 ps |
CPU time | 21.59 seconds |
Started | Jul 30 06:06:06 PM PDT 24 |
Finished | Jul 30 06:06:27 PM PDT 24 |
Peak memory | 243772 kb |
Host | smart-32432c8b-aea4-4d9e-be8b-ab520448978f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2291479483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_macro_errs.2291479483 |
Directory | /workspace/8.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_key_req.2293394534 |
Short name | T793 |
Test name | |
Test status | |
Simulation time | 2431522587 ps |
CPU time | 23.94 seconds |
Started | Jul 30 06:06:10 PM PDT 24 |
Finished | Jul 30 06:06:34 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-50f84426-2df8-4a6b-94fc-15dcc6039b1f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2293394534 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_key_req.2293394534 |
Directory | /workspace/8.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_lc_esc.126738696 |
Short name | T535 |
Test name | |
Test status | |
Simulation time | 1513290172 ps |
CPU time | 6.1 seconds |
Started | Jul 30 06:06:16 PM PDT 24 |
Finished | Jul 30 06:06:22 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-9a1cb349-54b8-49a4-926b-7a580e689510 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=126738696 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_esc.126738696 |
Directory | /workspace/8.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_lc_req.3269851601 |
Short name | T934 |
Test name | |
Test status | |
Simulation time | 2270410210 ps |
CPU time | 21.6 seconds |
Started | Jul 30 06:06:11 PM PDT 24 |
Finished | Jul 30 06:06:33 PM PDT 24 |
Peak memory | 248688 kb |
Host | smart-40f91327-911b-456e-b29f-48fce8789879 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3269851601 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_req.3269851601 |
Directory | /workspace/8.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_regwen.4151165791 |
Short name | T563 |
Test name | |
Test status | |
Simulation time | 3354014074 ps |
CPU time | 10.87 seconds |
Started | Jul 30 06:06:03 PM PDT 24 |
Finished | Jul 30 06:06:14 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-8569c818-3cf5-484c-be81-ea74fb21bd5b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4151165791 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_regwen.4151165791 |
Directory | /workspace/8.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_smoke.1566155131 |
Short name | T579 |
Test name | |
Test status | |
Simulation time | 469756361 ps |
CPU time | 6.94 seconds |
Started | Jul 30 06:05:59 PM PDT 24 |
Finished | Jul 30 06:06:06 PM PDT 24 |
Peak memory | 242068 kb |
Host | smart-0c55afab-542c-4804-8b33-e9b7763b7ce9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1566155131 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_smoke.1566155131 |
Directory | /workspace/8.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_stress_all.534498942 |
Short name | T525 |
Test name | |
Test status | |
Simulation time | 18353836772 ps |
CPU time | 85.72 seconds |
Started | Jul 30 06:06:11 PM PDT 24 |
Finished | Jul 30 06:07:37 PM PDT 24 |
Peak memory | 249916 kb |
Host | smart-84113b24-f8ce-463d-9a80-0a5a5a4d8f06 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=534498942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all.534498942 |
Directory | /workspace/8.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_stress_all_with_rand_reset.3670893052 |
Short name | T248 |
Test name | |
Test status | |
Simulation time | 50398327238 ps |
CPU time | 525.5 seconds |
Started | Jul 30 06:06:08 PM PDT 24 |
Finished | Jul 30 06:14:54 PM PDT 24 |
Peak memory | 309248 kb |
Host | smart-a832eebf-0c19-4539-999f-b49b6b266c5a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3670893052 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all_with_rand_reset.3670893052 |
Directory | /workspace/8.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_test_access.4152417457 |
Short name | T773 |
Test name | |
Test status | |
Simulation time | 1216593269 ps |
CPU time | 10.68 seconds |
Started | Jul 30 06:06:04 PM PDT 24 |
Finished | Jul 30 06:06:15 PM PDT 24 |
Peak memory | 241916 kb |
Host | smart-6461fac5-4659-4f77-a4d7-65c646bc1962 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4152417457 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_test_access.4152417457 |
Directory | /workspace/8.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_parallel_lc_esc.904765892 |
Short name | T267 |
Test name | |
Test status | |
Simulation time | 3293745884 ps |
CPU time | 6.01 seconds |
Started | Jul 30 06:09:36 PM PDT 24 |
Finished | Jul 30 06:09:42 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-d044e64b-0510-4de5-a0b3-0d72cc274a52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=904765892 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_parallel_lc_esc.904765892 |
Directory | /workspace/80.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_stress_all_with_rand_reset.1403859623 |
Short name | T926 |
Test name | |
Test status | |
Simulation time | 376446888538 ps |
CPU time | 1712.41 seconds |
Started | Jul 30 06:09:39 PM PDT 24 |
Finished | Jul 30 06:38:12 PM PDT 24 |
Peak memory | 330104 kb |
Host | smart-02ae1f13-42dc-4551-ac29-a34b0d4912e9 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1403859623 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_stress_all_with_rand_reset.1403859623 |
Directory | /workspace/80.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_init_fail.3933017012 |
Short name | T1131 |
Test name | |
Test status | |
Simulation time | 144357348 ps |
CPU time | 3.71 seconds |
Started | Jul 30 06:09:50 PM PDT 24 |
Finished | Jul 30 06:09:54 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-be586f9c-0854-42df-bf21-ba2fc8df9360 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3933017012 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_init_fail.3933017012 |
Directory | /workspace/81.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_parallel_lc_esc.52684821 |
Short name | T394 |
Test name | |
Test status | |
Simulation time | 961968322 ps |
CPU time | 19.88 seconds |
Started | Jul 30 06:09:42 PM PDT 24 |
Finished | Jul 30 06:10:02 PM PDT 24 |
Peak memory | 241888 kb |
Host | smart-4de5087d-0249-4e49-8617-60a7442bdbc7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=52684821 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_parallel_lc_esc.52684821 |
Directory | /workspace/81.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_stress_all_with_rand_reset.1612751355 |
Short name | T931 |
Test name | |
Test status | |
Simulation time | 274456748132 ps |
CPU time | 462.27 seconds |
Started | Jul 30 06:09:37 PM PDT 24 |
Finished | Jul 30 06:17:19 PM PDT 24 |
Peak memory | 263444 kb |
Host | smart-09ac210b-163e-4716-ba2f-0b8b4ff7b40b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1612751355 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_stress_all_with_rand_reset.1612751355 |
Directory | /workspace/81.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_init_fail.666079156 |
Short name | T1 |
Test name | |
Test status | |
Simulation time | 655111424 ps |
CPU time | 4.51 seconds |
Started | Jul 30 06:09:36 PM PDT 24 |
Finished | Jul 30 06:09:41 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-e0492c3f-b640-4a87-8e81-fcb16a8f73db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=666079156 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_init_fail.666079156 |
Directory | /workspace/82.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_parallel_lc_esc.3146955271 |
Short name | T376 |
Test name | |
Test status | |
Simulation time | 210291828 ps |
CPU time | 5.54 seconds |
Started | Jul 30 06:09:39 PM PDT 24 |
Finished | Jul 30 06:09:44 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-541ec0fd-7653-4ece-b03a-f6de68582a46 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3146955271 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_parallel_lc_esc.3146955271 |
Directory | /workspace/82.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_stress_all_with_rand_reset.365714825 |
Short name | T227 |
Test name | |
Test status | |
Simulation time | 160198390152 ps |
CPU time | 1343.59 seconds |
Started | Jul 30 06:09:39 PM PDT 24 |
Finished | Jul 30 06:32:02 PM PDT 24 |
Peak memory | 336712 kb |
Host | smart-2776c46f-5588-4206-8e23-9965155927e2 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=365714825 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_stress_all_with_rand_reset.365714825 |
Directory | /workspace/82.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_init_fail.3359619163 |
Short name | T878 |
Test name | |
Test status | |
Simulation time | 1660543245 ps |
CPU time | 4.62 seconds |
Started | Jul 30 06:09:37 PM PDT 24 |
Finished | Jul 30 06:09:42 PM PDT 24 |
Peak memory | 242120 kb |
Host | smart-5c527424-238f-4f43-b999-fc1b4a25baaa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3359619163 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_init_fail.3359619163 |
Directory | /workspace/83.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_parallel_lc_esc.2982136435 |
Short name | T637 |
Test name | |
Test status | |
Simulation time | 278710793 ps |
CPU time | 8.33 seconds |
Started | Jul 30 06:09:37 PM PDT 24 |
Finished | Jul 30 06:09:45 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-7dabce84-a640-4a41-b589-41b460d5ae8c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2982136435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_parallel_lc_esc.2982136435 |
Directory | /workspace/83.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_stress_all_with_rand_reset.4238615871 |
Short name | T952 |
Test name | |
Test status | |
Simulation time | 311972004556 ps |
CPU time | 1818.96 seconds |
Started | Jul 30 06:09:39 PM PDT 24 |
Finished | Jul 30 06:39:59 PM PDT 24 |
Peak memory | 283736 kb |
Host | smart-ad99a10d-8bc5-417a-89f8-59718c53fdc1 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4238615871 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_stress_all_with_rand_reset.4238615871 |
Directory | /workspace/83.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_init_fail.2334329717 |
Short name | T1015 |
Test name | |
Test status | |
Simulation time | 232482973 ps |
CPU time | 4.69 seconds |
Started | Jul 30 06:09:53 PM PDT 24 |
Finished | Jul 30 06:09:58 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-398ec65d-dad6-4a5a-afd6-f6107c4d8787 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2334329717 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_init_fail.2334329717 |
Directory | /workspace/84.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_parallel_lc_esc.541525065 |
Short name | T134 |
Test name | |
Test status | |
Simulation time | 460537716 ps |
CPU time | 5.48 seconds |
Started | Jul 30 06:09:46 PM PDT 24 |
Finished | Jul 30 06:09:52 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-c2f7b954-ac30-4937-9de4-117d8d6363dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=541525065 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_parallel_lc_esc.541525065 |
Directory | /workspace/84.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_init_fail.853795696 |
Short name | T574 |
Test name | |
Test status | |
Simulation time | 171509210 ps |
CPU time | 4.17 seconds |
Started | Jul 30 06:09:41 PM PDT 24 |
Finished | Jul 30 06:09:46 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-f94c998f-ed76-4647-86f3-2c9b11b4ab4c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=853795696 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_init_fail.853795696 |
Directory | /workspace/85.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_parallel_lc_esc.2255112107 |
Short name | T228 |
Test name | |
Test status | |
Simulation time | 3524563903 ps |
CPU time | 8.58 seconds |
Started | Jul 30 06:09:49 PM PDT 24 |
Finished | Jul 30 06:09:58 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-2ed16895-f2a1-4767-937e-35d85d087fd6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2255112107 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_parallel_lc_esc.2255112107 |
Directory | /workspace/85.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_init_fail.1076193961 |
Short name | T890 |
Test name | |
Test status | |
Simulation time | 196902188 ps |
CPU time | 3.97 seconds |
Started | Jul 30 06:09:48 PM PDT 24 |
Finished | Jul 30 06:09:52 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-fdb9d112-bac1-49d8-a664-b80498fdccd6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1076193961 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_init_fail.1076193961 |
Directory | /workspace/86.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_parallel_lc_esc.3650708219 |
Short name | T918 |
Test name | |
Test status | |
Simulation time | 247253390 ps |
CPU time | 4.67 seconds |
Started | Jul 30 06:09:41 PM PDT 24 |
Finished | Jul 30 06:09:46 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-9d200270-749c-4679-8719-b26b8fbec5f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3650708219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_parallel_lc_esc.3650708219 |
Directory | /workspace/86.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_stress_all_with_rand_reset.1522333458 |
Short name | T479 |
Test name | |
Test status | |
Simulation time | 17250054044 ps |
CPU time | 466.49 seconds |
Started | Jul 30 06:09:39 PM PDT 24 |
Finished | Jul 30 06:17:26 PM PDT 24 |
Peak memory | 256996 kb |
Host | smart-cc5153d7-86dd-41f8-b5a6-0c6bed492945 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1522333458 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_stress_all_with_rand_reset.1522333458 |
Directory | /workspace/86.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_init_fail.141437208 |
Short name | T893 |
Test name | |
Test status | |
Simulation time | 264258223 ps |
CPU time | 3.7 seconds |
Started | Jul 30 06:09:55 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-7dd211ec-00c9-48a0-9c79-5831857708df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=141437208 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_init_fail.141437208 |
Directory | /workspace/87.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_parallel_lc_esc.2277809714 |
Short name | T192 |
Test name | |
Test status | |
Simulation time | 309387062 ps |
CPU time | 7.57 seconds |
Started | Jul 30 06:09:46 PM PDT 24 |
Finished | Jul 30 06:09:53 PM PDT 24 |
Peak memory | 241912 kb |
Host | smart-3a9951e9-52ba-44cb-8b37-4be8ff21a83a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2277809714 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_parallel_lc_esc.2277809714 |
Directory | /workspace/87.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_stress_all_with_rand_reset.1877357597 |
Short name | T128 |
Test name | |
Test status | |
Simulation time | 70291883823 ps |
CPU time | 1966.45 seconds |
Started | Jul 30 06:09:53 PM PDT 24 |
Finished | Jul 30 06:42:40 PM PDT 24 |
Peak memory | 280204 kb |
Host | smart-71bafad1-26a8-4b9c-8c59-14984d8b63c1 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1877357597 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_stress_all_with_rand_reset.1877357597 |
Directory | /workspace/87.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_init_fail.3813533184 |
Short name | T491 |
Test name | |
Test status | |
Simulation time | 1888401854 ps |
CPU time | 5.96 seconds |
Started | Jul 30 06:09:48 PM PDT 24 |
Finished | Jul 30 06:09:54 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-66b42f2d-6154-4f63-a609-34f0c439eec9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3813533184 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_init_fail.3813533184 |
Directory | /workspace/88.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_parallel_lc_esc.3703593244 |
Short name | T796 |
Test name | |
Test status | |
Simulation time | 279507336 ps |
CPU time | 7.71 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:10:02 PM PDT 24 |
Peak memory | 241812 kb |
Host | smart-95c3bde7-8563-4927-9f73-6f052d8e5009 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3703593244 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_parallel_lc_esc.3703593244 |
Directory | /workspace/88.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_stress_all_with_rand_reset.2397614942 |
Short name | T1008 |
Test name | |
Test status | |
Simulation time | 155494134432 ps |
CPU time | 920.11 seconds |
Started | Jul 30 06:09:52 PM PDT 24 |
Finished | Jul 30 06:25:12 PM PDT 24 |
Peak memory | 265172 kb |
Host | smart-2ef6984a-3e6a-4238-80e3-947f3caf736d |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2397614942 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_stress_all_with_rand_reset.2397614942 |
Directory | /workspace/88.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_init_fail.3781095882 |
Short name | T686 |
Test name | |
Test status | |
Simulation time | 164049099 ps |
CPU time | 3.56 seconds |
Started | Jul 30 06:09:43 PM PDT 24 |
Finished | Jul 30 06:09:47 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-36fb552b-2b61-46c5-a1fe-6b913e7aefde |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3781095882 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_init_fail.3781095882 |
Directory | /workspace/89.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_parallel_lc_esc.3584295861 |
Short name | T308 |
Test name | |
Test status | |
Simulation time | 334196896 ps |
CPU time | 8.42 seconds |
Started | Jul 30 06:09:47 PM PDT 24 |
Finished | Jul 30 06:09:56 PM PDT 24 |
Peak memory | 241824 kb |
Host | smart-cde72aa9-7239-4f48-921b-495708af7150 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3584295861 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_parallel_lc_esc.3584295861 |
Directory | /workspace/89.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_stress_all_with_rand_reset.3329123515 |
Short name | T255 |
Test name | |
Test status | |
Simulation time | 48941971291 ps |
CPU time | 757.27 seconds |
Started | Jul 30 06:09:40 PM PDT 24 |
Finished | Jul 30 06:22:18 PM PDT 24 |
Peak memory | 291008 kb |
Host | smart-fe9c919c-f8e2-49c2-ac91-f8c28b0b2d37 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3329123515 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_stress_all_with_rand_reset.3329123515 |
Directory | /workspace/89.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_alert_test.3820127183 |
Short name | T168 |
Test name | |
Test status | |
Simulation time | 116567074 ps |
CPU time | 2.01 seconds |
Started | Jul 30 06:06:18 PM PDT 24 |
Finished | Jul 30 06:06:20 PM PDT 24 |
Peak memory | 240340 kb |
Host | smart-ef709c51-0cf9-4cef-a2cb-7363dfeeb314 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3820127183 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_alert_test.3820127183 |
Directory | /workspace/9.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_background_chks.2799367849 |
Short name | T780 |
Test name | |
Test status | |
Simulation time | 302655766 ps |
CPU time | 6.65 seconds |
Started | Jul 30 06:06:10 PM PDT 24 |
Finished | Jul 30 06:06:16 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-e1c9d6de-44e2-489d-b662-3a5d55305dcf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2799367849 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_background_chks.2799367849 |
Directory | /workspace/9.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_check_fail.3084344060 |
Short name | T913 |
Test name | |
Test status | |
Simulation time | 3065460224 ps |
CPU time | 40.13 seconds |
Started | Jul 30 06:06:10 PM PDT 24 |
Finished | Jul 30 06:06:51 PM PDT 24 |
Peak memory | 248656 kb |
Host | smart-a8488c3d-93be-4523-80ce-53d36e94b273 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3084344060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_check_fail.3084344060 |
Directory | /workspace/9.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_dai_lock.1824729054 |
Short name | T91 |
Test name | |
Test status | |
Simulation time | 2207643617 ps |
CPU time | 29.26 seconds |
Started | Jul 30 06:06:05 PM PDT 24 |
Finished | Jul 30 06:06:34 PM PDT 24 |
Peak memory | 242124 kb |
Host | smart-a434c4df-1be4-4fbd-89b3-1a24c6d31aa3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1824729054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_lock.1824729054 |
Directory | /workspace/9.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_init_fail.3386247560 |
Short name | T1202 |
Test name | |
Test status | |
Simulation time | 132820407 ps |
CPU time | 3.9 seconds |
Started | Jul 30 06:06:10 PM PDT 24 |
Finished | Jul 30 06:06:14 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-bbf4f23b-130c-4d04-832c-8ce33d4765a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3386247560 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_init_fail.3386247560 |
Directory | /workspace/9.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_macro_errs.4089986327 |
Short name | T618 |
Test name | |
Test status | |
Simulation time | 679932152 ps |
CPU time | 20.67 seconds |
Started | Jul 30 06:06:19 PM PDT 24 |
Finished | Jul 30 06:06:40 PM PDT 24 |
Peak memory | 243804 kb |
Host | smart-51de5a4c-1ef3-46bb-8345-77ffdf1d09c8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4089986327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_macro_errs.4089986327 |
Directory | /workspace/9.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_key_req.915283187 |
Short name | T695 |
Test name | |
Test status | |
Simulation time | 5446096006 ps |
CPU time | 11.96 seconds |
Started | Jul 30 06:06:08 PM PDT 24 |
Finished | Jul 30 06:06:20 PM PDT 24 |
Peak memory | 248652 kb |
Host | smart-2439abc0-d796-4ddc-8196-f298263e0e93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=915283187 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_key_req.915283187 |
Directory | /workspace/9.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_lc_esc.950664886 |
Short name | T790 |
Test name | |
Test status | |
Simulation time | 289875341 ps |
CPU time | 6.82 seconds |
Started | Jul 30 06:06:11 PM PDT 24 |
Finished | Jul 30 06:06:18 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-4658811d-4a2f-41a9-a19a-28e087045f9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=950664886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_esc.950664886 |
Directory | /workspace/9.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_lc_req.3872896321 |
Short name | T805 |
Test name | |
Test status | |
Simulation time | 364627117 ps |
CPU time | 9.8 seconds |
Started | Jul 30 06:06:26 PM PDT 24 |
Finished | Jul 30 06:06:36 PM PDT 24 |
Peak memory | 241920 kb |
Host | smart-6909d666-ed03-4d7b-8ed0-6b30d89f26b4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3872896321 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_req.3872896321 |
Directory | /workspace/9.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_regwen.2022384007 |
Short name | T865 |
Test name | |
Test status | |
Simulation time | 1690709851 ps |
CPU time | 4.9 seconds |
Started | Jul 30 06:06:12 PM PDT 24 |
Finished | Jul 30 06:06:17 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-6a73c027-8dc2-4d6c-b1f8-f012e8962228 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2022384007 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_regwen.2022384007 |
Directory | /workspace/9.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_smoke.1059976024 |
Short name | T696 |
Test name | |
Test status | |
Simulation time | 2333218806 ps |
CPU time | 5.86 seconds |
Started | Jul 30 06:06:07 PM PDT 24 |
Finished | Jul 30 06:06:13 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-970afb98-6199-4eb5-8819-e1e440f9e2e4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1059976024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_smoke.1059976024 |
Directory | /workspace/9.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_stress_all.3296159359 |
Short name | T703 |
Test name | |
Test status | |
Simulation time | 31915543700 ps |
CPU time | 447.62 seconds |
Started | Jul 30 06:06:11 PM PDT 24 |
Finished | Jul 30 06:13:39 PM PDT 24 |
Peak memory | 260164 kb |
Host | smart-a49d72ff-d572-4238-91f1-2259f3d8abc9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3296159359 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_stress_all. 3296159359 |
Directory | /workspace/9.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_stress_all_with_rand_reset.2708723875 |
Short name | T252 |
Test name | |
Test status | |
Simulation time | 861840591310 ps |
CPU time | 1512.45 seconds |
Started | Jul 30 06:06:14 PM PDT 24 |
Finished | Jul 30 06:31:26 PM PDT 24 |
Peak memory | 270032 kb |
Host | smart-906f2753-05f4-430c-bc6b-a06e2af09983 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2708723875 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_stress_all_with_rand_reset.2708723875 |
Directory | /workspace/9.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_test_access.1157415059 |
Short name | T678 |
Test name | |
Test status | |
Simulation time | 862893946 ps |
CPU time | 22.66 seconds |
Started | Jul 30 06:06:13 PM PDT 24 |
Finished | Jul 30 06:06:36 PM PDT 24 |
Peak memory | 248668 kb |
Host | smart-5449d8aa-5bf2-4ce5-bc9f-f789600e0798 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1157415059 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_test_access.1157415059 |
Directory | /workspace/9.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_init_fail.2881342579 |
Short name | T40 |
Test name | |
Test status | |
Simulation time | 403137464 ps |
CPU time | 4.1 seconds |
Started | Jul 30 06:09:48 PM PDT 24 |
Finished | Jul 30 06:09:52 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-06ffaf08-76ee-4145-b8bb-3c7aa6b31cc6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2881342579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_init_fail.2881342579 |
Directory | /workspace/90.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_parallel_lc_esc.2866948453 |
Short name | T457 |
Test name | |
Test status | |
Simulation time | 1793411718 ps |
CPU time | 11.41 seconds |
Started | Jul 30 06:09:48 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-d3c869c9-a525-44fd-815c-b9a5b21c9b82 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2866948453 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_parallel_lc_esc.2866948453 |
Directory | /workspace/90.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_stress_all_with_rand_reset.3759459425 |
Short name | T927 |
Test name | |
Test status | |
Simulation time | 137081222776 ps |
CPU time | 903.12 seconds |
Started | Jul 30 06:09:43 PM PDT 24 |
Finished | Jul 30 06:24:46 PM PDT 24 |
Peak memory | 320664 kb |
Host | smart-3cfe81ab-d3c3-4f3d-86b7-6c881ec38784 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3759459425 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_stress_all_with_rand_reset.3759459425 |
Directory | /workspace/90.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_init_fail.765707935 |
Short name | T204 |
Test name | |
Test status | |
Simulation time | 2834877368 ps |
CPU time | 7.51 seconds |
Started | Jul 30 06:09:43 PM PDT 24 |
Finished | Jul 30 06:09:51 PM PDT 24 |
Peak memory | 242048 kb |
Host | smart-7cb58abb-2c22-4d94-9b54-81d3ff075675 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=765707935 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_init_fail.765707935 |
Directory | /workspace/91.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_parallel_lc_esc.4064697192 |
Short name | T1014 |
Test name | |
Test status | |
Simulation time | 388257384 ps |
CPU time | 9.66 seconds |
Started | Jul 30 06:09:48 PM PDT 24 |
Finished | Jul 30 06:09:57 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-b90ff018-cbd3-4019-82de-da089e754cde |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4064697192 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_parallel_lc_esc.4064697192 |
Directory | /workspace/91.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_stress_all_with_rand_reset.922651088 |
Short name | T1123 |
Test name | |
Test status | |
Simulation time | 70875802520 ps |
CPU time | 1590.76 seconds |
Started | Jul 30 06:09:42 PM PDT 24 |
Finished | Jul 30 06:36:13 PM PDT 24 |
Peak memory | 342348 kb |
Host | smart-ec4e4b12-7626-48a4-abf3-5ec29bb3efc3 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=922651088 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_stress_all_with_rand_reset.922651088 |
Directory | /workspace/91.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_init_fail.1802633153 |
Short name | T155 |
Test name | |
Test status | |
Simulation time | 159703836 ps |
CPU time | 3.64 seconds |
Started | Jul 30 06:09:47 PM PDT 24 |
Finished | Jul 30 06:09:51 PM PDT 24 |
Peak memory | 242064 kb |
Host | smart-aeb4008c-763b-425c-9de5-8285b8d88f2f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1802633153 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_init_fail.1802633153 |
Directory | /workspace/92.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_stress_all_with_rand_reset.1133804190 |
Short name | T300 |
Test name | |
Test status | |
Simulation time | 151100468572 ps |
CPU time | 1727.22 seconds |
Started | Jul 30 06:09:43 PM PDT 24 |
Finished | Jul 30 06:38:31 PM PDT 24 |
Peak memory | 457912 kb |
Host | smart-e1e8c407-817f-4d26-9b03-2a8d65f1f319 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1133804190 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_stress_all_with_rand_reset.1133804190 |
Directory | /workspace/92.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_init_fail.4188874037 |
Short name | T402 |
Test name | |
Test status | |
Simulation time | 126183987 ps |
CPU time | 4.63 seconds |
Started | Jul 30 06:09:47 PM PDT 24 |
Finished | Jul 30 06:09:52 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-51bd8a6f-b3fd-4ce9-a959-98086714efc4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4188874037 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_init_fail.4188874037 |
Directory | /workspace/93.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_parallel_lc_esc.3903972933 |
Short name | T909 |
Test name | |
Test status | |
Simulation time | 429715989 ps |
CPU time | 11.33 seconds |
Started | Jul 30 06:09:40 PM PDT 24 |
Finished | Jul 30 06:09:52 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-d6c45a0f-5606-4668-96f5-0d4a18a0772e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3903972933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_parallel_lc_esc.3903972933 |
Directory | /workspace/93.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_stress_all_with_rand_reset.1810702381 |
Short name | T493 |
Test name | |
Test status | |
Simulation time | 40297268680 ps |
CPU time | 510.17 seconds |
Started | Jul 30 06:09:41 PM PDT 24 |
Finished | Jul 30 06:18:11 PM PDT 24 |
Peak memory | 257008 kb |
Host | smart-0296d15e-4604-4774-8c46-99171e6e6e29 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1810702381 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_stress_all_with_rand_reset.1810702381 |
Directory | /workspace/93.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_init_fail.3644827582 |
Short name | T1033 |
Test name | |
Test status | |
Simulation time | 2437269515 ps |
CPU time | 5.94 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:10:00 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-d22f1d03-8273-45e9-9cb1-326bae73d3ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3644827582 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_init_fail.3644827582 |
Directory | /workspace/94.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_parallel_lc_esc.1203804520 |
Short name | T591 |
Test name | |
Test status | |
Simulation time | 11613386500 ps |
CPU time | 37.4 seconds |
Started | Jul 30 06:09:52 PM PDT 24 |
Finished | Jul 30 06:10:30 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-56f36131-3888-474b-8743-d24335f16104 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1203804520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_parallel_lc_esc.1203804520 |
Directory | /workspace/94.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_stress_all_with_rand_reset.1709952155 |
Short name | T68 |
Test name | |
Test status | |
Simulation time | 85323398931 ps |
CPU time | 535.95 seconds |
Started | Jul 30 06:09:40 PM PDT 24 |
Finished | Jul 30 06:18:36 PM PDT 24 |
Peak memory | 261280 kb |
Host | smart-93efd81b-aaa3-46f6-b97c-c27ae14c1ed8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1709952155 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_stress_all_with_rand_reset.1709952155 |
Directory | /workspace/94.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_init_fail.4001543337 |
Short name | T974 |
Test name | |
Test status | |
Simulation time | 247500779 ps |
CPU time | 3.77 seconds |
Started | Jul 30 06:09:48 PM PDT 24 |
Finished | Jul 30 06:09:52 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-f2b6c77a-5d85-4a62-a4ff-cf4579a0b4f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4001543337 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_init_fail.4001543337 |
Directory | /workspace/95.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_parallel_lc_esc.3074809138 |
Short name | T680 |
Test name | |
Test status | |
Simulation time | 336714467 ps |
CPU time | 5.77 seconds |
Started | Jul 30 06:09:54 PM PDT 24 |
Finished | Jul 30 06:09:59 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-9d621b38-dc2b-4715-9ad9-bb573af2f2b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3074809138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_parallel_lc_esc.3074809138 |
Directory | /workspace/95.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_init_fail.995928525 |
Short name | T1076 |
Test name | |
Test status | |
Simulation time | 161282205 ps |
CPU time | 4.65 seconds |
Started | Jul 30 06:09:51 PM PDT 24 |
Finished | Jul 30 06:09:56 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-a452f31a-ea05-450d-9772-6c7047a5bdab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=995928525 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_init_fail.995928525 |
Directory | /workspace/96.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_parallel_lc_esc.2151302470 |
Short name | T1171 |
Test name | |
Test status | |
Simulation time | 603490561 ps |
CPU time | 6.74 seconds |
Started | Jul 30 06:09:44 PM PDT 24 |
Finished | Jul 30 06:09:51 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-3e7de8fe-e486-475f-8c4b-e50199e0e8a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2151302470 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_parallel_lc_esc.2151302470 |
Directory | /workspace/96.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_stress_all_with_rand_reset.2749928927 |
Short name | T785 |
Test name | |
Test status | |
Simulation time | 42233335341 ps |
CPU time | 726.1 seconds |
Started | Jul 30 06:09:43 PM PDT 24 |
Finished | Jul 30 06:21:50 PM PDT 24 |
Peak memory | 353312 kb |
Host | smart-128272f3-a5df-440d-a171-8abc987e66a4 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2749928927 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_stress_all_with_rand_reset.2749928927 |
Directory | /workspace/96.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_init_fail.4192022232 |
Short name | T753 |
Test name | |
Test status | |
Simulation time | 356675157 ps |
CPU time | 5.11 seconds |
Started | Jul 30 06:09:44 PM PDT 24 |
Finished | Jul 30 06:09:50 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-2a314f62-2a21-4416-9392-8f10c9bc8934 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4192022232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_init_fail.4192022232 |
Directory | /workspace/97.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_parallel_lc_esc.2512033226 |
Short name | T442 |
Test name | |
Test status | |
Simulation time | 277849117 ps |
CPU time | 7.07 seconds |
Started | Jul 30 06:09:48 PM PDT 24 |
Finished | Jul 30 06:09:56 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-50838f09-34ce-49e9-bb8a-2f10b6b51c0a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2512033226 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_parallel_lc_esc.2512033226 |
Directory | /workspace/97.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_stress_all_with_rand_reset.126129768 |
Short name | T1156 |
Test name | |
Test status | |
Simulation time | 125945742267 ps |
CPU time | 1311.57 seconds |
Started | Jul 30 06:09:47 PM PDT 24 |
Finished | Jul 30 06:31:39 PM PDT 24 |
Peak memory | 268612 kb |
Host | smart-35c3b43a-b3d2-4249-b76b-d0df58db4ed6 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=126129768 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_stress_all_with_rand_reset.126129768 |
Directory | /workspace/97.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_init_fail.145015417 |
Short name | T472 |
Test name | |
Test status | |
Simulation time | 2155524737 ps |
CPU time | 5.56 seconds |
Started | Jul 30 06:09:56 PM PDT 24 |
Finished | Jul 30 06:10:02 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-abe1f99a-fab1-4749-830d-5c7f19beebdc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=145015417 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_init_fail.145015417 |
Directory | /workspace/98.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_parallel_lc_esc.768242173 |
Short name | T739 |
Test name | |
Test status | |
Simulation time | 890752368 ps |
CPU time | 14.24 seconds |
Started | Jul 30 06:09:49 PM PDT 24 |
Finished | Jul 30 06:10:03 PM PDT 24 |
Peak memory | 242104 kb |
Host | smart-d61f0623-1c0d-42a7-a4a8-68344de46be9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=768242173 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_parallel_lc_esc.768242173 |
Directory | /workspace/98.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_stress_all_with_rand_reset.361472711 |
Short name | T120 |
Test name | |
Test status | |
Simulation time | 1829329503757 ps |
CPU time | 2802.32 seconds |
Started | Jul 30 06:09:44 PM PDT 24 |
Finished | Jul 30 06:56:26 PM PDT 24 |
Peak memory | 479600 kb |
Host | smart-d4154a21-9f14-4cca-92f5-f5b010bb3cce |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=361472711 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_stress_all_with_rand_reset.361472711 |
Directory | /workspace/98.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_init_fail.846542614 |
Short name | T674 |
Test name | |
Test status | |
Simulation time | 249376435 ps |
CPU time | 3.67 seconds |
Started | Jul 30 06:09:50 PM PDT 24 |
Finished | Jul 30 06:09:54 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-0e6447e4-921b-4237-9173-2bb39d4be2d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=846542614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_init_fail.846542614 |
Directory | /workspace/99.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_parallel_lc_esc.3531854031 |
Short name | T902 |
Test name | |
Test status | |
Simulation time | 388109415 ps |
CPU time | 4.92 seconds |
Started | Jul 30 06:09:49 PM PDT 24 |
Finished | Jul 30 06:09:54 PM PDT 24 |
Peak memory | 241912 kb |
Host | smart-e1e191e8-d5f8-46cf-bd34-f1cf8d484349 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3531854031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_parallel_lc_esc.3531854031 |
Directory | /workspace/99.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_stress_all_with_rand_reset.4177329974 |
Short name | T108 |
Test name | |
Test status | |
Simulation time | 171986734986 ps |
CPU time | 1167.24 seconds |
Started | Jul 30 06:09:49 PM PDT 24 |
Finished | Jul 30 06:29:16 PM PDT 24 |
Peak memory | 307904 kb |
Host | smart-3abaf9a3-ead9-4832-a18e-4967a29b0a65 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4177329974 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_stress_all_with_rand_reset.4177329974 |
Directory | /workspace/99.otp_ctrl_stress_all_with_rand_reset/latest |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |