Tests
dashboard | hierarchy | modlist | groups | tests | asserts
Total Coverage Summary 
SCORELINECONDTOGGLEFSMBRANCHASSERTGROUP
94.91 93.73 96.70 95.85 91.17 97.19 96.34 93.35


Total test records in report: 1324
tests.html | tests1.html | tests2.html | tests3.html | tests4.html | tests5.html | tests6.html | tests7.html | tests8.html | tests9.html | tests10.html | tests11.html | tests12.html | tests13.html | tests14.html | tests15.html | tests16.html | tests17.html | tests18.html | tests19.html | tests20.html | tests21.html | tests22.html | tests23.html | tests24.html | tests25.html | tests26.html | tests27.html

T1262 /workspace/coverage/cover_reg_top/40.otp_ctrl_intr_test.4041314920 Jul 31 07:34:48 PM PDT 24 Jul 31 07:34:50 PM PDT 24 67944645 ps
T1263 /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.3700234958 Jul 31 07:34:47 PM PDT 24 Jul 31 07:34:49 PM PDT 24 135226467 ps
T1264 /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_rw.1285189101 Jul 31 07:34:20 PM PDT 24 Jul 31 07:34:21 PM PDT 24 139990897 ps
T1265 /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_mem_rw_with_rand_reset.847892028 Jul 31 07:34:26 PM PDT 24 Jul 31 07:34:28 PM PDT 24 144601187 ps
T1266 /workspace/coverage/cover_reg_top/2.otp_ctrl_same_csr_outstanding.4060123240 Jul 31 07:34:16 PM PDT 24 Jul 31 07:34:18 PM PDT 24 72500768 ps
T1267 /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_intg_err.2610438405 Jul 31 07:34:25 PM PDT 24 Jul 31 07:34:44 PM PDT 24 1275034474 ps
T1268 /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_errors.2934555114 Jul 31 07:34:41 PM PDT 24 Jul 31 07:34:47 PM PDT 24 157425076 ps
T1269 /workspace/coverage/cover_reg_top/8.otp_ctrl_same_csr_outstanding.827680391 Jul 31 07:34:29 PM PDT 24 Jul 31 07:34:33 PM PDT 24 110330552 ps
T364 /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_intg_err.2115632528 Jul 31 07:34:25 PM PDT 24 Jul 31 07:34:35 PM PDT 24 724724228 ps
T1270 /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_hw_reset.1104124394 Jul 31 07:34:09 PM PDT 24 Jul 31 07:34:11 PM PDT 24 289481854 ps
T1271 /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_mem_rw_with_rand_reset.2445321961 Jul 31 07:34:40 PM PDT 24 Jul 31 07:34:43 PM PDT 24 136647828 ps
T1272 /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.3191861759 Jul 31 07:34:27 PM PDT 24 Jul 31 07:34:29 PM PDT 24 513824270 ps
T1273 /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_errors.3205041896 Jul 31 07:34:13 PM PDT 24 Jul 31 07:34:18 PM PDT 24 1740783279 ps
T1274 /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_walk.3917059444 Jul 31 07:34:19 PM PDT 24 Jul 31 07:34:20 PM PDT 24 41158358 ps
T320 /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.3807858923 Jul 31 07:34:18 PM PDT 24 Jul 31 07:34:22 PM PDT 24 222192047 ps
T281 /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.915760703 Jul 31 07:34:16 PM PDT 24 Jul 31 07:34:37 PM PDT 24 9812735082 ps
T1275 /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_rw.4039715409 Jul 31 07:34:18 PM PDT 24 Jul 31 07:34:19 PM PDT 24 166075806 ps
T1276 /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_mem_rw_with_rand_reset.3533874591 Jul 31 07:34:34 PM PDT 24 Jul 31 07:34:39 PM PDT 24 1584263961 ps
T1277 /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_intg_err.665478607 Jul 31 07:34:42 PM PDT 24 Jul 31 07:34:53 PM PDT 24 1316553458 ps
T1278 /workspace/coverage/cover_reg_top/28.otp_ctrl_intr_test.3697818857 Jul 31 07:34:40 PM PDT 24 Jul 31 07:34:42 PM PDT 24 566065116 ps
T1279 /workspace/coverage/cover_reg_top/49.otp_ctrl_intr_test.2847336690 Jul 31 07:34:49 PM PDT 24 Jul 31 07:34:50 PM PDT 24 64566599 ps
T368 /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_intg_err.2659593541 Jul 31 07:34:34 PM PDT 24 Jul 31 07:34:52 PM PDT 24 1171436209 ps
T1280 /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.1766947127 Jul 31 07:34:29 PM PDT 24 Jul 31 07:34:31 PM PDT 24 65295289 ps
T1281 /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_rw.29295503 Jul 31 07:34:08 PM PDT 24 Jul 31 07:34:09 PM PDT 24 71895015 ps
T1282 /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_walk.2446430555 Jul 31 07:34:11 PM PDT 24 Jul 31 07:34:13 PM PDT 24 40196900 ps
T1283 /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_mem_rw_with_rand_reset.3348847097 Jul 31 07:34:37 PM PDT 24 Jul 31 07:34:41 PM PDT 24 422091493 ps
T1284 /workspace/coverage/cover_reg_top/0.otp_ctrl_intr_test.1061760013 Jul 31 07:34:09 PM PDT 24 Jul 31 07:34:11 PM PDT 24 152180476 ps
T1285 /workspace/coverage/cover_reg_top/24.otp_ctrl_intr_test.2248778791 Jul 31 07:34:41 PM PDT 24 Jul 31 07:34:42 PM PDT 24 143277823 ps
T1286 /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.1002624197 Jul 31 07:34:35 PM PDT 24 Jul 31 07:34:36 PM PDT 24 132951234 ps
T1287 /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.1864775475 Jul 31 07:34:09 PM PDT 24 Jul 31 07:34:11 PM PDT 24 131047094 ps
T1288 /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_errors.1470451416 Jul 31 07:34:29 PM PDT 24 Jul 31 07:34:32 PM PDT 24 108444669 ps
T1289 /workspace/coverage/cover_reg_top/39.otp_ctrl_intr_test.1104649068 Jul 31 07:34:48 PM PDT 24 Jul 31 07:34:50 PM PDT 24 144427303 ps
T1290 /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_intg_err.3415364377 Jul 31 07:34:47 PM PDT 24 Jul 31 07:34:58 PM PDT 24 1241721923 ps
T1291 /workspace/coverage/cover_reg_top/33.otp_ctrl_intr_test.337497311 Jul 31 07:34:48 PM PDT 24 Jul 31 07:34:50 PM PDT 24 75022280 ps
T1292 /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.1014428570 Jul 31 07:34:37 PM PDT 24 Jul 31 07:34:39 PM PDT 24 85911343 ps
T370 /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_intg_err.4160597232 Jul 31 07:34:19 PM PDT 24 Jul 31 07:34:29 PM PDT 24 1303258180 ps
T1293 /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_rw.2281347991 Jul 31 07:34:42 PM PDT 24 Jul 31 07:34:44 PM PDT 24 144524375 ps
T1294 /workspace/coverage/cover_reg_top/3.otp_ctrl_same_csr_outstanding.2229607445 Jul 31 07:34:20 PM PDT 24 Jul 31 07:34:22 PM PDT 24 179041350 ps
T1295 /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_aliasing.1265757574 Jul 31 07:34:21 PM PDT 24 Jul 31 07:34:25 PM PDT 24 132440223 ps
T1296 /workspace/coverage/cover_reg_top/8.otp_ctrl_intr_test.1822884884 Jul 31 07:34:26 PM PDT 24 Jul 31 07:34:28 PM PDT 24 82614192 ps
T1297 /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.2511096039 Jul 31 07:34:48 PM PDT 24 Jul 31 07:34:49 PM PDT 24 577306092 ps
T1298 /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.4025733613 Jul 31 07:34:43 PM PDT 24 Jul 31 07:34:44 PM PDT 24 129570486 ps
T1299 /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_bit_bash.4232209079 Jul 31 07:34:18 PM PDT 24 Jul 31 07:34:24 PM PDT 24 197827483 ps
T1300 /workspace/coverage/cover_reg_top/7.otp_ctrl_same_csr_outstanding.3614750414 Jul 31 07:34:29 PM PDT 24 Jul 31 07:34:31 PM PDT 24 90446454 ps
T1301 /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.190327658 Jul 31 07:34:15 PM PDT 24 Jul 31 07:34:21 PM PDT 24 162877987 ps
T1302 /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_errors.3748624083 Jul 31 07:34:27 PM PDT 24 Jul 31 07:34:31 PM PDT 24 374999998 ps
T280 /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.2677577804 Jul 31 07:34:32 PM PDT 24 Jul 31 07:34:52 PM PDT 24 2546814043 ps
T1303 /workspace/coverage/cover_reg_top/12.otp_ctrl_same_csr_outstanding.3940079405 Jul 31 07:34:35 PM PDT 24 Jul 31 07:34:39 PM PDT 24 143057449 ps
T1304 /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_mem_rw_with_rand_reset.692164528 Jul 31 07:34:46 PM PDT 24 Jul 31 07:34:48 PM PDT 24 181795569 ps
T1305 /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_rw.607195625 Jul 31 07:34:41 PM PDT 24 Jul 31 07:34:43 PM PDT 24 81724106 ps
T1306 /workspace/coverage/cover_reg_top/15.otp_ctrl_same_csr_outstanding.3575870977 Jul 31 07:34:33 PM PDT 24 Jul 31 07:34:37 PM PDT 24 468953420 ps
T1307 /workspace/coverage/cover_reg_top/37.otp_ctrl_intr_test.1837256402 Jul 31 07:34:50 PM PDT 24 Jul 31 07:34:51 PM PDT 24 37657730 ps
T333 /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.3991029327 Jul 31 07:34:27 PM PDT 24 Jul 31 07:34:29 PM PDT 24 574696336 ps
T1308 /workspace/coverage/cover_reg_top/23.otp_ctrl_intr_test.4191387897 Jul 31 07:34:43 PM PDT 24 Jul 31 07:34:44 PM PDT 24 608955064 ps
T1309 /workspace/coverage/cover_reg_top/6.otp_ctrl_same_csr_outstanding.1809047079 Jul 31 07:34:31 PM PDT 24 Jul 31 07:34:36 PM PDT 24 2045921705 ps
T1310 /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.1730866051 Jul 31 07:34:33 PM PDT 24 Jul 31 07:34:38 PM PDT 24 1718200590 ps
T1311 /workspace/coverage/cover_reg_top/26.otp_ctrl_intr_test.2297328816 Jul 31 07:34:45 PM PDT 24 Jul 31 07:34:47 PM PDT 24 70527131 ps
T1312 /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.1666362584 Jul 31 07:34:27 PM PDT 24 Jul 31 07:34:33 PM PDT 24 276787642 ps
T1313 /workspace/coverage/cover_reg_top/16.otp_ctrl_same_csr_outstanding.4210494326 Jul 31 07:34:43 PM PDT 24 Jul 31 07:34:45 PM PDT 24 147940012 ps
T1314 /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.3634342702 Jul 31 07:34:42 PM PDT 24 Jul 31 07:34:44 PM PDT 24 73794291 ps
T321 /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_rw.1469006728 Jul 31 07:34:15 PM PDT 24 Jul 31 07:34:16 PM PDT 24 43925557 ps
T369 /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_intg_err.1289874227 Jul 31 07:34:26 PM PDT 24 Jul 31 07:34:35 PM PDT 24 1313822505 ps
T1315 /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.1864445775 Jul 31 07:34:12 PM PDT 24 Jul 31 07:34:15 PM PDT 24 196735469 ps
T367 /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_intg_err.3458566668 Jul 31 07:34:25 PM PDT 24 Jul 31 07:34:36 PM PDT 24 1362183655 ps
T1316 /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_rw.877318075 Jul 31 07:34:26 PM PDT 24 Jul 31 07:34:29 PM PDT 24 667680924 ps
T1317 /workspace/coverage/cover_reg_top/29.otp_ctrl_intr_test.4066166115 Jul 31 07:34:44 PM PDT 24 Jul 31 07:34:46 PM PDT 24 50454302 ps
T1318 /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.3426753782 Jul 31 07:34:16 PM PDT 24 Jul 31 07:34:18 PM PDT 24 160766078 ps
T1319 /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_mem_rw_with_rand_reset.93740967 Jul 31 07:34:35 PM PDT 24 Jul 31 07:34:37 PM PDT 24 137256780 ps
T1320 /workspace/coverage/cover_reg_top/4.otp_ctrl_intr_test.262870949 Jul 31 07:34:18 PM PDT 24 Jul 31 07:34:19 PM PDT 24 38786048 ps
T1321 /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_hw_reset.3274645932 Jul 31 07:34:21 PM PDT 24 Jul 31 07:34:23 PM PDT 24 381319820 ps
T1322 /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.461468005 Jul 31 07:34:10 PM PDT 24 Jul 31 07:34:13 PM PDT 24 101790861 ps
T1323 /workspace/coverage/cover_reg_top/47.otp_ctrl_intr_test.867793807 Jul 31 07:34:51 PM PDT 24 Jul 31 07:34:53 PM PDT 24 91447334 ps
T366 /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.3949670614 Jul 31 07:34:26 PM PDT 24 Jul 31 07:34:46 PM PDT 24 1561890807 ps
T1324 /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.1851355540 Jul 31 07:34:41 PM PDT 24 Jul 31 07:34:43 PM PDT 24 695757816 ps


Test location /workspace/coverage/default/69.otp_ctrl_stress_all_with_rand_reset.3481677694
Short name T8
Test name
Test status
Simulation time 134153386967 ps
CPU time 1445.59 seconds
Started Jul 31 05:32:44 PM PDT 24
Finished Jul 31 05:56:50 PM PDT 24
Peak memory 336548 kb
Host smart-659d5be6-271d-4890-8257-2a31f645db4d
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3481677694 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_stress_all_with_rand_reset.3481677694
Directory /workspace/69.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/30.otp_ctrl_test_access.190877456
Short name T4
Test name
Test status
Simulation time 8279230327 ps
CPU time 13.92 seconds
Started Jul 31 05:31:25 PM PDT 24
Finished Jul 31 05:31:39 PM PDT 24
Peak memory 248724 kb
Host smart-097f3876-3762-4369-9c74-cfe0431d4030
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=190877456 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_test_access.190877456
Directory /workspace/30.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/27.otp_ctrl_stress_all.346940022
Short name T219
Test name
Test status
Simulation time 5551358899 ps
CPU time 169.29 seconds
Started Jul 31 05:31:19 PM PDT 24
Finished Jul 31 05:34:08 PM PDT 24
Peak memory 257104 kb
Host smart-2f650b74-c0f8-4903-9ae3-24f20d6585da
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=346940022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all.
346940022
Directory /workspace/27.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/14.otp_ctrl_check_fail.1321122356
Short name T58
Test name
Test status
Simulation time 3767028069 ps
CPU time 24.04 seconds
Started Jul 31 05:30:41 PM PDT 24
Finished Jul 31 05:31:05 PM PDT 24
Peak memory 243772 kb
Host smart-717079a1-dd2e-4371-8624-e8404458e230
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1321122356 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_check_fail.1321122356
Directory /workspace/14.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/15.otp_ctrl_stress_all.2670719952
Short name T130
Test name
Test status
Simulation time 55142076407 ps
CPU time 205.73 seconds
Started Jul 31 05:30:41 PM PDT 24
Finished Jul 31 05:34:07 PM PDT 24
Peak memory 248616 kb
Host smart-6c42e830-ea1f-45b7-a6e1-ae51d97d569a
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2670719952 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all
.2670719952
Directory /workspace/15.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/15.otp_ctrl_test_access.4210557392
Short name T104
Test name
Test status
Simulation time 11437435640 ps
CPU time 27.12 seconds
Started Jul 31 05:30:39 PM PDT 24
Finished Jul 31 05:31:06 PM PDT 24
Peak memory 243392 kb
Host smart-678392cc-5b59-4056-a2b9-6f8f78cbedcc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4210557392 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_test_access.4210557392
Directory /workspace/15.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/73.otp_ctrl_stress_all_with_rand_reset.1199438192
Short name T12
Test name
Test status
Simulation time 416332565079 ps
CPU time 2443.67 seconds
Started Jul 31 05:32:45 PM PDT 24
Finished Jul 31 06:13:29 PM PDT 24
Peak memory 363476 kb
Host smart-dc1f881b-ac17-4277-bb59-3b35448b5ae2
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1199438192 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_stress_all_with_rand_reset.1199438192
Directory /workspace/73.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/4.otp_ctrl_sec_cm.1612988466
Short name T13
Test name
Test status
Simulation time 10160447394 ps
CPU time 195.93 seconds
Started Jul 31 05:29:58 PM PDT 24
Finished Jul 31 05:33:14 PM PDT 24
Peak memory 270312 kb
Host smart-83eb09cc-b50d-4178-9583-0fab0dd64fb7
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1612988466 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_sec_cm.1612988466
Directory /workspace/4.otp_ctrl_sec_cm/latest


Test location /workspace/coverage/default/293.otp_ctrl_init_fail.186074927
Short name T142
Test name
Test status
Simulation time 488071122 ps
CPU time 3.91 seconds
Started Jul 31 05:34:09 PM PDT 24
Finished Jul 31 05:34:13 PM PDT 24
Peak memory 242124 kb
Host smart-8c13de2e-bc3e-4e2a-93b5-0bc3bb13b1dc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=186074927 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 293.otp_ctrl_init_fail.186074927
Directory /workspace/293.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/17.otp_ctrl_check_fail.4263462540
Short name T63
Test name
Test status
Simulation time 947176081 ps
CPU time 18.53 seconds
Started Jul 31 05:30:45 PM PDT 24
Finished Jul 31 05:31:03 PM PDT 24
Peak memory 242596 kb
Host smart-67995872-5234-4a34-b166-8244d99f8e1f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4263462540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_check_fail.4263462540
Directory /workspace/17.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/8.otp_ctrl_stress_all.3694494509
Short name T134
Test name
Test status
Simulation time 30629057823 ps
CPU time 191.79 seconds
Started Jul 31 05:30:28 PM PDT 24
Finished Jul 31 05:33:40 PM PDT 24
Peak memory 262988 kb
Host smart-357b0e4f-d55e-484b-9e26-391aa5d040f6
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3694494509 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all.
3694494509
Directory /workspace/8.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/190.otp_ctrl_init_fail.2416229442
Short name T105
Test name
Test status
Simulation time 170345483 ps
CPU time 3.15 seconds
Started Jul 31 05:33:45 PM PDT 24
Finished Jul 31 05:33:48 PM PDT 24
Peak memory 242092 kb
Host smart-3a8b09d4-b8fd-40f3-b811-26a81210b6f2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2416229442 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_init_fail.2416229442
Directory /workspace/190.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/6.otp_ctrl_init_fail.2817712781
Short name T42
Test name
Test status
Simulation time 725475119 ps
CPU time 5.15 seconds
Started Jul 31 05:30:06 PM PDT 24
Finished Jul 31 05:30:11 PM PDT 24
Peak memory 242196 kb
Host smart-a84511a3-7085-41d1-a487-5887ee81e02a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2817712781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_init_fail.2817712781
Directory /workspace/6.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/23.otp_ctrl_stress_all.3021585865
Short name T121
Test name
Test status
Simulation time 58064661940 ps
CPU time 314.71 seconds
Started Jul 31 05:31:01 PM PDT 24
Finished Jul 31 05:36:16 PM PDT 24
Peak memory 273300 kb
Host smart-2908751c-7a91-436e-9f2e-982e2885a5a7
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3021585865 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_stress_all
.3021585865
Directory /workspace/23.otp_ctrl_stress_all/latest


Test location /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_intg_err.4239580291
Short name T272
Test name
Test status
Simulation time 2037175157 ps
CPU time 22.05 seconds
Started Jul 31 07:34:33 PM PDT 24
Finished Jul 31 07:34:55 PM PDT 24
Peak memory 243892 kb
Host smart-072ceb48-8a83-400d-a191-63f3f07d8d15
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4239580291 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_i
ntg_err.4239580291
Directory /workspace/13.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/default/4.otp_ctrl_macro_errs.3403615338
Short name T212
Test name
Test status
Simulation time 14739722890 ps
CPU time 28.01 seconds
Started Jul 31 05:30:03 PM PDT 24
Finished Jul 31 05:30:31 PM PDT 24
Peak memory 246492 kb
Host smart-d62e32e8-8d3a-4437-a8fa-414037ae4794
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3403615338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_macro_errs.3403615338
Directory /workspace/4.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/29.otp_ctrl_parallel_lc_req.1145411975
Short name T24
Test name
Test status
Simulation time 2061428605 ps
CPU time 14.25 seconds
Started Jul 31 05:31:22 PM PDT 24
Finished Jul 31 05:31:37 PM PDT 24
Peak memory 241972 kb
Host smart-67aeb2e0-943c-4341-9be7-73077c14ae34
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1145411975 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_req.1145411975
Directory /workspace/29.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/90.otp_ctrl_init_fail.1999390720
Short name T47
Test name
Test status
Simulation time 375345997 ps
CPU time 5.13 seconds
Started Jul 31 05:32:56 PM PDT 24
Finished Jul 31 05:33:01 PM PDT 24
Peak memory 242172 kb
Host smart-cc7212d9-e931-4bd7-81bb-f01d84d2a059
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1999390720 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_init_fail.1999390720
Directory /workspace/90.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/24.otp_ctrl_stress_all.3681316555
Short name T268
Test name
Test status
Simulation time 31446625750 ps
CPU time 143.45 seconds
Started Jul 31 05:31:11 PM PDT 24
Finished Jul 31 05:33:35 PM PDT 24
Peak memory 257844 kb
Host smart-c0480e27-3c87-4910-ac3d-0fbac46cb34f
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3681316555 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all
.3681316555
Directory /workspace/24.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/127.otp_ctrl_init_fail.853064956
Short name T151
Test name
Test status
Simulation time 378839970 ps
CPU time 4.03 seconds
Started Jul 31 05:33:18 PM PDT 24
Finished Jul 31 05:33:22 PM PDT 24
Peak memory 242416 kb
Host smart-9e97a003-3bf2-47bd-9e93-630547f2c29f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=853064956 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_init_fail.853064956
Directory /workspace/127.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/60.otp_ctrl_parallel_lc_esc.336524738
Short name T193
Test name
Test status
Simulation time 379249476 ps
CPU time 11.26 seconds
Started Jul 31 05:32:38 PM PDT 24
Finished Jul 31 05:32:49 PM PDT 24
Peak memory 242224 kb
Host smart-0753ac58-bdf3-4820-bb77-6607d7ba5b38
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=336524738 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_parallel_lc_esc.336524738
Directory /workspace/60.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/299.otp_ctrl_init_fail.4161107135
Short name T33
Test name
Test status
Simulation time 309990393 ps
CPU time 5.34 seconds
Started Jul 31 05:34:11 PM PDT 24
Finished Jul 31 05:34:16 PM PDT 24
Peak memory 241828 kb
Host smart-4f024903-e090-4fc2-bd12-c8cded992476
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4161107135 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 299.otp_ctrl_init_fail.4161107135
Directory /workspace/299.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/155.otp_ctrl_init_fail.1569795095
Short name T54
Test name
Test status
Simulation time 2031744375 ps
CPU time 5 seconds
Started Jul 31 05:33:25 PM PDT 24
Finished Jul 31 05:33:31 PM PDT 24
Peak memory 241968 kb
Host smart-ed4f64e1-e382-489b-a37b-dc9a15a53c8e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1569795095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_init_fail.1569795095
Directory /workspace/155.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/34.otp_ctrl_stress_all_with_rand_reset.2033364416
Short name T110
Test name
Test status
Simulation time 86944079504 ps
CPU time 2666.55 seconds
Started Jul 31 05:31:45 PM PDT 24
Finished Jul 31 06:16:12 PM PDT 24
Peak memory 761748 kb
Host smart-a9cb7b1d-53f8-4e80-8761-d5c399d1d2f4
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2033364416 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all_with_rand_reset.2033364416
Directory /workspace/34.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/40.otp_ctrl_init_fail.810025042
Short name T61
Test name
Test status
Simulation time 666222465 ps
CPU time 5.06 seconds
Started Jul 31 05:31:59 PM PDT 24
Finished Jul 31 05:32:04 PM PDT 24
Peak memory 242232 kb
Host smart-24a70b47-c0ad-48db-8955-5d2043b8a235
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=810025042 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_init_fail.810025042
Directory /workspace/40.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/35.otp_ctrl_check_fail.340525597
Short name T28
Test name
Test status
Simulation time 1665880470 ps
CPU time 22.66 seconds
Started Jul 31 05:31:45 PM PDT 24
Finished Jul 31 05:32:08 PM PDT 24
Peak memory 242688 kb
Host smart-c7b84812-21f4-4558-848f-03004cd8fbc6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=340525597 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_check_fail.340525597
Directory /workspace/35.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/205.otp_ctrl_init_fail.984775334
Short name T29
Test name
Test status
Simulation time 231767808 ps
CPU time 4.41 seconds
Started Jul 31 05:33:48 PM PDT 24
Finished Jul 31 05:33:53 PM PDT 24
Peak memory 242316 kb
Host smart-e4ec6969-5f0b-475b-be5b-e5793f936a10
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=984775334 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 205.otp_ctrl_init_fail.984775334
Directory /workspace/205.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/17.otp_ctrl_stress_all.2998384331
Short name T356
Test name
Test status
Simulation time 63495373789 ps
CPU time 375.73 seconds
Started Jul 31 05:30:53 PM PDT 24
Finished Jul 31 05:37:09 PM PDT 24
Peak memory 275564 kb
Host smart-e63392fa-cb08-4c51-b814-0654b953ab1d
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2998384331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all
.2998384331
Directory /workspace/17.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/75.otp_ctrl_stress_all_with_rand_reset.616594828
Short name T148
Test name
Test status
Simulation time 21017800745 ps
CPU time 596.74 seconds
Started Jul 31 05:32:50 PM PDT 24
Finished Jul 31 05:42:47 PM PDT 24
Peak memory 306180 kb
Host smart-1ca34d6b-86c3-4708-a3ab-d3ad734c63ff
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=616594828 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_stress_all_with_rand_reset.616594828
Directory /workspace/75.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/19.otp_ctrl_stress_all.3697137431
Short name T20
Test name
Test status
Simulation time 5440166522 ps
CPU time 113.64 seconds
Started Jul 31 05:30:59 PM PDT 24
Finished Jul 31 05:32:53 PM PDT 24
Peak memory 249684 kb
Host smart-e6077462-f073-4a91-8769-5280375bcad0
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3697137431 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all
.3697137431
Directory /workspace/19.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/221.otp_ctrl_init_fail.3194429780
Short name T982
Test name
Test status
Simulation time 2619955744 ps
CPU time 6.07 seconds
Started Jul 31 05:33:53 PM PDT 24
Finished Jul 31 05:33:59 PM PDT 24
Peak memory 242044 kb
Host smart-1981c998-460d-4c80-8c56-423ad0c2e833
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3194429780 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 221.otp_ctrl_init_fail.3194429780
Directory /workspace/221.otp_ctrl_init_fail/latest


Test location /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_rw.2240393727
Short name T318
Test name
Test status
Simulation time 52486913 ps
CPU time 1.76 seconds
Started Jul 31 07:34:34 PM PDT 24
Finished Jul 31 07:34:36 PM PDT 24
Peak memory 241156 kb
Host smart-5ca25fa8-bcb6-4caa-ae42-43ed9f393b9b
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2240393727 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_rw.2240393727
Directory /workspace/11.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/default/72.otp_ctrl_init_fail.2309985124
Short name T67
Test name
Test status
Simulation time 151442411 ps
CPU time 3.95 seconds
Started Jul 31 05:32:44 PM PDT 24
Finished Jul 31 05:32:48 PM PDT 24
Peak memory 242384 kb
Host smart-a83bbc60-33b6-4d7c-abdb-a82d9b87895e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2309985124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_init_fail.2309985124
Directory /workspace/72.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/243.otp_ctrl_init_fail.2362269180
Short name T40
Test name
Test status
Simulation time 173514978 ps
CPU time 4.6 seconds
Started Jul 31 05:34:00 PM PDT 24
Finished Jul 31 05:34:05 PM PDT 24
Peak memory 241992 kb
Host smart-4985eacf-4cb3-4af2-954a-deeeee38ec1b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2362269180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 243.otp_ctrl_init_fail.2362269180
Directory /workspace/243.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/15.otp_ctrl_macro_errs.1471645079
Short name T194
Test name
Test status
Simulation time 1649438708 ps
CPU time 45.36 seconds
Started Jul 31 05:30:39 PM PDT 24
Finished Jul 31 05:31:24 PM PDT 24
Peak memory 257836 kb
Host smart-fe7fd706-2970-4837-a1a2-c2b174c97c48
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1471645079 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_macro_errs.1471645079
Directory /workspace/15.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/1.otp_ctrl_dai_lock.561629170
Short name T25
Test name
Test status
Simulation time 2151033523 ps
CPU time 18.86 seconds
Started Jul 31 05:29:40 PM PDT 24
Finished Jul 31 05:29:59 PM PDT 24
Peak memory 248684 kb
Host smart-a3a35496-f284-4502-b99a-c18b26faf0c0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=561629170 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_lock.561629170
Directory /workspace/1.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/45.otp_ctrl_check_fail.2202483645
Short name T45
Test name
Test status
Simulation time 2249981881 ps
CPU time 16.61 seconds
Started Jul 31 05:32:17 PM PDT 24
Finished Jul 31 05:32:34 PM PDT 24
Peak memory 242056 kb
Host smart-4e453529-ea5e-4a6d-8735-8ad0271309f1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2202483645 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_check_fail.2202483645
Directory /workspace/45.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/2.otp_ctrl_sec_cm.3975311473
Short name T15
Test name
Test status
Simulation time 9313487253 ps
CPU time 170.69 seconds
Started Jul 31 05:29:45 PM PDT 24
Finished Jul 31 05:32:36 PM PDT 24
Peak memory 270300 kb
Host smart-ba2ccb08-88fd-43a4-aecd-10a19e62a43d
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3975311473 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_sec_cm.3975311473
Directory /workspace/2.otp_ctrl_sec_cm/latest


Test location /workspace/coverage/default/26.otp_ctrl_check_fail.3590973158
Short name T52
Test name
Test status
Simulation time 784292033 ps
CPU time 22.87 seconds
Started Jul 31 05:31:14 PM PDT 24
Finished Jul 31 05:31:37 PM PDT 24
Peak memory 242752 kb
Host smart-a322b8ca-048f-45e0-94fa-b59f4f8c80f0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3590973158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_check_fail.3590973158
Directory /workspace/26.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/21.otp_ctrl_stress_all_with_rand_reset.2974191003
Short name T256
Test name
Test status
Simulation time 885914621230 ps
CPU time 2799.73 seconds
Started Jul 31 05:30:56 PM PDT 24
Finished Jul 31 06:17:37 PM PDT 24
Peak memory 465152 kb
Host smart-e53029de-8cdd-45db-aefa-d18c775d7099
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2974191003 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_stress_all_with_rand_reset.2974191003
Directory /workspace/21.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/10.otp_ctrl_alert_test.431500033
Short name T183
Test name
Test status
Simulation time 44733230 ps
CPU time 1.55 seconds
Started Jul 31 05:30:27 PM PDT 24
Finished Jul 31 05:30:28 PM PDT 24
Peak memory 240332 kb
Host smart-b696cd24-a24f-4e68-93f6-6aaeff86a76a
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=431500033 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_alert_test.431500033
Directory /workspace/10.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/260.otp_ctrl_init_fail.2848611331
Short name T49
Test name
Test status
Simulation time 137988940 ps
CPU time 4.03 seconds
Started Jul 31 05:34:00 PM PDT 24
Finished Jul 31 05:34:04 PM PDT 24
Peak memory 242112 kb
Host smart-8dde272a-6c2f-4776-a9ae-4f1693424c88
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2848611331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 260.otp_ctrl_init_fail.2848611331
Directory /workspace/260.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/9.otp_ctrl_stress_all.3428769999
Short name T122
Test name
Test status
Simulation time 89266063160 ps
CPU time 258.79 seconds
Started Jul 31 05:30:28 PM PDT 24
Finished Jul 31 05:34:47 PM PDT 24
Peak memory 265112 kb
Host smart-6ed23ad0-da45-467a-80b5-f63570f8d9a8
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3428769999 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_stress_all.
3428769999
Directory /workspace/9.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/297.otp_ctrl_init_fail.3056273051
Short name T111
Test name
Test status
Simulation time 559062907 ps
CPU time 5.27 seconds
Started Jul 31 05:34:07 PM PDT 24
Finished Jul 31 05:34:12 PM PDT 24
Peak memory 241916 kb
Host smart-2e6840fe-fccf-49f2-bf9c-aa9a7f85a2f4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3056273051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 297.otp_ctrl_init_fail.3056273051
Directory /workspace/297.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/93.otp_ctrl_parallel_lc_esc.3707195182
Short name T224
Test name
Test status
Simulation time 278779719 ps
CPU time 4.17 seconds
Started Jul 31 05:33:02 PM PDT 24
Finished Jul 31 05:33:06 PM PDT 24
Peak memory 242184 kb
Host smart-a185a9c0-0f79-4f67-b5e6-e55b0f66476a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3707195182 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_parallel_lc_esc.3707195182
Directory /workspace/93.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/32.otp_ctrl_regwen.3171854817
Short name T102
Test name
Test status
Simulation time 4147644412 ps
CPU time 13.38 seconds
Started Jul 31 05:31:36 PM PDT 24
Finished Jul 31 05:31:49 PM PDT 24
Peak memory 242324 kb
Host smart-c0158f83-6d85-4bcc-aa92-411533332c9d
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3171854817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_regwen.3171854817
Directory /workspace/32.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/82.otp_ctrl_stress_all_with_rand_reset.739508985
Short name T242
Test name
Test status
Simulation time 298194508239 ps
CPU time 2240.4 seconds
Started Jul 31 05:32:53 PM PDT 24
Finished Jul 31 06:10:14 PM PDT 24
Peak memory 278740 kb
Host smart-aa4c046d-ccbf-49eb-bcfa-59cce1baa24c
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=739508985 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_stress_all_with_rand_reset.739508985
Directory /workspace/82.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/102.otp_ctrl_init_fail.432054761
Short name T21
Test name
Test status
Simulation time 151732509 ps
CPU time 4.4 seconds
Started Jul 31 05:33:06 PM PDT 24
Finished Jul 31 05:33:11 PM PDT 24
Peak memory 242084 kb
Host smart-6a4f97ae-bb62-4817-9171-3f4f131cfe00
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=432054761 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_init_fail.432054761
Directory /workspace/102.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/19.otp_ctrl_regwen.1260221030
Short name T372
Test name
Test status
Simulation time 479945514 ps
CPU time 11.32 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:31:04 PM PDT 24
Peak memory 242232 kb
Host smart-d5458afd-a862-467c-aa72-168265201192
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1260221030 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_regwen.1260221030
Directory /workspace/19.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/12.otp_ctrl_stress_all_with_rand_reset.3983893797
Short name T238
Test name
Test status
Simulation time 26906986075 ps
CPU time 585.32 seconds
Started Jul 31 05:30:38 PM PDT 24
Finished Jul 31 05:40:24 PM PDT 24
Peak memory 296024 kb
Host smart-d9f786f4-10bf-4b6e-93ed-a3e403e87dc5
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3983893797 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_stress_all_with_rand_reset.3983893797
Directory /workspace/12.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/24.otp_ctrl_macro_errs.3991878916
Short name T140
Test name
Test status
Simulation time 4357624222 ps
CPU time 40.31 seconds
Started Jul 31 05:31:09 PM PDT 24
Finished Jul 31 05:31:49 PM PDT 24
Peak memory 249376 kb
Host smart-d27fe927-72b2-434c-b40d-2e5c1df4238c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3991878916 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_macro_errs.3991878916
Directory /workspace/24.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/109.otp_ctrl_parallel_lc_esc.2188971640
Short name T129
Test name
Test status
Simulation time 388316365 ps
CPU time 8.67 seconds
Started Jul 31 05:33:06 PM PDT 24
Finished Jul 31 05:33:15 PM PDT 24
Peak memory 241860 kb
Host smart-7d3cdcc5-5cde-40aa-b071-b1ac1b8129a7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2188971640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_parallel_lc_esc.2188971640
Directory /workspace/109.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_intg_err.2659593541
Short name T368
Test name
Test status
Simulation time 1171436209 ps
CPU time 18.1 seconds
Started Jul 31 07:34:34 PM PDT 24
Finished Jul 31 07:34:52 PM PDT 24
Peak memory 245000 kb
Host smart-f2b3bafb-7eb5-486d-b1f2-adcb8ed75a03
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2659593541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_i
ntg_err.2659593541
Directory /workspace/12.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/default/1.otp_ctrl_parallel_lc_esc.1149962189
Short name T228
Test name
Test status
Simulation time 529189275 ps
CPU time 6.87 seconds
Started Jul 31 05:29:39 PM PDT 24
Finished Jul 31 05:29:46 PM PDT 24
Peak memory 242072 kb
Host smart-31af8582-681e-4fdd-adcc-11599adbaff1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1149962189 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_esc.1149962189
Directory /workspace/1.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/112.otp_ctrl_parallel_lc_esc.4244024647
Short name T234
Test name
Test status
Simulation time 293101176 ps
CPU time 7.73 seconds
Started Jul 31 05:33:09 PM PDT 24
Finished Jul 31 05:33:17 PM PDT 24
Peak memory 241868 kb
Host smart-2684ba74-1beb-49e8-9ca3-0a45bfd8aff3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4244024647 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_parallel_lc_esc.4244024647
Directory /workspace/112.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/115.otp_ctrl_parallel_lc_esc.2742623654
Short name T189
Test name
Test status
Simulation time 301105116 ps
CPU time 16.96 seconds
Started Jul 31 05:33:11 PM PDT 24
Finished Jul 31 05:33:28 PM PDT 24
Peak memory 242116 kb
Host smart-4cd787da-f423-4ba1-a478-822430effc35
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2742623654 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_parallel_lc_esc.2742623654
Directory /workspace/115.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/133.otp_ctrl_init_fail.1476958398
Short name T119
Test name
Test status
Simulation time 165971437 ps
CPU time 4.2 seconds
Started Jul 31 05:33:17 PM PDT 24
Finished Jul 31 05:33:21 PM PDT 24
Peak memory 242192 kb
Host smart-94efd6de-3602-43ab-9cc6-3746e61a822b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1476958398 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_init_fail.1476958398
Directory /workspace/133.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/148.otp_ctrl_parallel_lc_esc.229252672
Short name T225
Test name
Test status
Simulation time 107905401 ps
CPU time 4.62 seconds
Started Jul 31 05:33:21 PM PDT 24
Finished Jul 31 05:33:26 PM PDT 24
Peak memory 241884 kb
Host smart-fb9438d8-21ad-4590-9e5b-bc363788603a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=229252672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_parallel_lc_esc.229252672
Directory /workspace/148.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/165.otp_ctrl_parallel_lc_esc.444558466
Short name T250
Test name
Test status
Simulation time 1729209397 ps
CPU time 7.72 seconds
Started Jul 31 05:33:33 PM PDT 24
Finished Jul 31 05:33:41 PM PDT 24
Peak memory 241888 kb
Host smart-da5f5072-3628-4f13-a3b0-13edc114125c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=444558466 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_parallel_lc_esc.444558466
Directory /workspace/165.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/184.otp_ctrl_parallel_lc_esc.3930551531
Short name T231
Test name
Test status
Simulation time 526331378 ps
CPU time 12.12 seconds
Started Jul 31 05:33:37 PM PDT 24
Finished Jul 31 05:33:49 PM PDT 24
Peak memory 241920 kb
Host smart-2f32fb75-e18a-4a61-ab82-8fad680dd87e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3930551531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_parallel_lc_esc.3930551531
Directory /workspace/184.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/197.otp_ctrl_parallel_lc_esc.758844629
Short name T70
Test name
Test status
Simulation time 932091514 ps
CPU time 6.88 seconds
Started Jul 31 05:33:49 PM PDT 24
Finished Jul 31 05:33:56 PM PDT 24
Peak memory 241836 kb
Host smart-9cfdf54e-8332-4bf8-960b-e0139f8ef6ab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=758844629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_parallel_lc_esc.758844629
Directory /workspace/197.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/23.otp_ctrl_stress_all_with_rand_reset.2501699860
Short name T254
Test name
Test status
Simulation time 412353458753 ps
CPU time 2593.75 seconds
Started Jul 31 05:31:02 PM PDT 24
Finished Jul 31 06:14:16 PM PDT 24
Peak memory 417164 kb
Host smart-cea613de-33ea-4367-adc6-f4e8a02576b1
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2501699860 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_stress_all_with_rand_reset.2501699860
Directory /workspace/23.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_intg_err.48567951
Short name T363
Test name
Test status
Simulation time 2415982655 ps
CPU time 16.59 seconds
Started Jul 31 07:34:32 PM PDT 24
Finished Jul 31 07:34:49 PM PDT 24
Peak memory 239040 kb
Host smart-170b6d8c-6dde-4dc1-b2cd-794b3bb80c45
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=48567951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_int
g_err.48567951
Directory /workspace/14.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/default/46.otp_ctrl_parallel_key_req.1755802452
Short name T94
Test name
Test status
Simulation time 1366686035 ps
CPU time 25.16 seconds
Started Jul 31 05:32:14 PM PDT 24
Finished Jul 31 05:32:40 PM PDT 24
Peak memory 248600 kb
Host smart-f5707403-be98-44cf-abd8-79803887bcea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1755802452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_key_req.1755802452
Directory /workspace/46.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/100.otp_ctrl_init_fail.773617889
Short name T137
Test name
Test status
Simulation time 234299272 ps
CPU time 3.05 seconds
Started Jul 31 05:33:03 PM PDT 24
Finished Jul 31 05:33:06 PM PDT 24
Peak memory 241904 kb
Host smart-f9127c16-f4b1-48cf-9491-775b5d61cf1e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=773617889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_init_fail.773617889
Directory /workspace/100.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/3.otp_ctrl_background_chks.2547710756
Short name T71
Test name
Test status
Simulation time 1923993362 ps
CPU time 25.41 seconds
Started Jul 31 05:29:50 PM PDT 24
Finished Jul 31 05:30:16 PM PDT 24
Peak memory 242188 kb
Host smart-e6561910-cf56-4326-91aa-2338fdf10593
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2547710756 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_background_chks.2547710756
Directory /workspace/3.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/48.otp_ctrl_stress_all.4282544375
Short name T164
Test name
Test status
Simulation time 14499702252 ps
CPU time 203.66 seconds
Started Jul 31 05:32:25 PM PDT 24
Finished Jul 31 05:35:49 PM PDT 24
Peak memory 249424 kb
Host smart-31020683-bd16-463c-95cc-6787e085d7ae
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4282544375 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all
.4282544375
Directory /workspace/48.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/187.otp_ctrl_init_fail.1036421700
Short name T81
Test name
Test status
Simulation time 123577308 ps
CPU time 4.44 seconds
Started Jul 31 05:33:41 PM PDT 24
Finished Jul 31 05:33:45 PM PDT 24
Peak memory 242152 kb
Host smart-97f236a8-fa3b-4863-ba8e-b929b8b7b501
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1036421700 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_init_fail.1036421700
Directory /workspace/187.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/42.otp_ctrl_parallel_lc_req.1248700158
Short name T405
Test name
Test status
Simulation time 790903557 ps
CPU time 15.61 seconds
Started Jul 31 05:32:05 PM PDT 24
Finished Jul 31 05:32:21 PM PDT 24
Peak memory 242020 kb
Host smart-5d9c48e9-61cf-4177-973f-5a75504ad0b3
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1248700158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_req.1248700158
Directory /workspace/42.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/1.otp_ctrl_check_fail.3107635725
Short name T113
Test name
Test status
Simulation time 413475500 ps
CPU time 3.44 seconds
Started Jul 31 05:29:43 PM PDT 24
Finished Jul 31 05:29:46 PM PDT 24
Peak memory 248600 kb
Host smart-f9091e4f-e7a6-4c51-a2e9-4904fee09a24
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3107635725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_check_fail.3107635725
Directory /workspace/1.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/2.otp_ctrl_check_fail.3780536455
Short name T77
Test name
Test status
Simulation time 537433962 ps
CPU time 5.83 seconds
Started Jul 31 05:29:44 PM PDT 24
Finished Jul 31 05:29:50 PM PDT 24
Peak memory 241948 kb
Host smart-ad82d864-33a4-4ed0-8ee0-3065b66ea390
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3780536455 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_check_fail.3780536455
Directory /workspace/2.otp_ctrl_check_fail/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.915760703
Short name T281
Test name
Test status
Simulation time 9812735082 ps
CPU time 20.34 seconds
Started Jul 31 07:34:16 PM PDT 24
Finished Jul 31 07:34:37 PM PDT 24
Peak memory 244200 kb
Host smart-e88c6875-f3b5-44ef-956f-4e3412c9a974
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=915760703 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_int
g_err.915760703
Directory /workspace/4.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/default/20.otp_ctrl_stress_all_with_rand_reset.4112920957
Short name T360
Test name
Test status
Simulation time 387875218221 ps
CPU time 2050.3 seconds
Started Jul 31 05:30:55 PM PDT 24
Finished Jul 31 06:05:06 PM PDT 24
Peak memory 305752 kb
Host smart-bff2391d-719d-45a4-914f-05adaba92313
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4112920957 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all_with_rand_reset.4112920957
Directory /workspace/20.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/163.otp_ctrl_init_fail.1792969807
Short name T123
Test name
Test status
Simulation time 1813593760 ps
CPU time 4.45 seconds
Started Jul 31 05:33:42 PM PDT 24
Finished Jul 31 05:33:46 PM PDT 24
Peak memory 242012 kb
Host smart-e7864e2b-3771-491a-b983-d3f21d1609ab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1792969807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_init_fail.1792969807
Directory /workspace/163.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/289.otp_ctrl_init_fail.1848042419
Short name T179
Test name
Test status
Simulation time 333713466 ps
CPU time 4.51 seconds
Started Jul 31 05:34:05 PM PDT 24
Finished Jul 31 05:34:10 PM PDT 24
Peak memory 242024 kb
Host smart-aa0e80f5-afa9-4c32-b684-06e9d51697fe
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1848042419 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 289.otp_ctrl_init_fail.1848042419
Directory /workspace/289.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/125.otp_ctrl_init_fail.1457905154
Short name T115
Test name
Test status
Simulation time 134539787 ps
CPU time 3.9 seconds
Started Jul 31 05:33:21 PM PDT 24
Finished Jul 31 05:33:25 PM PDT 24
Peak memory 242236 kb
Host smart-5e3099c4-8850-4995-93c1-87505c96808d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1457905154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_init_fail.1457905154
Directory /workspace/125.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/17.otp_ctrl_init_fail.301471030
Short name T596
Test name
Test status
Simulation time 140749396 ps
CPU time 4.04 seconds
Started Jul 31 05:30:45 PM PDT 24
Finished Jul 31 05:30:49 PM PDT 24
Peak memory 242056 kb
Host smart-43b1b631-d57a-4808-9fdd-ab434998b259
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=301471030 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_init_fail.301471030
Directory /workspace/17.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/0.otp_ctrl_regwen.215183478
Short name T1059
Test name
Test status
Simulation time 709859109 ps
CPU time 10.62 seconds
Started Jul 31 05:29:39 PM PDT 24
Finished Jul 31 05:29:49 PM PDT 24
Peak memory 241956 kb
Host smart-cf283584-0409-4259-a85e-12426e6adde1
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=215183478 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_regwen.215183478
Directory /workspace/0.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/10.otp_ctrl_stress_all_with_rand_reset.1081169594
Short name T420
Test name
Test status
Simulation time 67669271552 ps
CPU time 497.81 seconds
Started Jul 31 05:30:30 PM PDT 24
Finished Jul 31 05:38:48 PM PDT 24
Peak memory 257016 kb
Host smart-46242a79-63e6-4408-b262-2c4280c1de39
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1081169594 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all_with_rand_reset.1081169594
Directory /workspace/10.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_aliasing.3003014185
Short name T316
Test name
Test status
Simulation time 3060263506 ps
CPU time 8.93 seconds
Started Jul 31 07:34:08 PM PDT 24
Finished Jul 31 07:34:17 PM PDT 24
Peak memory 238892 kb
Host smart-345289d8-7395-4cd4-a8cf-9edc97cc1602
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3003014185 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_alia
sing.3003014185
Directory /workspace/1.otp_ctrl_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.2677577804
Short name T280
Test name
Test status
Simulation time 2546814043 ps
CPU time 19.3 seconds
Started Jul 31 07:34:32 PM PDT 24
Finished Jul 31 07:34:52 PM PDT 24
Peak memory 245452 kb
Host smart-52a8a673-3b51-43b9-8181-05b2d4d0b790
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2677577804 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_i
ntg_err.2677577804
Directory /workspace/15.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/default/0.otp_ctrl_wake_up.4061622232
Short name T241
Test name
Test status
Simulation time 98251424 ps
CPU time 1.68 seconds
Started Jul 31 05:29:31 PM PDT 24
Finished Jul 31 05:29:32 PM PDT 24
Peak memory 240896 kb
Host smart-8cb1fcc3-aae2-488a-96f3-5ae4b8f8165e
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=4061622232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_wake_up_vseq +en_cov=1 -
cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_wake_up.4061622232
Directory /workspace/0.otp_ctrl_wake_up/latest


Test location /workspace/coverage/default/288.otp_ctrl_init_fail.3029681579
Short name T86
Test name
Test status
Simulation time 355056240 ps
CPU time 3.66 seconds
Started Jul 31 05:34:03 PM PDT 24
Finished Jul 31 05:34:06 PM PDT 24
Peak memory 242176 kb
Host smart-de55c9f2-8a04-4c3d-b0cb-ab0f7fad63d7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3029681579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 288.otp_ctrl_init_fail.3029681579
Directory /workspace/288.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/21.otp_ctrl_test_access.703808810
Short name T98
Test name
Test status
Simulation time 20057352306 ps
CPU time 40.66 seconds
Started Jul 31 05:30:55 PM PDT 24
Finished Jul 31 05:31:36 PM PDT 24
Peak memory 242068 kb
Host smart-4c754706-7aad-4838-ab90-bec380090d99
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=703808810 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_test_access.703808810
Directory /workspace/21.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/239.otp_ctrl_init_fail.2971871090
Short name T80
Test name
Test status
Simulation time 158904985 ps
CPU time 3.75 seconds
Started Jul 31 05:33:54 PM PDT 24
Finished Jul 31 05:33:58 PM PDT 24
Peak memory 242140 kb
Host smart-039a7ab7-a251-42b2-85b7-300fd754abd7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2971871090 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 239.otp_ctrl_init_fail.2971871090
Directory /workspace/239.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/25.otp_ctrl_stress_all_with_rand_reset.2697039971
Short name T259
Test name
Test status
Simulation time 84913706858 ps
CPU time 2112.92 seconds
Started Jul 31 05:31:13 PM PDT 24
Finished Jul 31 06:06:26 PM PDT 24
Peak memory 281556 kb
Host smart-4a6b6114-40f5-453a-a955-d1ab0cb322c1
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2697039971 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all_with_rand_reset.2697039971
Directory /workspace/25.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/47.otp_ctrl_stress_all.2770021870
Short name T221
Test name
Test status
Simulation time 12461293217 ps
CPU time 36.34 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 05:32:58 PM PDT 24
Peak memory 243388 kb
Host smart-4a5de87d-56ef-4eb3-bda6-a328a4cf289b
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2770021870 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all
.2770021870
Directory /workspace/47.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/16.otp_ctrl_parallel_lc_req.2992074612
Short name T100
Test name
Test status
Simulation time 1148188910 ps
CPU time 22.85 seconds
Started Jul 31 05:30:40 PM PDT 24
Finished Jul 31 05:31:03 PM PDT 24
Peak memory 241968 kb
Host smart-eca2fe71-900e-4ee7-8953-e13476db03e6
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2992074612 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_req.2992074612
Directory /workspace/16.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/23.otp_ctrl_dai_lock.2962278264
Short name T184
Test name
Test status
Simulation time 1166030816 ps
CPU time 15.3 seconds
Started Jul 31 05:31:00 PM PDT 24
Finished Jul 31 05:31:16 PM PDT 24
Peak memory 248512 kb
Host smart-2c7fb16d-b4fd-4346-913a-396496201c62
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2962278264 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_lock.2962278264
Directory /workspace/23.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/164.otp_ctrl_init_fail.3851638946
Short name T83
Test name
Test status
Simulation time 1842805616 ps
CPU time 6.4 seconds
Started Jul 31 05:33:33 PM PDT 24
Finished Jul 31 05:33:39 PM PDT 24
Peak memory 242396 kb
Host smart-e4d5a5ba-628b-4516-86e0-4d3f1d522f96
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3851638946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_init_fail.3851638946
Directory /workspace/164.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/13.otp_ctrl_stress_all.2508072147
Short name T570
Test name
Test status
Simulation time 43085763665 ps
CPU time 115.61 seconds
Started Jul 31 05:30:38 PM PDT 24
Finished Jul 31 05:32:34 PM PDT 24
Peak memory 255936 kb
Host smart-39a54477-d3e9-4c27-9f02-3ac6c19f39af
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2508072147 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all
.2508072147
Directory /workspace/13.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/2.otp_ctrl_parallel_lc_esc.2811835001
Short name T239
Test name
Test status
Simulation time 2542395307 ps
CPU time 4.62 seconds
Started Jul 31 05:29:42 PM PDT 24
Finished Jul 31 05:29:47 PM PDT 24
Peak memory 241912 kb
Host smart-fffd0f95-1b12-4160-912a-be3077ebeb40
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2811835001 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_esc.2811835001
Directory /workspace/2.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_aliasing.912617284
Short name T1206
Test name
Test status
Simulation time 189015296 ps
CPU time 3.66 seconds
Started Jul 31 07:34:10 PM PDT 24
Finished Jul 31 07:34:13 PM PDT 24
Peak memory 230708 kb
Host smart-f65ea8c1-073b-41ef-b9e3-b80eae0a9861
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=912617284 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo
n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_alias
ing.912617284
Directory /workspace/0.otp_ctrl_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_bit_bash.2403499026
Short name T1209
Test name
Test status
Simulation time 154047179 ps
CPU time 3.68 seconds
Started Jul 31 07:34:11 PM PDT 24
Finished Jul 31 07:34:15 PM PDT 24
Peak memory 230652 kb
Host smart-59d2e8cb-c9dc-4fc4-a5e4-29482d6bb48c
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2403499026 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_bit_
bash.2403499026
Directory /workspace/0.otp_ctrl_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_hw_reset.1104124394
Short name T1270
Test name
Test status
Simulation time 289481854 ps
CPU time 2.4 seconds
Started Jul 31 07:34:09 PM PDT 24
Finished Jul 31 07:34:11 PM PDT 24
Peak memory 240840 kb
Host smart-9625ab75-fcb7-4062-9ac2-0715cdacf32b
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1104124394 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_hw_r
eset.1104124394
Directory /workspace/0.otp_ctrl_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.461468005
Short name T1322
Test name
Test status
Simulation time 101790861 ps
CPU time 2.48 seconds
Started Jul 31 07:34:10 PM PDT 24
Finished Jul 31 07:34:13 PM PDT 24
Peak memory 247112 kb
Host smart-ba740503-13a5-40fb-9102-055781725169
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=461468005 -assert nopostproc +UVM_TESTNAME=
otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 0.otp_ctrl_csr_mem_rw_with_rand_reset.461468005
Directory /workspace/0.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_rw.3451865137
Short name T343
Test name
Test status
Simulation time 548497153 ps
CPU time 1.67 seconds
Started Jul 31 07:34:13 PM PDT 24
Finished Jul 31 07:34:15 PM PDT 24
Peak memory 240628 kb
Host smart-5e9f70ca-fe6b-4ca6-a101-b30a923163f8
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3451865137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_rw.3451865137
Directory /workspace/0.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_intr_test.1061760013
Short name T1284
Test name
Test status
Simulation time 152180476 ps
CPU time 1.57 seconds
Started Jul 31 07:34:09 PM PDT 24
Finished Jul 31 07:34:11 PM PDT 24
Peak memory 230640 kb
Host smart-f64d49f3-d4a0-484c-b4ef-2b02d89f74e2
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1061760013 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_intr_test.1061760013
Directory /workspace/0.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_partial_access.3213320075
Short name T1189
Test name
Test status
Simulation time 36965669 ps
CPU time 1.29 seconds
Started Jul 31 07:34:12 PM PDT 24
Finished Jul 31 07:34:14 PM PDT 24
Peak memory 229620 kb
Host smart-0e1c847e-8888-4e97-b81a-6f147344e582
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3213320075 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp
_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctr
l_mem_partial_access.3213320075
Directory /workspace/0.otp_ctrl_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.1864775475
Short name T1287
Test name
Test status
Simulation time 131047094 ps
CPU time 1.5 seconds
Started Jul 31 07:34:09 PM PDT 24
Finished Jul 31 07:34:11 PM PDT 24
Peak memory 229620 kb
Host smart-54c09806-2c28-4dd8-9ccc-dcf09bb8c4e7
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1864775475 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_mem_walk
.1864775475
Directory /workspace/0.otp_ctrl_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_same_csr_outstanding.1224268433
Short name T1219
Test name
Test status
Simulation time 320510135 ps
CPU time 2.65 seconds
Started Jul 31 07:34:08 PM PDT 24
Finished Jul 31 07:34:11 PM PDT 24
Peak memory 241960 kb
Host smart-3e3e1bc0-89d7-4da7-9e8c-2c2ed49f140b
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1224268433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_c
trl_same_csr_outstanding.1224268433
Directory /workspace/0.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_errors.3205041896
Short name T1273
Test name
Test status
Simulation time 1740783279 ps
CPU time 4.75 seconds
Started Jul 31 07:34:13 PM PDT 24
Finished Jul 31 07:34:18 PM PDT 24
Peak memory 246204 kb
Host smart-216d8c69-6ec8-4c25-ac40-9097ccd8a181
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3205041896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_errors.3205041896
Directory /workspace/0.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_intg_err.913986818
Short name T371
Test name
Test status
Simulation time 743357658 ps
CPU time 10.31 seconds
Started Jul 31 07:34:09 PM PDT 24
Finished Jul 31 07:34:19 PM PDT 24
Peak memory 243348 kb
Host smart-2e7c9625-ec21-46a4-a79b-0615e40a291d
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=913986818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_int
g_err.913986818
Directory /workspace/0.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_bit_bash.1991134447
Short name T1255
Test name
Test status
Simulation time 79283030 ps
CPU time 3.78 seconds
Started Jul 31 07:34:10 PM PDT 24
Finished Jul 31 07:34:15 PM PDT 24
Peak memory 238856 kb
Host smart-a323837e-c1ca-443c-bd39-8a6b2c92f915
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1991134447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_bit_
bash.1991134447
Directory /workspace/1.otp_ctrl_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.1864445775
Short name T1315
Test name
Test status
Simulation time 196735469 ps
CPU time 2.4 seconds
Started Jul 31 07:34:12 PM PDT 24
Finished Jul 31 07:34:15 PM PDT 24
Peak memory 238888 kb
Host smart-b74e9acc-d60e-4354-8024-7f6a1c543626
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1864445775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_hw_r
eset.1864445775
Directory /workspace/1.otp_ctrl_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_mem_rw_with_rand_reset.2296467044
Short name T1227
Test name
Test status
Simulation time 183206468 ps
CPU time 2.46 seconds
Started Jul 31 07:34:17 PM PDT 24
Finished Jul 31 07:34:19 PM PDT 24
Peak memory 246824 kb
Host smart-47693c84-8f45-4442-b70e-35c699aa7202
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2296467044 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 1.otp_ctrl_csr_mem_rw_with_rand_reset.2296467044
Directory /workspace/1.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_rw.29295503
Short name T1281
Test name
Test status
Simulation time 71895015 ps
CPU time 1.54 seconds
Started Jul 31 07:34:08 PM PDT 24
Finished Jul 31 07:34:09 PM PDT 24
Peak memory 241084 kb
Host smart-50413e10-43b9-4990-802b-4c4ecfdba1b3
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=29295503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_rw.29295503
Directory /workspace/1.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_intr_test.3706680142
Short name T1261
Test name
Test status
Simulation time 87260819 ps
CPU time 1.5 seconds
Started Jul 31 07:34:14 PM PDT 24
Finished Jul 31 07:34:16 PM PDT 24
Peak memory 230036 kb
Host smart-1d951fc2-41e2-4126-9798-8cc952f7b548
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3706680142 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_intr_test.3706680142
Directory /workspace/1.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_partial_access.2429932859
Short name T1243
Test name
Test status
Simulation time 140052024 ps
CPU time 1.39 seconds
Started Jul 31 07:34:09 PM PDT 24
Finished Jul 31 07:34:10 PM PDT 24
Peak memory 230436 kb
Host smart-ce3a3d52-6f27-4ebb-950a-bbda21649c44
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2429932859 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp
_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctr
l_mem_partial_access.2429932859
Directory /workspace/1.otp_ctrl_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_walk.2446430555
Short name T1282
Test name
Test status
Simulation time 40196900 ps
CPU time 1.36 seconds
Started Jul 31 07:34:11 PM PDT 24
Finished Jul 31 07:34:13 PM PDT 24
Peak memory 230500 kb
Host smart-3176c4e5-2e09-4035-a864-34cba82b8059
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2446430555 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_mem_walk
.2446430555
Directory /workspace/1.otp_ctrl_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_same_csr_outstanding.2017323862
Short name T278
Test name
Test status
Simulation time 140841710 ps
CPU time 2.25 seconds
Started Jul 31 07:34:09 PM PDT 24
Finished Jul 31 07:34:11 PM PDT 24
Peak memory 238740 kb
Host smart-ef0d43ea-a41c-4e29-9779-8e5f5218cb7c
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2017323862 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_c
trl_same_csr_outstanding.2017323862
Directory /workspace/1.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_errors.904413446
Short name T1207
Test name
Test status
Simulation time 164077312 ps
CPU time 6.19 seconds
Started Jul 31 07:34:11 PM PDT 24
Finished Jul 31 07:34:17 PM PDT 24
Peak memory 246664 kb
Host smart-d1075695-f8e1-4016-88e0-1000fb1f6617
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=904413446 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_errors.904413446
Directory /workspace/1.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_intg_err.1436693315
Short name T362
Test name
Test status
Simulation time 1338516319 ps
CPU time 17.02 seconds
Started Jul 31 07:34:11 PM PDT 24
Finished Jul 31 07:34:28 PM PDT 24
Peak memory 238920 kb
Host smart-135886da-0882-476e-9b58-12b303b83d09
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1436693315 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_in
tg_err.1436693315
Directory /workspace/1.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_mem_rw_with_rand_reset.2496623466
Short name T1218
Test name
Test status
Simulation time 217180793 ps
CPU time 2.05 seconds
Started Jul 31 07:34:35 PM PDT 24
Finished Jul 31 07:34:37 PM PDT 24
Peak memory 244144 kb
Host smart-2db6e4dd-1af5-445c-a65f-438e58e98562
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2496623466 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 10.otp_ctrl_csr_mem_rw_with_rand_reset.2496623466
Directory /workspace/10.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_rw.2946480424
Short name T275
Test name
Test status
Simulation time 64241636 ps
CPU time 1.76 seconds
Started Jul 31 07:34:36 PM PDT 24
Finished Jul 31 07:34:38 PM PDT 24
Peak memory 240416 kb
Host smart-1722e89f-4ace-4b68-9726-797a184e8779
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2946480424 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_rw.2946480424
Directory /workspace/10.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/10.otp_ctrl_intr_test.1980624192
Short name T1191
Test name
Test status
Simulation time 38648470 ps
CPU time 1.42 seconds
Started Jul 31 07:34:34 PM PDT 24
Finished Jul 31 07:34:36 PM PDT 24
Peak memory 230240 kb
Host smart-4a695f54-402c-4181-8d29-1b63871e3640
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1980624192 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_intr_test.1980624192
Directory /workspace/10.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/10.otp_ctrl_same_csr_outstanding.4057657308
Short name T1252
Test name
Test status
Simulation time 236897198 ps
CPU time 3.19 seconds
Started Jul 31 07:34:35 PM PDT 24
Finished Jul 31 07:34:39 PM PDT 24
Peak memory 238792 kb
Host smart-d966e774-6c16-44d4-a134-d317d50f452b
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4057657308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_
ctrl_same_csr_outstanding.4057657308
Directory /workspace/10.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.1666362584
Short name T1312
Test name
Test status
Simulation time 276787642 ps
CPU time 5.21 seconds
Started Jul 31 07:34:27 PM PDT 24
Finished Jul 31 07:34:33 PM PDT 24
Peak memory 245824 kb
Host smart-25ee10b9-4188-423b-b100-3cdf98f1f1da
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1666362584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_errors.1666362584
Directory /workspace/10.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_intg_err.2774505149
Short name T365
Test name
Test status
Simulation time 2419636639 ps
CPU time 19.2 seconds
Started Jul 31 07:34:24 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 245340 kb
Host smart-b9eb9c75-af4d-4af7-9789-912d7cea4c45
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2774505149 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_i
ntg_err.2774505149
Directory /workspace/10.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_mem_rw_with_rand_reset.3348847097
Short name T1283
Test name
Test status
Simulation time 422091493 ps
CPU time 3.53 seconds
Started Jul 31 07:34:37 PM PDT 24
Finished Jul 31 07:34:41 PM PDT 24
Peak memory 247012 kb
Host smart-a40767e9-cdb3-4977-8364-63fabd905961
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3348847097 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 11.otp_ctrl_csr_mem_rw_with_rand_reset.3348847097
Directory /workspace/11.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/11.otp_ctrl_intr_test.1751327372
Short name T1221
Test name
Test status
Simulation time 71813721 ps
CPU time 1.33 seconds
Started Jul 31 07:34:35 PM PDT 24
Finished Jul 31 07:34:36 PM PDT 24
Peak memory 229964 kb
Host smart-6eb273fa-2eee-47d2-96b3-8a030dfbf12b
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1751327372 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_intr_test.1751327372
Directory /workspace/11.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/11.otp_ctrl_same_csr_outstanding.2671594879
Short name T347
Test name
Test status
Simulation time 1138416498 ps
CPU time 2.44 seconds
Started Jul 31 07:34:42 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 238912 kb
Host smart-2886bdcd-6100-4bfa-977e-77aae1c0e327
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2671594879 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_
ctrl_same_csr_outstanding.2671594879
Directory /workspace/11.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_errors.1160060337
Short name T1248
Test name
Test status
Simulation time 231464511 ps
CPU time 4.96 seconds
Started Jul 31 07:34:34 PM PDT 24
Finished Jul 31 07:34:39 PM PDT 24
Peak memory 245744 kb
Host smart-a374c27d-5e49-426b-aaaa-bb80856451a6
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1160060337 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_errors.1160060337
Directory /workspace/11.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_intg_err.1637386197
Short name T1240
Test name
Test status
Simulation time 2586195862 ps
CPU time 10.78 seconds
Started Jul 31 07:34:34 PM PDT 24
Finished Jul 31 07:34:45 PM PDT 24
Peak memory 243940 kb
Host smart-61900928-8d06-4f1c-b44f-36b227531421
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1637386197 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_i
ntg_err.1637386197
Directory /workspace/11.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_mem_rw_with_rand_reset.93740967
Short name T1319
Test name
Test status
Simulation time 137256780 ps
CPU time 2.08 seconds
Started Jul 31 07:34:35 PM PDT 24
Finished Jul 31 07:34:37 PM PDT 24
Peak memory 244864 kb
Host smart-884cd46d-389a-4063-84ee-e1f0450abb76
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=93740967 -assert nopostproc +UVM_TESTNAME=o
tp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -
cm_log /dev/null -cm_name 12.otp_ctrl_csr_mem_rw_with_rand_reset.93740967
Directory /workspace/12.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_rw.764263181
Short name T1230
Test name
Test status
Simulation time 138404621 ps
CPU time 1.65 seconds
Started Jul 31 07:34:41 PM PDT 24
Finished Jul 31 07:34:43 PM PDT 24
Peak memory 240776 kb
Host smart-c78c5415-4cf7-4c7d-982a-bfff1ae8de55
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=764263181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_rw.764263181
Directory /workspace/12.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/12.otp_ctrl_intr_test.1777163575
Short name T1246
Test name
Test status
Simulation time 76124785 ps
CPU time 1.5 seconds
Started Jul 31 07:34:35 PM PDT 24
Finished Jul 31 07:34:36 PM PDT 24
Peak memory 229936 kb
Host smart-f4f7c7fe-fd36-48e5-8ad7-d6962b63e0ea
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1777163575 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_intr_test.1777163575
Directory /workspace/12.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/12.otp_ctrl_same_csr_outstanding.3940079405
Short name T1303
Test name
Test status
Simulation time 143057449 ps
CPU time 3.42 seconds
Started Jul 31 07:34:35 PM PDT 24
Finished Jul 31 07:34:39 PM PDT 24
Peak memory 238824 kb
Host smart-a8705b79-430c-4a67-b247-2336894fe431
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3940079405 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_
ctrl_same_csr_outstanding.3940079405
Directory /workspace/12.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_errors.1103751474
Short name T1257
Test name
Test status
Simulation time 658092112 ps
CPU time 6.61 seconds
Started Jul 31 07:34:36 PM PDT 24
Finished Jul 31 07:34:43 PM PDT 24
Peak memory 246168 kb
Host smart-e19f6e60-9b6a-4cad-b218-56a78c583661
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1103751474 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_errors.1103751474
Directory /workspace/12.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_mem_rw_with_rand_reset.3557899848
Short name T1223
Test name
Test status
Simulation time 202665748 ps
CPU time 3.2 seconds
Started Jul 31 07:34:36 PM PDT 24
Finished Jul 31 07:34:39 PM PDT 24
Peak memory 247056 kb
Host smart-3def0f2c-af72-495d-9b5d-7479ccf3c155
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3557899848 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 13.otp_ctrl_csr_mem_rw_with_rand_reset.3557899848
Directory /workspace/13.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.1014428570
Short name T1292
Test name
Test status
Simulation time 85911343 ps
CPU time 1.76 seconds
Started Jul 31 07:34:37 PM PDT 24
Finished Jul 31 07:34:39 PM PDT 24
Peak memory 241220 kb
Host smart-9e412455-d7fe-4cf2-a53a-9d80ec581ca3
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1014428570 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_rw.1014428570
Directory /workspace/13.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.1002624197
Short name T1286
Test name
Test status
Simulation time 132951234 ps
CPU time 1.44 seconds
Started Jul 31 07:34:35 PM PDT 24
Finished Jul 31 07:34:36 PM PDT 24
Peak memory 230588 kb
Host smart-7c53478b-466c-44c4-bfca-3b5f7a7d1bbb
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1002624197 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_intr_test.1002624197
Directory /workspace/13.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.1730866051
Short name T1310
Test name
Test status
Simulation time 1718200590 ps
CPU time 5.24 seconds
Started Jul 31 07:34:33 PM PDT 24
Finished Jul 31 07:34:38 PM PDT 24
Peak memory 238864 kb
Host smart-6b513a86-65e3-41d5-bc55-42018ec4d509
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1730866051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_
ctrl_same_csr_outstanding.1730866051
Directory /workspace/13.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_errors.236362789
Short name T1234
Test name
Test status
Simulation time 161244741 ps
CPU time 5.44 seconds
Started Jul 31 07:34:36 PM PDT 24
Finished Jul 31 07:34:41 PM PDT 24
Peak memory 246124 kb
Host smart-1397ead4-2d84-4f5e-ae27-8e230cfaa02b
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=236362789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_errors.236362789
Directory /workspace/13.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_rw.3203136811
Short name T323
Test name
Test status
Simulation time 44242102 ps
CPU time 1.58 seconds
Started Jul 31 07:34:33 PM PDT 24
Finished Jul 31 07:34:35 PM PDT 24
Peak memory 238844 kb
Host smart-a3e8649d-4a24-48db-b3fc-f4a67ec9d827
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3203136811 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_rw.3203136811
Directory /workspace/14.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/14.otp_ctrl_intr_test.1824449037
Short name T1254
Test name
Test status
Simulation time 41617939 ps
CPU time 1.49 seconds
Started Jul 31 07:34:35 PM PDT 24
Finished Jul 31 07:34:37 PM PDT 24
Peak memory 229956 kb
Host smart-6db9556c-3afc-40f1-921f-1fb9f0cf3726
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1824449037 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_intr_test.1824449037
Directory /workspace/14.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/14.otp_ctrl_same_csr_outstanding.260048895
Short name T342
Test name
Test status
Simulation time 95984282 ps
CPU time 2.75 seconds
Started Jul 31 07:34:33 PM PDT 24
Finished Jul 31 07:34:36 PM PDT 24
Peak memory 238844 kb
Host smart-bdf6b359-f573-4608-8949-f26c6c530a21
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=260048895 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot
p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_c
trl_same_csr_outstanding.260048895
Directory /workspace/14.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_errors.1230434145
Short name T1229
Test name
Test status
Simulation time 70168323 ps
CPU time 4.49 seconds
Started Jul 31 07:34:37 PM PDT 24
Finished Jul 31 07:34:41 PM PDT 24
Peak memory 245864 kb
Host smart-a841080f-dc1c-481a-9fb9-fe4bd9c3ccd0
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1230434145 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_errors.1230434145
Directory /workspace/14.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_mem_rw_with_rand_reset.3533874591
Short name T1276
Test name
Test status
Simulation time 1584263961 ps
CPU time 5.3 seconds
Started Jul 31 07:34:34 PM PDT 24
Finished Jul 31 07:34:39 PM PDT 24
Peak memory 247108 kb
Host smart-901b91b2-9b7b-4f86-b142-ad6a89473015
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3533874591 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 15.otp_ctrl_csr_mem_rw_with_rand_reset.3533874591
Directory /workspace/15.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_rw.607195625
Short name T1305
Test name
Test status
Simulation time 81724106 ps
CPU time 1.62 seconds
Started Jul 31 07:34:41 PM PDT 24
Finished Jul 31 07:34:43 PM PDT 24
Peak memory 240672 kb
Host smart-a34a1258-5506-461e-ad7b-bc1efed16355
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=607195625 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_rw.607195625
Directory /workspace/15.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/15.otp_ctrl_intr_test.493471446
Short name T1200
Test name
Test status
Simulation time 148508853 ps
CPU time 1.42 seconds
Started Jul 31 07:34:33 PM PDT 24
Finished Jul 31 07:34:35 PM PDT 24
Peak memory 230052 kb
Host smart-44f0ba5e-ffc4-41b8-aecc-b28ce3a73008
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=493471446 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_intr_test.493471446
Directory /workspace/15.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/15.otp_ctrl_same_csr_outstanding.3575870977
Short name T1306
Test name
Test status
Simulation time 468953420 ps
CPU time 3.74 seconds
Started Jul 31 07:34:33 PM PDT 24
Finished Jul 31 07:34:37 PM PDT 24
Peak memory 238760 kb
Host smart-05334fa7-3575-4bcc-9f58-11872d5019c3
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3575870977 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_
ctrl_same_csr_outstanding.3575870977
Directory /workspace/15.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_errors.2934555114
Short name T1268
Test name
Test status
Simulation time 157425076 ps
CPU time 5.44 seconds
Started Jul 31 07:34:41 PM PDT 24
Finished Jul 31 07:34:47 PM PDT 24
Peak memory 246124 kb
Host smart-3a096c6e-3927-4995-8bbf-7a51f796aca0
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2934555114 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_errors.2934555114
Directory /workspace/15.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_mem_rw_with_rand_reset.692164528
Short name T1304
Test name
Test status
Simulation time 181795569 ps
CPU time 2.06 seconds
Started Jul 31 07:34:46 PM PDT 24
Finished Jul 31 07:34:48 PM PDT 24
Peak memory 244392 kb
Host smart-a1962abf-0be5-4809-8605-a3f6c968f3f1
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=692164528 -assert nopostproc +UVM_TESTNAME=
otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 16.otp_ctrl_csr_mem_rw_with_rand_reset.692164528
Directory /workspace/16.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_rw.2281347991
Short name T1293
Test name
Test status
Simulation time 144524375 ps
CPU time 1.55 seconds
Started Jul 31 07:34:42 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 240620 kb
Host smart-b716cd57-775f-4140-aa54-bd961dfa41f4
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2281347991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_rw.2281347991
Directory /workspace/16.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/16.otp_ctrl_intr_test.2262020099
Short name T1256
Test name
Test status
Simulation time 52018108 ps
CPU time 1.58 seconds
Started Jul 31 07:34:41 PM PDT 24
Finished Jul 31 07:34:43 PM PDT 24
Peak memory 229948 kb
Host smart-f63fe1de-58bc-4484-9313-555b8aadbfa4
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2262020099 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_intr_test.2262020099
Directory /workspace/16.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/16.otp_ctrl_same_csr_outstanding.4210494326
Short name T1313
Test name
Test status
Simulation time 147940012 ps
CPU time 2.2 seconds
Started Jul 31 07:34:43 PM PDT 24
Finished Jul 31 07:34:45 PM PDT 24
Peak memory 238804 kb
Host smart-a8363c05-8da1-4a3c-aabc-adbef36125da
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4210494326 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_
ctrl_same_csr_outstanding.4210494326
Directory /workspace/16.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_errors.3902490789
Short name T1241
Test name
Test status
Simulation time 522476426 ps
CPU time 5.61 seconds
Started Jul 31 07:34:42 PM PDT 24
Finished Jul 31 07:34:47 PM PDT 24
Peak memory 245960 kb
Host smart-63a4544f-4647-4a19-a13f-f26696115725
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3902490789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_errors.3902490789
Directory /workspace/16.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_intg_err.2853728326
Short name T274
Test name
Test status
Simulation time 1318866856 ps
CPU time 19.1 seconds
Started Jul 31 07:34:33 PM PDT 24
Finished Jul 31 07:34:53 PM PDT 24
Peak memory 238872 kb
Host smart-031483bd-f3ad-4232-9a76-a8f3f05a9d19
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2853728326 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_i
ntg_err.2853728326
Directory /workspace/16.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_mem_rw_with_rand_reset.2445321961
Short name T1271
Test name
Test status
Simulation time 136647828 ps
CPU time 2.53 seconds
Started Jul 31 07:34:40 PM PDT 24
Finished Jul 31 07:34:43 PM PDT 24
Peak memory 245384 kb
Host smart-7211a3c2-a0ae-4dbd-b07d-ff25f2544c63
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2445321961 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 17.otp_ctrl_csr_mem_rw_with_rand_reset.2445321961
Directory /workspace/17.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_rw.3068490536
Short name T1217
Test name
Test status
Simulation time 44193031 ps
CPU time 1.57 seconds
Started Jul 31 07:34:43 PM PDT 24
Finished Jul 31 07:34:45 PM PDT 24
Peak memory 240492 kb
Host smart-082a7cb1-409f-4ea4-9566-ae764eb14ca5
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3068490536 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_rw.3068490536
Directory /workspace/17.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/17.otp_ctrl_intr_test.1791670854
Short name T1258
Test name
Test status
Simulation time 73093023 ps
CPU time 1.37 seconds
Started Jul 31 07:34:40 PM PDT 24
Finished Jul 31 07:34:41 PM PDT 24
Peak memory 229976 kb
Host smart-bda6feeb-7f40-4602-9954-4f19381da6a9
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1791670854 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_intr_test.1791670854
Directory /workspace/17.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/17.otp_ctrl_same_csr_outstanding.3913865928
Short name T345
Test name
Test status
Simulation time 1027941240 ps
CPU time 2.91 seconds
Started Jul 31 07:34:41 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 242076 kb
Host smart-314bf5e0-7a20-4e77-ac0c-b58d87c5725e
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3913865928 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_
ctrl_same_csr_outstanding.3913865928
Directory /workspace/17.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_errors.1049028805
Short name T1190
Test name
Test status
Simulation time 187225097 ps
CPU time 2.65 seconds
Started Jul 31 07:34:43 PM PDT 24
Finished Jul 31 07:34:45 PM PDT 24
Peak memory 245412 kb
Host smart-a675229c-a225-4d18-bab6-5834290651e5
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1049028805 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_errors.1049028805
Directory /workspace/17.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_intg_err.2925394366
Short name T273
Test name
Test status
Simulation time 1172217057 ps
CPU time 17.94 seconds
Started Jul 31 07:34:41 PM PDT 24
Finished Jul 31 07:34:59 PM PDT 24
Peak memory 244120 kb
Host smart-863795d2-20a8-4fcf-9709-a48eb63788c0
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2925394366 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_i
ntg_err.2925394366
Directory /workspace/17.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_mem_rw_with_rand_reset.2473422492
Short name T1260
Test name
Test status
Simulation time 271852064 ps
CPU time 1.98 seconds
Started Jul 31 07:34:42 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 244132 kb
Host smart-cf73f8e1-7e10-4651-8352-85c60dc47fb1
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2473422492 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 18.otp_ctrl_csr_mem_rw_with_rand_reset.2473422492
Directory /workspace/18.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.1851355540
Short name T1324
Test name
Test status
Simulation time 695757816 ps
CPU time 2.24 seconds
Started Jul 31 07:34:41 PM PDT 24
Finished Jul 31 07:34:43 PM PDT 24
Peak memory 238828 kb
Host smart-f91e8208-cdf0-4b65-aab8-cdf92cafc641
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1851355540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_rw.1851355540
Directory /workspace/18.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.3700234958
Short name T1263
Test name
Test status
Simulation time 135226467 ps
CPU time 1.44 seconds
Started Jul 31 07:34:47 PM PDT 24
Finished Jul 31 07:34:49 PM PDT 24
Peak memory 230668 kb
Host smart-d2ba2228-de92-4d94-8ec4-c0a677ffc965
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3700234958 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_intr_test.3700234958
Directory /workspace/18.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/18.otp_ctrl_same_csr_outstanding.3052001640
Short name T346
Test name
Test status
Simulation time 447484842 ps
CPU time 3.11 seconds
Started Jul 31 07:34:42 PM PDT 24
Finished Jul 31 07:34:45 PM PDT 24
Peak memory 238920 kb
Host smart-1eb02692-314a-44e1-8d44-43de3e0401ee
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3052001640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_
ctrl_same_csr_outstanding.3052001640
Directory /workspace/18.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_errors.2995613342
Short name T1238
Test name
Test status
Simulation time 336535054 ps
CPU time 6.13 seconds
Started Jul 31 07:34:47 PM PDT 24
Finished Jul 31 07:34:53 PM PDT 24
Peak memory 246184 kb
Host smart-8bbe23f2-b70e-4147-8cf8-484120a5b684
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2995613342 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_errors.2995613342
Directory /workspace/18.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_intg_err.665478607
Short name T1277
Test name
Test status
Simulation time 1316553458 ps
CPU time 11.04 seconds
Started Jul 31 07:34:42 PM PDT 24
Finished Jul 31 07:34:53 PM PDT 24
Peak memory 243480 kb
Host smart-8ef429a0-cac1-4eba-be39-29631e7edc80
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=665478607 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_in
tg_err.665478607
Directory /workspace/18.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_mem_rw_with_rand_reset.2918324978
Short name T1250
Test name
Test status
Simulation time 151271623 ps
CPU time 2.16 seconds
Started Jul 31 07:34:42 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 246288 kb
Host smart-aeaebfcb-79af-4584-9eee-693bfba47fc8
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2918324978 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 19.otp_ctrl_csr_mem_rw_with_rand_reset.2918324978
Directory /workspace/19.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_rw.2589856283
Short name T319
Test name
Test status
Simulation time 39781414 ps
CPU time 1.64 seconds
Started Jul 31 07:34:43 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 241196 kb
Host smart-80bbb5d2-6700-469f-a790-e10fd0850af1
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2589856283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_rw.2589856283
Directory /workspace/19.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.4025733613
Short name T1298
Test name
Test status
Simulation time 129570486 ps
CPU time 1.44 seconds
Started Jul 31 07:34:43 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 230164 kb
Host smart-c20bc3b7-0ccd-4207-93cb-fc1677deb8f3
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4025733613 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_intr_test.4025733613
Directory /workspace/19.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/19.otp_ctrl_same_csr_outstanding.402212368
Short name T344
Test name
Test status
Simulation time 89877280 ps
CPU time 1.98 seconds
Started Jul 31 07:34:42 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 241820 kb
Host smart-82ec14df-919d-44ef-81f1-8fe11c02c62f
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=402212368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot
p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_c
trl_same_csr_outstanding.402212368
Directory /workspace/19.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_errors.4035697827
Short name T1244
Test name
Test status
Simulation time 2869350094 ps
CPU time 8.6 seconds
Started Jul 31 07:34:44 PM PDT 24
Finished Jul 31 07:34:53 PM PDT 24
Peak memory 246700 kb
Host smart-203799f3-ff37-4d91-b064-d24ae8a37ccf
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4035697827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_errors.4035697827
Directory /workspace/19.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_intg_err.3415364377
Short name T1290
Test name
Test status
Simulation time 1241721923 ps
CPU time 11.02 seconds
Started Jul 31 07:34:47 PM PDT 24
Finished Jul 31 07:34:58 PM PDT 24
Peak memory 243692 kb
Host smart-c03c6b13-9e13-4cc3-8908-84b70e0941d3
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3415364377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_i
ntg_err.3415364377
Directory /workspace/19.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.3807858923
Short name T320
Test name
Test status
Simulation time 222192047 ps
CPU time 3.15 seconds
Started Jul 31 07:34:18 PM PDT 24
Finished Jul 31 07:34:22 PM PDT 24
Peak memory 238832 kb
Host smart-fde90ad1-fca0-40ac-ad56-d2f89f0b54f1
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3807858923 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_alia
sing.3807858923
Directory /workspace/2.otp_ctrl_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_bit_bash.429137229
Short name T322
Test name
Test status
Simulation time 424890302 ps
CPU time 9.34 seconds
Started Jul 31 07:34:20 PM PDT 24
Finished Jul 31 07:34:29 PM PDT 24
Peak memory 230600 kb
Host smart-6eecff14-20da-445e-b2a4-0f06d5965fad
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=429137229 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo
n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_bit_b
ash.429137229
Directory /workspace/2.otp_ctrl_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_hw_reset.369859595
Short name T277
Test name
Test status
Simulation time 1580169856 ps
CPU time 4.78 seconds
Started Jul 31 07:34:16 PM PDT 24
Finished Jul 31 07:34:21 PM PDT 24
Peak memory 238888 kb
Host smart-59042291-f8c4-4005-b93c-b2922331dff0
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=369859595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo
n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_hw_re
set.369859595
Directory /workspace/2.otp_ctrl_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_mem_rw_with_rand_reset.1590608775
Short name T276
Test name
Test status
Simulation time 424819807 ps
CPU time 3.11 seconds
Started Jul 31 07:34:15 PM PDT 24
Finished Jul 31 07:34:18 PM PDT 24
Peak memory 247172 kb
Host smart-c413d86c-9313-4af8-87a1-41c70e8b54fa
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1590608775 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 2.otp_ctrl_csr_mem_rw_with_rand_reset.1590608775
Directory /workspace/2.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_rw.4039715409
Short name T1275
Test name
Test status
Simulation time 166075806 ps
CPU time 1.53 seconds
Started Jul 31 07:34:18 PM PDT 24
Finished Jul 31 07:34:19 PM PDT 24
Peak memory 240512 kb
Host smart-2bcb76f6-e26a-464a-aaf5-c45496dab080
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4039715409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_rw.4039715409
Directory /workspace/2.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.1681040574
Short name T1239
Test name
Test status
Simulation time 553356906 ps
CPU time 1.59 seconds
Started Jul 31 07:34:16 PM PDT 24
Finished Jul 31 07:34:18 PM PDT 24
Peak memory 229736 kb
Host smart-bb894301-69b4-49e5-86ff-70bf1be75353
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1681040574 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_intr_test.1681040574
Directory /workspace/2.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_partial_access.2200187244
Short name T1194
Test name
Test status
Simulation time 71297682 ps
CPU time 1.35 seconds
Started Jul 31 07:34:16 PM PDT 24
Finished Jul 31 07:34:18 PM PDT 24
Peak memory 230460 kb
Host smart-45bc9082-2e42-4331-908c-48d92e66341c
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2200187244 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp
_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctr
l_mem_partial_access.2200187244
Directory /workspace/2.otp_ctrl_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_walk.3917059444
Short name T1274
Test name
Test status
Simulation time 41158358 ps
CPU time 1.42 seconds
Started Jul 31 07:34:19 PM PDT 24
Finished Jul 31 07:34:20 PM PDT 24
Peak memory 229884 kb
Host smart-05e14a72-499c-4a21-8a3a-aa594161f14c
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3917059444 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_mem_walk
.3917059444
Directory /workspace/2.otp_ctrl_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_same_csr_outstanding.4060123240
Short name T1266
Test name
Test status
Simulation time 72500768 ps
CPU time 1.99 seconds
Started Jul 31 07:34:16 PM PDT 24
Finished Jul 31 07:34:18 PM PDT 24
Peak memory 238784 kb
Host smart-d4affb15-3d44-4651-a32d-ad056d4df3c7
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4060123240 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_c
trl_same_csr_outstanding.4060123240
Directory /workspace/2.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_errors.3767667550
Short name T1203
Test name
Test status
Simulation time 218384814 ps
CPU time 3.64 seconds
Started Jul 31 07:34:19 PM PDT 24
Finished Jul 31 07:34:23 PM PDT 24
Peak memory 245804 kb
Host smart-b38c6bb6-52a5-42d5-8563-95fdb21738c4
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3767667550 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_errors.3767667550
Directory /workspace/2.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_intg_err.1193112433
Short name T282
Test name
Test status
Simulation time 1421058500 ps
CPU time 11.3 seconds
Started Jul 31 07:34:17 PM PDT 24
Finished Jul 31 07:34:28 PM PDT 24
Peak memory 243564 kb
Host smart-70700e75-93ff-4c2a-921f-8d3a110b50c6
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1193112433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_in
tg_err.1193112433
Directory /workspace/2.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/20.otp_ctrl_intr_test.36733656
Short name T1235
Test name
Test status
Simulation time 150631680 ps
CPU time 1.47 seconds
Started Jul 31 07:34:47 PM PDT 24
Finished Jul 31 07:34:48 PM PDT 24
Peak memory 230672 kb
Host smart-bd2d6fda-e453-4b69-9730-4f55e1ac51ce
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=36733656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en
_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_intr_test.36733656
Directory /workspace/20.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/21.otp_ctrl_intr_test.489906492
Short name T1202
Test name
Test status
Simulation time 150662278 ps
CPU time 1.54 seconds
Started Jul 31 07:34:42 PM PDT 24
Finished Jul 31 07:34:43 PM PDT 24
Peak memory 229988 kb
Host smart-8bf25fcb-9973-4c65-91ad-9a4a4c75351a
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=489906492 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_intr_test.489906492
Directory /workspace/21.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/22.otp_ctrl_intr_test.594347966
Short name T1199
Test name
Test status
Simulation time 37509026 ps
CPU time 1.39 seconds
Started Jul 31 07:34:41 PM PDT 24
Finished Jul 31 07:34:42 PM PDT 24
Peak memory 230196 kb
Host smart-89543c96-5eb8-4a81-9565-940559d1fa16
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=594347966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_intr_test.594347966
Directory /workspace/22.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/23.otp_ctrl_intr_test.4191387897
Short name T1308
Test name
Test status
Simulation time 608955064 ps
CPU time 1.62 seconds
Started Jul 31 07:34:43 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 229900 kb
Host smart-7a10d9f7-caf9-4e85-a0f2-a48ad11699f0
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4191387897 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_intr_test.4191387897
Directory /workspace/23.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/24.otp_ctrl_intr_test.2248778791
Short name T1285
Test name
Test status
Simulation time 143277823 ps
CPU time 1.5 seconds
Started Jul 31 07:34:41 PM PDT 24
Finished Jul 31 07:34:42 PM PDT 24
Peak memory 229884 kb
Host smart-e2455d27-1d14-40b3-b8f6-ef4d75a2066d
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2248778791 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_intr_test.2248778791
Directory /workspace/24.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.3634342702
Short name T1314
Test name
Test status
Simulation time 73794291 ps
CPU time 1.47 seconds
Started Jul 31 07:34:42 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 229920 kb
Host smart-552e70ed-1bf0-4ec0-9855-e0f4ca30830d
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3634342702 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_intr_test.3634342702
Directory /workspace/25.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/26.otp_ctrl_intr_test.2297328816
Short name T1311
Test name
Test status
Simulation time 70527131 ps
CPU time 1.42 seconds
Started Jul 31 07:34:45 PM PDT 24
Finished Jul 31 07:34:47 PM PDT 24
Peak memory 230644 kb
Host smart-cccc1440-578e-4833-8de7-4cc1c46d3874
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2297328816 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_intr_test.2297328816
Directory /workspace/26.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/27.otp_ctrl_intr_test.1109664849
Short name T1196
Test name
Test status
Simulation time 49246271 ps
CPU time 1.38 seconds
Started Jul 31 07:34:42 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 230728 kb
Host smart-70fa6f8e-4700-4227-9ba9-361c9ab5679f
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1109664849 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_intr_test.1109664849
Directory /workspace/27.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/28.otp_ctrl_intr_test.3697818857
Short name T1278
Test name
Test status
Simulation time 566065116 ps
CPU time 1.82 seconds
Started Jul 31 07:34:40 PM PDT 24
Finished Jul 31 07:34:42 PM PDT 24
Peak memory 230176 kb
Host smart-a9d0f5c5-f74c-4800-b86b-ba5189b8153e
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3697818857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_intr_test.3697818857
Directory /workspace/28.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/29.otp_ctrl_intr_test.4066166115
Short name T1317
Test name
Test status
Simulation time 50454302 ps
CPU time 1.36 seconds
Started Jul 31 07:34:44 PM PDT 24
Finished Jul 31 07:34:46 PM PDT 24
Peak memory 229932 kb
Host smart-3a30e364-0ccc-44d3-b124-5c12174d574e
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4066166115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_intr_test.4066166115
Directory /workspace/29.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_aliasing.1265757574
Short name T1295
Test name
Test status
Simulation time 132440223 ps
CPU time 4.11 seconds
Started Jul 31 07:34:21 PM PDT 24
Finished Jul 31 07:34:25 PM PDT 24
Peak memory 230732 kb
Host smart-859578e2-ff3d-4e76-9fd6-6bb88430f747
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1265757574 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_alia
sing.1265757574
Directory /workspace/3.otp_ctrl_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_bit_bash.4232209079
Short name T1299
Test name
Test status
Simulation time 197827483 ps
CPU time 5.13 seconds
Started Jul 31 07:34:18 PM PDT 24
Finished Jul 31 07:34:24 PM PDT 24
Peak memory 230688 kb
Host smart-7bcb2d5a-4ea3-43ec-8a8b-3458ab65cbda
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4232209079 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_bit_
bash.4232209079
Directory /workspace/3.otp_ctrl_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_hw_reset.3274645932
Short name T1321
Test name
Test status
Simulation time 381319820 ps
CPU time 2.45 seconds
Started Jul 31 07:34:21 PM PDT 24
Finished Jul 31 07:34:23 PM PDT 24
Peak memory 241292 kb
Host smart-05113ada-cf2e-4873-a923-6e8da93ab271
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3274645932 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_hw_r
eset.3274645932
Directory /workspace/3.otp_ctrl_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.3426753782
Short name T1318
Test name
Test status
Simulation time 160766078 ps
CPU time 2.25 seconds
Started Jul 31 07:34:16 PM PDT 24
Finished Jul 31 07:34:18 PM PDT 24
Peak memory 238936 kb
Host smart-06d41923-e227-430a-8289-f4c8694ce761
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3426753782 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 3.otp_ctrl_csr_mem_rw_with_rand_reset.3426753782
Directory /workspace/3.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_rw.1285189101
Short name T1264
Test name
Test status
Simulation time 139990897 ps
CPU time 1.56 seconds
Started Jul 31 07:34:20 PM PDT 24
Finished Jul 31 07:34:21 PM PDT 24
Peak memory 240636 kb
Host smart-307cf6f5-8223-4c06-8a13-b189406e2193
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1285189101 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_rw.1285189101
Directory /workspace/3.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_intr_test.2243687993
Short name T1253
Test name
Test status
Simulation time 68215057 ps
CPU time 1.38 seconds
Started Jul 31 07:34:17 PM PDT 24
Finished Jul 31 07:34:19 PM PDT 24
Peak memory 230000 kb
Host smart-cdd84d8d-2b0a-456b-a4b5-c53c1357579d
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2243687993 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_intr_test.2243687993
Directory /workspace/3.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_partial_access.2411178065
Short name T1249
Test name
Test status
Simulation time 101168144 ps
CPU time 1.28 seconds
Started Jul 31 07:34:14 PM PDT 24
Finished Jul 31 07:34:15 PM PDT 24
Peak memory 230420 kb
Host smart-e7ecdaa0-40e0-42e3-bbd0-30e8ee4d418b
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2411178065 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp
_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctr
l_mem_partial_access.2411178065
Directory /workspace/3.otp_ctrl_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_walk.826374221
Short name T1193
Test name
Test status
Simulation time 39355130 ps
CPU time 1.36 seconds
Started Jul 31 07:34:17 PM PDT 24
Finished Jul 31 07:34:18 PM PDT 24
Peak memory 230636 kb
Host smart-6ef9963c-74cd-47d5-a3d7-32e6aca1522b
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=826374221 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo
n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_mem_walk.
826374221
Directory /workspace/3.otp_ctrl_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_same_csr_outstanding.2229607445
Short name T1294
Test name
Test status
Simulation time 179041350 ps
CPU time 2.02 seconds
Started Jul 31 07:34:20 PM PDT 24
Finished Jul 31 07:34:22 PM PDT 24
Peak memory 238752 kb
Host smart-065d3e21-2e51-4438-aefa-eeaf286773b7
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2229607445 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_c
trl_same_csr_outstanding.2229607445
Directory /workspace/3.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.190327658
Short name T1301
Test name
Test status
Simulation time 162877987 ps
CPU time 5.8 seconds
Started Jul 31 07:34:15 PM PDT 24
Finished Jul 31 07:34:21 PM PDT 24
Peak memory 246584 kb
Host smart-6a4bc06f-7907-4fd4-b287-88c60c509030
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=190327658 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_errors.190327658
Directory /workspace/3.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_intg_err.4160597232
Short name T370
Test name
Test status
Simulation time 1303258180 ps
CPU time 10.07 seconds
Started Jul 31 07:34:19 PM PDT 24
Finished Jul 31 07:34:29 PM PDT 24
Peak memory 243596 kb
Host smart-110f703e-ec59-4c7f-9b25-94e5867f6485
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4160597232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_in
tg_err.4160597232
Directory /workspace/3.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/30.otp_ctrl_intr_test.3461725151
Short name T1204
Test name
Test status
Simulation time 40828725 ps
CPU time 1.47 seconds
Started Jul 31 07:34:40 PM PDT 24
Finished Jul 31 07:34:41 PM PDT 24
Peak memory 229992 kb
Host smart-1f9c0091-dc4c-48f6-8b0b-037bd438c200
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3461725151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_intr_test.3461725151
Directory /workspace/30.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/31.otp_ctrl_intr_test.2846186051
Short name T1198
Test name
Test status
Simulation time 578272520 ps
CPU time 1.86 seconds
Started Jul 31 07:34:43 PM PDT 24
Finished Jul 31 07:34:45 PM PDT 24
Peak memory 230004 kb
Host smart-a1e2cbcb-af51-4ebd-a2bd-ab8785101a8b
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2846186051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_intr_test.2846186051
Directory /workspace/31.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/32.otp_ctrl_intr_test.429203850
Short name T1232
Test name
Test status
Simulation time 46542974 ps
CPU time 1.38 seconds
Started Jul 31 07:34:48 PM PDT 24
Finished Jul 31 07:34:50 PM PDT 24
Peak memory 229904 kb
Host smart-2b19061e-9b5c-49c0-aee4-4265f449bcef
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=429203850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_intr_test.429203850
Directory /workspace/32.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/33.otp_ctrl_intr_test.337497311
Short name T1291
Test name
Test status
Simulation time 75022280 ps
CPU time 1.43 seconds
Started Jul 31 07:34:48 PM PDT 24
Finished Jul 31 07:34:50 PM PDT 24
Peak memory 229896 kb
Host smart-41cfcb5b-4d26-4539-9840-aaa99186e99e
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=337497311 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_intr_test.337497311
Directory /workspace/33.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/34.otp_ctrl_intr_test.4185209688
Short name T1208
Test name
Test status
Simulation time 75020015 ps
CPU time 1.5 seconds
Started Jul 31 07:34:49 PM PDT 24
Finished Jul 31 07:34:51 PM PDT 24
Peak memory 230672 kb
Host smart-8856fb72-1de6-4ee0-be9e-26152fd520ba
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4185209688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_intr_test.4185209688
Directory /workspace/34.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.2511096039
Short name T1297
Test name
Test status
Simulation time 577306092 ps
CPU time 1.51 seconds
Started Jul 31 07:34:48 PM PDT 24
Finished Jul 31 07:34:49 PM PDT 24
Peak memory 229904 kb
Host smart-dda0d8fc-c2da-4c83-8484-3179057e83f5
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2511096039 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_intr_test.2511096039
Directory /workspace/35.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/36.otp_ctrl_intr_test.1592005558
Short name T1242
Test name
Test status
Simulation time 68454050 ps
CPU time 1.39 seconds
Started Jul 31 07:34:51 PM PDT 24
Finished Jul 31 07:34:52 PM PDT 24
Peak memory 229948 kb
Host smart-1e266958-17a4-4216-ae78-6d4b4741e42a
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1592005558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_intr_test.1592005558
Directory /workspace/36.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/37.otp_ctrl_intr_test.1837256402
Short name T1307
Test name
Test status
Simulation time 37657730 ps
CPU time 1.38 seconds
Started Jul 31 07:34:50 PM PDT 24
Finished Jul 31 07:34:51 PM PDT 24
Peak memory 230196 kb
Host smart-63af049f-eda4-42ea-8be2-53de2c30cdfd
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1837256402 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_intr_test.1837256402
Directory /workspace/37.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/38.otp_ctrl_intr_test.513186861
Short name T1212
Test name
Test status
Simulation time 132976686 ps
CPU time 1.4 seconds
Started Jul 31 07:34:49 PM PDT 24
Finished Jul 31 07:34:51 PM PDT 24
Peak memory 229884 kb
Host smart-7e542938-abe4-4461-bcd9-23cc5acf5d8c
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=513186861 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_intr_test.513186861
Directory /workspace/38.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/39.otp_ctrl_intr_test.1104649068
Short name T1289
Test name
Test status
Simulation time 144427303 ps
CPU time 1.39 seconds
Started Jul 31 07:34:48 PM PDT 24
Finished Jul 31 07:34:50 PM PDT 24
Peak memory 230168 kb
Host smart-0c6e03ab-e629-4baf-977a-855a9a13882b
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1104649068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_intr_test.1104649068
Directory /workspace/39.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_aliasing.2131780571
Short name T317
Test name
Test status
Simulation time 98357844 ps
CPU time 3.76 seconds
Started Jul 31 07:34:16 PM PDT 24
Finished Jul 31 07:34:20 PM PDT 24
Peak memory 238912 kb
Host smart-a02ad831-eecd-427d-abd8-1e881d2c886b
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2131780571 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_alia
sing.2131780571
Directory /workspace/4.otp_ctrl_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_bit_bash.3584251627
Short name T1214
Test name
Test status
Simulation time 698112588 ps
CPU time 8.04 seconds
Started Jul 31 07:34:14 PM PDT 24
Finished Jul 31 07:34:23 PM PDT 24
Peak memory 238772 kb
Host smart-9c9a701d-0601-4261-87b2-2c18cd4afe1d
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3584251627 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_bit_
bash.3584251627
Directory /workspace/4.otp_ctrl_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_hw_reset.3994252074
Short name T1247
Test name
Test status
Simulation time 226675916 ps
CPU time 2.33 seconds
Started Jul 31 07:34:17 PM PDT 24
Finished Jul 31 07:34:20 PM PDT 24
Peak memory 238788 kb
Host smart-ec34786d-e8d3-4380-ae51-0de8aed524fa
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3994252074 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_hw_r
eset.3994252074
Directory /workspace/4.otp_ctrl_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_mem_rw_with_rand_reset.3894553945
Short name T384
Test name
Test status
Simulation time 1149943840 ps
CPU time 2.97 seconds
Started Jul 31 07:34:26 PM PDT 24
Finished Jul 31 07:34:29 PM PDT 24
Peak memory 245092 kb
Host smart-45af7908-547a-4899-a2d7-498e9406e83c
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3894553945 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 4.otp_ctrl_csr_mem_rw_with_rand_reset.3894553945
Directory /workspace/4.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_rw.1469006728
Short name T321
Test name
Test status
Simulation time 43925557 ps
CPU time 1.55 seconds
Started Jul 31 07:34:15 PM PDT 24
Finished Jul 31 07:34:16 PM PDT 24
Peak memory 240796 kb
Host smart-07fd9a3e-5fe7-4369-bc13-f427bde7c17e
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1469006728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_rw.1469006728
Directory /workspace/4.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_intr_test.262870949
Short name T1320
Test name
Test status
Simulation time 38786048 ps
CPU time 1.4 seconds
Started Jul 31 07:34:18 PM PDT 24
Finished Jul 31 07:34:19 PM PDT 24
Peak memory 229904 kb
Host smart-e949005d-efd7-4215-aad5-60d72b6f39d5
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=262870949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_intr_test.262870949
Directory /workspace/4.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_partial_access.2005005715
Short name T1225
Test name
Test status
Simulation time 37376927 ps
CPU time 1.27 seconds
Started Jul 31 07:34:16 PM PDT 24
Finished Jul 31 07:34:18 PM PDT 24
Peak memory 229772 kb
Host smart-4ec5c2f6-ed7d-47ed-a357-b45fe028c5e8
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2005005715 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp
_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctr
l_mem_partial_access.2005005715
Directory /workspace/4.otp_ctrl_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_walk.867236915
Short name T1211
Test name
Test status
Simulation time 138871330 ps
CPU time 1.46 seconds
Started Jul 31 07:34:17 PM PDT 24
Finished Jul 31 07:34:18 PM PDT 24
Peak memory 229824 kb
Host smart-2f573147-be46-4868-b82b-6298919111c3
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=867236915 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo
n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_mem_walk.
867236915
Directory /workspace/4.otp_ctrl_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_same_csr_outstanding.2179015574
Short name T1224
Test name
Test status
Simulation time 176924771 ps
CPU time 2.16 seconds
Started Jul 31 07:34:21 PM PDT 24
Finished Jul 31 07:34:23 PM PDT 24
Peak memory 242016 kb
Host smart-96ccccd7-b0bd-402a-bf38-c91d591603af
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2179015574 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_c
trl_same_csr_outstanding.2179015574
Directory /workspace/4.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_errors.3223678176
Short name T1226
Test name
Test status
Simulation time 64300718 ps
CPU time 3.09 seconds
Started Jul 31 07:34:19 PM PDT 24
Finished Jul 31 07:34:23 PM PDT 24
Peak memory 245920 kb
Host smart-3ce73aaa-c436-4e45-a948-fe2582fce09f
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3223678176 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_errors.3223678176
Directory /workspace/4.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/40.otp_ctrl_intr_test.4041314920
Short name T1262
Test name
Test status
Simulation time 67944645 ps
CPU time 1.38 seconds
Started Jul 31 07:34:48 PM PDT 24
Finished Jul 31 07:34:50 PM PDT 24
Peak memory 229904 kb
Host smart-3124037b-a7b7-42e0-ab4e-a7c0844d1201
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4041314920 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_intr_test.4041314920
Directory /workspace/40.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/41.otp_ctrl_intr_test.2467919988
Short name T1233
Test name
Test status
Simulation time 93893802 ps
CPU time 1.38 seconds
Started Jul 31 07:34:51 PM PDT 24
Finished Jul 31 07:34:52 PM PDT 24
Peak memory 229960 kb
Host smart-e021435a-d655-467d-8331-7bb432205c7c
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2467919988 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_intr_test.2467919988
Directory /workspace/41.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/42.otp_ctrl_intr_test.4107358754
Short name T1236
Test name
Test status
Simulation time 37762038 ps
CPU time 1.36 seconds
Started Jul 31 07:34:49 PM PDT 24
Finished Jul 31 07:34:51 PM PDT 24
Peak memory 229864 kb
Host smart-21708eb0-be89-4f66-9b91-2efe85ecd79d
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4107358754 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_intr_test.4107358754
Directory /workspace/42.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/43.otp_ctrl_intr_test.500261002
Short name T1259
Test name
Test status
Simulation time 576675229 ps
CPU time 1.71 seconds
Started Jul 31 07:34:53 PM PDT 24
Finished Jul 31 07:34:54 PM PDT 24
Peak memory 230200 kb
Host smart-8f6b393a-209a-440d-bd0b-c9fd83cadc54
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=500261002 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_intr_test.500261002
Directory /workspace/43.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/44.otp_ctrl_intr_test.3982574793
Short name T1210
Test name
Test status
Simulation time 123467958 ps
CPU time 1.37 seconds
Started Jul 31 07:34:48 PM PDT 24
Finished Jul 31 07:34:49 PM PDT 24
Peak memory 229984 kb
Host smart-941cb150-e077-4c06-b84b-9c42c017dcfb
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3982574793 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_intr_test.3982574793
Directory /workspace/44.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/45.otp_ctrl_intr_test.1955862944
Short name T1251
Test name
Test status
Simulation time 43218004 ps
CPU time 1.47 seconds
Started Jul 31 07:34:50 PM PDT 24
Finished Jul 31 07:34:51 PM PDT 24
Peak memory 230624 kb
Host smart-5ba81c90-3d7c-49f4-9338-d71b5525f193
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1955862944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_intr_test.1955862944
Directory /workspace/45.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/46.otp_ctrl_intr_test.3033926020
Short name T1205
Test name
Test status
Simulation time 550035529 ps
CPU time 1.39 seconds
Started Jul 31 07:34:49 PM PDT 24
Finished Jul 31 07:34:51 PM PDT 24
Peak memory 230640 kb
Host smart-8371d2d8-6fdb-485c-bd55-b333ec7aee8c
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3033926020 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_intr_test.3033926020
Directory /workspace/46.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/47.otp_ctrl_intr_test.867793807
Short name T1323
Test name
Test status
Simulation time 91447334 ps
CPU time 1.37 seconds
Started Jul 31 07:34:51 PM PDT 24
Finished Jul 31 07:34:53 PM PDT 24
Peak memory 230716 kb
Host smart-2d793fc2-c486-40e3-9d4e-a9f8f32bae22
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=867793807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_intr_test.867793807
Directory /workspace/47.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/48.otp_ctrl_intr_test.1076873030
Short name T1197
Test name
Test status
Simulation time 533197747 ps
CPU time 1.78 seconds
Started Jul 31 07:34:52 PM PDT 24
Finished Jul 31 07:34:53 PM PDT 24
Peak memory 230244 kb
Host smart-b63080b6-ea98-45a5-9c17-6859715ff5ff
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1076873030 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_intr_test.1076873030
Directory /workspace/48.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/49.otp_ctrl_intr_test.2847336690
Short name T1279
Test name
Test status
Simulation time 64566599 ps
CPU time 1.39 seconds
Started Jul 31 07:34:49 PM PDT 24
Finished Jul 31 07:34:50 PM PDT 24
Peak memory 230616 kb
Host smart-94c91d08-a91e-46b4-a67a-90447e67277e
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2847336690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_intr_test.2847336690
Directory /workspace/49.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_mem_rw_with_rand_reset.847892028
Short name T1265
Test name
Test status
Simulation time 144601187 ps
CPU time 2.6 seconds
Started Jul 31 07:34:26 PM PDT 24
Finished Jul 31 07:34:28 PM PDT 24
Peak memory 247116 kb
Host smart-6ca3d6d1-5887-49a9-b56d-5a30bf1df276
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=847892028 -assert nopostproc +UVM_TESTNAME=
otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 5.otp_ctrl_csr_mem_rw_with_rand_reset.847892028
Directory /workspace/5.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_rw.1111097063
Short name T1231
Test name
Test status
Simulation time 39436972 ps
CPU time 1.6 seconds
Started Jul 31 07:34:26 PM PDT 24
Finished Jul 31 07:34:27 PM PDT 24
Peak memory 241196 kb
Host smart-725c5581-c91d-4252-9976-68d26cd04a3a
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1111097063 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_rw.1111097063
Directory /workspace/5.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.3191861759
Short name T1272
Test name
Test status
Simulation time 513824270 ps
CPU time 1.56 seconds
Started Jul 31 07:34:27 PM PDT 24
Finished Jul 31 07:34:29 PM PDT 24
Peak memory 229948 kb
Host smart-aee777ba-ae4d-40f3-af2a-1876b0f6ecdb
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3191861759 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_intr_test.3191861759
Directory /workspace/5.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/5.otp_ctrl_same_csr_outstanding.2603352357
Short name T348
Test name
Test status
Simulation time 376507535 ps
CPU time 3.14 seconds
Started Jul 31 07:34:25 PM PDT 24
Finished Jul 31 07:34:28 PM PDT 24
Peak memory 242124 kb
Host smart-c79aecf5-82e3-4a9a-82ee-b3d3095dd5ba
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2603352357 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_c
trl_same_csr_outstanding.2603352357
Directory /workspace/5.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_errors.3290503220
Short name T1215
Test name
Test status
Simulation time 273776328 ps
CPU time 5.43 seconds
Started Jul 31 07:34:29 PM PDT 24
Finished Jul 31 07:34:34 PM PDT 24
Peak memory 246804 kb
Host smart-c4724664-9908-4f28-86db-8cf1c16c1a13
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3290503220 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_errors.3290503220
Directory /workspace/5.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_intg_err.2115632528
Short name T364
Test name
Test status
Simulation time 724724228 ps
CPU time 10.48 seconds
Started Jul 31 07:34:25 PM PDT 24
Finished Jul 31 07:34:35 PM PDT 24
Peak memory 243616 kb
Host smart-c66bd0e5-3c3f-427b-8f5f-aba9c14d0435
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2115632528 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_in
tg_err.2115632528
Directory /workspace/5.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_mem_rw_with_rand_reset.2575958349
Short name T1228
Test name
Test status
Simulation time 302667431 ps
CPU time 2.3 seconds
Started Jul 31 07:34:26 PM PDT 24
Finished Jul 31 07:34:29 PM PDT 24
Peak memory 245396 kb
Host smart-a408431f-bbd0-41ba-8bef-126b4448f687
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2575958349 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 6.otp_ctrl_csr_mem_rw_with_rand_reset.2575958349
Directory /workspace/6.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_rw.3084511929
Short name T1213
Test name
Test status
Simulation time 72580275 ps
CPU time 1.49 seconds
Started Jul 31 07:34:25 PM PDT 24
Finished Jul 31 07:34:26 PM PDT 24
Peak memory 240432 kb
Host smart-41799409-2e34-4a83-b95f-98a471af0a5b
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3084511929 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_rw.3084511929
Directory /workspace/6.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/6.otp_ctrl_intr_test.3335616345
Short name T1216
Test name
Test status
Simulation time 592646497 ps
CPU time 1.58 seconds
Started Jul 31 07:34:29 PM PDT 24
Finished Jul 31 07:34:31 PM PDT 24
Peak memory 230344 kb
Host smart-5b6ee836-54cb-43f4-9e62-02cc42f71172
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3335616345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_intr_test.3335616345
Directory /workspace/6.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/6.otp_ctrl_same_csr_outstanding.1809047079
Short name T1309
Test name
Test status
Simulation time 2045921705 ps
CPU time 5.59 seconds
Started Jul 31 07:34:31 PM PDT 24
Finished Jul 31 07:34:36 PM PDT 24
Peak memory 238888 kb
Host smart-f77efb6e-42fb-43b4-9674-d90b4eb81cbd
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1809047079 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_c
trl_same_csr_outstanding.1809047079
Directory /workspace/6.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_errors.3748624083
Short name T1302
Test name
Test status
Simulation time 374999998 ps
CPU time 3.57 seconds
Started Jul 31 07:34:27 PM PDT 24
Finished Jul 31 07:34:31 PM PDT 24
Peak memory 245440 kb
Host smart-ff2827fc-03e5-4181-9478-677fa23f4244
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3748624083 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_errors.3748624083
Directory /workspace/6.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_intg_err.3458566668
Short name T367
Test name
Test status
Simulation time 1362183655 ps
CPU time 11.26 seconds
Started Jul 31 07:34:25 PM PDT 24
Finished Jul 31 07:34:36 PM PDT 24
Peak memory 238808 kb
Host smart-f1ed8505-4aec-4b7a-874b-8eb082e82fdd
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3458566668 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_in
tg_err.3458566668
Directory /workspace/6.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_mem_rw_with_rand_reset.4100966480
Short name T1201
Test name
Test status
Simulation time 1577148839 ps
CPU time 4.09 seconds
Started Jul 31 07:34:26 PM PDT 24
Finished Jul 31 07:34:30 PM PDT 24
Peak memory 247060 kb
Host smart-1df32810-6fda-45ad-88e9-9edc68b5fecf
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4100966480 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 7.otp_ctrl_csr_mem_rw_with_rand_reset.4100966480
Directory /workspace/7.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.3991029327
Short name T333
Test name
Test status
Simulation time 574696336 ps
CPU time 1.87 seconds
Started Jul 31 07:34:27 PM PDT 24
Finished Jul 31 07:34:29 PM PDT 24
Peak memory 238796 kb
Host smart-a38e42fd-8791-4a68-839e-ecd328a63c27
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3991029327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_rw.3991029327
Directory /workspace/7.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/7.otp_ctrl_intr_test.1096781018
Short name T1237
Test name
Test status
Simulation time 48695480 ps
CPU time 1.47 seconds
Started Jul 31 07:34:26 PM PDT 24
Finished Jul 31 07:34:28 PM PDT 24
Peak memory 230000 kb
Host smart-13ff72c5-7b8d-4411-98cc-02abcf132103
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1096781018 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_intr_test.1096781018
Directory /workspace/7.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/7.otp_ctrl_same_csr_outstanding.3614750414
Short name T1300
Test name
Test status
Simulation time 90446454 ps
CPU time 1.94 seconds
Started Jul 31 07:34:29 PM PDT 24
Finished Jul 31 07:34:31 PM PDT 24
Peak memory 241796 kb
Host smart-19cb1af9-65b5-464e-b438-ca174a48bbe2
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3614750414 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_c
trl_same_csr_outstanding.3614750414
Directory /workspace/7.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_errors.4139798060
Short name T1192
Test name
Test status
Simulation time 426055789 ps
CPU time 4.41 seconds
Started Jul 31 07:34:26 PM PDT 24
Finished Jul 31 07:34:31 PM PDT 24
Peak memory 246700 kb
Host smart-7efe9f76-ea7a-4d01-8e2b-380ca736c894
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4139798060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_errors.4139798060
Directory /workspace/7.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_intg_err.2610438405
Short name T1267
Test name
Test status
Simulation time 1275034474 ps
CPU time 18.66 seconds
Started Jul 31 07:34:25 PM PDT 24
Finished Jul 31 07:34:44 PM PDT 24
Peak memory 244024 kb
Host smart-8084e3ff-f893-4c63-a1b1-2347de333f5a
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2610438405 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_in
tg_err.2610438405
Directory /workspace/7.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_mem_rw_with_rand_reset.127099694
Short name T1245
Test name
Test status
Simulation time 116618879 ps
CPU time 2.98 seconds
Started Jul 31 07:34:31 PM PDT 24
Finished Jul 31 07:34:34 PM PDT 24
Peak memory 247232 kb
Host smart-19d82479-0dd3-412c-8b2b-911e4f837eeb
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=127099694 -assert nopostproc +UVM_TESTNAME=
otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 8.otp_ctrl_csr_mem_rw_with_rand_reset.127099694
Directory /workspace/8.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_rw.4022722748
Short name T279
Test name
Test status
Simulation time 678373987 ps
CPU time 2.31 seconds
Started Jul 31 07:34:27 PM PDT 24
Finished Jul 31 07:34:29 PM PDT 24
Peak memory 241268 kb
Host smart-f45bc607-8d0e-45fd-a6df-7fea5ca6f828
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4022722748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_rw.4022722748
Directory /workspace/8.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/8.otp_ctrl_intr_test.1822884884
Short name T1296
Test name
Test status
Simulation time 82614192 ps
CPU time 1.53 seconds
Started Jul 31 07:34:26 PM PDT 24
Finished Jul 31 07:34:28 PM PDT 24
Peak memory 229888 kb
Host smart-0e8df021-9f90-44cf-a09e-32466b312ea7
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1822884884 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_intr_test.1822884884
Directory /workspace/8.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/8.otp_ctrl_same_csr_outstanding.827680391
Short name T1269
Test name
Test status
Simulation time 110330552 ps
CPU time 3.34 seconds
Started Jul 31 07:34:29 PM PDT 24
Finished Jul 31 07:34:33 PM PDT 24
Peak memory 238868 kb
Host smart-db9cb6ee-050e-4402-897a-34369b5c4620
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=827680391 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot
p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ct
rl_same_csr_outstanding.827680391
Directory /workspace/8.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.3289369893
Short name T1222
Test name
Test status
Simulation time 450988977 ps
CPU time 3.99 seconds
Started Jul 31 07:34:26 PM PDT 24
Finished Jul 31 07:34:30 PM PDT 24
Peak memory 246840 kb
Host smart-efa438f7-ddb2-495d-bfbe-4009d1c77628
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3289369893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_errors.3289369893
Directory /workspace/8.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_intg_err.1289874227
Short name T369
Test name
Test status
Simulation time 1313822505 ps
CPU time 9.19 seconds
Started Jul 31 07:34:26 PM PDT 24
Finished Jul 31 07:34:35 PM PDT 24
Peak memory 238932 kb
Host smart-0339323f-7c92-4da5-9026-461aa966fbcd
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1289874227 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_in
tg_err.1289874227
Directory /workspace/8.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_mem_rw_with_rand_reset.2853869535
Short name T1220
Test name
Test status
Simulation time 71525848 ps
CPU time 2.04 seconds
Started Jul 31 07:34:30 PM PDT 24
Finished Jul 31 07:34:33 PM PDT 24
Peak memory 243916 kb
Host smart-cee7761a-2198-4444-ad5b-ee8f58eb918b
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2853869535 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 9.otp_ctrl_csr_mem_rw_with_rand_reset.2853869535
Directory /workspace/9.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_rw.877318075
Short name T1316
Test name
Test status
Simulation time 667680924 ps
CPU time 2.68 seconds
Started Jul 31 07:34:26 PM PDT 24
Finished Jul 31 07:34:29 PM PDT 24
Peak memory 241324 kb
Host smart-0a759638-3de0-467d-ab35-78219fd2f548
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=877318075 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_rw.877318075
Directory /workspace/9.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/9.otp_ctrl_intr_test.2047437831
Short name T1195
Test name
Test status
Simulation time 36546416 ps
CPU time 1.42 seconds
Started Jul 31 07:34:29 PM PDT 24
Finished Jul 31 07:34:30 PM PDT 24
Peak memory 230196 kb
Host smart-122ac709-1a66-477e-b543-30cde0d7df37
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2047437831 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_intr_test.2047437831
Directory /workspace/9.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.1766947127
Short name T1280
Test name
Test status
Simulation time 65295289 ps
CPU time 2.25 seconds
Started Jul 31 07:34:29 PM PDT 24
Finished Jul 31 07:34:31 PM PDT 24
Peak memory 238988 kb
Host smart-f24d6995-990a-4369-8b60-14a16b2478bb
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1766947127 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_c
trl_same_csr_outstanding.1766947127
Directory /workspace/9.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_errors.1470451416
Short name T1288
Test name
Test status
Simulation time 108444669 ps
CPU time 2.91 seconds
Started Jul 31 07:34:29 PM PDT 24
Finished Jul 31 07:34:32 PM PDT 24
Peak memory 245656 kb
Host smart-d875b6db-6f6f-447b-b313-649180a9591d
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1470451416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_errors.1470451416
Directory /workspace/9.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.3949670614
Short name T366
Test name
Test status
Simulation time 1561890807 ps
CPU time 19.94 seconds
Started Jul 31 07:34:26 PM PDT 24
Finished Jul 31 07:34:46 PM PDT 24
Peak memory 244096 kb
Host smart-8a93c9a7-5a73-466c-b400-15594a209c9a
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3949670614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_in
tg_err.3949670614
Directory /workspace/9.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/default/0.otp_ctrl_alert_test.1318495377
Short name T572
Test name
Test status
Simulation time 202751614 ps
CPU time 2.07 seconds
Started Jul 31 05:29:38 PM PDT 24
Finished Jul 31 05:29:40 PM PDT 24
Peak memory 240520 kb
Host smart-758b5489-3d53-4535-b160-6b38cbc1a699
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1318495377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_alert_test.1318495377
Directory /workspace/0.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/0.otp_ctrl_background_chks.3354219683
Short name T408
Test name
Test status
Simulation time 2713546999 ps
CPU time 38.23 seconds
Started Jul 31 05:29:37 PM PDT 24
Finished Jul 31 05:30:15 PM PDT 24
Peak memory 242196 kb
Host smart-a2730868-ceb8-42da-9244-f89674d2972b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3354219683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_background_chks.3354219683
Directory /workspace/0.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/0.otp_ctrl_check_fail.1050147228
Short name T82
Test name
Test status
Simulation time 698467811 ps
CPU time 11.07 seconds
Started Jul 31 05:29:37 PM PDT 24
Finished Jul 31 05:29:48 PM PDT 24
Peak memory 242072 kb
Host smart-bb4b2988-5543-4891-9176-8c6adf03f52e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1050147228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_check_fail.1050147228
Directory /workspace/0.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/0.otp_ctrl_dai_errs.2243840059
Short name T897
Test name
Test status
Simulation time 2728268298 ps
CPU time 35.57 seconds
Started Jul 31 05:29:38 PM PDT 24
Finished Jul 31 05:30:14 PM PDT 24
Peak memory 250244 kb
Host smart-a1ec135b-243b-400d-8a62-1f280c0737a5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2243840059 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_errs.2243840059
Directory /workspace/0.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/0.otp_ctrl_dai_lock.3272464327
Short name T404
Test name
Test status
Simulation time 1827306414 ps
CPU time 24.15 seconds
Started Jul 31 05:29:39 PM PDT 24
Finished Jul 31 05:30:03 PM PDT 24
Peak memory 241908 kb
Host smart-a19f9c25-3cbb-46a6-b116-72cbde63cc24
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3272464327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_lock.3272464327
Directory /workspace/0.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/0.otp_ctrl_init_fail.2972515119
Short name T1180
Test name
Test status
Simulation time 133889472 ps
CPU time 4.05 seconds
Started Jul 31 05:29:36 PM PDT 24
Finished Jul 31 05:29:40 PM PDT 24
Peak memory 241916 kb
Host smart-549da5cf-2fa0-4e46-9770-68d4cfdfe085
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2972515119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_init_fail.2972515119
Directory /workspace/0.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/0.otp_ctrl_low_freq_read.3475706322
Short name T822
Test name
Test status
Simulation time 5929013900 ps
CPU time 12.49 seconds
Started Jul 31 05:29:40 PM PDT 24
Finished Jul 31 05:29:53 PM PDT 24
Peak memory 240796 kb
Host smart-832b94bf-e8c5-4c7d-9e37-ca9154d18efe
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3475706322 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_low_freq_read_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_low_freq_read.3475706322
Directory /workspace/0.otp_ctrl_low_freq_read/latest


Test location /workspace/coverage/default/0.otp_ctrl_macro_errs.2098438571
Short name T666
Test name
Test status
Simulation time 186423843 ps
CPU time 5.78 seconds
Started Jul 31 05:29:37 PM PDT 24
Finished Jul 31 05:29:43 PM PDT 24
Peak memory 242248 kb
Host smart-7cbaa17b-dc69-4669-9e46-bea74aa50a74
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2098438571 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_macro_errs.2098438571
Directory /workspace/0.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/0.otp_ctrl_parallel_key_req.1626238273
Short name T924
Test name
Test status
Simulation time 2458036785 ps
CPU time 22.45 seconds
Started Jul 31 05:29:38 PM PDT 24
Finished Jul 31 05:30:01 PM PDT 24
Peak memory 248732 kb
Host smart-20158b91-f88f-4f0c-9470-ac4490369777
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1626238273 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_key_req.1626238273
Directory /workspace/0.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/0.otp_ctrl_parallel_lc_esc.2654462231
Short name T946
Test name
Test status
Simulation time 12657615525 ps
CPU time 27.83 seconds
Started Jul 31 05:29:42 PM PDT 24
Finished Jul 31 05:30:09 PM PDT 24
Peak memory 241912 kb
Host smart-d0556c67-c824-446c-bf9a-ceb281f22a72
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2654462231 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_esc.2654462231
Directory /workspace/0.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/0.otp_ctrl_parallel_lc_req.667641064
Short name T680
Test name
Test status
Simulation time 564495624 ps
CPU time 7.71 seconds
Started Jul 31 05:29:39 PM PDT 24
Finished Jul 31 05:29:47 PM PDT 24
Peak memory 242376 kb
Host smart-20fcc646-1fac-4dac-afa0-4d41633ca19e
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=667641064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_req.667641064
Directory /workspace/0.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/0.otp_ctrl_partition_walk.1593287344
Short name T742
Test name
Test status
Simulation time 2119269918 ps
CPU time 23.17 seconds
Started Jul 31 05:29:39 PM PDT 24
Finished Jul 31 05:30:02 PM PDT 24
Peak memory 241568 kb
Host smart-8e4cd29c-5615-446e-bc8a-d855cbf0aa60
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1593287344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_partition_walk_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_partition_walk.1593287344
Directory /workspace/0.otp_ctrl_partition_walk/latest


Test location /workspace/coverage/default/0.otp_ctrl_sec_cm.1677091397
Short name T244
Test name
Test status
Simulation time 9956107377 ps
CPU time 204.69 seconds
Started Jul 31 05:29:35 PM PDT 24
Finished Jul 31 05:32:59 PM PDT 24
Peak memory 270572 kb
Host smart-d06824fc-2607-4a7c-a6ed-5f694d1cc459
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1677091397 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_sec_cm.1677091397
Directory /workspace/0.otp_ctrl_sec_cm/latest


Test location /workspace/coverage/default/0.otp_ctrl_smoke.1553178714
Short name T628
Test name
Test status
Simulation time 262073398 ps
CPU time 10.07 seconds
Started Jul 31 05:29:39 PM PDT 24
Finished Jul 31 05:29:49 PM PDT 24
Peak memory 242028 kb
Host smart-b3def4b6-3be5-4c34-89d6-dff07a519e4d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1553178714 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_smoke.1553178714
Directory /workspace/0.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/0.otp_ctrl_stress_all.4088984906
Short name T324
Test name
Test status
Simulation time 262131714 ps
CPU time 2 seconds
Started Jul 31 05:29:38 PM PDT 24
Finished Jul 31 05:29:40 PM PDT 24
Peak memory 241880 kb
Host smart-c1778280-a172-47c1-863c-1aa70d3929e6
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4088984906 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all.
4088984906
Directory /workspace/0.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/0.otp_ctrl_stress_all_with_rand_reset.3749291974
Short name T1039
Test name
Test status
Simulation time 240257720160 ps
CPU time 540.6 seconds
Started Jul 31 05:29:37 PM PDT 24
Finished Jul 31 05:38:38 PM PDT 24
Peak memory 248804 kb
Host smart-ac2f219d-649a-40d0-bd8a-aab7fb6dceb1
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3749291974 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all_with_rand_reset.3749291974
Directory /workspace/0.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/0.otp_ctrl_test_access.3375066514
Short name T579
Test name
Test status
Simulation time 896302227 ps
CPU time 19.28 seconds
Started Jul 31 05:29:40 PM PDT 24
Finished Jul 31 05:29:59 PM PDT 24
Peak memory 242508 kb
Host smart-9dbfb61a-f1ba-4e52-85a9-636964777f76
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3375066514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_test_access.3375066514
Directory /workspace/0.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/1.otp_ctrl_alert_test.2677533445
Short name T1140
Test name
Test status
Simulation time 792389796 ps
CPU time 2.72 seconds
Started Jul 31 05:29:42 PM PDT 24
Finished Jul 31 05:29:45 PM PDT 24
Peak memory 240436 kb
Host smart-495faa0d-a802-4a5f-b796-d67378b96530
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2677533445 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_alert_test.2677533445
Directory /workspace/1.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/1.otp_ctrl_background_chks.2572310281
Short name T962
Test name
Test status
Simulation time 3047842454 ps
CPU time 19.28 seconds
Started Jul 31 05:29:37 PM PDT 24
Finished Jul 31 05:29:56 PM PDT 24
Peak memory 242928 kb
Host smart-85812356-6f5f-4ada-9f9f-bc5c1110e9f5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2572310281 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_background_chks.2572310281
Directory /workspace/1.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/1.otp_ctrl_dai_errs.652300353
Short name T712
Test name
Test status
Simulation time 1348045994 ps
CPU time 35.88 seconds
Started Jul 31 05:29:40 PM PDT 24
Finished Jul 31 05:30:16 PM PDT 24
Peak memory 246904 kb
Host smart-38886de8-5b79-40e0-8893-cf83aaf9f6df
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=652300353 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_errs.652300353
Directory /workspace/1.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/1.otp_ctrl_init_fail.287582404
Short name T646
Test name
Test status
Simulation time 516817731 ps
CPU time 3.16 seconds
Started Jul 31 05:29:39 PM PDT 24
Finished Jul 31 05:29:42 PM PDT 24
Peak memory 242128 kb
Host smart-ffc14e93-f600-4a49-964c-7fa66bdc2179
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=287582404 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_init_fail.287582404
Directory /workspace/1.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/1.otp_ctrl_macro_errs.1422061223
Short name T795
Test name
Test status
Simulation time 1597813206 ps
CPU time 8.98 seconds
Started Jul 31 05:29:42 PM PDT 24
Finished Jul 31 05:29:52 PM PDT 24
Peak memory 241980 kb
Host smart-91c949fe-d2b8-4bfe-8a62-f07ad60862dc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1422061223 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_macro_errs.1422061223
Directory /workspace/1.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/1.otp_ctrl_parallel_key_req.616470840
Short name T719
Test name
Test status
Simulation time 4246827565 ps
CPU time 26.85 seconds
Started Jul 31 05:29:44 PM PDT 24
Finished Jul 31 05:30:11 PM PDT 24
Peak memory 248704 kb
Host smart-173f472b-2f43-483b-a2ce-1a82eed66247
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=616470840 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_key_req.616470840
Directory /workspace/1.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/1.otp_ctrl_parallel_lc_req.2625527333
Short name T772
Test name
Test status
Simulation time 1161279854 ps
CPU time 22.17 seconds
Started Jul 31 05:29:38 PM PDT 24
Finished Jul 31 05:30:00 PM PDT 24
Peak memory 248580 kb
Host smart-fab3113d-1f09-46dc-917a-9568951fc90e
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2625527333 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_req.2625527333
Directory /workspace/1.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/1.otp_ctrl_regwen.2092303649
Short name T382
Test name
Test status
Simulation time 622537515 ps
CPU time 6.99 seconds
Started Jul 31 05:29:44 PM PDT 24
Finished Jul 31 05:29:51 PM PDT 24
Peak memory 241972 kb
Host smart-74e323fb-602f-4e7e-ae6f-94a026740255
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2092303649 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_regwen.2092303649
Directory /workspace/1.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/1.otp_ctrl_sec_cm.4014766005
Short name T14
Test name
Test status
Simulation time 22786970430 ps
CPU time 195.99 seconds
Started Jul 31 05:29:45 PM PDT 24
Finished Jul 31 05:33:01 PM PDT 24
Peak memory 270268 kb
Host smart-4fbf29a6-5377-4d88-ad1d-29728017b59c
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4014766005 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_sec_cm.4014766005
Directory /workspace/1.otp_ctrl_sec_cm/latest


Test location /workspace/coverage/default/1.otp_ctrl_smoke.1605557760
Short name T917
Test name
Test status
Simulation time 723250040 ps
CPU time 5.45 seconds
Started Jul 31 05:29:36 PM PDT 24
Finished Jul 31 05:29:41 PM PDT 24
Peak memory 248012 kb
Host smart-de829f81-e5e0-4d2b-8a8a-2f4141aa2043
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1605557760 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_smoke.1605557760
Directory /workspace/1.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/1.otp_ctrl_stress_all.855922382
Short name T674
Test name
Test status
Simulation time 28640541683 ps
CPU time 96.99 seconds
Started Jul 31 05:29:41 PM PDT 24
Finished Jul 31 05:31:18 PM PDT 24
Peak memory 248576 kb
Host smart-b86dc545-9138-4511-93ab-22e5c3921099
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=855922382 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_stress_all.855922382
Directory /workspace/1.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/1.otp_ctrl_stress_all_with_rand_reset.738478593
Short name T889
Test name
Test status
Simulation time 76808016913 ps
CPU time 1645.93 seconds
Started Jul 31 05:29:44 PM PDT 24
Finished Jul 31 05:57:10 PM PDT 24
Peak memory 274100 kb
Host smart-90767076-1bca-4508-baf8-bc1da23aa2d7
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=738478593 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_stress_all_with_rand_reset.738478593
Directory /workspace/1.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/1.otp_ctrl_test_access.339723298
Short name T627
Test name
Test status
Simulation time 1299824850 ps
CPU time 17.62 seconds
Started Jul 31 05:29:45 PM PDT 24
Finished Jul 31 05:30:02 PM PDT 24
Peak memory 242240 kb
Host smart-5fcac47d-584c-4735-9a70-83f17559e8e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=339723298 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_test_access.339723298
Directory /workspace/1.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/10.otp_ctrl_check_fail.337923345
Short name T1074
Test name
Test status
Simulation time 366123804 ps
CPU time 12.84 seconds
Started Jul 31 05:30:29 PM PDT 24
Finished Jul 31 05:30:42 PM PDT 24
Peak memory 242548 kb
Host smart-1ce924af-cf3c-461c-8ae9-66470c2354ba
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=337923345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_check_fail.337923345
Directory /workspace/10.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/10.otp_ctrl_dai_errs.1910266679
Short name T201
Test name
Test status
Simulation time 4695035789 ps
CPU time 43.16 seconds
Started Jul 31 05:30:29 PM PDT 24
Finished Jul 31 05:31:12 PM PDT 24
Peak memory 250316 kb
Host smart-5f270139-3c2b-43ac-89d2-7405d05021e8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1910266679 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_errs.1910266679
Directory /workspace/10.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/10.otp_ctrl_dai_lock.3694862095
Short name T905
Test name
Test status
Simulation time 3927263737 ps
CPU time 38.58 seconds
Started Jul 31 05:30:29 PM PDT 24
Finished Jul 31 05:31:07 PM PDT 24
Peak memory 242304 kb
Host smart-807d469d-99ea-4c6f-8954-f4c0b23078bf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3694862095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_lock.3694862095
Directory /workspace/10.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/10.otp_ctrl_init_fail.1099311830
Short name T1035
Test name
Test status
Simulation time 165096887 ps
CPU time 4.75 seconds
Started Jul 31 05:30:28 PM PDT 24
Finished Jul 31 05:30:33 PM PDT 24
Peak memory 242212 kb
Host smart-766433ec-2a74-4fef-84e4-98b5c7195267
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1099311830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_init_fail.1099311830
Directory /workspace/10.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/10.otp_ctrl_macro_errs.1702020182
Short name T1057
Test name
Test status
Simulation time 127852057 ps
CPU time 4.61 seconds
Started Jul 31 05:30:28 PM PDT 24
Finished Jul 31 05:30:33 PM PDT 24
Peak memory 241968 kb
Host smart-0e42b2cf-62f7-46cb-b9bc-69356b0c17d3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1702020182 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_macro_errs.1702020182
Directory /workspace/10.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/10.otp_ctrl_parallel_key_req.4066136639
Short name T781
Test name
Test status
Simulation time 459924911 ps
CPU time 5.97 seconds
Started Jul 31 05:30:29 PM PDT 24
Finished Jul 31 05:30:35 PM PDT 24
Peak memory 241856 kb
Host smart-41f93312-167a-4c45-b3c7-613051bd11a9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4066136639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_key_req.4066136639
Directory /workspace/10.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/10.otp_ctrl_parallel_lc_esc.179698829
Short name T1062
Test name
Test status
Simulation time 382709560 ps
CPU time 8.45 seconds
Started Jul 31 05:30:29 PM PDT 24
Finished Jul 31 05:30:37 PM PDT 24
Peak memory 241876 kb
Host smart-5b62e6d3-f54d-465c-a7c1-0424d2c167d5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=179698829 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_esc.179698829
Directory /workspace/10.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/10.otp_ctrl_parallel_lc_req.2482682443
Short name T769
Test name
Test status
Simulation time 803304816 ps
CPU time 6.03 seconds
Started Jul 31 05:30:28 PM PDT 24
Finished Jul 31 05:30:35 PM PDT 24
Peak memory 248556 kb
Host smart-60215e4e-cde7-4c5d-b797-94e4f344688f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2482682443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_req.2482682443
Directory /workspace/10.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/10.otp_ctrl_regwen.3387952483
Short name T243
Test name
Test status
Simulation time 153228639 ps
CPU time 6.03 seconds
Started Jul 31 05:30:28 PM PDT 24
Finished Jul 31 05:30:34 PM PDT 24
Peak memory 242052 kb
Host smart-efa2b649-3a35-41b1-b575-f51118f3362f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3387952483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_regwen.3387952483
Directory /workspace/10.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/10.otp_ctrl_smoke.4147342955
Short name T612
Test name
Test status
Simulation time 463823366 ps
CPU time 5.12 seconds
Started Jul 31 05:30:30 PM PDT 24
Finished Jul 31 05:30:36 PM PDT 24
Peak memory 242116 kb
Host smart-b00f55a6-b3e0-43d2-929d-b3d033a87c79
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4147342955 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_smoke.4147342955
Directory /workspace/10.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/10.otp_ctrl_stress_all.3266902827
Short name T848
Test name
Test status
Simulation time 33126389841 ps
CPU time 227.35 seconds
Started Jul 31 05:30:32 PM PDT 24
Finished Jul 31 05:34:19 PM PDT 24
Peak memory 260680 kb
Host smart-ccf5dbe8-e461-43a6-9f3c-3388a28b2077
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3266902827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all
.3266902827
Directory /workspace/10.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/10.otp_ctrl_test_access.528811761
Short name T995
Test name
Test status
Simulation time 1980699334 ps
CPU time 17.77 seconds
Started Jul 31 05:30:31 PM PDT 24
Finished Jul 31 05:30:49 PM PDT 24
Peak memory 242892 kb
Host smart-9052530b-9002-451f-a3f7-b881da0dd97c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=528811761 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_test_access.528811761
Directory /workspace/10.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/100.otp_ctrl_parallel_lc_esc.1176446688
Short name T514
Test name
Test status
Simulation time 2772163045 ps
CPU time 9.7 seconds
Started Jul 31 05:33:09 PM PDT 24
Finished Jul 31 05:33:19 PM PDT 24
Peak memory 242528 kb
Host smart-66ddf057-e270-4546-8df3-6de8caa22f83
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1176446688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_parallel_lc_esc.1176446688
Directory /workspace/100.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/101.otp_ctrl_init_fail.4046415333
Short name T147
Test name
Test status
Simulation time 336335940 ps
CPU time 4.07 seconds
Started Jul 31 05:33:06 PM PDT 24
Finished Jul 31 05:33:11 PM PDT 24
Peak memory 242032 kb
Host smart-64b236bb-ce1d-4ca2-a2f3-7252593807f7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4046415333 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_init_fail.4046415333
Directory /workspace/101.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/101.otp_ctrl_parallel_lc_esc.3301707839
Short name T758
Test name
Test status
Simulation time 2370339818 ps
CPU time 7.87 seconds
Started Jul 31 05:33:12 PM PDT 24
Finished Jul 31 05:33:20 PM PDT 24
Peak memory 242252 kb
Host smart-ffb3db16-0bad-44d5-b04a-e128b8697fa7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3301707839 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_parallel_lc_esc.3301707839
Directory /workspace/101.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/102.otp_ctrl_parallel_lc_esc.2655737679
Short name T829
Test name
Test status
Simulation time 232457480 ps
CPU time 4.04 seconds
Started Jul 31 05:33:03 PM PDT 24
Finished Jul 31 05:33:07 PM PDT 24
Peak memory 241744 kb
Host smart-3a5bcf94-895d-4c0f-a780-0bf2e4509ffe
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2655737679 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_parallel_lc_esc.2655737679
Directory /workspace/102.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/103.otp_ctrl_init_fail.2705637670
Short name T1145
Test name
Test status
Simulation time 152762051 ps
CPU time 4.4 seconds
Started Jul 31 05:33:04 PM PDT 24
Finished Jul 31 05:33:09 PM PDT 24
Peak memory 242060 kb
Host smart-a18e278c-df8b-472c-9c56-4abfa03ec90e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2705637670 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_init_fail.2705637670
Directory /workspace/103.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/103.otp_ctrl_parallel_lc_esc.2098104024
Short name T762
Test name
Test status
Simulation time 2543307100 ps
CPU time 19.24 seconds
Started Jul 31 05:33:07 PM PDT 24
Finished Jul 31 05:33:27 PM PDT 24
Peak memory 242344 kb
Host smart-0e9836b4-b828-4271-a681-a2773131d6f7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2098104024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_parallel_lc_esc.2098104024
Directory /workspace/103.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/104.otp_ctrl_init_fail.1974086892
Short name T689
Test name
Test status
Simulation time 2063335640 ps
CPU time 4.55 seconds
Started Jul 31 05:33:10 PM PDT 24
Finished Jul 31 05:33:15 PM PDT 24
Peak memory 241960 kb
Host smart-499e066d-6bd4-4e74-9ea9-2221c9b1e3f9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1974086892 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_init_fail.1974086892
Directory /workspace/104.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/104.otp_ctrl_parallel_lc_esc.449467320
Short name T634
Test name
Test status
Simulation time 539988961 ps
CPU time 13.17 seconds
Started Jul 31 05:33:03 PM PDT 24
Finished Jul 31 05:33:17 PM PDT 24
Peak memory 242048 kb
Host smart-ac59569b-06f0-4a75-b310-ba9fc89ffb48
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=449467320 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_parallel_lc_esc.449467320
Directory /workspace/104.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/105.otp_ctrl_init_fail.2276520086
Short name T1110
Test name
Test status
Simulation time 174077007 ps
CPU time 4.73 seconds
Started Jul 31 05:33:09 PM PDT 24
Finished Jul 31 05:33:14 PM PDT 24
Peak memory 241960 kb
Host smart-ef03675c-9389-44f3-8f02-c0b2c688496a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2276520086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_init_fail.2276520086
Directory /workspace/105.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/105.otp_ctrl_parallel_lc_esc.3758151223
Short name T891
Test name
Test status
Simulation time 395051772 ps
CPU time 9 seconds
Started Jul 31 05:33:07 PM PDT 24
Finished Jul 31 05:33:16 PM PDT 24
Peak memory 242024 kb
Host smart-ace40390-8d61-494f-b41e-a4c2399a5d8f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3758151223 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_parallel_lc_esc.3758151223
Directory /workspace/105.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/106.otp_ctrl_init_fail.71194365
Short name T338
Test name
Test status
Simulation time 143248850 ps
CPU time 4.04 seconds
Started Jul 31 05:33:09 PM PDT 24
Finished Jul 31 05:33:13 PM PDT 24
Peak memory 241888 kb
Host smart-d490227a-e66d-4784-8162-75b8cd0ae726
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=71194365 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_init_fail.71194365
Directory /workspace/106.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/106.otp_ctrl_parallel_lc_esc.835606985
Short name T697
Test name
Test status
Simulation time 1795641075 ps
CPU time 6.13 seconds
Started Jul 31 05:33:09 PM PDT 24
Finished Jul 31 05:33:15 PM PDT 24
Peak memory 241848 kb
Host smart-f0268d2e-abe7-49d1-b2b6-6a842af4e98c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=835606985 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_parallel_lc_esc.835606985
Directory /workspace/106.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/107.otp_ctrl_init_fail.527455482
Short name T172
Test name
Test status
Simulation time 1468240210 ps
CPU time 4.48 seconds
Started Jul 31 05:33:05 PM PDT 24
Finished Jul 31 05:33:10 PM PDT 24
Peak memory 242012 kb
Host smart-fe652b2d-77f1-40ee-bc52-79b1e212d003
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=527455482 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_init_fail.527455482
Directory /workspace/107.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/107.otp_ctrl_parallel_lc_esc.4252995108
Short name T930
Test name
Test status
Simulation time 244467505 ps
CPU time 5.96 seconds
Started Jul 31 05:33:05 PM PDT 24
Finished Jul 31 05:33:11 PM PDT 24
Peak memory 241776 kb
Host smart-b595a6c7-e180-4a02-b191-91fbe257d8ca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4252995108 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_parallel_lc_esc.4252995108
Directory /workspace/107.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/108.otp_ctrl_init_fail.4232692296
Short name T619
Test name
Test status
Simulation time 123180874 ps
CPU time 4.02 seconds
Started Jul 31 05:33:04 PM PDT 24
Finished Jul 31 05:33:08 PM PDT 24
Peak memory 242256 kb
Host smart-34d57015-c97a-4445-a48d-fca7f9c3993a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4232692296 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_init_fail.4232692296
Directory /workspace/108.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/108.otp_ctrl_parallel_lc_esc.960321328
Short name T549
Test name
Test status
Simulation time 1429293024 ps
CPU time 14.35 seconds
Started Jul 31 05:33:15 PM PDT 24
Finished Jul 31 05:33:29 PM PDT 24
Peak memory 241948 kb
Host smart-21c6a716-872e-4b74-b288-e8b3507d94d6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=960321328 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_parallel_lc_esc.960321328
Directory /workspace/108.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/109.otp_ctrl_init_fail.936738979
Short name T684
Test name
Test status
Simulation time 299552580 ps
CPU time 3.72 seconds
Started Jul 31 05:33:05 PM PDT 24
Finished Jul 31 05:33:09 PM PDT 24
Peak memory 242228 kb
Host smart-7db75eb7-715f-49fc-8c9a-65f8897d114d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=936738979 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_init_fail.936738979
Directory /workspace/109.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/11.otp_ctrl_alert_test.3985380452
Short name T203
Test name
Test status
Simulation time 60538902 ps
CPU time 1.95 seconds
Started Jul 31 05:30:35 PM PDT 24
Finished Jul 31 05:30:37 PM PDT 24
Peak memory 240452 kb
Host smart-0b22074a-b629-4d2b-bf13-27549551d914
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3985380452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_alert_test.3985380452
Directory /workspace/11.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/11.otp_ctrl_check_fail.1290611431
Short name T39
Test name
Test status
Simulation time 3194115947 ps
CPU time 30.25 seconds
Started Jul 31 05:30:32 PM PDT 24
Finished Jul 31 05:31:02 PM PDT 24
Peak memory 242048 kb
Host smart-2dbb5e3d-c585-40bc-b072-3e1ba611fe74
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1290611431 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_check_fail.1290611431
Directory /workspace/11.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/11.otp_ctrl_dai_errs.2791564381
Short name T428
Test name
Test status
Simulation time 2268129070 ps
CPU time 16.38 seconds
Started Jul 31 05:30:30 PM PDT 24
Finished Jul 31 05:30:46 PM PDT 24
Peak memory 242012 kb
Host smart-8ce5554a-3875-4aca-97f8-7e23131640fb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2791564381 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_errs.2791564381
Directory /workspace/11.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/11.otp_ctrl_dai_lock.2787844764
Short name T36
Test name
Test status
Simulation time 1368784835 ps
CPU time 20.29 seconds
Started Jul 31 05:30:32 PM PDT 24
Finished Jul 31 05:30:52 PM PDT 24
Peak memory 241908 kb
Host smart-cc2f08ea-96d4-494f-94e9-ecd9be52951e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2787844764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_lock.2787844764
Directory /workspace/11.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/11.otp_ctrl_init_fail.1361738556
Short name T178
Test name
Test status
Simulation time 1543134680 ps
CPU time 4.46 seconds
Started Jul 31 05:30:30 PM PDT 24
Finished Jul 31 05:30:35 PM PDT 24
Peak memory 242384 kb
Host smart-68758d1e-b5e9-4e7a-a3b4-466d2c111832
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1361738556 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_init_fail.1361738556
Directory /workspace/11.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/11.otp_ctrl_macro_errs.2078084346
Short name T198
Test name
Test status
Simulation time 935150586 ps
CPU time 23.32 seconds
Started Jul 31 05:30:32 PM PDT 24
Finished Jul 31 05:30:55 PM PDT 24
Peak memory 242652 kb
Host smart-029f4b3a-98d4-4613-b094-878b2e64af7a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2078084346 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_macro_errs.2078084346
Directory /workspace/11.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/11.otp_ctrl_parallel_key_req.1759458898
Short name T813
Test name
Test status
Simulation time 1570850661 ps
CPU time 21.71 seconds
Started Jul 31 05:30:35 PM PDT 24
Finished Jul 31 05:30:57 PM PDT 24
Peak memory 242212 kb
Host smart-b2f9296d-8e05-4463-880e-371c50818b5e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1759458898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_key_req.1759458898
Directory /workspace/11.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/11.otp_ctrl_parallel_lc_esc.2582000834
Short name T776
Test name
Test status
Simulation time 182842136 ps
CPU time 4.83 seconds
Started Jul 31 05:30:28 PM PDT 24
Finished Jul 31 05:30:33 PM PDT 24
Peak memory 242224 kb
Host smart-1297a000-28dd-4633-ae81-e322abb17184
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2582000834 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_esc.2582000834
Directory /workspace/11.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/11.otp_ctrl_parallel_lc_req.3413704101
Short name T218
Test name
Test status
Simulation time 6217515385 ps
CPU time 15.64 seconds
Started Jul 31 05:30:28 PM PDT 24
Finished Jul 31 05:30:44 PM PDT 24
Peak memory 248728 kb
Host smart-fe842db0-3b90-4eab-a1b0-ed8ed9854ad9
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3413704101 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_req.3413704101
Directory /workspace/11.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/11.otp_ctrl_regwen.827914816
Short name T327
Test name
Test status
Simulation time 525397977 ps
CPU time 6.82 seconds
Started Jul 31 05:30:39 PM PDT 24
Finished Jul 31 05:30:46 PM PDT 24
Peak memory 248512 kb
Host smart-3f1332e0-5deb-4047-ba19-f771ae6653bf
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=827914816 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_regwen.827914816
Directory /workspace/11.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/11.otp_ctrl_smoke.2957666594
Short name T1022
Test name
Test status
Simulation time 3883405313 ps
CPU time 8.51 seconds
Started Jul 31 05:30:28 PM PDT 24
Finished Jul 31 05:30:37 PM PDT 24
Peak memory 242052 kb
Host smart-f5874e31-a5ac-4999-b251-4956a373cf7f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2957666594 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_smoke.2957666594
Directory /workspace/11.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/11.otp_ctrl_stress_all.1734482819
Short name T798
Test name
Test status
Simulation time 47311963982 ps
CPU time 254.37 seconds
Started Jul 31 05:30:33 PM PDT 24
Finished Jul 31 05:34:48 PM PDT 24
Peak memory 258008 kb
Host smart-7ed4f58e-92d7-42e6-aada-c36ac32b9396
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1734482819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all
.1734482819
Directory /workspace/11.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/11.otp_ctrl_stress_all_with_rand_reset.141088754
Short name T1049
Test name
Test status
Simulation time 208217039722 ps
CPU time 831.85 seconds
Started Jul 31 05:30:34 PM PDT 24
Finished Jul 31 05:44:27 PM PDT 24
Peak memory 351964 kb
Host smart-dc11f03f-1f03-4d77-957f-035da651d49f
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=141088754 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all_with_rand_reset.141088754
Directory /workspace/11.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/11.otp_ctrl_test_access.1897703788
Short name T838
Test name
Test status
Simulation time 710989521 ps
CPU time 9.42 seconds
Started Jul 31 05:30:35 PM PDT 24
Finished Jul 31 05:30:45 PM PDT 24
Peak memory 242112 kb
Host smart-61ca427e-88a2-4aa1-a52d-8681d80467a4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1897703788 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_test_access.1897703788
Directory /workspace/11.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/110.otp_ctrl_init_fail.3039897275
Short name T721
Test name
Test status
Simulation time 110593526 ps
CPU time 4.38 seconds
Started Jul 31 05:33:03 PM PDT 24
Finished Jul 31 05:33:08 PM PDT 24
Peak memory 241960 kb
Host smart-e95865da-ad67-4a4b-99c9-4edad10daefb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3039897275 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_init_fail.3039897275
Directory /workspace/110.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/110.otp_ctrl_parallel_lc_esc.926601703
Short name T476
Test name
Test status
Simulation time 2611855122 ps
CPU time 9.12 seconds
Started Jul 31 05:33:16 PM PDT 24
Finished Jul 31 05:33:25 PM PDT 24
Peak memory 242016 kb
Host smart-2b55a5c0-af05-4b07-8ecc-e2119624f69c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=926601703 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_parallel_lc_esc.926601703
Directory /workspace/110.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/111.otp_ctrl_init_fail.1753185656
Short name T610
Test name
Test status
Simulation time 216391098 ps
CPU time 4.35 seconds
Started Jul 31 05:33:10 PM PDT 24
Finished Jul 31 05:33:15 PM PDT 24
Peak memory 242316 kb
Host smart-46e102ec-c7a0-457a-a1fe-141916b88dab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1753185656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_init_fail.1753185656
Directory /workspace/111.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/111.otp_ctrl_parallel_lc_esc.1521948380
Short name T638
Test name
Test status
Simulation time 146435374 ps
CPU time 7.67 seconds
Started Jul 31 05:33:09 PM PDT 24
Finished Jul 31 05:33:17 PM PDT 24
Peak memory 242320 kb
Host smart-ccb4811c-6b70-4a15-a092-306b88f0f11d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1521948380 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_parallel_lc_esc.1521948380
Directory /workspace/111.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/112.otp_ctrl_init_fail.1458024279
Short name T1094
Test name
Test status
Simulation time 212618201 ps
CPU time 4.38 seconds
Started Jul 31 05:33:17 PM PDT 24
Finished Jul 31 05:33:22 PM PDT 24
Peak memory 242172 kb
Host smart-855d538c-d8b0-4779-9931-5f9da473a407
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1458024279 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_init_fail.1458024279
Directory /workspace/112.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/113.otp_ctrl_init_fail.3206312148
Short name T819
Test name
Test status
Simulation time 479785206 ps
CPU time 4.21 seconds
Started Jul 31 05:33:16 PM PDT 24
Finished Jul 31 05:33:21 PM PDT 24
Peak memory 241972 kb
Host smart-69763160-f537-42f7-b69b-3fd211447ee0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3206312148 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_init_fail.3206312148
Directory /workspace/113.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/113.otp_ctrl_parallel_lc_esc.3842315542
Short name T204
Test name
Test status
Simulation time 231980271 ps
CPU time 4.75 seconds
Started Jul 31 05:33:11 PM PDT 24
Finished Jul 31 05:33:16 PM PDT 24
Peak memory 241916 kb
Host smart-6d553041-c970-425a-b02d-7dfedcfab903
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3842315542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_parallel_lc_esc.3842315542
Directory /workspace/113.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/114.otp_ctrl_init_fail.1542732598
Short name T613
Test name
Test status
Simulation time 199790939 ps
CPU time 3.32 seconds
Started Jul 31 05:33:16 PM PDT 24
Finished Jul 31 05:33:20 PM PDT 24
Peak memory 241976 kb
Host smart-57b38d85-899d-45a8-85d0-4f781546bb30
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1542732598 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_init_fail.1542732598
Directory /workspace/114.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/114.otp_ctrl_parallel_lc_esc.1485723764
Short name T809
Test name
Test status
Simulation time 8718585213 ps
CPU time 16.58 seconds
Started Jul 31 05:33:17 PM PDT 24
Finished Jul 31 05:33:33 PM PDT 24
Peak memory 242420 kb
Host smart-812d60e8-c5e0-483f-8f0d-cfe9431eb8fe
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1485723764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_parallel_lc_esc.1485723764
Directory /workspace/114.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/115.otp_ctrl_init_fail.1049577046
Short name T1138
Test name
Test status
Simulation time 672534331 ps
CPU time 4.35 seconds
Started Jul 31 05:33:16 PM PDT 24
Finished Jul 31 05:33:21 PM PDT 24
Peak memory 241992 kb
Host smart-5b0a9f4b-601e-4d0f-a5fc-9e169df628c3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1049577046 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_init_fail.1049577046
Directory /workspace/115.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/116.otp_ctrl_init_fail.829977763
Short name T839
Test name
Test status
Simulation time 248720293 ps
CPU time 5 seconds
Started Jul 31 05:33:10 PM PDT 24
Finished Jul 31 05:33:15 PM PDT 24
Peak memory 242156 kb
Host smart-882c90ac-49d4-4614-b624-586331523043
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=829977763 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_init_fail.829977763
Directory /workspace/116.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/116.otp_ctrl_parallel_lc_esc.2870469282
Short name T556
Test name
Test status
Simulation time 361885008 ps
CPU time 9.39 seconds
Started Jul 31 05:33:10 PM PDT 24
Finished Jul 31 05:33:19 PM PDT 24
Peak memory 241904 kb
Host smart-1f78e6e8-02cd-4760-b27a-d0b6421d8f14
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2870469282 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_parallel_lc_esc.2870469282
Directory /workspace/116.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/117.otp_ctrl_init_fail.883915164
Short name T799
Test name
Test status
Simulation time 2015417015 ps
CPU time 6.85 seconds
Started Jul 31 05:33:11 PM PDT 24
Finished Jul 31 05:33:18 PM PDT 24
Peak memory 242176 kb
Host smart-6d3eda05-98a1-4d51-a135-daebdd65fede
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=883915164 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_init_fail.883915164
Directory /workspace/117.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/117.otp_ctrl_parallel_lc_esc.2581652433
Short name T920
Test name
Test status
Simulation time 168227117 ps
CPU time 8.74 seconds
Started Jul 31 05:33:11 PM PDT 24
Finished Jul 31 05:33:20 PM PDT 24
Peak memory 242408 kb
Host smart-c7cd2286-312b-4d1f-b1b5-251232a323ea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2581652433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_parallel_lc_esc.2581652433
Directory /workspace/117.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/118.otp_ctrl_init_fail.2001264651
Short name T663
Test name
Test status
Simulation time 2042941599 ps
CPU time 5.31 seconds
Started Jul 31 05:33:11 PM PDT 24
Finished Jul 31 05:33:16 PM PDT 24
Peak memory 242296 kb
Host smart-3d1f9814-8347-4e50-9958-ddeb79dc6e18
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2001264651 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_init_fail.2001264651
Directory /workspace/118.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/118.otp_ctrl_parallel_lc_esc.604080871
Short name T592
Test name
Test status
Simulation time 283599716 ps
CPU time 4.6 seconds
Started Jul 31 05:33:13 PM PDT 24
Finished Jul 31 05:33:18 PM PDT 24
Peak memory 242512 kb
Host smart-04700408-e4b0-4a94-abef-440c294e387f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=604080871 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_parallel_lc_esc.604080871
Directory /workspace/118.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/119.otp_ctrl_init_fail.2386831334
Short name T893
Test name
Test status
Simulation time 135030737 ps
CPU time 4.26 seconds
Started Jul 31 05:33:11 PM PDT 24
Finished Jul 31 05:33:15 PM PDT 24
Peak memory 241932 kb
Host smart-69eabe95-7ee8-4258-911f-1241543a3378
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2386831334 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_init_fail.2386831334
Directory /workspace/119.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/119.otp_ctrl_parallel_lc_esc.360290086
Short name T460
Test name
Test status
Simulation time 151572101 ps
CPU time 6.16 seconds
Started Jul 31 05:33:09 PM PDT 24
Finished Jul 31 05:33:15 PM PDT 24
Peak memory 242028 kb
Host smart-473ed664-0d91-423f-a107-ad220ce10260
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=360290086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_parallel_lc_esc.360290086
Directory /workspace/119.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/12.otp_ctrl_alert_test.3317207982
Short name T630
Test name
Test status
Simulation time 64231725 ps
CPU time 1.82 seconds
Started Jul 31 05:30:36 PM PDT 24
Finished Jul 31 05:30:38 PM PDT 24
Peak memory 240512 kb
Host smart-2de97ae7-c546-4933-8aaa-9eb6ef4b2614
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3317207982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_alert_test.3317207982
Directory /workspace/12.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/12.otp_ctrl_check_fail.3956021320
Short name T676
Test name
Test status
Simulation time 2270662183 ps
CPU time 21.28 seconds
Started Jul 31 05:30:34 PM PDT 24
Finished Jul 31 05:30:56 PM PDT 24
Peak memory 242152 kb
Host smart-e2237066-d732-4f1d-bea5-fd490643c7bf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3956021320 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_check_fail.3956021320
Directory /workspace/12.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/12.otp_ctrl_dai_errs.3481518926
Short name T1132
Test name
Test status
Simulation time 520052608 ps
CPU time 15.5 seconds
Started Jul 31 05:30:37 PM PDT 24
Finished Jul 31 05:30:53 PM PDT 24
Peak memory 242284 kb
Host smart-bb439f7c-5d9d-4c6f-8cd6-d9fa43b5df25
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3481518926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_errs.3481518926
Directory /workspace/12.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/12.otp_ctrl_dai_lock.1884272876
Short name T1066
Test name
Test status
Simulation time 1934754013 ps
CPU time 18.15 seconds
Started Jul 31 05:30:33 PM PDT 24
Finished Jul 31 05:30:51 PM PDT 24
Peak memory 242540 kb
Host smart-44e22ece-18ce-4176-a093-620b64e0bab8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1884272876 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_lock.1884272876
Directory /workspace/12.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/12.otp_ctrl_init_fail.2390142345
Short name T720
Test name
Test status
Simulation time 304277456 ps
CPU time 4.64 seconds
Started Jul 31 05:30:37 PM PDT 24
Finished Jul 31 05:30:42 PM PDT 24
Peak memory 241908 kb
Host smart-f833c51c-517f-4056-86ee-5e871c213b19
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2390142345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_init_fail.2390142345
Directory /workspace/12.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/12.otp_ctrl_macro_errs.2449331620
Short name T1084
Test name
Test status
Simulation time 1395956138 ps
CPU time 28.43 seconds
Started Jul 31 05:30:35 PM PDT 24
Finished Jul 31 05:31:03 PM PDT 24
Peak memory 248624 kb
Host smart-f046ca41-4617-4c75-a9c0-915ca54284c0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2449331620 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_macro_errs.2449331620
Directory /workspace/12.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/12.otp_ctrl_parallel_key_req.1781507206
Short name T468
Test name
Test status
Simulation time 228875642 ps
CPU time 4.29 seconds
Started Jul 31 05:30:36 PM PDT 24
Finished Jul 31 05:30:40 PM PDT 24
Peak memory 242296 kb
Host smart-6f11026e-1aaf-489a-8402-614b5952a09e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1781507206 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_key_req.1781507206
Directory /workspace/12.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/12.otp_ctrl_parallel_lc_esc.1123653180
Short name T475
Test name
Test status
Simulation time 606891104 ps
CPU time 11.26 seconds
Started Jul 31 05:30:38 PM PDT 24
Finished Jul 31 05:30:50 PM PDT 24
Peak memory 241964 kb
Host smart-deff5f7e-cba5-43a2-9487-3ddb6b13be9d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1123653180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_esc.1123653180
Directory /workspace/12.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/12.otp_ctrl_parallel_lc_req.3521358746
Short name T968
Test name
Test status
Simulation time 205606680 ps
CPU time 5.69 seconds
Started Jul 31 05:30:33 PM PDT 24
Finished Jul 31 05:30:39 PM PDT 24
Peak memory 241968 kb
Host smart-1fb7ae01-9dba-427e-99a7-a16fa82a076e
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3521358746 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_req.3521358746
Directory /workspace/12.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/12.otp_ctrl_regwen.3261554652
Short name T1042
Test name
Test status
Simulation time 242417894 ps
CPU time 4.36 seconds
Started Jul 31 05:30:38 PM PDT 24
Finished Jul 31 05:30:42 PM PDT 24
Peak memory 242016 kb
Host smart-576f09cf-0410-4d25-ab32-4fbd1f73f57f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3261554652 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_regwen.3261554652
Directory /workspace/12.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/12.otp_ctrl_smoke.2788616031
Short name T763
Test name
Test status
Simulation time 941535879 ps
CPU time 11.29 seconds
Started Jul 31 05:30:36 PM PDT 24
Finished Jul 31 05:30:47 PM PDT 24
Peak memory 241976 kb
Host smart-77bba823-af48-420d-b640-892303147b16
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2788616031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_smoke.2788616031
Directory /workspace/12.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/12.otp_ctrl_stress_all.407747195
Short name T128
Test name
Test status
Simulation time 28991134443 ps
CPU time 92.56 seconds
Started Jul 31 05:30:37 PM PDT 24
Finished Jul 31 05:32:10 PM PDT 24
Peak memory 259872 kb
Host smart-531937aa-b19e-4520-9571-8f55f24f1854
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=407747195 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_stress_all.
407747195
Directory /workspace/12.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/12.otp_ctrl_test_access.4159838170
Short name T866
Test name
Test status
Simulation time 12868005085 ps
CPU time 35.68 seconds
Started Jul 31 05:30:35 PM PDT 24
Finished Jul 31 05:31:10 PM PDT 24
Peak memory 242148 kb
Host smart-d39ebbe7-e115-4c31-8954-f33fec069e15
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4159838170 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_test_access.4159838170
Directory /workspace/12.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/120.otp_ctrl_init_fail.1176230365
Short name T898
Test name
Test status
Simulation time 401419973 ps
CPU time 4.02 seconds
Started Jul 31 05:33:10 PM PDT 24
Finished Jul 31 05:33:14 PM PDT 24
Peak memory 242064 kb
Host smart-1e5eb619-11b2-4bff-90b5-64490c4b9a25
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1176230365 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_init_fail.1176230365
Directory /workspace/120.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/120.otp_ctrl_parallel_lc_esc.477796020
Short name T68
Test name
Test status
Simulation time 342701710 ps
CPU time 4.38 seconds
Started Jul 31 05:33:16 PM PDT 24
Finished Jul 31 05:33:20 PM PDT 24
Peak memory 242236 kb
Host smart-3d08eb5f-a37b-4b17-860d-2b3fb4d4cfc5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=477796020 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_parallel_lc_esc.477796020
Directory /workspace/120.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/121.otp_ctrl_init_fail.368312168
Short name T986
Test name
Test status
Simulation time 597766320 ps
CPU time 4.47 seconds
Started Jul 31 05:33:11 PM PDT 24
Finished Jul 31 05:33:16 PM PDT 24
Peak memory 241892 kb
Host smart-52898974-54c4-4f59-ae68-77d3b33a7b6b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=368312168 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_init_fail.368312168
Directory /workspace/121.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/121.otp_ctrl_parallel_lc_esc.823532848
Short name T190
Test name
Test status
Simulation time 503477525 ps
CPU time 10.69 seconds
Started Jul 31 05:33:15 PM PDT 24
Finished Jul 31 05:33:26 PM PDT 24
Peak memory 242280 kb
Host smart-25518341-627e-403c-826d-64988bebaf1a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=823532848 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_parallel_lc_esc.823532848
Directory /workspace/121.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/122.otp_ctrl_init_fail.1553056174
Short name T479
Test name
Test status
Simulation time 1931412796 ps
CPU time 5.46 seconds
Started Jul 31 05:33:14 PM PDT 24
Finished Jul 31 05:33:19 PM PDT 24
Peak memory 242012 kb
Host smart-e4bb8c5d-d848-4ef9-829c-08882c3cd300
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1553056174 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_init_fail.1553056174
Directory /workspace/122.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/122.otp_ctrl_parallel_lc_esc.2650377003
Short name T512
Test name
Test status
Simulation time 615664501 ps
CPU time 4.38 seconds
Started Jul 31 05:33:16 PM PDT 24
Finished Jul 31 05:33:20 PM PDT 24
Peak memory 242112 kb
Host smart-dbd4aef9-509e-44db-bebe-78d216945205
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2650377003 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_parallel_lc_esc.2650377003
Directory /workspace/122.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/123.otp_ctrl_init_fail.3625507342
Short name T1104
Test name
Test status
Simulation time 349496464 ps
CPU time 3.39 seconds
Started Jul 31 05:33:10 PM PDT 24
Finished Jul 31 05:33:13 PM PDT 24
Peak memory 242380 kb
Host smart-f6e31b7b-b43c-442b-a303-cf4521dad055
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3625507342 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_init_fail.3625507342
Directory /workspace/123.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/123.otp_ctrl_parallel_lc_esc.1922674757
Short name T736
Test name
Test status
Simulation time 452019298 ps
CPU time 8.98 seconds
Started Jul 31 05:33:14 PM PDT 24
Finished Jul 31 05:33:23 PM PDT 24
Peak memory 242328 kb
Host smart-7f299487-6b9d-465c-8ddd-4b8784e6bab2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1922674757 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_parallel_lc_esc.1922674757
Directory /workspace/123.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/124.otp_ctrl_init_fail.2999911332
Short name T78
Test name
Test status
Simulation time 156284304 ps
CPU time 4.15 seconds
Started Jul 31 05:33:15 PM PDT 24
Finished Jul 31 05:33:19 PM PDT 24
Peak memory 242252 kb
Host smart-2d9a0002-8dad-4524-84fe-37aadf88e5a5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2999911332 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_init_fail.2999911332
Directory /workspace/124.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/124.otp_ctrl_parallel_lc_esc.1317058399
Short name T656
Test name
Test status
Simulation time 1951001811 ps
CPU time 8.15 seconds
Started Jul 31 05:33:12 PM PDT 24
Finished Jul 31 05:33:21 PM PDT 24
Peak memory 241884 kb
Host smart-2154991c-8690-417f-9ec4-ba33d1ebea57
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1317058399 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_parallel_lc_esc.1317058399
Directory /workspace/124.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/125.otp_ctrl_parallel_lc_esc.566623965
Short name T546
Test name
Test status
Simulation time 4808977832 ps
CPU time 11.41 seconds
Started Jul 31 05:33:21 PM PDT 24
Finished Jul 31 05:33:32 PM PDT 24
Peak memory 242420 kb
Host smart-d0a0aa70-df63-49bc-821b-0e91f5572b73
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=566623965 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_parallel_lc_esc.566623965
Directory /workspace/125.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/126.otp_ctrl_init_fail.3027800137
Short name T50
Test name
Test status
Simulation time 456942500 ps
CPU time 4.01 seconds
Started Jul 31 05:33:15 PM PDT 24
Finished Jul 31 05:33:19 PM PDT 24
Peak memory 241872 kb
Host smart-ee8d9ac4-2da0-4cd4-80a8-dd22a78dd87d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3027800137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_init_fail.3027800137
Directory /workspace/126.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/126.otp_ctrl_parallel_lc_esc.1720293499
Short name T452
Test name
Test status
Simulation time 101288582 ps
CPU time 3.57 seconds
Started Jul 31 05:33:15 PM PDT 24
Finished Jul 31 05:33:19 PM PDT 24
Peak memory 241900 kb
Host smart-02f356ea-3b84-42fd-a5c2-27d67a95a702
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1720293499 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_parallel_lc_esc.1720293499
Directory /workspace/126.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/127.otp_ctrl_parallel_lc_esc.1510039566
Short name T1114
Test name
Test status
Simulation time 280884398 ps
CPU time 14.82 seconds
Started Jul 31 05:33:17 PM PDT 24
Finished Jul 31 05:33:32 PM PDT 24
Peak memory 242040 kb
Host smart-53153a52-86bf-42b9-bb25-0602a35f4561
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1510039566 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_parallel_lc_esc.1510039566
Directory /workspace/127.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/128.otp_ctrl_init_fail.1081984379
Short name T934
Test name
Test status
Simulation time 189441935 ps
CPU time 3.56 seconds
Started Jul 31 05:33:17 PM PDT 24
Finished Jul 31 05:33:21 PM PDT 24
Peak memory 242116 kb
Host smart-da694795-df9a-4905-9172-c89de9fdce94
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1081984379 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_init_fail.1081984379
Directory /workspace/128.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/128.otp_ctrl_parallel_lc_esc.3416607275
Short name T722
Test name
Test status
Simulation time 1724890467 ps
CPU time 7.39 seconds
Started Jul 31 05:33:17 PM PDT 24
Finished Jul 31 05:33:25 PM PDT 24
Peak memory 242080 kb
Host smart-b8f49d82-156b-4cd7-a741-a242d15361a6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3416607275 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_parallel_lc_esc.3416607275
Directory /workspace/128.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/129.otp_ctrl_init_fail.267576611
Short name T784
Test name
Test status
Simulation time 643652218 ps
CPU time 5 seconds
Started Jul 31 05:33:15 PM PDT 24
Finished Jul 31 05:33:20 PM PDT 24
Peak memory 241980 kb
Host smart-1910851d-8b04-480e-b4d0-7d0bdf0691d4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=267576611 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_init_fail.267576611
Directory /workspace/129.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/129.otp_ctrl_parallel_lc_esc.1443542273
Short name T900
Test name
Test status
Simulation time 252401358 ps
CPU time 5.44 seconds
Started Jul 31 05:33:15 PM PDT 24
Finished Jul 31 05:33:21 PM PDT 24
Peak memory 242104 kb
Host smart-ea556bfd-7655-4582-8d40-be85f613a6fd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1443542273 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_parallel_lc_esc.1443542273
Directory /workspace/129.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/13.otp_ctrl_alert_test.3312102782
Short name T432
Test name
Test status
Simulation time 51329221 ps
CPU time 1.76 seconds
Started Jul 31 05:30:48 PM PDT 24
Finished Jul 31 05:30:50 PM PDT 24
Peak memory 240364 kb
Host smart-76ee06b6-ba70-48f3-84fd-6fc6b7c9e6ae
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3312102782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_alert_test.3312102782
Directory /workspace/13.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/13.otp_ctrl_check_fail.2548020210
Short name T790
Test name
Test status
Simulation time 945330200 ps
CPU time 30.37 seconds
Started Jul 31 05:30:38 PM PDT 24
Finished Jul 31 05:31:09 PM PDT 24
Peak memory 242888 kb
Host smart-b6ce7762-af87-49c9-968a-1a12c8e72083
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2548020210 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_check_fail.2548020210
Directory /workspace/13.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/13.otp_ctrl_dai_errs.2505275760
Short name T18
Test name
Test status
Simulation time 20720659959 ps
CPU time 47.3 seconds
Started Jul 31 05:30:36 PM PDT 24
Finished Jul 31 05:31:23 PM PDT 24
Peak memory 248792 kb
Host smart-98dabd18-167e-4160-8199-1331d7f002d7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2505275760 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_errs.2505275760
Directory /workspace/13.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/13.otp_ctrl_dai_lock.2967529107
Short name T731
Test name
Test status
Simulation time 20739685190 ps
CPU time 28.8 seconds
Started Jul 31 05:30:38 PM PDT 24
Finished Jul 31 05:31:07 PM PDT 24
Peak memory 243452 kb
Host smart-0b8dc64c-b1e7-48e2-a685-2671430cc732
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2967529107 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_lock.2967529107
Directory /workspace/13.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/13.otp_ctrl_init_fail.627362865
Short name T703
Test name
Test status
Simulation time 209965505 ps
CPU time 3.65 seconds
Started Jul 31 05:30:37 PM PDT 24
Finished Jul 31 05:30:41 PM PDT 24
Peak memory 242176 kb
Host smart-b04b5e4e-f8d3-4d4b-9e3b-6ad520385083
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=627362865 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_init_fail.627362865
Directory /workspace/13.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/13.otp_ctrl_macro_errs.538328098
Short name T150
Test name
Test status
Simulation time 1540047963 ps
CPU time 19.15 seconds
Started Jul 31 05:30:38 PM PDT 24
Finished Jul 31 05:30:58 PM PDT 24
Peak memory 242284 kb
Host smart-1318fb3a-6448-42c4-a766-fa456805b4ba
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=538328098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_macro_errs.538328098
Directory /workspace/13.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/13.otp_ctrl_parallel_key_req.4128194550
Short name T854
Test name
Test status
Simulation time 1132285510 ps
CPU time 27.4 seconds
Started Jul 31 05:30:37 PM PDT 24
Finished Jul 31 05:31:05 PM PDT 24
Peak memory 242436 kb
Host smart-7ce8a0f8-e7ff-4950-a18a-e1e9fc98d361
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4128194550 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_key_req.4128194550
Directory /workspace/13.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/13.otp_ctrl_parallel_lc_esc.2150311279
Short name T827
Test name
Test status
Simulation time 216093204 ps
CPU time 3.51 seconds
Started Jul 31 05:30:38 PM PDT 24
Finished Jul 31 05:30:41 PM PDT 24
Peak memory 241856 kb
Host smart-af41cd7f-6da0-4d4b-8d07-9bab5375abf7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2150311279 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_esc.2150311279
Directory /workspace/13.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/13.otp_ctrl_parallel_lc_req.2781688934
Short name T597
Test name
Test status
Simulation time 257571567 ps
CPU time 4.33 seconds
Started Jul 31 05:30:38 PM PDT 24
Finished Jul 31 05:30:43 PM PDT 24
Peak memory 248680 kb
Host smart-a0f041d2-143a-4983-81a7-f98c4cdf80d7
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2781688934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_req.2781688934
Directory /workspace/13.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/13.otp_ctrl_regwen.2342096782
Short name T304
Test name
Test status
Simulation time 598424825 ps
CPU time 6.62 seconds
Started Jul 31 05:30:38 PM PDT 24
Finished Jul 31 05:30:44 PM PDT 24
Peak memory 241772 kb
Host smart-e458d6bd-395c-4fa4-8ccc-fd8eb6c292ed
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2342096782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_regwen.2342096782
Directory /workspace/13.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/13.otp_ctrl_smoke.2538988112
Short name T542
Test name
Test status
Simulation time 436265387 ps
CPU time 4.64 seconds
Started Jul 31 05:30:38 PM PDT 24
Finished Jul 31 05:30:43 PM PDT 24
Peak memory 241900 kb
Host smart-73204d24-5169-4a0b-95d4-47a02ec9bb6f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2538988112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_smoke.2538988112
Directory /workspace/13.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/13.otp_ctrl_stress_all_with_rand_reset.1761380649
Short name T805
Test name
Test status
Simulation time 30962273048 ps
CPU time 405.83 seconds
Started Jul 31 05:30:41 PM PDT 24
Finished Jul 31 05:37:27 PM PDT 24
Peak memory 299220 kb
Host smart-46424e59-4b22-4015-85c7-ed6398196677
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1761380649 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all_with_rand_reset.1761380649
Directory /workspace/13.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/13.otp_ctrl_test_access.911949687
Short name T287
Test name
Test status
Simulation time 744835237 ps
CPU time 18.73 seconds
Started Jul 31 05:30:36 PM PDT 24
Finished Jul 31 05:30:55 PM PDT 24
Peak memory 242436 kb
Host smart-2674efb8-aae8-4862-9bbb-fc1ebed05352
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=911949687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_test_access.911949687
Directory /workspace/13.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/130.otp_ctrl_init_fail.221728696
Short name T881
Test name
Test status
Simulation time 99732958 ps
CPU time 3.64 seconds
Started Jul 31 05:33:17 PM PDT 24
Finished Jul 31 05:33:20 PM PDT 24
Peak memory 242272 kb
Host smart-d98721b3-bf15-484e-9308-487a5583f50d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=221728696 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_init_fail.221728696
Directory /workspace/130.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/130.otp_ctrl_parallel_lc_esc.798698161
Short name T192
Test name
Test status
Simulation time 192996688 ps
CPU time 5.9 seconds
Started Jul 31 05:33:16 PM PDT 24
Finished Jul 31 05:33:22 PM PDT 24
Peak memory 241840 kb
Host smart-5d0a57cf-3e84-4e22-8a44-f970fe036d37
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=798698161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_parallel_lc_esc.798698161
Directory /workspace/130.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/131.otp_ctrl_init_fail.2904057834
Short name T857
Test name
Test status
Simulation time 202757553 ps
CPU time 4.18 seconds
Started Jul 31 05:33:16 PM PDT 24
Finished Jul 31 05:33:20 PM PDT 24
Peak memory 241980 kb
Host smart-82c8e884-23fd-41f6-b7a2-8052f20954ce
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2904057834 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_init_fail.2904057834
Directory /workspace/131.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/131.otp_ctrl_parallel_lc_esc.6117742
Short name T116
Test name
Test status
Simulation time 762212614 ps
CPU time 9.1 seconds
Started Jul 31 05:33:16 PM PDT 24
Finished Jul 31 05:33:25 PM PDT 24
Peak memory 241948 kb
Host smart-f6c397f8-a062-4b52-b595-b09011acc035
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=6117742 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm li
ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_parallel_lc_esc.6117742
Directory /workspace/131.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/132.otp_ctrl_init_fail.1055225810
Short name T35
Test name
Test status
Simulation time 445780953 ps
CPU time 5.3 seconds
Started Jul 31 05:33:16 PM PDT 24
Finished Jul 31 05:33:22 PM PDT 24
Peak memory 242356 kb
Host smart-b7bb3c8d-832a-406d-ab8f-72a6b2d68f55
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1055225810 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_init_fail.1055225810
Directory /workspace/132.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/132.otp_ctrl_parallel_lc_esc.2076717739
Short name T562
Test name
Test status
Simulation time 176124329 ps
CPU time 7.01 seconds
Started Jul 31 05:33:15 PM PDT 24
Finished Jul 31 05:33:22 PM PDT 24
Peak memory 242028 kb
Host smart-ba9a8ad4-a06e-4f5c-b8f2-62f0251eba49
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2076717739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_parallel_lc_esc.2076717739
Directory /workspace/132.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/133.otp_ctrl_parallel_lc_esc.93944366
Short name T339
Test name
Test status
Simulation time 140358884 ps
CPU time 5.84 seconds
Started Jul 31 05:33:15 PM PDT 24
Finished Jul 31 05:33:21 PM PDT 24
Peak memory 242296 kb
Host smart-9fc832b4-09f6-464b-9da7-f7250a27fdcf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=93944366 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_parallel_lc_esc.93944366
Directory /workspace/133.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/134.otp_ctrl_init_fail.2168429982
Short name T714
Test name
Test status
Simulation time 138345193 ps
CPU time 4.08 seconds
Started Jul 31 05:33:16 PM PDT 24
Finished Jul 31 05:33:20 PM PDT 24
Peak memory 242040 kb
Host smart-66e01299-8813-4976-9ec3-d5614ebc6341
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2168429982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_init_fail.2168429982
Directory /workspace/134.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/134.otp_ctrl_parallel_lc_esc.1508119278
Short name T603
Test name
Test status
Simulation time 1794762913 ps
CPU time 5.51 seconds
Started Jul 31 05:33:16 PM PDT 24
Finished Jul 31 05:33:22 PM PDT 24
Peak memory 241920 kb
Host smart-3742f664-ee6d-4cd8-8705-3ed0b0c3024f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1508119278 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_parallel_lc_esc.1508119278
Directory /workspace/134.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/135.otp_ctrl_init_fail.3793026840
Short name T498
Test name
Test status
Simulation time 135210435 ps
CPU time 5.08 seconds
Started Jul 31 05:33:17 PM PDT 24
Finished Jul 31 05:33:23 PM PDT 24
Peak memory 241916 kb
Host smart-0c008091-8f6b-4896-9ff0-2167fe4b6d3d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3793026840 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_init_fail.3793026840
Directory /workspace/135.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/135.otp_ctrl_parallel_lc_esc.3672941450
Short name T1068
Test name
Test status
Simulation time 8772358935 ps
CPU time 28.23 seconds
Started Jul 31 05:33:17 PM PDT 24
Finished Jul 31 05:33:45 PM PDT 24
Peak memory 241960 kb
Host smart-deb0283a-80fe-4ba0-96d5-63a6ddb0029c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3672941450 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_parallel_lc_esc.3672941450
Directory /workspace/135.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/136.otp_ctrl_init_fail.4216776018
Short name T926
Test name
Test status
Simulation time 280705247 ps
CPU time 4.13 seconds
Started Jul 31 05:33:23 PM PDT 24
Finished Jul 31 05:33:27 PM PDT 24
Peak memory 242220 kb
Host smart-fd96ee7b-e38d-4d3b-a7da-b7f5a404c3e8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4216776018 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_init_fail.4216776018
Directory /workspace/136.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/136.otp_ctrl_parallel_lc_esc.688314979
Short name T1011
Test name
Test status
Simulation time 1605695603 ps
CPU time 4.82 seconds
Started Jul 31 05:33:24 PM PDT 24
Finished Jul 31 05:33:28 PM PDT 24
Peak memory 241860 kb
Host smart-b6632e19-d86b-4fd5-8b4d-8bb075b54d1e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=688314979 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_parallel_lc_esc.688314979
Directory /workspace/136.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/137.otp_ctrl_init_fail.2729001494
Short name T559
Test name
Test status
Simulation time 153752460 ps
CPU time 3.95 seconds
Started Jul 31 05:33:22 PM PDT 24
Finished Jul 31 05:33:26 PM PDT 24
Peak memory 242020 kb
Host smart-c4e4b2cd-16a3-4fba-9f6e-150818cf7596
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2729001494 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_init_fail.2729001494
Directory /workspace/137.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/137.otp_ctrl_parallel_lc_esc.2515080423
Short name T707
Test name
Test status
Simulation time 182554347 ps
CPU time 4.01 seconds
Started Jul 31 05:33:24 PM PDT 24
Finished Jul 31 05:33:28 PM PDT 24
Peak memory 241852 kb
Host smart-108f8414-635a-4816-baf1-d4c22eaed608
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2515080423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_parallel_lc_esc.2515080423
Directory /workspace/137.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/138.otp_ctrl_init_fail.3905079000
Short name T929
Test name
Test status
Simulation time 233541672 ps
CPU time 4.26 seconds
Started Jul 31 05:33:22 PM PDT 24
Finished Jul 31 05:33:27 PM PDT 24
Peak memory 242308 kb
Host smart-793f24be-80fc-4c90-8131-09b57563c7a0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3905079000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_init_fail.3905079000
Directory /workspace/138.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/138.otp_ctrl_parallel_lc_esc.4037830674
Short name T871
Test name
Test status
Simulation time 303539477 ps
CPU time 10.15 seconds
Started Jul 31 05:33:21 PM PDT 24
Finished Jul 31 05:33:31 PM PDT 24
Peak memory 241912 kb
Host smart-9b75a710-1be2-4788-83a0-9051eba4e0d7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4037830674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_parallel_lc_esc.4037830674
Directory /workspace/138.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/139.otp_ctrl_init_fail.411585827
Short name T589
Test name
Test status
Simulation time 405375843 ps
CPU time 3.75 seconds
Started Jul 31 05:33:21 PM PDT 24
Finished Jul 31 05:33:25 PM PDT 24
Peak memory 242316 kb
Host smart-d2e8e4a1-6073-43ee-a029-f1f8a759333f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=411585827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_init_fail.411585827
Directory /workspace/139.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/139.otp_ctrl_parallel_lc_esc.4293122645
Short name T226
Test name
Test status
Simulation time 148275618 ps
CPU time 5.75 seconds
Started Jul 31 05:33:20 PM PDT 24
Finished Jul 31 05:33:26 PM PDT 24
Peak memory 241940 kb
Host smart-18206fcc-b119-448d-b326-b666d650a67f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4293122645 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_parallel_lc_esc.4293122645
Directory /workspace/139.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/14.otp_ctrl_alert_test.3290692907
Short name T717
Test name
Test status
Simulation time 878495028 ps
CPU time 2.48 seconds
Started Jul 31 05:30:41 PM PDT 24
Finished Jul 31 05:30:43 PM PDT 24
Peak memory 240472 kb
Host smart-e7b5d51d-e1b3-4103-8671-78d8cbea1f59
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3290692907 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_alert_test.3290692907
Directory /workspace/14.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/14.otp_ctrl_dai_errs.1279725433
Short name T1143
Test name
Test status
Simulation time 3937941767 ps
CPU time 16.53 seconds
Started Jul 31 05:30:40 PM PDT 24
Finished Jul 31 05:30:57 PM PDT 24
Peak memory 242296 kb
Host smart-0202a652-c6f0-42d7-9d63-7cae8317bf14
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1279725433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_errs.1279725433
Directory /workspace/14.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/14.otp_ctrl_dai_lock.2599512958
Short name T907
Test name
Test status
Simulation time 3810911212 ps
CPU time 17.65 seconds
Started Jul 31 05:30:43 PM PDT 24
Finished Jul 31 05:31:01 PM PDT 24
Peak memory 248628 kb
Host smart-11a17b1e-fc96-48b3-8b4f-1e7b86c8eece
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2599512958 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_lock.2599512958
Directory /workspace/14.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/14.otp_ctrl_init_fail.3540952038
Short name T951
Test name
Test status
Simulation time 578395466 ps
CPU time 4.62 seconds
Started Jul 31 05:30:39 PM PDT 24
Finished Jul 31 05:30:44 PM PDT 24
Peak memory 241936 kb
Host smart-e758b37a-3761-42ab-9e9a-2a4eb0cf0e98
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3540952038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_init_fail.3540952038
Directory /workspace/14.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/14.otp_ctrl_macro_errs.339150892
Short name T196
Test name
Test status
Simulation time 1659377305 ps
CPU time 22.29 seconds
Started Jul 31 05:30:59 PM PDT 24
Finished Jul 31 05:31:21 PM PDT 24
Peak memory 243520 kb
Host smart-6e056443-48e2-4d0e-9920-cf463a4f5b5e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=339150892 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_macro_errs.339150892
Directory /workspace/14.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/14.otp_ctrl_parallel_key_req.2648915305
Short name T311
Test name
Test status
Simulation time 3473870936 ps
CPU time 11.55 seconds
Started Jul 31 05:30:42 PM PDT 24
Finished Jul 31 05:30:53 PM PDT 24
Peak memory 242708 kb
Host smart-9ce5e16d-89ea-4490-b79b-cb88ccd25fd7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2648915305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_key_req.2648915305
Directory /workspace/14.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/14.otp_ctrl_parallel_lc_esc.1225499461
Short name T1023
Test name
Test status
Simulation time 156661018 ps
CPU time 6.68 seconds
Started Jul 31 05:30:39 PM PDT 24
Finished Jul 31 05:30:46 PM PDT 24
Peak memory 242292 kb
Host smart-093ed563-a038-4e07-9247-8ce380527d5a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1225499461 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_esc.1225499461
Directory /workspace/14.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/14.otp_ctrl_parallel_lc_req.2657276349
Short name T1149
Test name
Test status
Simulation time 652081263 ps
CPU time 9.11 seconds
Started Jul 31 05:30:41 PM PDT 24
Finished Jul 31 05:30:51 PM PDT 24
Peak memory 242164 kb
Host smart-fd20ef95-90c2-4786-a062-271dab8a90cc
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2657276349 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_req.2657276349
Directory /workspace/14.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/14.otp_ctrl_regwen.148134580
Short name T376
Test name
Test status
Simulation time 282547175 ps
CPU time 8.66 seconds
Started Jul 31 05:30:41 PM PDT 24
Finished Jul 31 05:30:50 PM PDT 24
Peak memory 242204 kb
Host smart-d9d1c8c0-217f-4990-9c73-0f9ddee04461
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=148134580 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_regwen.148134580
Directory /workspace/14.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/14.otp_ctrl_smoke.1855455628
Short name T205
Test name
Test status
Simulation time 1491992234 ps
CPU time 9.3 seconds
Started Jul 31 05:30:43 PM PDT 24
Finished Jul 31 05:30:53 PM PDT 24
Peak memory 241996 kb
Host smart-c1fb3f2d-c4d4-426b-8081-1479acfc42fb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1855455628 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_smoke.1855455628
Directory /workspace/14.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/14.otp_ctrl_stress_all.119863279
Short name T874
Test name
Test status
Simulation time 67865674254 ps
CPU time 124.66 seconds
Started Jul 31 05:30:42 PM PDT 24
Finished Jul 31 05:32:46 PM PDT 24
Peak memory 265020 kb
Host smart-221f2f3b-e1e2-4c32-b7f6-b5bff30c6f60
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=119863279 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all.
119863279
Directory /workspace/14.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/14.otp_ctrl_stress_all_with_rand_reset.143018290
Short name T1004
Test name
Test status
Simulation time 272707978891 ps
CPU time 2688.2 seconds
Started Jul 31 05:30:39 PM PDT 24
Finished Jul 31 06:15:28 PM PDT 24
Peak memory 321904 kb
Host smart-7fff14e9-363f-4a89-9945-86256c0a5b9e
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=143018290 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all_with_rand_reset.143018290
Directory /workspace/14.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/14.otp_ctrl_test_access.3284463664
Short name T896
Test name
Test status
Simulation time 752250665 ps
CPU time 25.2 seconds
Started Jul 31 05:30:43 PM PDT 24
Finished Jul 31 05:31:08 PM PDT 24
Peak memory 242884 kb
Host smart-f1e43644-99d0-46bc-8b5d-e2f544b25105
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3284463664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_test_access.3284463664
Directory /workspace/14.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/140.otp_ctrl_init_fail.3983891599
Short name T496
Test name
Test status
Simulation time 149843697 ps
CPU time 4.1 seconds
Started Jul 31 05:33:22 PM PDT 24
Finished Jul 31 05:33:26 PM PDT 24
Peak memory 242148 kb
Host smart-1ddfe5cb-5677-46ff-826b-c8138e5c77d4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3983891599 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_init_fail.3983891599
Directory /workspace/140.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/140.otp_ctrl_parallel_lc_esc.3475116163
Short name T263
Test name
Test status
Simulation time 799058574 ps
CPU time 5.98 seconds
Started Jul 31 05:33:20 PM PDT 24
Finished Jul 31 05:33:26 PM PDT 24
Peak memory 241916 kb
Host smart-5c30d4fd-7c5f-4702-b619-3755b39e2118
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3475116163 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_parallel_lc_esc.3475116163
Directory /workspace/140.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/141.otp_ctrl_init_fail.3240560624
Short name T535
Test name
Test status
Simulation time 419129590 ps
CPU time 4.52 seconds
Started Jul 31 05:33:19 PM PDT 24
Finished Jul 31 05:33:23 PM PDT 24
Peak memory 242396 kb
Host smart-55c6bafe-cddd-450f-98e3-7efbda658d1f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3240560624 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_init_fail.3240560624
Directory /workspace/141.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/141.otp_ctrl_parallel_lc_esc.488718481
Short name T454
Test name
Test status
Simulation time 299391150 ps
CPU time 3.07 seconds
Started Jul 31 05:33:23 PM PDT 24
Finished Jul 31 05:33:26 PM PDT 24
Peak memory 242328 kb
Host smart-0522f4f3-0f1d-4096-8c36-b85e1dce210f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=488718481 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_parallel_lc_esc.488718481
Directory /workspace/141.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/142.otp_ctrl_init_fail.3100096271
Short name T979
Test name
Test status
Simulation time 597891914 ps
CPU time 3.95 seconds
Started Jul 31 05:33:26 PM PDT 24
Finished Jul 31 05:33:30 PM PDT 24
Peak memory 242300 kb
Host smart-26d0d59d-a1df-4831-a311-439dee04d099
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3100096271 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_init_fail.3100096271
Directory /workspace/142.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/142.otp_ctrl_parallel_lc_esc.316619823
Short name T938
Test name
Test status
Simulation time 1100425747 ps
CPU time 13.78 seconds
Started Jul 31 05:33:22 PM PDT 24
Finished Jul 31 05:33:36 PM PDT 24
Peak memory 242272 kb
Host smart-c3d2c774-ee37-4a63-9c51-ee6e055af423
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=316619823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_parallel_lc_esc.316619823
Directory /workspace/142.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/143.otp_ctrl_init_fail.1126964745
Short name T524
Test name
Test status
Simulation time 430465079 ps
CPU time 3.94 seconds
Started Jul 31 05:33:26 PM PDT 24
Finished Jul 31 05:33:30 PM PDT 24
Peak memory 242228 kb
Host smart-8dbbc09b-a89f-4049-b61d-1df7e2019165
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1126964745 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_init_fail.1126964745
Directory /workspace/143.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/143.otp_ctrl_parallel_lc_esc.1096986571
Short name T1144
Test name
Test status
Simulation time 17412759715 ps
CPU time 32.03 seconds
Started Jul 31 05:33:21 PM PDT 24
Finished Jul 31 05:33:53 PM PDT 24
Peak memory 241944 kb
Host smart-189aa31b-8ede-451c-ac9f-54ca6579a391
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1096986571 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_parallel_lc_esc.1096986571
Directory /workspace/143.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/144.otp_ctrl_init_fail.2283707592
Short name T1137
Test name
Test status
Simulation time 134100203 ps
CPU time 3.5 seconds
Started Jul 31 05:33:20 PM PDT 24
Finished Jul 31 05:33:24 PM PDT 24
Peak memory 242176 kb
Host smart-dc95695f-3816-4914-b82f-36f2c074fd14
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2283707592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_init_fail.2283707592
Directory /workspace/144.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/144.otp_ctrl_parallel_lc_esc.731188466
Short name T1141
Test name
Test status
Simulation time 1094641269 ps
CPU time 12.07 seconds
Started Jul 31 05:33:24 PM PDT 24
Finished Jul 31 05:33:36 PM PDT 24
Peak memory 241812 kb
Host smart-17056e4d-d20e-407d-a9dd-7f9eaa20e3f3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=731188466 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_parallel_lc_esc.731188466
Directory /workspace/144.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/145.otp_ctrl_init_fail.1709400185
Short name T709
Test name
Test status
Simulation time 2265221234 ps
CPU time 3.83 seconds
Started Jul 31 05:33:22 PM PDT 24
Finished Jul 31 05:33:26 PM PDT 24
Peak memory 242288 kb
Host smart-d2fc845b-314d-4169-b147-0856b7b39f55
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1709400185 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_init_fail.1709400185
Directory /workspace/145.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/145.otp_ctrl_parallel_lc_esc.1641595514
Short name T651
Test name
Test status
Simulation time 618324299 ps
CPU time 9.96 seconds
Started Jul 31 05:33:21 PM PDT 24
Finished Jul 31 05:33:31 PM PDT 24
Peak memory 242108 kb
Host smart-89030bb6-f016-4b4c-b79a-a174424641c9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1641595514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_parallel_lc_esc.1641595514
Directory /workspace/145.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/146.otp_ctrl_init_fail.3305425935
Short name T157
Test name
Test status
Simulation time 687627467 ps
CPU time 5.44 seconds
Started Jul 31 05:33:20 PM PDT 24
Finished Jul 31 05:33:26 PM PDT 24
Peak memory 242224 kb
Host smart-6ef8b08f-67ee-4ebc-9190-158e2404088e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3305425935 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_init_fail.3305425935
Directory /workspace/146.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/146.otp_ctrl_parallel_lc_esc.3070941866
Short name T605
Test name
Test status
Simulation time 6882662221 ps
CPU time 13.95 seconds
Started Jul 31 05:33:23 PM PDT 24
Finished Jul 31 05:33:37 PM PDT 24
Peak memory 241952 kb
Host smart-f92d3e74-fed3-4db4-b82c-a9a76172ae0e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3070941866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_parallel_lc_esc.3070941866
Directory /workspace/146.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/147.otp_ctrl_init_fail.358085263
Short name T895
Test name
Test status
Simulation time 2366585827 ps
CPU time 5.6 seconds
Started Jul 31 05:33:23 PM PDT 24
Finished Jul 31 05:33:29 PM PDT 24
Peak memory 242468 kb
Host smart-69ecd9ab-3509-4a59-8a05-feec72ab4f8e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=358085263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_init_fail.358085263
Directory /workspace/147.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/147.otp_ctrl_parallel_lc_esc.4012504375
Short name T482
Test name
Test status
Simulation time 3253335105 ps
CPU time 23.57 seconds
Started Jul 31 05:33:22 PM PDT 24
Finished Jul 31 05:33:46 PM PDT 24
Peak memory 241932 kb
Host smart-4587d111-2e82-4fc8-83a4-dca8a6cec268
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4012504375 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_parallel_lc_esc.4012504375
Directory /workspace/147.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/148.otp_ctrl_init_fail.1899430790
Short name T804
Test name
Test status
Simulation time 143372789 ps
CPU time 4.23 seconds
Started Jul 31 05:33:22 PM PDT 24
Finished Jul 31 05:33:26 PM PDT 24
Peak memory 242184 kb
Host smart-31d020bb-1b94-4d97-b0d1-297126c287f5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1899430790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_init_fail.1899430790
Directory /workspace/148.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/149.otp_ctrl_init_fail.1731472018
Short name T1047
Test name
Test status
Simulation time 2366654613 ps
CPU time 7.78 seconds
Started Jul 31 05:33:26 PM PDT 24
Finished Jul 31 05:33:34 PM PDT 24
Peak memory 242208 kb
Host smart-b75529c1-ce3e-46d2-a26b-d5bce41243e9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1731472018 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_init_fail.1731472018
Directory /workspace/149.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/149.otp_ctrl_parallel_lc_esc.1608205393
Short name T223
Test name
Test status
Simulation time 1127583208 ps
CPU time 14.59 seconds
Started Jul 31 05:33:27 PM PDT 24
Finished Jul 31 05:33:42 PM PDT 24
Peak memory 242036 kb
Host smart-40e74a2c-d217-4343-bfce-365ba2187df3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1608205393 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_parallel_lc_esc.1608205393
Directory /workspace/149.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/15.otp_ctrl_alert_test.146391834
Short name T972
Test name
Test status
Simulation time 889956449 ps
CPU time 2.81 seconds
Started Jul 31 05:30:40 PM PDT 24
Finished Jul 31 05:30:43 PM PDT 24
Peak memory 240584 kb
Host smart-c55940d5-f8bf-488f-b862-680009dae0bf
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=146391834 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_alert_test.146391834
Directory /workspace/15.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/15.otp_ctrl_check_fail.1106336051
Short name T72
Test name
Test status
Simulation time 3739313461 ps
CPU time 5.97 seconds
Started Jul 31 05:30:41 PM PDT 24
Finished Jul 31 05:30:47 PM PDT 24
Peak memory 243452 kb
Host smart-0983ae20-81ba-4362-a2e1-d4a9c10eaa42
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1106336051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_check_fail.1106336051
Directory /workspace/15.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/15.otp_ctrl_dai_errs.3122878438
Short name T931
Test name
Test status
Simulation time 10373957510 ps
CPU time 22.21 seconds
Started Jul 31 05:31:11 PM PDT 24
Finished Jul 31 05:31:33 PM PDT 24
Peak memory 241968 kb
Host smart-e37ebd29-62cf-4f10-b263-2facca37860c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3122878438 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_errs.3122878438
Directory /workspace/15.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/15.otp_ctrl_dai_lock.796652126
Short name T169
Test name
Test status
Simulation time 3913911673 ps
CPU time 9.7 seconds
Started Jul 31 05:30:41 PM PDT 24
Finished Jul 31 05:30:51 PM PDT 24
Peak memory 242320 kb
Host smart-b2aba24a-ffd0-497a-af10-6095cffd5677
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=796652126 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_lock.796652126
Directory /workspace/15.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/15.otp_ctrl_init_fail.1408325856
Short name T463
Test name
Test status
Simulation time 274064794 ps
CPU time 4 seconds
Started Jul 31 05:30:41 PM PDT 24
Finished Jul 31 05:30:45 PM PDT 24
Peak memory 242224 kb
Host smart-9aa7b86c-c20c-44d6-8c1c-6d55427d192c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1408325856 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_init_fail.1408325856
Directory /workspace/15.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/15.otp_ctrl_parallel_key_req.4055361173
Short name T980
Test name
Test status
Simulation time 1917716774 ps
CPU time 36.27 seconds
Started Jul 31 05:30:43 PM PDT 24
Finished Jul 31 05:31:19 PM PDT 24
Peak memory 242268 kb
Host smart-ad573abc-4d61-41de-b83a-adc46445e687
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4055361173 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_key_req.4055361173
Directory /workspace/15.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/15.otp_ctrl_parallel_lc_esc.3818046858
Short name T999
Test name
Test status
Simulation time 172128626 ps
CPU time 6.97 seconds
Started Jul 31 05:30:37 PM PDT 24
Finished Jul 31 05:30:44 PM PDT 24
Peak memory 241908 kb
Host smart-38a07147-fe69-4c60-87e3-c26b2508a194
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3818046858 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_esc.3818046858
Directory /workspace/15.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/15.otp_ctrl_parallel_lc_req.2064516732
Short name T1019
Test name
Test status
Simulation time 5572678846 ps
CPU time 20.11 seconds
Started Jul 31 05:30:40 PM PDT 24
Finished Jul 31 05:31:00 PM PDT 24
Peak memory 242140 kb
Host smart-85205f0d-d6fc-4c59-b1a4-f95bfaafed2b
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2064516732 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_req.2064516732
Directory /workspace/15.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/15.otp_ctrl_regwen.3939694821
Short name T377
Test name
Test status
Simulation time 1817010112 ps
CPU time 4.16 seconds
Started Jul 31 05:30:39 PM PDT 24
Finished Jul 31 05:30:44 PM PDT 24
Peak memory 241900 kb
Host smart-067a5e65-e9df-49be-a751-01414bb1fbe4
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3939694821 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_regwen.3939694821
Directory /workspace/15.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/15.otp_ctrl_smoke.323389079
Short name T587
Test name
Test status
Simulation time 231832443 ps
CPU time 7.68 seconds
Started Jul 31 05:30:42 PM PDT 24
Finished Jul 31 05:30:49 PM PDT 24
Peak memory 248552 kb
Host smart-0cf0352f-2236-442a-a075-1700d7838c82
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=323389079 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_smoke.323389079
Directory /workspace/15.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/15.otp_ctrl_stress_all_with_rand_reset.3462088464
Short name T952
Test name
Test status
Simulation time 367426785384 ps
CPU time 2459.15 seconds
Started Jul 31 05:30:39 PM PDT 24
Finished Jul 31 06:11:39 PM PDT 24
Peak memory 288148 kb
Host smart-99d126c9-affd-49e7-94c8-761a5d7fa985
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3462088464 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all_with_rand_reset.3462088464
Directory /workspace/15.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/150.otp_ctrl_init_fail.297204754
Short name T310
Test name
Test status
Simulation time 257544599 ps
CPU time 4.31 seconds
Started Jul 31 05:33:26 PM PDT 24
Finished Jul 31 05:33:30 PM PDT 24
Peak memory 242004 kb
Host smart-74aca1fa-b73a-4551-b625-3d2513f3cc93
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=297204754 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_init_fail.297204754
Directory /workspace/150.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/150.otp_ctrl_parallel_lc_esc.3064088925
Short name T1178
Test name
Test status
Simulation time 402895427 ps
CPU time 12.53 seconds
Started Jul 31 05:33:25 PM PDT 24
Finished Jul 31 05:33:37 PM PDT 24
Peak memory 241852 kb
Host smart-7e24a66b-9d02-408c-8029-feb74eac8b1e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3064088925 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_parallel_lc_esc.3064088925
Directory /workspace/150.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/151.otp_ctrl_init_fail.2003010211
Short name T1078
Test name
Test status
Simulation time 217141299 ps
CPU time 3.83 seconds
Started Jul 31 05:33:26 PM PDT 24
Finished Jul 31 05:33:30 PM PDT 24
Peak memory 242244 kb
Host smart-598b1067-6163-4f32-ae38-bdad80ccf9ac
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2003010211 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_init_fail.2003010211
Directory /workspace/151.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/151.otp_ctrl_parallel_lc_esc.4114411976
Short name T600
Test name
Test status
Simulation time 253610028 ps
CPU time 5.97 seconds
Started Jul 31 05:33:26 PM PDT 24
Finished Jul 31 05:33:32 PM PDT 24
Peak memory 242004 kb
Host smart-572f3003-22da-486d-a729-6d81013268ff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4114411976 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_parallel_lc_esc.4114411976
Directory /workspace/151.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/152.otp_ctrl_init_fail.2605079528
Short name T1100
Test name
Test status
Simulation time 2073937152 ps
CPU time 5.14 seconds
Started Jul 31 05:33:24 PM PDT 24
Finished Jul 31 05:33:29 PM PDT 24
Peak memory 241896 kb
Host smart-e61a9b4f-786e-43e9-b639-703fb07d66d3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2605079528 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_init_fail.2605079528
Directory /workspace/152.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/152.otp_ctrl_parallel_lc_esc.3885223807
Short name T495
Test name
Test status
Simulation time 462798590 ps
CPU time 5.89 seconds
Started Jul 31 05:33:26 PM PDT 24
Finished Jul 31 05:33:32 PM PDT 24
Peak memory 242332 kb
Host smart-ab2dc542-236f-4b8d-ae9b-65840b1ddcbc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3885223807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_parallel_lc_esc.3885223807
Directory /workspace/152.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/153.otp_ctrl_init_fail.852565322
Short name T208
Test name
Test status
Simulation time 108193762 ps
CPU time 3.71 seconds
Started Jul 31 05:33:27 PM PDT 24
Finished Jul 31 05:33:31 PM PDT 24
Peak memory 242000 kb
Host smart-ce70466e-c306-4ca7-99d9-19fe3d3dc028
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=852565322 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_init_fail.852565322
Directory /workspace/153.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/153.otp_ctrl_parallel_lc_esc.1211872060
Short name T308
Test name
Test status
Simulation time 927140932 ps
CPU time 7.67 seconds
Started Jul 31 05:33:28 PM PDT 24
Finished Jul 31 05:33:36 PM PDT 24
Peak memory 241948 kb
Host smart-033cb982-b3b6-49e0-9a4f-36931f332bbf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1211872060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_parallel_lc_esc.1211872060
Directory /workspace/153.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/154.otp_ctrl_init_fail.892534088
Short name T75
Test name
Test status
Simulation time 522378195 ps
CPU time 4.26 seconds
Started Jul 31 05:33:29 PM PDT 24
Finished Jul 31 05:33:34 PM PDT 24
Peak memory 242164 kb
Host smart-99b1cae2-62ce-4013-ad9b-d173507120f1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=892534088 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_init_fail.892534088
Directory /workspace/154.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/154.otp_ctrl_parallel_lc_esc.384819079
Short name T1063
Test name
Test status
Simulation time 376901818 ps
CPU time 8.18 seconds
Started Jul 31 05:33:24 PM PDT 24
Finished Jul 31 05:33:32 PM PDT 24
Peak memory 242000 kb
Host smart-85a8e95a-a953-41fd-b0d7-929cff822e4a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=384819079 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_parallel_lc_esc.384819079
Directory /workspace/154.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/155.otp_ctrl_parallel_lc_esc.159396228
Short name T474
Test name
Test status
Simulation time 382515644 ps
CPU time 10.39 seconds
Started Jul 31 05:33:26 PM PDT 24
Finished Jul 31 05:33:36 PM PDT 24
Peak memory 242092 kb
Host smart-6df793a7-e869-4992-a75f-a607ca725290
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=159396228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_parallel_lc_esc.159396228
Directory /workspace/155.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/156.otp_ctrl_init_fail.4198412182
Short name T149
Test name
Test status
Simulation time 234570712 ps
CPU time 3.69 seconds
Started Jul 31 05:33:26 PM PDT 24
Finished Jul 31 05:33:29 PM PDT 24
Peak memory 242176 kb
Host smart-d34db8cc-8bc2-4575-997a-ca7c7b756c4c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4198412182 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_init_fail.4198412182
Directory /workspace/156.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/156.otp_ctrl_parallel_lc_esc.1452487408
Short name T73
Test name
Test status
Simulation time 196291829 ps
CPU time 3.73 seconds
Started Jul 31 05:33:29 PM PDT 24
Finished Jul 31 05:33:33 PM PDT 24
Peak memory 242004 kb
Host smart-14c259c8-dc3d-447c-85e2-62e0da5d79df
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1452487408 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_parallel_lc_esc.1452487408
Directory /workspace/156.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/157.otp_ctrl_init_fail.2049850262
Short name T620
Test name
Test status
Simulation time 504936525 ps
CPU time 3.84 seconds
Started Jul 31 05:33:28 PM PDT 24
Finished Jul 31 05:33:32 PM PDT 24
Peak memory 242052 kb
Host smart-a25abdb6-7f73-4b78-8b80-3fff3bbf3a10
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2049850262 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_init_fail.2049850262
Directory /workspace/157.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/157.otp_ctrl_parallel_lc_esc.1023274440
Short name T691
Test name
Test status
Simulation time 1773964541 ps
CPU time 3.86 seconds
Started Jul 31 05:33:28 PM PDT 24
Finished Jul 31 05:33:31 PM PDT 24
Peak memory 241780 kb
Host smart-a747b882-37fe-4398-90c7-15ba04b3f6eb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1023274440 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_parallel_lc_esc.1023274440
Directory /workspace/157.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/158.otp_ctrl_init_fail.1073245734
Short name T725
Test name
Test status
Simulation time 165649869 ps
CPU time 3.59 seconds
Started Jul 31 05:33:30 PM PDT 24
Finished Jul 31 05:33:34 PM PDT 24
Peak memory 242012 kb
Host smart-c0625cfb-92b3-4709-a43b-06219c130acf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1073245734 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_init_fail.1073245734
Directory /workspace/158.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/158.otp_ctrl_parallel_lc_esc.2526808182
Short name T3
Test name
Test status
Simulation time 461399231 ps
CPU time 15.32 seconds
Started Jul 31 05:33:26 PM PDT 24
Finished Jul 31 05:33:41 PM PDT 24
Peak memory 242296 kb
Host smart-bd6e3769-525c-4daa-88de-10b804197ef3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2526808182 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_parallel_lc_esc.2526808182
Directory /workspace/158.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/159.otp_ctrl_init_fail.1935902909
Short name T594
Test name
Test status
Simulation time 1896577482 ps
CPU time 6.18 seconds
Started Jul 31 05:33:28 PM PDT 24
Finished Jul 31 05:33:34 PM PDT 24
Peak memory 242364 kb
Host smart-2738a2b8-d2f9-48e9-993c-56d760fd0c30
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1935902909 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_init_fail.1935902909
Directory /workspace/159.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/159.otp_ctrl_parallel_lc_esc.2285621860
Short name T170
Test name
Test status
Simulation time 316729833 ps
CPU time 7.4 seconds
Started Jul 31 05:33:29 PM PDT 24
Finished Jul 31 05:33:36 PM PDT 24
Peak memory 242104 kb
Host smart-1ef748fe-852a-4218-8bf9-0e2113cab91f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2285621860 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_parallel_lc_esc.2285621860
Directory /workspace/159.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/16.otp_ctrl_alert_test.1729207340
Short name T899
Test name
Test status
Simulation time 169650194 ps
CPU time 1.96 seconds
Started Jul 31 05:30:46 PM PDT 24
Finished Jul 31 05:30:48 PM PDT 24
Peak memory 240416 kb
Host smart-a637b9cd-e951-4348-af57-13d02cd522f9
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1729207340 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_alert_test.1729207340
Directory /workspace/16.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/16.otp_ctrl_check_fail.2756888395
Short name T984
Test name
Test status
Simulation time 298997940 ps
CPU time 7.45 seconds
Started Jul 31 05:30:46 PM PDT 24
Finished Jul 31 05:30:54 PM PDT 24
Peak memory 242116 kb
Host smart-b8d0256b-3c77-46a7-ad0d-adc49cb43f1d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2756888395 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_check_fail.2756888395
Directory /workspace/16.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/16.otp_ctrl_dai_errs.2797996742
Short name T483
Test name
Test status
Simulation time 4420052026 ps
CPU time 19.98 seconds
Started Jul 31 05:30:45 PM PDT 24
Finished Jul 31 05:31:05 PM PDT 24
Peak memory 242160 kb
Host smart-90389596-08f2-4686-a959-9225c6fbee7d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2797996742 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_errs.2797996742
Directory /workspace/16.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/16.otp_ctrl_dai_lock.4215885169
Short name T340
Test name
Test status
Simulation time 2112530800 ps
CPU time 26.59 seconds
Started Jul 31 05:30:45 PM PDT 24
Finished Jul 31 05:31:11 PM PDT 24
Peak memory 241928 kb
Host smart-2db43b73-de6f-44e1-8975-296ba224c288
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4215885169 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_lock.4215885169
Directory /workspace/16.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/16.otp_ctrl_init_fail.2877893584
Short name T688
Test name
Test status
Simulation time 198022257 ps
CPU time 4.19 seconds
Started Jul 31 05:30:55 PM PDT 24
Finished Jul 31 05:30:59 PM PDT 24
Peak memory 242212 kb
Host smart-8b4f0e3b-c926-42af-84ea-0295be303f3e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2877893584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_init_fail.2877893584
Directory /workspace/16.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/16.otp_ctrl_macro_errs.3583997870
Short name T202
Test name
Test status
Simulation time 1135434103 ps
CPU time 15.64 seconds
Started Jul 31 05:30:45 PM PDT 24
Finished Jul 31 05:31:01 PM PDT 24
Peak memory 243544 kb
Host smart-fbb0d900-503a-43e2-a523-de61339f9d2f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3583997870 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_macro_errs.3583997870
Directory /workspace/16.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/16.otp_ctrl_parallel_key_req.3357845133
Short name T491
Test name
Test status
Simulation time 14844959576 ps
CPU time 45.15 seconds
Started Jul 31 05:30:45 PM PDT 24
Finished Jul 31 05:31:30 PM PDT 24
Peak memory 248732 kb
Host smart-e5dbc8bc-35e9-4694-90f9-c29c5c75801b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3357845133 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_key_req.3357845133
Directory /workspace/16.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/16.otp_ctrl_parallel_lc_esc.3657629711
Short name T724
Test name
Test status
Simulation time 171600870 ps
CPU time 3.63 seconds
Started Jul 31 05:30:51 PM PDT 24
Finished Jul 31 05:30:55 PM PDT 24
Peak memory 241948 kb
Host smart-24e23cc1-f18e-451a-8479-d6c07b265054
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3657629711 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_esc.3657629711
Directory /workspace/16.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/16.otp_ctrl_regwen.545453988
Short name T373
Test name
Test status
Simulation time 4354391350 ps
CPU time 13.02 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:31:05 PM PDT 24
Peak memory 242312 kb
Host smart-591daf39-51a3-410c-92ed-03675acb219f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=545453988 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_regwen.545453988
Directory /workspace/16.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/16.otp_ctrl_smoke.3328629846
Short name T1001
Test name
Test status
Simulation time 266049580 ps
CPU time 7.7 seconds
Started Jul 31 05:30:41 PM PDT 24
Finished Jul 31 05:30:49 PM PDT 24
Peak memory 242044 kb
Host smart-b476aef1-44d5-43a3-91f3-5fd658854be2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3328629846 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_smoke.3328629846
Directory /workspace/16.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/16.otp_ctrl_stress_all.1577080787
Short name T410
Test name
Test status
Simulation time 6002296175 ps
CPU time 60.83 seconds
Started Jul 31 05:30:50 PM PDT 24
Finished Jul 31 05:31:51 PM PDT 24
Peak memory 245380 kb
Host smart-550e998f-0145-4aee-bcaf-cb0549db41ed
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1577080787 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all
.1577080787
Directory /workspace/16.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/16.otp_ctrl_stress_all_with_rand_reset.88031653
Short name T914
Test name
Test status
Simulation time 7526842236 ps
CPU time 130.89 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:33:03 PM PDT 24
Peak memory 259624 kb
Host smart-7c0c6122-799f-46fe-8b0a-083012cab3c4
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=88031653 -assert nopos
tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag
e/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all_with_rand_reset.88031653
Directory /workspace/16.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/16.otp_ctrl_test_access.960649577
Short name T407
Test name
Test status
Simulation time 776778307 ps
CPU time 8.91 seconds
Started Jul 31 05:30:42 PM PDT 24
Finished Jul 31 05:30:51 PM PDT 24
Peak memory 242112 kb
Host smart-e422e069-e935-4056-90f8-2585a2825794
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=960649577 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_test_access.960649577
Directory /workspace/16.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/160.otp_ctrl_init_fail.297367355
Short name T571
Test name
Test status
Simulation time 328252064 ps
CPU time 5.11 seconds
Started Jul 31 05:33:26 PM PDT 24
Finished Jul 31 05:33:32 PM PDT 24
Peak memory 242356 kb
Host smart-cb2000d0-ab45-4f87-8ac0-aee70b60d367
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=297367355 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_init_fail.297367355
Directory /workspace/160.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/160.otp_ctrl_parallel_lc_esc.343776950
Short name T732
Test name
Test status
Simulation time 910356501 ps
CPU time 12.41 seconds
Started Jul 31 05:33:28 PM PDT 24
Finished Jul 31 05:33:40 PM PDT 24
Peak memory 241912 kb
Host smart-b2432851-4f9d-4a6b-b5e0-2932f59a96bf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=343776950 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_parallel_lc_esc.343776950
Directory /workspace/160.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/161.otp_ctrl_init_fail.3037008964
Short name T591
Test name
Test status
Simulation time 602868445 ps
CPU time 4.68 seconds
Started Jul 31 05:33:28 PM PDT 24
Finished Jul 31 05:33:32 PM PDT 24
Peak memory 242172 kb
Host smart-a4ab90ba-e835-47de-be27-fbee9c41c618
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3037008964 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_init_fail.3037008964
Directory /workspace/161.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/161.otp_ctrl_parallel_lc_esc.3868046242
Short name T1015
Test name
Test status
Simulation time 333691514 ps
CPU time 4.05 seconds
Started Jul 31 05:33:27 PM PDT 24
Finished Jul 31 05:33:31 PM PDT 24
Peak memory 241876 kb
Host smart-a3d5e267-34ba-44b0-8087-cdace3a0c376
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3868046242 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_parallel_lc_esc.3868046242
Directory /workspace/161.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/162.otp_ctrl_init_fail.4004783757
Short name T993
Test name
Test status
Simulation time 124276269 ps
CPU time 3.7 seconds
Started Jul 31 05:33:31 PM PDT 24
Finished Jul 31 05:33:35 PM PDT 24
Peak memory 242220 kb
Host smart-ee680f72-53c9-4093-9f33-0c0a9fe0f34f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4004783757 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_init_fail.4004783757
Directory /workspace/162.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/162.otp_ctrl_parallel_lc_esc.1340982280
Short name T845
Test name
Test status
Simulation time 780199567 ps
CPU time 21.35 seconds
Started Jul 31 05:33:35 PM PDT 24
Finished Jul 31 05:33:56 PM PDT 24
Peak memory 242020 kb
Host smart-95eae05a-6483-4fda-9ec4-e91b07b9ff35
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1340982280 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_parallel_lc_esc.1340982280
Directory /workspace/162.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/163.otp_ctrl_parallel_lc_esc.3966258333
Short name T156
Test name
Test status
Simulation time 313958376 ps
CPU time 4.28 seconds
Started Jul 31 05:33:31 PM PDT 24
Finished Jul 31 05:33:35 PM PDT 24
Peak memory 241904 kb
Host smart-4c0c0f4f-0e98-4621-ab7b-bf31c3c5110b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3966258333 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_parallel_lc_esc.3966258333
Directory /workspace/163.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/164.otp_ctrl_parallel_lc_esc.2056981988
Short name T511
Test name
Test status
Simulation time 356508262 ps
CPU time 9.79 seconds
Started Jul 31 05:33:32 PM PDT 24
Finished Jul 31 05:33:42 PM PDT 24
Peak memory 242228 kb
Host smart-303c2105-ab2e-4c8e-8516-06443bc9dc13
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2056981988 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_parallel_lc_esc.2056981988
Directory /workspace/164.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/165.otp_ctrl_init_fail.3436273141
Short name T162
Test name
Test status
Simulation time 267159421 ps
CPU time 4.01 seconds
Started Jul 31 05:33:31 PM PDT 24
Finished Jul 31 05:33:36 PM PDT 24
Peak memory 242344 kb
Host smart-1eeb8e33-aa10-4381-ba7b-88316fc74c0e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3436273141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_init_fail.3436273141
Directory /workspace/165.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/166.otp_ctrl_init_fail.1523275308
Short name T118
Test name
Test status
Simulation time 481248004 ps
CPU time 4.01 seconds
Started Jul 31 05:33:31 PM PDT 24
Finished Jul 31 05:33:35 PM PDT 24
Peak memory 242052 kb
Host smart-64a883a5-fbf1-4164-bb4f-ac6911acc8e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1523275308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_init_fail.1523275308
Directory /workspace/166.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/166.otp_ctrl_parallel_lc_esc.3201886984
Short name T1025
Test name
Test status
Simulation time 837278903 ps
CPU time 13.4 seconds
Started Jul 31 05:33:34 PM PDT 24
Finished Jul 31 05:33:47 PM PDT 24
Peak memory 242492 kb
Host smart-4c5fd389-f15d-4442-b887-d4f8d17ee4d0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3201886984 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_parallel_lc_esc.3201886984
Directory /workspace/166.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/167.otp_ctrl_init_fail.2240314773
Short name T158
Test name
Test status
Simulation time 383279034 ps
CPU time 3.77 seconds
Started Jul 31 05:33:30 PM PDT 24
Finished Jul 31 05:33:34 PM PDT 24
Peak memory 241944 kb
Host smart-9132d9a6-01f7-4b47-983b-9f725ddfc7f8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2240314773 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_init_fail.2240314773
Directory /workspace/167.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/167.otp_ctrl_parallel_lc_esc.1448999971
Short name T286
Test name
Test status
Simulation time 212840045 ps
CPU time 5.09 seconds
Started Jul 31 05:33:34 PM PDT 24
Finished Jul 31 05:33:39 PM PDT 24
Peak memory 241872 kb
Host smart-799d3310-fce1-4608-9307-afa17353a30c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1448999971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_parallel_lc_esc.1448999971
Directory /workspace/167.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/168.otp_ctrl_init_fail.3318515809
Short name T563
Test name
Test status
Simulation time 1863256052 ps
CPU time 5.81 seconds
Started Jul 31 05:33:35 PM PDT 24
Finished Jul 31 05:33:40 PM PDT 24
Peak memory 242148 kb
Host smart-9526bed1-6dea-431f-8125-303b5658255f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3318515809 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_init_fail.3318515809
Directory /workspace/168.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/168.otp_ctrl_parallel_lc_esc.1851834850
Short name T650
Test name
Test status
Simulation time 7050696432 ps
CPU time 18.02 seconds
Started Jul 31 05:33:31 PM PDT 24
Finished Jul 31 05:33:49 PM PDT 24
Peak memory 241948 kb
Host smart-d6acf6b0-3eed-4e08-a1a3-010d717f330a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1851834850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_parallel_lc_esc.1851834850
Directory /workspace/168.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/169.otp_ctrl_init_fail.3117691444
Short name T754
Test name
Test status
Simulation time 153689184 ps
CPU time 3.32 seconds
Started Jul 31 05:33:31 PM PDT 24
Finished Jul 31 05:33:34 PM PDT 24
Peak memory 242396 kb
Host smart-ad2e80df-dbda-479c-9511-dde9488ccbbc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3117691444 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_init_fail.3117691444
Directory /workspace/169.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/169.otp_ctrl_parallel_lc_esc.2334298352
Short name T1028
Test name
Test status
Simulation time 8468601869 ps
CPU time 17.41 seconds
Started Jul 31 05:33:31 PM PDT 24
Finished Jul 31 05:33:48 PM PDT 24
Peak memory 241932 kb
Host smart-0dfa78df-9708-4af0-a641-478ab5c08db6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2334298352 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_parallel_lc_esc.2334298352
Directory /workspace/169.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/17.otp_ctrl_alert_test.1785010524
Short name T1058
Test name
Test status
Simulation time 665853806 ps
CPU time 2.58 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:30:55 PM PDT 24
Peak memory 240316 kb
Host smart-49a869b5-cfa0-4ebf-805d-db1398023633
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1785010524 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_alert_test.1785010524
Directory /workspace/17.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/17.otp_ctrl_dai_errs.3907131803
Short name T785
Test name
Test status
Simulation time 996963245 ps
CPU time 34.05 seconds
Started Jul 31 05:30:53 PM PDT 24
Finished Jul 31 05:31:28 PM PDT 24
Peak memory 247164 kb
Host smart-fe8a50fb-4232-4f16-99b8-e7f7a5c3442b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3907131803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_errs.3907131803
Directory /workspace/17.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/17.otp_ctrl_dai_lock.1454028676
Short name T778
Test name
Test status
Simulation time 1288718782 ps
CPU time 21.64 seconds
Started Jul 31 05:30:45 PM PDT 24
Finished Jul 31 05:31:07 PM PDT 24
Peak memory 242144 kb
Host smart-db551d26-13a7-4930-810e-57963cfac03c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1454028676 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_lock.1454028676
Directory /workspace/17.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/17.otp_ctrl_macro_errs.3895822322
Short name T488
Test name
Test status
Simulation time 1577733085 ps
CPU time 35.32 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:31:28 PM PDT 24
Peak memory 246768 kb
Host smart-9d31d1fe-2318-4e5a-b492-b65ea521f329
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3895822322 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_macro_errs.3895822322
Directory /workspace/17.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/17.otp_ctrl_parallel_key_req.3291821185
Short name T733
Test name
Test status
Simulation time 1192307275 ps
CPU time 16.81 seconds
Started Jul 31 05:30:45 PM PDT 24
Finished Jul 31 05:31:02 PM PDT 24
Peak memory 242564 kb
Host smart-f4783449-a442-473c-ba93-d822a156a29b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3291821185 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_key_req.3291821185
Directory /workspace/17.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/17.otp_ctrl_parallel_lc_esc.962213004
Short name T1131
Test name
Test status
Simulation time 331243883 ps
CPU time 5.96 seconds
Started Jul 31 05:30:51 PM PDT 24
Finished Jul 31 05:30:57 PM PDT 24
Peak memory 242376 kb
Host smart-6c05af1f-1ce4-439d-9dac-e266b38aec16
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=962213004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_esc.962213004
Directory /workspace/17.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/17.otp_ctrl_parallel_lc_req.482666160
Short name T852
Test name
Test status
Simulation time 11308409311 ps
CPU time 32.88 seconds
Started Jul 31 05:30:51 PM PDT 24
Finished Jul 31 05:31:24 PM PDT 24
Peak memory 242232 kb
Host smart-7ec83e48-c26a-48d5-9356-d6d856e393fc
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=482666160 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_req.482666160
Directory /workspace/17.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/17.otp_ctrl_regwen.1152919389
Short name T270
Test name
Test status
Simulation time 411384383 ps
CPU time 10.43 seconds
Started Jul 31 05:30:46 PM PDT 24
Finished Jul 31 05:30:56 PM PDT 24
Peak memory 241884 kb
Host smart-1e128cd7-a712-440f-be12-4fa58e300420
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1152919389 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_regwen.1152919389
Directory /workspace/17.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/17.otp_ctrl_smoke.714027326
Short name T453
Test name
Test status
Simulation time 1220325844 ps
CPU time 6.51 seconds
Started Jul 31 05:30:45 PM PDT 24
Finished Jul 31 05:30:51 PM PDT 24
Peak memory 242356 kb
Host smart-22122545-1dff-46dc-a6ad-f363cea1431a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=714027326 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_smoke.714027326
Directory /workspace/17.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/17.otp_ctrl_stress_all_with_rand_reset.2350163045
Short name T811
Test name
Test status
Simulation time 55106151371 ps
CPU time 1124.42 seconds
Started Jul 31 05:30:45 PM PDT 24
Finished Jul 31 05:49:30 PM PDT 24
Peak memory 265136 kb
Host smart-27da4137-354c-45f2-97b5-17ba2abed2d7
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2350163045 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all_with_rand_reset.2350163045
Directory /workspace/17.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/17.otp_ctrl_test_access.2892747704
Short name T1014
Test name
Test status
Simulation time 6232120555 ps
CPU time 21.21 seconds
Started Jul 31 05:30:46 PM PDT 24
Finished Jul 31 05:31:07 PM PDT 24
Peak memory 242660 kb
Host smart-aa3ce972-401d-4cc1-a686-319c5b2d7641
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2892747704 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_test_access.2892747704
Directory /workspace/17.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/170.otp_ctrl_init_fail.264381437
Short name T438
Test name
Test status
Simulation time 675341131 ps
CPU time 5.09 seconds
Started Jul 31 05:33:31 PM PDT 24
Finished Jul 31 05:33:36 PM PDT 24
Peak memory 242200 kb
Host smart-8830c565-529b-4cf9-b2c1-6782f9fbce13
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=264381437 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_init_fail.264381437
Directory /workspace/170.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/170.otp_ctrl_parallel_lc_esc.2022368302
Short name T168
Test name
Test status
Simulation time 207433360 ps
CPU time 3.97 seconds
Started Jul 31 05:33:30 PM PDT 24
Finished Jul 31 05:33:34 PM PDT 24
Peak memory 241856 kb
Host smart-7f192ff9-55f6-47a7-afdf-1bf77ed30e32
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2022368302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_parallel_lc_esc.2022368302
Directory /workspace/170.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/171.otp_ctrl_init_fail.1383247830
Short name T1101
Test name
Test status
Simulation time 387988152 ps
CPU time 4.76 seconds
Started Jul 31 05:33:31 PM PDT 24
Finished Jul 31 05:33:36 PM PDT 24
Peak memory 241984 kb
Host smart-0d81cbfb-202d-495d-9967-69408f895d5b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1383247830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_init_fail.1383247830
Directory /workspace/171.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/171.otp_ctrl_parallel_lc_esc.130825646
Short name T88
Test name
Test status
Simulation time 568896034 ps
CPU time 8.28 seconds
Started Jul 31 05:33:30 PM PDT 24
Finished Jul 31 05:33:38 PM PDT 24
Peak memory 242468 kb
Host smart-c6ad16a1-9922-4bac-bec4-0b7ad5071ea9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=130825646 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_parallel_lc_esc.130825646
Directory /workspace/171.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/172.otp_ctrl_init_fail.381536414
Short name T426
Test name
Test status
Simulation time 364926631 ps
CPU time 4.69 seconds
Started Jul 31 05:33:31 PM PDT 24
Finished Jul 31 05:33:36 PM PDT 24
Peak memory 242072 kb
Host smart-4088a801-0f3b-4cff-89db-1fefb0344888
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=381536414 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_init_fail.381536414
Directory /workspace/172.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/172.otp_ctrl_parallel_lc_esc.973613684
Short name T253
Test name
Test status
Simulation time 2600499188 ps
CPU time 28.18 seconds
Started Jul 31 05:33:36 PM PDT 24
Finished Jul 31 05:34:04 PM PDT 24
Peak memory 241924 kb
Host smart-0b922b5a-2409-4d16-b7e7-94027822a7f4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=973613684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_parallel_lc_esc.973613684
Directory /workspace/172.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/173.otp_ctrl_init_fail.2938930794
Short name T855
Test name
Test status
Simulation time 221658118 ps
CPU time 4.43 seconds
Started Jul 31 05:33:37 PM PDT 24
Finished Jul 31 05:33:41 PM PDT 24
Peak memory 241872 kb
Host smart-8821a093-fdf4-432d-9e36-c164b1d551e7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2938930794 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_init_fail.2938930794
Directory /workspace/173.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/173.otp_ctrl_parallel_lc_esc.3435652670
Short name T961
Test name
Test status
Simulation time 9218775064 ps
CPU time 22.7 seconds
Started Jul 31 05:33:42 PM PDT 24
Finished Jul 31 05:34:05 PM PDT 24
Peak memory 241964 kb
Host smart-d3b586d6-2a9c-4b6a-ae70-da9d2e6c0064
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3435652670 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_parallel_lc_esc.3435652670
Directory /workspace/173.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/174.otp_ctrl_init_fail.3991066662
Short name T76
Test name
Test status
Simulation time 127294454 ps
CPU time 3.36 seconds
Started Jul 31 05:33:38 PM PDT 24
Finished Jul 31 05:33:42 PM PDT 24
Peak memory 241968 kb
Host smart-9c39932e-ff15-4cda-9438-1aea953ffa9e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3991066662 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_init_fail.3991066662
Directory /workspace/174.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/174.otp_ctrl_parallel_lc_esc.4258181267
Short name T1109
Test name
Test status
Simulation time 1150061984 ps
CPU time 10.16 seconds
Started Jul 31 05:33:39 PM PDT 24
Finished Jul 31 05:33:49 PM PDT 24
Peak memory 242304 kb
Host smart-e8646b92-2ab6-4fc7-a977-3124161efea7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4258181267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_parallel_lc_esc.4258181267
Directory /workspace/174.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/175.otp_ctrl_init_fail.1242347167
Short name T214
Test name
Test status
Simulation time 498803695 ps
CPU time 3.58 seconds
Started Jul 31 05:33:36 PM PDT 24
Finished Jul 31 05:33:40 PM PDT 24
Peak memory 242172 kb
Host smart-47fd323c-63c4-4aa3-a93d-c3fe055a7972
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1242347167 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_init_fail.1242347167
Directory /workspace/175.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/175.otp_ctrl_parallel_lc_esc.2783194157
Short name T1165
Test name
Test status
Simulation time 628871492 ps
CPU time 7.88 seconds
Started Jul 31 05:33:40 PM PDT 24
Finished Jul 31 05:33:48 PM PDT 24
Peak memory 241740 kb
Host smart-75c0805b-750a-4a14-b999-8cf941ec1a19
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2783194157 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_parallel_lc_esc.2783194157
Directory /workspace/175.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/176.otp_ctrl_init_fail.1763366112
Short name T551
Test name
Test status
Simulation time 304673929 ps
CPU time 3.33 seconds
Started Jul 31 05:33:42 PM PDT 24
Finished Jul 31 05:33:46 PM PDT 24
Peak memory 242056 kb
Host smart-2ae4ac6d-784d-4500-b825-b82d8d94c5f2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1763366112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_init_fail.1763366112
Directory /workspace/176.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/176.otp_ctrl_parallel_lc_esc.85162474
Short name T1183
Test name
Test status
Simulation time 495447121 ps
CPU time 5.45 seconds
Started Jul 31 05:33:42 PM PDT 24
Finished Jul 31 05:33:48 PM PDT 24
Peak memory 241908 kb
Host smart-2d43b4f8-0aa2-447d-84cf-45fd579e9509
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=85162474 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_parallel_lc_esc.85162474
Directory /workspace/176.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/177.otp_ctrl_init_fail.1848320147
Short name T985
Test name
Test status
Simulation time 138932972 ps
CPU time 3.75 seconds
Started Jul 31 05:33:37 PM PDT 24
Finished Jul 31 05:33:41 PM PDT 24
Peak memory 242156 kb
Host smart-2c4c9ad5-4517-4e63-ba80-18393673ab29
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1848320147 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_init_fail.1848320147
Directory /workspace/177.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/177.otp_ctrl_parallel_lc_esc.3396201011
Short name T910
Test name
Test status
Simulation time 272029905 ps
CPU time 10.5 seconds
Started Jul 31 05:33:40 PM PDT 24
Finished Jul 31 05:33:50 PM PDT 24
Peak memory 241936 kb
Host smart-9e4975fb-49ca-4156-8256-fc54101e9bf4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3396201011 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_parallel_lc_esc.3396201011
Directory /workspace/177.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/178.otp_ctrl_init_fail.2464828668
Short name T46
Test name
Test status
Simulation time 324206584 ps
CPU time 5.19 seconds
Started Jul 31 05:33:37 PM PDT 24
Finished Jul 31 05:33:42 PM PDT 24
Peak memory 241976 kb
Host smart-464aa3ba-0f2c-4f12-be32-c061656c0882
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2464828668 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_init_fail.2464828668
Directory /workspace/178.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/178.otp_ctrl_parallel_lc_esc.516837119
Short name T341
Test name
Test status
Simulation time 614709501 ps
CPU time 6.28 seconds
Started Jul 31 05:33:35 PM PDT 24
Finished Jul 31 05:33:42 PM PDT 24
Peak memory 241856 kb
Host smart-08e09840-ed16-4f03-8842-18c83fc23cff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=516837119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_parallel_lc_esc.516837119
Directory /workspace/178.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/179.otp_ctrl_init_fail.3681663990
Short name T1135
Test name
Test status
Simulation time 93068950 ps
CPU time 3.54 seconds
Started Jul 31 05:33:37 PM PDT 24
Finished Jul 31 05:33:41 PM PDT 24
Peak memory 242012 kb
Host smart-7daa3dbd-e24a-4664-953f-a173412d31cc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3681663990 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_init_fail.3681663990
Directory /workspace/179.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/179.otp_ctrl_parallel_lc_esc.4239720866
Short name T467
Test name
Test status
Simulation time 268347492 ps
CPU time 4.35 seconds
Started Jul 31 05:33:35 PM PDT 24
Finished Jul 31 05:33:40 PM PDT 24
Peak memory 242072 kb
Host smart-bdea0a1f-b100-4577-a6ed-a05ac4cd8fde
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4239720866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_parallel_lc_esc.4239720866
Directory /workspace/179.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/18.otp_ctrl_alert_test.3822323050
Short name T974
Test name
Test status
Simulation time 948045755 ps
CPU time 1.96 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:30:54 PM PDT 24
Peak memory 240908 kb
Host smart-c60a97ad-9354-4c86-b48e-e53689cd139f
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3822323050 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_alert_test.3822323050
Directory /workspace/18.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/18.otp_ctrl_check_fail.667334893
Short name T447
Test name
Test status
Simulation time 1815208671 ps
CPU time 22.7 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:31:15 PM PDT 24
Peak memory 242428 kb
Host smart-4ee2f4b9-ea44-4111-9448-13ef5a74b134
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=667334893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_check_fail.667334893
Directory /workspace/18.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/18.otp_ctrl_dai_errs.4240247967
Short name T858
Test name
Test status
Simulation time 1007730964 ps
CPU time 35.98 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:31:28 PM PDT 24
Peak memory 243268 kb
Host smart-c70126c1-49db-4ebb-b237-e6a7e7b417d1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4240247967 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_errs.4240247967
Directory /workspace/18.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/18.otp_ctrl_dai_lock.1927066633
Short name T97
Test name
Test status
Simulation time 1415480625 ps
CPU time 22.17 seconds
Started Jul 31 05:30:50 PM PDT 24
Finished Jul 31 05:31:12 PM PDT 24
Peak memory 242048 kb
Host smart-5244662b-5ac0-422c-a1ae-84655a458344
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1927066633 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_lock.1927066633
Directory /workspace/18.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/18.otp_ctrl_init_fail.3523683829
Short name T163
Test name
Test status
Simulation time 135900996 ps
CPU time 3.93 seconds
Started Jul 31 05:30:53 PM PDT 24
Finished Jul 31 05:30:57 PM PDT 24
Peak memory 242140 kb
Host smart-f3c2b262-25a8-44c9-a461-b13d25957a9d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3523683829 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_init_fail.3523683829
Directory /workspace/18.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/18.otp_ctrl_macro_errs.3603921128
Short name T197
Test name
Test status
Simulation time 735357586 ps
CPU time 23.29 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:31:16 PM PDT 24
Peak memory 245588 kb
Host smart-647f8d8a-ad56-471d-ac25-6618eedd8cd9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3603921128 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_macro_errs.3603921128
Directory /workspace/18.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/18.otp_ctrl_parallel_key_req.4052796855
Short name T336
Test name
Test status
Simulation time 5524540710 ps
CPU time 9.81 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:31:02 PM PDT 24
Peak memory 242428 kb
Host smart-826e11df-7f6e-4e9a-bb5a-743f5a6d4960
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4052796855 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_key_req.4052796855
Directory /workspace/18.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/18.otp_ctrl_parallel_lc_esc.647528434
Short name T497
Test name
Test status
Simulation time 301254654 ps
CPU time 7.15 seconds
Started Jul 31 05:30:54 PM PDT 24
Finished Jul 31 05:31:01 PM PDT 24
Peak memory 241952 kb
Host smart-673bb57d-110d-4a47-ac0a-f4253e4f230b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=647528434 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_esc.647528434
Directory /workspace/18.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/18.otp_ctrl_parallel_lc_req.1198340360
Short name T1166
Test name
Test status
Simulation time 671049862 ps
CPU time 18.99 seconds
Started Jul 31 05:30:56 PM PDT 24
Finished Jul 31 05:31:15 PM PDT 24
Peak memory 241936 kb
Host smart-7dee0c74-e767-4e22-901e-3440b9bb5002
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1198340360 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_req.1198340360
Directory /workspace/18.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/18.otp_ctrl_regwen.27534590
Short name T794
Test name
Test status
Simulation time 211856655 ps
CPU time 4.44 seconds
Started Jul 31 05:30:54 PM PDT 24
Finished Jul 31 05:30:58 PM PDT 24
Peak memory 242228 kb
Host smart-f98ff984-f337-4de0-8ecc-4cd4b86f8489
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=27534590 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_regwen.27534590
Directory /workspace/18.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/18.otp_ctrl_smoke.1753520514
Short name T442
Test name
Test status
Simulation time 471912894 ps
CPU time 11.43 seconds
Started Jul 31 05:30:51 PM PDT 24
Finished Jul 31 05:31:02 PM PDT 24
Peak memory 242020 kb
Host smart-ea01b78b-5260-46c5-9407-3b08f9f86c05
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1753520514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_smoke.1753520514
Directory /workspace/18.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/18.otp_ctrl_stress_all.2677508796
Short name T394
Test name
Test status
Simulation time 15836636698 ps
CPU time 100.86 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:32:33 PM PDT 24
Peak memory 248684 kb
Host smart-7ac9cffb-39f3-4649-b308-8c4e686ece68
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2677508796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all
.2677508796
Directory /workspace/18.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/18.otp_ctrl_stress_all_with_rand_reset.1410496977
Short name T258
Test name
Test status
Simulation time 171209791600 ps
CPU time 1254.65 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:51:47 PM PDT 24
Peak memory 295892 kb
Host smart-fc9bf3c7-e900-44d3-92b4-16a448063dd8
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1410496977 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all_with_rand_reset.1410496977
Directory /workspace/18.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/18.otp_ctrl_test_access.939143764
Short name T1173
Test name
Test status
Simulation time 581400602 ps
CPU time 19.42 seconds
Started Jul 31 05:30:51 PM PDT 24
Finished Jul 31 05:31:11 PM PDT 24
Peak memory 242316 kb
Host smart-7ba73779-9807-4554-a5ec-faa031e84771
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=939143764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_test_access.939143764
Directory /workspace/18.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/180.otp_ctrl_init_fail.2411900659
Short name T616
Test name
Test status
Simulation time 198085830 ps
CPU time 3.62 seconds
Started Jul 31 05:33:36 PM PDT 24
Finished Jul 31 05:33:40 PM PDT 24
Peak memory 242148 kb
Host smart-c86601a7-8c0c-4f17-a438-73e1cdb0ebe3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2411900659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_init_fail.2411900659
Directory /workspace/180.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/180.otp_ctrl_parallel_lc_esc.1891742126
Short name T775
Test name
Test status
Simulation time 2264743485 ps
CPU time 18.78 seconds
Started Jul 31 05:33:36 PM PDT 24
Finished Jul 31 05:33:54 PM PDT 24
Peak memory 242220 kb
Host smart-beb5525f-cdf5-40f4-b130-daf865285072
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1891742126 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_parallel_lc_esc.1891742126
Directory /workspace/180.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/181.otp_ctrl_init_fail.3356985863
Short name T1016
Test name
Test status
Simulation time 218955542 ps
CPU time 3.77 seconds
Started Jul 31 05:33:37 PM PDT 24
Finished Jul 31 05:33:40 PM PDT 24
Peak memory 241900 kb
Host smart-4e12601d-8bdd-40f3-90f3-5ddde0e55803
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3356985863 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_init_fail.3356985863
Directory /workspace/181.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/181.otp_ctrl_parallel_lc_esc.2601196835
Short name T1056
Test name
Test status
Simulation time 351146977 ps
CPU time 5.61 seconds
Started Jul 31 05:33:37 PM PDT 24
Finished Jul 31 05:33:43 PM PDT 24
Peak memory 242020 kb
Host smart-5df209a7-d1ce-4071-aa4d-eaa4810344db
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2601196835 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_parallel_lc_esc.2601196835
Directory /workspace/181.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/182.otp_ctrl_init_fail.2899991111
Short name T642
Test name
Test status
Simulation time 110288498 ps
CPU time 4.1 seconds
Started Jul 31 05:33:37 PM PDT 24
Finished Jul 31 05:33:41 PM PDT 24
Peak memory 242268 kb
Host smart-ceb6a377-951b-49c9-aa8e-16b29cf8638b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2899991111 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_init_fail.2899991111
Directory /workspace/182.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/182.otp_ctrl_parallel_lc_esc.770758893
Short name T701
Test name
Test status
Simulation time 239538177 ps
CPU time 13.5 seconds
Started Jul 31 05:33:36 PM PDT 24
Finished Jul 31 05:33:50 PM PDT 24
Peak memory 241820 kb
Host smart-13884d3b-96d3-44c4-830f-f72bd3fa7cbc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=770758893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_parallel_lc_esc.770758893
Directory /workspace/182.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/183.otp_ctrl_init_fail.3102573496
Short name T509
Test name
Test status
Simulation time 247445158 ps
CPU time 4.98 seconds
Started Jul 31 05:33:36 PM PDT 24
Finished Jul 31 05:33:41 PM PDT 24
Peak memory 242140 kb
Host smart-ad846faf-11a7-4821-aa5d-d8c6879f3099
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3102573496 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_init_fail.3102573496
Directory /workspace/183.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/183.otp_ctrl_parallel_lc_esc.3622380122
Short name T235
Test name
Test status
Simulation time 294625033 ps
CPU time 7.56 seconds
Started Jul 31 05:33:39 PM PDT 24
Finished Jul 31 05:33:47 PM PDT 24
Peak memory 242372 kb
Host smart-d1bda4ad-f1a9-49c5-9cc6-8579c5c2e030
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3622380122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_parallel_lc_esc.3622380122
Directory /workspace/183.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/184.otp_ctrl_init_fail.3811763706
Short name T625
Test name
Test status
Simulation time 417760041 ps
CPU time 3.24 seconds
Started Jul 31 05:33:35 PM PDT 24
Finished Jul 31 05:33:38 PM PDT 24
Peak memory 242248 kb
Host smart-4f625e94-5f35-44db-810b-01efbbf95785
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3811763706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_init_fail.3811763706
Directory /workspace/184.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/185.otp_ctrl_init_fail.3223736472
Short name T882
Test name
Test status
Simulation time 112693568 ps
CPU time 3.56 seconds
Started Jul 31 05:33:41 PM PDT 24
Finished Jul 31 05:33:45 PM PDT 24
Peak memory 242012 kb
Host smart-e769ee13-68be-4323-9d7d-56607c723dcf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3223736472 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_init_fail.3223736472
Directory /workspace/185.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/185.otp_ctrl_parallel_lc_esc.2714358518
Short name T437
Test name
Test status
Simulation time 235407151 ps
CPU time 4.79 seconds
Started Jul 31 05:33:42 PM PDT 24
Finished Jul 31 05:33:47 PM PDT 24
Peak memory 241960 kb
Host smart-c543a355-391d-4da4-968a-5822087db6dd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2714358518 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_parallel_lc_esc.2714358518
Directory /workspace/185.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/186.otp_ctrl_init_fail.2292303336
Short name T649
Test name
Test status
Simulation time 301593317 ps
CPU time 3.94 seconds
Started Jul 31 05:33:42 PM PDT 24
Finished Jul 31 05:33:46 PM PDT 24
Peak memory 241964 kb
Host smart-436edb90-d471-4cc6-863d-f291201b687f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2292303336 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_init_fail.2292303336
Directory /workspace/186.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/186.otp_ctrl_parallel_lc_esc.3792421591
Short name T229
Test name
Test status
Simulation time 399637601 ps
CPU time 6.64 seconds
Started Jul 31 05:33:44 PM PDT 24
Finished Jul 31 05:33:51 PM PDT 24
Peak memory 241788 kb
Host smart-66bce4e9-3837-495f-82f8-9619e6102d13
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3792421591 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_parallel_lc_esc.3792421591
Directory /workspace/186.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/187.otp_ctrl_parallel_lc_esc.3405986483
Short name T1153
Test name
Test status
Simulation time 2236028111 ps
CPU time 6.24 seconds
Started Jul 31 05:33:44 PM PDT 24
Finished Jul 31 05:33:50 PM PDT 24
Peak memory 241896 kb
Host smart-9e692667-8548-4cf9-aba8-942b9578829d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3405986483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_parallel_lc_esc.3405986483
Directory /workspace/187.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/188.otp_ctrl_init_fail.698559008
Short name T692
Test name
Test status
Simulation time 1846302874 ps
CPU time 7.32 seconds
Started Jul 31 05:33:45 PM PDT 24
Finished Jul 31 05:33:52 PM PDT 24
Peak memory 242160 kb
Host smart-c4bc354f-e1da-4b42-a80b-79bc307233bb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=698559008 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_init_fail.698559008
Directory /workspace/188.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/188.otp_ctrl_parallel_lc_esc.3350375637
Short name T232
Test name
Test status
Simulation time 517669941 ps
CPU time 6.69 seconds
Started Jul 31 05:33:42 PM PDT 24
Finished Jul 31 05:33:49 PM PDT 24
Peak memory 241852 kb
Host smart-e3f4f1bc-aa1e-4e5c-8032-434d7fb242a8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3350375637 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_parallel_lc_esc.3350375637
Directory /workspace/188.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/189.otp_ctrl_init_fail.2129125666
Short name T637
Test name
Test status
Simulation time 1643320828 ps
CPU time 5.56 seconds
Started Jul 31 05:33:43 PM PDT 24
Finished Jul 31 05:33:49 PM PDT 24
Peak memory 242228 kb
Host smart-82e8541d-6b06-46af-acce-031e1f615f3b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2129125666 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_init_fail.2129125666
Directory /workspace/189.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/189.otp_ctrl_parallel_lc_esc.2693825600
Short name T266
Test name
Test status
Simulation time 853268582 ps
CPU time 5.94 seconds
Started Jul 31 05:33:44 PM PDT 24
Finished Jul 31 05:33:50 PM PDT 24
Peak memory 242180 kb
Host smart-cc7f7d7a-a3c3-4e16-95e0-b0814fc546d5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2693825600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_parallel_lc_esc.2693825600
Directory /workspace/189.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/19.otp_ctrl_alert_test.186639909
Short name T923
Test name
Test status
Simulation time 63786328 ps
CPU time 1.87 seconds
Started Jul 31 05:30:53 PM PDT 24
Finished Jul 31 05:30:55 PM PDT 24
Peak memory 240796 kb
Host smart-04708a85-49a0-4e4f-ada4-6cbba0c1577f
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=186639909 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_alert_test.186639909
Directory /workspace/19.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/19.otp_ctrl_check_fail.1253129276
Short name T44
Test name
Test status
Simulation time 733413352 ps
CPU time 11.76 seconds
Started Jul 31 05:30:58 PM PDT 24
Finished Jul 31 05:31:09 PM PDT 24
Peak memory 248552 kb
Host smart-c42b385e-e329-4b15-b112-b70221911197
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1253129276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_check_fail.1253129276
Directory /workspace/19.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/19.otp_ctrl_dai_errs.1576004115
Short name T1185
Test name
Test status
Simulation time 12977343638 ps
CPU time 31.76 seconds
Started Jul 31 05:30:54 PM PDT 24
Finished Jul 31 05:31:26 PM PDT 24
Peak memory 242428 kb
Host smart-582fb72a-4a49-460f-9471-ebbae8b22db5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1576004115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_errs.1576004115
Directory /workspace/19.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/19.otp_ctrl_dai_lock.537296612
Short name T127
Test name
Test status
Simulation time 1044320693 ps
CPU time 26.17 seconds
Started Jul 31 05:30:53 PM PDT 24
Finished Jul 31 05:31:19 PM PDT 24
Peak memory 242220 kb
Host smart-e1e6cb4d-7658-49b5-8d6b-a251e353a939
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=537296612 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_lock.537296612
Directory /workspace/19.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/19.otp_ctrl_init_fail.2081346531
Short name T211
Test name
Test status
Simulation time 94266288 ps
CPU time 3.45 seconds
Started Jul 31 05:30:56 PM PDT 24
Finished Jul 31 05:30:59 PM PDT 24
Peak memory 242408 kb
Host smart-24f7626d-5e54-48c0-b033-471872095e5c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2081346531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_init_fail.2081346531
Directory /workspace/19.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/19.otp_ctrl_macro_errs.25930465
Short name T978
Test name
Test status
Simulation time 1622395922 ps
CPU time 32.03 seconds
Started Jul 31 05:30:55 PM PDT 24
Finished Jul 31 05:31:27 PM PDT 24
Peak memory 242812 kb
Host smart-e5a05894-d26f-4864-b75f-b0c3dca9c613
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=25930465 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_macro_errs.25930465
Directory /workspace/19.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/19.otp_ctrl_parallel_key_req.128272760
Short name T561
Test name
Test status
Simulation time 31473924738 ps
CPU time 63.29 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:31:55 PM PDT 24
Peak memory 243764 kb
Host smart-5ac0319f-7435-49c5-8056-078f5a093547
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=128272760 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_key_req.128272760
Directory /workspace/19.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/19.otp_ctrl_parallel_lc_esc.3696798090
Short name T922
Test name
Test status
Simulation time 485992921 ps
CPU time 14.16 seconds
Started Jul 31 05:30:54 PM PDT 24
Finished Jul 31 05:31:08 PM PDT 24
Peak memory 242408 kb
Host smart-e703a006-7901-4860-a2db-f8dec13a04b3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3696798090 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_esc.3696798090
Directory /workspace/19.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/19.otp_ctrl_parallel_lc_req.3493368375
Short name T943
Test name
Test status
Simulation time 6821831088 ps
CPU time 23.71 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:31:16 PM PDT 24
Peak memory 242144 kb
Host smart-fa561e1c-4a5a-47c5-a756-3831fb76c612
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3493368375 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_req.3493368375
Directory /workspace/19.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/19.otp_ctrl_smoke.450927490
Short name T473
Test name
Test status
Simulation time 205197894 ps
CPU time 4.55 seconds
Started Jul 31 05:30:50 PM PDT 24
Finished Jul 31 05:30:55 PM PDT 24
Peak memory 242112 kb
Host smart-7e94216a-08cb-43b8-94e0-dc46c91705c6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=450927490 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_smoke.450927490
Directory /workspace/19.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/19.otp_ctrl_test_access.3923569839
Short name T702
Test name
Test status
Simulation time 2487459177 ps
CPU time 22 seconds
Started Jul 31 05:30:54 PM PDT 24
Finished Jul 31 05:31:16 PM PDT 24
Peak memory 248616 kb
Host smart-7cb66fab-0a84-4f7c-95b6-36b2cf1b6107
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3923569839 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_test_access.3923569839
Directory /workspace/19.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/190.otp_ctrl_parallel_lc_esc.3674872301
Short name T1079
Test name
Test status
Simulation time 1334775871 ps
CPU time 18.32 seconds
Started Jul 31 05:33:43 PM PDT 24
Finished Jul 31 05:34:02 PM PDT 24
Peak memory 241968 kb
Host smart-45087d5f-980d-4d18-b9d6-286be71ea02b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3674872301 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_parallel_lc_esc.3674872301
Directory /workspace/190.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/191.otp_ctrl_init_fail.564334426
Short name T755
Test name
Test status
Simulation time 281747000 ps
CPU time 3.85 seconds
Started Jul 31 05:33:42 PM PDT 24
Finished Jul 31 05:33:46 PM PDT 24
Peak memory 241920 kb
Host smart-32ea6f9d-2dd7-4da4-9b21-fde542268f16
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=564334426 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_init_fail.564334426
Directory /workspace/191.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/191.otp_ctrl_parallel_lc_esc.1494487738
Short name T998
Test name
Test status
Simulation time 225696262 ps
CPU time 12 seconds
Started Jul 31 05:33:43 PM PDT 24
Finished Jul 31 05:33:55 PM PDT 24
Peak memory 241856 kb
Host smart-9e0981bc-fc0e-424a-b8b4-daba0137e617
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1494487738 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_parallel_lc_esc.1494487738
Directory /workspace/191.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/192.otp_ctrl_init_fail.748401644
Short name T117
Test name
Test status
Simulation time 2057411400 ps
CPU time 4.79 seconds
Started Jul 31 05:33:42 PM PDT 24
Finished Jul 31 05:33:47 PM PDT 24
Peak memory 242264 kb
Host smart-ffb1c9ca-6644-42f0-a240-9b0a6c9eaab6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=748401644 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_init_fail.748401644
Directory /workspace/192.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/192.otp_ctrl_parallel_lc_esc.3571642077
Short name T1123
Test name
Test status
Simulation time 347198880 ps
CPU time 8.32 seconds
Started Jul 31 05:33:42 PM PDT 24
Finished Jul 31 05:33:50 PM PDT 24
Peak memory 242036 kb
Host smart-700f69dc-efb4-45ee-ac2b-dfac0483e653
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3571642077 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_parallel_lc_esc.3571642077
Directory /workspace/192.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/193.otp_ctrl_init_fail.1130612542
Short name T658
Test name
Test status
Simulation time 120668219 ps
CPU time 4.04 seconds
Started Jul 31 05:33:44 PM PDT 24
Finished Jul 31 05:33:48 PM PDT 24
Peak memory 242176 kb
Host smart-c3f22b01-f5de-422f-adfa-5325a8d30603
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1130612542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_init_fail.1130612542
Directory /workspace/193.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/193.otp_ctrl_parallel_lc_esc.1580750811
Short name T1151
Test name
Test status
Simulation time 2467914113 ps
CPU time 28.43 seconds
Started Jul 31 05:33:43 PM PDT 24
Finished Jul 31 05:34:11 PM PDT 24
Peak memory 241884 kb
Host smart-ca8694aa-abfb-42b3-96a4-eae1c87699c8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1580750811 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_parallel_lc_esc.1580750811
Directory /workspace/193.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/194.otp_ctrl_init_fail.910425304
Short name T534
Test name
Test status
Simulation time 418172830 ps
CPU time 5.46 seconds
Started Jul 31 05:33:45 PM PDT 24
Finished Jul 31 05:33:51 PM PDT 24
Peak memory 241960 kb
Host smart-bfbdc76d-9ddb-49bd-8588-71a891b480fa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=910425304 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_init_fail.910425304
Directory /workspace/194.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/194.otp_ctrl_parallel_lc_esc.1796237297
Short name T261
Test name
Test status
Simulation time 495732822 ps
CPU time 13.92 seconds
Started Jul 31 05:33:45 PM PDT 24
Finished Jul 31 05:33:59 PM PDT 24
Peak memory 242384 kb
Host smart-fcda9b10-9f55-4a1a-b2c3-fcc40c0a4eea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1796237297 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_parallel_lc_esc.1796237297
Directory /workspace/194.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/195.otp_ctrl_init_fail.1752865908
Short name T300
Test name
Test status
Simulation time 141265132 ps
CPU time 3.7 seconds
Started Jul 31 05:33:44 PM PDT 24
Finished Jul 31 05:33:48 PM PDT 24
Peak memory 242140 kb
Host smart-a7e6e77d-0a78-4d2e-9b2f-45352fb11cce
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1752865908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_init_fail.1752865908
Directory /workspace/195.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/195.otp_ctrl_parallel_lc_esc.4184876016
Short name T888
Test name
Test status
Simulation time 186565521 ps
CPU time 4.31 seconds
Started Jul 31 05:33:44 PM PDT 24
Finished Jul 31 05:33:48 PM PDT 24
Peak memory 242272 kb
Host smart-4c582c40-da8b-494e-b1b8-b944009924a1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4184876016 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_parallel_lc_esc.4184876016
Directory /workspace/195.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/196.otp_ctrl_init_fail.1038965393
Short name T1102
Test name
Test status
Simulation time 118974098 ps
CPU time 4.2 seconds
Started Jul 31 05:33:44 PM PDT 24
Finished Jul 31 05:33:48 PM PDT 24
Peak memory 242184 kb
Host smart-7ed90606-9460-4cdb-8c41-09d41ca48b13
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1038965393 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_init_fail.1038965393
Directory /workspace/196.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/196.otp_ctrl_parallel_lc_esc.832190814
Short name T325
Test name
Test status
Simulation time 121481722 ps
CPU time 5.4 seconds
Started Jul 31 05:33:44 PM PDT 24
Finished Jul 31 05:33:50 PM PDT 24
Peak memory 241864 kb
Host smart-39f535c5-257c-4b68-9e1a-535aa86a9ece
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=832190814 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_parallel_lc_esc.832190814
Directory /workspace/196.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/197.otp_ctrl_init_fail.2788504693
Short name T1076
Test name
Test status
Simulation time 2354342372 ps
CPU time 8.95 seconds
Started Jul 31 05:33:49 PM PDT 24
Finished Jul 31 05:33:58 PM PDT 24
Peak memory 242304 kb
Host smart-28dd2df9-fc12-4979-b4ec-ee6aa7ae90b7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2788504693 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_init_fail.2788504693
Directory /workspace/197.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/198.otp_ctrl_init_fail.1594605319
Short name T55
Test name
Test status
Simulation time 386052937 ps
CPU time 5.64 seconds
Started Jul 31 05:33:47 PM PDT 24
Finished Jul 31 05:33:53 PM PDT 24
Peak memory 242232 kb
Host smart-a75551c7-6b7f-4916-8bb2-e6c634ba5b95
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1594605319 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_init_fail.1594605319
Directory /workspace/198.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/198.otp_ctrl_parallel_lc_esc.1124587297
Short name T262
Test name
Test status
Simulation time 2329972154 ps
CPU time 20 seconds
Started Jul 31 05:33:51 PM PDT 24
Finished Jul 31 05:34:11 PM PDT 24
Peak memory 241968 kb
Host smart-639d7c41-963c-434a-926a-d50bb10bef96
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1124587297 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_parallel_lc_esc.1124587297
Directory /workspace/198.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/199.otp_ctrl_init_fail.4113991871
Short name T1005
Test name
Test status
Simulation time 155436390 ps
CPU time 4.04 seconds
Started Jul 31 05:33:49 PM PDT 24
Finished Jul 31 05:33:53 PM PDT 24
Peak memory 242168 kb
Host smart-8d45a678-b0d8-4b77-b2cf-6d92ba19c0a9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4113991871 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_init_fail.4113991871
Directory /workspace/199.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/199.otp_ctrl_parallel_lc_esc.3929157620
Short name T861
Test name
Test status
Simulation time 326150766 ps
CPU time 9.8 seconds
Started Jul 31 05:33:50 PM PDT 24
Finished Jul 31 05:34:00 PM PDT 24
Peak memory 242408 kb
Host smart-dd0af429-47b6-481b-b7e3-56db2961318d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3929157620 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_parallel_lc_esc.3929157620
Directory /workspace/199.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/2.otp_ctrl_alert_test.4236795014
Short name T694
Test name
Test status
Simulation time 791395725 ps
CPU time 3.03 seconds
Started Jul 31 05:29:42 PM PDT 24
Finished Jul 31 05:29:45 PM PDT 24
Peak memory 240504 kb
Host smart-e6392f3a-c8b9-49c4-86c2-e420ebc25996
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4236795014 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_alert_test.4236795014
Directory /workspace/2.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/2.otp_ctrl_background_chks.4238573294
Short name T764
Test name
Test status
Simulation time 2856912461 ps
CPU time 25.85 seconds
Started Jul 31 05:29:45 PM PDT 24
Finished Jul 31 05:30:11 PM PDT 24
Peak memory 242424 kb
Host smart-487206b4-ef0f-4df3-bd2f-77eeb844890f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4238573294 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_background_chks.4238573294
Directory /workspace/2.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/2.otp_ctrl_dai_errs.412970130
Short name T90
Test name
Test status
Simulation time 957221641 ps
CPU time 15.69 seconds
Started Jul 31 05:29:40 PM PDT 24
Finished Jul 31 05:29:56 PM PDT 24
Peak memory 241920 kb
Host smart-32695945-0bca-4227-8ffe-6399fd24ff05
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=412970130 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_errs.412970130
Directory /workspace/2.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/2.otp_ctrl_dai_lock.1468063094
Short name T37
Test name
Test status
Simulation time 1213603468 ps
CPU time 24.48 seconds
Started Jul 31 05:29:47 PM PDT 24
Finished Jul 31 05:30:12 PM PDT 24
Peak memory 242644 kb
Host smart-693a6cfe-dd01-4095-a7ef-22d6ebc813d8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1468063094 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_lock.1468063094
Directory /workspace/2.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/2.otp_ctrl_init_fail.3215746094
Short name T1163
Test name
Test status
Simulation time 447480354 ps
CPU time 3.95 seconds
Started Jul 31 05:29:44 PM PDT 24
Finished Jul 31 05:29:48 PM PDT 24
Peak memory 242260 kb
Host smart-dc0155b5-630d-4e30-b0c6-a0bbce051dec
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3215746094 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_init_fail.3215746094
Directory /workspace/2.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/2.otp_ctrl_macro_errs.1068663542
Short name T516
Test name
Test status
Simulation time 741486973 ps
CPU time 12.09 seconds
Started Jul 31 05:29:44 PM PDT 24
Finished Jul 31 05:29:56 PM PDT 24
Peak memory 242220 kb
Host smart-4c14b7d4-8582-4dfc-9cdf-19f619e027a5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1068663542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_macro_errs.1068663542
Directory /workspace/2.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/2.otp_ctrl_parallel_key_req.516946828
Short name T393
Test name
Test status
Simulation time 171936669 ps
CPU time 6.63 seconds
Started Jul 31 05:29:45 PM PDT 24
Finished Jul 31 05:29:52 PM PDT 24
Peak memory 242460 kb
Host smart-b923d6e4-de9a-47fe-8776-82269fd79ed2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=516946828 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_key_req.516946828
Directory /workspace/2.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/2.otp_ctrl_parallel_lc_req.3889654932
Short name T494
Test name
Test status
Simulation time 148468390 ps
CPU time 4.68 seconds
Started Jul 31 05:29:44 PM PDT 24
Finished Jul 31 05:29:49 PM PDT 24
Peak memory 248264 kb
Host smart-47f1a3f5-3c23-4e12-8cfc-0c61c5db4667
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3889654932 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_req.3889654932
Directory /workspace/2.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/2.otp_ctrl_regwen.2933537166
Short name T925
Test name
Test status
Simulation time 1014888731 ps
CPU time 7.86 seconds
Started Jul 31 05:29:43 PM PDT 24
Finished Jul 31 05:29:51 PM PDT 24
Peak memory 242224 kb
Host smart-75614ab2-b19f-4d4d-a0b7-33f5d139983d
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2933537166 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_regwen.2933537166
Directory /workspace/2.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/2.otp_ctrl_smoke.894474256
Short name T527
Test name
Test status
Simulation time 550969914 ps
CPU time 6.24 seconds
Started Jul 31 05:29:43 PM PDT 24
Finished Jul 31 05:29:49 PM PDT 24
Peak memory 242344 kb
Host smart-74d4dde5-2c99-436b-b658-dd9746297bdd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=894474256 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_smoke.894474256
Directory /workspace/2.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/2.otp_ctrl_stress_all.2859175067
Short name T715
Test name
Test status
Simulation time 39449656561 ps
CPU time 118.11 seconds
Started Jul 31 05:29:44 PM PDT 24
Finished Jul 31 05:31:42 PM PDT 24
Peak memory 245312 kb
Host smart-83da4d15-0f97-48ec-8ae1-71147bf389d6
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2859175067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all.
2859175067
Directory /workspace/2.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/2.otp_ctrl_stress_all_with_rand_reset.558230441
Short name T508
Test name
Test status
Simulation time 263206189884 ps
CPU time 645.89 seconds
Started Jul 31 05:29:45 PM PDT 24
Finished Jul 31 05:40:31 PM PDT 24
Peak memory 261976 kb
Host smart-6334a57e-60cc-4d44-b94c-6fba053ca227
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=558230441 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all_with_rand_reset.558230441
Directory /workspace/2.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/2.otp_ctrl_test_access.558358275
Short name T409
Test name
Test status
Simulation time 461676308 ps
CPU time 13.51 seconds
Started Jul 31 05:29:47 PM PDT 24
Finished Jul 31 05:30:01 PM PDT 24
Peak memory 242084 kb
Host smart-23653504-9bf4-469a-b5c3-344a55566881
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=558358275 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_test_access.558358275
Directory /workspace/2.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/20.otp_ctrl_alert_test.1745224584
Short name T459
Test name
Test status
Simulation time 686668269 ps
CPU time 1.99 seconds
Started Jul 31 05:30:58 PM PDT 24
Finished Jul 31 05:31:00 PM PDT 24
Peak memory 240480 kb
Host smart-2a1bab3c-6208-4a11-b162-0bdea9b5c145
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1745224584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_alert_test.1745224584
Directory /workspace/20.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/20.otp_ctrl_check_fail.777561892
Short name T187
Test name
Test status
Simulation time 3756755610 ps
CPU time 10.46 seconds
Started Jul 31 05:30:59 PM PDT 24
Finished Jul 31 05:31:09 PM PDT 24
Peak memory 242124 kb
Host smart-6a167f96-5bec-4edd-881b-ec3577565af0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=777561892 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_check_fail.777561892
Directory /workspace/20.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/20.otp_ctrl_dai_errs.332093459
Short name T155
Test name
Test status
Simulation time 2478456599 ps
CPU time 28.56 seconds
Started Jul 31 05:30:53 PM PDT 24
Finished Jul 31 05:31:22 PM PDT 24
Peak memory 242020 kb
Host smart-dc8717ab-abaa-4d53-96ff-4c8c7066f701
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=332093459 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_errs.332093459
Directory /workspace/20.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/20.otp_ctrl_dai_lock.2920021492
Short name T791
Test name
Test status
Simulation time 3657063000 ps
CPU time 36.99 seconds
Started Jul 31 05:30:51 PM PDT 24
Finished Jul 31 05:31:28 PM PDT 24
Peak memory 242736 kb
Host smart-40b56632-4a8d-4297-972f-a5cb0a890ab4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2920021492 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_lock.2920021492
Directory /workspace/20.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/20.otp_ctrl_init_fail.2896984569
Short name T1038
Test name
Test status
Simulation time 437934782 ps
CPU time 4.36 seconds
Started Jul 31 05:30:53 PM PDT 24
Finished Jul 31 05:30:57 PM PDT 24
Peak memory 242488 kb
Host smart-52bc969c-771e-41c0-b414-bc0d6b7bdfeb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2896984569 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_init_fail.2896984569
Directory /workspace/20.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/20.otp_ctrl_macro_errs.882796151
Short name T745
Test name
Test status
Simulation time 2518237745 ps
CPU time 14.29 seconds
Started Jul 31 05:30:54 PM PDT 24
Finished Jul 31 05:31:09 PM PDT 24
Peak memory 242524 kb
Host smart-a7807e8b-32be-4cfa-9733-7fc06e8f78d9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=882796151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_macro_errs.882796151
Directory /workspace/20.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/20.otp_ctrl_parallel_key_req.3839070777
Short name T906
Test name
Test status
Simulation time 557380985 ps
CPU time 6.33 seconds
Started Jul 31 05:30:51 PM PDT 24
Finished Jul 31 05:30:58 PM PDT 24
Peak memory 248556 kb
Host smart-041351d0-0a67-4b71-af17-348c992b8c46
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3839070777 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_key_req.3839070777
Directory /workspace/20.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/20.otp_ctrl_parallel_lc_esc.1852617076
Short name T1121
Test name
Test status
Simulation time 265889741 ps
CPU time 14.84 seconds
Started Jul 31 05:30:52 PM PDT 24
Finished Jul 31 05:31:06 PM PDT 24
Peak memory 242496 kb
Host smart-edee4725-488d-442e-a7c2-db789a57fc56
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1852617076 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_esc.1852617076
Directory /workspace/20.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/20.otp_ctrl_parallel_lc_req.2710191494
Short name T1030
Test name
Test status
Simulation time 869959480 ps
CPU time 12.04 seconds
Started Jul 31 05:30:53 PM PDT 24
Finished Jul 31 05:31:05 PM PDT 24
Peak memory 248580 kb
Host smart-369fbd2d-87ca-4849-9b82-6044f818bbc2
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2710191494 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_req.2710191494
Directory /workspace/20.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/20.otp_ctrl_regwen.3405864141
Short name T1098
Test name
Test status
Simulation time 816865987 ps
CPU time 9.48 seconds
Started Jul 31 05:31:00 PM PDT 24
Finished Jul 31 05:31:10 PM PDT 24
Peak memory 242012 kb
Host smart-ee7bf645-70ee-49e7-9067-4e24a013fabd
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3405864141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_regwen.3405864141
Directory /workspace/20.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/20.otp_ctrl_smoke.3316708275
Short name T1080
Test name
Test status
Simulation time 1670404844 ps
CPU time 5.85 seconds
Started Jul 31 05:30:53 PM PDT 24
Finished Jul 31 05:30:59 PM PDT 24
Peak memory 241912 kb
Host smart-5298e26c-c111-4391-ada5-1f2e0276abd7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3316708275 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_smoke.3316708275
Directory /workspace/20.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/20.otp_ctrl_stress_all.4039629498
Short name T812
Test name
Test status
Simulation time 21117687372 ps
CPU time 279.49 seconds
Started Jul 31 05:30:56 PM PDT 24
Finished Jul 31 05:35:35 PM PDT 24
Peak memory 256920 kb
Host smart-55508a3d-501f-442b-a5a1-4a93a14f2827
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4039629498 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all
.4039629498
Directory /workspace/20.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/20.otp_ctrl_test_access.4129975010
Short name T99
Test name
Test status
Simulation time 6388666060 ps
CPU time 23.33 seconds
Started Jul 31 05:30:51 PM PDT 24
Finished Jul 31 05:31:15 PM PDT 24
Peak memory 242368 kb
Host smart-3a281783-6f2d-4b6e-ab02-6758f34ecc44
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4129975010 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_test_access.4129975010
Directory /workspace/20.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/200.otp_ctrl_init_fail.4022597289
Short name T531
Test name
Test status
Simulation time 213181713 ps
CPU time 4.06 seconds
Started Jul 31 05:33:49 PM PDT 24
Finished Jul 31 05:33:53 PM PDT 24
Peak memory 242072 kb
Host smart-313e54c0-952a-47b9-90ab-1cfed2327cdc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4022597289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 200.otp_ctrl_init_fail.4022597289
Directory /workspace/200.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/201.otp_ctrl_init_fail.2568751165
Short name T312
Test name
Test status
Simulation time 442610450 ps
CPU time 4.24 seconds
Started Jul 31 05:33:49 PM PDT 24
Finished Jul 31 05:33:53 PM PDT 24
Peak memory 242152 kb
Host smart-219430b5-ca75-4e8f-9cf7-4a1ab9b72033
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2568751165 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 201.otp_ctrl_init_fail.2568751165
Directory /workspace/201.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/202.otp_ctrl_init_fail.2332776548
Short name T885
Test name
Test status
Simulation time 203153961 ps
CPU time 3.84 seconds
Started Jul 31 05:33:49 PM PDT 24
Finished Jul 31 05:33:53 PM PDT 24
Peak memory 242404 kb
Host smart-48a0b20e-be8c-4169-85d0-57c76510193f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2332776548 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 202.otp_ctrl_init_fail.2332776548
Directory /workspace/202.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/203.otp_ctrl_init_fail.2041774207
Short name T560
Test name
Test status
Simulation time 2542310843 ps
CPU time 7.62 seconds
Started Jul 31 05:33:49 PM PDT 24
Finished Jul 31 05:33:57 PM PDT 24
Peak memory 242056 kb
Host smart-87fdb186-7c75-4577-9679-0e6cdf5d8b7c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2041774207 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 203.otp_ctrl_init_fail.2041774207
Directory /workspace/203.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/204.otp_ctrl_init_fail.1047767942
Short name T877
Test name
Test status
Simulation time 2242839176 ps
CPU time 5.82 seconds
Started Jul 31 05:33:49 PM PDT 24
Finished Jul 31 05:33:55 PM PDT 24
Peak memory 241988 kb
Host smart-f28276fc-d7e6-4b32-a890-1a048ed2e00f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1047767942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 204.otp_ctrl_init_fail.1047767942
Directory /workspace/204.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/206.otp_ctrl_init_fail.3798772281
Short name T1054
Test name
Test status
Simulation time 213012662 ps
CPU time 3.62 seconds
Started Jul 31 05:33:48 PM PDT 24
Finished Jul 31 05:33:52 PM PDT 24
Peak memory 241920 kb
Host smart-9fb817e5-8a70-4f0e-ba89-cfa1fd4b5af9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3798772281 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 206.otp_ctrl_init_fail.3798772281
Directory /workspace/206.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/207.otp_ctrl_init_fail.2502317640
Short name T987
Test name
Test status
Simulation time 2487057259 ps
CPU time 7.08 seconds
Started Jul 31 05:33:49 PM PDT 24
Finished Jul 31 05:33:57 PM PDT 24
Peak memory 241968 kb
Host smart-ec03d6a5-3d6a-411f-8363-06badaf32d7f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2502317640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 207.otp_ctrl_init_fail.2502317640
Directory /workspace/207.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/208.otp_ctrl_init_fail.537619659
Short name T850
Test name
Test status
Simulation time 484531191 ps
CPU time 5.89 seconds
Started Jul 31 05:33:48 PM PDT 24
Finished Jul 31 05:33:55 PM PDT 24
Peak memory 242012 kb
Host smart-293087cc-f306-42ca-90f7-e7840299e785
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=537619659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 208.otp_ctrl_init_fail.537619659
Directory /workspace/208.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/209.otp_ctrl_init_fail.466568675
Short name T131
Test name
Test status
Simulation time 283829270 ps
CPU time 3.88 seconds
Started Jul 31 05:33:48 PM PDT 24
Finished Jul 31 05:33:52 PM PDT 24
Peak memory 242076 kb
Host smart-fb8a4dc6-c264-4c35-b701-e95246e3e578
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=466568675 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 209.otp_ctrl_init_fail.466568675
Directory /workspace/209.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/21.otp_ctrl_alert_test.2054382583
Short name T430
Test name
Test status
Simulation time 820983879 ps
CPU time 2.49 seconds
Started Jul 31 05:31:00 PM PDT 24
Finished Jul 31 05:31:03 PM PDT 24
Peak memory 240756 kb
Host smart-755dbb28-4629-42b3-9477-95436a4e955b
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2054382583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_alert_test.2054382583
Directory /workspace/21.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/21.otp_ctrl_check_fail.95859538
Short name T59
Test name
Test status
Simulation time 1201036960 ps
CPU time 26.27 seconds
Started Jul 31 05:30:57 PM PDT 24
Finished Jul 31 05:31:23 PM PDT 24
Peak memory 248500 kb
Host smart-97191a74-c031-48ac-a3da-3561ba2b3278
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=95859538 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_check_fail.95859538
Directory /workspace/21.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/21.otp_ctrl_dai_errs.2350632226
Short name T533
Test name
Test status
Simulation time 554988814 ps
CPU time 15.05 seconds
Started Jul 31 05:31:05 PM PDT 24
Finished Jul 31 05:31:20 PM PDT 24
Peak memory 242320 kb
Host smart-f6555855-02cb-45f3-af09-869ba17b0626
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2350632226 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_errs.2350632226
Directory /workspace/21.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/21.otp_ctrl_dai_lock.2503937820
Short name T334
Test name
Test status
Simulation time 599283440 ps
CPU time 8.76 seconds
Started Jul 31 05:30:56 PM PDT 24
Finished Jul 31 05:31:05 PM PDT 24
Peak memory 242144 kb
Host smart-3ebfa763-e646-4bad-9b5a-75632c290ee2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2503937820 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_lock.2503937820
Directory /workspace/21.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/21.otp_ctrl_init_fail.675724049
Short name T136
Test name
Test status
Simulation time 339814252 ps
CPU time 5.17 seconds
Started Jul 31 05:30:54 PM PDT 24
Finished Jul 31 05:30:59 PM PDT 24
Peak memory 241952 kb
Host smart-8b4e7428-a51c-421d-98f3-fcddf6c9ae57
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=675724049 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_init_fail.675724049
Directory /workspace/21.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/21.otp_ctrl_macro_errs.1679553636
Short name T213
Test name
Test status
Simulation time 7313926040 ps
CPU time 42.94 seconds
Started Jul 31 05:30:59 PM PDT 24
Finished Jul 31 05:31:42 PM PDT 24
Peak memory 256876 kb
Host smart-5fab21e2-9498-4a01-9af3-25263d18d840
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1679553636 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_macro_errs.1679553636
Directory /workspace/21.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/21.otp_ctrl_parallel_key_req.632244125
Short name T1134
Test name
Test status
Simulation time 9335202828 ps
CPU time 25.4 seconds
Started Jul 31 05:30:57 PM PDT 24
Finished Jul 31 05:31:22 PM PDT 24
Peak memory 242164 kb
Host smart-70d9a7bb-93e1-419e-9c59-457e6b643ff8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=632244125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_key_req.632244125
Directory /workspace/21.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/21.otp_ctrl_parallel_lc_esc.471580171
Short name T768
Test name
Test status
Simulation time 233231015 ps
CPU time 7.33 seconds
Started Jul 31 05:30:58 PM PDT 24
Finished Jul 31 05:31:06 PM PDT 24
Peak memory 241848 kb
Host smart-8bea9371-e787-4f75-b56d-1e5fb2165938
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=471580171 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_esc.471580171
Directory /workspace/21.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/21.otp_ctrl_parallel_lc_req.1475306406
Short name T575
Test name
Test status
Simulation time 14436325290 ps
CPU time 36.73 seconds
Started Jul 31 05:30:56 PM PDT 24
Finished Jul 31 05:31:33 PM PDT 24
Peak memory 242076 kb
Host smart-4978264b-570e-4c0d-b653-d5e9e529f66e
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1475306406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_req.1475306406
Directory /workspace/21.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/21.otp_ctrl_regwen.3377414029
Short name T953
Test name
Test status
Simulation time 662740120 ps
CPU time 6.72 seconds
Started Jul 31 05:30:59 PM PDT 24
Finished Jul 31 05:31:05 PM PDT 24
Peak memory 241976 kb
Host smart-6cde8f55-475b-4521-991d-46216a67a3cc
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3377414029 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_regwen.3377414029
Directory /workspace/21.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/21.otp_ctrl_smoke.2835553503
Short name T298
Test name
Test status
Simulation time 267681977 ps
CPU time 6.38 seconds
Started Jul 31 05:30:56 PM PDT 24
Finished Jul 31 05:31:03 PM PDT 24
Peak memory 242292 kb
Host smart-12272090-b51f-49cc-a4e6-ba5b923fe714
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2835553503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_smoke.2835553503
Directory /workspace/21.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/21.otp_ctrl_stress_all.364169987
Short name T844
Test name
Test status
Simulation time 15875304904 ps
CPU time 154.57 seconds
Started Jul 31 05:30:58 PM PDT 24
Finished Jul 31 05:33:32 PM PDT 24
Peak memory 268248 kb
Host smart-5bb90d17-560f-4119-92e1-a5e8bfdedbbd
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=364169987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_stress_all.
364169987
Directory /workspace/21.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/210.otp_ctrl_init_fail.4193543955
Short name T199
Test name
Test status
Simulation time 477321409 ps
CPU time 4.31 seconds
Started Jul 31 05:33:49 PM PDT 24
Finished Jul 31 05:33:54 PM PDT 24
Peak memory 242052 kb
Host smart-98118cec-d326-4233-be2e-91ff8ed3d977
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4193543955 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 210.otp_ctrl_init_fail.4193543955
Directory /workspace/210.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/211.otp_ctrl_init_fail.1144193283
Short name T705
Test name
Test status
Simulation time 239579923 ps
CPU time 3.75 seconds
Started Jul 31 05:33:49 PM PDT 24
Finished Jul 31 05:33:53 PM PDT 24
Peak memory 242012 kb
Host smart-841369ab-1ec0-4b8f-8c89-2ad6cac4194b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1144193283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 211.otp_ctrl_init_fail.1144193283
Directory /workspace/211.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/212.otp_ctrl_init_fail.2843368813
Short name T1031
Test name
Test status
Simulation time 192484364 ps
CPU time 3.51 seconds
Started Jul 31 05:33:48 PM PDT 24
Finished Jul 31 05:33:52 PM PDT 24
Peak memory 242348 kb
Host smart-60395905-2cf5-43c6-ab8a-6be3e69e9826
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2843368813 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 212.otp_ctrl_init_fail.2843368813
Directory /workspace/212.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/213.otp_ctrl_init_fail.181285049
Short name T1125
Test name
Test status
Simulation time 142807583 ps
CPU time 3.52 seconds
Started Jul 31 05:33:50 PM PDT 24
Finished Jul 31 05:33:54 PM PDT 24
Peak memory 242240 kb
Host smart-e5965c34-4aa6-4c92-9188-853064237257
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=181285049 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 213.otp_ctrl_init_fail.181285049
Directory /workspace/213.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/214.otp_ctrl_init_fail.3261828678
Short name T566
Test name
Test status
Simulation time 1806785764 ps
CPU time 4.48 seconds
Started Jul 31 05:33:49 PM PDT 24
Finished Jul 31 05:33:53 PM PDT 24
Peak memory 242140 kb
Host smart-6eca9b7c-e41d-440a-a20a-5d586c777c2b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3261828678 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 214.otp_ctrl_init_fail.3261828678
Directory /workspace/214.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/215.otp_ctrl_init_fail.2126069383
Short name T450
Test name
Test status
Simulation time 2114671255 ps
CPU time 5.02 seconds
Started Jul 31 05:33:48 PM PDT 24
Finished Jul 31 05:33:53 PM PDT 24
Peak memory 242288 kb
Host smart-35aae4da-58a6-46a9-adc4-23da39ddf887
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2126069383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 215.otp_ctrl_init_fail.2126069383
Directory /workspace/215.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/216.otp_ctrl_init_fail.3224527577
Short name T139
Test name
Test status
Simulation time 654956734 ps
CPU time 4.47 seconds
Started Jul 31 05:33:56 PM PDT 24
Finished Jul 31 05:34:01 PM PDT 24
Peak memory 241916 kb
Host smart-0d722ec6-0d3c-4623-836c-e94dd25207ae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3224527577 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 216.otp_ctrl_init_fail.3224527577
Directory /workspace/216.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/217.otp_ctrl_init_fail.3308977142
Short name T983
Test name
Test status
Simulation time 314280849 ps
CPU time 3.79 seconds
Started Jul 31 05:33:55 PM PDT 24
Finished Jul 31 05:33:59 PM PDT 24
Peak memory 242188 kb
Host smart-975ae480-3c7c-4a2f-b267-d4e38782aed4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3308977142 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 217.otp_ctrl_init_fail.3308977142
Directory /workspace/217.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/218.otp_ctrl_init_fail.1248661494
Short name T424
Test name
Test status
Simulation time 184562744 ps
CPU time 4.99 seconds
Started Jul 31 05:33:55 PM PDT 24
Finished Jul 31 05:34:00 PM PDT 24
Peak memory 242064 kb
Host smart-2b7ec19e-e73d-4ffe-b41f-72e240969e2d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1248661494 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 218.otp_ctrl_init_fail.1248661494
Directory /workspace/218.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/219.otp_ctrl_init_fail.847322433
Short name T608
Test name
Test status
Simulation time 559067621 ps
CPU time 3.94 seconds
Started Jul 31 05:33:54 PM PDT 24
Finished Jul 31 05:33:58 PM PDT 24
Peak memory 242328 kb
Host smart-636deba3-12c2-47ec-b8ec-7127ae5c8ad4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=847322433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 219.otp_ctrl_init_fail.847322433
Directory /workspace/219.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/22.otp_ctrl_alert_test.3442282175
Short name T870
Test name
Test status
Simulation time 826785589 ps
CPU time 1.99 seconds
Started Jul 31 05:31:04 PM PDT 24
Finished Jul 31 05:31:06 PM PDT 24
Peak memory 240584 kb
Host smart-43b5afea-ee32-44d0-ac92-25f2e465d271
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3442282175 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_alert_test.3442282175
Directory /workspace/22.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/22.otp_ctrl_check_fail.200827325
Short name T38
Test name
Test status
Simulation time 9248650147 ps
CPU time 21.45 seconds
Started Jul 31 05:30:57 PM PDT 24
Finished Jul 31 05:31:19 PM PDT 24
Peak memory 243172 kb
Host smart-8ee60aab-7da8-43b7-85ca-07273fddf9c1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=200827325 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_check_fail.200827325
Directory /workspace/22.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/22.otp_ctrl_dai_errs.741833533
Short name T621
Test name
Test status
Simulation time 708403743 ps
CPU time 24.33 seconds
Started Jul 31 05:30:56 PM PDT 24
Finished Jul 31 05:31:20 PM PDT 24
Peak memory 242324 kb
Host smart-bc2bfcde-c860-45f2-8b41-66d08f4fdf45
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=741833533 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_errs.741833533
Directory /workspace/22.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/22.otp_ctrl_dai_lock.2407339834
Short name T32
Test name
Test status
Simulation time 3948036803 ps
CPU time 35.17 seconds
Started Jul 31 05:30:57 PM PDT 24
Finished Jul 31 05:31:32 PM PDT 24
Peak memory 243060 kb
Host smart-b162f5f5-9260-47a1-a38a-a4ef099c99aa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2407339834 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_lock.2407339834
Directory /workspace/22.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/22.otp_ctrl_init_fail.1472876088
Short name T894
Test name
Test status
Simulation time 790814676 ps
CPU time 4.89 seconds
Started Jul 31 05:30:57 PM PDT 24
Finished Jul 31 05:31:02 PM PDT 24
Peak memory 242172 kb
Host smart-71379323-a975-4119-b718-151aeeab0e8b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1472876088 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_init_fail.1472876088
Directory /workspace/22.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/22.otp_ctrl_macro_errs.4133650157
Short name T180
Test name
Test status
Simulation time 13575236148 ps
CPU time 35.54 seconds
Started Jul 31 05:30:58 PM PDT 24
Finished Jul 31 05:31:33 PM PDT 24
Peak memory 246160 kb
Host smart-0af5dc7c-76a5-4fc0-aee4-32589a2ad2ba
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4133650157 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_macro_errs.4133650157
Directory /workspace/22.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/22.otp_ctrl_parallel_key_req.777719812
Short name T326
Test name
Test status
Simulation time 11143330525 ps
CPU time 44.91 seconds
Started Jul 31 05:30:57 PM PDT 24
Finished Jul 31 05:31:42 PM PDT 24
Peak memory 242244 kb
Host smart-4c8c75c4-cc61-4a6a-a751-c6bf7184b0bd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=777719812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_key_req.777719812
Directory /workspace/22.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/22.otp_ctrl_parallel_lc_esc.2917334829
Short name T385
Test name
Test status
Simulation time 111758535 ps
CPU time 4.2 seconds
Started Jul 31 05:31:00 PM PDT 24
Finished Jul 31 05:31:04 PM PDT 24
Peak memory 241940 kb
Host smart-da41b92e-3237-46b9-9b67-0e34bf9fff3d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2917334829 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_esc.2917334829
Directory /workspace/22.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/22.otp_ctrl_parallel_lc_req.1998539752
Short name T1000
Test name
Test status
Simulation time 8581787303 ps
CPU time 22.26 seconds
Started Jul 31 05:30:59 PM PDT 24
Finished Jul 31 05:31:21 PM PDT 24
Peak memory 242404 kb
Host smart-4ff970de-fd85-4968-bdc1-2995c303ed09
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1998539752 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_req.1998539752
Directory /workspace/22.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/22.otp_ctrl_regwen.1221985476
Short name T789
Test name
Test status
Simulation time 299451369 ps
CPU time 11.97 seconds
Started Jul 31 05:30:59 PM PDT 24
Finished Jul 31 05:31:11 PM PDT 24
Peak memory 241964 kb
Host smart-4dab84e4-6341-46a5-a7dd-8f886c85fd36
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1221985476 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_regwen.1221985476
Directory /workspace/22.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/22.otp_ctrl_smoke.465508521
Short name T584
Test name
Test status
Simulation time 332173802 ps
CPU time 5.53 seconds
Started Jul 31 05:30:56 PM PDT 24
Finished Jul 31 05:31:02 PM PDT 24
Peak memory 241848 kb
Host smart-be7a84a9-a99d-4807-b138-710a5a2008a9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=465508521 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_smoke.465508521
Directory /workspace/22.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/22.otp_ctrl_stress_all.261277750
Short name T964
Test name
Test status
Simulation time 1048888138 ps
CPU time 19.65 seconds
Started Jul 31 05:30:58 PM PDT 24
Finished Jul 31 05:31:18 PM PDT 24
Peak memory 248632 kb
Host smart-b0dc6de1-ace1-4b10-9356-74dfe0cd3278
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=261277750 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all.
261277750
Directory /workspace/22.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/22.otp_ctrl_stress_all_with_rand_reset.2689954883
Short name T355
Test name
Test status
Simulation time 311410342875 ps
CPU time 2252.4 seconds
Started Jul 31 05:31:01 PM PDT 24
Finished Jul 31 06:08:34 PM PDT 24
Peak memory 618436 kb
Host smart-f5a76234-0aa3-4502-b96c-b37720a194f1
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2689954883 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all_with_rand_reset.2689954883
Directory /workspace/22.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/22.otp_ctrl_test_access.3333404652
Short name T415
Test name
Test status
Simulation time 440958253 ps
CPU time 8.96 seconds
Started Jul 31 05:30:58 PM PDT 24
Finished Jul 31 05:31:07 PM PDT 24
Peak memory 241944 kb
Host smart-5f1e6c9e-1017-4a21-804f-705ba5c35f9e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3333404652 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_test_access.3333404652
Directory /workspace/22.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/220.otp_ctrl_init_fail.824625494
Short name T647
Test name
Test status
Simulation time 447204532 ps
CPU time 4.64 seconds
Started Jul 31 05:33:54 PM PDT 24
Finished Jul 31 05:33:59 PM PDT 24
Peak memory 242176 kb
Host smart-cdef803b-319c-42b7-8a67-1019d031b3ea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=824625494 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 220.otp_ctrl_init_fail.824625494
Directory /workspace/220.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/222.otp_ctrl_init_fail.1314437868
Short name T751
Test name
Test status
Simulation time 188657635 ps
CPU time 3.9 seconds
Started Jul 31 05:33:56 PM PDT 24
Finished Jul 31 05:34:00 PM PDT 24
Peak memory 242048 kb
Host smart-30410a6d-8d49-497d-a65d-a591343c14b6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1314437868 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 222.otp_ctrl_init_fail.1314437868
Directory /workspace/222.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/223.otp_ctrl_init_fail.2995978305
Short name T439
Test name
Test status
Simulation time 108508240 ps
CPU time 4.62 seconds
Started Jul 31 05:33:56 PM PDT 24
Finished Jul 31 05:34:01 PM PDT 24
Peak memory 242124 kb
Host smart-ee4703f1-3d84-4d00-9b41-1ac0dbd7084e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2995978305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 223.otp_ctrl_init_fail.2995978305
Directory /workspace/223.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/224.otp_ctrl_init_fail.2659954390
Short name T448
Test name
Test status
Simulation time 136702089 ps
CPU time 3.62 seconds
Started Jul 31 05:33:56 PM PDT 24
Finished Jul 31 05:33:59 PM PDT 24
Peak memory 241996 kb
Host smart-2268d75d-ce2e-486a-9607-1a11b842c23c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2659954390 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 224.otp_ctrl_init_fail.2659954390
Directory /workspace/224.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/225.otp_ctrl_init_fail.365938921
Short name T1052
Test name
Test status
Simulation time 129451792 ps
CPU time 3.28 seconds
Started Jul 31 05:33:58 PM PDT 24
Finished Jul 31 05:34:01 PM PDT 24
Peak memory 242136 kb
Host smart-e3f9e7dd-18ca-4f34-8e82-c73746e98fc6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=365938921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 225.otp_ctrl_init_fail.365938921
Directory /workspace/225.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/226.otp_ctrl_init_fail.3230724990
Short name T988
Test name
Test status
Simulation time 187189010 ps
CPU time 3.21 seconds
Started Jul 31 05:33:55 PM PDT 24
Finished Jul 31 05:33:59 PM PDT 24
Peak memory 242048 kb
Host smart-9533534e-918d-4fa6-843d-32d159490a7a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3230724990 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 226.otp_ctrl_init_fail.3230724990
Directory /workspace/226.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/227.otp_ctrl_init_fail.1133426391
Short name T181
Test name
Test status
Simulation time 191547906 ps
CPU time 4.59 seconds
Started Jul 31 05:33:55 PM PDT 24
Finished Jul 31 05:33:59 PM PDT 24
Peak memory 241980 kb
Host smart-87117dd0-ee1e-48d2-864c-2f96a6c28dde
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1133426391 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 227.otp_ctrl_init_fail.1133426391
Directory /workspace/227.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/228.otp_ctrl_init_fail.2518405800
Short name T826
Test name
Test status
Simulation time 1942885063 ps
CPU time 6.44 seconds
Started Jul 31 05:33:58 PM PDT 24
Finished Jul 31 05:34:05 PM PDT 24
Peak memory 241880 kb
Host smart-38fd3b06-7fab-4e95-b409-04de6ad6020a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2518405800 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 228.otp_ctrl_init_fail.2518405800
Directory /workspace/228.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/229.otp_ctrl_init_fail.769053658
Short name T761
Test name
Test status
Simulation time 289181017 ps
CPU time 3.76 seconds
Started Jul 31 05:33:56 PM PDT 24
Finished Jul 31 05:33:59 PM PDT 24
Peak memory 242328 kb
Host smart-60b4c4b1-4f45-42d5-97cf-e0c930eb3654
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=769053658 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 229.otp_ctrl_init_fail.769053658
Directory /workspace/229.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/23.otp_ctrl_alert_test.653061073
Short name T445
Test name
Test status
Simulation time 134552202 ps
CPU time 1.98 seconds
Started Jul 31 05:31:06 PM PDT 24
Finished Jul 31 05:31:08 PM PDT 24
Peak memory 240692 kb
Host smart-70ebc176-0a3b-45e8-ae90-b17b335669fa
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=653061073 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_alert_test.653061073
Directory /workspace/23.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/23.otp_ctrl_check_fail.1337514990
Short name T109
Test name
Test status
Simulation time 331472615 ps
CPU time 4.4 seconds
Started Jul 31 05:31:04 PM PDT 24
Finished Jul 31 05:31:08 PM PDT 24
Peak memory 241892 kb
Host smart-c8b3aba1-7550-4c26-afd5-c408417a2bdd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1337514990 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_check_fail.1337514990
Directory /workspace/23.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/23.otp_ctrl_dai_errs.2801264939
Short name T683
Test name
Test status
Simulation time 384885844 ps
CPU time 20.93 seconds
Started Jul 31 05:31:04 PM PDT 24
Finished Jul 31 05:31:25 PM PDT 24
Peak memory 242276 kb
Host smart-71d58d96-a7a8-44b7-8f80-3808f252698e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2801264939 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_errs.2801264939
Directory /workspace/23.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/23.otp_ctrl_init_fail.1600400861
Short name T434
Test name
Test status
Simulation time 102053473 ps
CPU time 3.56 seconds
Started Jul 31 05:31:03 PM PDT 24
Finished Jul 31 05:31:07 PM PDT 24
Peak memory 241956 kb
Host smart-75ebff78-b8d9-46c0-8196-df3f58071ec0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1600400861 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_init_fail.1600400861
Directory /workspace/23.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/23.otp_ctrl_macro_errs.1950408183
Short name T1008
Test name
Test status
Simulation time 1993533999 ps
CPU time 37.71 seconds
Started Jul 31 05:31:03 PM PDT 24
Finished Jul 31 05:31:41 PM PDT 24
Peak memory 256792 kb
Host smart-9360c95d-0475-4cde-baf8-0490c0e3502d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1950408183 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_macro_errs.1950408183
Directory /workspace/23.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/23.otp_ctrl_parallel_key_req.3102041087
Short name T411
Test name
Test status
Simulation time 10316986289 ps
CPU time 17.16 seconds
Started Jul 31 05:31:03 PM PDT 24
Finished Jul 31 05:31:21 PM PDT 24
Peak memory 242336 kb
Host smart-6d4fabb8-ddc2-46c6-8864-d2d8f0c47ae8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3102041087 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_key_req.3102041087
Directory /workspace/23.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/23.otp_ctrl_parallel_lc_esc.2822163625
Short name T230
Test name
Test status
Simulation time 118095917 ps
CPU time 4.5 seconds
Started Jul 31 05:31:02 PM PDT 24
Finished Jul 31 05:31:07 PM PDT 24
Peak memory 241780 kb
Host smart-a0993bbf-b7e0-4138-af5a-292e46662119
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2822163625 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_esc.2822163625
Directory /workspace/23.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/23.otp_ctrl_parallel_lc_req.4051916697
Short name T585
Test name
Test status
Simulation time 1243583501 ps
CPU time 16.49 seconds
Started Jul 31 05:31:03 PM PDT 24
Finished Jul 31 05:31:19 PM PDT 24
Peak memory 248512 kb
Host smart-eed9a907-76fa-4d00-92c4-ca924f5a90b0
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4051916697 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_req.4051916697
Directory /workspace/23.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/23.otp_ctrl_regwen.1112064481
Short name T378
Test name
Test status
Simulation time 2014649959 ps
CPU time 6.94 seconds
Started Jul 31 05:31:03 PM PDT 24
Finished Jul 31 05:31:10 PM PDT 24
Peak memory 241972 kb
Host smart-608303a0-1f9f-4dbc-8c0c-3aaca907a8f1
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1112064481 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_regwen.1112064481
Directory /workspace/23.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/23.otp_ctrl_smoke.3475874282
Short name T267
Test name
Test status
Simulation time 293981905 ps
CPU time 9.44 seconds
Started Jul 31 05:31:04 PM PDT 24
Finished Jul 31 05:31:13 PM PDT 24
Peak memory 241996 kb
Host smart-b7dddfac-9e3c-4af8-84c6-a1fa7a317f72
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3475874282 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_smoke.3475874282
Directory /workspace/23.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/23.otp_ctrl_test_access.725051452
Short name T918
Test name
Test status
Simulation time 370037959 ps
CPU time 14.75 seconds
Started Jul 31 05:31:02 PM PDT 24
Finished Jul 31 05:31:17 PM PDT 24
Peak memory 248668 kb
Host smart-c53bef60-df0d-40ca-9614-22d233bad4a4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=725051452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_test_access.725051452
Directory /workspace/23.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/230.otp_ctrl_init_fail.680838498
Short name T175
Test name
Test status
Simulation time 503501483 ps
CPU time 4.47 seconds
Started Jul 31 05:33:56 PM PDT 24
Finished Jul 31 05:34:01 PM PDT 24
Peak memory 241968 kb
Host smart-bba7caeb-f99e-4e90-83c8-eb9ab4b25b06
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=680838498 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 230.otp_ctrl_init_fail.680838498
Directory /workspace/230.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/231.otp_ctrl_init_fail.1138804247
Short name T66
Test name
Test status
Simulation time 119947350 ps
CPU time 4.31 seconds
Started Jul 31 05:33:55 PM PDT 24
Finished Jul 31 05:34:00 PM PDT 24
Peak memory 242388 kb
Host smart-e9ac2840-76d4-4a58-a34b-c5eba2117489
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1138804247 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 231.otp_ctrl_init_fail.1138804247
Directory /workspace/231.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/232.otp_ctrl_init_fail.2010796606
Short name T869
Test name
Test status
Simulation time 170390377 ps
CPU time 3.83 seconds
Started Jul 31 05:33:51 PM PDT 24
Finished Jul 31 05:33:55 PM PDT 24
Peak memory 242220 kb
Host smart-431054c0-f32f-4ff4-a40a-e0e1edf6f662
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2010796606 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 232.otp_ctrl_init_fail.2010796606
Directory /workspace/232.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/233.otp_ctrl_init_fail.93507414
Short name T664
Test name
Test status
Simulation time 114078309 ps
CPU time 3.45 seconds
Started Jul 31 05:33:53 PM PDT 24
Finished Jul 31 05:33:57 PM PDT 24
Peak memory 242128 kb
Host smart-ae1d1cc3-919a-4ca4-a564-0393f7b51a3b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=93507414 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 233.otp_ctrl_init_fail.93507414
Directory /workspace/233.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/234.otp_ctrl_init_fail.2264414409
Short name T462
Test name
Test status
Simulation time 245916160 ps
CPU time 4.44 seconds
Started Jul 31 05:33:55 PM PDT 24
Finished Jul 31 05:33:59 PM PDT 24
Peak memory 241992 kb
Host smart-02c33bb3-2132-4501-ac78-095203dcff89
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2264414409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 234.otp_ctrl_init_fail.2264414409
Directory /workspace/234.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/235.otp_ctrl_init_fail.2249659240
Short name T662
Test name
Test status
Simulation time 538468070 ps
CPU time 4.83 seconds
Started Jul 31 05:33:54 PM PDT 24
Finished Jul 31 05:33:59 PM PDT 24
Peak memory 241932 kb
Host smart-4a0b130b-626c-4e0b-94f6-c04044c19782
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2249659240 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 235.otp_ctrl_init_fail.2249659240
Directory /workspace/235.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/236.otp_ctrl_init_fail.2164570709
Short name T1156
Test name
Test status
Simulation time 300006240 ps
CPU time 3.94 seconds
Started Jul 31 05:33:55 PM PDT 24
Finished Jul 31 05:33:59 PM PDT 24
Peak memory 242252 kb
Host smart-0939c7a9-fa61-49b6-85cd-af5d362f696c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2164570709 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 236.otp_ctrl_init_fail.2164570709
Directory /workspace/236.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/237.otp_ctrl_init_fail.2161794623
Short name T654
Test name
Test status
Simulation time 183765485 ps
CPU time 4.15 seconds
Started Jul 31 05:33:57 PM PDT 24
Finished Jul 31 05:34:01 PM PDT 24
Peak memory 241880 kb
Host smart-001ebe33-221f-4b8b-8469-6a561dad0a6f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2161794623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 237.otp_ctrl_init_fail.2161794623
Directory /workspace/237.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/238.otp_ctrl_init_fail.3309713884
Short name T552
Test name
Test status
Simulation time 1461897303 ps
CPU time 4.86 seconds
Started Jul 31 05:33:57 PM PDT 24
Finished Jul 31 05:34:02 PM PDT 24
Peak memory 242348 kb
Host smart-e71ab935-1746-4818-84c0-b4acee0a0a42
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3309713884 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 238.otp_ctrl_init_fail.3309713884
Directory /workspace/238.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/24.otp_ctrl_alert_test.4248533268
Short name T456
Test name
Test status
Simulation time 101805105 ps
CPU time 2.05 seconds
Started Jul 31 05:31:09 PM PDT 24
Finished Jul 31 05:31:11 PM PDT 24
Peak memory 240356 kb
Host smart-279aceb6-ee4b-4420-abab-5ffb7130e929
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4248533268 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_alert_test.4248533268
Directory /workspace/24.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/24.otp_ctrl_check_fail.89279821
Short name T969
Test name
Test status
Simulation time 768450673 ps
CPU time 16.67 seconds
Started Jul 31 05:31:09 PM PDT 24
Finished Jul 31 05:31:25 PM PDT 24
Peak memory 248624 kb
Host smart-1bb96168-c38d-4bfb-b3f1-1888bedd72e0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=89279821 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_check_fail.89279821
Directory /workspace/24.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/24.otp_ctrl_dai_errs.3225087937
Short name T500
Test name
Test status
Simulation time 3680174574 ps
CPU time 30.55 seconds
Started Jul 31 05:31:12 PM PDT 24
Finished Jul 31 05:31:42 PM PDT 24
Peak memory 244480 kb
Host smart-06b30c34-ed99-478f-a5f4-44ef2942d2ca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3225087937 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_errs.3225087937
Directory /workspace/24.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/24.otp_ctrl_dai_lock.4228825265
Short name T547
Test name
Test status
Simulation time 576033158 ps
CPU time 3.64 seconds
Started Jul 31 05:31:08 PM PDT 24
Finished Jul 31 05:31:12 PM PDT 24
Peak memory 241800 kb
Host smart-363a9adc-8dcc-478b-8bba-9f1c8e10caad
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4228825265 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_lock.4228825265
Directory /workspace/24.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/24.otp_ctrl_init_fail.1326435089
Short name T582
Test name
Test status
Simulation time 363290092 ps
CPU time 4.07 seconds
Started Jul 31 05:31:03 PM PDT 24
Finished Jul 31 05:31:07 PM PDT 24
Peak memory 242016 kb
Host smart-44b37a9b-c4cc-424d-9249-2ea2ad2af9cb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1326435089 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_init_fail.1326435089
Directory /workspace/24.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/24.otp_ctrl_parallel_key_req.477744061
Short name T997
Test name
Test status
Simulation time 2555239240 ps
CPU time 17.92 seconds
Started Jul 31 05:31:12 PM PDT 24
Finished Jul 31 05:31:30 PM PDT 24
Peak memory 242068 kb
Host smart-6abecfd9-27d3-4380-98d9-8f2c2310ca68
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=477744061 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_key_req.477744061
Directory /workspace/24.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/24.otp_ctrl_parallel_lc_esc.1502141965
Short name T1048
Test name
Test status
Simulation time 1995000356 ps
CPU time 6.81 seconds
Started Jul 31 05:31:21 PM PDT 24
Finished Jul 31 05:31:28 PM PDT 24
Peak memory 241908 kb
Host smart-76270f70-06a7-4c0c-a7c3-4b8796ac120c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1502141965 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_esc.1502141965
Directory /workspace/24.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/24.otp_ctrl_parallel_lc_req.193414137
Short name T872
Test name
Test status
Simulation time 456591847 ps
CPU time 13.76 seconds
Started Jul 31 05:31:09 PM PDT 24
Finished Jul 31 05:31:23 PM PDT 24
Peak memory 242092 kb
Host smart-3bfa4b3e-30f3-4086-b367-7ed62de1ae87
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=193414137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_req.193414137
Directory /workspace/24.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/24.otp_ctrl_regwen.4040283430
Short name T328
Test name
Test status
Simulation time 443175373 ps
CPU time 4.68 seconds
Started Jul 31 05:31:11 PM PDT 24
Finished Jul 31 05:31:16 PM PDT 24
Peak memory 241848 kb
Host smart-980f97d8-b028-4302-b2bb-a905f7c30651
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4040283430 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_regwen.4040283430
Directory /workspace/24.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/24.otp_ctrl_smoke.4248177004
Short name T548
Test name
Test status
Simulation time 380537617 ps
CPU time 5.86 seconds
Started Jul 31 05:31:02 PM PDT 24
Finished Jul 31 05:31:08 PM PDT 24
Peak memory 242276 kb
Host smart-74000b46-3204-4858-848b-2118763d98a8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4248177004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_smoke.4248177004
Directory /workspace/24.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/24.otp_ctrl_stress_all_with_rand_reset.1325670436
Short name T353
Test name
Test status
Simulation time 63034981020 ps
CPU time 1519.77 seconds
Started Jul 31 05:31:12 PM PDT 24
Finished Jul 31 05:56:32 PM PDT 24
Peak memory 273280 kb
Host smart-065f3292-1079-45a3-ab0c-82b53a6755f9
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1325670436 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all_with_rand_reset.1325670436
Directory /workspace/24.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/24.otp_ctrl_test_access.3404928643
Short name T293
Test name
Test status
Simulation time 1741440484 ps
CPU time 14.61 seconds
Started Jul 31 05:31:08 PM PDT 24
Finished Jul 31 05:31:22 PM PDT 24
Peak memory 242368 kb
Host smart-7689bd0d-981d-44cc-b072-425203091588
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3404928643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_test_access.3404928643
Directory /workspace/24.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/240.otp_ctrl_init_fail.3942209520
Short name T60
Test name
Test status
Simulation time 198072997 ps
CPU time 4.4 seconds
Started Jul 31 05:34:02 PM PDT 24
Finished Jul 31 05:34:07 PM PDT 24
Peak memory 242056 kb
Host smart-7daa8ab2-da9a-401f-be94-287ba16025b7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3942209520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 240.otp_ctrl_init_fail.3942209520
Directory /workspace/240.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/241.otp_ctrl_init_fail.360583187
Short name T135
Test name
Test status
Simulation time 294698047 ps
CPU time 4.14 seconds
Started Jul 31 05:34:01 PM PDT 24
Finished Jul 31 05:34:05 PM PDT 24
Peak memory 242108 kb
Host smart-190e3152-d570-4476-9c40-fec692ee29b2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=360583187 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 241.otp_ctrl_init_fail.360583187
Directory /workspace/241.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/242.otp_ctrl_init_fail.2110778605
Short name T886
Test name
Test status
Simulation time 155699707 ps
CPU time 3.56 seconds
Started Jul 31 05:34:02 PM PDT 24
Finished Jul 31 05:34:06 PM PDT 24
Peak memory 242116 kb
Host smart-ea151120-e9a9-4c0d-a41a-2a90e17e4de8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2110778605 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 242.otp_ctrl_init_fail.2110778605
Directory /workspace/242.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/244.otp_ctrl_init_fail.2271589170
Short name T1150
Test name
Test status
Simulation time 138951583 ps
CPU time 4.11 seconds
Started Jul 31 05:33:59 PM PDT 24
Finished Jul 31 05:34:03 PM PDT 24
Peak memory 242240 kb
Host smart-9d84f1d7-5be7-4b68-a333-13ec6461f634
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2271589170 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 244.otp_ctrl_init_fail.2271589170
Directory /workspace/244.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/245.otp_ctrl_init_fail.1320000740
Short name T143
Test name
Test status
Simulation time 190241423 ps
CPU time 3.35 seconds
Started Jul 31 05:34:00 PM PDT 24
Finished Jul 31 05:34:04 PM PDT 24
Peak memory 242248 kb
Host smart-ae7b9867-60de-4db3-9fc4-539f7d27adeb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1320000740 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 245.otp_ctrl_init_fail.1320000740
Directory /workspace/245.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/246.otp_ctrl_init_fail.742944290
Short name T860
Test name
Test status
Simulation time 205990096 ps
CPU time 4.15 seconds
Started Jul 31 05:33:57 PM PDT 24
Finished Jul 31 05:34:01 PM PDT 24
Peak memory 242192 kb
Host smart-dcedb186-6ca2-4d5e-a7be-fa4bd198738b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=742944290 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 246.otp_ctrl_init_fail.742944290
Directory /workspace/246.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/247.otp_ctrl_init_fail.2845022332
Short name T1077
Test name
Test status
Simulation time 446661015 ps
CPU time 4.28 seconds
Started Jul 31 05:33:58 PM PDT 24
Finished Jul 31 05:34:02 PM PDT 24
Peak memory 242256 kb
Host smart-3d1fdba9-6777-4d80-9ca0-ec27def3e5fa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2845022332 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 247.otp_ctrl_init_fail.2845022332
Directory /workspace/247.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/248.otp_ctrl_init_fail.390494865
Short name T141
Test name
Test status
Simulation time 203754703 ps
CPU time 4.04 seconds
Started Jul 31 05:34:00 PM PDT 24
Finished Jul 31 05:34:04 PM PDT 24
Peak memory 242148 kb
Host smart-a73dad35-74c8-4e70-bf2c-762ec1fb2a50
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=390494865 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 248.otp_ctrl_init_fail.390494865
Directory /workspace/248.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/249.otp_ctrl_init_fail.3988212225
Short name T581
Test name
Test status
Simulation time 2080310076 ps
CPU time 5.31 seconds
Started Jul 31 05:34:03 PM PDT 24
Finished Jul 31 05:34:08 PM PDT 24
Peak memory 241908 kb
Host smart-9f0019c6-d04b-4172-b6bb-a28f05dc213a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3988212225 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 249.otp_ctrl_init_fail.3988212225
Directory /workspace/249.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/25.otp_ctrl_alert_test.69291447
Short name T2
Test name
Test status
Simulation time 112577359 ps
CPU time 1.68 seconds
Started Jul 31 05:31:12 PM PDT 24
Finished Jul 31 05:31:13 PM PDT 24
Peak memory 240472 kb
Host smart-e3664d0b-2926-4fc3-a812-45e1d4e48bad
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=69291447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_alert_test.69291447
Directory /workspace/25.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/25.otp_ctrl_check_fail.2915010348
Short name T51
Test name
Test status
Simulation time 535066760 ps
CPU time 17.77 seconds
Started Jul 31 05:31:11 PM PDT 24
Finished Jul 31 05:31:29 PM PDT 24
Peak memory 242868 kb
Host smart-16435515-fff0-46b1-91e1-ab39fa404738
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2915010348 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_check_fail.2915010348
Directory /workspace/25.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/25.otp_ctrl_dai_errs.151625239
Short name T361
Test name
Test status
Simulation time 5115332794 ps
CPU time 39.86 seconds
Started Jul 31 05:31:10 PM PDT 24
Finished Jul 31 05:31:51 PM PDT 24
Peak memory 249060 kb
Host smart-23712fca-5653-4ed7-8bca-0049c2fbd19a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=151625239 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_errs.151625239
Directory /workspace/25.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/25.otp_ctrl_dai_lock.2258409443
Short name T484
Test name
Test status
Simulation time 1361718649 ps
CPU time 9.53 seconds
Started Jul 31 05:31:06 PM PDT 24
Finished Jul 31 05:31:16 PM PDT 24
Peak memory 248584 kb
Host smart-0e725a14-7c9d-43c5-8a5e-cd9467613338
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2258409443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_lock.2258409443
Directory /workspace/25.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/25.otp_ctrl_init_fail.593151092
Short name T623
Test name
Test status
Simulation time 172784512 ps
CPU time 4.51 seconds
Started Jul 31 05:31:09 PM PDT 24
Finished Jul 31 05:31:13 PM PDT 24
Peak memory 241968 kb
Host smart-233bb696-f312-4188-9265-e7c869a1e929
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=593151092 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_init_fail.593151092
Directory /workspace/25.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/25.otp_ctrl_macro_errs.2989110182
Short name T933
Test name
Test status
Simulation time 1001343067 ps
CPU time 12.42 seconds
Started Jul 31 05:31:08 PM PDT 24
Finished Jul 31 05:31:21 PM PDT 24
Peak memory 242080 kb
Host smart-7a6d67c8-a25d-446e-971a-2ab158c3a6a4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2989110182 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_macro_errs.2989110182
Directory /workspace/25.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/25.otp_ctrl_parallel_key_req.1515031706
Short name T414
Test name
Test status
Simulation time 14032687902 ps
CPU time 38.67 seconds
Started Jul 31 05:31:11 PM PDT 24
Finished Jul 31 05:31:50 PM PDT 24
Peak memory 248600 kb
Host smart-62d92940-1df5-403e-b866-d8fafbe7b724
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1515031706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_key_req.1515031706
Directory /workspace/25.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/25.otp_ctrl_parallel_lc_esc.3997518908
Short name T269
Test name
Test status
Simulation time 257871782 ps
CPU time 7.93 seconds
Started Jul 31 05:31:11 PM PDT 24
Finished Jul 31 05:31:19 PM PDT 24
Peak memory 242224 kb
Host smart-985e249b-cbcb-49ca-a69d-4bbb3709d6fe
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3997518908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_esc.3997518908
Directory /workspace/25.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/25.otp_ctrl_parallel_lc_req.1850988925
Short name T216
Test name
Test status
Simulation time 1304173764 ps
CPU time 19.53 seconds
Started Jul 31 05:31:12 PM PDT 24
Finished Jul 31 05:31:32 PM PDT 24
Peak memory 242160 kb
Host smart-f2dff579-a8a9-4c51-bf0e-5edcd285798f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1850988925 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_req.1850988925
Directory /workspace/25.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/25.otp_ctrl_regwen.3262551756
Short name T555
Test name
Test status
Simulation time 238545068 ps
CPU time 7.4 seconds
Started Jul 31 05:31:15 PM PDT 24
Finished Jul 31 05:31:23 PM PDT 24
Peak memory 241948 kb
Host smart-a79f071f-c136-40e8-b50c-fbb04edac80d
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3262551756 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_regwen.3262551756
Directory /workspace/25.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/25.otp_ctrl_smoke.695128066
Short name T1157
Test name
Test status
Simulation time 405383493 ps
CPU time 7.58 seconds
Started Jul 31 05:31:06 PM PDT 24
Finished Jul 31 05:31:14 PM PDT 24
Peak memory 242020 kb
Host smart-abdc2ff1-d0fb-4ac8-bf7b-dbb2e83037f3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=695128066 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_smoke.695128066
Directory /workspace/25.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/25.otp_ctrl_stress_all.4022647308
Short name T981
Test name
Test status
Simulation time 7423542474 ps
CPU time 54.66 seconds
Started Jul 31 05:31:16 PM PDT 24
Finished Jul 31 05:32:11 PM PDT 24
Peak memory 247996 kb
Host smart-1d0056fb-0c9c-45b7-b15b-f94a3f6ea890
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4022647308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all
.4022647308
Directory /workspace/25.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/25.otp_ctrl_test_access.2595845643
Short name T185
Test name
Test status
Simulation time 774977583 ps
CPU time 9.41 seconds
Started Jul 31 05:31:14 PM PDT 24
Finished Jul 31 05:31:24 PM PDT 24
Peak memory 242096 kb
Host smart-44d9bc0c-afaf-4979-9325-87c58825f405
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2595845643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_test_access.2595845643
Directory /workspace/25.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/250.otp_ctrl_init_fail.2524866044
Short name T672
Test name
Test status
Simulation time 2835807303 ps
CPU time 6.39 seconds
Started Jul 31 05:34:02 PM PDT 24
Finished Jul 31 05:34:08 PM PDT 24
Peak memory 241956 kb
Host smart-2af6d5dc-e023-4517-a333-99f15b5d239f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2524866044 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 250.otp_ctrl_init_fail.2524866044
Directory /workspace/250.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/251.otp_ctrl_init_fail.1994816878
Short name T144
Test name
Test status
Simulation time 146188049 ps
CPU time 4.11 seconds
Started Jul 31 05:33:59 PM PDT 24
Finished Jul 31 05:34:04 PM PDT 24
Peak memory 241972 kb
Host smart-9a84ac66-4684-4543-a966-93c44cc14426
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1994816878 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 251.otp_ctrl_init_fail.1994816878
Directory /workspace/251.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/252.otp_ctrl_init_fail.529667514
Short name T640
Test name
Test status
Simulation time 2093029986 ps
CPU time 5.01 seconds
Started Jul 31 05:33:59 PM PDT 24
Finished Jul 31 05:34:04 PM PDT 24
Peak memory 242348 kb
Host smart-020e6603-26a4-4241-b518-1a1a86efe224
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=529667514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 252.otp_ctrl_init_fail.529667514
Directory /workspace/252.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/253.otp_ctrl_init_fail.429053520
Short name T536
Test name
Test status
Simulation time 539865033 ps
CPU time 3.83 seconds
Started Jul 31 05:34:01 PM PDT 24
Finished Jul 31 05:34:05 PM PDT 24
Peak memory 242236 kb
Host smart-e01bcd42-39c4-4b60-8165-2c6c1a549a80
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=429053520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 253.otp_ctrl_init_fail.429053520
Directory /workspace/253.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/254.otp_ctrl_init_fail.755541969
Short name T56
Test name
Test status
Simulation time 533161154 ps
CPU time 5.6 seconds
Started Jul 31 05:33:59 PM PDT 24
Finished Jul 31 05:34:05 PM PDT 24
Peak memory 242276 kb
Host smart-b993890b-e953-404b-8430-75268fb9075c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=755541969 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 254.otp_ctrl_init_fail.755541969
Directory /workspace/254.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/255.otp_ctrl_init_fail.1420663951
Short name T726
Test name
Test status
Simulation time 226329307 ps
CPU time 5.02 seconds
Started Jul 31 05:33:58 PM PDT 24
Finished Jul 31 05:34:03 PM PDT 24
Peak memory 242224 kb
Host smart-ad6624a0-3e2d-4a41-9f1d-68da837c9e07
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1420663951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 255.otp_ctrl_init_fail.1420663951
Directory /workspace/255.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/256.otp_ctrl_init_fail.4265491069
Short name T120
Test name
Test status
Simulation time 2488226107 ps
CPU time 5.73 seconds
Started Jul 31 05:34:01 PM PDT 24
Finished Jul 31 05:34:07 PM PDT 24
Peak memory 242216 kb
Host smart-df4d4f5e-715f-4aa7-a786-20b0f8361c86
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4265491069 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 256.otp_ctrl_init_fail.4265491069
Directory /workspace/256.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/257.otp_ctrl_init_fail.593903830
Short name T470
Test name
Test status
Simulation time 282138339 ps
CPU time 4.47 seconds
Started Jul 31 05:34:01 PM PDT 24
Finished Jul 31 05:34:05 PM PDT 24
Peak memory 242072 kb
Host smart-521c4584-d002-43b6-930d-15a42c1d0bb3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=593903830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 257.otp_ctrl_init_fail.593903830
Directory /workspace/257.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/258.otp_ctrl_init_fail.1531919940
Short name T741
Test name
Test status
Simulation time 1869401622 ps
CPU time 6.44 seconds
Started Jul 31 05:34:00 PM PDT 24
Finished Jul 31 05:34:06 PM PDT 24
Peak memory 242176 kb
Host smart-30ce9e91-f110-444b-b5d9-acf2829492aa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1531919940 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 258.otp_ctrl_init_fail.1531919940
Directory /workspace/258.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/259.otp_ctrl_init_fail.1625985495
Short name T1116
Test name
Test status
Simulation time 1838510645 ps
CPU time 7.49 seconds
Started Jul 31 05:34:02 PM PDT 24
Finished Jul 31 05:34:10 PM PDT 24
Peak memory 242000 kb
Host smart-8974d5e0-495e-4cd8-b62e-530d41658dc4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1625985495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 259.otp_ctrl_init_fail.1625985495
Directory /workspace/259.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/26.otp_ctrl_alert_test.389963951
Short name T636
Test name
Test status
Simulation time 78830924 ps
CPU time 1.84 seconds
Started Jul 31 05:31:13 PM PDT 24
Finished Jul 31 05:31:15 PM PDT 24
Peak memory 240896 kb
Host smart-a5ed434d-8607-45dd-8d74-f0ad0430744e
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=389963951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_alert_test.389963951
Directory /workspace/26.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/26.otp_ctrl_dai_errs.2447404109
Short name T1051
Test name
Test status
Simulation time 906475011 ps
CPU time 12.75 seconds
Started Jul 31 05:31:13 PM PDT 24
Finished Jul 31 05:31:25 PM PDT 24
Peak memory 242016 kb
Host smart-2d291173-6033-4b9c-b0f1-05d1339dc9d5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2447404109 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_errs.2447404109
Directory /workspace/26.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/26.otp_ctrl_dai_lock.3975499591
Short name T1046
Test name
Test status
Simulation time 191436788 ps
CPU time 8.01 seconds
Started Jul 31 05:31:14 PM PDT 24
Finished Jul 31 05:31:22 PM PDT 24
Peak memory 241952 kb
Host smart-1d17669e-53ae-4636-b113-5d70b499626a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3975499591 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_lock.3975499591
Directory /workspace/26.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/26.otp_ctrl_init_fail.1521761916
Short name T609
Test name
Test status
Simulation time 229299187 ps
CPU time 3.43 seconds
Started Jul 31 05:31:14 PM PDT 24
Finished Jul 31 05:31:18 PM PDT 24
Peak memory 241936 kb
Host smart-63fa4eed-5db6-4a03-8916-56f58c8366a4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1521761916 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_init_fail.1521761916
Directory /workspace/26.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/26.otp_ctrl_macro_errs.903478775
Short name T513
Test name
Test status
Simulation time 2678603423 ps
CPU time 18.69 seconds
Started Jul 31 05:31:13 PM PDT 24
Finished Jul 31 05:31:32 PM PDT 24
Peak memory 242196 kb
Host smart-ebcd5283-38e9-4e9d-8bb7-25d9a010c7cc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=903478775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_macro_errs.903478775
Directory /workspace/26.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/26.otp_ctrl_parallel_key_req.2559043581
Short name T1050
Test name
Test status
Simulation time 1187220818 ps
CPU time 25.09 seconds
Started Jul 31 05:31:14 PM PDT 24
Finished Jul 31 05:31:39 PM PDT 24
Peak memory 242520 kb
Host smart-33313fef-e684-439e-b774-0fce6a25b6e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2559043581 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_key_req.2559043581
Directory /workspace/26.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/26.otp_ctrl_parallel_lc_esc.649395290
Short name T1167
Test name
Test status
Simulation time 2644610605 ps
CPU time 9.43 seconds
Started Jul 31 05:31:12 PM PDT 24
Finished Jul 31 05:31:22 PM PDT 24
Peak memory 241908 kb
Host smart-a6c1a50f-2061-4dc7-bb94-83a383f5b3b5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=649395290 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_esc.649395290
Directory /workspace/26.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/26.otp_ctrl_parallel_lc_req.2151471227
Short name T760
Test name
Test status
Simulation time 334348588 ps
CPU time 9.88 seconds
Started Jul 31 05:31:13 PM PDT 24
Finished Jul 31 05:31:23 PM PDT 24
Peak memory 248640 kb
Host smart-772df325-04c8-464f-b59c-829288df0b57
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2151471227 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_req.2151471227
Directory /workspace/26.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/26.otp_ctrl_regwen.2072292807
Short name T380
Test name
Test status
Simulation time 1446251660 ps
CPU time 4.26 seconds
Started Jul 31 05:31:14 PM PDT 24
Finished Jul 31 05:31:18 PM PDT 24
Peak memory 248464 kb
Host smart-db312637-9dea-498c-8f4b-5b97807d06a7
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2072292807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_regwen.2072292807
Directory /workspace/26.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/26.otp_ctrl_smoke.2021991206
Short name T1073
Test name
Test status
Simulation time 5063551098 ps
CPU time 12.08 seconds
Started Jul 31 05:31:13 PM PDT 24
Finished Jul 31 05:31:25 PM PDT 24
Peak memory 242408 kb
Host smart-4f9c6e2b-98c3-4e1f-b6f1-ce049df8902e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2021991206 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_smoke.2021991206
Directory /workspace/26.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/26.otp_ctrl_stress_all.1122517706
Short name T294
Test name
Test status
Simulation time 113975282020 ps
CPU time 499.84 seconds
Started Jul 31 05:31:12 PM PDT 24
Finished Jul 31 05:39:32 PM PDT 24
Peak memory 260548 kb
Host smart-7b329a3b-a25e-4bcd-b9dd-8278ddd5cd53
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1122517706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_stress_all
.1122517706
Directory /workspace/26.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/26.otp_ctrl_test_access.944661105
Short name T970
Test name
Test status
Simulation time 8105036326 ps
CPU time 14.69 seconds
Started Jul 31 05:31:12 PM PDT 24
Finished Jul 31 05:31:27 PM PDT 24
Peak memory 242856 kb
Host smart-ac7640c0-4e7c-4a5e-b8fc-b79028102c49
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=944661105 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_test_access.944661105
Directory /workspace/26.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/261.otp_ctrl_init_fail.1602798168
Short name T1055
Test name
Test status
Simulation time 2120993758 ps
CPU time 6.3 seconds
Started Jul 31 05:34:00 PM PDT 24
Finished Jul 31 05:34:06 PM PDT 24
Peak memory 242228 kb
Host smart-0aecfdec-d2df-43d9-9f93-11bad9ede22d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1602798168 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 261.otp_ctrl_init_fail.1602798168
Directory /workspace/261.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/262.otp_ctrl_init_fail.4099384427
Short name T913
Test name
Test status
Simulation time 156758199 ps
CPU time 4.29 seconds
Started Jul 31 05:33:59 PM PDT 24
Finished Jul 31 05:34:04 PM PDT 24
Peak memory 242392 kb
Host smart-3f0bc32d-3ecf-4c31-b7b1-3f0ec696ef40
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4099384427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 262.otp_ctrl_init_fail.4099384427
Directory /workspace/262.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/263.otp_ctrl_init_fail.2272553077
Short name T667
Test name
Test status
Simulation time 375211527 ps
CPU time 4.58 seconds
Started Jul 31 05:34:00 PM PDT 24
Finished Jul 31 05:34:05 PM PDT 24
Peak memory 241976 kb
Host smart-c25974b1-1998-404f-94bf-e680fa1c3109
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2272553077 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 263.otp_ctrl_init_fail.2272553077
Directory /workspace/263.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/264.otp_ctrl_init_fail.2982815585
Short name T842
Test name
Test status
Simulation time 127769533 ps
CPU time 3.79 seconds
Started Jul 31 05:33:59 PM PDT 24
Finished Jul 31 05:34:03 PM PDT 24
Peak memory 242000 kb
Host smart-34966727-44d0-4158-b809-8b20a0899bdc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2982815585 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 264.otp_ctrl_init_fail.2982815585
Directory /workspace/264.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/265.otp_ctrl_init_fail.1043709319
Short name T1169
Test name
Test status
Simulation time 301192328 ps
CPU time 3.6 seconds
Started Jul 31 05:34:00 PM PDT 24
Finished Jul 31 05:34:04 PM PDT 24
Peak memory 241956 kb
Host smart-ac673511-5889-4ab7-928b-b5b2289be50c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1043709319 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 265.otp_ctrl_init_fail.1043709319
Directory /workspace/265.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/266.otp_ctrl_init_fail.164947681
Short name T469
Test name
Test status
Simulation time 573496169 ps
CPU time 4.18 seconds
Started Jul 31 05:34:00 PM PDT 24
Finished Jul 31 05:34:04 PM PDT 24
Peak memory 241984 kb
Host smart-81b47bb1-a662-4c19-8b85-6cecb4122d89
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=164947681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 266.otp_ctrl_init_fail.164947681
Directory /workspace/266.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/267.otp_ctrl_init_fail.458508292
Short name T200
Test name
Test status
Simulation time 1768195972 ps
CPU time 4.52 seconds
Started Jul 31 05:34:01 PM PDT 24
Finished Jul 31 05:34:06 PM PDT 24
Peak memory 242216 kb
Host smart-3c3f982a-628a-48fa-a604-bf6b12bdf010
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=458508292 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 267.otp_ctrl_init_fail.458508292
Directory /workspace/267.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/268.otp_ctrl_init_fail.3430954882
Short name T820
Test name
Test status
Simulation time 444780610 ps
CPU time 4.4 seconds
Started Jul 31 05:34:00 PM PDT 24
Finished Jul 31 05:34:05 PM PDT 24
Peak memory 242272 kb
Host smart-bcec58ec-48da-4e6a-a1d4-17f498c92b3d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3430954882 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 268.otp_ctrl_init_fail.3430954882
Directory /workspace/268.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/269.otp_ctrl_init_fail.4159932965
Short name T955
Test name
Test status
Simulation time 102843462 ps
CPU time 3.8 seconds
Started Jul 31 05:33:59 PM PDT 24
Finished Jul 31 05:34:03 PM PDT 24
Peak memory 242120 kb
Host smart-17b82917-a167-4d3a-b8c8-f2c4f77154fd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4159932965 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 269.otp_ctrl_init_fail.4159932965
Directory /workspace/269.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/27.otp_ctrl_alert_test.734058737
Short name T644
Test name
Test status
Simulation time 52073313 ps
CPU time 1.74 seconds
Started Jul 31 05:31:20 PM PDT 24
Finished Jul 31 05:31:22 PM PDT 24
Peak memory 240896 kb
Host smart-951b606d-8416-4e40-8e4f-458a605654bc
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=734058737 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_alert_test.734058737
Directory /workspace/27.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/27.otp_ctrl_check_fail.2855204375
Short name T133
Test name
Test status
Simulation time 1993238234 ps
CPU time 14.6 seconds
Started Jul 31 05:31:22 PM PDT 24
Finished Jul 31 05:31:36 PM PDT 24
Peak memory 248564 kb
Host smart-f27b9b9b-5c23-4d1d-a59e-2fa3811e2bca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2855204375 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_check_fail.2855204375
Directory /workspace/27.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/27.otp_ctrl_dai_errs.2443851903
Short name T629
Test name
Test status
Simulation time 1963580847 ps
CPU time 16.34 seconds
Started Jul 31 05:31:21 PM PDT 24
Finished Jul 31 05:31:38 PM PDT 24
Peak memory 241900 kb
Host smart-e8d00ac3-4b0a-4556-a02e-c45a7c2a0104
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2443851903 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_errs.2443851903
Directory /workspace/27.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/27.otp_ctrl_dai_lock.3530526476
Short name T817
Test name
Test status
Simulation time 534070335 ps
CPU time 10.75 seconds
Started Jul 31 05:31:18 PM PDT 24
Finished Jul 31 05:31:29 PM PDT 24
Peak memory 242308 kb
Host smart-53d8fc94-2846-47b7-9bab-d1c7a9798ad5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3530526476 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_lock.3530526476
Directory /workspace/27.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/27.otp_ctrl_init_fail.3567950423
Short name T188
Test name
Test status
Simulation time 158646664 ps
CPU time 4.31 seconds
Started Jul 31 05:31:25 PM PDT 24
Finished Jul 31 05:31:30 PM PDT 24
Peak memory 242028 kb
Host smart-6c2a7159-62ba-4701-ab46-bc630a91a9e6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3567950423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_init_fail.3567950423
Directory /workspace/27.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/27.otp_ctrl_macro_errs.4046445213
Short name T503
Test name
Test status
Simulation time 1194713503 ps
CPU time 27.96 seconds
Started Jul 31 05:31:17 PM PDT 24
Finished Jul 31 05:31:45 PM PDT 24
Peak memory 256960 kb
Host smart-cc2ed79e-31cd-4f9f-894a-765dfc9686ea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4046445213 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_macro_errs.4046445213
Directory /workspace/27.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/27.otp_ctrl_parallel_key_req.1291582116
Short name T673
Test name
Test status
Simulation time 675721104 ps
CPU time 9.31 seconds
Started Jul 31 05:31:18 PM PDT 24
Finished Jul 31 05:31:27 PM PDT 24
Peak memory 242452 kb
Host smart-fbd6afdd-e7ed-4d1f-9111-b35387b3cf5c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1291582116 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_key_req.1291582116
Directory /workspace/27.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/27.otp_ctrl_parallel_lc_esc.2276369788
Short name T249
Test name
Test status
Simulation time 327883007 ps
CPU time 9.13 seconds
Started Jul 31 05:31:19 PM PDT 24
Finished Jul 31 05:31:28 PM PDT 24
Peak memory 242100 kb
Host smart-c46efe22-181b-40e0-97bd-60212c74662a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2276369788 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_esc.2276369788
Directory /workspace/27.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/27.otp_ctrl_parallel_lc_req.2855646531
Short name T832
Test name
Test status
Simulation time 606613789 ps
CPU time 5.23 seconds
Started Jul 31 05:31:21 PM PDT 24
Finished Jul 31 05:31:26 PM PDT 24
Peak memory 241980 kb
Host smart-2014d54b-37bc-471a-b2c5-726a4513fd26
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2855646531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_req.2855646531
Directory /workspace/27.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/27.otp_ctrl_regwen.3106102745
Short name T89
Test name
Test status
Simulation time 241708689 ps
CPU time 6.7 seconds
Started Jul 31 05:31:21 PM PDT 24
Finished Jul 31 05:31:28 PM PDT 24
Peak memory 242036 kb
Host smart-38679168-261f-48e8-a2fb-65fd5d83ef49
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3106102745 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_regwen.3106102745
Directory /workspace/27.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/27.otp_ctrl_smoke.1977336889
Short name T423
Test name
Test status
Simulation time 124821078 ps
CPU time 5.04 seconds
Started Jul 31 05:31:15 PM PDT 24
Finished Jul 31 05:31:20 PM PDT 24
Peak memory 242040 kb
Host smart-75614e41-46cb-4a35-9810-d8702479a104
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1977336889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_smoke.1977336889
Directory /workspace/27.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/27.otp_ctrl_stress_all_with_rand_reset.1752044276
Short name T828
Test name
Test status
Simulation time 216210448258 ps
CPU time 1489.81 seconds
Started Jul 31 05:31:22 PM PDT 24
Finished Jul 31 05:56:12 PM PDT 24
Peak memory 355676 kb
Host smart-f41ef901-d3b7-4d2c-b706-a0ee26c80d3f
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1752044276 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all_with_rand_reset.1752044276
Directory /workspace/27.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/27.otp_ctrl_test_access.141944951
Short name T490
Test name
Test status
Simulation time 3431579204 ps
CPU time 9.84 seconds
Started Jul 31 05:31:18 PM PDT 24
Finished Jul 31 05:31:28 PM PDT 24
Peak memory 242124 kb
Host smart-46fe4009-5584-402e-a125-f1a00104b86e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=141944951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_test_access.141944951
Directory /workspace/27.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/270.otp_ctrl_init_fail.2231185623
Short name T911
Test name
Test status
Simulation time 220199600 ps
CPU time 3.66 seconds
Started Jul 31 05:33:59 PM PDT 24
Finished Jul 31 05:34:03 PM PDT 24
Peak memory 241996 kb
Host smart-8d6774f6-9cb5-4370-be86-f099faf275de
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2231185623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 270.otp_ctrl_init_fail.2231185623
Directory /workspace/270.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/271.otp_ctrl_init_fail.1259483921
Short name T989
Test name
Test status
Simulation time 2259368039 ps
CPU time 7.48 seconds
Started Jul 31 05:34:03 PM PDT 24
Finished Jul 31 05:34:11 PM PDT 24
Peak memory 242236 kb
Host smart-24444d91-f79f-46ac-a5c9-8b3ef9b77c0a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1259483921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 271.otp_ctrl_init_fail.1259483921
Directory /workspace/271.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/272.otp_ctrl_init_fail.1013250114
Short name T443
Test name
Test status
Simulation time 97052995 ps
CPU time 3.31 seconds
Started Jul 31 05:34:00 PM PDT 24
Finished Jul 31 05:34:04 PM PDT 24
Peak memory 242384 kb
Host smart-f6848974-44b9-4075-a542-431e76603812
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1013250114 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 272.otp_ctrl_init_fail.1013250114
Directory /workspace/272.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/273.otp_ctrl_init_fail.1029014092
Short name T84
Test name
Test status
Simulation time 218051760 ps
CPU time 4.49 seconds
Started Jul 31 05:34:04 PM PDT 24
Finished Jul 31 05:34:09 PM PDT 24
Peak memory 242172 kb
Host smart-797d7573-d3ef-4409-aa36-c6a745aa11af
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1029014092 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 273.otp_ctrl_init_fail.1029014092
Directory /workspace/273.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/274.otp_ctrl_init_fail.565641143
Short name T43
Test name
Test status
Simulation time 187356151 ps
CPU time 4.71 seconds
Started Jul 31 05:34:11 PM PDT 24
Finished Jul 31 05:34:16 PM PDT 24
Peak memory 242220 kb
Host smart-b2888276-029a-4201-aa57-d7cbc817c3ba
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=565641143 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 274.otp_ctrl_init_fail.565641143
Directory /workspace/274.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/275.otp_ctrl_init_fail.2648815603
Short name T735
Test name
Test status
Simulation time 131336413 ps
CPU time 3.19 seconds
Started Jul 31 05:34:04 PM PDT 24
Finished Jul 31 05:34:07 PM PDT 24
Peak memory 242060 kb
Host smart-abde8daf-8a73-421c-98e4-522a2797477d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2648815603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 275.otp_ctrl_init_fail.2648815603
Directory /workspace/275.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/276.otp_ctrl_init_fail.3231381177
Short name T1096
Test name
Test status
Simulation time 279169517 ps
CPU time 4.35 seconds
Started Jul 31 05:34:05 PM PDT 24
Finished Jul 31 05:34:09 PM PDT 24
Peak memory 241924 kb
Host smart-5fbfbd33-28aa-46bf-b239-91257fade13f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3231381177 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 276.otp_ctrl_init_fail.3231381177
Directory /workspace/276.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/277.otp_ctrl_init_fail.1882968920
Short name T557
Test name
Test status
Simulation time 1635998565 ps
CPU time 6.06 seconds
Started Jul 31 05:34:06 PM PDT 24
Finished Jul 31 05:34:12 PM PDT 24
Peak memory 241956 kb
Host smart-597c07bc-3070-4b3e-8f54-439fa9ebe683
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1882968920 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 277.otp_ctrl_init_fail.1882968920
Directory /workspace/277.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/278.otp_ctrl_init_fail.693502840
Short name T154
Test name
Test status
Simulation time 131406618 ps
CPU time 3.82 seconds
Started Jul 31 05:34:04 PM PDT 24
Finished Jul 31 05:34:08 PM PDT 24
Peak memory 242248 kb
Host smart-3b8cdb42-4ae4-4dfd-80ae-b4440fd55cbf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=693502840 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 278.otp_ctrl_init_fail.693502840
Directory /workspace/278.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/279.otp_ctrl_init_fail.3671365527
Short name T22
Test name
Test status
Simulation time 307127703 ps
CPU time 5.39 seconds
Started Jul 31 05:34:06 PM PDT 24
Finished Jul 31 05:34:11 PM PDT 24
Peak memory 241968 kb
Host smart-e207eaa5-fe90-4385-9a6a-06a1b26ca058
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3671365527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 279.otp_ctrl_init_fail.3671365527
Directory /workspace/279.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/28.otp_ctrl_alert_test.3300292521
Short name T746
Test name
Test status
Simulation time 85798614 ps
CPU time 1.71 seconds
Started Jul 31 05:31:23 PM PDT 24
Finished Jul 31 05:31:25 PM PDT 24
Peak memory 240676 kb
Host smart-904b0571-5157-476d-924c-0b951eddc0a6
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3300292521 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_alert_test.3300292521
Directory /workspace/28.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/28.otp_ctrl_check_fail.2058596926
Short name T1089
Test name
Test status
Simulation time 1788245474 ps
CPU time 37.57 seconds
Started Jul 31 05:31:21 PM PDT 24
Finished Jul 31 05:31:59 PM PDT 24
Peak memory 242164 kb
Host smart-aea5be28-70ce-43aa-9ff9-5a72d3e5e76b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2058596926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_check_fail.2058596926
Directory /workspace/28.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/28.otp_ctrl_dai_errs.3729807706
Short name T876
Test name
Test status
Simulation time 297283415 ps
CPU time 15.81 seconds
Started Jul 31 05:31:21 PM PDT 24
Finished Jul 31 05:31:36 PM PDT 24
Peak memory 242084 kb
Host smart-d420e0f1-92c2-4bf2-a5d8-8c9c8c829983
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3729807706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_errs.3729807706
Directory /workspace/28.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/28.otp_ctrl_dai_lock.2186935360
Short name T890
Test name
Test status
Simulation time 1350398783 ps
CPU time 30.76 seconds
Started Jul 31 05:31:19 PM PDT 24
Finished Jul 31 05:31:50 PM PDT 24
Peak memory 241936 kb
Host smart-43ba7552-6357-4cb2-84ce-c743130e3c49
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2186935360 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_lock.2186935360
Directory /workspace/28.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/28.otp_ctrl_init_fail.3616794709
Short name T92
Test name
Test status
Simulation time 206942482 ps
CPU time 4.11 seconds
Started Jul 31 05:31:19 PM PDT 24
Finished Jul 31 05:31:23 PM PDT 24
Peak memory 242124 kb
Host smart-aee6c568-9ed4-4366-93e3-b351754b8bf5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3616794709 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_init_fail.3616794709
Directory /workspace/28.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/28.otp_ctrl_macro_errs.1824204432
Short name T206
Test name
Test status
Simulation time 3528366061 ps
CPU time 34.25 seconds
Started Jul 31 05:31:18 PM PDT 24
Finished Jul 31 05:31:53 PM PDT 24
Peak memory 244756 kb
Host smart-a41f5e33-5854-4d1b-ab52-2734f99ca55a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1824204432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_macro_errs.1824204432
Directory /workspace/28.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/28.otp_ctrl_parallel_key_req.1495156499
Short name T390
Test name
Test status
Simulation time 1272159916 ps
CPU time 33.52 seconds
Started Jul 31 05:31:19 PM PDT 24
Finished Jul 31 05:31:53 PM PDT 24
Peak memory 241964 kb
Host smart-30e906e4-67c2-4193-9de0-2b2ca20625d8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1495156499 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_key_req.1495156499
Directory /workspace/28.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/28.otp_ctrl_parallel_lc_esc.3791991799
Short name T771
Test name
Test status
Simulation time 304038105 ps
CPU time 17.95 seconds
Started Jul 31 05:31:19 PM PDT 24
Finished Jul 31 05:31:37 PM PDT 24
Peak memory 242268 kb
Host smart-429c9743-fda4-4bcf-957f-6ab8e6968fbc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3791991799 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_esc.3791991799
Directory /workspace/28.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/28.otp_ctrl_parallel_lc_req.3799610327
Short name T948
Test name
Test status
Simulation time 169762533 ps
CPU time 4.87 seconds
Started Jul 31 05:31:18 PM PDT 24
Finished Jul 31 05:31:23 PM PDT 24
Peak memory 242044 kb
Host smart-3ad450b4-d707-463f-a9f1-c7ef98d71bd7
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3799610327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_req.3799610327
Directory /workspace/28.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/28.otp_ctrl_regwen.3235661987
Short name T383
Test name
Test status
Simulation time 248038248 ps
CPU time 8.32 seconds
Started Jul 31 05:31:19 PM PDT 24
Finished Jul 31 05:31:27 PM PDT 24
Peak memory 242356 kb
Host smart-51423abe-ca15-49cc-88ef-b53ebd4369c6
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3235661987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_regwen.3235661987
Directory /workspace/28.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/28.otp_ctrl_smoke.3891878347
Short name T963
Test name
Test status
Simulation time 388577481 ps
CPU time 8.16 seconds
Started Jul 31 05:31:22 PM PDT 24
Finished Jul 31 05:31:30 PM PDT 24
Peak memory 242032 kb
Host smart-6c8e3668-f5f2-46d6-84a4-6214c9558f53
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3891878347 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_smoke.3891878347
Directory /workspace/28.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/28.otp_ctrl_stress_all.3340144893
Short name T863
Test name
Test status
Simulation time 599239739 ps
CPU time 14.83 seconds
Started Jul 31 05:31:23 PM PDT 24
Finished Jul 31 05:31:38 PM PDT 24
Peak memory 242700 kb
Host smart-4c0682d6-2861-4f79-b260-21199d2d8640
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3340144893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all
.3340144893
Directory /workspace/28.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/28.otp_ctrl_stress_all_with_rand_reset.3711756908
Short name T337
Test name
Test status
Simulation time 1097424348301 ps
CPU time 2769.4 seconds
Started Jul 31 05:31:27 PM PDT 24
Finished Jul 31 06:17:36 PM PDT 24
Peak memory 357644 kb
Host smart-44aae041-b2d6-4471-9082-1f824f81049f
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3711756908 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all_with_rand_reset.3711756908
Directory /workspace/28.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/28.otp_ctrl_test_access.2080456567
Short name T425
Test name
Test status
Simulation time 227473617 ps
CPU time 5.54 seconds
Started Jul 31 05:31:21 PM PDT 24
Finished Jul 31 05:31:27 PM PDT 24
Peak memory 241924 kb
Host smart-a2e57c86-1699-4a13-b4ca-6dba8d4d4400
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2080456567 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_test_access.2080456567
Directory /workspace/28.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/280.otp_ctrl_init_fail.1981733138
Short name T174
Test name
Test status
Simulation time 151788795 ps
CPU time 5.05 seconds
Started Jul 31 05:34:03 PM PDT 24
Finished Jul 31 05:34:08 PM PDT 24
Peak memory 242184 kb
Host smart-b5c2f754-f83f-478b-bd17-b58a5c98b5c7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1981733138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 280.otp_ctrl_init_fail.1981733138
Directory /workspace/280.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/281.otp_ctrl_init_fail.66366923
Short name T1081
Test name
Test status
Simulation time 127449369 ps
CPU time 3.4 seconds
Started Jul 31 05:34:11 PM PDT 24
Finished Jul 31 05:34:14 PM PDT 24
Peak memory 242168 kb
Host smart-509c30da-e338-43f9-9538-97689540f664
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=66366923 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 281.otp_ctrl_init_fail.66366923
Directory /workspace/281.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/282.otp_ctrl_init_fail.735658051
Short name T687
Test name
Test status
Simulation time 127970387 ps
CPU time 4.45 seconds
Started Jul 31 05:34:05 PM PDT 24
Finished Jul 31 05:34:09 PM PDT 24
Peak memory 241952 kb
Host smart-6fc48891-94db-4a8c-a3e5-e6ca0c489029
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=735658051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 282.otp_ctrl_init_fail.735658051
Directory /workspace/282.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/283.otp_ctrl_init_fail.2412915921
Short name T675
Test name
Test status
Simulation time 570597343 ps
CPU time 4.41 seconds
Started Jul 31 05:34:08 PM PDT 24
Finished Jul 31 05:34:13 PM PDT 24
Peak memory 242184 kb
Host smart-09bff490-bce4-4e8f-8e56-c8178badc844
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2412915921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 283.otp_ctrl_init_fail.2412915921
Directory /workspace/283.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/284.otp_ctrl_init_fail.4039162049
Short name T679
Test name
Test status
Simulation time 193819845 ps
CPU time 3.93 seconds
Started Jul 31 05:34:04 PM PDT 24
Finished Jul 31 05:34:08 PM PDT 24
Peak memory 242132 kb
Host smart-e1cbaba6-f7cc-400d-9483-a18cd97e9159
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4039162049 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 284.otp_ctrl_init_fail.4039162049
Directory /workspace/284.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/285.otp_ctrl_init_fail.1974526978
Short name T1013
Test name
Test status
Simulation time 391007140 ps
CPU time 3.34 seconds
Started Jul 31 05:34:10 PM PDT 24
Finished Jul 31 05:34:13 PM PDT 24
Peak memory 242280 kb
Host smart-fb486226-402a-4ef3-be29-81976c3549ef
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1974526978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 285.otp_ctrl_init_fail.1974526978
Directory /workspace/285.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/286.otp_ctrl_init_fail.3536771738
Short name T590
Test name
Test status
Simulation time 121121317 ps
CPU time 3.19 seconds
Started Jul 31 05:34:10 PM PDT 24
Finished Jul 31 05:34:13 PM PDT 24
Peak memory 242088 kb
Host smart-cd27d3d0-4831-486f-a907-655d66fe5c2f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3536771738 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 286.otp_ctrl_init_fail.3536771738
Directory /workspace/286.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/287.otp_ctrl_init_fail.934921346
Short name T69
Test name
Test status
Simulation time 128750600 ps
CPU time 3.92 seconds
Started Jul 31 05:34:05 PM PDT 24
Finished Jul 31 05:34:09 PM PDT 24
Peak memory 242260 kb
Host smart-a4aba392-88e0-473b-9743-081efd05f851
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=934921346 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 287.otp_ctrl_init_fail.934921346
Directory /workspace/287.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/29.otp_ctrl_alert_test.731224248
Short name T753
Test name
Test status
Simulation time 285228012 ps
CPU time 1.84 seconds
Started Jul 31 05:31:23 PM PDT 24
Finished Jul 31 05:31:25 PM PDT 24
Peak memory 240580 kb
Host smart-7546c1c0-e8af-44cf-829c-8a8a0525a552
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=731224248 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_alert_test.731224248
Directory /workspace/29.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/29.otp_ctrl_check_fail.2515629494
Short name T108
Test name
Test status
Simulation time 2822474177 ps
CPU time 20.81 seconds
Started Jul 31 05:31:24 PM PDT 24
Finished Jul 31 05:31:46 PM PDT 24
Peak memory 242804 kb
Host smart-d8fb8e69-1eac-4cf2-8d65-90fe3c774722
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2515629494 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_check_fail.2515629494
Directory /workspace/29.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/29.otp_ctrl_dai_errs.357897959
Short name T553
Test name
Test status
Simulation time 820932897 ps
CPU time 16.52 seconds
Started Jul 31 05:31:24 PM PDT 24
Finished Jul 31 05:31:41 PM PDT 24
Peak memory 241980 kb
Host smart-9aa7d964-ae33-4284-b5fa-f6294f9f5a5e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=357897959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_errs.357897959
Directory /workspace/29.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/29.otp_ctrl_dai_lock.379959223
Short name T867
Test name
Test status
Simulation time 1005426030 ps
CPU time 10.65 seconds
Started Jul 31 05:31:24 PM PDT 24
Finished Jul 31 05:31:35 PM PDT 24
Peak memory 242176 kb
Host smart-0b886fc8-da4c-4972-a474-aa36098b6e79
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=379959223 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_lock.379959223
Directory /workspace/29.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/29.otp_ctrl_init_fail.4149342627
Short name T892
Test name
Test status
Simulation time 121619079 ps
CPU time 4.05 seconds
Started Jul 31 05:31:24 PM PDT 24
Finished Jul 31 05:31:28 PM PDT 24
Peak memory 242380 kb
Host smart-bb09c4b0-9fa1-4d47-b309-f27c588bba69
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4149342627 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_init_fail.4149342627
Directory /workspace/29.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/29.otp_ctrl_macro_errs.2531032242
Short name T653
Test name
Test status
Simulation time 1663395845 ps
CPU time 3.89 seconds
Started Jul 31 05:31:24 PM PDT 24
Finished Jul 31 05:31:28 PM PDT 24
Peak memory 242144 kb
Host smart-2c4550f4-1136-4a68-82b7-c179194c1040
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2531032242 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_macro_errs.2531032242
Directory /workspace/29.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/29.otp_ctrl_parallel_key_req.1202415884
Short name T578
Test name
Test status
Simulation time 1752478304 ps
CPU time 24.7 seconds
Started Jul 31 05:31:23 PM PDT 24
Finished Jul 31 05:31:47 PM PDT 24
Peak memory 242424 kb
Host smart-7a8f6a93-9856-4420-bf81-f72cec03817d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1202415884 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_key_req.1202415884
Directory /workspace/29.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/29.otp_ctrl_parallel_lc_esc.138724561
Short name T357
Test name
Test status
Simulation time 3903579092 ps
CPU time 16.18 seconds
Started Jul 31 05:31:23 PM PDT 24
Finished Jul 31 05:31:39 PM PDT 24
Peak memory 241984 kb
Host smart-2f06791b-523e-4039-aafc-f87240948807
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=138724561 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_esc.138724561
Directory /workspace/29.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/29.otp_ctrl_regwen.3789093586
Short name T648
Test name
Test status
Simulation time 2616295784 ps
CPU time 7.21 seconds
Started Jul 31 05:31:26 PM PDT 24
Finished Jul 31 05:31:34 PM PDT 24
Peak memory 241972 kb
Host smart-bccda3d6-3588-4868-a6b5-93faa8d0c1a4
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3789093586 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_regwen.3789093586
Directory /workspace/29.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/29.otp_ctrl_smoke.860513965
Short name T887
Test name
Test status
Simulation time 1725476445 ps
CPU time 9.54 seconds
Started Jul 31 05:31:25 PM PDT 24
Finished Jul 31 05:31:34 PM PDT 24
Peak memory 248636 kb
Host smart-a1114d09-082f-4cb6-9ab4-618a5cbbdf9f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=860513965 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_smoke.860513965
Directory /workspace/29.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/29.otp_ctrl_stress_all.3579219161
Short name T849
Test name
Test status
Simulation time 33711505846 ps
CPU time 87.78 seconds
Started Jul 31 05:31:27 PM PDT 24
Finished Jul 31 05:32:55 PM PDT 24
Peak memory 261380 kb
Host smart-5c233bf3-e3da-4c25-8d93-b950286e9004
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3579219161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all
.3579219161
Directory /workspace/29.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/29.otp_ctrl_stress_all_with_rand_reset.4089545332
Short name T351
Test name
Test status
Simulation time 47126419642 ps
CPU time 718.11 seconds
Started Jul 31 05:31:24 PM PDT 24
Finished Jul 31 05:43:22 PM PDT 24
Peak memory 329396 kb
Host smart-437efbd7-7f9a-4e3b-a4f8-94abf6daf693
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4089545332 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all_with_rand_reset.4089545332
Directory /workspace/29.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/29.otp_ctrl_test_access.1281210146
Short name T288
Test name
Test status
Simulation time 2626582581 ps
CPU time 27.26 seconds
Started Jul 31 05:31:25 PM PDT 24
Finished Jul 31 05:31:53 PM PDT 24
Peak memory 242412 kb
Host smart-b3678f4e-a0e9-45bf-b899-5c137c84ed21
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1281210146 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_test_access.1281210146
Directory /workspace/29.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/290.otp_ctrl_init_fail.4143621566
Short name T576
Test name
Test status
Simulation time 98430552 ps
CPU time 3.34 seconds
Started Jul 31 05:34:06 PM PDT 24
Finished Jul 31 05:34:10 PM PDT 24
Peak memory 242232 kb
Host smart-2c54b3ff-bffa-4c23-a43f-dcdf201dc00a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4143621566 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 290.otp_ctrl_init_fail.4143621566
Directory /workspace/290.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/291.otp_ctrl_init_fail.1910073576
Short name T1130
Test name
Test status
Simulation time 90332845 ps
CPU time 3.1 seconds
Started Jul 31 05:34:05 PM PDT 24
Finished Jul 31 05:34:08 PM PDT 24
Peak memory 242032 kb
Host smart-72ad2ce8-992b-46b0-9e53-e4d8202b6b4a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1910073576 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 291.otp_ctrl_init_fail.1910073576
Directory /workspace/291.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/292.otp_ctrl_init_fail.3670474480
Short name T62
Test name
Test status
Simulation time 138291729 ps
CPU time 4.82 seconds
Started Jul 31 05:34:03 PM PDT 24
Finished Jul 31 05:34:08 PM PDT 24
Peak memory 242248 kb
Host smart-de64fd0e-9b0c-47a5-9849-89d1e29206a3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3670474480 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 292.otp_ctrl_init_fail.3670474480
Directory /workspace/292.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/294.otp_ctrl_init_fail.3984255872
Short name T1060
Test name
Test status
Simulation time 2329159328 ps
CPU time 7.33 seconds
Started Jul 31 05:34:06 PM PDT 24
Finished Jul 31 05:34:14 PM PDT 24
Peak memory 242436 kb
Host smart-73b89012-077d-41d6-8b85-0c13cbc04e27
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3984255872 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 294.otp_ctrl_init_fail.3984255872
Directory /workspace/294.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/295.otp_ctrl_init_fail.2568646295
Short name T1182
Test name
Test status
Simulation time 1909183359 ps
CPU time 5.31 seconds
Started Jul 31 05:34:05 PM PDT 24
Finished Jul 31 05:34:10 PM PDT 24
Peak memory 242356 kb
Host smart-21926677-cdaf-4381-a1fb-a33b84314677
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2568646295 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 295.otp_ctrl_init_fail.2568646295
Directory /workspace/295.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/296.otp_ctrl_init_fail.3656513729
Short name T177
Test name
Test status
Simulation time 138487790 ps
CPU time 3.62 seconds
Started Jul 31 05:34:06 PM PDT 24
Finished Jul 31 05:34:10 PM PDT 24
Peak memory 242376 kb
Host smart-0668d0b5-38ff-4f06-98d1-ee039beeb17d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3656513729 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 296.otp_ctrl_init_fail.3656513729
Directory /workspace/296.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/298.otp_ctrl_init_fail.3676580715
Short name T959
Test name
Test status
Simulation time 233739093 ps
CPU time 5.05 seconds
Started Jul 31 05:34:13 PM PDT 24
Finished Jul 31 05:34:19 PM PDT 24
Peak memory 242228 kb
Host smart-7765091a-eb8e-45cb-a32a-142cfb122325
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3676580715 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 298.otp_ctrl_init_fail.3676580715
Directory /workspace/298.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/3.otp_ctrl_alert_test.1211498192
Short name T451
Test name
Test status
Simulation time 617852706 ps
CPU time 1.97 seconds
Started Jul 31 05:29:53 PM PDT 24
Finished Jul 31 05:29:55 PM PDT 24
Peak memory 240364 kb
Host smart-e0556bf7-e7c2-453a-9d94-41bb36f680ec
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1211498192 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_alert_test.1211498192
Directory /workspace/3.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/3.otp_ctrl_check_fail.4182783635
Short name T711
Test name
Test status
Simulation time 2176128198 ps
CPU time 10.63 seconds
Started Jul 31 05:29:49 PM PDT 24
Finished Jul 31 05:30:00 PM PDT 24
Peak memory 242604 kb
Host smart-2efe2e0c-df93-4319-8c9d-605c066e81c1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4182783635 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_check_fail.4182783635
Directory /workspace/3.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/3.otp_ctrl_dai_errs.1643690369
Short name T747
Test name
Test status
Simulation time 2867872154 ps
CPU time 22.76 seconds
Started Jul 31 05:29:47 PM PDT 24
Finished Jul 31 05:30:10 PM PDT 24
Peak memory 241996 kb
Host smart-9a87685a-d13a-4a26-9f52-f2da9a6bbbc4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1643690369 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_errs.1643690369
Directory /workspace/3.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/3.otp_ctrl_dai_lock.3554838632
Short name T217
Test name
Test status
Simulation time 2550249613 ps
CPU time 22.93 seconds
Started Jul 31 05:29:49 PM PDT 24
Finished Jul 31 05:30:12 PM PDT 24
Peak memory 242404 kb
Host smart-879f87e3-9350-4b64-8fd5-4a476466f56a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3554838632 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_lock.3554838632
Directory /workspace/3.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/3.otp_ctrl_init_fail.1299592664
Short name T1090
Test name
Test status
Simulation time 236881445 ps
CPU time 4.74 seconds
Started Jul 31 05:29:46 PM PDT 24
Finished Jul 31 05:29:51 PM PDT 24
Peak memory 241968 kb
Host smart-26d2c24d-b714-44cc-8ba2-9e26cda9dd69
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1299592664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_init_fail.1299592664
Directory /workspace/3.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/3.otp_ctrl_macro_errs.3451910312
Short name T1172
Test name
Test status
Simulation time 239358185 ps
CPU time 5.68 seconds
Started Jul 31 05:29:51 PM PDT 24
Finished Jul 31 05:29:57 PM PDT 24
Peak memory 242404 kb
Host smart-b836a32e-07c9-47d3-8919-c77daa1a5ea5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3451910312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_macro_errs.3451910312
Directory /workspace/3.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/3.otp_ctrl_parallel_key_req.107707442
Short name T639
Test name
Test status
Simulation time 5096572415 ps
CPU time 42.06 seconds
Started Jul 31 05:29:51 PM PDT 24
Finished Jul 31 05:30:33 PM PDT 24
Peak memory 242164 kb
Host smart-90dfd939-cad6-4b7f-bd41-16ce1813acae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=107707442 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_key_req.107707442
Directory /workspace/3.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/3.otp_ctrl_parallel_lc_esc.4236511067
Short name T252
Test name
Test status
Simulation time 440606069 ps
CPU time 12.48 seconds
Started Jul 31 05:29:51 PM PDT 24
Finished Jul 31 05:30:03 PM PDT 24
Peak memory 242100 kb
Host smart-26670915-66f0-4622-9b6e-08c9a3a093d1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4236511067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_esc.4236511067
Directory /workspace/3.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/3.otp_ctrl_parallel_lc_req.345349907
Short name T400
Test name
Test status
Simulation time 1607316090 ps
CPU time 22.57 seconds
Started Jul 31 05:29:48 PM PDT 24
Finished Jul 31 05:30:11 PM PDT 24
Peak memory 242492 kb
Host smart-a34be9c9-a071-40de-808d-9c744823dddb
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=345349907 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_req.345349907
Directory /workspace/3.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/3.otp_ctrl_regwen.2154203047
Short name T379
Test name
Test status
Simulation time 576535955 ps
CPU time 10.05 seconds
Started Jul 31 05:29:47 PM PDT 24
Finished Jul 31 05:29:57 PM PDT 24
Peak memory 242004 kb
Host smart-0fdba5e5-640e-4cea-9eac-e7ee2a68b3e8
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2154203047 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_regwen.2154203047
Directory /workspace/3.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/3.otp_ctrl_sec_cm.1519175989
Short name T245
Test name
Test status
Simulation time 154787526611 ps
CPU time 286.46 seconds
Started Jul 31 05:29:52 PM PDT 24
Finished Jul 31 05:34:38 PM PDT 24
Peak memory 266088 kb
Host smart-b325a48c-e543-49c2-b913-6413eb4b081a
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1519175989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_sec_cm.1519175989
Directory /workspace/3.otp_ctrl_sec_cm/latest


Test location /workspace/coverage/default/3.otp_ctrl_smoke.2073143810
Short name T824
Test name
Test status
Simulation time 1589095337 ps
CPU time 11.02 seconds
Started Jul 31 05:29:51 PM PDT 24
Finished Jul 31 05:30:02 PM PDT 24
Peak memory 242080 kb
Host smart-22c49666-e525-46d4-857f-51cc1cb34541
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2073143810 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_smoke.2073143810
Directory /workspace/3.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/3.otp_ctrl_stress_all.3504858295
Short name T787
Test name
Test status
Simulation time 328721658 ps
CPU time 10.73 seconds
Started Jul 31 05:29:48 PM PDT 24
Finished Jul 31 05:29:59 PM PDT 24
Peak memory 241920 kb
Host smart-d53c6158-f859-4b8d-93af-771265bc36bf
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3504858295 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all.
3504858295
Directory /workspace/3.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/3.otp_ctrl_stress_all_with_rand_reset.4141489435
Short name T289
Test name
Test status
Simulation time 52617168094 ps
CPU time 614.98 seconds
Started Jul 31 05:29:47 PM PDT 24
Finished Jul 31 05:40:02 PM PDT 24
Peak memory 256980 kb
Host smart-1c4a834d-b55f-419c-a0bc-b1a48f6e9708
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4141489435 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all_with_rand_reset.4141489435
Directory /workspace/3.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/3.otp_ctrl_test_access.3066806888
Short name T96
Test name
Test status
Simulation time 21274934091 ps
CPU time 50.49 seconds
Started Jul 31 05:29:48 PM PDT 24
Finished Jul 31 05:30:39 PM PDT 24
Peak memory 243592 kb
Host smart-8633fbb6-113c-450c-bdfc-e37a211a696c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3066806888 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_test_access.3066806888
Directory /workspace/3.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/30.otp_ctrl_alert_test.3089362437
Short name T558
Test name
Test status
Simulation time 120997187 ps
CPU time 2.64 seconds
Started Jul 31 05:31:29 PM PDT 24
Finished Jul 31 05:31:32 PM PDT 24
Peak memory 240792 kb
Host smart-b21bb51e-df74-425a-82cd-729825fea875
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3089362437 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_alert_test.3089362437
Directory /workspace/30.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/30.otp_ctrl_check_fail.1751614319
Short name T53
Test name
Test status
Simulation time 884684412 ps
CPU time 9.89 seconds
Started Jul 31 05:31:25 PM PDT 24
Finished Jul 31 05:31:35 PM PDT 24
Peak memory 242316 kb
Host smart-e85eb87f-314b-49b5-8384-b04a76f4644e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1751614319 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_check_fail.1751614319
Directory /workspace/30.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/30.otp_ctrl_dai_errs.240448230
Short name T330
Test name
Test status
Simulation time 1315548192 ps
CPU time 22.69 seconds
Started Jul 31 05:31:28 PM PDT 24
Finished Jul 31 05:31:51 PM PDT 24
Peak memory 242252 kb
Host smart-82139676-5b31-4fd1-8e66-873fe20605b5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=240448230 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_errs.240448230
Directory /workspace/30.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/30.otp_ctrl_dai_lock.1963943880
Short name T401
Test name
Test status
Simulation time 2302626585 ps
CPU time 39.69 seconds
Started Jul 31 05:31:24 PM PDT 24
Finished Jul 31 05:32:04 PM PDT 24
Peak memory 241940 kb
Host smart-31282a6e-0da6-4381-bacc-82843fdeaf7e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1963943880 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_lock.1963943880
Directory /workspace/30.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/30.otp_ctrl_init_fail.2424643939
Short name T176
Test name
Test status
Simulation time 126410810 ps
CPU time 3.97 seconds
Started Jul 31 05:31:24 PM PDT 24
Finished Jul 31 05:31:28 PM PDT 24
Peak memory 242420 kb
Host smart-ccc912ee-a335-4a38-8e75-1b44dc796e69
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2424643939 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_init_fail.2424643939
Directory /workspace/30.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/30.otp_ctrl_macro_errs.3966288887
Short name T932
Test name
Test status
Simulation time 15504764047 ps
CPU time 47.31 seconds
Started Jul 31 05:31:23 PM PDT 24
Finished Jul 31 05:32:10 PM PDT 24
Peak memory 246624 kb
Host smart-f042bff0-30a5-473a-bbea-3391f1592edb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3966288887 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_macro_errs.3966288887
Directory /workspace/30.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/30.otp_ctrl_parallel_key_req.126561923
Short name T565
Test name
Test status
Simulation time 2991334851 ps
CPU time 34.94 seconds
Started Jul 31 05:31:26 PM PDT 24
Finished Jul 31 05:32:01 PM PDT 24
Peak memory 242152 kb
Host smart-d9ca182a-a5b9-46fe-90f5-4b79a9dd5a63
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=126561923 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_key_req.126561923
Directory /workspace/30.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/30.otp_ctrl_parallel_lc_esc.3727978951
Short name T349
Test name
Test status
Simulation time 645038574 ps
CPU time 9.68 seconds
Started Jul 31 05:31:22 PM PDT 24
Finished Jul 31 05:31:32 PM PDT 24
Peak memory 242056 kb
Host smart-6fe5f42c-a735-4332-b0bc-56bd0b45f107
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3727978951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_esc.3727978951
Directory /workspace/30.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/30.otp_ctrl_parallel_lc_req.1198759911
Short name T710
Test name
Test status
Simulation time 1366651769 ps
CPU time 22.54 seconds
Started Jul 31 05:31:22 PM PDT 24
Finished Jul 31 05:31:45 PM PDT 24
Peak memory 242024 kb
Host smart-c0fa98ec-7587-4968-8a2e-13bc6055acab
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1198759911 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_req.1198759911
Directory /workspace/30.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/30.otp_ctrl_regwen.896558858
Short name T375
Test name
Test status
Simulation time 4113532982 ps
CPU time 8 seconds
Started Jul 31 05:31:23 PM PDT 24
Finished Jul 31 05:31:31 PM PDT 24
Peak memory 242104 kb
Host smart-07f96f68-a3a0-4928-b949-66db7ae95ddf
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=896558858 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_regwen.896558858
Directory /workspace/30.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/30.otp_ctrl_smoke.3818689991
Short name T957
Test name
Test status
Simulation time 160552066 ps
CPU time 4.16 seconds
Started Jul 31 05:31:24 PM PDT 24
Finished Jul 31 05:31:28 PM PDT 24
Peak memory 248636 kb
Host smart-b02efd3f-1340-4b29-9ff9-f42360bc8ba1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3818689991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_smoke.3818689991
Directory /workspace/30.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/30.otp_ctrl_stress_all.1242050151
Short name T728
Test name
Test status
Simulation time 13863337908 ps
CPU time 143.94 seconds
Started Jul 31 05:31:30 PM PDT 24
Finished Jul 31 05:33:54 PM PDT 24
Peak memory 257372 kb
Host smart-998b527c-0ad3-45b5-9b01-caeb6d65c5a4
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1242050151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_stress_all
.1242050151
Directory /workspace/30.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/31.otp_ctrl_alert_test.977914162
Short name T737
Test name
Test status
Simulation time 886209346 ps
CPU time 2.27 seconds
Started Jul 31 05:31:30 PM PDT 24
Finished Jul 31 05:31:33 PM PDT 24
Peak memory 240896 kb
Host smart-8ee8f0ef-689d-4b59-a0f9-34b34ae1b70f
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=977914162 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_alert_test.977914162
Directory /workspace/31.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/31.otp_ctrl_check_fail.3136855008
Short name T723
Test name
Test status
Simulation time 284052613 ps
CPU time 6.8 seconds
Started Jul 31 05:31:31 PM PDT 24
Finished Jul 31 05:31:37 PM PDT 24
Peak memory 242164 kb
Host smart-10dbe3cd-f083-4f67-812d-c8fd06ac223b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3136855008 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_check_fail.3136855008
Directory /workspace/31.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/31.otp_ctrl_dai_errs.3345099976
Short name T1003
Test name
Test status
Simulation time 808927010 ps
CPU time 12.77 seconds
Started Jul 31 05:31:30 PM PDT 24
Finished Jul 31 05:31:43 PM PDT 24
Peak memory 242216 kb
Host smart-71362b45-6bfb-4c82-8c45-dab9715c37eb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3345099976 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_errs.3345099976
Directory /workspace/31.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/31.otp_ctrl_dai_lock.4101856850
Short name T518
Test name
Test status
Simulation time 11981717083 ps
CPU time 34.74 seconds
Started Jul 31 05:31:30 PM PDT 24
Finished Jul 31 05:32:05 PM PDT 24
Peak memory 242336 kb
Host smart-35c4a47b-3502-495e-a16c-a90af864eecd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4101856850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_lock.4101856850
Directory /workspace/31.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/31.otp_ctrl_init_fail.721951841
Short name T124
Test name
Test status
Simulation time 178563183 ps
CPU time 4.69 seconds
Started Jul 31 05:31:31 PM PDT 24
Finished Jul 31 05:31:36 PM PDT 24
Peak memory 242348 kb
Host smart-84377db0-9a63-4fce-bd44-ab6cab53b7b1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=721951841 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_init_fail.721951841
Directory /workspace/31.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/31.otp_ctrl_macro_errs.88071729
Short name T145
Test name
Test status
Simulation time 1785039989 ps
CPU time 7.16 seconds
Started Jul 31 05:31:31 PM PDT 24
Finished Jul 31 05:31:38 PM PDT 24
Peak memory 242044 kb
Host smart-03e1ee5e-dcba-4ae3-a61e-52c70c808627
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=88071729 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_macro_errs.88071729
Directory /workspace/31.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/31.otp_ctrl_parallel_key_req.3550542617
Short name T730
Test name
Test status
Simulation time 1993976768 ps
CPU time 5.37 seconds
Started Jul 31 05:31:32 PM PDT 24
Finished Jul 31 05:31:37 PM PDT 24
Peak memory 242340 kb
Host smart-5250fd36-79b9-426b-a5cb-377ac65c4484
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3550542617 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_key_req.3550542617
Directory /workspace/31.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/31.otp_ctrl_parallel_lc_esc.2130627895
Short name T960
Test name
Test status
Simulation time 664775883 ps
CPU time 19.5 seconds
Started Jul 31 05:31:29 PM PDT 24
Finished Jul 31 05:31:49 PM PDT 24
Peak memory 241816 kb
Host smart-4f679311-d7d0-4380-b026-df089dc4dc08
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2130627895 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_esc.2130627895
Directory /workspace/31.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/31.otp_ctrl_parallel_lc_req.3228868664
Short name T840
Test name
Test status
Simulation time 1020059392 ps
CPU time 13.32 seconds
Started Jul 31 05:31:31 PM PDT 24
Finished Jul 31 05:31:44 PM PDT 24
Peak memory 242092 kb
Host smart-c2916d37-599f-4274-ba1c-77f7d6d1cd35
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3228868664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_req.3228868664
Directory /workspace/31.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/31.otp_ctrl_regwen.1502651273
Short name T1117
Test name
Test status
Simulation time 285844471 ps
CPU time 5.69 seconds
Started Jul 31 05:31:29 PM PDT 24
Finished Jul 31 05:31:35 PM PDT 24
Peak memory 241968 kb
Host smart-3c2ffdae-531c-46be-b19a-9e6c8dd542fe
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1502651273 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_regwen.1502651273
Directory /workspace/31.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/31.otp_ctrl_smoke.68370463
Short name T903
Test name
Test status
Simulation time 1109508033 ps
CPU time 9.81 seconds
Started Jul 31 05:31:31 PM PDT 24
Finished Jul 31 05:31:41 PM PDT 24
Peak memory 242284 kb
Host smart-577681f6-69a4-4058-bc0f-fac0e0a686d1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=68370463 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_smoke.68370463
Directory /workspace/31.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/31.otp_ctrl_stress_all.3161944418
Short name T856
Test name
Test status
Simulation time 104698443752 ps
CPU time 241.26 seconds
Started Jul 31 05:31:30 PM PDT 24
Finished Jul 31 05:35:32 PM PDT 24
Peak memory 273312 kb
Host smart-489f84a7-3be1-4d49-abac-f23561f1f588
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3161944418 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all
.3161944418
Directory /workspace/31.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/31.otp_ctrl_stress_all_with_rand_reset.479692055
Short name T291
Test name
Test status
Simulation time 328834053923 ps
CPU time 1972.2 seconds
Started Jul 31 05:31:31 PM PDT 24
Finished Jul 31 06:04:24 PM PDT 24
Peak memory 365968 kb
Host smart-a947f621-1a18-4674-bd19-d8e3229ca201
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=479692055 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all_with_rand_reset.479692055
Directory /workspace/31.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/31.otp_ctrl_test_access.2807517665
Short name T1043
Test name
Test status
Simulation time 461846698 ps
CPU time 5.92 seconds
Started Jul 31 05:31:29 PM PDT 24
Finished Jul 31 05:31:35 PM PDT 24
Peak memory 242012 kb
Host smart-f1abcfb0-3fe8-433e-9a71-f1a79153c2f5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2807517665 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_test_access.2807517665
Directory /workspace/31.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/32.otp_ctrl_alert_test.1557878199
Short name T480
Test name
Test status
Simulation time 51741080 ps
CPU time 1.82 seconds
Started Jul 31 05:31:37 PM PDT 24
Finished Jul 31 05:31:38 PM PDT 24
Peak memory 240436 kb
Host smart-3fa2bc58-6aa2-419e-ab41-c34271d72cbc
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1557878199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_alert_test.1557878199
Directory /workspace/32.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/32.otp_ctrl_check_fail.2898879151
Short name T79
Test name
Test status
Simulation time 1018825743 ps
CPU time 23.25 seconds
Started Jul 31 05:31:39 PM PDT 24
Finished Jul 31 05:32:03 PM PDT 24
Peak memory 242248 kb
Host smart-10378141-8eb3-4a08-86af-c37b3ae72072
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2898879151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_check_fail.2898879151
Directory /workspace/32.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/32.otp_ctrl_dai_errs.1921597381
Short name T504
Test name
Test status
Simulation time 3518050183 ps
CPU time 12.62 seconds
Started Jul 31 05:31:37 PM PDT 24
Finished Jul 31 05:31:50 PM PDT 24
Peak memory 242096 kb
Host smart-45debc1e-ca6d-490c-b480-a5a9521c8938
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1921597381 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_errs.1921597381
Directory /workspace/32.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/32.otp_ctrl_dai_lock.909689489
Short name T126
Test name
Test status
Simulation time 9142468736 ps
CPU time 24.49 seconds
Started Jul 31 05:31:31 PM PDT 24
Finished Jul 31 05:31:56 PM PDT 24
Peak memory 242420 kb
Host smart-5adb63ab-f796-4fd1-98fa-665337bd4b62
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=909689489 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_lock.909689489
Directory /workspace/32.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/32.otp_ctrl_init_fail.2670083851
Short name T23
Test name
Test status
Simulation time 194828146 ps
CPU time 4.19 seconds
Started Jul 31 05:31:29 PM PDT 24
Finished Jul 31 05:31:34 PM PDT 24
Peak memory 242316 kb
Host smart-a1b303ff-25ae-430d-872b-cc68dbe14116
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2670083851 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_init_fail.2670083851
Directory /workspace/32.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/32.otp_ctrl_macro_errs.1017033814
Short name T759
Test name
Test status
Simulation time 1060976101 ps
CPU time 19.08 seconds
Started Jul 31 05:31:38 PM PDT 24
Finished Jul 31 05:31:57 PM PDT 24
Peak memory 242076 kb
Host smart-283350e5-7160-4b91-aff8-203854993dd5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1017033814 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_macro_errs.1017033814
Directory /workspace/32.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/32.otp_ctrl_parallel_key_req.3053907110
Short name T402
Test name
Test status
Simulation time 1174001677 ps
CPU time 18.89 seconds
Started Jul 31 05:31:40 PM PDT 24
Finished Jul 31 05:31:59 PM PDT 24
Peak memory 248584 kb
Host smart-e2097fa5-294d-45a8-958f-97f6c90492cd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3053907110 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_key_req.3053907110
Directory /workspace/32.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/32.otp_ctrl_parallel_lc_esc.2116685738
Short name T284
Test name
Test status
Simulation time 190135021 ps
CPU time 4.73 seconds
Started Jul 31 05:31:32 PM PDT 24
Finished Jul 31 05:31:37 PM PDT 24
Peak memory 242044 kb
Host smart-a5265962-5479-4bfa-bd39-d017c4caac91
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2116685738 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_esc.2116685738
Directory /workspace/32.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/32.otp_ctrl_parallel_lc_req.2190134141
Short name T1186
Test name
Test status
Simulation time 697698132 ps
CPU time 22.04 seconds
Started Jul 31 05:31:31 PM PDT 24
Finished Jul 31 05:31:53 PM PDT 24
Peak memory 241992 kb
Host smart-5a6a3255-bf40-4022-b213-f56e7aeec202
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2190134141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_req.2190134141
Directory /workspace/32.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/32.otp_ctrl_smoke.3971228299
Short name T909
Test name
Test status
Simulation time 173377286 ps
CPU time 4.06 seconds
Started Jul 31 05:31:29 PM PDT 24
Finished Jul 31 05:31:33 PM PDT 24
Peak memory 241964 kb
Host smart-cc67521c-5c65-4066-8368-b45bef48c132
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3971228299 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_smoke.3971228299
Directory /workspace/32.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/32.otp_ctrl_stress_all.2079248441
Short name T358
Test name
Test status
Simulation time 12977782198 ps
CPU time 58.7 seconds
Started Jul 31 05:31:36 PM PDT 24
Finished Jul 31 05:32:35 PM PDT 24
Peak memory 242180 kb
Host smart-308bd73d-2277-4929-8c88-624da00bf248
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2079248441 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all
.2079248441
Directory /workspace/32.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/32.otp_ctrl_stress_all_with_rand_reset.4193453239
Short name T523
Test name
Test status
Simulation time 249785040756 ps
CPU time 628.39 seconds
Started Jul 31 05:31:37 PM PDT 24
Finished Jul 31 05:42:06 PM PDT 24
Peak memory 256960 kb
Host smart-8d471637-8099-4f22-958a-fb79dd94d028
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4193453239 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all_with_rand_reset.4193453239
Directory /workspace/32.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/32.otp_ctrl_test_access.2179590440
Short name T403
Test name
Test status
Simulation time 5872697099 ps
CPU time 35.78 seconds
Started Jul 31 05:31:37 PM PDT 24
Finished Jul 31 05:32:13 PM PDT 24
Peak memory 242328 kb
Host smart-4053f0f3-5b2e-45eb-a9fc-28ad6bedb15a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2179590440 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_test_access.2179590440
Directory /workspace/32.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/33.otp_ctrl_alert_test.3077294078
Short name T921
Test name
Test status
Simulation time 147048155 ps
CPU time 2.11 seconds
Started Jul 31 05:31:37 PM PDT 24
Finished Jul 31 05:31:39 PM PDT 24
Peak memory 240468 kb
Host smart-7f245d81-2a7e-40b1-a5d5-c6dbb418b79b
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3077294078 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_alert_test.3077294078
Directory /workspace/33.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/33.otp_ctrl_check_fail.3936078502
Short name T27
Test name
Test status
Simulation time 1166844170 ps
CPU time 18.73 seconds
Started Jul 31 05:31:37 PM PDT 24
Finished Jul 31 05:31:56 PM PDT 24
Peak memory 243960 kb
Host smart-f7a67af4-ebb7-45d7-a17c-584a077efb91
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3936078502 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_check_fail.3936078502
Directory /workspace/33.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/33.otp_ctrl_dai_errs.1258400421
Short name T91
Test name
Test status
Simulation time 315872621 ps
CPU time 18.64 seconds
Started Jul 31 05:31:37 PM PDT 24
Finished Jul 31 05:31:56 PM PDT 24
Peak memory 241972 kb
Host smart-3a685396-ce0a-417b-998c-2569dc5a5c60
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1258400421 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_errs.1258400421
Directory /workspace/33.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/33.otp_ctrl_dai_lock.4234676963
Short name T1112
Test name
Test status
Simulation time 12294775958 ps
CPU time 31.83 seconds
Started Jul 31 05:31:38 PM PDT 24
Finished Jul 31 05:32:10 PM PDT 24
Peak memory 243276 kb
Host smart-cb22082f-2053-41b3-95ac-ee2e842dcd76
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4234676963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_lock.4234676963
Directory /workspace/33.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/33.otp_ctrl_init_fail.1992167739
Short name T209
Test name
Test status
Simulation time 525072947 ps
CPU time 3.84 seconds
Started Jul 31 05:31:36 PM PDT 24
Finished Jul 31 05:31:40 PM PDT 24
Peak memory 242052 kb
Host smart-7c2b0cdd-870b-40cd-b4b6-7a872de66895
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1992167739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_init_fail.1992167739
Directory /workspace/33.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/33.otp_ctrl_macro_errs.349432757
Short name T792
Test name
Test status
Simulation time 7744492088 ps
CPU time 65.02 seconds
Started Jul 31 05:31:37 PM PDT 24
Finished Jul 31 05:32:42 PM PDT 24
Peak memory 258968 kb
Host smart-d6e3d852-53eb-48dd-b2bb-886b70234b99
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=349432757 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_macro_errs.349432757
Directory /workspace/33.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/33.otp_ctrl_parallel_key_req.3124068716
Short name T1082
Test name
Test status
Simulation time 3121475733 ps
CPU time 39.15 seconds
Started Jul 31 05:31:39 PM PDT 24
Finished Jul 31 05:32:18 PM PDT 24
Peak memory 241968 kb
Host smart-59c8d4d8-b272-4329-9878-7ad985234cbb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3124068716 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_key_req.3124068716
Directory /workspace/33.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/33.otp_ctrl_parallel_lc_esc.1824983938
Short name T670
Test name
Test status
Simulation time 640842931 ps
CPU time 8.39 seconds
Started Jul 31 05:31:37 PM PDT 24
Finished Jul 31 05:31:46 PM PDT 24
Peak memory 248552 kb
Host smart-637a4809-e5dc-42c6-9483-096f90db03f3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1824983938 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_esc.1824983938
Directory /workspace/33.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/33.otp_ctrl_parallel_lc_req.2794070121
Short name T412
Test name
Test status
Simulation time 352949392 ps
CPU time 8.97 seconds
Started Jul 31 05:31:37 PM PDT 24
Finished Jul 31 05:31:46 PM PDT 24
Peak memory 241936 kb
Host smart-148b1aa3-4799-4c4f-96b7-38ad119765a5
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2794070121 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_req.2794070121
Directory /workspace/33.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/33.otp_ctrl_regwen.2613843725
Short name T302
Test name
Test status
Simulation time 137262049 ps
CPU time 6.09 seconds
Started Jul 31 05:31:39 PM PDT 24
Finished Jul 31 05:31:45 PM PDT 24
Peak memory 242012 kb
Host smart-5ce4d2dc-5b3d-4d90-98c4-d9051b517162
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2613843725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_regwen.2613843725
Directory /workspace/33.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/33.otp_ctrl_smoke.967303896
Short name T865
Test name
Test status
Simulation time 427581326 ps
CPU time 4.74 seconds
Started Jul 31 05:31:36 PM PDT 24
Finished Jul 31 05:31:41 PM PDT 24
Peak memory 241952 kb
Host smart-a6677036-9de5-404a-a82b-c932252d1242
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=967303896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_smoke.967303896
Directory /workspace/33.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/33.otp_ctrl_stress_all.115846062
Short name T831
Test name
Test status
Simulation time 4723171296 ps
CPU time 37.12 seconds
Started Jul 31 05:31:38 PM PDT 24
Finished Jul 31 05:32:15 PM PDT 24
Peak memory 242524 kb
Host smart-55dc74d4-7f03-4342-9c37-c63a0a2bd9e8
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=115846062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all.
115846062
Directory /workspace/33.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/33.otp_ctrl_stress_all_with_rand_reset.3203155615
Short name T947
Test name
Test status
Simulation time 146544918941 ps
CPU time 1897.88 seconds
Started Jul 31 05:31:38 PM PDT 24
Finished Jul 31 06:03:16 PM PDT 24
Peak memory 267312 kb
Host smart-e63fc027-1523-4ca5-bc66-b3c6805520c1
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3203155615 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all_with_rand_reset.3203155615
Directory /workspace/33.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/33.otp_ctrl_test_access.359133211
Short name T519
Test name
Test status
Simulation time 555773377 ps
CPU time 15.02 seconds
Started Jul 31 05:31:40 PM PDT 24
Finished Jul 31 05:31:55 PM PDT 24
Peak memory 242092 kb
Host smart-14bbc6d4-c995-4a3c-bcc6-470b6c347948
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=359133211 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_test_access.359133211
Directory /workspace/33.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/34.otp_ctrl_alert_test.3653796797
Short name T1007
Test name
Test status
Simulation time 59015125 ps
CPU time 1.91 seconds
Started Jul 31 05:31:44 PM PDT 24
Finished Jul 31 05:31:46 PM PDT 24
Peak memory 240484 kb
Host smart-fda94b1f-447c-45c9-b482-3cca03f1e410
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3653796797 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_alert_test.3653796797
Directory /workspace/34.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/34.otp_ctrl_check_fail.3288078676
Short name T112
Test name
Test status
Simulation time 840057281 ps
CPU time 14.67 seconds
Started Jul 31 05:31:43 PM PDT 24
Finished Jul 31 05:31:58 PM PDT 24
Peak memory 242588 kb
Host smart-f14dd98d-f745-4b03-b438-6e1f41957d3d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3288078676 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_check_fail.3288078676
Directory /workspace/34.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/34.otp_ctrl_dai_errs.1217809216
Short name T698
Test name
Test status
Simulation time 354896578 ps
CPU time 21.99 seconds
Started Jul 31 05:31:43 PM PDT 24
Finished Jul 31 05:32:05 PM PDT 24
Peak memory 241860 kb
Host smart-70a95fac-0d46-410b-bfa3-aec7dc483630
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1217809216 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_errs.1217809216
Directory /workspace/34.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/34.otp_ctrl_dai_lock.3488269496
Short name T567
Test name
Test status
Simulation time 611110592 ps
CPU time 12.7 seconds
Started Jul 31 05:31:47 PM PDT 24
Finished Jul 31 05:31:59 PM PDT 24
Peak memory 242016 kb
Host smart-b7cf6086-dd37-4eab-9536-4e5068c2da95
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3488269496 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_lock.3488269496
Directory /workspace/34.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/34.otp_ctrl_init_fail.1942849307
Short name T466
Test name
Test status
Simulation time 118625896 ps
CPU time 4.27 seconds
Started Jul 31 05:31:41 PM PDT 24
Finished Jul 31 05:31:46 PM PDT 24
Peak memory 242324 kb
Host smart-0e5d2798-2092-4b21-8500-ed0043267406
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1942849307 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_init_fail.1942849307
Directory /workspace/34.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/34.otp_ctrl_macro_errs.642771145
Short name T195
Test name
Test status
Simulation time 1680796109 ps
CPU time 36 seconds
Started Jul 31 05:31:43 PM PDT 24
Finished Jul 31 05:32:19 PM PDT 24
Peak memory 246800 kb
Host smart-2988046e-c90a-42ea-9092-7f9c3299f229
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=642771145 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_macro_errs.642771145
Directory /workspace/34.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/34.otp_ctrl_parallel_key_req.1838968095
Short name T568
Test name
Test status
Simulation time 3612806118 ps
CPU time 28.4 seconds
Started Jul 31 05:31:47 PM PDT 24
Finished Jul 31 05:32:15 PM PDT 24
Peak memory 248648 kb
Host smart-a8e5669b-d3d0-4ce0-b6e8-b84ac70fe094
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1838968095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_key_req.1838968095
Directory /workspace/34.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/34.otp_ctrl_parallel_lc_esc.101662234
Short name T541
Test name
Test status
Simulation time 1190873698 ps
CPU time 28.87 seconds
Started Jul 31 05:31:43 PM PDT 24
Finished Jul 31 05:32:12 PM PDT 24
Peak memory 242092 kb
Host smart-7c896e80-1beb-49f7-8a64-6ef83c058703
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=101662234 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_esc.101662234
Directory /workspace/34.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/34.otp_ctrl_parallel_lc_req.864320848
Short name T657
Test name
Test status
Simulation time 281479313 ps
CPU time 9.76 seconds
Started Jul 31 05:31:47 PM PDT 24
Finished Jul 31 05:31:57 PM PDT 24
Peak memory 242176 kb
Host smart-4bd07ec4-8054-4ea9-ad1f-4e57b8994650
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=864320848 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_req.864320848
Directory /workspace/34.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/34.otp_ctrl_regwen.1840315050
Short name T816
Test name
Test status
Simulation time 286009788 ps
CPU time 4.25 seconds
Started Jul 31 05:31:47 PM PDT 24
Finished Jul 31 05:31:52 PM PDT 24
Peak memory 241968 kb
Host smart-c779a8ac-eb2f-4166-a53b-6d6199e4be90
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1840315050 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_regwen.1840315050
Directory /workspace/34.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/34.otp_ctrl_smoke.2538332243
Short name T808
Test name
Test status
Simulation time 1862117759 ps
CPU time 5.92 seconds
Started Jul 31 05:31:37 PM PDT 24
Finished Jul 31 05:31:43 PM PDT 24
Peak memory 241920 kb
Host smart-657d8567-9532-4623-8866-1158445f70b7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2538332243 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_smoke.2538332243
Directory /workspace/34.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/34.otp_ctrl_stress_all.3259595044
Short name T1115
Test name
Test status
Simulation time 13936356318 ps
CPU time 224.69 seconds
Started Jul 31 05:31:44 PM PDT 24
Finished Jul 31 05:35:29 PM PDT 24
Peak memory 262304 kb
Host smart-5ed88f6e-2636-4828-9cbc-5d6aaabb9639
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3259595044 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all
.3259595044
Directory /workspace/34.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/34.otp_ctrl_test_access.685936665
Short name T1146
Test name
Test status
Simulation time 1595002499 ps
CPU time 32.97 seconds
Started Jul 31 05:31:48 PM PDT 24
Finished Jul 31 05:32:22 PM PDT 24
Peak memory 248568 kb
Host smart-9f9cc871-17cf-4292-b895-37b211447c54
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=685936665 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_test_access.685936665
Directory /workspace/34.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/35.otp_ctrl_alert_test.1795059432
Short name T878
Test name
Test status
Simulation time 190967268 ps
CPU time 1.81 seconds
Started Jul 31 05:31:49 PM PDT 24
Finished Jul 31 05:31:51 PM PDT 24
Peak memory 240316 kb
Host smart-4eb395c9-850f-4821-96f5-13a9a68c7f92
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1795059432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_alert_test.1795059432
Directory /workspace/35.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/35.otp_ctrl_dai_errs.1086189452
Short name T655
Test name
Test status
Simulation time 950762486 ps
CPU time 26.71 seconds
Started Jul 31 05:31:45 PM PDT 24
Finished Jul 31 05:32:11 PM PDT 24
Peak memory 241976 kb
Host smart-6720e9c0-f288-4201-a99c-927101ad3910
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1086189452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_errs.1086189452
Directory /workspace/35.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/35.otp_ctrl_dai_lock.842437894
Short name T669
Test name
Test status
Simulation time 1391326033 ps
CPU time 7.89 seconds
Started Jul 31 05:31:48 PM PDT 24
Finished Jul 31 05:31:57 PM PDT 24
Peak memory 241936 kb
Host smart-ff5a0195-ef6d-4e25-bec7-feb33e18bcc2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=842437894 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_lock.842437894
Directory /workspace/35.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/35.otp_ctrl_init_fail.3074117526
Short name T159
Test name
Test status
Simulation time 1459894836 ps
CPU time 3.71 seconds
Started Jul 31 05:31:42 PM PDT 24
Finished Jul 31 05:31:46 PM PDT 24
Peak memory 242052 kb
Host smart-0a5a4112-ca25-4d38-a4f8-1e6e75e487b6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3074117526 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_init_fail.3074117526
Directory /workspace/35.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/35.otp_ctrl_macro_errs.2159615824
Short name T1093
Test name
Test status
Simulation time 989003580 ps
CPU time 7.78 seconds
Started Jul 31 05:31:44 PM PDT 24
Finished Jul 31 05:31:52 PM PDT 24
Peak memory 242192 kb
Host smart-5cb7b8d6-1d32-42b0-b229-c8a6dbd029bf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2159615824 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_macro_errs.2159615824
Directory /workspace/35.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/35.otp_ctrl_parallel_key_req.2861491849
Short name T489
Test name
Test status
Simulation time 3070750713 ps
CPU time 20.44 seconds
Started Jul 31 05:31:45 PM PDT 24
Finished Jul 31 05:32:05 PM PDT 24
Peak memory 248724 kb
Host smart-1c90531f-2b52-4d27-be41-bb7c81d55b58
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2861491849 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_key_req.2861491849
Directory /workspace/35.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/35.otp_ctrl_parallel_lc_esc.737087729
Short name T884
Test name
Test status
Simulation time 546808950 ps
CPU time 6.46 seconds
Started Jul 31 05:31:46 PM PDT 24
Finished Jul 31 05:31:52 PM PDT 24
Peak memory 241816 kb
Host smart-ed1bc5f0-90dc-4f3b-a369-c467cb7a46ae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=737087729 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_esc.737087729
Directory /workspace/35.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/35.otp_ctrl_parallel_lc_req.2400107288
Short name T1142
Test name
Test status
Simulation time 501083093 ps
CPU time 8.81 seconds
Started Jul 31 05:31:45 PM PDT 24
Finished Jul 31 05:31:54 PM PDT 24
Peak memory 248660 kb
Host smart-599775c5-648f-46ec-928d-e83537f85a40
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2400107288 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_req.2400107288
Directory /workspace/35.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/35.otp_ctrl_regwen.1855223682
Short name T493
Test name
Test status
Simulation time 1707660441 ps
CPU time 6.41 seconds
Started Jul 31 05:31:42 PM PDT 24
Finished Jul 31 05:31:48 PM PDT 24
Peak memory 248404 kb
Host smart-04dc3b06-1716-4509-ba5e-b195781edb6d
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1855223682 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_regwen.1855223682
Directory /workspace/35.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/35.otp_ctrl_smoke.3445379137
Short name T106
Test name
Test status
Simulation time 1307777007 ps
CPU time 13.39 seconds
Started Jul 31 05:31:49 PM PDT 24
Finished Jul 31 05:32:02 PM PDT 24
Peak memory 241944 kb
Host smart-5b221444-d54b-4838-90ec-f52591d31639
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3445379137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_smoke.3445379137
Directory /workspace/35.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/35.otp_ctrl_stress_all.3011237842
Short name T1129
Test name
Test status
Simulation time 7134671198 ps
CPU time 89.18 seconds
Started Jul 31 05:31:43 PM PDT 24
Finished Jul 31 05:33:12 PM PDT 24
Peak memory 264308 kb
Host smart-b851e87b-3b23-4743-a447-a6349c33bafa
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3011237842 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all
.3011237842
Directory /workspace/35.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/35.otp_ctrl_stress_all_with_rand_reset.2830560539
Short name T815
Test name
Test status
Simulation time 45394365165 ps
CPU time 248.83 seconds
Started Jul 31 05:31:42 PM PDT 24
Finished Jul 31 05:35:51 PM PDT 24
Peak memory 257020 kb
Host smart-28eb1340-c6db-4b59-add2-0daffd98cd85
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2830560539 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all_with_rand_reset.2830560539
Directory /workspace/35.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/35.otp_ctrl_test_access.2729338806
Short name T283
Test name
Test status
Simulation time 174934290 ps
CPU time 4.41 seconds
Started Jul 31 05:31:44 PM PDT 24
Finished Jul 31 05:31:48 PM PDT 24
Peak memory 248548 kb
Host smart-f3afe05e-8c6e-414a-87e1-29ef18dd9895
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2729338806 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_test_access.2729338806
Directory /workspace/35.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/36.otp_ctrl_alert_test.3308773783
Short name T833
Test name
Test status
Simulation time 109367080 ps
CPU time 2.14 seconds
Started Jul 31 05:31:48 PM PDT 24
Finished Jul 31 05:31:50 PM PDT 24
Peak memory 240480 kb
Host smart-24a91779-a131-49bb-9b9b-0d9fd46a1218
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3308773783 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_alert_test.3308773783
Directory /workspace/36.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/36.otp_ctrl_check_fail.44498279
Short name T641
Test name
Test status
Simulation time 1525141380 ps
CPU time 17.12 seconds
Started Jul 31 05:31:49 PM PDT 24
Finished Jul 31 05:32:06 PM PDT 24
Peak memory 242772 kb
Host smart-e124294f-3ab1-4742-b16b-aebb5a50f976
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=44498279 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_check_fail.44498279
Directory /workspace/36.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/36.otp_ctrl_dai_errs.1728407173
Short name T19
Test name
Test status
Simulation time 517690361 ps
CPU time 8.08 seconds
Started Jul 31 05:31:48 PM PDT 24
Finished Jul 31 05:31:56 PM PDT 24
Peak memory 242312 kb
Host smart-74e35db6-69ba-4ddf-92fe-d93db863e728
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1728407173 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_errs.1728407173
Directory /workspace/36.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/36.otp_ctrl_dai_lock.1130518485
Short name T1026
Test name
Test status
Simulation time 15646451287 ps
CPU time 39.22 seconds
Started Jul 31 05:31:51 PM PDT 24
Finished Jul 31 05:32:30 PM PDT 24
Peak memory 248608 kb
Host smart-00e4e47d-d012-4f2b-8865-729e9af5dec1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1130518485 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_lock.1130518485
Directory /workspace/36.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/36.otp_ctrl_init_fail.307547199
Short name T34
Test name
Test status
Simulation time 165470163 ps
CPU time 4.4 seconds
Started Jul 31 05:31:43 PM PDT 24
Finished Jul 31 05:31:48 PM PDT 24
Peak memory 242124 kb
Host smart-ea3c5d81-736e-4b79-9381-3ade35f328ae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=307547199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_init_fail.307547199
Directory /workspace/36.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/36.otp_ctrl_macro_errs.3063044883
Short name T101
Test name
Test status
Simulation time 344147284 ps
CPU time 7.48 seconds
Started Jul 31 05:31:50 PM PDT 24
Finished Jul 31 05:31:57 PM PDT 24
Peak memory 242444 kb
Host smart-dbf64849-da43-4aad-b9da-ed14a7d2d957
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3063044883 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_macro_errs.3063044883
Directory /workspace/36.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/36.otp_ctrl_parallel_key_req.3434989228
Short name T1097
Test name
Test status
Simulation time 421350773 ps
CPU time 18.69 seconds
Started Jul 31 05:31:50 PM PDT 24
Finished Jul 31 05:32:09 PM PDT 24
Peak memory 242316 kb
Host smart-0c41b259-e6f9-48a5-b0bf-739e4b58c628
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3434989228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_key_req.3434989228
Directory /workspace/36.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/36.otp_ctrl_parallel_lc_esc.3578965201
Short name T227
Test name
Test status
Simulation time 874606484 ps
CPU time 12.65 seconds
Started Jul 31 05:31:52 PM PDT 24
Finished Jul 31 05:32:04 PM PDT 24
Peak memory 242428 kb
Host smart-8f9ab050-3354-4ecf-a981-ecf05cc39c7e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3578965201 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_esc.3578965201
Directory /workspace/36.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/36.otp_ctrl_parallel_lc_req.3635323151
Short name T973
Test name
Test status
Simulation time 650981114 ps
CPU time 19.27 seconds
Started Jul 31 05:31:47 PM PDT 24
Finished Jul 31 05:32:07 PM PDT 24
Peak memory 241984 kb
Host smart-5986ef2b-1065-46d1-af18-563b427a9a7d
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3635323151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_req.3635323151
Directory /workspace/36.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/36.otp_ctrl_regwen.2887031805
Short name T374
Test name
Test status
Simulation time 408721812 ps
CPU time 3.47 seconds
Started Jul 31 05:31:51 PM PDT 24
Finished Jul 31 05:31:54 PM PDT 24
Peak memory 248528 kb
Host smart-ca687385-2ed8-4bd5-8cc3-140fb5589c34
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2887031805 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_regwen.2887031805
Directory /workspace/36.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/36.otp_ctrl_smoke.2106008930
Short name T329
Test name
Test status
Simulation time 639949121 ps
CPU time 10 seconds
Started Jul 31 05:31:42 PM PDT 24
Finished Jul 31 05:31:52 PM PDT 24
Peak memory 241960 kb
Host smart-8d92f9ce-7a0c-46b8-a906-a0ac5c195919
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2106008930 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_smoke.2106008930
Directory /workspace/36.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/36.otp_ctrl_stress_all.3675639140
Short name T236
Test name
Test status
Simulation time 185958223 ps
CPU time 5.74 seconds
Started Jul 31 05:31:49 PM PDT 24
Finished Jul 31 05:31:55 PM PDT 24
Peak memory 241448 kb
Host smart-b183680b-9936-4360-ab51-effcb1a2c8c4
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3675639140 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all
.3675639140
Directory /workspace/36.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/36.otp_ctrl_stress_all_with_rand_reset.1210621852
Short name T301
Test name
Test status
Simulation time 102120884467 ps
CPU time 1477.39 seconds
Started Jul 31 05:31:50 PM PDT 24
Finished Jul 31 05:56:27 PM PDT 24
Peak memory 323116 kb
Host smart-66f837e4-9c55-4b05-aa82-eaffbfbb7748
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1210621852 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all_with_rand_reset.1210621852
Directory /workspace/36.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/36.otp_ctrl_test_access.3608512709
Short name T1171
Test name
Test status
Simulation time 2007138347 ps
CPU time 18.53 seconds
Started Jul 31 05:31:49 PM PDT 24
Finished Jul 31 05:32:07 PM PDT 24
Peak memory 242132 kb
Host smart-2e459d30-0661-4851-9cf7-7523c3b27254
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3608512709 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_test_access.3608512709
Directory /workspace/36.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/37.otp_ctrl_alert_test.2448150942
Short name T485
Test name
Test status
Simulation time 165845943 ps
CPU time 1.79 seconds
Started Jul 31 05:31:48 PM PDT 24
Finished Jul 31 05:31:50 PM PDT 24
Peak memory 240684 kb
Host smart-18024c0b-ceff-4405-b7e3-005fb3510a54
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2448150942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_alert_test.2448150942
Directory /workspace/37.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/37.otp_ctrl_check_fail.1948344132
Short name T940
Test name
Test status
Simulation time 711782847 ps
CPU time 13.33 seconds
Started Jul 31 05:31:49 PM PDT 24
Finished Jul 31 05:32:02 PM PDT 24
Peak memory 242044 kb
Host smart-bd12b262-c515-48d2-8875-27cc6be13a36
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1948344132 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_check_fail.1948344132
Directory /workspace/37.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/37.otp_ctrl_dai_errs.1874598789
Short name T422
Test name
Test status
Simulation time 1117503776 ps
CPU time 34.05 seconds
Started Jul 31 05:31:52 PM PDT 24
Finished Jul 31 05:32:26 PM PDT 24
Peak memory 245576 kb
Host smart-64469205-39d8-47d1-b97a-1e23ffb97e80
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1874598789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_errs.1874598789
Directory /workspace/37.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/37.otp_ctrl_dai_lock.3184973827
Short name T928
Test name
Test status
Simulation time 2185101357 ps
CPU time 27.56 seconds
Started Jul 31 05:31:49 PM PDT 24
Finished Jul 31 05:32:17 PM PDT 24
Peak memory 242300 kb
Host smart-ad4e63eb-e052-4c52-a45d-8e080a6acd91
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3184973827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_lock.3184973827
Directory /workspace/37.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/37.otp_ctrl_init_fail.530771027
Short name T87
Test name
Test status
Simulation time 107427406 ps
CPU time 3.66 seconds
Started Jul 31 05:31:50 PM PDT 24
Finished Jul 31 05:31:53 PM PDT 24
Peak memory 241992 kb
Host smart-0c367ee9-0ae5-4b55-98a4-29711c4d39c5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=530771027 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_init_fail.530771027
Directory /workspace/37.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/37.otp_ctrl_macro_errs.3102754962
Short name T481
Test name
Test status
Simulation time 1665587843 ps
CPU time 13.57 seconds
Started Jul 31 05:31:52 PM PDT 24
Finished Jul 31 05:32:05 PM PDT 24
Peak memory 243576 kb
Host smart-fa48b8c1-adf2-479e-b6cd-27f10c3a1c18
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3102754962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_macro_errs.3102754962
Directory /workspace/37.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/37.otp_ctrl_parallel_key_req.568148522
Short name T93
Test name
Test status
Simulation time 1570571127 ps
CPU time 20.71 seconds
Started Jul 31 05:31:48 PM PDT 24
Finished Jul 31 05:32:09 PM PDT 24
Peak memory 248596 kb
Host smart-4b10c2c8-abf1-4730-afdb-7c59eac4ddfb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=568148522 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_key_req.568148522
Directory /workspace/37.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/37.otp_ctrl_parallel_lc_esc.3535438659
Short name T166
Test name
Test status
Simulation time 632195606 ps
CPU time 15.12 seconds
Started Jul 31 05:31:50 PM PDT 24
Finished Jul 31 05:32:05 PM PDT 24
Peak memory 241756 kb
Host smart-fb2ab576-c0ea-4672-bfaf-212e0d20c692
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3535438659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_esc.3535438659
Directory /workspace/37.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/37.otp_ctrl_parallel_lc_req.1040148259
Short name T398
Test name
Test status
Simulation time 9665416551 ps
CPU time 28.78 seconds
Started Jul 31 05:31:47 PM PDT 24
Finished Jul 31 05:32:16 PM PDT 24
Peak memory 242012 kb
Host smart-03b00f8e-ce04-4983-8989-064b6d5b0914
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1040148259 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_req.1040148259
Directory /workspace/37.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/37.otp_ctrl_regwen.1299247215
Short name T1071
Test name
Test status
Simulation time 581749771 ps
CPU time 10.88 seconds
Started Jul 31 05:31:51 PM PDT 24
Finished Jul 31 05:32:02 PM PDT 24
Peak memory 242060 kb
Host smart-bdefcd83-3681-4342-9062-f8e9500c047f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1299247215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_regwen.1299247215
Directory /workspace/37.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/37.otp_ctrl_smoke.726858352
Short name T965
Test name
Test status
Simulation time 432230734 ps
CPU time 10.95 seconds
Started Jul 31 05:31:52 PM PDT 24
Finished Jul 31 05:32:03 PM PDT 24
Peak memory 248584 kb
Host smart-642a0861-71ed-48b0-90c6-fafc65b97126
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=726858352 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_smoke.726858352
Directory /workspace/37.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/37.otp_ctrl_stress_all.634764448
Short name T1037
Test name
Test status
Simulation time 18867392112 ps
CPU time 135.08 seconds
Started Jul 31 05:31:49 PM PDT 24
Finished Jul 31 05:34:05 PM PDT 24
Peak memory 245884 kb
Host smart-38d8082c-f03b-4412-bdd2-c4aabede931e
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=634764448 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all.
634764448
Directory /workspace/37.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/37.otp_ctrl_stress_all_with_rand_reset.761712627
Short name T10
Test name
Test status
Simulation time 163346858993 ps
CPU time 1971.8 seconds
Started Jul 31 05:31:47 PM PDT 24
Finished Jul 31 06:04:39 PM PDT 24
Peak memory 271320 kb
Host smart-9ee5213c-4cb2-444c-9e86-83f105662f61
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=761712627 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all_with_rand_reset.761712627
Directory /workspace/37.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/37.otp_ctrl_test_access.2055443748
Short name T624
Test name
Test status
Simulation time 1024033062 ps
CPU time 20.7 seconds
Started Jul 31 05:31:50 PM PDT 24
Finished Jul 31 05:32:10 PM PDT 24
Peak memory 241980 kb
Host smart-fb252c3a-e9dc-4914-8a51-b7e910e1c928
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2055443748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_test_access.2055443748
Directory /workspace/37.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/38.otp_ctrl_alert_test.1382504285
Short name T1044
Test name
Test status
Simulation time 178079016 ps
CPU time 2.26 seconds
Started Jul 31 05:31:54 PM PDT 24
Finished Jul 31 05:31:56 PM PDT 24
Peak memory 240444 kb
Host smart-8146f9f4-db2b-42ad-b5a9-6db05004b60a
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1382504285 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_alert_test.1382504285
Directory /workspace/38.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/38.otp_ctrl_check_fail.780411289
Short name T883
Test name
Test status
Simulation time 711506526 ps
CPU time 19.08 seconds
Started Jul 31 05:31:53 PM PDT 24
Finished Jul 31 05:32:12 PM PDT 24
Peak memory 242008 kb
Host smart-bf8ffa27-1079-4ec7-a1fb-dfdba76e3738
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=780411289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_check_fail.780411289
Directory /workspace/38.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/38.otp_ctrl_dai_errs.2113356161
Short name T160
Test name
Test status
Simulation time 248665209 ps
CPU time 12.29 seconds
Started Jul 31 05:31:51 PM PDT 24
Finished Jul 31 05:32:03 PM PDT 24
Peak memory 242000 kb
Host smart-c58b40e0-a81d-468b-8d32-08ded08f14c8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2113356161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_errs.2113356161
Directory /workspace/38.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/38.otp_ctrl_dai_lock.1116226615
Short name T132
Test name
Test status
Simulation time 812594491 ps
CPU time 15.76 seconds
Started Jul 31 05:31:51 PM PDT 24
Finished Jul 31 05:32:06 PM PDT 24
Peak memory 242480 kb
Host smart-00dfae3f-72de-462c-9243-fe0973fafb81
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1116226615 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_lock.1116226615
Directory /workspace/38.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/38.otp_ctrl_init_fail.2679193677
Short name T441
Test name
Test status
Simulation time 569381296 ps
CPU time 4.06 seconds
Started Jul 31 05:31:50 PM PDT 24
Finished Jul 31 05:31:54 PM PDT 24
Peak memory 242300 kb
Host smart-4aae0b7a-ab6e-419f-9cf4-402a24be0051
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2679193677 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_init_fail.2679193677
Directory /workspace/38.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/38.otp_ctrl_macro_errs.1954708783
Short name T580
Test name
Test status
Simulation time 934560585 ps
CPU time 24.87 seconds
Started Jul 31 05:31:54 PM PDT 24
Finished Jul 31 05:32:19 PM PDT 24
Peak memory 243764 kb
Host smart-934b81c9-5494-4db3-a5f8-02bf762edf0b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1954708783 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_macro_errs.1954708783
Directory /workspace/38.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/38.otp_ctrl_parallel_key_req.72953701
Short name T1139
Test name
Test status
Simulation time 620739623 ps
CPU time 6.9 seconds
Started Jul 31 05:31:54 PM PDT 24
Finished Jul 31 05:32:01 PM PDT 24
Peak memory 242472 kb
Host smart-b58d6d44-9606-42df-a166-ebea5ac57ce2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=72953701 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_key_req.72953701
Directory /workspace/38.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/38.otp_ctrl_parallel_lc_esc.330674490
Short name T879
Test name
Test status
Simulation time 187134488 ps
CPU time 9.93 seconds
Started Jul 31 05:31:51 PM PDT 24
Finished Jul 31 05:32:01 PM PDT 24
Peak memory 242268 kb
Host smart-a0cea63e-4147-4ab2-b1d5-feceb983617b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=330674490 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_esc.330674490
Directory /workspace/38.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/38.otp_ctrl_parallel_lc_req.3436067612
Short name T800
Test name
Test status
Simulation time 1406925109 ps
CPU time 13.51 seconds
Started Jul 31 05:31:48 PM PDT 24
Finished Jul 31 05:32:02 PM PDT 24
Peak memory 248572 kb
Host smart-ef9a06e1-7cac-4f7c-92f1-931e972b37d0
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3436067612 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_req.3436067612
Directory /workspace/38.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/38.otp_ctrl_regwen.2737780115
Short name T1091
Test name
Test status
Simulation time 338896686 ps
CPU time 9.19 seconds
Started Jul 31 05:31:51 PM PDT 24
Finished Jul 31 05:32:00 PM PDT 24
Peak memory 248608 kb
Host smart-7f1f85df-9128-46eb-b4be-f417ef692c41
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2737780115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_regwen.2737780115
Directory /workspace/38.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/38.otp_ctrl_smoke.2223022701
Short name T1099
Test name
Test status
Simulation time 242112776 ps
CPU time 7.8 seconds
Started Jul 31 05:31:48 PM PDT 24
Finished Jul 31 05:31:56 PM PDT 24
Peak memory 241976 kb
Host smart-4eb95165-8dff-4b12-8960-fa76857b0cee
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2223022701 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_smoke.2223022701
Directory /workspace/38.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/38.otp_ctrl_stress_all.385951947
Short name T686
Test name
Test status
Simulation time 17083744615 ps
CPU time 91.57 seconds
Started Jul 31 05:31:54 PM PDT 24
Finished Jul 31 05:33:26 PM PDT 24
Peak memory 250472 kb
Host smart-661b5976-88bf-48da-9331-9219336cc250
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=385951947 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all.
385951947
Directory /workspace/38.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/38.otp_ctrl_test_access.3717527182
Short name T525
Test name
Test status
Simulation time 740424569 ps
CPU time 16.88 seconds
Started Jul 31 05:31:54 PM PDT 24
Finished Jul 31 05:32:11 PM PDT 24
Peak memory 242008 kb
Host smart-c125f101-16ab-40cd-add1-7cddb9def1e2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3717527182 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_test_access.3717527182
Directory /workspace/38.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/39.otp_ctrl_alert_test.1340404610
Short name T770
Test name
Test status
Simulation time 56426048 ps
CPU time 1.88 seconds
Started Jul 31 05:32:01 PM PDT 24
Finished Jul 31 05:32:03 PM PDT 24
Peak memory 240572 kb
Host smart-75e298a7-5dd6-49cc-aa4a-142d4eb871b1
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1340404610 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_alert_test.1340404610
Directory /workspace/39.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/39.otp_ctrl_check_fail.4294136446
Short name T1164
Test name
Test status
Simulation time 1483330288 ps
CPU time 26.92 seconds
Started Jul 31 05:31:56 PM PDT 24
Finished Jul 31 05:32:23 PM PDT 24
Peak memory 244080 kb
Host smart-a282846c-1ff2-4ce2-bceb-565480fa396e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4294136446 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_check_fail.4294136446
Directory /workspace/39.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/39.otp_ctrl_dai_errs.229768059
Short name T299
Test name
Test status
Simulation time 2600543442 ps
CPU time 11.05 seconds
Started Jul 31 05:31:53 PM PDT 24
Finished Jul 31 05:32:05 PM PDT 24
Peak memory 241996 kb
Host smart-ee12f501-b5d3-42a5-8dd8-c944688d4151
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=229768059 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_errs.229768059
Directory /workspace/39.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/39.otp_ctrl_dai_lock.3879935514
Short name T1006
Test name
Test status
Simulation time 3164892477 ps
CPU time 27.68 seconds
Started Jul 31 05:31:52 PM PDT 24
Finished Jul 31 05:32:20 PM PDT 24
Peak memory 241984 kb
Host smart-9c38d1cb-a4ae-497f-9ebb-246e0360d590
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3879935514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_lock.3879935514
Directory /workspace/39.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/39.otp_ctrl_init_fail.1389129331
Short name T1161
Test name
Test status
Simulation time 124275370 ps
CPU time 3.44 seconds
Started Jul 31 05:31:54 PM PDT 24
Finished Jul 31 05:31:57 PM PDT 24
Peak memory 242352 kb
Host smart-e78e92e8-f511-423e-ad2b-44a8437dfe40
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1389129331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_init_fail.1389129331
Directory /workspace/39.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/39.otp_ctrl_macro_errs.365109002
Short name T17
Test name
Test status
Simulation time 2674123220 ps
CPU time 40.92 seconds
Started Jul 31 05:31:53 PM PDT 24
Finished Jul 31 05:32:34 PM PDT 24
Peak memory 248596 kb
Host smart-f0ed3f00-b168-44f6-bdc5-bfaa7b7a957a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=365109002 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_macro_errs.365109002
Directory /workspace/39.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/39.otp_ctrl_parallel_key_req.3328210266
Short name T569
Test name
Test status
Simulation time 1087616524 ps
CPU time 18.76 seconds
Started Jul 31 05:31:50 PM PDT 24
Finished Jul 31 05:32:09 PM PDT 24
Peak memory 248584 kb
Host smart-f0219ce3-d241-4daa-8cbe-0770343b123b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3328210266 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_key_req.3328210266
Directory /workspace/39.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/39.otp_ctrl_parallel_lc_esc.2478371255
Short name T6
Test name
Test status
Simulation time 1548529190 ps
CPU time 6.02 seconds
Started Jul 31 05:31:52 PM PDT 24
Finished Jul 31 05:31:58 PM PDT 24
Peak memory 241888 kb
Host smart-8e2bbfd8-6d7d-4ff9-a44f-829cedcfaa8d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2478371255 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_esc.2478371255
Directory /workspace/39.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/39.otp_ctrl_parallel_lc_req.4132002449
Short name T303
Test name
Test status
Simulation time 253690900 ps
CPU time 5.64 seconds
Started Jul 31 05:31:54 PM PDT 24
Finished Jul 31 05:32:00 PM PDT 24
Peak memory 242184 kb
Host smart-90ba1021-6f17-4c89-b713-8e2b1272eaf5
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4132002449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_req.4132002449
Directory /workspace/39.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/39.otp_ctrl_regwen.2637658528
Short name T851
Test name
Test status
Simulation time 190963062 ps
CPU time 7.39 seconds
Started Jul 31 05:31:53 PM PDT 24
Finished Jul 31 05:32:01 PM PDT 24
Peak memory 242280 kb
Host smart-6dcbc073-7c82-4cbb-bca6-cadf61d53821
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2637658528 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_regwen.2637658528
Directory /workspace/39.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/39.otp_ctrl_smoke.4282229171
Short name T716
Test name
Test status
Simulation time 2647694712 ps
CPU time 6.06 seconds
Started Jul 31 05:31:54 PM PDT 24
Finished Jul 31 05:32:00 PM PDT 24
Peak memory 242172 kb
Host smart-be422ce6-0295-442e-a8c6-3c495a55bb64
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4282229171 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_smoke.4282229171
Directory /workspace/39.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/39.otp_ctrl_stress_all.2015358309
Short name T1095
Test name
Test status
Simulation time 24727043746 ps
CPU time 87.66 seconds
Started Jul 31 05:31:58 PM PDT 24
Finished Jul 31 05:33:25 PM PDT 24
Peak memory 249184 kb
Host smart-e3d71817-09d7-4b14-bb83-49d394459983
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2015358309 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all
.2015358309
Directory /workspace/39.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/39.otp_ctrl_stress_all_with_rand_reset.3599831864
Short name T354
Test name
Test status
Simulation time 76288987903 ps
CPU time 331.06 seconds
Started Jul 31 05:31:58 PM PDT 24
Finished Jul 31 05:37:30 PM PDT 24
Peak memory 265484 kb
Host smart-3d0faf21-0d07-4933-b575-1dedc8e3cd93
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3599831864 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all_with_rand_reset.3599831864
Directory /workspace/39.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/39.otp_ctrl_test_access.1999645154
Short name T695
Test name
Test status
Simulation time 4100628464 ps
CPU time 37.76 seconds
Started Jul 31 05:31:55 PM PDT 24
Finished Jul 31 05:32:33 PM PDT 24
Peak memory 242044 kb
Host smart-85003776-9389-4c77-b776-1993846307f8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1999645154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_test_access.1999645154
Directory /workspace/39.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/4.otp_ctrl_alert_test.1918416111
Short name T507
Test name
Test status
Simulation time 77354411 ps
CPU time 1.98 seconds
Started Jul 31 05:29:55 PM PDT 24
Finished Jul 31 05:29:57 PM PDT 24
Peak memory 240396 kb
Host smart-13da36f4-94f2-4209-a9b6-7307b508182f
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1918416111 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_alert_test.1918416111
Directory /workspace/4.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/4.otp_ctrl_background_chks.3876531133
Short name T1174
Test name
Test status
Simulation time 1258413673 ps
CPU time 24.98 seconds
Started Jul 31 05:29:52 PM PDT 24
Finished Jul 31 05:30:17 PM PDT 24
Peak memory 242408 kb
Host smart-eb1cd096-37bc-4bbb-864f-806deb06988b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3876531133 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_background_chks.3876531133
Directory /workspace/4.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/4.otp_ctrl_check_fail.3301817143
Short name T472
Test name
Test status
Simulation time 733376202 ps
CPU time 11.85 seconds
Started Jul 31 05:29:56 PM PDT 24
Finished Jul 31 05:30:08 PM PDT 24
Peak memory 242012 kb
Host smart-9a18ccb7-6b8c-412a-a892-63cf2ba652cf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3301817143 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_check_fail.3301817143
Directory /workspace/4.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/4.otp_ctrl_dai_errs.3141296745
Short name T994
Test name
Test status
Simulation time 2479508375 ps
CPU time 9.68 seconds
Started Jul 31 05:29:55 PM PDT 24
Finished Jul 31 05:30:04 PM PDT 24
Peak memory 241896 kb
Host smart-f2913da4-efd4-442e-902f-d3c23b784a95
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3141296745 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_errs.3141296745
Directory /workspace/4.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/4.otp_ctrl_dai_lock.3036977183
Short name T783
Test name
Test status
Simulation time 627468618 ps
CPU time 14.69 seconds
Started Jul 31 05:29:54 PM PDT 24
Finished Jul 31 05:30:09 PM PDT 24
Peak memory 248588 kb
Host smart-e90014b7-5849-426c-8a92-8c94dbd6bada
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3036977183 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_lock.3036977183
Directory /workspace/4.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/4.otp_ctrl_init_fail.3065997350
Short name T975
Test name
Test status
Simulation time 574886001 ps
CPU time 3.84 seconds
Started Jul 31 05:29:54 PM PDT 24
Finished Jul 31 05:29:58 PM PDT 24
Peak memory 242236 kb
Host smart-dd909c42-5c3b-4269-a18c-7b5efb52270d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3065997350 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_init_fail.3065997350
Directory /workspace/4.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/4.otp_ctrl_parallel_key_req.4039264358
Short name T788
Test name
Test status
Simulation time 9897775991 ps
CPU time 38.07 seconds
Started Jul 31 05:29:55 PM PDT 24
Finished Jul 31 05:30:33 PM PDT 24
Peak memory 242908 kb
Host smart-1c385dd8-2350-440a-94d8-29dfa2bc79d4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4039264358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_key_req.4039264358
Directory /workspace/4.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/4.otp_ctrl_parallel_lc_esc.4189910459
Short name T873
Test name
Test status
Simulation time 865503977 ps
CPU time 21.82 seconds
Started Jul 31 05:29:56 PM PDT 24
Finished Jul 31 05:30:18 PM PDT 24
Peak memory 241864 kb
Host smart-8b6ac09e-7579-4741-b218-58d3cfe21e89
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4189910459 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_esc.4189910459
Directory /workspace/4.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/4.otp_ctrl_parallel_lc_req.2477056798
Short name T532
Test name
Test status
Simulation time 2126623189 ps
CPU time 6.97 seconds
Started Jul 31 05:29:58 PM PDT 24
Finished Jul 31 05:30:05 PM PDT 24
Peak memory 248540 kb
Host smart-346a5ce3-2589-4b32-b706-5fb37f1400d4
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2477056798 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_req.2477056798
Directory /workspace/4.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/4.otp_ctrl_regwen.837400324
Short name T927
Test name
Test status
Simulation time 384676956 ps
CPU time 3.7 seconds
Started Jul 31 05:29:57 PM PDT 24
Finished Jul 31 05:30:00 PM PDT 24
Peak memory 241912 kb
Host smart-ef14cad9-802f-45a2-81ce-8ea596b341fe
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=837400324 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_regwen.837400324
Directory /workspace/4.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/4.otp_ctrl_smoke.3338401689
Short name T1148
Test name
Test status
Simulation time 1103202327 ps
CPU time 9.08 seconds
Started Jul 31 05:29:51 PM PDT 24
Finished Jul 31 05:30:00 PM PDT 24
Peak memory 248568 kb
Host smart-810e7ea0-4771-49f6-af91-6103d8a3a65b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3338401689 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_smoke.3338401689
Directory /workspace/4.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/4.otp_ctrl_stress_all.2205236642
Short name T821
Test name
Test status
Simulation time 24203778654 ps
CPU time 225.58 seconds
Started Jul 31 05:29:55 PM PDT 24
Finished Jul 31 05:33:40 PM PDT 24
Peak memory 258620 kb
Host smart-c0526109-b5f3-47d5-8585-9e01426f9faf
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2205236642 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all.
2205236642
Directory /workspace/4.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/4.otp_ctrl_stress_all_with_rand_reset.617606592
Short name T1154
Test name
Test status
Simulation time 106174792564 ps
CPU time 1337.75 seconds
Started Jul 31 05:29:56 PM PDT 24
Finished Jul 31 05:52:14 PM PDT 24
Peak memory 265136 kb
Host smart-ea0f1eba-9a62-46cb-9bc3-8292c0c5c1d5
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=617606592 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all_with_rand_reset.617606592
Directory /workspace/4.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/4.otp_ctrl_test_access.830790657
Short name T1160
Test name
Test status
Simulation time 7663590187 ps
CPU time 20.26 seconds
Started Jul 31 05:29:58 PM PDT 24
Finished Jul 31 05:30:18 PM PDT 24
Peak memory 242332 kb
Host smart-9c2f038e-c47f-46c7-a44c-a05f3b09d768
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=830790657 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_test_access.830790657
Directory /workspace/4.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/40.otp_ctrl_alert_test.817840664
Short name T834
Test name
Test status
Simulation time 384682390 ps
CPU time 2.19 seconds
Started Jul 31 05:31:58 PM PDT 24
Finished Jul 31 05:32:00 PM PDT 24
Peak memory 240352 kb
Host smart-02eba6e9-0106-4257-9675-4095d0dec0da
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=817840664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_alert_test.817840664
Directory /workspace/40.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/40.otp_ctrl_check_fail.2207497387
Short name T57
Test name
Test status
Simulation time 1537048171 ps
CPU time 14.37 seconds
Started Jul 31 05:31:59 PM PDT 24
Finished Jul 31 05:32:13 PM PDT 24
Peak memory 248568 kb
Host smart-f217e7d6-55d9-4218-9a7a-a6683c1539bf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2207497387 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_check_fail.2207497387
Directory /workspace/40.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/40.otp_ctrl_dai_errs.4072610265
Short name T359
Test name
Test status
Simulation time 4407799386 ps
CPU time 25.46 seconds
Started Jul 31 05:31:59 PM PDT 24
Finished Jul 31 05:32:25 PM PDT 24
Peak memory 242388 kb
Host smart-d5f3f091-243f-4686-a4a4-6f234f95bd9f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4072610265 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_errs.4072610265
Directory /workspace/40.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/40.otp_ctrl_dai_lock.364530792
Short name T704
Test name
Test status
Simulation time 24351796322 ps
CPU time 36 seconds
Started Jul 31 05:31:57 PM PDT 24
Finished Jul 31 05:32:33 PM PDT 24
Peak memory 242708 kb
Host smart-adfb192c-5b7f-4ff6-b38f-4188a4a12a51
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=364530792 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_lock.364530792
Directory /workspace/40.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/40.otp_ctrl_macro_errs.2002868530
Short name T1032
Test name
Test status
Simulation time 2592361863 ps
CPU time 41.56 seconds
Started Jul 31 05:31:58 PM PDT 24
Finished Jul 31 05:32:40 PM PDT 24
Peak memory 248652 kb
Host smart-27518c3f-fa33-46d3-8480-94663c5ff034
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2002868530 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_macro_errs.2002868530
Directory /workspace/40.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/40.otp_ctrl_parallel_key_req.2530538790
Short name T936
Test name
Test status
Simulation time 2215318153 ps
CPU time 20.06 seconds
Started Jul 31 05:31:58 PM PDT 24
Finished Jul 31 05:32:18 PM PDT 24
Peak memory 242832 kb
Host smart-b93b022a-8c84-4cb8-ac1e-a0999056058e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2530538790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_key_req.2530538790
Directory /workspace/40.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/40.otp_ctrl_parallel_lc_esc.1090760112
Short name T264
Test name
Test status
Simulation time 4080042294 ps
CPU time 10.38 seconds
Started Jul 31 05:31:58 PM PDT 24
Finished Jul 31 05:32:09 PM PDT 24
Peak memory 242020 kb
Host smart-067c80e7-95a0-4bec-b825-66e549602d46
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1090760112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_esc.1090760112
Directory /workspace/40.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/40.otp_ctrl_parallel_lc_req.960502750
Short name T440
Test name
Test status
Simulation time 1041026871 ps
CPU time 8.68 seconds
Started Jul 31 05:32:01 PM PDT 24
Finished Jul 31 05:32:10 PM PDT 24
Peak memory 241968 kb
Host smart-3faa486c-1b67-46d6-aff1-86ff7a9126b1
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=960502750 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_req.960502750
Directory /workspace/40.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/40.otp_ctrl_regwen.2922109637
Short name T996
Test name
Test status
Simulation time 303268087 ps
CPU time 4.84 seconds
Started Jul 31 05:32:00 PM PDT 24
Finished Jul 31 05:32:05 PM PDT 24
Peak memory 241916 kb
Host smart-f56a38fc-2ffd-4b79-95af-90b3fb72eed6
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2922109637 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_regwen.2922109637
Directory /workspace/40.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/40.otp_ctrl_smoke.2855601294
Short name T803
Test name
Test status
Simulation time 281254785 ps
CPU time 4.02 seconds
Started Jul 31 05:32:02 PM PDT 24
Finished Jul 31 05:32:07 PM PDT 24
Peak memory 242024 kb
Host smart-a52a919f-54a8-471a-b511-ff663738323f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2855601294 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_smoke.2855601294
Directory /workspace/40.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/40.otp_ctrl_stress_all.1692363125
Short name T690
Test name
Test status
Simulation time 28076792106 ps
CPU time 176.27 seconds
Started Jul 31 05:32:01 PM PDT 24
Finished Jul 31 05:34:58 PM PDT 24
Peak memory 274856 kb
Host smart-504fdd9b-1653-499f-9de0-27790bffa474
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1692363125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all
.1692363125
Directory /workspace/40.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/40.otp_ctrl_test_access.3729550866
Short name T908
Test name
Test status
Simulation time 2410681939 ps
CPU time 32.02 seconds
Started Jul 31 05:31:59 PM PDT 24
Finished Jul 31 05:32:31 PM PDT 24
Peak memory 248648 kb
Host smart-dfc3b2e5-84ab-4771-9b09-6ee8d5b65945
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3729550866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_test_access.3729550866
Directory /workspace/40.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/41.otp_ctrl_alert_test.2827923353
Short name T427
Test name
Test status
Simulation time 220293811 ps
CPU time 1.9 seconds
Started Jul 31 05:32:05 PM PDT 24
Finished Jul 31 05:32:07 PM PDT 24
Peak memory 240784 kb
Host smart-ee5c7265-8657-40ba-894b-3d38657da6ab
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2827923353 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_alert_test.2827923353
Directory /workspace/41.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/41.otp_ctrl_check_fail.801824498
Short name T1033
Test name
Test status
Simulation time 377541420 ps
CPU time 4.25 seconds
Started Jul 31 05:32:00 PM PDT 24
Finished Jul 31 05:32:05 PM PDT 24
Peak memory 246628 kb
Host smart-3651c278-93c6-4839-bab7-46a73350df4f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=801824498 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_check_fail.801824498
Directory /workspace/41.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/41.otp_ctrl_dai_errs.3702903547
Short name T739
Test name
Test status
Simulation time 16242612188 ps
CPU time 44.41 seconds
Started Jul 31 05:32:00 PM PDT 24
Finished Jul 31 05:32:45 PM PDT 24
Peak memory 247188 kb
Host smart-e0ce66f7-7768-4633-8d90-a4e857b8a966
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3702903547 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_errs.3702903547
Directory /workspace/41.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/41.otp_ctrl_dai_lock.1538860573
Short name T1179
Test name
Test status
Simulation time 2588451504 ps
CPU time 18.26 seconds
Started Jul 31 05:32:00 PM PDT 24
Finished Jul 31 05:32:19 PM PDT 24
Peak memory 248568 kb
Host smart-83e80aee-cb6c-427b-bf2f-d3d8ae251248
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1538860573 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_lock.1538860573
Directory /workspace/41.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/41.otp_ctrl_init_fail.1669311339
Short name T539
Test name
Test status
Simulation time 254280000 ps
CPU time 3.47 seconds
Started Jul 31 05:31:59 PM PDT 24
Finished Jul 31 05:32:03 PM PDT 24
Peak memory 242216 kb
Host smart-1ddeabb7-c871-4390-a51b-5c084035c0e1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1669311339 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_init_fail.1669311339
Directory /workspace/41.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/41.otp_ctrl_macro_errs.2996084768
Short name T526
Test name
Test status
Simulation time 1706054139 ps
CPU time 20.13 seconds
Started Jul 31 05:32:01 PM PDT 24
Finished Jul 31 05:32:21 PM PDT 24
Peak memory 248668 kb
Host smart-784e9c39-d90c-482d-8fa1-562735c7df42
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2996084768 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_macro_errs.2996084768
Directory /workspace/41.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/41.otp_ctrl_parallel_key_req.2101734137
Short name T515
Test name
Test status
Simulation time 795181321 ps
CPU time 10.93 seconds
Started Jul 31 05:31:58 PM PDT 24
Finished Jul 31 05:32:09 PM PDT 24
Peak memory 242400 kb
Host smart-4bbf4b2c-74a3-4059-beb7-7aeda4f3fb17
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2101734137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_key_req.2101734137
Directory /workspace/41.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/41.otp_ctrl_parallel_lc_esc.1837987201
Short name T977
Test name
Test status
Simulation time 518884587 ps
CPU time 5.63 seconds
Started Jul 31 05:32:02 PM PDT 24
Finished Jul 31 05:32:08 PM PDT 24
Peak memory 242496 kb
Host smart-400711d2-117d-4074-a4b4-c3914643fcb1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1837987201 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_esc.1837987201
Directory /workspace/41.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/41.otp_ctrl_parallel_lc_req.655469293
Short name T545
Test name
Test status
Simulation time 326615899 ps
CPU time 5.1 seconds
Started Jul 31 05:31:57 PM PDT 24
Finished Jul 31 05:32:03 PM PDT 24
Peak memory 242128 kb
Host smart-38688b42-bb2c-474d-93a7-95323fbc95d5
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=655469293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_req.655469293
Directory /workspace/41.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/41.otp_ctrl_regwen.3585766206
Short name T381
Test name
Test status
Simulation time 4287598027 ps
CPU time 10.44 seconds
Started Jul 31 05:31:59 PM PDT 24
Finished Jul 31 05:32:10 PM PDT 24
Peak memory 242116 kb
Host smart-37d1cc8a-8970-42f1-968a-6e3978bf84a7
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3585766206 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_regwen.3585766206
Directory /workspace/41.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/41.otp_ctrl_smoke.799457975
Short name T1187
Test name
Test status
Simulation time 411325556 ps
CPU time 5.23 seconds
Started Jul 31 05:32:01 PM PDT 24
Finished Jul 31 05:32:06 PM PDT 24
Peak memory 242064 kb
Host smart-9a4a6336-354e-48ca-9259-b5fe10ff2f95
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=799457975 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_smoke.799457975
Directory /workspace/41.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/41.otp_ctrl_stress_all.1025462651
Short name T991
Test name
Test status
Simulation time 5665934993 ps
CPU time 30.68 seconds
Started Jul 31 05:32:05 PM PDT 24
Finished Jul 31 05:32:36 PM PDT 24
Peak memory 243132 kb
Host smart-824341c2-a1c7-4db1-9dc0-47b62ba0af76
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1025462651 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all
.1025462651
Directory /workspace/41.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/41.otp_ctrl_stress_all_with_rand_reset.4230216498
Short name T756
Test name
Test status
Simulation time 111534136188 ps
CPU time 1518.12 seconds
Started Jul 31 05:32:12 PM PDT 24
Finished Jul 31 05:57:30 PM PDT 24
Peak memory 451196 kb
Host smart-5ae670f9-adb1-412d-85aa-e641fefb7581
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4230216498 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all_with_rand_reset.4230216498
Directory /workspace/41.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/41.otp_ctrl_test_access.4254464467
Short name T573
Test name
Test status
Simulation time 2477519874 ps
CPU time 31.32 seconds
Started Jul 31 05:32:01 PM PDT 24
Finished Jul 31 05:32:32 PM PDT 24
Peak memory 242488 kb
Host smart-508fe2af-a909-4237-a8d9-30e065b22df7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4254464467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_test_access.4254464467
Directory /workspace/41.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/42.otp_ctrl_alert_test.3168303426
Short name T875
Test name
Test status
Simulation time 171934167 ps
CPU time 1.66 seconds
Started Jul 31 05:32:03 PM PDT 24
Finished Jul 31 05:32:04 PM PDT 24
Peak memory 240332 kb
Host smart-2746eca6-6326-43f8-a563-c99350f1da5e
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3168303426 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_alert_test.3168303426
Directory /workspace/42.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/42.otp_ctrl_check_fail.3874970420
Short name T643
Test name
Test status
Simulation time 6252892015 ps
CPU time 17.52 seconds
Started Jul 31 05:32:11 PM PDT 24
Finished Jul 31 05:32:29 PM PDT 24
Peak memory 243580 kb
Host smart-1b8c1724-3439-49cd-a3bc-200f56bca5ce
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3874970420 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_check_fail.3874970420
Directory /workspace/42.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/42.otp_ctrl_dai_errs.1408105523
Short name T718
Test name
Test status
Simulation time 883946402 ps
CPU time 21.63 seconds
Started Jul 31 05:32:05 PM PDT 24
Finished Jul 31 05:32:27 PM PDT 24
Peak memory 242084 kb
Host smart-28e158f7-2127-4b66-b5c3-42d4b4aa85b5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1408105523 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_errs.1408105523
Directory /workspace/42.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/42.otp_ctrl_dai_lock.3480120419
Short name T1012
Test name
Test status
Simulation time 1404484917 ps
CPU time 16.34 seconds
Started Jul 31 05:32:05 PM PDT 24
Finished Jul 31 05:32:21 PM PDT 24
Peak memory 242372 kb
Host smart-30ddf1ac-a161-4d1b-94fc-bdbd229a942a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3480120419 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_lock.3480120419
Directory /workspace/42.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/42.otp_ctrl_init_fail.3812858983
Short name T631
Test name
Test status
Simulation time 133539751 ps
CPU time 4.33 seconds
Started Jul 31 05:32:06 PM PDT 24
Finished Jul 31 05:32:11 PM PDT 24
Peak memory 241984 kb
Host smart-c7eadd5d-88d5-44a5-9dc1-7c4bd8263e4b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3812858983 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_init_fail.3812858983
Directory /workspace/42.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/42.otp_ctrl_macro_errs.2603631831
Short name T103
Test name
Test status
Simulation time 11188387706 ps
CPU time 29.42 seconds
Started Jul 31 05:32:03 PM PDT 24
Finished Jul 31 05:32:33 PM PDT 24
Peak memory 248708 kb
Host smart-44ec0763-e16f-47e4-90d3-2ae3a732bb9e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2603631831 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_macro_errs.2603631831
Directory /workspace/42.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/42.otp_ctrl_parallel_key_req.2183412204
Short name T678
Test name
Test status
Simulation time 12462534560 ps
CPU time 19.86 seconds
Started Jul 31 05:32:07 PM PDT 24
Finished Jul 31 05:32:27 PM PDT 24
Peak memory 243024 kb
Host smart-f79c1e24-404c-40de-bf8c-544fe0a4ca26
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2183412204 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_key_req.2183412204
Directory /workspace/42.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/42.otp_ctrl_parallel_lc_esc.1460117859
Short name T944
Test name
Test status
Simulation time 652911457 ps
CPU time 9.42 seconds
Started Jul 31 05:32:08 PM PDT 24
Finished Jul 31 05:32:17 PM PDT 24
Peak memory 242024 kb
Host smart-bd5751ed-152d-41ed-8819-aff2f102c15c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1460117859 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_esc.1460117859
Directory /workspace/42.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/42.otp_ctrl_regwen.2809440850
Short name T487
Test name
Test status
Simulation time 186019967 ps
CPU time 6.66 seconds
Started Jul 31 05:32:05 PM PDT 24
Finished Jul 31 05:32:12 PM PDT 24
Peak memory 241836 kb
Host smart-03a3d0a6-3beb-4239-b490-428b273bc9ee
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2809440850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_regwen.2809440850
Directory /workspace/42.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/42.otp_ctrl_smoke.2740298734
Short name T478
Test name
Test status
Simulation time 1049639244 ps
CPU time 5.58 seconds
Started Jul 31 05:32:04 PM PDT 24
Finished Jul 31 05:32:10 PM PDT 24
Peak memory 242344 kb
Host smart-e8056564-0900-45eb-8529-ef44fc3d9b4e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2740298734 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_smoke.2740298734
Directory /workspace/42.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/42.otp_ctrl_stress_all.3465053330
Short name T935
Test name
Test status
Simulation time 6356946578 ps
CPU time 114.51 seconds
Started Jul 31 05:32:06 PM PDT 24
Finished Jul 31 05:34:00 PM PDT 24
Peak memory 257620 kb
Host smart-496d9255-ce5f-4d9a-ab1c-ff4fce1d8b3b
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3465053330 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all
.3465053330
Directory /workspace/42.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/42.otp_ctrl_stress_all_with_rand_reset.2640455512
Short name T521
Test name
Test status
Simulation time 47170717499 ps
CPU time 1368.44 seconds
Started Jul 31 05:32:07 PM PDT 24
Finished Jul 31 05:54:56 PM PDT 24
Peak memory 265176 kb
Host smart-68e3df16-6af4-4233-bfc0-69f13c771dfe
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2640455512 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all_with_rand_reset.2640455512
Directory /workspace/42.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/42.otp_ctrl_test_access.1467808100
Short name T729
Test name
Test status
Simulation time 7048327876 ps
CPU time 44.58 seconds
Started Jul 31 05:32:04 PM PDT 24
Finished Jul 31 05:32:49 PM PDT 24
Peak memory 243144 kb
Host smart-3ee3b37e-846a-4994-8190-4a1804bdc1bb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1467808100 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_test_access.1467808100
Directory /workspace/42.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/43.otp_ctrl_alert_test.1842423990
Short name T937
Test name
Test status
Simulation time 51818385 ps
CPU time 1.76 seconds
Started Jul 31 05:32:11 PM PDT 24
Finished Jul 31 05:32:13 PM PDT 24
Peak memory 240460 kb
Host smart-921a5fc2-987d-4cef-9a25-0d521f1cc545
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1842423990 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_alert_test.1842423990
Directory /workspace/43.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/43.otp_ctrl_check_fail.2463623410
Short name T1085
Test name
Test status
Simulation time 383233557 ps
CPU time 13.97 seconds
Started Jul 31 05:32:06 PM PDT 24
Finished Jul 31 05:32:20 PM PDT 24
Peak memory 242592 kb
Host smart-2380284e-ee8a-4784-8514-1b67237dc7fe
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2463623410 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_check_fail.2463623410
Directory /workspace/43.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/43.otp_ctrl_dai_errs.2478866032
Short name T818
Test name
Test status
Simulation time 4978433360 ps
CPU time 43.35 seconds
Started Jul 31 05:32:12 PM PDT 24
Finished Jul 31 05:32:55 PM PDT 24
Peak memory 253232 kb
Host smart-1599871e-3f92-4728-ab76-1f6701ed24d3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2478866032 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_errs.2478866032
Directory /workspace/43.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/43.otp_ctrl_dai_lock.1286846048
Short name T332
Test name
Test status
Simulation time 2862820470 ps
CPU time 28.82 seconds
Started Jul 31 05:32:04 PM PDT 24
Finished Jul 31 05:32:33 PM PDT 24
Peak memory 242020 kb
Host smart-f54d325d-2538-4567-9b28-da47ab32dd0e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1286846048 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_lock.1286846048
Directory /workspace/43.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/43.otp_ctrl_init_fail.2406826548
Short name T477
Test name
Test status
Simulation time 315876104 ps
CPU time 5.71 seconds
Started Jul 31 05:32:05 PM PDT 24
Finished Jul 31 05:32:11 PM PDT 24
Peak memory 242000 kb
Host smart-5180544a-86c7-43f9-8b58-018fd39804fc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2406826548 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_init_fail.2406826548
Directory /workspace/43.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/43.otp_ctrl_macro_errs.1704184544
Short name T207
Test name
Test status
Simulation time 7000491656 ps
CPU time 41.68 seconds
Started Jul 31 05:32:02 PM PDT 24
Finished Jul 31 05:32:44 PM PDT 24
Peak memory 249304 kb
Host smart-ab4d07e9-567a-4095-8d41-9f6456221b82
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1704184544 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_macro_errs.1704184544
Directory /workspace/43.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/43.otp_ctrl_parallel_key_req.1472643431
Short name T901
Test name
Test status
Simulation time 927864404 ps
CPU time 17.25 seconds
Started Jul 31 05:32:05 PM PDT 24
Finished Jul 31 05:32:23 PM PDT 24
Peak memory 242288 kb
Host smart-b8f8527f-7ffe-49c9-9a0d-ca77bf9c3146
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1472643431 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_key_req.1472643431
Directory /workspace/43.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/43.otp_ctrl_parallel_lc_esc.230263993
Short name T313
Test name
Test status
Simulation time 171021074 ps
CPU time 4.92 seconds
Started Jul 31 05:32:06 PM PDT 24
Finished Jul 31 05:32:11 PM PDT 24
Peak memory 241988 kb
Host smart-89335c92-d633-4521-871a-b60fe8a935b7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=230263993 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_esc.230263993
Directory /workspace/43.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/43.otp_ctrl_parallel_lc_req.655115602
Short name T397
Test name
Test status
Simulation time 3717115938 ps
CPU time 13.62 seconds
Started Jul 31 05:32:05 PM PDT 24
Finished Jul 31 05:32:19 PM PDT 24
Peak memory 241952 kb
Host smart-e056e94f-575a-4b3d-9931-9c090240a630
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=655115602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_req.655115602
Directory /workspace/43.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/43.otp_ctrl_regwen.684578615
Short name T912
Test name
Test status
Simulation time 505135586 ps
CPU time 5.68 seconds
Started Jul 31 05:32:03 PM PDT 24
Finished Jul 31 05:32:09 PM PDT 24
Peak memory 242296 kb
Host smart-7ae5dc2c-fa51-445c-b6eb-37a5e0a1ff3b
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=684578615 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_regwen.684578615
Directory /workspace/43.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/43.otp_ctrl_smoke.404607874
Short name T421
Test name
Test status
Simulation time 235033953 ps
CPU time 6.5 seconds
Started Jul 31 05:32:07 PM PDT 24
Finished Jul 31 05:32:14 PM PDT 24
Peak memory 242296 kb
Host smart-f528d646-1dd3-43ce-ba87-b71a7e89ca10
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=404607874 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_smoke.404607874
Directory /workspace/43.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/43.otp_ctrl_stress_all.4116343293
Short name T396
Test name
Test status
Simulation time 551725496 ps
CPU time 11.79 seconds
Started Jul 31 05:32:08 PM PDT 24
Finished Jul 31 05:32:19 PM PDT 24
Peak memory 241496 kb
Host smart-b061c426-1c04-4f31-8bca-847ceed4522d
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4116343293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_stress_all
.4116343293
Directory /workspace/43.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/43.otp_ctrl_stress_all_with_rand_reset.2581474610
Short name T406
Test name
Test status
Simulation time 42253546365 ps
CPU time 660.51 seconds
Started Jul 31 05:32:08 PM PDT 24
Finished Jul 31 05:43:09 PM PDT 24
Peak memory 324144 kb
Host smart-d9c12932-0eef-446a-9a9d-edf723dafe18
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2581474610 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_stress_all_with_rand_reset.2581474610
Directory /workspace/43.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/43.otp_ctrl_test_access.190965161
Short name T1088
Test name
Test status
Simulation time 6043724103 ps
CPU time 13.38 seconds
Started Jul 31 05:32:06 PM PDT 24
Finished Jul 31 05:32:20 PM PDT 24
Peak memory 243148 kb
Host smart-a1fd3686-915b-4987-ab4a-c7572901c51f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=190965161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_test_access.190965161
Directory /workspace/43.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/44.otp_ctrl_alert_test.3937055928
Short name T564
Test name
Test status
Simulation time 160272793 ps
CPU time 1.71 seconds
Started Jul 31 05:32:11 PM PDT 24
Finished Jul 31 05:32:13 PM PDT 24
Peak memory 240884 kb
Host smart-fbc7b2f3-a115-4069-b045-9305acf1f01b
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3937055928 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_alert_test.3937055928
Directory /workspace/44.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/44.otp_ctrl_check_fail.2115854974
Short name T846
Test name
Test status
Simulation time 306764062 ps
CPU time 10.86 seconds
Started Jul 31 05:32:11 PM PDT 24
Finished Jul 31 05:32:22 PM PDT 24
Peak memory 242312 kb
Host smart-f85341bb-694b-49e1-a1e0-c5d325d22fa2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2115854974 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_check_fail.2115854974
Directory /workspace/44.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/44.otp_ctrl_dai_errs.2559194639
Short name T830
Test name
Test status
Simulation time 1493007138 ps
CPU time 24.07 seconds
Started Jul 31 05:32:10 PM PDT 24
Finished Jul 31 05:32:34 PM PDT 24
Peak memory 242356 kb
Host smart-2f79b4d6-c213-416c-b291-020b8b556182
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2559194639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_errs.2559194639
Directory /workspace/44.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/44.otp_ctrl_dai_lock.1550404280
Short name T577
Test name
Test status
Simulation time 373463481 ps
CPU time 5.49 seconds
Started Jul 31 05:32:10 PM PDT 24
Finished Jul 31 05:32:16 PM PDT 24
Peak memory 241964 kb
Host smart-1cd2f223-ff78-4b6a-94d4-ab36323e9c82
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1550404280 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_lock.1550404280
Directory /workspace/44.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/44.otp_ctrl_init_fail.3784179971
Short name T335
Test name
Test status
Simulation time 2137402192 ps
CPU time 5.51 seconds
Started Jul 31 05:32:14 PM PDT 24
Finished Jul 31 05:32:19 PM PDT 24
Peak memory 241988 kb
Host smart-eeadca8c-de57-4760-86e4-ce19dc82888b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3784179971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_init_fail.3784179971
Directory /workspace/44.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/44.otp_ctrl_macro_errs.372484290
Short name T1188
Test name
Test status
Simulation time 4662729306 ps
CPU time 13.38 seconds
Started Jul 31 05:32:09 PM PDT 24
Finished Jul 31 05:32:23 PM PDT 24
Peak memory 243432 kb
Host smart-c9e08f4b-5fe0-49c3-a932-68b260f67d54
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=372484290 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_macro_errs.372484290
Directory /workspace/44.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/44.otp_ctrl_parallel_key_req.2904586808
Short name T777
Test name
Test status
Simulation time 15294387677 ps
CPU time 39.93 seconds
Started Jul 31 05:32:12 PM PDT 24
Finished Jul 31 05:32:52 PM PDT 24
Peak memory 242116 kb
Host smart-24584dac-5e31-444e-9338-5c1bff7f92a5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2904586808 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_key_req.2904586808
Directory /workspace/44.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/44.otp_ctrl_parallel_lc_esc.1461448191
Short name T1105
Test name
Test status
Simulation time 175394682 ps
CPU time 4.55 seconds
Started Jul 31 05:32:14 PM PDT 24
Finished Jul 31 05:32:19 PM PDT 24
Peak memory 242220 kb
Host smart-eac655f2-63fe-403c-818a-9a5ed416523d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1461448191 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_esc.1461448191
Directory /workspace/44.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/44.otp_ctrl_parallel_lc_req.2059627990
Short name T387
Test name
Test status
Simulation time 1448666932 ps
CPU time 21.67 seconds
Started Jul 31 05:32:10 PM PDT 24
Finished Jul 31 05:32:32 PM PDT 24
Peak memory 242172 kb
Host smart-0972cc1e-997b-43da-b2ea-433324838aeb
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2059627990 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_req.2059627990
Directory /workspace/44.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/44.otp_ctrl_regwen.3501826566
Short name T956
Test name
Test status
Simulation time 310473071 ps
CPU time 9.43 seconds
Started Jul 31 05:32:10 PM PDT 24
Finished Jul 31 05:32:19 PM PDT 24
Peak memory 242040 kb
Host smart-71801773-85e1-4911-820f-40e3f9fcb692
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3501826566 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_regwen.3501826566
Directory /workspace/44.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/44.otp_ctrl_smoke.506074674
Short name T505
Test name
Test status
Simulation time 480397830 ps
CPU time 6.11 seconds
Started Jul 31 05:32:11 PM PDT 24
Finished Jul 31 05:32:17 PM PDT 24
Peak memory 242308 kb
Host smart-41197e97-bda1-4c92-92d3-dfca0c00eb0d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=506074674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_smoke.506074674
Directory /workspace/44.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/44.otp_ctrl_stress_all.2456031070
Short name T260
Test name
Test status
Simulation time 8349569685 ps
CPU time 51.71 seconds
Started Jul 31 05:32:11 PM PDT 24
Finished Jul 31 05:33:03 PM PDT 24
Peak memory 245756 kb
Host smart-b1f18c53-3f4a-4069-a1bf-3857fae56393
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2456031070 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all
.2456031070
Directory /workspace/44.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/44.otp_ctrl_stress_all_with_rand_reset.3866731353
Short name T1070
Test name
Test status
Simulation time 1109181616449 ps
CPU time 4308.93 seconds
Started Jul 31 05:32:13 PM PDT 24
Finished Jul 31 06:44:03 PM PDT 24
Peak memory 394556 kb
Host smart-10114004-fbbe-41fb-ada3-6b5e49956afc
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3866731353 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all_with_rand_reset.3866731353
Directory /workspace/44.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/44.otp_ctrl_test_access.2162836750
Short name T853
Test name
Test status
Simulation time 621645509 ps
CPU time 19.36 seconds
Started Jul 31 05:32:12 PM PDT 24
Finished Jul 31 05:32:31 PM PDT 24
Peak memory 242600 kb
Host smart-fe70ce25-0a86-427f-a629-73338a8b0100
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2162836750 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_test_access.2162836750
Directory /workspace/44.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/45.otp_ctrl_alert_test.4279814346
Short name T436
Test name
Test status
Simulation time 172581610 ps
CPU time 1.8 seconds
Started Jul 31 05:32:16 PM PDT 24
Finished Jul 31 05:32:18 PM PDT 24
Peak memory 240400 kb
Host smart-e190ca9e-0968-4201-92e6-26471554790f
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4279814346 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_alert_test.4279814346
Directory /workspace/45.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/45.otp_ctrl_dai_errs.1861865230
Short name T1092
Test name
Test status
Simulation time 3164279083 ps
CPU time 31.45 seconds
Started Jul 31 05:32:13 PM PDT 24
Finished Jul 31 05:32:45 PM PDT 24
Peak memory 244596 kb
Host smart-562ea159-f416-4fba-b313-e3e7600cbf92
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1861865230 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_errs.1861865230
Directory /workspace/45.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/45.otp_ctrl_dai_lock.3972757951
Short name T391
Test name
Test status
Simulation time 2437055394 ps
CPU time 11.43 seconds
Started Jul 31 05:32:09 PM PDT 24
Finished Jul 31 05:32:21 PM PDT 24
Peak memory 241956 kb
Host smart-1e41d4a2-2a26-463f-9366-6cd4a6eecf38
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3972757951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_lock.3972757951
Directory /workspace/45.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/45.otp_ctrl_init_fail.1248230541
Short name T902
Test name
Test status
Simulation time 158680615 ps
CPU time 4.12 seconds
Started Jul 31 05:32:12 PM PDT 24
Finished Jul 31 05:32:16 PM PDT 24
Peak memory 242000 kb
Host smart-6e0b53f5-faac-4919-8261-4cc887615aa0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1248230541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_init_fail.1248230541
Directory /workspace/45.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/45.otp_ctrl_macro_errs.322922022
Short name T210
Test name
Test status
Simulation time 364886326 ps
CPU time 7.67 seconds
Started Jul 31 05:32:16 PM PDT 24
Finished Jul 31 05:32:24 PM PDT 24
Peak memory 242588 kb
Host smart-11710c69-bebb-414e-836d-9d75be5d9880
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=322922022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_macro_errs.322922022
Directory /workspace/45.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/45.otp_ctrl_parallel_key_req.1664056662
Short name T700
Test name
Test status
Simulation time 3941605227 ps
CPU time 31.13 seconds
Started Jul 31 05:32:20 PM PDT 24
Finished Jul 31 05:32:51 PM PDT 24
Peak memory 241964 kb
Host smart-f8066c77-c37c-4c10-857a-ce34a825ee1e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1664056662 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_key_req.1664056662
Directory /workspace/45.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/45.otp_ctrl_parallel_lc_esc.2991941168
Short name T537
Test name
Test status
Simulation time 135770805 ps
CPU time 5.2 seconds
Started Jul 31 05:32:13 PM PDT 24
Finished Jul 31 05:32:18 PM PDT 24
Peak memory 241960 kb
Host smart-719991d3-929a-49e5-9698-db4ca0c54197
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2991941168 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_esc.2991941168
Directory /workspace/45.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/45.otp_ctrl_parallel_lc_req.2865580385
Short name T1103
Test name
Test status
Simulation time 1225525262 ps
CPU time 16.99 seconds
Started Jul 31 05:32:13 PM PDT 24
Finished Jul 31 05:32:30 PM PDT 24
Peak memory 242412 kb
Host smart-fb81651a-3b1e-4beb-841d-d404f736d33f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2865580385 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_req.2865580385
Directory /workspace/45.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/45.otp_ctrl_regwen.10110483
Short name T543
Test name
Test status
Simulation time 1695577690 ps
CPU time 4.79 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 05:32:27 PM PDT 24
Peak memory 242316 kb
Host smart-7142a630-ba92-434e-a034-c6f9bf03d107
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=10110483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_regwen.10110483
Directory /workspace/45.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/45.otp_ctrl_smoke.1974504102
Short name T752
Test name
Test status
Simulation time 4147731614 ps
CPU time 13.93 seconds
Started Jul 31 05:32:12 PM PDT 24
Finished Jul 31 05:32:26 PM PDT 24
Peak memory 242080 kb
Host smart-2bc3fd7b-3de1-4670-9b55-086b93ab35c1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1974504102 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_smoke.1974504102
Directory /workspace/45.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/45.otp_ctrl_stress_all_with_rand_reset.739457804
Short name T743
Test name
Test status
Simulation time 82178754346 ps
CPU time 754.37 seconds
Started Jul 31 05:32:15 PM PDT 24
Finished Jul 31 05:44:49 PM PDT 24
Peak memory 292004 kb
Host smart-974fc038-a73f-4595-b623-09d4fef7ca2d
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=739457804 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_stress_all_with_rand_reset.739457804
Directory /workspace/45.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/45.otp_ctrl_test_access.4249319516
Short name T606
Test name
Test status
Simulation time 1194926193 ps
CPU time 26.59 seconds
Started Jul 31 05:32:21 PM PDT 24
Finished Jul 31 05:32:48 PM PDT 24
Peak memory 242736 kb
Host smart-af63a959-fce3-40b9-abab-f3737e94921a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4249319516 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_test_access.4249319516
Directory /workspace/45.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/46.otp_ctrl_alert_test.3813018368
Short name T766
Test name
Test status
Simulation time 87887828 ps
CPU time 1.77 seconds
Started Jul 31 05:32:18 PM PDT 24
Finished Jul 31 05:32:20 PM PDT 24
Peak memory 240932 kb
Host smart-1524ba52-c412-46d2-9136-5736a78d4ac8
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3813018368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_alert_test.3813018368
Directory /workspace/46.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/46.otp_ctrl_check_fail.2093388943
Short name T26
Test name
Test status
Simulation time 3209382530 ps
CPU time 19.05 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 05:32:41 PM PDT 24
Peak memory 241968 kb
Host smart-deadd389-7830-4b3d-a3c3-46733f85dd4d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2093388943 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_check_fail.2093388943
Directory /workspace/46.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/46.otp_ctrl_dai_errs.2731352862
Short name T810
Test name
Test status
Simulation time 2231893822 ps
CPU time 39.29 seconds
Started Jul 31 05:32:18 PM PDT 24
Finished Jul 31 05:32:58 PM PDT 24
Peak memory 245012 kb
Host smart-8195ad72-f9a4-458d-bb21-a8a0eb8984ef
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2731352862 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_errs.2731352862
Directory /workspace/46.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/46.otp_ctrl_dai_lock.1410877959
Short name T331
Test name
Test status
Simulation time 1125353565 ps
CPU time 12.31 seconds
Started Jul 31 05:32:17 PM PDT 24
Finished Jul 31 05:32:30 PM PDT 24
Peak memory 248540 kb
Host smart-9dd65c2b-075e-48f1-beb3-587816c943ea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1410877959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_lock.1410877959
Directory /workspace/46.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/46.otp_ctrl_init_fail.3828114546
Short name T859
Test name
Test status
Simulation time 352408919 ps
CPU time 5.26 seconds
Started Jul 31 05:32:14 PM PDT 24
Finished Jul 31 05:32:20 PM PDT 24
Peak memory 242160 kb
Host smart-57455159-a275-4da4-a064-81e0a0db285e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3828114546 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_init_fail.3828114546
Directory /workspace/46.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/46.otp_ctrl_macro_errs.802543629
Short name T992
Test name
Test status
Simulation time 3159797011 ps
CPU time 21.23 seconds
Started Jul 31 05:32:15 PM PDT 24
Finished Jul 31 05:32:36 PM PDT 24
Peak memory 242128 kb
Host smart-bb531e80-af95-4621-aa4c-151e5bcc4f3a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=802543629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_macro_errs.802543629
Directory /workspace/46.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/46.otp_ctrl_parallel_lc_esc.2408138460
Short name T418
Test name
Test status
Simulation time 1246276234 ps
CPU time 3.84 seconds
Started Jul 31 05:32:17 PM PDT 24
Finished Jul 31 05:32:20 PM PDT 24
Peak memory 242344 kb
Host smart-161f0eec-a365-464b-ac52-f13c8892d8da
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2408138460 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_esc.2408138460
Directory /workspace/46.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/46.otp_ctrl_parallel_lc_req.1434107390
Short name T677
Test name
Test status
Simulation time 2326456536 ps
CPU time 24.42 seconds
Started Jul 31 05:32:16 PM PDT 24
Finished Jul 31 05:32:41 PM PDT 24
Peak memory 248720 kb
Host smart-7ada5c60-2bc6-46a8-a4ac-f026585f3bee
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1434107390 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_req.1434107390
Directory /workspace/46.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/46.otp_ctrl_regwen.407221886
Short name T510
Test name
Test status
Simulation time 113731772 ps
CPU time 3.11 seconds
Started Jul 31 05:32:15 PM PDT 24
Finished Jul 31 05:32:18 PM PDT 24
Peak memory 241968 kb
Host smart-e7287e58-6b56-4453-896f-ab49f68e9921
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=407221886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_regwen.407221886
Directory /workspace/46.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/46.otp_ctrl_smoke.3876536026
Short name T492
Test name
Test status
Simulation time 353225525 ps
CPU time 4.04 seconds
Started Jul 31 05:32:16 PM PDT 24
Finished Jul 31 05:32:21 PM PDT 24
Peak memory 242116 kb
Host smart-6683f13d-05e5-49bd-ae08-7e5f7c3034b0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3876536026 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_smoke.3876536026
Directory /workspace/46.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/46.otp_ctrl_stress_all.452512243
Short name T1120
Test name
Test status
Simulation time 834235042 ps
CPU time 21.8 seconds
Started Jul 31 05:32:16 PM PDT 24
Finished Jul 31 05:32:38 PM PDT 24
Peak memory 248552 kb
Host smart-52185373-722f-45c0-a113-8b1b79281ce8
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=452512243 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all.
452512243
Directory /workspace/46.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/46.otp_ctrl_stress_all_with_rand_reset.2477429725
Short name T593
Test name
Test status
Simulation time 822138041461 ps
CPU time 2240.78 seconds
Started Jul 31 05:32:21 PM PDT 24
Finished Jul 31 06:09:42 PM PDT 24
Peak memory 269604 kb
Host smart-3f78ff3e-a26d-4a4a-bb3a-5371a22c0cc2
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2477429725 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all_with_rand_reset.2477429725
Directory /workspace/46.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/46.otp_ctrl_test_access.536231671
Short name T659
Test name
Test status
Simulation time 18225458349 ps
CPU time 29.01 seconds
Started Jul 31 05:32:17 PM PDT 24
Finished Jul 31 05:32:46 PM PDT 24
Peak memory 242360 kb
Host smart-302e5422-8528-4936-a367-e8cade59fdd2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=536231671 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_test_access.536231671
Directory /workspace/46.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/47.otp_ctrl_alert_test.4225602824
Short name T1072
Test name
Test status
Simulation time 747551208 ps
CPU time 2.45 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 05:32:24 PM PDT 24
Peak memory 240424 kb
Host smart-7c591bcd-2b38-4d71-b5ec-20c0b5c2e381
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4225602824 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_alert_test.4225602824
Directory /workspace/47.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/47.otp_ctrl_check_fail.2396342461
Short name T665
Test name
Test status
Simulation time 127792114 ps
CPU time 4.03 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 05:32:26 PM PDT 24
Peak memory 241932 kb
Host smart-c4b7a485-d810-434d-9b19-cb50fc986cb3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2396342461 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_check_fail.2396342461
Directory /workspace/47.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/47.otp_ctrl_dai_errs.3673007168
Short name T945
Test name
Test status
Simulation time 801762334 ps
CPU time 12.74 seconds
Started Jul 31 05:32:21 PM PDT 24
Finished Jul 31 05:32:34 PM PDT 24
Peak memory 242280 kb
Host smart-62da4016-7f6d-4e1b-9f8d-06be5c260fe9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3673007168 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_errs.3673007168
Directory /workspace/47.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/47.otp_ctrl_dai_lock.3820442669
Short name T1106
Test name
Test status
Simulation time 438463004 ps
CPU time 13.26 seconds
Started Jul 31 05:32:21 PM PDT 24
Finished Jul 31 05:32:35 PM PDT 24
Peak memory 241916 kb
Host smart-cc169001-7349-4217-a28e-d903b7376625
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3820442669 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_lock.3820442669
Directory /workspace/47.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/47.otp_ctrl_init_fail.3479057001
Short name T806
Test name
Test status
Simulation time 167169652 ps
CPU time 4.47 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 05:32:26 PM PDT 24
Peak memory 242208 kb
Host smart-927960c9-73af-4761-8606-2168bf32be2f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3479057001 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_init_fail.3479057001
Directory /workspace/47.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/47.otp_ctrl_macro_errs.3111300906
Short name T939
Test name
Test status
Simulation time 1271311702 ps
CPU time 11.46 seconds
Started Jul 31 05:32:21 PM PDT 24
Finished Jul 31 05:32:33 PM PDT 24
Peak memory 242992 kb
Host smart-7253c265-4588-49c7-b69b-aeb3cbad17f7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3111300906 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_macro_errs.3111300906
Directory /workspace/47.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/47.otp_ctrl_parallel_key_req.1761283894
Short name T95
Test name
Test status
Simulation time 6446850970 ps
CPU time 17.15 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 05:32:39 PM PDT 24
Peak memory 242196 kb
Host smart-68778808-63c9-457a-88d9-38ebacf6a9a6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1761283894 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_key_req.1761283894
Directory /workspace/47.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/47.otp_ctrl_parallel_lc_esc.1317536390
Short name T538
Test name
Test status
Simulation time 126335556 ps
CPU time 4.3 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 05:32:26 PM PDT 24
Peak memory 242236 kb
Host smart-20fcf413-21ce-42e8-bab5-c4668ff290b9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1317536390 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_esc.1317536390
Directory /workspace/47.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/47.otp_ctrl_parallel_lc_req.3988923663
Short name T949
Test name
Test status
Simulation time 2012339794 ps
CPU time 16.6 seconds
Started Jul 31 05:32:21 PM PDT 24
Finished Jul 31 05:32:37 PM PDT 24
Peak memory 248628 kb
Host smart-468b5f44-4c2c-4fa5-81a4-daec6102434c
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3988923663 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_req.3988923663
Directory /workspace/47.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/47.otp_ctrl_regwen.2525867935
Short name T529
Test name
Test status
Simulation time 248213798 ps
CPU time 5.84 seconds
Started Jul 31 05:32:23 PM PDT 24
Finished Jul 31 05:32:29 PM PDT 24
Peak memory 241968 kb
Host smart-4ab8e6dd-0b01-4dda-88c1-864a7de2d233
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2525867935 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_regwen.2525867935
Directory /workspace/47.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/47.otp_ctrl_smoke.3137282353
Short name T161
Test name
Test status
Simulation time 1357569078 ps
CPU time 11.51 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 05:32:33 PM PDT 24
Peak memory 241992 kb
Host smart-06a041ef-d414-4a80-be73-20978df419af
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3137282353 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_smoke.3137282353
Directory /workspace/47.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/47.otp_ctrl_stress_all_with_rand_reset.3870235929
Short name T292
Test name
Test status
Simulation time 143770737476 ps
CPU time 3230.89 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 06:26:13 PM PDT 24
Peak memory 516288 kb
Host smart-bb66b57a-a3ed-4ef7-abb3-77c98ec3412e
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3870235929 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all_with_rand_reset.3870235929
Directory /workspace/47.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/47.otp_ctrl_test_access.2153535232
Short name T1075
Test name
Test status
Simulation time 617201216 ps
CPU time 4.91 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 05:32:27 PM PDT 24
Peak memory 248344 kb
Host smart-e67c9172-7104-4566-a936-ad26856bf37a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2153535232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_test_access.2153535232
Directory /workspace/47.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/48.otp_ctrl_alert_test.2826405913
Short name T622
Test name
Test status
Simulation time 206333154 ps
CPU time 1.8 seconds
Started Jul 31 05:32:27 PM PDT 24
Finished Jul 31 05:32:29 PM PDT 24
Peak memory 240396 kb
Host smart-11280682-fc40-460e-92ec-d65935257a6a
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2826405913 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_alert_test.2826405913
Directory /workspace/48.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/48.otp_ctrl_check_fail.3093410053
Short name T1041
Test name
Test status
Simulation time 7422492141 ps
CPU time 20.92 seconds
Started Jul 31 05:32:23 PM PDT 24
Finished Jul 31 05:32:44 PM PDT 24
Peak memory 242064 kb
Host smart-c074bd9a-5622-40ce-b8c5-39fde5fcf80c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3093410053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_check_fail.3093410053
Directory /workspace/48.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/48.otp_ctrl_dai_errs.3915830724
Short name T773
Test name
Test status
Simulation time 1541794646 ps
CPU time 23.48 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 05:32:46 PM PDT 24
Peak memory 241848 kb
Host smart-d1b95163-7a94-46a8-8e49-5171e4630351
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3915830724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_errs.3915830724
Directory /workspace/48.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/48.otp_ctrl_dai_lock.2850170978
Short name T399
Test name
Test status
Simulation time 12236232343 ps
CPU time 24.77 seconds
Started Jul 31 05:32:23 PM PDT 24
Finished Jul 31 05:32:48 PM PDT 24
Peak memory 248748 kb
Host smart-cf1d2e57-c1c7-4a09-845b-dfcf11159675
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2850170978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_lock.2850170978
Directory /workspace/48.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/48.otp_ctrl_init_fail.88451730
Short name T31
Test name
Test status
Simulation time 557256556 ps
CPU time 4.52 seconds
Started Jul 31 05:32:24 PM PDT 24
Finished Jul 31 05:32:28 PM PDT 24
Peak memory 242188 kb
Host smart-d558d715-1e46-4a39-9ecd-a5fde58bdf97
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=88451730 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_init_fail.88451730
Directory /workspace/48.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/48.otp_ctrl_macro_errs.2398541221
Short name T464
Test name
Test status
Simulation time 266140180 ps
CPU time 6.07 seconds
Started Jul 31 05:32:25 PM PDT 24
Finished Jul 31 05:32:31 PM PDT 24
Peak memory 248668 kb
Host smart-6d2d8de2-18e4-4504-938e-4cf68d27e8bc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2398541221 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_macro_errs.2398541221
Directory /workspace/48.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/48.otp_ctrl_parallel_key_req.2303728292
Short name T823
Test name
Test status
Simulation time 1556262168 ps
CPU time 12.48 seconds
Started Jul 31 05:32:25 PM PDT 24
Finished Jul 31 05:32:38 PM PDT 24
Peak memory 242112 kb
Host smart-af259335-9abf-4c00-8802-ab27aaf64985
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2303728292 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_key_req.2303728292
Directory /workspace/48.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/48.otp_ctrl_parallel_lc_esc.2539815084
Short name T191
Test name
Test status
Simulation time 713840362 ps
CPU time 17.09 seconds
Started Jul 31 05:32:22 PM PDT 24
Finished Jul 31 05:32:39 PM PDT 24
Peak memory 241992 kb
Host smart-39f989c6-9fb6-48e9-ab56-9dd51b6f3f4a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2539815084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_esc.2539815084
Directory /workspace/48.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/48.otp_ctrl_parallel_lc_req.1005561121
Short name T285
Test name
Test status
Simulation time 437104250 ps
CPU time 3.57 seconds
Started Jul 31 05:32:21 PM PDT 24
Finished Jul 31 05:32:25 PM PDT 24
Peak memory 242052 kb
Host smart-e0da9e4f-b638-48e3-963c-f8fe679778bf
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1005561121 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_req.1005561121
Directory /workspace/48.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/48.otp_ctrl_regwen.2304632739
Short name T41
Test name
Test status
Simulation time 1171181199 ps
CPU time 8.75 seconds
Started Jul 31 05:32:29 PM PDT 24
Finished Jul 31 05:32:38 PM PDT 24
Peak memory 242076 kb
Host smart-88768369-8743-4d20-8301-27a6ac57164f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2304632739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_regwen.2304632739
Directory /workspace/48.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/48.otp_ctrl_smoke.863424935
Short name T461
Test name
Test status
Simulation time 204907071 ps
CPU time 4.62 seconds
Started Jul 31 05:32:21 PM PDT 24
Finished Jul 31 05:32:26 PM PDT 24
Peak memory 242024 kb
Host smart-9999e2b4-5cf5-476f-bd8a-5a2ed814a218
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=863424935 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_smoke.863424935
Directory /workspace/48.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/48.otp_ctrl_stress_all_with_rand_reset.3245421538
Short name T1124
Test name
Test status
Simulation time 21255506471 ps
CPU time 562.57 seconds
Started Jul 31 05:32:28 PM PDT 24
Finished Jul 31 05:41:51 PM PDT 24
Peak memory 282596 kb
Host smart-4f2fe60d-be43-4057-83bb-a8453ddbc0a6
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3245421538 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all_with_rand_reset.3245421538
Directory /workspace/48.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/48.otp_ctrl_test_access.299148117
Short name T171
Test name
Test status
Simulation time 177518230 ps
CPU time 5.9 seconds
Started Jul 31 05:32:27 PM PDT 24
Finished Jul 31 05:32:33 PM PDT 24
Peak memory 241932 kb
Host smart-1f16a7a4-d55e-4da1-90cd-47ccd0cc7907
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=299148117 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_test_access.299148117
Directory /workspace/48.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/49.otp_ctrl_alert_test.2246620688
Short name T942
Test name
Test status
Simulation time 1057027240 ps
CPU time 2.53 seconds
Started Jul 31 05:32:25 PM PDT 24
Finished Jul 31 05:32:28 PM PDT 24
Peak memory 240760 kb
Host smart-84c177ff-3c27-4524-b2f4-61c936b58b3b
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2246620688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_alert_test.2246620688
Directory /workspace/49.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/49.otp_ctrl_check_fail.3985288681
Short name T862
Test name
Test status
Simulation time 392280333 ps
CPU time 16.7 seconds
Started Jul 31 05:32:27 PM PDT 24
Finished Jul 31 05:32:43 PM PDT 24
Peak memory 248688 kb
Host smart-970bba15-f6ff-4b0f-9616-7fd0aa778116
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3985288681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_check_fail.3985288681
Directory /workspace/49.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/49.otp_ctrl_dai_errs.3696606679
Short name T1024
Test name
Test status
Simulation time 574869457 ps
CPU time 9.2 seconds
Started Jul 31 05:32:27 PM PDT 24
Finished Jul 31 05:32:36 PM PDT 24
Peak memory 241948 kb
Host smart-ee8c1f7d-aa95-4da4-88f6-c0cbcb949c40
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3696606679 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_errs.3696606679
Directory /workspace/49.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/49.otp_ctrl_dai_lock.3563785909
Short name T392
Test name
Test status
Simulation time 1355812728 ps
CPU time 11.31 seconds
Started Jul 31 05:32:27 PM PDT 24
Finished Jul 31 05:32:38 PM PDT 24
Peak memory 242280 kb
Host smart-8fd0fd12-ca50-479b-993e-8826ac0964da
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3563785909 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_lock.3563785909
Directory /workspace/49.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/49.otp_ctrl_init_fail.2021389024
Short name T604
Test name
Test status
Simulation time 294066462 ps
CPU time 4.86 seconds
Started Jul 31 05:32:30 PM PDT 24
Finished Jul 31 05:32:35 PM PDT 24
Peak memory 242220 kb
Host smart-0ca5826e-3142-409a-872a-3056cea001f1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2021389024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_init_fail.2021389024
Directory /workspace/49.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/49.otp_ctrl_macro_errs.2248365024
Short name T626
Test name
Test status
Simulation time 388275740 ps
CPU time 12.32 seconds
Started Jul 31 05:32:28 PM PDT 24
Finished Jul 31 05:32:40 PM PDT 24
Peak memory 242280 kb
Host smart-c9c96728-2b5d-453f-9029-ed18b3e54ea1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2248365024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_macro_errs.2248365024
Directory /workspace/49.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/49.otp_ctrl_parallel_key_req.417516308
Short name T990
Test name
Test status
Simulation time 891678598 ps
CPU time 37.05 seconds
Started Jul 31 05:32:28 PM PDT 24
Finished Jul 31 05:33:05 PM PDT 24
Peak memory 242876 kb
Host smart-2bf529fe-8b7f-45ba-a1fc-2f3ee13f90f4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=417516308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_key_req.417516308
Directory /workspace/49.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/49.otp_ctrl_parallel_lc_esc.556553832
Short name T1087
Test name
Test status
Simulation time 311424388 ps
CPU time 8.7 seconds
Started Jul 31 05:32:29 PM PDT 24
Finished Jul 31 05:32:38 PM PDT 24
Peak memory 242080 kb
Host smart-63f6a431-497d-40a8-9b19-b2e8910fcdab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=556553832 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_esc.556553832
Directory /workspace/49.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/49.otp_ctrl_parallel_lc_req.1376877899
Short name T586
Test name
Test status
Simulation time 3539645741 ps
CPU time 25.36 seconds
Started Jul 31 05:32:27 PM PDT 24
Finished Jul 31 05:32:52 PM PDT 24
Peak memory 242160 kb
Host smart-b9c2c813-bd9b-415f-93c6-b3125bc91965
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1376877899 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_req.1376877899
Directory /workspace/49.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/49.otp_ctrl_regwen.2344890338
Short name T455
Test name
Test status
Simulation time 478004599 ps
CPU time 5.11 seconds
Started Jul 31 05:32:27 PM PDT 24
Finished Jul 31 05:32:32 PM PDT 24
Peak memory 248516 kb
Host smart-5a48c645-be0f-4078-a333-f53aaa622c51
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2344890338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_regwen.2344890338
Directory /workspace/49.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/49.otp_ctrl_smoke.3686244905
Short name T696
Test name
Test status
Simulation time 259768238 ps
CPU time 5.35 seconds
Started Jul 31 05:32:29 PM PDT 24
Finished Jul 31 05:32:34 PM PDT 24
Peak memory 242088 kb
Host smart-db4d7dcc-01dc-40dd-b3f4-7155a471838a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3686244905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_smoke.3686244905
Directory /workspace/49.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/49.otp_ctrl_stress_all.2294515246
Short name T635
Test name
Test status
Simulation time 24067889933 ps
CPU time 187.45 seconds
Started Jul 31 05:32:30 PM PDT 24
Finished Jul 31 05:35:37 PM PDT 24
Peak memory 281412 kb
Host smart-70a77812-539d-453d-9f66-47c7598b8e89
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2294515246 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all
.2294515246
Directory /workspace/49.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/49.otp_ctrl_stress_all_with_rand_reset.2829332958
Short name T1126
Test name
Test status
Simulation time 96469758025 ps
CPU time 2345.55 seconds
Started Jul 31 05:32:29 PM PDT 24
Finished Jul 31 06:11:35 PM PDT 24
Peak memory 359564 kb
Host smart-434f470f-e480-4d41-a4ef-91646e28c740
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2829332958 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all_with_rand_reset.2829332958
Directory /workspace/49.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/49.otp_ctrl_test_access.3335116323
Short name T1010
Test name
Test status
Simulation time 2721274622 ps
CPU time 20.16 seconds
Started Jul 31 05:32:27 PM PDT 24
Finished Jul 31 05:32:47 PM PDT 24
Peak memory 242088 kb
Host smart-79226c7a-7e00-4069-8c81-93054d4a04c2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3335116323 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_test_access.3335116323
Directory /workspace/49.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/5.otp_ctrl_alert_test.3005059127
Short name T660
Test name
Test status
Simulation time 112865562 ps
CPU time 1.93 seconds
Started Jul 31 05:30:00 PM PDT 24
Finished Jul 31 05:30:02 PM PDT 24
Peak memory 240752 kb
Host smart-db35b28c-0162-4ee6-b22a-4bf44c4e6180
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3005059127 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_alert_test.3005059127
Directory /workspace/5.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/5.otp_ctrl_background_chks.969555063
Short name T1107
Test name
Test status
Simulation time 4465639464 ps
CPU time 32.73 seconds
Started Jul 31 05:29:55 PM PDT 24
Finished Jul 31 05:30:28 PM PDT 24
Peak memory 242948 kb
Host smart-4c260911-9ce5-41bf-9250-c1956965fe86
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=969555063 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_background_chks.969555063
Directory /workspace/5.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/5.otp_ctrl_check_fail.2258317940
Short name T550
Test name
Test status
Simulation time 561078853 ps
CPU time 9.02 seconds
Started Jul 31 05:30:01 PM PDT 24
Finished Jul 31 05:30:10 PM PDT 24
Peak memory 248556 kb
Host smart-25b7d458-ac92-42b2-baf3-01e418597099
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2258317940 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_check_fail.2258317940
Directory /workspace/5.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/5.otp_ctrl_dai_errs.3230696829
Short name T1147
Test name
Test status
Simulation time 1604958182 ps
CPU time 13.84 seconds
Started Jul 31 05:29:59 PM PDT 24
Finished Jul 31 05:30:13 PM PDT 24
Peak memory 241984 kb
Host smart-ca7ea6bf-3d79-4a27-ba78-20c1d15a278e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3230696829 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_errs.3230696829
Directory /workspace/5.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/5.otp_ctrl_dai_lock.2321017031
Short name T904
Test name
Test status
Simulation time 5793720698 ps
CPU time 12.01 seconds
Started Jul 31 05:29:59 PM PDT 24
Finished Jul 31 05:30:12 PM PDT 24
Peak memory 248672 kb
Host smart-5e6ee761-74c2-4095-91bf-e6066a710cd8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2321017031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_lock.2321017031
Directory /workspace/5.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/5.otp_ctrl_init_fail.3653136716
Short name T30
Test name
Test status
Simulation time 237195721 ps
CPU time 3.94 seconds
Started Jul 31 05:29:52 PM PDT 24
Finished Jul 31 05:29:56 PM PDT 24
Peak memory 242040 kb
Host smart-d9bfe6d0-a9e5-4b4c-97c6-caab723eb62c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3653136716 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_init_fail.3653136716
Directory /workspace/5.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/5.otp_ctrl_macro_errs.4216174064
Short name T941
Test name
Test status
Simulation time 2542182498 ps
CPU time 41.76 seconds
Started Jul 31 05:30:00 PM PDT 24
Finished Jul 31 05:30:42 PM PDT 24
Peak memory 247052 kb
Host smart-df746784-3125-428c-871c-5efef5d89478
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4216174064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_macro_errs.4216174064
Directory /workspace/5.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/5.otp_ctrl_parallel_key_req.110905781
Short name T1040
Test name
Test status
Simulation time 6331322494 ps
CPU time 16.16 seconds
Started Jul 31 05:30:04 PM PDT 24
Finished Jul 31 05:30:20 PM PDT 24
Peak memory 242772 kb
Host smart-d1a48c36-acc1-4680-b99a-f6dff4016880
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=110905781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_key_req.110905781
Directory /workspace/5.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/5.otp_ctrl_parallel_lc_esc.1035060181
Short name T601
Test name
Test status
Simulation time 4930793053 ps
CPU time 10.85 seconds
Started Jul 31 05:29:57 PM PDT 24
Finished Jul 31 05:30:08 PM PDT 24
Peak memory 242348 kb
Host smart-2d3dbdbe-74ce-47c8-ac0f-8a8592c563bc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1035060181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_esc.1035060181
Directory /workspace/5.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/5.otp_ctrl_parallel_lc_req.3301949776
Short name T1136
Test name
Test status
Simulation time 1058038338 ps
CPU time 17.81 seconds
Started Jul 31 05:29:53 PM PDT 24
Finished Jul 31 05:30:11 PM PDT 24
Peak memory 242192 kb
Host smart-a321b0d8-b8fd-40d2-91ba-295613a1ba89
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3301949776 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_req.3301949776
Directory /workspace/5.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/5.otp_ctrl_regwen.2553254215
Short name T502
Test name
Test status
Simulation time 2629835348 ps
CPU time 6.89 seconds
Started Jul 31 05:29:59 PM PDT 24
Finished Jul 31 05:30:06 PM PDT 24
Peak memory 242340 kb
Host smart-4af0842e-b52d-41c8-8e9f-7bb4153c532a
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2553254215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_regwen.2553254215
Directory /workspace/5.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/5.otp_ctrl_smoke.3201148603
Short name T458
Test name
Test status
Simulation time 229452083 ps
CPU time 5.34 seconds
Started Jul 31 05:29:54 PM PDT 24
Finished Jul 31 05:29:59 PM PDT 24
Peak memory 242052 kb
Host smart-a0b20a91-891b-4da2-b2f3-73043ff7c1ad
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3201148603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_smoke.3201148603
Directory /workspace/5.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/5.otp_ctrl_stress_all.3746563269
Short name T786
Test name
Test status
Simulation time 3031992601 ps
CPU time 40.47 seconds
Started Jul 31 05:29:59 PM PDT 24
Finished Jul 31 05:30:40 PM PDT 24
Peak memory 250460 kb
Host smart-b21d18e8-db6a-419f-bdcc-bd4a597481cb
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3746563269 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all.
3746563269
Directory /workspace/5.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/5.otp_ctrl_test_access.3721471379
Short name T835
Test name
Test status
Simulation time 2508373654 ps
CPU time 13.81 seconds
Started Jul 31 05:30:04 PM PDT 24
Finished Jul 31 05:30:18 PM PDT 24
Peak memory 242308 kb
Host smart-704ba275-cc37-46fb-9c0e-413a233253a1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3721471379 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_test_access.3721471379
Directory /workspace/5.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/50.otp_ctrl_init_fail.1244386603
Short name T65
Test name
Test status
Simulation time 485517585 ps
CPU time 4.26 seconds
Started Jul 31 05:32:27 PM PDT 24
Finished Jul 31 05:32:32 PM PDT 24
Peak memory 242020 kb
Host smart-11cac0ee-8886-4cfd-98a2-26e7b59006d1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1244386603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_init_fail.1244386603
Directory /workspace/50.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/50.otp_ctrl_parallel_lc_esc.2832111316
Short name T868
Test name
Test status
Simulation time 2267064260 ps
CPU time 18.39 seconds
Started Jul 31 05:32:27 PM PDT 24
Finished Jul 31 05:32:45 PM PDT 24
Peak memory 242308 kb
Host smart-a82de556-3ddf-45a7-b2c3-6f060652f27d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2832111316 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_parallel_lc_esc.2832111316
Directory /workspace/50.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/51.otp_ctrl_init_fail.652700798
Short name T1181
Test name
Test status
Simulation time 2940632576 ps
CPU time 5.88 seconds
Started Jul 31 05:32:31 PM PDT 24
Finished Jul 31 05:32:37 PM PDT 24
Peak memory 242040 kb
Host smart-5066630a-ec32-4282-8d56-7e4c90f14e67
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=652700798 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_init_fail.652700798
Directory /workspace/51.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/51.otp_ctrl_parallel_lc_esc.1748152403
Short name T958
Test name
Test status
Simulation time 3130279187 ps
CPU time 25.78 seconds
Started Jul 31 05:32:31 PM PDT 24
Finished Jul 31 05:32:58 PM PDT 24
Peak memory 241872 kb
Host smart-4b727a02-333f-4536-8833-5ef8d8830814
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1748152403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_parallel_lc_esc.1748152403
Directory /workspace/51.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/51.otp_ctrl_stress_all_with_rand_reset.2423304119
Short name T706
Test name
Test status
Simulation time 16217431133 ps
CPU time 494.37 seconds
Started Jul 31 05:32:32 PM PDT 24
Finished Jul 31 05:40:47 PM PDT 24
Peak memory 330448 kb
Host smart-0d4b11a3-d071-45a8-ae83-e6108324a01b
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2423304119 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_stress_all_with_rand_reset.2423304119
Directory /workspace/51.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/52.otp_ctrl_init_fail.1678216834
Short name T801
Test name
Test status
Simulation time 2134805043 ps
CPU time 4.85 seconds
Started Jul 31 05:32:33 PM PDT 24
Finished Jul 31 05:32:39 PM PDT 24
Peak memory 242180 kb
Host smart-ec1ce29c-d17d-4c3a-a1fe-cf2e35b9d7a6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1678216834 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_init_fail.1678216834
Directory /workspace/52.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/52.otp_ctrl_parallel_lc_esc.1346470672
Short name T271
Test name
Test status
Simulation time 166018390 ps
CPU time 7.95 seconds
Started Jul 31 05:32:34 PM PDT 24
Finished Jul 31 05:32:42 PM PDT 24
Peak memory 241936 kb
Host smart-2e92afee-2398-47e6-b0b0-e54fe34d4e51
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1346470672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_parallel_lc_esc.1346470672
Directory /workspace/52.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/52.otp_ctrl_stress_all_with_rand_reset.152107608
Short name T782
Test name
Test status
Simulation time 76849142070 ps
CPU time 1161.11 seconds
Started Jul 31 05:32:36 PM PDT 24
Finished Jul 31 05:51:57 PM PDT 24
Peak memory 299000 kb
Host smart-3e09f2aa-0949-4750-bc41-6dc73c7510f0
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=152107608 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_stress_all_with_rand_reset.152107608
Directory /workspace/52.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/53.otp_ctrl_init_fail.2897558330
Short name T607
Test name
Test status
Simulation time 1957208036 ps
CPU time 4.99 seconds
Started Jul 31 05:32:33 PM PDT 24
Finished Jul 31 05:32:39 PM PDT 24
Peak memory 242028 kb
Host smart-2580e4ce-6e72-46bb-8c28-aac27afc2661
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2897558330 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_init_fail.2897558330
Directory /workspace/53.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/53.otp_ctrl_parallel_lc_esc.3074051707
Short name T744
Test name
Test status
Simulation time 150583273 ps
CPU time 5.28 seconds
Started Jul 31 05:32:32 PM PDT 24
Finished Jul 31 05:32:37 PM PDT 24
Peak memory 241984 kb
Host smart-21a1303c-112e-4d4d-a716-15ef785f9acb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3074051707 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_parallel_lc_esc.3074051707
Directory /workspace/53.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/54.otp_ctrl_init_fail.2637642065
Short name T825
Test name
Test status
Simulation time 2723928004 ps
CPU time 8.39 seconds
Started Jul 31 05:32:31 PM PDT 24
Finished Jul 31 05:32:40 PM PDT 24
Peak memory 242444 kb
Host smart-4acf0569-2db6-40a7-b594-bbad01ee66a3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2637642065 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_init_fail.2637642065
Directory /workspace/54.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/54.otp_ctrl_parallel_lc_esc.2125725981
Short name T681
Test name
Test status
Simulation time 2677591460 ps
CPU time 25.26 seconds
Started Jul 31 05:32:30 PM PDT 24
Finished Jul 31 05:32:56 PM PDT 24
Peak memory 241880 kb
Host smart-f41912cd-e462-4aa3-880a-132712af3a9e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2125725981 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_parallel_lc_esc.2125725981
Directory /workspace/54.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/55.otp_ctrl_init_fail.2447798722
Short name T645
Test name
Test status
Simulation time 138816405 ps
CPU time 3.94 seconds
Started Jul 31 05:32:34 PM PDT 24
Finished Jul 31 05:32:38 PM PDT 24
Peak memory 242172 kb
Host smart-00be254d-8f8b-4f65-ab7e-984862ab23ea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2447798722 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_init_fail.2447798722
Directory /workspace/55.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/55.otp_ctrl_parallel_lc_esc.3108019891
Short name T246
Test name
Test status
Simulation time 1381382076 ps
CPU time 12.93 seconds
Started Jul 31 05:32:34 PM PDT 24
Finished Jul 31 05:32:47 PM PDT 24
Peak memory 242256 kb
Host smart-0a0f660b-80ab-40c8-b8be-b9a3dd99f2db
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3108019891 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_parallel_lc_esc.3108019891
Directory /workspace/55.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/55.otp_ctrl_stress_all_with_rand_reset.1309686697
Short name T352
Test name
Test status
Simulation time 61188035439 ps
CPU time 720.82 seconds
Started Jul 31 05:32:33 PM PDT 24
Finished Jul 31 05:44:34 PM PDT 24
Peak memory 317112 kb
Host smart-a656fe85-a248-4d03-8e64-7b90311042ac
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1309686697 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_stress_all_with_rand_reset.1309686697
Directory /workspace/55.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/56.otp_ctrl_init_fail.2980272591
Short name T305
Test name
Test status
Simulation time 1799099086 ps
CPU time 3.44 seconds
Started Jul 31 05:32:32 PM PDT 24
Finished Jul 31 05:32:36 PM PDT 24
Peak memory 241828 kb
Host smart-17ef24af-d2a6-4853-99f8-b91e31766258
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2980272591 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_init_fail.2980272591
Directory /workspace/56.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/56.otp_ctrl_parallel_lc_esc.2066097580
Short name T307
Test name
Test status
Simulation time 4458571246 ps
CPU time 8.37 seconds
Started Jul 31 05:32:33 PM PDT 24
Finished Jul 31 05:32:42 PM PDT 24
Peak memory 241968 kb
Host smart-72a04da7-c905-4f14-91ad-20b4a9c44487
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2066097580 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_parallel_lc_esc.2066097580
Directory /workspace/56.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/56.otp_ctrl_stress_all_with_rand_reset.2226201652
Short name T11
Test name
Test status
Simulation time 57521346809 ps
CPU time 604.13 seconds
Started Jul 31 05:32:33 PM PDT 24
Finished Jul 31 05:42:38 PM PDT 24
Peak memory 265184 kb
Host smart-a73233ee-a6be-425d-93d1-3ee132d1e329
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2226201652 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_stress_all_with_rand_reset.2226201652
Directory /workspace/56.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/57.otp_ctrl_init_fail.2953201757
Short name T779
Test name
Test status
Simulation time 197433516 ps
CPU time 4.43 seconds
Started Jul 31 05:32:32 PM PDT 24
Finished Jul 31 05:32:36 PM PDT 24
Peak memory 242372 kb
Host smart-dbdcbb94-b1e4-4fe1-b542-27a99a82c8b6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2953201757 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_init_fail.2953201757
Directory /workspace/57.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/57.otp_ctrl_parallel_lc_esc.2685415805
Short name T919
Test name
Test status
Simulation time 6270695515 ps
CPU time 16.34 seconds
Started Jul 31 05:32:31 PM PDT 24
Finished Jul 31 05:32:47 PM PDT 24
Peak memory 242060 kb
Host smart-2dd33816-737f-4f40-812c-a116bf7047dc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2685415805 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_parallel_lc_esc.2685415805
Directory /workspace/57.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/58.otp_ctrl_init_fail.2781495327
Short name T682
Test name
Test status
Simulation time 126214260 ps
CPU time 4.88 seconds
Started Jul 31 05:32:33 PM PDT 24
Finished Jul 31 05:32:38 PM PDT 24
Peak memory 242164 kb
Host smart-974b54ee-7a2b-4a7a-a6de-81851a2208b9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2781495327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_init_fail.2781495327
Directory /workspace/58.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/58.otp_ctrl_parallel_lc_esc.1736144843
Short name T748
Test name
Test status
Simulation time 290200791 ps
CPU time 6.91 seconds
Started Jul 31 05:32:36 PM PDT 24
Finished Jul 31 05:32:43 PM PDT 24
Peak memory 241908 kb
Host smart-6ac59af8-6d47-4e69-a7ef-fdc06b01f499
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1736144843 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_parallel_lc_esc.1736144843
Directory /workspace/58.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/59.otp_ctrl_init_fail.3908563632
Short name T465
Test name
Test status
Simulation time 2611403788 ps
CPU time 5.04 seconds
Started Jul 31 05:32:36 PM PDT 24
Finished Jul 31 05:32:41 PM PDT 24
Peak memory 242048 kb
Host smart-02bf7883-1c00-4bce-b476-c1bbd05d510d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3908563632 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_init_fail.3908563632
Directory /workspace/59.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/59.otp_ctrl_parallel_lc_esc.753899542
Short name T1009
Test name
Test status
Simulation time 311601360 ps
CPU time 7.87 seconds
Started Jul 31 05:32:38 PM PDT 24
Finished Jul 31 05:32:46 PM PDT 24
Peak memory 242020 kb
Host smart-19c2a4df-2cc0-40f0-a306-26e0da2ad725
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=753899542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_parallel_lc_esc.753899542
Directory /workspace/59.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/59.otp_ctrl_stress_all_with_rand_reset.777850009
Short name T1133
Test name
Test status
Simulation time 67959908086 ps
CPU time 1645.81 seconds
Started Jul 31 05:32:39 PM PDT 24
Finished Jul 31 06:00:05 PM PDT 24
Peak memory 265140 kb
Host smart-3b497727-67d5-4901-a5f9-853a9c5d4cf5
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=777850009 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_stress_all_with_rand_reset.777850009
Directory /workspace/59.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/6.otp_ctrl_alert_test.2756273190
Short name T431
Test name
Test status
Simulation time 72964738 ps
CPU time 1.94 seconds
Started Jul 31 05:30:16 PM PDT 24
Finished Jul 31 05:30:18 PM PDT 24
Peak memory 240780 kb
Host smart-00865dce-005a-4dfb-b495-26683773226a
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2756273190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_alert_test.2756273190
Directory /workspace/6.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/6.otp_ctrl_background_chks.1639770062
Short name T413
Test name
Test status
Simulation time 1387266876 ps
CPU time 16.77 seconds
Started Jul 31 05:30:11 PM PDT 24
Finished Jul 31 05:30:28 PM PDT 24
Peak memory 241980 kb
Host smart-002c8e0d-e8f7-426b-bdd7-914f189c4055
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1639770062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_background_chks.1639770062
Directory /workspace/6.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/6.otp_ctrl_check_fail.759455538
Short name T1036
Test name
Test status
Simulation time 1071411209 ps
CPU time 27.36 seconds
Started Jul 31 05:30:06 PM PDT 24
Finished Jul 31 05:30:34 PM PDT 24
Peak memory 242536 kb
Host smart-cf3875a8-2a88-418b-8105-4ce5e82a0a14
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=759455538 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_check_fail.759455538
Directory /workspace/6.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/6.otp_ctrl_dai_errs.3509170558
Short name T247
Test name
Test status
Simulation time 816097570 ps
CPU time 20.81 seconds
Started Jul 31 05:30:05 PM PDT 24
Finished Jul 31 05:30:26 PM PDT 24
Peak memory 241924 kb
Host smart-e1b888d9-0b65-4e4a-a105-27313ab781c8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3509170558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_errs.3509170558
Directory /workspace/6.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/6.otp_ctrl_dai_lock.1537762218
Short name T530
Test name
Test status
Simulation time 1213985845 ps
CPU time 16.06 seconds
Started Jul 31 05:30:08 PM PDT 24
Finished Jul 31 05:30:24 PM PDT 24
Peak memory 241996 kb
Host smart-b93c53c5-41b3-4bf8-b37a-0f598e8b8402
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1537762218 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_lock.1537762218
Directory /workspace/6.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/6.otp_ctrl_macro_errs.1650411122
Short name T1119
Test name
Test status
Simulation time 554842115 ps
CPU time 6.83 seconds
Started Jul 31 05:30:07 PM PDT 24
Finished Jul 31 05:30:13 PM PDT 24
Peak memory 242008 kb
Host smart-c762c5c5-6f5f-4bf9-a5d9-3441d9519a26
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1650411122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_macro_errs.1650411122
Directory /workspace/6.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/6.otp_ctrl_parallel_key_req.509220630
Short name T1122
Test name
Test status
Simulation time 10334267354 ps
CPU time 35.65 seconds
Started Jul 31 05:30:06 PM PDT 24
Finished Jul 31 05:30:42 PM PDT 24
Peak memory 242044 kb
Host smart-2f4d675c-ae0d-4e6e-b7a6-9597ea085098
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=509220630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_key_req.509220630
Directory /workspace/6.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/6.otp_ctrl_parallel_lc_esc.3423562642
Short name T471
Test name
Test status
Simulation time 297651983 ps
CPU time 3.75 seconds
Started Jul 31 05:30:07 PM PDT 24
Finished Jul 31 05:30:11 PM PDT 24
Peak memory 242160 kb
Host smart-10993476-a6dd-4b7d-8f7c-42167fdd8da1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3423562642 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_esc.3423562642
Directory /workspace/6.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/6.otp_ctrl_parallel_lc_req.3587177971
Short name T395
Test name
Test status
Simulation time 2130337291 ps
CPU time 21.7 seconds
Started Jul 31 05:30:11 PM PDT 24
Finished Jul 31 05:30:33 PM PDT 24
Peak memory 241932 kb
Host smart-48221ddd-647a-4557-b9e3-e781ee76cc06
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3587177971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_req.3587177971
Directory /workspace/6.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/6.otp_ctrl_regwen.4102886903
Short name T5
Test name
Test status
Simulation time 139293456 ps
CPU time 6.19 seconds
Started Jul 31 05:30:05 PM PDT 24
Finished Jul 31 05:30:12 PM PDT 24
Peak memory 242292 kb
Host smart-e54a84b0-16b9-41ff-95a0-2a9f25cae8a4
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4102886903 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_regwen.4102886903
Directory /workspace/6.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/6.otp_ctrl_smoke.2059254447
Short name T954
Test name
Test status
Simulation time 135285456 ps
CPU time 4.96 seconds
Started Jul 31 05:30:06 PM PDT 24
Finished Jul 31 05:30:11 PM PDT 24
Peak memory 241984 kb
Host smart-cadc98c5-04e9-4557-b2df-2f5a0b9a0801
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2059254447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_smoke.2059254447
Directory /workspace/6.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/6.otp_ctrl_stress_all.825464853
Short name T554
Test name
Test status
Simulation time 2544474199 ps
CPU time 25.51 seconds
Started Jul 31 05:30:16 PM PDT 24
Finished Jul 31 05:30:41 PM PDT 24
Peak memory 243252 kb
Host smart-e5c5fda4-3d92-49a6-81aa-af8cd4476050
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=825464853 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all.825464853
Directory /workspace/6.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/6.otp_ctrl_stress_all_with_rand_reset.2294665348
Short name T295
Test name
Test status
Simulation time 44839332857 ps
CPU time 930.33 seconds
Started Jul 31 05:30:07 PM PDT 24
Finished Jul 31 05:45:38 PM PDT 24
Peak memory 488336 kb
Host smart-c1294c4d-a384-4384-a165-371616f51d31
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2294665348 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all_with_rand_reset.2294665348
Directory /workspace/6.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/6.otp_ctrl_test_access.635118114
Short name T220
Test name
Test status
Simulation time 2061526771 ps
CPU time 34.2 seconds
Started Jul 31 05:30:05 PM PDT 24
Finished Jul 31 05:30:39 PM PDT 24
Peak memory 242780 kb
Host smart-2518e206-6a65-4756-a923-3daaa8402dc5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=635118114 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_test_access.635118114
Directory /workspace/6.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/60.otp_ctrl_init_fail.152417296
Short name T153
Test name
Test status
Simulation time 1808938314 ps
CPU time 5.91 seconds
Started Jul 31 05:32:40 PM PDT 24
Finished Jul 31 05:32:46 PM PDT 24
Peak memory 242236 kb
Host smart-234a0608-ce97-4a7c-b1aa-3920b24c3b1d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=152417296 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_init_fail.152417296
Directory /workspace/60.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/60.otp_ctrl_stress_all_with_rand_reset.903083478
Short name T1086
Test name
Test status
Simulation time 60687243397 ps
CPU time 1467.87 seconds
Started Jul 31 05:32:36 PM PDT 24
Finished Jul 31 05:57:05 PM PDT 24
Peak memory 402032 kb
Host smart-5953c837-d287-4ddd-903b-d1789e4c3c4f
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=903083478 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_stress_all_with_rand_reset.903083478
Directory /workspace/60.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/61.otp_ctrl_init_fail.1976268706
Short name T950
Test name
Test status
Simulation time 593256463 ps
CPU time 4.13 seconds
Started Jul 31 05:32:39 PM PDT 24
Finished Jul 31 05:32:43 PM PDT 24
Peak memory 242048 kb
Host smart-8fd5bccb-a7d3-49f6-b448-68898772fa7f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1976268706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_init_fail.1976268706
Directory /workspace/61.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/61.otp_ctrl_parallel_lc_esc.1874553763
Short name T435
Test name
Test status
Simulation time 301260140 ps
CPU time 5.16 seconds
Started Jul 31 05:32:38 PM PDT 24
Finished Jul 31 05:32:44 PM PDT 24
Peak memory 241940 kb
Host smart-682aff18-e143-4769-a014-c7f2264329ff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1874553763 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_parallel_lc_esc.1874553763
Directory /workspace/61.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/61.otp_ctrl_stress_all_with_rand_reset.651567630
Short name T416
Test name
Test status
Simulation time 37607854944 ps
CPU time 971.42 seconds
Started Jul 31 05:32:38 PM PDT 24
Finished Jul 31 05:48:50 PM PDT 24
Peak memory 279412 kb
Host smart-5a8dc955-4fab-4e72-ba88-f5c667f73b85
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=651567630 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_stress_all_with_rand_reset.651567630
Directory /workspace/61.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/62.otp_ctrl_init_fail.2765339214
Short name T1152
Test name
Test status
Simulation time 510801247 ps
CPU time 3.79 seconds
Started Jul 31 05:32:40 PM PDT 24
Finished Jul 31 05:32:44 PM PDT 24
Peak memory 242320 kb
Host smart-1632ec7f-ddb8-43b4-afcd-cf81b27b2831
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2765339214 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_init_fail.2765339214
Directory /workspace/62.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/62.otp_ctrl_parallel_lc_esc.2345152471
Short name T1020
Test name
Test status
Simulation time 3282803049 ps
CPU time 11.51 seconds
Started Jul 31 05:32:38 PM PDT 24
Finished Jul 31 05:32:49 PM PDT 24
Peak memory 242448 kb
Host smart-9bc658d0-0f57-4d25-bab1-b71f2784e5c7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2345152471 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_parallel_lc_esc.2345152471
Directory /workspace/62.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/62.otp_ctrl_stress_all_with_rand_reset.2111967187
Short name T1158
Test name
Test status
Simulation time 87815705203 ps
CPU time 981.56 seconds
Started Jul 31 05:32:40 PM PDT 24
Finished Jul 31 05:49:02 PM PDT 24
Peak memory 260628 kb
Host smart-c85d3b27-37e9-4679-81dd-345bc53ffdd6
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2111967187 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_stress_all_with_rand_reset.2111967187
Directory /workspace/62.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/63.otp_ctrl_init_fail.1116808298
Short name T457
Test name
Test status
Simulation time 632494507 ps
CPU time 5.04 seconds
Started Jul 31 05:32:40 PM PDT 24
Finished Jul 31 05:32:46 PM PDT 24
Peak memory 241904 kb
Host smart-2eaf80ea-7a59-409f-9f58-6580bdde4b96
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1116808298 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_init_fail.1116808298
Directory /workspace/63.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/63.otp_ctrl_parallel_lc_esc.3804298583
Short name T240
Test name
Test status
Simulation time 701161062 ps
CPU time 5.98 seconds
Started Jul 31 05:32:39 PM PDT 24
Finished Jul 31 05:32:45 PM PDT 24
Peak memory 242376 kb
Host smart-cded27b5-c575-4e3b-9178-d15f62ddf590
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3804298583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_parallel_lc_esc.3804298583
Directory /workspace/63.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/64.otp_ctrl_init_fail.1812454344
Short name T1127
Test name
Test status
Simulation time 169939059 ps
CPU time 4.38 seconds
Started Jul 31 05:32:38 PM PDT 24
Finished Jul 31 05:32:42 PM PDT 24
Peak memory 242180 kb
Host smart-87d6a592-6b9b-4097-96ce-0b3c5b096488
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1812454344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_init_fail.1812454344
Directory /workspace/64.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/64.otp_ctrl_parallel_lc_esc.1629997914
Short name T74
Test name
Test status
Simulation time 256480013 ps
CPU time 5.49 seconds
Started Jul 31 05:32:40 PM PDT 24
Finished Jul 31 05:32:45 PM PDT 24
Peak memory 241960 kb
Host smart-b857882e-c3c1-4bd6-a17f-d12eb4f09bff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1629997914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_parallel_lc_esc.1629997914
Directory /workspace/64.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/64.otp_ctrl_stress_all_with_rand_reset.253002002
Short name T290
Test name
Test status
Simulation time 190297098571 ps
CPU time 1549.99 seconds
Started Jul 31 05:32:39 PM PDT 24
Finished Jul 31 05:58:30 PM PDT 24
Peak memory 370244 kb
Host smart-7a46d1bd-5aba-4ee6-b137-647b83d32e26
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=253002002 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_stress_all_with_rand_reset.253002002
Directory /workspace/64.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/65.otp_ctrl_init_fail.825826615
Short name T749
Test name
Test status
Simulation time 133687771 ps
CPU time 4.95 seconds
Started Jul 31 05:32:39 PM PDT 24
Finished Jul 31 05:32:44 PM PDT 24
Peak memory 241908 kb
Host smart-b2b841a6-df4d-43e2-956d-bc0acea59316
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=825826615 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_init_fail.825826615
Directory /workspace/65.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/65.otp_ctrl_parallel_lc_esc.3200764165
Short name T233
Test name
Test status
Simulation time 219877097 ps
CPU time 6.16 seconds
Started Jul 31 05:32:42 PM PDT 24
Finished Jul 31 05:32:48 PM PDT 24
Peak memory 248484 kb
Host smart-3ebea20e-9895-458e-8c2d-84c07b8647f0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3200764165 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_parallel_lc_esc.3200764165
Directory /workspace/65.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/66.otp_ctrl_init_fail.2571579593
Short name T1170
Test name
Test status
Simulation time 171600783 ps
CPU time 4.07 seconds
Started Jul 31 05:32:46 PM PDT 24
Finished Jul 31 05:32:51 PM PDT 24
Peak memory 242100 kb
Host smart-9c4a4593-3732-42c5-9768-4b823302a204
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2571579593 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_init_fail.2571579593
Directory /workspace/66.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/66.otp_ctrl_parallel_lc_esc.2137432998
Short name T971
Test name
Test status
Simulation time 80828725 ps
CPU time 2.82 seconds
Started Jul 31 05:32:44 PM PDT 24
Finished Jul 31 05:32:47 PM PDT 24
Peak memory 242300 kb
Host smart-0c6fe691-a80d-42e0-98e6-0c6e064fb3bd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2137432998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_parallel_lc_esc.2137432998
Directory /workspace/66.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/66.otp_ctrl_stress_all_with_rand_reset.3950689522
Short name T734
Test name
Test status
Simulation time 216283295924 ps
CPU time 1103.23 seconds
Started Jul 31 05:32:42 PM PDT 24
Finished Jul 31 05:51:06 PM PDT 24
Peak memory 400540 kb
Host smart-39bee3f8-7a89-4798-8161-7a376fe74446
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3950689522 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_stress_all_with_rand_reset.3950689522
Directory /workspace/66.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/67.otp_ctrl_init_fail.368029909
Short name T611
Test name
Test status
Simulation time 365083821 ps
CPU time 3.53 seconds
Started Jul 31 05:32:46 PM PDT 24
Finished Jul 31 05:32:49 PM PDT 24
Peak memory 242384 kb
Host smart-45dd041c-9419-4d05-ba43-ac575d40fdcb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=368029909 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_init_fail.368029909
Directory /workspace/67.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/67.otp_ctrl_parallel_lc_esc.379852182
Short name T1176
Test name
Test status
Simulation time 480595291 ps
CPU time 6.45 seconds
Started Jul 31 05:32:43 PM PDT 24
Finished Jul 31 05:32:49 PM PDT 24
Peak memory 242244 kb
Host smart-60fe4b2d-12db-413f-8cf0-fd4e6d1fee52
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=379852182 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_parallel_lc_esc.379852182
Directory /workspace/67.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/67.otp_ctrl_stress_all_with_rand_reset.3592984638
Short name T1027
Test name
Test status
Simulation time 103297602423 ps
CPU time 642.41 seconds
Started Jul 31 05:32:43 PM PDT 24
Finished Jul 31 05:43:25 PM PDT 24
Peak memory 256988 kb
Host smart-26ae3a68-6815-42cd-a74d-0bd7c376d04e
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3592984638 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_stress_all_with_rand_reset.3592984638
Directory /workspace/67.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/68.otp_ctrl_init_fail.1793774987
Short name T699
Test name
Test status
Simulation time 2238055590 ps
CPU time 3.87 seconds
Started Jul 31 05:32:48 PM PDT 24
Finished Jul 31 05:32:53 PM PDT 24
Peak memory 242000 kb
Host smart-9a5370e5-2867-43cd-8b88-d0ffcc1f77b9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1793774987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_init_fail.1793774987
Directory /workspace/68.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/68.otp_ctrl_parallel_lc_esc.1999372045
Short name T595
Test name
Test status
Simulation time 380413939 ps
CPU time 8.89 seconds
Started Jul 31 05:32:43 PM PDT 24
Finished Jul 31 05:32:53 PM PDT 24
Peak memory 241740 kb
Host smart-e6b11569-6268-4109-a39a-0afb88f2dee6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1999372045 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_parallel_lc_esc.1999372045
Directory /workspace/68.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/69.otp_ctrl_init_fail.615612095
Short name T64
Test name
Test status
Simulation time 272195317 ps
CPU time 4.06 seconds
Started Jul 31 05:32:41 PM PDT 24
Finished Jul 31 05:32:45 PM PDT 24
Peak memory 242440 kb
Host smart-1348a3a7-fd06-4f98-a72e-05935b6dde8d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=615612095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_init_fail.615612095
Directory /workspace/69.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/69.otp_ctrl_parallel_lc_esc.186480936
Short name T633
Test name
Test status
Simulation time 359763515 ps
CPU time 4.52 seconds
Started Jul 31 05:32:42 PM PDT 24
Finished Jul 31 05:32:47 PM PDT 24
Peak memory 241776 kb
Host smart-059f2bf0-0ea8-458e-8867-e0c53dec9774
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=186480936 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_parallel_lc_esc.186480936
Directory /workspace/69.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/7.otp_ctrl_alert_test.1437124353
Short name T486
Test name
Test status
Simulation time 73911377 ps
CPU time 1.47 seconds
Started Jul 31 05:30:19 PM PDT 24
Finished Jul 31 05:30:21 PM PDT 24
Peak memory 240732 kb
Host smart-8ae29fa5-d619-4891-afcf-4a8fa45b811f
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1437124353 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_alert_test.1437124353
Directory /workspace/7.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/7.otp_ctrl_background_chks.661856290
Short name T767
Test name
Test status
Simulation time 2810218691 ps
CPU time 42.71 seconds
Started Jul 31 05:30:14 PM PDT 24
Finished Jul 31 05:30:57 PM PDT 24
Peak memory 242388 kb
Host smart-c5396e10-8d90-4d9a-b662-8d0ed10cf416
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=661856290 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_background_chks.661856290
Directory /workspace/7.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/7.otp_ctrl_check_fail.483131361
Short name T1159
Test name
Test status
Simulation time 664752893 ps
CPU time 8.9 seconds
Started Jul 31 05:30:19 PM PDT 24
Finished Jul 31 05:30:28 PM PDT 24
Peak memory 248508 kb
Host smart-2b29559d-c17a-4e2f-924f-521719579b66
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=483131361 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_check_fail.483131361
Directory /workspace/7.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/7.otp_ctrl_dai_errs.2988157504
Short name T916
Test name
Test status
Simulation time 385952374 ps
CPU time 10.6 seconds
Started Jul 31 05:30:17 PM PDT 24
Finished Jul 31 05:30:28 PM PDT 24
Peak memory 248248 kb
Host smart-5b012a34-ae33-42b5-bfd4-4377814f84f5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2988157504 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_errs.2988157504
Directory /workspace/7.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/7.otp_ctrl_dai_lock.79044403
Short name T738
Test name
Test status
Simulation time 2353342216 ps
CPU time 31.32 seconds
Started Jul 31 05:30:15 PM PDT 24
Finished Jul 31 05:30:46 PM PDT 24
Peak memory 242076 kb
Host smart-5ea59555-6f3b-4dd6-a986-68ab35b542fb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=79044403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_lock.79044403
Directory /workspace/7.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/7.otp_ctrl_init_fail.750523857
Short name T16
Test name
Test status
Simulation time 225646193 ps
CPU time 5.14 seconds
Started Jul 31 05:30:13 PM PDT 24
Finished Jul 31 05:30:19 PM PDT 24
Peak memory 242024 kb
Host smart-a2aa4a71-8a89-483b-bb69-afa4e6c830bf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=750523857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_init_fail.750523857
Directory /workspace/7.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/7.otp_ctrl_macro_errs.1456510299
Short name T880
Test name
Test status
Simulation time 3316009635 ps
CPU time 21.22 seconds
Started Jul 31 05:30:17 PM PDT 24
Finished Jul 31 05:30:39 PM PDT 24
Peak memory 248660 kb
Host smart-beb893de-1f19-4920-8807-0db00c06543e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1456510299 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_macro_errs.1456510299
Directory /workspace/7.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/7.otp_ctrl_parallel_key_req.2099491342
Short name T727
Test name
Test status
Simulation time 2673758317 ps
CPU time 33.03 seconds
Started Jul 31 05:30:20 PM PDT 24
Finished Jul 31 05:30:53 PM PDT 24
Peak memory 248596 kb
Host smart-0c506d88-7bd3-4499-aae7-2656adb424f7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2099491342 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_key_req.2099491342
Directory /workspace/7.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/7.otp_ctrl_parallel_lc_esc.3549486383
Short name T1069
Test name
Test status
Simulation time 181531023 ps
CPU time 5.06 seconds
Started Jul 31 05:30:13 PM PDT 24
Finished Jul 31 05:30:18 PM PDT 24
Peak memory 242012 kb
Host smart-ca14b749-7e3d-43eb-8d15-f9e2d7160528
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3549486383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_esc.3549486383
Directory /workspace/7.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/7.otp_ctrl_parallel_lc_req.275721098
Short name T847
Test name
Test status
Simulation time 564397998 ps
CPU time 16.54 seconds
Started Jul 31 05:30:15 PM PDT 24
Finished Jul 31 05:30:32 PM PDT 24
Peak memory 248592 kb
Host smart-030954dc-dc03-40dc-9173-dcb1cc17d538
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=275721098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_req.275721098
Directory /workspace/7.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/7.otp_ctrl_regwen.2662367221
Short name T617
Test name
Test status
Simulation time 408351091 ps
CPU time 7.54 seconds
Started Jul 31 05:30:20 PM PDT 24
Finished Jul 31 05:30:28 PM PDT 24
Peak memory 242296 kb
Host smart-9bb37b40-6c4d-4ac3-ad83-23a598b088b2
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2662367221 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_regwen.2662367221
Directory /workspace/7.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/7.otp_ctrl_smoke.1807476057
Short name T668
Test name
Test status
Simulation time 395039299 ps
CPU time 5.76 seconds
Started Jul 31 05:30:13 PM PDT 24
Finished Jul 31 05:30:19 PM PDT 24
Peak memory 241904 kb
Host smart-14a36445-f8fe-4097-a373-a18bc6dd4e25
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1807476057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_smoke.1807476057
Directory /workspace/7.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/7.otp_ctrl_stress_all.2189330909
Short name T841
Test name
Test status
Simulation time 15367341215 ps
CPU time 257.29 seconds
Started Jul 31 05:30:19 PM PDT 24
Finished Jul 31 05:34:36 PM PDT 24
Peak memory 256920 kb
Host smart-ac93bbcf-a14b-47ea-81e0-08b23955afcd
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2189330909 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all.
2189330909
Directory /workspace/7.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/7.otp_ctrl_stress_all_with_rand_reset.2646863208
Short name T296
Test name
Test status
Simulation time 90285263644 ps
CPU time 2412.47 seconds
Started Jul 31 05:30:18 PM PDT 24
Finished Jul 31 06:10:31 PM PDT 24
Peak memory 399980 kb
Host smart-8ae05be6-b479-4c93-89dc-e0c216c0a645
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2646863208 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all_with_rand_reset.2646863208
Directory /workspace/7.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/7.otp_ctrl_test_access.21352114
Short name T389
Test name
Test status
Simulation time 2029285072 ps
CPU time 21.35 seconds
Started Jul 31 05:30:20 PM PDT 24
Finished Jul 31 05:30:42 PM PDT 24
Peak memory 241944 kb
Host smart-d7c54763-7781-40eb-a90d-adb2f0ff705d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=21352114 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_test_access.21352114
Directory /workspace/7.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/70.otp_ctrl_init_fail.2383261164
Short name T598
Test name
Test status
Simulation time 454895702 ps
CPU time 3.57 seconds
Started Jul 31 05:32:41 PM PDT 24
Finished Jul 31 05:32:45 PM PDT 24
Peak memory 242148 kb
Host smart-86c00d47-2fb1-40cd-ac44-299e768004ea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2383261164 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_init_fail.2383261164
Directory /workspace/70.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/70.otp_ctrl_parallel_lc_esc.1214829874
Short name T1029
Test name
Test status
Simulation time 426434829 ps
CPU time 7.31 seconds
Started Jul 31 05:32:45 PM PDT 24
Finished Jul 31 05:32:53 PM PDT 24
Peak memory 241812 kb
Host smart-5b9376e4-e2fd-428e-aae0-21e489264cd5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1214829874 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_parallel_lc_esc.1214829874
Directory /workspace/70.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/70.otp_ctrl_stress_all_with_rand_reset.3852291905
Short name T618
Test name
Test status
Simulation time 1219777439005 ps
CPU time 2854.93 seconds
Started Jul 31 05:32:45 PM PDT 24
Finished Jul 31 06:20:20 PM PDT 24
Peak memory 395008 kb
Host smart-b35eca94-a773-4489-a39b-1a88004ace52
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3852291905 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_stress_all_with_rand_reset.3852291905
Directory /workspace/70.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/71.otp_ctrl_init_fail.567766351
Short name T796
Test name
Test status
Simulation time 381226392 ps
CPU time 3.83 seconds
Started Jul 31 05:32:45 PM PDT 24
Finished Jul 31 05:32:49 PM PDT 24
Peak memory 242252 kb
Host smart-47ad2278-0f45-4fa8-a818-4aa7a4b9c507
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=567766351 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_init_fail.567766351
Directory /workspace/71.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/71.otp_ctrl_parallel_lc_esc.148943177
Short name T248
Test name
Test status
Simulation time 1191300104 ps
CPU time 8.58 seconds
Started Jul 31 05:32:44 PM PDT 24
Finished Jul 31 05:32:53 PM PDT 24
Peak memory 242204 kb
Host smart-90e031de-4b78-4cd0-ad05-799b7d33394c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=148943177 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_parallel_lc_esc.148943177
Directory /workspace/71.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/71.otp_ctrl_stress_all_with_rand_reset.3159542516
Short name T588
Test name
Test status
Simulation time 29341994379 ps
CPU time 411.09 seconds
Started Jul 31 05:32:44 PM PDT 24
Finished Jul 31 05:39:36 PM PDT 24
Peak memory 256992 kb
Host smart-228a924e-2911-49a0-8699-dd0c55c76dde
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3159542516 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_stress_all_with_rand_reset.3159542516
Directory /workspace/71.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/72.otp_ctrl_parallel_lc_esc.4187641751
Short name T814
Test name
Test status
Simulation time 624903966 ps
CPU time 5.9 seconds
Started Jul 31 05:32:46 PM PDT 24
Finished Jul 31 05:32:52 PM PDT 24
Peak memory 242228 kb
Host smart-a60c149f-d505-4af6-915a-77823cb0b2aa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4187641751 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_parallel_lc_esc.4187641751
Directory /workspace/72.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/72.otp_ctrl_stress_all_with_rand_reset.182292356
Short name T419
Test name
Test status
Simulation time 174302880955 ps
CPU time 659.11 seconds
Started Jul 31 05:32:43 PM PDT 24
Finished Jul 31 05:43:43 PM PDT 24
Peak memory 303820 kb
Host smart-9a6ea86f-5e25-400c-a506-003721edb26f
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=182292356 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_stress_all_with_rand_reset.182292356
Directory /workspace/72.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/73.otp_ctrl_init_fail.2880099204
Short name T632
Test name
Test status
Simulation time 247240957 ps
CPU time 4.23 seconds
Started Jul 31 05:32:45 PM PDT 24
Finished Jul 31 05:32:50 PM PDT 24
Peak memory 242060 kb
Host smart-dc77ec4e-d500-4639-9c07-4477f2eddfd4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2880099204 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_init_fail.2880099204
Directory /workspace/73.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/73.otp_ctrl_parallel_lc_esc.909850735
Short name T517
Test name
Test status
Simulation time 410853139 ps
CPU time 5.54 seconds
Started Jul 31 05:32:46 PM PDT 24
Finished Jul 31 05:32:52 PM PDT 24
Peak memory 241844 kb
Host smart-2d861650-3196-45f4-85cc-f78e5e897eb4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=909850735 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_parallel_lc_esc.909850735
Directory /workspace/73.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/74.otp_ctrl_init_fail.1486610026
Short name T966
Test name
Test status
Simulation time 501511645 ps
CPU time 3.81 seconds
Started Jul 31 05:32:44 PM PDT 24
Finished Jul 31 05:32:48 PM PDT 24
Peak memory 242160 kb
Host smart-20b4728c-c211-46b2-b86c-24b1d88ec271
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1486610026 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_init_fail.1486610026
Directory /workspace/74.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/74.otp_ctrl_parallel_lc_esc.3662832883
Short name T750
Test name
Test status
Simulation time 5871079817 ps
CPU time 13.57 seconds
Started Jul 31 05:32:41 PM PDT 24
Finished Jul 31 05:32:55 PM PDT 24
Peak memory 241824 kb
Host smart-f8241caa-cb27-457c-b503-59b72df0a278
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3662832883 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_parallel_lc_esc.3662832883
Directory /workspace/74.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/75.otp_ctrl_init_fail.2743665435
Short name T48
Test name
Test status
Simulation time 314235254 ps
CPU time 4.36 seconds
Started Jul 31 05:32:49 PM PDT 24
Finished Jul 31 05:32:54 PM PDT 24
Peak memory 242268 kb
Host smart-b00bce0c-d3e3-4f3c-90fa-dd9ce584d98d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2743665435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_init_fail.2743665435
Directory /workspace/75.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/75.otp_ctrl_parallel_lc_esc.3477939011
Short name T237
Test name
Test status
Simulation time 951382372 ps
CPU time 6.07 seconds
Started Jul 31 05:32:53 PM PDT 24
Finished Jul 31 05:32:59 PM PDT 24
Peak memory 241888 kb
Host smart-2030a92a-a599-459f-a9c1-0e320a066980
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3477939011 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_parallel_lc_esc.3477939011
Directory /workspace/75.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/76.otp_ctrl_init_fail.3345877048
Short name T429
Test name
Test status
Simulation time 158246264 ps
CPU time 4.42 seconds
Started Jul 31 05:32:49 PM PDT 24
Finished Jul 31 05:32:53 PM PDT 24
Peak memory 242376 kb
Host smart-0700d0a8-d218-4efc-8477-edb1d909d33c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3345877048 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_init_fail.3345877048
Directory /workspace/76.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/76.otp_ctrl_parallel_lc_esc.1958377024
Short name T386
Test name
Test status
Simulation time 1068078536 ps
CPU time 15.65 seconds
Started Jul 31 05:32:51 PM PDT 24
Finished Jul 31 05:33:07 PM PDT 24
Peak memory 242364 kb
Host smart-a2c66648-17a8-4bed-bd85-87bd08ea699e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1958377024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_parallel_lc_esc.1958377024
Directory /workspace/76.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/76.otp_ctrl_stress_all_with_rand_reset.2651285031
Short name T1108
Test name
Test status
Simulation time 40569390933 ps
CPU time 804.63 seconds
Started Jul 31 05:32:50 PM PDT 24
Finished Jul 31 05:46:15 PM PDT 24
Peak memory 248760 kb
Host smart-e9aa4126-2981-4e55-baf8-fa88c0c6562d
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2651285031 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_stress_all_with_rand_reset.2651285031
Directory /workspace/76.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/77.otp_ctrl_init_fail.4111069867
Short name T599
Test name
Test status
Simulation time 443071885 ps
CPU time 4.25 seconds
Started Jul 31 05:32:55 PM PDT 24
Finished Jul 31 05:32:59 PM PDT 24
Peak memory 242364 kb
Host smart-bb112b12-6742-4a9f-8d7f-e1840ab021a8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4111069867 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_init_fail.4111069867
Directory /workspace/77.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/77.otp_ctrl_parallel_lc_esc.116109917
Short name T1064
Test name
Test status
Simulation time 396057783 ps
CPU time 3.34 seconds
Started Jul 31 05:32:55 PM PDT 24
Finished Jul 31 05:32:59 PM PDT 24
Peak memory 241664 kb
Host smart-a7b17908-e80f-4333-9844-5b17b86e5264
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=116109917 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_parallel_lc_esc.116109917
Directory /workspace/77.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/77.otp_ctrl_stress_all_with_rand_reset.1182158759
Short name T1128
Test name
Test status
Simulation time 226287211076 ps
CPU time 2509.01 seconds
Started Jul 31 05:32:49 PM PDT 24
Finished Jul 31 06:14:38 PM PDT 24
Peak memory 354220 kb
Host smart-a5ede1c2-cdf8-4e29-a20b-cd8de5794c7a
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1182158759 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_stress_all_with_rand_reset.1182158759
Directory /workspace/77.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/78.otp_ctrl_init_fail.1441737368
Short name T661
Test name
Test status
Simulation time 524478631 ps
CPU time 4.35 seconds
Started Jul 31 05:32:50 PM PDT 24
Finished Jul 31 05:32:55 PM PDT 24
Peak memory 241968 kb
Host smart-1d08f21f-583e-43d1-a277-479f363bb80a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1441737368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_init_fail.1441737368
Directory /workspace/78.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/78.otp_ctrl_parallel_lc_esc.2202118948
Short name T417
Test name
Test status
Simulation time 1515820182 ps
CPU time 13.11 seconds
Started Jul 31 05:32:47 PM PDT 24
Finished Jul 31 05:33:00 PM PDT 24
Peak memory 241880 kb
Host smart-642320dc-a618-4e45-a842-76e4f5525647
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2202118948 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_parallel_lc_esc.2202118948
Directory /workspace/78.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/78.otp_ctrl_stress_all_with_rand_reset.841703828
Short name T222
Test name
Test status
Simulation time 99488113917 ps
CPU time 1356.15 seconds
Started Jul 31 05:32:50 PM PDT 24
Finished Jul 31 05:55:26 PM PDT 24
Peak memory 409328 kb
Host smart-616efc90-497f-4eea-aa0d-cd7d10b1d100
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=841703828 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_stress_all_with_rand_reset.841703828
Directory /workspace/78.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/79.otp_ctrl_init_fail.105054974
Short name T652
Test name
Test status
Simulation time 230725831 ps
CPU time 3.46 seconds
Started Jul 31 05:32:50 PM PDT 24
Finished Jul 31 05:32:54 PM PDT 24
Peak memory 242420 kb
Host smart-84f7eff2-0b44-4c27-aeda-dcc3bab73aeb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=105054974 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_init_fail.105054974
Directory /workspace/79.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/79.otp_ctrl_parallel_lc_esc.4154994877
Short name T967
Test name
Test status
Simulation time 1246274797 ps
CPU time 9.45 seconds
Started Jul 31 05:32:47 PM PDT 24
Finished Jul 31 05:32:57 PM PDT 24
Peak memory 241948 kb
Host smart-e2276519-a9d2-4ceb-abdf-15c1fc00db11
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4154994877 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_parallel_lc_esc.4154994877
Directory /workspace/79.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/79.otp_ctrl_stress_all_with_rand_reset.1505876660
Short name T314
Test name
Test status
Simulation time 262080484100 ps
CPU time 1579.29 seconds
Started Jul 31 05:32:48 PM PDT 24
Finished Jul 31 05:59:07 PM PDT 24
Peak memory 275276 kb
Host smart-44f7cada-cc85-4abf-bd42-810d17dc0131
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1505876660 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_stress_all_with_rand_reset.1505876660
Directory /workspace/79.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/8.otp_ctrl_alert_test.2762811365
Short name T444
Test name
Test status
Simulation time 108609058 ps
CPU time 1.87 seconds
Started Jul 31 05:30:23 PM PDT 24
Finished Jul 31 05:30:25 PM PDT 24
Peak memory 240680 kb
Host smart-6da43f08-7792-4110-8d3b-26b6fafba35b
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2762811365 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_alert_test.2762811365
Directory /workspace/8.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/8.otp_ctrl_background_chks.1731935598
Short name T602
Test name
Test status
Simulation time 11053750459 ps
CPU time 33.7 seconds
Started Jul 31 05:30:18 PM PDT 24
Finished Jul 31 05:30:52 PM PDT 24
Peak memory 243228 kb
Host smart-2e789669-7349-4f24-b8de-26c245461532
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1731935598 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_background_chks.1731935598
Directory /workspace/8.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/8.otp_ctrl_check_fail.3852269485
Short name T125
Test name
Test status
Simulation time 5297571586 ps
CPU time 24.98 seconds
Started Jul 31 05:30:22 PM PDT 24
Finished Jul 31 05:30:47 PM PDT 24
Peak memory 248676 kb
Host smart-5d44a9c5-2875-4ff4-b6d1-ec7eacdaa549
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3852269485 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_check_fail.3852269485
Directory /workspace/8.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/8.otp_ctrl_dai_errs.2990756131
Short name T713
Test name
Test status
Simulation time 649214708 ps
CPU time 20.86 seconds
Started Jul 31 05:30:22 PM PDT 24
Finished Jul 31 05:30:43 PM PDT 24
Peak memory 241936 kb
Host smart-f8a77e9e-b4a3-4e40-9e6b-e928716b4e23
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2990756131 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_errs.2990756131
Directory /workspace/8.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/8.otp_ctrl_dai_lock.2396120341
Short name T583
Test name
Test status
Simulation time 796679701 ps
CPU time 8.24 seconds
Started Jul 31 05:30:23 PM PDT 24
Finished Jul 31 05:30:31 PM PDT 24
Peak memory 242100 kb
Host smart-19ffa68a-fbab-404c-8457-6e1caf758f0a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2396120341 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_lock.2396120341
Directory /workspace/8.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/8.otp_ctrl_init_fail.3134480432
Short name T544
Test name
Test status
Simulation time 107260981 ps
CPU time 4.11 seconds
Started Jul 31 05:30:20 PM PDT 24
Finished Jul 31 05:30:24 PM PDT 24
Peak memory 241980 kb
Host smart-717ff10f-0533-4472-94c8-7f45a4dd530e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3134480432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_init_fail.3134480432
Directory /workspace/8.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/8.otp_ctrl_macro_errs.3605923307
Short name T1175
Test name
Test status
Simulation time 1782882930 ps
CPU time 16.64 seconds
Started Jul 31 05:30:22 PM PDT 24
Finished Jul 31 05:30:39 PM PDT 24
Peak memory 242008 kb
Host smart-f13cd15c-7f20-4893-b81c-5c4f86097eaf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3605923307 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_macro_errs.3605923307
Directory /workspace/8.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/8.otp_ctrl_parallel_key_req.1520653097
Short name T843
Test name
Test status
Simulation time 819025499 ps
CPU time 21.21 seconds
Started Jul 31 05:30:23 PM PDT 24
Finished Jul 31 05:30:45 PM PDT 24
Peak memory 242108 kb
Host smart-92e567c1-6ab2-486b-a556-4f5c210df3cf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1520653097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_key_req.1520653097
Directory /workspace/8.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/8.otp_ctrl_parallel_lc_esc.3185812631
Short name T167
Test name
Test status
Simulation time 695622451 ps
CPU time 8.57 seconds
Started Jul 31 05:30:28 PM PDT 24
Finished Jul 31 05:30:36 PM PDT 24
Peak memory 241928 kb
Host smart-889cfd2d-fee8-442b-8ec7-50256cbdbc21
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3185812631 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_esc.3185812631
Directory /workspace/8.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/8.otp_ctrl_parallel_lc_req.1340009898
Short name T255
Test name
Test status
Simulation time 9124675905 ps
CPU time 33.89 seconds
Started Jul 31 05:30:21 PM PDT 24
Finished Jul 31 05:30:55 PM PDT 24
Peak memory 248680 kb
Host smart-01d1f8e8-6d7b-473d-829f-a6a0c631602d
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1340009898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_req.1340009898
Directory /workspace/8.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/8.otp_ctrl_regwen.1986599477
Short name T1111
Test name
Test status
Simulation time 1958679480 ps
CPU time 5.4 seconds
Started Jul 31 05:30:22 PM PDT 24
Finished Jul 31 05:30:28 PM PDT 24
Peak memory 241892 kb
Host smart-08af00b3-b645-400b-af1c-f9dbb60d817d
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1986599477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_regwen.1986599477
Directory /workspace/8.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/8.otp_ctrl_smoke.4251328033
Short name T1118
Test name
Test status
Simulation time 1104392779 ps
CPU time 6.56 seconds
Started Jul 31 05:30:17 PM PDT 24
Finished Jul 31 05:30:24 PM PDT 24
Peak memory 248624 kb
Host smart-088bab95-0122-469b-b402-30fc82002552
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4251328033 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_smoke.4251328033
Directory /workspace/8.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/8.otp_ctrl_test_access.3250585787
Short name T388
Test name
Test status
Simulation time 2709001801 ps
CPU time 23.44 seconds
Started Jul 31 05:30:23 PM PDT 24
Finished Jul 31 05:30:46 PM PDT 24
Peak memory 242244 kb
Host smart-d0531e6e-5f2a-4f9c-8b3f-06b3796d98ce
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3250585787 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_test_access.3250585787
Directory /workspace/8.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/80.otp_ctrl_init_fail.1486452225
Short name T520
Test name
Test status
Simulation time 201551528 ps
CPU time 3.76 seconds
Started Jul 31 05:32:53 PM PDT 24
Finished Jul 31 05:32:57 PM PDT 24
Peak memory 242216 kb
Host smart-d982796c-fe0d-4585-ab0d-7f2640e1f728
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1486452225 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_init_fail.1486452225
Directory /workspace/80.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/80.otp_ctrl_parallel_lc_esc.2774036087
Short name T1021
Test name
Test status
Simulation time 2939629262 ps
CPU time 10.71 seconds
Started Jul 31 05:32:54 PM PDT 24
Finished Jul 31 05:33:05 PM PDT 24
Peak memory 242396 kb
Host smart-1bf53eec-72d6-44f6-94f1-424044fa02b4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2774036087 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_parallel_lc_esc.2774036087
Directory /workspace/80.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/80.otp_ctrl_stress_all_with_rand_reset.3195570956
Short name T309
Test name
Test status
Simulation time 58856014640 ps
CPU time 487.47 seconds
Started Jul 31 05:32:49 PM PDT 24
Finished Jul 31 05:40:56 PM PDT 24
Peak memory 259544 kb
Host smart-42cd7ea1-27df-408d-b74e-67ca0ec9d32c
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3195570956 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_stress_all_with_rand_reset.3195570956
Directory /workspace/80.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/81.otp_ctrl_init_fail.2780713844
Short name T1083
Test name
Test status
Simulation time 133167344 ps
CPU time 3.96 seconds
Started Jul 31 05:32:55 PM PDT 24
Finished Jul 31 05:33:00 PM PDT 24
Peak memory 242164 kb
Host smart-a29e28f4-2d6d-4159-b3ae-63a0f2195c39
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2780713844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_init_fail.2780713844
Directory /workspace/81.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/81.otp_ctrl_parallel_lc_esc.2718541772
Short name T740
Test name
Test status
Simulation time 484766744 ps
CPU time 7.69 seconds
Started Jul 31 05:32:47 PM PDT 24
Finished Jul 31 05:32:55 PM PDT 24
Peak memory 241860 kb
Host smart-f8b08345-46d7-48a1-a2b6-68aaebc08081
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2718541772 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_parallel_lc_esc.2718541772
Directory /workspace/81.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/81.otp_ctrl_stress_all_with_rand_reset.254517444
Short name T315
Test name
Test status
Simulation time 397088378917 ps
CPU time 2516.59 seconds
Started Jul 31 05:32:48 PM PDT 24
Finished Jul 31 06:14:45 PM PDT 24
Peak memory 342952 kb
Host smart-ac2bc405-eda0-46a7-afa2-bf51cc46d426
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=254517444 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_stress_all_with_rand_reset.254517444
Directory /workspace/81.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/82.otp_ctrl_init_fail.3778182746
Short name T1177
Test name
Test status
Simulation time 156909294 ps
CPU time 4.32 seconds
Started Jul 31 05:32:53 PM PDT 24
Finished Jul 31 05:32:58 PM PDT 24
Peak memory 242160 kb
Host smart-fb5af851-c90b-4881-aba4-d3eb9d791071
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3778182746 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_init_fail.3778182746
Directory /workspace/82.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/82.otp_ctrl_parallel_lc_esc.3649651914
Short name T251
Test name
Test status
Simulation time 289491790 ps
CPU time 7.94 seconds
Started Jul 31 05:32:50 PM PDT 24
Finished Jul 31 05:32:58 PM PDT 24
Peak memory 242056 kb
Host smart-7b4044e4-d83a-4bbc-804a-d61329df3e5b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3649651914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_parallel_lc_esc.3649651914
Directory /workspace/82.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/83.otp_ctrl_init_fail.3561588038
Short name T685
Test name
Test status
Simulation time 2342650523 ps
CPU time 7.08 seconds
Started Jul 31 05:32:54 PM PDT 24
Finished Jul 31 05:33:02 PM PDT 24
Peak memory 242452 kb
Host smart-1f8305b4-903d-41b2-8e60-67d34251d7e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3561588038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_init_fail.3561588038
Directory /workspace/83.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/83.otp_ctrl_parallel_lc_esc.758636373
Short name T757
Test name
Test status
Simulation time 362212529 ps
CPU time 11.33 seconds
Started Jul 31 05:32:53 PM PDT 24
Finished Jul 31 05:33:04 PM PDT 24
Peak memory 241908 kb
Host smart-216edc92-68f1-4447-bc63-5a1049a1f36c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=758636373 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_parallel_lc_esc.758636373
Directory /workspace/83.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/83.otp_ctrl_stress_all_with_rand_reset.3929582874
Short name T1155
Test name
Test status
Simulation time 89786102652 ps
CPU time 1578.78 seconds
Started Jul 31 05:32:55 PM PDT 24
Finished Jul 31 05:59:15 PM PDT 24
Peak memory 265024 kb
Host smart-50999f53-f517-4c55-aff4-9a6c8f3d0756
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3929582874 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_stress_all_with_rand_reset.3929582874
Directory /workspace/83.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/84.otp_ctrl_init_fail.2442744913
Short name T182
Test name
Test status
Simulation time 513867980 ps
CPU time 4.62 seconds
Started Jul 31 05:32:54 PM PDT 24
Finished Jul 31 05:32:59 PM PDT 24
Peak memory 242096 kb
Host smart-52b6645c-c5c8-430e-bee6-55166470fd44
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2442744913 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_init_fail.2442744913
Directory /workspace/84.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/84.otp_ctrl_parallel_lc_esc.3208766789
Short name T186
Test name
Test status
Simulation time 318424447 ps
CPU time 6.85 seconds
Started Jul 31 05:32:56 PM PDT 24
Finished Jul 31 05:33:03 PM PDT 24
Peak memory 241800 kb
Host smart-78935f02-728c-4998-a086-0e49e89c009d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3208766789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_parallel_lc_esc.3208766789
Directory /workspace/84.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/84.otp_ctrl_stress_all_with_rand_reset.67768837
Short name T976
Test name
Test status
Simulation time 21397593045 ps
CPU time 513.25 seconds
Started Jul 31 05:32:56 PM PDT 24
Finished Jul 31 05:41:29 PM PDT 24
Peak memory 256980 kb
Host smart-d537a8e0-32c3-4a73-8c7c-f291b40a2f60
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=67768837 -assert nopos
tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag
e/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_stress_all_with_rand_reset.67768837
Directory /workspace/84.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/85.otp_ctrl_init_fail.3125961738
Short name T1067
Test name
Test status
Simulation time 1967542293 ps
CPU time 4.38 seconds
Started Jul 31 05:32:56 PM PDT 24
Finished Jul 31 05:33:01 PM PDT 24
Peak memory 241960 kb
Host smart-3c8f9e43-97a2-4870-87c8-05fe76ce30c1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3125961738 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_init_fail.3125961738
Directory /workspace/85.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/85.otp_ctrl_parallel_lc_esc.466888795
Short name T614
Test name
Test status
Simulation time 222648840 ps
CPU time 9.78 seconds
Started Jul 31 05:32:58 PM PDT 24
Finished Jul 31 05:33:07 PM PDT 24
Peak memory 241888 kb
Host smart-251797fc-ba91-4b32-b7e0-cfdd7613c160
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=466888795 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_parallel_lc_esc.466888795
Directory /workspace/85.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/85.otp_ctrl_stress_all_with_rand_reset.3290310206
Short name T528
Test name
Test status
Simulation time 279688313488 ps
CPU time 803.07 seconds
Started Jul 31 05:32:56 PM PDT 24
Finished Jul 31 05:46:19 PM PDT 24
Peak memory 265424 kb
Host smart-042af733-261c-4105-8457-9d65f61df663
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3290310206 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_stress_all_with_rand_reset.3290310206
Directory /workspace/85.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/86.otp_ctrl_init_fail.1404310238
Short name T501
Test name
Test status
Simulation time 332297120 ps
CPU time 3.83 seconds
Started Jul 31 05:32:56 PM PDT 24
Finished Jul 31 05:33:00 PM PDT 24
Peak memory 242160 kb
Host smart-f7f60475-bb82-4e34-9114-8a03ca565e15
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1404310238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_init_fail.1404310238
Directory /workspace/86.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/86.otp_ctrl_parallel_lc_esc.214305663
Short name T265
Test name
Test status
Simulation time 257586811 ps
CPU time 4.09 seconds
Started Jul 31 05:32:54 PM PDT 24
Finished Jul 31 05:32:58 PM PDT 24
Peak memory 242444 kb
Host smart-e056ff14-0dce-4b85-b006-c6534ba132ed
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=214305663 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_parallel_lc_esc.214305663
Directory /workspace/86.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/86.otp_ctrl_stress_all_with_rand_reset.3940983916
Short name T257
Test name
Test status
Simulation time 8366127060 ps
CPU time 225.37 seconds
Started Jul 31 05:32:53 PM PDT 24
Finished Jul 31 05:36:38 PM PDT 24
Peak memory 257000 kb
Host smart-44b95954-4ef2-46c0-ad88-1b10756f9098
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3940983916 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_stress_all_with_rand_reset.3940983916
Directory /workspace/86.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/87.otp_ctrl_init_fail.3011710251
Short name T774
Test name
Test status
Simulation time 579577318 ps
CPU time 4.88 seconds
Started Jul 31 05:32:56 PM PDT 24
Finished Jul 31 05:33:01 PM PDT 24
Peak memory 241884 kb
Host smart-374f4819-32ce-427d-a06f-849b11a84829
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3011710251 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_init_fail.3011710251
Directory /workspace/87.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/87.otp_ctrl_parallel_lc_esc.1760209370
Short name T1018
Test name
Test status
Simulation time 240674520 ps
CPU time 3.45 seconds
Started Jul 31 05:32:57 PM PDT 24
Finished Jul 31 05:33:00 PM PDT 24
Peak memory 241800 kb
Host smart-39a24048-95a8-47f1-8365-5289bda58ea4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1760209370 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_parallel_lc_esc.1760209370
Directory /workspace/87.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/87.otp_ctrl_stress_all_with_rand_reset.1482826189
Short name T138
Test name
Test status
Simulation time 723942707783 ps
CPU time 1571.78 seconds
Started Jul 31 05:32:55 PM PDT 24
Finished Jul 31 05:59:07 PM PDT 24
Peak memory 432960 kb
Host smart-c2c8de71-9f44-47e3-99dc-cb12385ce346
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1482826189 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_stress_all_with_rand_reset.1482826189
Directory /workspace/87.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/88.otp_ctrl_init_fail.3582150129
Short name T215
Test name
Test status
Simulation time 239703630 ps
CPU time 3.88 seconds
Started Jul 31 05:32:53 PM PDT 24
Finished Jul 31 05:32:57 PM PDT 24
Peak memory 242244 kb
Host smart-6bd329af-a75a-4ff7-a419-63166cfe30c6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3582150129 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_init_fail.3582150129
Directory /workspace/88.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/88.otp_ctrl_parallel_lc_esc.467764579
Short name T449
Test name
Test status
Simulation time 509359058 ps
CPU time 6.58 seconds
Started Jul 31 05:32:55 PM PDT 24
Finished Jul 31 05:33:02 PM PDT 24
Peak memory 241880 kb
Host smart-85332c6f-e0e7-4364-8198-a9df6b5d8c54
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=467764579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_parallel_lc_esc.467764579
Directory /workspace/88.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/88.otp_ctrl_stress_all_with_rand_reset.133599351
Short name T1
Test name
Test status
Simulation time 137721838600 ps
CPU time 1021.1 seconds
Started Jul 31 05:32:58 PM PDT 24
Finished Jul 31 05:49:59 PM PDT 24
Peak memory 294108 kb
Host smart-b149d3df-9c5b-4675-afa6-f6573b9b96ba
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=133599351 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_stress_all_with_rand_reset.133599351
Directory /workspace/88.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/89.otp_ctrl_init_fail.1419502584
Short name T152
Test name
Test status
Simulation time 151804232 ps
CPU time 4.07 seconds
Started Jul 31 05:32:56 PM PDT 24
Finished Jul 31 05:33:00 PM PDT 24
Peak memory 242216 kb
Host smart-de662c85-55dc-440a-a77d-cf29b3c1a2a4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1419502584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_init_fail.1419502584
Directory /workspace/89.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/89.otp_ctrl_parallel_lc_esc.1718500252
Short name T1065
Test name
Test status
Simulation time 264092987 ps
CPU time 5.75 seconds
Started Jul 31 05:32:54 PM PDT 24
Finished Jul 31 05:33:00 PM PDT 24
Peak memory 241876 kb
Host smart-e22d869a-3539-4f9f-9d13-c413ceece0f2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1718500252 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_parallel_lc_esc.1718500252
Directory /workspace/89.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/89.otp_ctrl_stress_all_with_rand_reset.2842706927
Short name T807
Test name
Test status
Simulation time 38134998980 ps
CPU time 869.94 seconds
Started Jul 31 05:32:54 PM PDT 24
Finished Jul 31 05:47:24 PM PDT 24
Peak memory 264268 kb
Host smart-517c88ca-f857-4b0e-934d-e71ebf144cd2
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2842706927 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_stress_all_with_rand_reset.2842706927
Directory /workspace/89.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/9.otp_ctrl_alert_test.3827784676
Short name T837
Test name
Test status
Simulation time 188164479 ps
CPU time 1.92 seconds
Started Jul 31 05:30:29 PM PDT 24
Finished Jul 31 05:30:31 PM PDT 24
Peak memory 240548 kb
Host smart-3633b89e-7379-4118-869a-6395435ac9d3
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3827784676 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_alert_test.3827784676
Directory /workspace/9.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/9.otp_ctrl_background_chks.3009980878
Short name T540
Test name
Test status
Simulation time 805762464 ps
CPU time 27.88 seconds
Started Jul 31 05:30:23 PM PDT 24
Finished Jul 31 05:30:51 PM PDT 24
Peak memory 242584 kb
Host smart-e9521291-2c57-4aca-879c-dc904ec81e96
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3009980878 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_background_chks.3009980878
Directory /workspace/9.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/9.otp_ctrl_check_fail.470130208
Short name T1061
Test name
Test status
Simulation time 3775835680 ps
CPU time 22.8 seconds
Started Jul 31 05:30:23 PM PDT 24
Finished Jul 31 05:30:46 PM PDT 24
Peak memory 244532 kb
Host smart-292ddcfc-adab-42e0-8e94-d357243d6836
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=470130208 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_check_fail.470130208
Directory /workspace/9.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/9.otp_ctrl_dai_errs.1891477759
Short name T506
Test name
Test status
Simulation time 25659356899 ps
CPU time 55.14 seconds
Started Jul 31 05:30:24 PM PDT 24
Finished Jul 31 05:31:19 PM PDT 24
Peak memory 258076 kb
Host smart-2a8dc3d8-03ed-4c49-aea2-dea5b47837e5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1891477759 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_errs.1891477759
Directory /workspace/9.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/9.otp_ctrl_dai_lock.1528786134
Short name T574
Test name
Test status
Simulation time 3994303809 ps
CPU time 37.98 seconds
Started Jul 31 05:30:29 PM PDT 24
Finished Jul 31 05:31:07 PM PDT 24
Peak memory 242416 kb
Host smart-d0b7e5d8-eb12-43f8-92ae-9bcd3b2d0ffd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1528786134 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_lock.1528786134
Directory /workspace/9.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/9.otp_ctrl_init_fail.2471693500
Short name T85
Test name
Test status
Simulation time 115172321 ps
CPU time 3.31 seconds
Started Jul 31 05:30:28 PM PDT 24
Finished Jul 31 05:30:32 PM PDT 24
Peak memory 242244 kb
Host smart-9e69d8cd-42c5-47cc-98ef-d89cd2aa08fd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2471693500 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_init_fail.2471693500
Directory /workspace/9.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/9.otp_ctrl_macro_errs.3787695584
Short name T615
Test name
Test status
Simulation time 889913116 ps
CPU time 12.1 seconds
Started Jul 31 05:30:22 PM PDT 24
Finished Jul 31 05:30:34 PM PDT 24
Peak memory 243932 kb
Host smart-c769991e-553a-45ac-b636-c7d4097b49ff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3787695584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_macro_errs.3787695584
Directory /workspace/9.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/9.otp_ctrl_parallel_key_req.3175357605
Short name T780
Test name
Test status
Simulation time 2292100628 ps
CPU time 29.11 seconds
Started Jul 31 05:30:31 PM PDT 24
Finished Jul 31 05:31:01 PM PDT 24
Peak memory 242208 kb
Host smart-d59d3d4b-4793-40c3-8578-b318e8a462b2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3175357605 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_key_req.3175357605
Directory /workspace/9.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/9.otp_ctrl_parallel_lc_esc.1883768912
Short name T793
Test name
Test status
Simulation time 175525190 ps
CPU time 4.94 seconds
Started Jul 31 05:30:24 PM PDT 24
Finished Jul 31 05:30:29 PM PDT 24
Peak memory 241792 kb
Host smart-28c6dc08-8c02-45ba-a311-3d7b5e800b94
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1883768912 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_esc.1883768912
Directory /workspace/9.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/9.otp_ctrl_parallel_lc_req.1470412850
Short name T107
Test name
Test status
Simulation time 429917797 ps
CPU time 9.88 seconds
Started Jul 31 05:30:22 PM PDT 24
Finished Jul 31 05:30:32 PM PDT 24
Peak memory 242184 kb
Host smart-bc79ab1d-3f64-4d1b-a6b9-de3d6edcc274
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1470412850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_req.1470412850
Directory /workspace/9.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/9.otp_ctrl_regwen.2578693252
Short name T1053
Test name
Test status
Simulation time 281212271 ps
CPU time 4.2 seconds
Started Jul 31 05:30:27 PM PDT 24
Finished Jul 31 05:30:31 PM PDT 24
Peak memory 241884 kb
Host smart-4b6d3050-581a-4afa-9b12-927102ad279a
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2578693252 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_regwen.2578693252
Directory /workspace/9.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/9.otp_ctrl_smoke.925903810
Short name T836
Test name
Test status
Simulation time 4398354550 ps
CPU time 16.56 seconds
Started Jul 31 05:30:24 PM PDT 24
Finished Jul 31 05:30:41 PM PDT 24
Peak memory 242000 kb
Host smart-93eaaf13-d649-4e42-a173-c3c1b7cd64cb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=925903810 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_smoke.925903810
Directory /workspace/9.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/9.otp_ctrl_test_access.1326356974
Short name T1162
Test name
Test status
Simulation time 6092824094 ps
CPU time 11.93 seconds
Started Jul 31 05:30:37 PM PDT 24
Finished Jul 31 05:30:49 PM PDT 24
Peak memory 248552 kb
Host smart-f8a07034-1b70-4aee-a031-59532ddb3d8b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1326356974 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_test_access.1326356974
Directory /workspace/9.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/90.otp_ctrl_parallel_lc_esc.2526930927
Short name T1045
Test name
Test status
Simulation time 423062868 ps
CPU time 12.16 seconds
Started Jul 31 05:32:56 PM PDT 24
Finished Jul 31 05:33:08 PM PDT 24
Peak memory 241720 kb
Host smart-c60c779f-867b-47ec-9848-0dda1915fe80
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2526930927 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_parallel_lc_esc.2526930927
Directory /workspace/90.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/90.otp_ctrl_stress_all_with_rand_reset.698016635
Short name T864
Test name
Test status
Simulation time 55282001070 ps
CPU time 451.83 seconds
Started Jul 31 05:32:53 PM PDT 24
Finished Jul 31 05:40:25 PM PDT 24
Peak memory 248760 kb
Host smart-a4f2a235-d454-4648-8ba3-219e91417e11
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=698016635 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_stress_all_with_rand_reset.698016635
Directory /workspace/90.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/91.otp_ctrl_init_fail.2360956353
Short name T671
Test name
Test status
Simulation time 265072939 ps
CPU time 5.29 seconds
Started Jul 31 05:32:58 PM PDT 24
Finished Jul 31 05:33:03 PM PDT 24
Peak memory 242228 kb
Host smart-62b79ec7-b1c2-4ad8-a076-67bc9a055691
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2360956353 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_init_fail.2360956353
Directory /workspace/91.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/91.otp_ctrl_parallel_lc_esc.913359590
Short name T1168
Test name
Test status
Simulation time 495222308 ps
CPU time 7.69 seconds
Started Jul 31 05:32:59 PM PDT 24
Finished Jul 31 05:33:07 PM PDT 24
Peak memory 241728 kb
Host smart-53723a19-9080-44ed-801b-ad50a08dfbb3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=913359590 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_parallel_lc_esc.913359590
Directory /workspace/91.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/91.otp_ctrl_stress_all_with_rand_reset.2505455928
Short name T9
Test name
Test status
Simulation time 217695231190 ps
CPU time 687.55 seconds
Started Jul 31 05:33:01 PM PDT 24
Finished Jul 31 05:44:29 PM PDT 24
Peak memory 299312 kb
Host smart-efa4d4a6-0d5d-4506-b9cc-7346851c970a
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2505455928 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_stress_all_with_rand_reset.2505455928
Directory /workspace/91.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/92.otp_ctrl_init_fail.2663984918
Short name T146
Test name
Test status
Simulation time 144730828 ps
CPU time 3.74 seconds
Started Jul 31 05:33:02 PM PDT 24
Finished Jul 31 05:33:06 PM PDT 24
Peak memory 242224 kb
Host smart-0f26b3bd-0988-453e-9fa9-3c1a108c443e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2663984918 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_init_fail.2663984918
Directory /workspace/92.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/92.otp_ctrl_parallel_lc_esc.1528437784
Short name T1113
Test name
Test status
Simulation time 1719764824 ps
CPU time 7.05 seconds
Started Jul 31 05:33:02 PM PDT 24
Finished Jul 31 05:33:09 PM PDT 24
Peak memory 242240 kb
Host smart-95917a9e-0d19-46a2-b7c3-e3cf6409493a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1528437784 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_parallel_lc_esc.1528437784
Directory /workspace/92.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/92.otp_ctrl_stress_all_with_rand_reset.240436592
Short name T114
Test name
Test status
Simulation time 19714212232 ps
CPU time 452.75 seconds
Started Jul 31 05:33:01 PM PDT 24
Finished Jul 31 05:40:33 PM PDT 24
Peak memory 285656 kb
Host smart-9865c03c-e571-4362-a2c4-0d7bb05c444b
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=240436592 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_stress_all_with_rand_reset.240436592
Directory /workspace/92.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/93.otp_ctrl_init_fail.3926180557
Short name T1034
Test name
Test status
Simulation time 264495707 ps
CPU time 5.15 seconds
Started Jul 31 05:32:59 PM PDT 24
Finished Jul 31 05:33:04 PM PDT 24
Peak memory 242040 kb
Host smart-efa42408-4cd6-4e36-ab0d-2f1632f56863
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3926180557 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_init_fail.3926180557
Directory /workspace/93.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/93.otp_ctrl_stress_all_with_rand_reset.1258392478
Short name T350
Test name
Test status
Simulation time 206126850396 ps
CPU time 4580.23 seconds
Started Jul 31 05:32:59 PM PDT 24
Finished Jul 31 06:49:20 PM PDT 24
Peak memory 458816 kb
Host smart-f68e441a-0b45-464a-908d-54aa4cf3f688
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1258392478 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_stress_all_with_rand_reset.1258392478
Directory /workspace/93.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/94.otp_ctrl_init_fail.664886053
Short name T1017
Test name
Test status
Simulation time 251018307 ps
CPU time 5.08 seconds
Started Jul 31 05:33:01 PM PDT 24
Finished Jul 31 05:33:06 PM PDT 24
Peak memory 242396 kb
Host smart-1f03a9f2-7b98-4e70-ae66-9ffa08f22d6a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=664886053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_init_fail.664886053
Directory /workspace/94.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/94.otp_ctrl_parallel_lc_esc.1862145530
Short name T7
Test name
Test status
Simulation time 244484516 ps
CPU time 6.24 seconds
Started Jul 31 05:33:02 PM PDT 24
Finished Jul 31 05:33:08 PM PDT 24
Peak memory 247632 kb
Host smart-5985ee67-0129-42ef-8919-42e722e790e5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1862145530 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_parallel_lc_esc.1862145530
Directory /workspace/94.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/94.otp_ctrl_stress_all_with_rand_reset.996768683
Short name T1184
Test name
Test status
Simulation time 432553538131 ps
CPU time 794.39 seconds
Started Jul 31 05:32:58 PM PDT 24
Finished Jul 31 05:46:13 PM PDT 24
Peak memory 266756 kb
Host smart-6c06313f-fb58-4241-92e5-3597322713a1
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=996768683 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_stress_all_with_rand_reset.996768683
Directory /workspace/94.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/95.otp_ctrl_init_fail.820063347
Short name T446
Test name
Test status
Simulation time 316250122 ps
CPU time 4.74 seconds
Started Jul 31 05:33:01 PM PDT 24
Finished Jul 31 05:33:06 PM PDT 24
Peak memory 242456 kb
Host smart-69da0ebe-7c6a-44b7-9eb0-fb84d88102b3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=820063347 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_init_fail.820063347
Directory /workspace/95.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/95.otp_ctrl_parallel_lc_esc.2493950185
Short name T915
Test name
Test status
Simulation time 160373690 ps
CPU time 8.44 seconds
Started Jul 31 05:32:59 PM PDT 24
Finished Jul 31 05:33:08 PM PDT 24
Peak memory 242072 kb
Host smart-ca51fea9-4ce0-4737-9fb4-4adac8e6f5e7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2493950185 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_parallel_lc_esc.2493950185
Directory /workspace/95.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/95.otp_ctrl_stress_all_with_rand_reset.2640345329
Short name T802
Test name
Test status
Simulation time 675322238935 ps
CPU time 1635.61 seconds
Started Jul 31 05:32:58 PM PDT 24
Finished Jul 31 06:00:14 PM PDT 24
Peak memory 362800 kb
Host smart-8c899645-884f-43c7-83f9-5b106c904156
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2640345329 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_stress_all_with_rand_reset.2640345329
Directory /workspace/95.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/96.otp_ctrl_init_fail.2482887130
Short name T522
Test name
Test status
Simulation time 553007012 ps
CPU time 4.55 seconds
Started Jul 31 05:33:02 PM PDT 24
Finished Jul 31 05:33:07 PM PDT 24
Peak memory 241852 kb
Host smart-9ab5fc7f-a39c-454b-a887-d340dda64534
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2482887130 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_init_fail.2482887130
Directory /workspace/96.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/96.otp_ctrl_parallel_lc_esc.3102024121
Short name T306
Test name
Test status
Simulation time 5661648242 ps
CPU time 15.13 seconds
Started Jul 31 05:33:00 PM PDT 24
Finished Jul 31 05:33:15 PM PDT 24
Peak memory 242004 kb
Host smart-ac8947e4-86c9-48dc-9778-c93b4026841d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3102024121 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_parallel_lc_esc.3102024121
Directory /workspace/96.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/96.otp_ctrl_stress_all_with_rand_reset.3498941834
Short name T297
Test name
Test status
Simulation time 30833365373 ps
CPU time 780.61 seconds
Started Jul 31 05:32:59 PM PDT 24
Finished Jul 31 05:46:00 PM PDT 24
Peak memory 314268 kb
Host smart-0eb60ce8-df8e-4211-99c8-8c3c416df7c9
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3498941834 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_stress_all_with_rand_reset.3498941834
Directory /workspace/96.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/97.otp_ctrl_init_fail.176601108
Short name T693
Test name
Test status
Simulation time 2398568946 ps
CPU time 4.55 seconds
Started Jul 31 05:33:00 PM PDT 24
Finished Jul 31 05:33:05 PM PDT 24
Peak memory 242036 kb
Host smart-d53b913f-f06f-417f-90ed-ebdab9f2dbfd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=176601108 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_init_fail.176601108
Directory /workspace/97.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/97.otp_ctrl_parallel_lc_esc.4118534614
Short name T797
Test name
Test status
Simulation time 1104005381 ps
CPU time 4.29 seconds
Started Jul 31 05:32:58 PM PDT 24
Finished Jul 31 05:33:03 PM PDT 24
Peak memory 241804 kb
Host smart-a2a875e9-fee8-48fb-94ba-c368ee5acd65
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4118534614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_parallel_lc_esc.4118534614
Directory /workspace/97.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/97.otp_ctrl_stress_all_with_rand_reset.981516713
Short name T165
Test name
Test status
Simulation time 222428837744 ps
CPU time 1526.78 seconds
Started Jul 31 05:33:04 PM PDT 24
Finished Jul 31 05:58:31 PM PDT 24
Peak memory 280236 kb
Host smart-57257e1d-32fc-492c-86ef-ef58bba0aa58
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=981516713 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_stress_all_with_rand_reset.981516713
Directory /workspace/97.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/98.otp_ctrl_init_fail.3673321267
Short name T1002
Test name
Test status
Simulation time 172571162 ps
CPU time 4.25 seconds
Started Jul 31 05:32:59 PM PDT 24
Finished Jul 31 05:33:04 PM PDT 24
Peak memory 242368 kb
Host smart-3177fb2a-d1ed-4335-ad22-2d03655f1e58
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3673321267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_init_fail.3673321267
Directory /workspace/98.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/98.otp_ctrl_parallel_lc_esc.4144069994
Short name T708
Test name
Test status
Simulation time 182394862 ps
CPU time 8.65 seconds
Started Jul 31 05:33:02 PM PDT 24
Finished Jul 31 05:33:10 PM PDT 24
Peak memory 242020 kb
Host smart-92535f9a-7b54-4902-b8a4-67142122b204
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4144069994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_parallel_lc_esc.4144069994
Directory /workspace/98.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/98.otp_ctrl_stress_all_with_rand_reset.1639912755
Short name T765
Test name
Test status
Simulation time 1412906309424 ps
CPU time 2235.1 seconds
Started Jul 31 05:33:01 PM PDT 24
Finished Jul 31 06:10:17 PM PDT 24
Peak memory 417736 kb
Host smart-edc933bb-1ddb-438e-83d2-a21ec8c856ca
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1639912755 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_stress_all_with_rand_reset.1639912755
Directory /workspace/98.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/99.otp_ctrl_init_fail.1807820748
Short name T173
Test name
Test status
Simulation time 437965835 ps
CPU time 3.65 seconds
Started Jul 31 05:33:00 PM PDT 24
Finished Jul 31 05:33:04 PM PDT 24
Peak memory 241852 kb
Host smart-b2e9bbcb-fb5f-4d6a-aaee-f4eac37a926c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1807820748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_init_fail.1807820748
Directory /workspace/99.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/99.otp_ctrl_parallel_lc_esc.3415280144
Short name T433
Test name
Test status
Simulation time 228437943 ps
CPU time 4.3 seconds
Started Jul 31 05:33:02 PM PDT 24
Finished Jul 31 05:33:07 PM PDT 24
Peak memory 242348 kb
Host smart-2b99aa6a-5276-4e70-bd13-f603975b14b9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3415280144 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_parallel_lc_esc.3415280144
Directory /workspace/99.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/99.otp_ctrl_stress_all_with_rand_reset.1132075272
Short name T499
Test name
Test status
Simulation time 24077073461 ps
CPU time 299.3 seconds
Started Jul 31 05:33:10 PM PDT 24
Finished Jul 31 05:38:09 PM PDT 24
Peak memory 273340 kb
Host smart-054d70b0-869a-4d74-9661-5826b56884ea
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1132075272 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_stress_all_with_rand_reset.1132075272
Directory /workspace/99.otp_ctrl_stress_all_with_rand_reset/latest
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%