SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
95.01 | 93.81 | 96.62 | 95.83 | 91.89 | 97.24 | 96.34 | 93.35 |
T1256 | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_mem_rw_with_rand_reset.780192126 | Aug 07 07:24:11 PM PDT 24 | Aug 07 07:24:14 PM PDT 24 | 207193576 ps | ||
T1257 | /workspace/coverage/cover_reg_top/5.otp_ctrl_same_csr_outstanding.3001761356 | Aug 07 07:24:11 PM PDT 24 | Aug 07 07:24:14 PM PDT 24 | 152337999 ps | ||
T1258 | /workspace/coverage/cover_reg_top/34.otp_ctrl_intr_test.425645433 | Aug 07 07:25:11 PM PDT 24 | Aug 07 07:25:13 PM PDT 24 | 39138356 ps | ||
T1259 | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_errors.2534094149 | Aug 07 07:25:02 PM PDT 24 | Aug 07 07:25:11 PM PDT 24 | 2539067840 ps | ||
T1260 | /workspace/coverage/cover_reg_top/40.otp_ctrl_intr_test.2461743151 | Aug 07 07:25:13 PM PDT 24 | Aug 07 07:25:15 PM PDT 24 | 41401764 ps | ||
T1261 | /workspace/coverage/cover_reg_top/10.otp_ctrl_intr_test.3619958086 | Aug 07 07:24:21 PM PDT 24 | Aug 07 07:24:23 PM PDT 24 | 38252195 ps | ||
T1262 | /workspace/coverage/cover_reg_top/0.otp_ctrl_same_csr_outstanding.4080531082 | Aug 07 07:22:51 PM PDT 24 | Aug 07 07:22:53 PM PDT 24 | 284539488 ps | ||
T312 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_bit_bash.1749971246 | Aug 07 07:23:15 PM PDT 24 | Aug 07 07:23:21 PM PDT 24 | 230168875 ps | ||
T1263 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_bit_bash.612830175 | Aug 07 07:23:37 PM PDT 24 | Aug 07 07:23:44 PM PDT 24 | 138357597 ps | ||
T1264 | /workspace/coverage/cover_reg_top/17.otp_ctrl_same_csr_outstanding.1628785863 | Aug 07 07:25:02 PM PDT 24 | Aug 07 07:25:04 PM PDT 24 | 132737149 ps | ||
T1265 | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_errors.1059463864 | Aug 07 07:22:58 PM PDT 24 | Aug 07 07:23:03 PM PDT 24 | 1764746355 ps | ||
T1266 | /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.2131390496 | Aug 07 07:23:17 PM PDT 24 | Aug 07 07:23:19 PM PDT 24 | 145724820 ps | ||
T1267 | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_partial_access.1698088302 | Aug 07 07:23:36 PM PDT 24 | Aug 07 07:23:38 PM PDT 24 | 35929654 ps | ||
T356 | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.44490518 | Aug 07 07:23:37 PM PDT 24 | Aug 07 07:23:55 PM PDT 24 | 10230690808 ps | ||
T1268 | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_rw.3014323842 | Aug 07 07:25:01 PM PDT 24 | Aug 07 07:25:03 PM PDT 24 | 644908216 ps | ||
T1269 | /workspace/coverage/cover_reg_top/14.otp_ctrl_intr_test.2452154318 | Aug 07 07:24:31 PM PDT 24 | Aug 07 07:24:34 PM PDT 24 | 562113790 ps | ||
T313 | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_rw.1479546403 | Aug 07 07:24:22 PM PDT 24 | Aug 07 07:24:23 PM PDT 24 | 148218330 ps | ||
T1270 | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_intg_err.739189832 | Aug 07 07:22:40 PM PDT 24 | Aug 07 07:22:51 PM PDT 24 | 1293614256 ps | ||
T1271 | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_mem_rw_with_rand_reset.1704576244 | Aug 07 07:25:04 PM PDT 24 | Aug 07 07:25:07 PM PDT 24 | 77996128 ps | ||
T1272 | /workspace/coverage/cover_reg_top/39.otp_ctrl_intr_test.1894153071 | Aug 07 07:25:13 PM PDT 24 | Aug 07 07:25:15 PM PDT 24 | 39038531 ps | ||
T304 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.447134383 | Aug 07 07:23:16 PM PDT 24 | Aug 07 07:23:20 PM PDT 24 | 196902009 ps | ||
T1273 | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_walk.1263599011 | Aug 07 07:23:18 PM PDT 24 | Aug 07 07:23:20 PM PDT 24 | 55533979 ps | ||
T1274 | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.3610931485 | Aug 07 07:24:22 PM PDT 24 | Aug 07 07:24:25 PM PDT 24 | 62811739 ps | ||
T1275 | /workspace/coverage/cover_reg_top/2.otp_ctrl_same_csr_outstanding.4156035729 | Aug 07 07:23:37 PM PDT 24 | Aug 07 07:23:41 PM PDT 24 | 990227541 ps | ||
T1276 | /workspace/coverage/cover_reg_top/47.otp_ctrl_intr_test.595623569 | Aug 07 07:25:14 PM PDT 24 | Aug 07 07:25:15 PM PDT 24 | 80429121 ps | ||
T1277 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_mem_rw_with_rand_reset.898579407 | Aug 07 07:23:01 PM PDT 24 | Aug 07 07:23:03 PM PDT 24 | 72837410 ps | ||
T1278 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.210368489 | Aug 07 07:23:38 PM PDT 24 | Aug 07 07:23:40 PM PDT 24 | 166928975 ps | ||
T1279 | /workspace/coverage/cover_reg_top/36.otp_ctrl_intr_test.1932442265 | Aug 07 07:25:14 PM PDT 24 | Aug 07 07:25:16 PM PDT 24 | 564342300 ps | ||
T1280 | /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.360874084 | Aug 07 07:25:12 PM PDT 24 | Aug 07 07:25:14 PM PDT 24 | 39542159 ps | ||
T1281 | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.321952640 | Aug 07 07:22:52 PM PDT 24 | Aug 07 07:22:55 PM PDT 24 | 110047720 ps | ||
T1282 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.3036517835 | Aug 07 07:23:01 PM PDT 24 | Aug 07 07:23:04 PM PDT 24 | 98493174 ps | ||
T1283 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_rw.777113229 | Aug 07 07:23:36 PM PDT 24 | Aug 07 07:23:38 PM PDT 24 | 99633176 ps | ||
T1284 | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.4158481406 | Aug 07 07:24:32 PM PDT 24 | Aug 07 07:24:33 PM PDT 24 | 72253501 ps | ||
T1285 | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_rw.4261976388 | Aug 07 07:25:01 PM PDT 24 | Aug 07 07:25:03 PM PDT 24 | 169330385 ps | ||
T1286 | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_intg_err.105831736 | Aug 07 07:24:30 PM PDT 24 | Aug 07 07:24:51 PM PDT 24 | 1321154484 ps | ||
T1287 | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.1362044830 | Aug 07 07:22:40 PM PDT 24 | Aug 07 07:22:41 PM PDT 24 | 138517844 ps | ||
T1288 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_mem_rw_with_rand_reset.3770924368 | Aug 07 07:23:37 PM PDT 24 | Aug 07 07:23:39 PM PDT 24 | 77911346 ps | ||
T1289 | /workspace/coverage/cover_reg_top/17.otp_ctrl_intr_test.204124070 | Aug 07 07:25:03 PM PDT 24 | Aug 07 07:25:04 PM PDT 24 | 142335870 ps | ||
T1290 | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_errors.2255483004 | Aug 07 07:24:21 PM PDT 24 | Aug 07 07:24:25 PM PDT 24 | 219330649 ps | ||
T1291 | /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.3441395245 | Aug 07 07:25:01 PM PDT 24 | Aug 07 07:25:02 PM PDT 24 | 69824898 ps | ||
T1292 | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_partial_access.2459838610 | Aug 07 07:22:41 PM PDT 24 | Aug 07 07:22:43 PM PDT 24 | 126347521 ps | ||
T1293 | /workspace/coverage/cover_reg_top/48.otp_ctrl_intr_test.1925042751 | Aug 07 07:25:13 PM PDT 24 | Aug 07 07:25:15 PM PDT 24 | 77785093 ps | ||
T1294 | /workspace/coverage/cover_reg_top/1.otp_ctrl_same_csr_outstanding.1694488624 | Aug 07 07:23:03 PM PDT 24 | Aug 07 07:23:05 PM PDT 24 | 47197882 ps | ||
T1295 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_aliasing.4074354204 | Aug 07 07:23:37 PM PDT 24 | Aug 07 07:23:43 PM PDT 24 | 164107700 ps | ||
T1296 | /workspace/coverage/cover_reg_top/30.otp_ctrl_intr_test.2460919554 | Aug 07 07:25:11 PM PDT 24 | Aug 07 07:25:13 PM PDT 24 | 147691501 ps | ||
T1297 | /workspace/coverage/cover_reg_top/43.otp_ctrl_intr_test.4240543396 | Aug 07 07:25:11 PM PDT 24 | Aug 07 07:25:13 PM PDT 24 | 134405473 ps | ||
T1298 | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_intg_err.2817193200 | Aug 07 07:25:01 PM PDT 24 | Aug 07 07:25:36 PM PDT 24 | 19938397251 ps | ||
T1299 | /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.3944503880 | Aug 07 07:25:01 PM PDT 24 | Aug 07 07:25:02 PM PDT 24 | 44256802 ps | ||
T1300 | /workspace/coverage/cover_reg_top/1.otp_ctrl_intr_test.3022396920 | Aug 07 07:23:02 PM PDT 24 | Aug 07 07:23:03 PM PDT 24 | 69597668 ps | ||
T1301 | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_intg_err.3693532133 | Aug 07 07:24:13 PM PDT 24 | Aug 07 07:25:00 PM PDT 24 | 20178013641 ps | ||
T1302 | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_errors.3013795063 | Aug 07 07:24:38 PM PDT 24 | Aug 07 07:24:44 PM PDT 24 | 306797486 ps | ||
T1303 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_hw_reset.3008942484 | Aug 07 07:23:36 PM PDT 24 | Aug 07 07:23:39 PM PDT 24 | 1519195602 ps | ||
T1304 | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.2414542155 | Aug 07 07:24:32 PM PDT 24 | Aug 07 07:24:45 PM PDT 24 | 2586843759 ps | ||
T1305 | /workspace/coverage/cover_reg_top/0.otp_ctrl_intr_test.3860992532 | Aug 07 07:22:42 PM PDT 24 | Aug 07 07:22:44 PM PDT 24 | 42968254 ps | ||
T1306 | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_errors.3951065124 | Aug 07 07:25:03 PM PDT 24 | Aug 07 07:25:07 PM PDT 24 | 106440665 ps | ||
T1307 | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_errors.333977273 | Aug 07 07:23:15 PM PDT 24 | Aug 07 07:23:21 PM PDT 24 | 136514431 ps | ||
T1308 | /workspace/coverage/cover_reg_top/7.otp_ctrl_intr_test.3869080023 | Aug 07 07:24:19 PM PDT 24 | Aug 07 07:24:21 PM PDT 24 | 69216949 ps | ||
T1309 | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_mem_rw_with_rand_reset.1200667971 | Aug 07 07:25:05 PM PDT 24 | Aug 07 07:25:09 PM PDT 24 | 112481421 ps | ||
T1310 | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_aliasing.1051737427 | Aug 07 07:24:11 PM PDT 24 | Aug 07 07:24:15 PM PDT 24 | 96688993 ps | ||
T1311 | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_intg_err.2044516055 | Aug 07 07:23:02 PM PDT 24 | Aug 07 07:23:12 PM PDT 24 | 841248130 ps | ||
T1312 | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_partial_access.2121693780 | Aug 07 07:23:02 PM PDT 24 | Aug 07 07:23:04 PM PDT 24 | 134042907 ps | ||
T1313 | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_mem_rw_with_rand_reset.3040496656 | Aug 07 07:24:21 PM PDT 24 | Aug 07 07:24:25 PM PDT 24 | 1659315538 ps | ||
T351 | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.2048680525 | Aug 07 07:24:20 PM PDT 24 | Aug 07 07:24:40 PM PDT 24 | 4026711850 ps | ||
T1314 | /workspace/coverage/cover_reg_top/37.otp_ctrl_intr_test.1136752496 | Aug 07 07:25:14 PM PDT 24 | Aug 07 07:25:16 PM PDT 24 | 597586938 ps | ||
T1315 | /workspace/coverage/cover_reg_top/42.otp_ctrl_intr_test.389326214 | Aug 07 07:25:14 PM PDT 24 | Aug 07 07:25:16 PM PDT 24 | 39029730 ps | ||
T1316 | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_mem_rw_with_rand_reset.1926381557 | Aug 07 07:24:24 PM PDT 24 | Aug 07 07:24:26 PM PDT 24 | 76057769 ps | ||
T1317 | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_partial_access.3814273034 | Aug 07 07:23:15 PM PDT 24 | Aug 07 07:23:17 PM PDT 24 | 69883753 ps | ||
T1318 | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_mem_rw_with_rand_reset.3505785207 | Aug 07 07:24:29 PM PDT 24 | Aug 07 07:24:32 PM PDT 24 | 402732094 ps | ||
T1319 | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_errors.1363906861 | Aug 07 07:24:39 PM PDT 24 | Aug 07 07:24:45 PM PDT 24 | 73898323 ps | ||
T1320 | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_walk.2716581741 | Aug 07 07:23:03 PM PDT 24 | Aug 07 07:23:05 PM PDT 24 | 37371618 ps | ||
T1321 | /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.1896795696 | Aug 07 07:25:02 PM PDT 24 | Aug 07 07:25:04 PM PDT 24 | 542716795 ps | ||
T1322 | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_errors.2556808021 | Aug 07 07:23:36 PM PDT 24 | Aug 07 07:23:39 PM PDT 24 | 322300232 ps | ||
T1323 | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_mem_rw_with_rand_reset.3537826040 | Aug 07 07:24:12 PM PDT 24 | Aug 07 07:24:15 PM PDT 24 | 122547365 ps | ||
T1324 | /workspace/coverage/cover_reg_top/12.otp_ctrl_intr_test.3145610881 | Aug 07 07:24:23 PM PDT 24 | Aug 07 07:24:25 PM PDT 24 | 145664625 ps |
Test location | /workspace/coverage/default/41.otp_ctrl_test_access.3867702700 |
Short name | T3 |
Test name | |
Test status | |
Simulation time | 336759158 ps |
CPU time | 7.97 seconds |
Started | Aug 07 06:40:49 PM PDT 24 |
Finished | Aug 07 06:40:57 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-da248621-4aed-4de3-8d93-c1c1db210aba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3867702700 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_test_access.3867702700 |
Directory | /workspace/41.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_stress_all.1615685800 |
Short name | T30 |
Test name | |
Test status | |
Simulation time | 22136685368 ps |
CPU time | 140.37 seconds |
Started | Aug 07 06:40:34 PM PDT 24 |
Finished | Aug 07 06:42:54 PM PDT 24 |
Peak memory | 246096 kb |
Host | smart-f4b5a9a1-d40a-4e09-aa6b-99147fe0dc59 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1615685800 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all .1615685800 |
Directory | /workspace/37.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_stress_all_with_rand_reset.485433101 |
Short name | T7 |
Test name | |
Test status | |
Simulation time | 335645642370 ps |
CPU time | 2336.56 seconds |
Started | Aug 07 06:42:18 PM PDT 24 |
Finished | Aug 07 07:21:15 PM PDT 24 |
Peak memory | 607372 kb |
Host | smart-3bd38fc8-40bf-472d-a2f4-b908668a4e12 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=485433101 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_stress_all_with_rand_reset.485433101 |
Directory | /workspace/76.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_stress_all.972938403 |
Short name | T15 |
Test name | |
Test status | |
Simulation time | 16098792635 ps |
CPU time | 224.06 seconds |
Started | Aug 07 06:41:20 PM PDT 24 |
Finished | Aug 07 06:45:04 PM PDT 24 |
Peak memory | 291192 kb |
Host | smart-86a95bb5-01d0-4940-ad60-fb24270f2e28 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=972938403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all. 972938403 |
Directory | /workspace/46.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/114.otp_ctrl_init_fail.3858359199 |
Short name | T9 |
Test name | |
Test status | |
Simulation time | 118712946 ps |
CPU time | 3.18 seconds |
Started | Aug 07 06:43:08 PM PDT 24 |
Finished | Aug 07 06:43:12 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-577dda4b-6ec2-4cc2-ba77-d26662e4a9b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3858359199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_init_fail.3858359199 |
Directory | /workspace/114.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_stress_all.3506611473 |
Short name | T270 |
Test name | |
Test status | |
Simulation time | 23089386740 ps |
CPU time | 303.78 seconds |
Started | Aug 07 06:39:44 PM PDT 24 |
Finished | Aug 07 06:44:48 PM PDT 24 |
Peak memory | 279188 kb |
Host | smart-c7c2536e-1ff6-47ca-bff0-472a98dc6183 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3506611473 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_stress_all .3506611473 |
Directory | /workspace/30.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_sec_cm.878197026 |
Short name | T24 |
Test name | |
Test status | |
Simulation time | 38827602148 ps |
CPU time | 190.46 seconds |
Started | Aug 07 06:36:38 PM PDT 24 |
Finished | Aug 07 06:39:48 PM PDT 24 |
Peak memory | 266144 kb |
Host | smart-d65def49-29a2-463d-aad8-bf5c6f827605 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=878197026 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_sec_cm.878197026 |
Directory | /workspace/4.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/298.otp_ctrl_init_fail.4024616287 |
Short name | T159 |
Test name | |
Test status | |
Simulation time | 2334850707 ps |
CPU time | 6.58 seconds |
Started | Aug 07 06:45:28 PM PDT 24 |
Finished | Aug 07 06:45:35 PM PDT 24 |
Peak memory | 242068 kb |
Host | smart-4ba77be8-cd6b-4aa1-aafd-3e7c5a4dfc3d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4024616287 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 298.otp_ctrl_init_fail.4024616287 |
Directory | /workspace/298.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_check_fail.39928384 |
Short name | T63 |
Test name | |
Test status | |
Simulation time | 2365321211 ps |
CPU time | 25.46 seconds |
Started | Aug 07 06:37:28 PM PDT 24 |
Finished | Aug 07 06:37:53 PM PDT 24 |
Peak memory | 242916 kb |
Host | smart-bcefb692-bd2a-408e-82d5-74bec7969a3b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=39928384 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_check_fail.39928384 |
Directory | /workspace/11.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_stress_all_with_rand_reset.115096980 |
Short name | T14 |
Test name | |
Test status | |
Simulation time | 289571352412 ps |
CPU time | 1793.61 seconds |
Started | Aug 07 06:38:27 PM PDT 24 |
Finished | Aug 07 07:08:21 PM PDT 24 |
Peak memory | 395428 kb |
Host | smart-d330789e-c24c-4e22-8a08-7db399273a7b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=115096980 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all_with_rand_reset.115096980 |
Directory | /workspace/19.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_intg_err.3093432345 |
Short name | T274 |
Test name | |
Test status | |
Simulation time | 20399707833 ps |
CPU time | 19.14 seconds |
Started | Aug 07 07:24:28 PM PDT 24 |
Finished | Aug 07 07:24:48 PM PDT 24 |
Peak memory | 244608 kb |
Host | smart-3775d7bf-7797-460a-abdd-719e4df79cdc |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3093432345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_i ntg_err.3093432345 |
Directory | /workspace/14.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_stress_all.2563638533 |
Short name | T218 |
Test name | |
Test status | |
Simulation time | 24552348081 ps |
CPU time | 180.23 seconds |
Started | Aug 07 06:37:25 PM PDT 24 |
Finished | Aug 07 06:40:26 PM PDT 24 |
Peak memory | 258300 kb |
Host | smart-d787fb16-6e22-46f3-86a1-4b58199cf73b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2563638533 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all .2563638533 |
Directory | /workspace/10.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_init_fail.1169901361 |
Short name | T28 |
Test name | |
Test status | |
Simulation time | 104088925 ps |
CPU time | 3.37 seconds |
Started | Aug 07 06:39:30 PM PDT 24 |
Finished | Aug 07 06:39:34 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-4d983c44-1ef1-4f21-b211-8194da8f5ceb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1169901361 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_init_fail.1169901361 |
Directory | /workspace/29.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/294.otp_ctrl_init_fail.1800651737 |
Short name | T87 |
Test name | |
Test status | |
Simulation time | 3161647618 ps |
CPU time | 8.54 seconds |
Started | Aug 07 06:45:28 PM PDT 24 |
Finished | Aug 07 06:45:37 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-539bc83e-e23c-4c86-b525-515bb883833d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1800651737 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 294.otp_ctrl_init_fail.1800651737 |
Directory | /workspace/294.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_stress_all.3250778355 |
Short name | T212 |
Test name | |
Test status | |
Simulation time | 13352845197 ps |
CPU time | 130.55 seconds |
Started | Aug 07 06:39:05 PM PDT 24 |
Finished | Aug 07 06:41:16 PM PDT 24 |
Peak memory | 256920 kb |
Host | smart-02e0a1c6-eedc-4383-adf2-f37c382685ae |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3250778355 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all .3250778355 |
Directory | /workspace/24.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/118.otp_ctrl_init_fail.3550202448 |
Short name | T198 |
Test name | |
Test status | |
Simulation time | 132221409 ps |
CPU time | 3.65 seconds |
Started | Aug 07 06:43:16 PM PDT 24 |
Finished | Aug 07 06:43:19 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-09e6552b-a4f6-483b-be61-1b998a637dac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3550202448 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_init_fail.3550202448 |
Directory | /workspace/118.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_check_fail.109304539 |
Short name | T48 |
Test name | |
Test status | |
Simulation time | 2738150582 ps |
CPU time | 19.55 seconds |
Started | Aug 07 06:40:22 PM PDT 24 |
Finished | Aug 07 06:40:41 PM PDT 24 |
Peak memory | 248628 kb |
Host | smart-50e282fb-ca97-4e29-9fb8-c9514c1c76d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=109304539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_check_fail.109304539 |
Directory | /workspace/36.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_stress_all_with_rand_reset.3854097973 |
Short name | T257 |
Test name | |
Test status | |
Simulation time | 116313115079 ps |
CPU time | 879.73 seconds |
Started | Aug 07 06:41:53 PM PDT 24 |
Finished | Aug 07 06:56:33 PM PDT 24 |
Peak memory | 401044 kb |
Host | smart-3a771644-f982-41b8-83a8-837f9b8ec8a1 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3854097973 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_stress_all_with_rand_reset.3854097973 |
Directory | /workspace/56.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_stress_all.3733142065 |
Short name | T128 |
Test name | |
Test status | |
Simulation time | 12176394356 ps |
CPU time | 226.93 seconds |
Started | Aug 07 06:36:43 PM PDT 24 |
Finished | Aug 07 06:40:30 PM PDT 24 |
Peak memory | 262052 kb |
Host | smart-d06bd96d-5c44-4c1d-b563-ec3ecd029560 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3733142065 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all. 3733142065 |
Directory | /workspace/4.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_macro_errs.2993289320 |
Short name | T163 |
Test name | |
Test status | |
Simulation time | 1040500969 ps |
CPU time | 30.59 seconds |
Started | Aug 07 06:37:24 PM PDT 24 |
Finished | Aug 07 06:37:54 PM PDT 24 |
Peak memory | 243048 kb |
Host | smart-5e7d9f4a-e7ef-482e-91db-bc42d66c32b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2993289320 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_macro_errs.2993289320 |
Directory | /workspace/10.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/143.otp_ctrl_init_fail.2137923714 |
Short name | T65 |
Test name | |
Test status | |
Simulation time | 270609535 ps |
CPU time | 5.34 seconds |
Started | Aug 07 06:43:41 PM PDT 24 |
Finished | Aug 07 06:43:46 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-369f27a5-1757-4183-87a9-96c8c537507d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2137923714 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_init_fail.2137923714 |
Directory | /workspace/143.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_stress_all_with_rand_reset.498425154 |
Short name | T260 |
Test name | |
Test status | |
Simulation time | 27676533217 ps |
CPU time | 735.27 seconds |
Started | Aug 07 06:42:12 PM PDT 24 |
Finished | Aug 07 06:54:28 PM PDT 24 |
Peak memory | 290100 kb |
Host | smart-fbfe2a0a-c42d-4877-ba79-5b92f1372d12 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=498425154 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_stress_all_with_rand_reset.498425154 |
Directory | /workspace/67.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/218.otp_ctrl_init_fail.3626102797 |
Short name | T75 |
Test name | |
Test status | |
Simulation time | 144009725 ps |
CPU time | 4.28 seconds |
Started | Aug 07 06:44:51 PM PDT 24 |
Finished | Aug 07 06:44:55 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-8b52bce6-f2b4-4cb4-9951-6093a34f956f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3626102797 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 218.otp_ctrl_init_fail.3626102797 |
Directory | /workspace/218.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_init_fail.833539450 |
Short name | T79 |
Test name | |
Test status | |
Simulation time | 421709465 ps |
CPU time | 3.71 seconds |
Started | Aug 07 06:38:00 PM PDT 24 |
Finished | Aug 07 06:38:04 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-1314be0e-9539-4bf9-b46f-c7b106dfa252 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=833539450 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_init_fail.833539450 |
Directory | /workspace/16.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_stress_all_with_rand_reset.2074223169 |
Short name | T23 |
Test name | |
Test status | |
Simulation time | 113811933479 ps |
CPU time | 2086.32 seconds |
Started | Aug 07 06:40:24 PM PDT 24 |
Finished | Aug 07 07:15:10 PM PDT 24 |
Peak memory | 263124 kb |
Host | smart-2e57983f-b200-4d32-bd0c-9d085393815a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2074223169 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all_with_rand_reset.2074223169 |
Directory | /workspace/37.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_stress_all_with_rand_reset.379676790 |
Short name | T16 |
Test name | |
Test status | |
Simulation time | 115511619765 ps |
CPU time | 2750.91 seconds |
Started | Aug 07 06:41:24 PM PDT 24 |
Finished | Aug 07 07:27:15 PM PDT 24 |
Peak memory | 633812 kb |
Host | smart-078aaa53-c3de-41e7-bce7-456109a14bb8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=379676790 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all_with_rand_reset.379676790 |
Directory | /workspace/46.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/125.otp_ctrl_init_fail.1954035378 |
Short name | T177 |
Test name | |
Test status | |
Simulation time | 187076758 ps |
CPU time | 4.07 seconds |
Started | Aug 07 06:43:21 PM PDT 24 |
Finished | Aug 07 06:43:25 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-fcf359e5-4b5e-4d40-bff6-e8491d63da3a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1954035378 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_init_fail.1954035378 |
Directory | /workspace/125.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_macro_errs.127452600 |
Short name | T839 |
Test name | |
Test status | |
Simulation time | 643980795 ps |
CPU time | 17.5 seconds |
Started | Aug 07 06:38:55 PM PDT 24 |
Finished | Aug 07 06:39:13 PM PDT 24 |
Peak memory | 242756 kb |
Host | smart-6d3e8b0c-2fd1-4729-9116-8b0209b760a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=127452600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_macro_errs.127452600 |
Directory | /workspace/23.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_regwen.1472846315 |
Short name | T247 |
Test name | |
Test status | |
Simulation time | 593941507 ps |
CPU time | 12.17 seconds |
Started | Aug 07 06:41:18 PM PDT 24 |
Finished | Aug 07 06:41:30 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-4ddb68bc-b2b2-4e5f-8a5e-92c4ab2acf8b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1472846315 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_regwen.1472846315 |
Directory | /workspace/45.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/169.otp_ctrl_init_fail.2092454864 |
Short name | T38 |
Test name | |
Test status | |
Simulation time | 2414307293 ps |
CPU time | 4.94 seconds |
Started | Aug 07 06:44:09 PM PDT 24 |
Finished | Aug 07 06:44:14 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-84832674-fd19-4132-ac56-dcc715ecab9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2092454864 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_init_fail.2092454864 |
Directory | /workspace/169.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/128.otp_ctrl_init_fail.704407612 |
Short name | T228 |
Test name | |
Test status | |
Simulation time | 544818722 ps |
CPU time | 4.6 seconds |
Started | Aug 07 06:43:18 PM PDT 24 |
Finished | Aug 07 06:43:23 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-ca6a734a-485d-4f0a-81a9-92ac37b22752 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=704407612 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_init_fail.704407612 |
Directory | /workspace/128.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/132.otp_ctrl_init_fail.1343385807 |
Short name | T51 |
Test name | |
Test status | |
Simulation time | 162464860 ps |
CPU time | 3.87 seconds |
Started | Aug 07 06:43:31 PM PDT 24 |
Finished | Aug 07 06:43:35 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-9b281797-4eb3-49a6-b1dc-a5651b1c742b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1343385807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_init_fail.1343385807 |
Directory | /workspace/132.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_stress_all.831163944 |
Short name | T254 |
Test name | |
Test status | |
Simulation time | 62981714966 ps |
CPU time | 310.36 seconds |
Started | Aug 07 06:40:43 PM PDT 24 |
Finished | Aug 07 06:45:54 PM PDT 24 |
Peak memory | 297260 kb |
Host | smart-57e9736a-24ce-4a84-89a4-64459bd654aa |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=831163944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all. 831163944 |
Directory | /workspace/40.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_stress_all_with_rand_reset.1984384231 |
Short name | T161 |
Test name | |
Test status | |
Simulation time | 35345854171 ps |
CPU time | 427.77 seconds |
Started | Aug 07 06:37:54 PM PDT 24 |
Finished | Aug 07 06:45:02 PM PDT 24 |
Peak memory | 277512 kb |
Host | smart-ce264053-661e-4c4b-94d5-5b53e9feb5c5 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1984384231 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all_with_rand_reset.1984384231 |
Directory | /workspace/14.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_alert_test.1478622656 |
Short name | T17 |
Test name | |
Test status | |
Simulation time | 116267151 ps |
CPU time | 1.96 seconds |
Started | Aug 07 06:36:10 PM PDT 24 |
Finished | Aug 07 06:36:12 PM PDT 24 |
Peak memory | 240856 kb |
Host | smart-cbd93c28-d928-490a-bf7f-8a322bcb52f6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1478622656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_alert_test.1478622656 |
Directory | /workspace/0.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/299.otp_ctrl_init_fail.911740394 |
Short name | T61 |
Test name | |
Test status | |
Simulation time | 121147813 ps |
CPU time | 4.5 seconds |
Started | Aug 07 06:45:34 PM PDT 24 |
Finished | Aug 07 06:45:38 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-cf23e1b7-674a-4785-a7ce-07306944a9da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=911740394 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 299.otp_ctrl_init_fail.911740394 |
Directory | /workspace/299.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_stress_all.871602924 |
Short name | T158 |
Test name | |
Test status | |
Simulation time | 7401926975 ps |
CPU time | 65.18 seconds |
Started | Aug 07 06:37:55 PM PDT 24 |
Finished | Aug 07 06:39:01 PM PDT 24 |
Peak memory | 245204 kb |
Host | smart-0e8a8603-87aa-44f5-8c52-231c42b06fd5 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=871602924 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all. 871602924 |
Directory | /workspace/14.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/247.otp_ctrl_init_fail.1121701884 |
Short name | T68 |
Test name | |
Test status | |
Simulation time | 184492802 ps |
CPU time | 4.85 seconds |
Started | Aug 07 06:45:01 PM PDT 24 |
Finished | Aug 07 06:45:06 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-e3c7112e-dc28-4c53-9902-be9f24683b38 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1121701884 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 247.otp_ctrl_init_fail.1121701884 |
Directory | /workspace/247.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_stress_all.1698451748 |
Short name | T192 |
Test name | |
Test status | |
Simulation time | 10441158066 ps |
CPU time | 106.09 seconds |
Started | Aug 07 06:41:45 PM PDT 24 |
Finished | Aug 07 06:43:32 PM PDT 24 |
Peak memory | 257824 kb |
Host | smart-e4bb0d00-fe52-482b-b733-39a4d008bbfe |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1698451748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all .1698451748 |
Directory | /workspace/49.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/123.otp_ctrl_parallel_lc_esc.2601865751 |
Short name | T40 |
Test name | |
Test status | |
Simulation time | 769475391 ps |
CPU time | 11.73 seconds |
Started | Aug 07 06:43:21 PM PDT 24 |
Finished | Aug 07 06:43:33 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-7092f48a-26eb-4b6a-9ac7-67bb61b072ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2601865751 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_parallel_lc_esc.2601865751 |
Directory | /workspace/123.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_check_fail.3079926579 |
Short name | T137 |
Test name | |
Test status | |
Simulation time | 995692816 ps |
CPU time | 15.25 seconds |
Started | Aug 07 06:36:14 PM PDT 24 |
Finished | Aug 07 06:36:29 PM PDT 24 |
Peak memory | 248612 kb |
Host | smart-d21e1aa7-932c-4c00-826b-71e2d8721e27 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3079926579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_check_fail.3079926579 |
Directory | /workspace/2.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_stress_all.1253440201 |
Short name | T245 |
Test name | |
Test status | |
Simulation time | 32831846439 ps |
CPU time | 247.47 seconds |
Started | Aug 07 06:39:53 PM PDT 24 |
Finished | Aug 07 06:44:01 PM PDT 24 |
Peak memory | 259056 kb |
Host | smart-b7b4ee66-52ea-477b-8d5d-9563b9ba4a40 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1253440201 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all .1253440201 |
Directory | /workspace/32.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_intg_err.2008051094 |
Short name | T352 |
Test name | |
Test status | |
Simulation time | 1313654942 ps |
CPU time | 19.45 seconds |
Started | Aug 07 07:24:21 PM PDT 24 |
Finished | Aug 07 07:24:41 PM PDT 24 |
Peak memory | 238900 kb |
Host | smart-b78fe7d1-4200-4827-b1f7-197cbd25949e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2008051094 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_in tg_err.2008051094 |
Directory | /workspace/8.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/201.otp_ctrl_init_fail.673496820 |
Short name | T96 |
Test name | |
Test status | |
Simulation time | 483787565 ps |
CPU time | 4.51 seconds |
Started | Aug 07 06:44:41 PM PDT 24 |
Finished | Aug 07 06:44:46 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-cfc84d66-4a49-4b2e-9228-c1bb82172bf5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=673496820 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 201.otp_ctrl_init_fail.673496820 |
Directory | /workspace/201.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_init_fail.529194799 |
Short name | T29 |
Test name | |
Test status | |
Simulation time | 688853081 ps |
CPU time | 5.41 seconds |
Started | Aug 07 06:42:08 PM PDT 24 |
Finished | Aug 07 06:42:13 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-3feaa1fb-0c4e-4587-a392-f5aee4698b9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=529194799 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_init_fail.529194799 |
Directory | /workspace/65.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_parallel_lc_esc.1959765447 |
Short name | T105 |
Test name | |
Test status | |
Simulation time | 869530084 ps |
CPU time | 25.09 seconds |
Started | Aug 07 06:41:48 PM PDT 24 |
Finished | Aug 07 06:42:13 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-0a26fec9-04fa-4870-a5cc-cfa396424c69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1959765447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_parallel_lc_esc.1959765447 |
Directory | /workspace/52.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_stress_all.3686017938 |
Short name | T154 |
Test name | |
Test status | |
Simulation time | 26913784782 ps |
CPU time | 205.21 seconds |
Started | Aug 07 06:36:11 PM PDT 24 |
Finished | Aug 07 06:39:36 PM PDT 24 |
Peak memory | 256900 kb |
Host | smart-2d96b871-cc1b-495d-9c28-f07fff00d114 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3686017938 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all. 3686017938 |
Directory | /workspace/0.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_lc_esc.2227048979 |
Short name | T1033 |
Test name | |
Test status | |
Simulation time | 125446278 ps |
CPU time | 6.01 seconds |
Started | Aug 07 06:37:34 PM PDT 24 |
Finished | Aug 07 06:37:40 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-c2ee6849-5701-4236-8d08-7e43e5e32b58 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2227048979 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_esc.2227048979 |
Directory | /workspace/12.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/120.otp_ctrl_parallel_lc_esc.2854891430 |
Short name | T148 |
Test name | |
Test status | |
Simulation time | 247422492 ps |
CPU time | 10.81 seconds |
Started | Aug 07 06:43:17 PM PDT 24 |
Finished | Aug 07 06:43:28 PM PDT 24 |
Peak memory | 242080 kb |
Host | smart-a6a86e28-6135-46e7-bff0-0ab17170236e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2854891430 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_parallel_lc_esc.2854891430 |
Directory | /workspace/120.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/133.otp_ctrl_parallel_lc_esc.2886983195 |
Short name | T215 |
Test name | |
Test status | |
Simulation time | 136056478 ps |
CPU time | 6.52 seconds |
Started | Aug 07 06:43:31 PM PDT 24 |
Finished | Aug 07 06:43:37 PM PDT 24 |
Peak memory | 241872 kb |
Host | smart-f6469a70-ba4b-4a3f-a3cf-4b5654f6e186 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2886983195 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_parallel_lc_esc.2886983195 |
Directory | /workspace/133.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/178.otp_ctrl_parallel_lc_esc.3626514705 |
Short name | T250 |
Test name | |
Test status | |
Simulation time | 482108749 ps |
CPU time | 4.92 seconds |
Started | Aug 07 06:44:14 PM PDT 24 |
Finished | Aug 07 06:44:19 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-7cfa981b-d51e-43f1-bf96-cbbafa7342bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3626514705 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_parallel_lc_esc.3626514705 |
Directory | /workspace/178.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_check_fail.392912358 |
Short name | T64 |
Test name | |
Test status | |
Simulation time | 770810127 ps |
CPU time | 7.02 seconds |
Started | Aug 07 06:40:33 PM PDT 24 |
Finished | Aug 07 06:40:40 PM PDT 24 |
Peak memory | 248588 kb |
Host | smart-5b84250e-41b5-404e-9ccf-afbd05868d1b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=392912358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_check_fail.392912358 |
Directory | /workspace/39.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_parallel_lc_esc.2754340040 |
Short name | T80 |
Test name | |
Test status | |
Simulation time | 1346403981 ps |
CPU time | 20.28 seconds |
Started | Aug 07 06:42:40 PM PDT 24 |
Finished | Aug 07 06:43:01 PM PDT 24 |
Peak memory | 241824 kb |
Host | smart-2cc61136-acbf-4cfd-8b49-38dbd88558f9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2754340040 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_parallel_lc_esc.2754340040 |
Directory | /workspace/91.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_regwen.877111331 |
Short name | T338 |
Test name | |
Test status | |
Simulation time | 325691700 ps |
CPU time | 10.44 seconds |
Started | Aug 07 06:40:48 PM PDT 24 |
Finished | Aug 07 06:40:59 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-0983155d-77c5-4564-8340-1ac01769f241 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=877111331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_regwen.877111331 |
Directory | /workspace/41.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_rw.95131097 |
Short name | T298 |
Test name | |
Test status | |
Simulation time | 124310535 ps |
CPU time | 1.63 seconds |
Started | Aug 07 07:24:21 PM PDT 24 |
Finished | Aug 07 07:24:23 PM PDT 24 |
Peak memory | 240776 kb |
Host | smart-37aaeba4-15b1-404d-a89f-7a4b0f5c7200 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=95131097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_rw.95131097 |
Directory | /workspace/10.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_check_fail.1745133729 |
Short name | T70 |
Test name | |
Test status | |
Simulation time | 21829416757 ps |
CPU time | 47.77 seconds |
Started | Aug 07 06:38:58 PM PDT 24 |
Finished | Aug 07 06:39:46 PM PDT 24 |
Peak memory | 247360 kb |
Host | smart-eb1473f9-947c-4234-998e-164f95c49571 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1745133729 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_check_fail.1745133729 |
Directory | /workspace/24.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_init_fail.1259590214 |
Short name | T54 |
Test name | |
Test status | |
Simulation time | 121619889 ps |
CPU time | 3.95 seconds |
Started | Aug 07 06:41:58 PM PDT 24 |
Finished | Aug 07 06:42:02 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-46b8a2e6-8241-4892-8a4a-c9615d4c4790 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1259590214 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_init_fail.1259590214 |
Directory | /workspace/59.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_intg_err.66500030 |
Short name | T280 |
Test name | |
Test status | |
Simulation time | 2581102556 ps |
CPU time | 21.42 seconds |
Started | Aug 07 07:24:19 PM PDT 24 |
Finished | Aug 07 07:24:41 PM PDT 24 |
Peak memory | 238924 kb |
Host | smart-29492fb6-e600-4615-a48e-d1d3862cc3dc |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=66500030 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_intg _err.66500030 |
Directory | /workspace/7.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_check_fail.3334283720 |
Short name | T34 |
Test name | |
Test status | |
Simulation time | 1233546696 ps |
CPU time | 33.44 seconds |
Started | Aug 07 06:37:49 PM PDT 24 |
Finished | Aug 07 06:38:23 PM PDT 24 |
Peak memory | 243380 kb |
Host | smart-5f973df5-37c1-457d-b9ff-4fbc81e3a1f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3334283720 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_check_fail.3334283720 |
Directory | /workspace/14.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_check_fail.1004064469 |
Short name | T60 |
Test name | |
Test status | |
Simulation time | 21582582753 ps |
CPU time | 39.84 seconds |
Started | Aug 07 06:38:12 PM PDT 24 |
Finished | Aug 07 06:38:51 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-e150ae61-2118-4ff4-ad02-ce9616250e72 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1004064469 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_check_fail.1004064469 |
Directory | /workspace/17.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_test_access.4253117221 |
Short name | T110 |
Test name | |
Test status | |
Simulation time | 3822005121 ps |
CPU time | 34.06 seconds |
Started | Aug 07 06:39:04 PM PDT 24 |
Finished | Aug 07 06:39:39 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-bf3bd506-9379-4f7a-bf46-b0ff7bf52046 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4253117221 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_test_access.4253117221 |
Directory | /workspace/24.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_check_fail.3138646488 |
Short name | T93 |
Test name | |
Test status | |
Simulation time | 5715917296 ps |
CPU time | 35.85 seconds |
Started | Aug 07 06:37:55 PM PDT 24 |
Finished | Aug 07 06:38:31 PM PDT 24 |
Peak memory | 248740 kb |
Host | smart-7b6e6feb-3060-4989-9b58-d2ee450cf74f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3138646488 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_check_fail.3138646488 |
Directory | /workspace/15.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/186.otp_ctrl_init_fail.222421321 |
Short name | T136 |
Test name | |
Test status | |
Simulation time | 504176180 ps |
CPU time | 4.17 seconds |
Started | Aug 07 06:44:24 PM PDT 24 |
Finished | Aug 07 06:44:28 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-a5ad7bdf-6a2d-4abf-ba36-39d906d9c335 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=222421321 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_init_fail.222421321 |
Directory | /workspace/186.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_stress_all.2944950197 |
Short name | T83 |
Test name | |
Test status | |
Simulation time | 34077211784 ps |
CPU time | 162.31 seconds |
Started | Aug 07 06:38:34 PM PDT 24 |
Finished | Aug 07 06:41:16 PM PDT 24 |
Peak memory | 272820 kb |
Host | smart-a4fac003-b2ba-4aa9-bf1e-8b7c0249620b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2944950197 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all .2944950197 |
Directory | /workspace/19.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_check_fail.3066863267 |
Short name | T88 |
Test name | |
Test status | |
Simulation time | 21876886916 ps |
CPU time | 28.05 seconds |
Started | Aug 07 06:36:08 PM PDT 24 |
Finished | Aug 07 06:36:36 PM PDT 24 |
Peak memory | 248660 kb |
Host | smart-15f098c1-28cc-4a50-9c38-bfe577aa55ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3066863267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_check_fail.3066863267 |
Directory | /workspace/1.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_stress_all_with_rand_reset.1254226200 |
Short name | T263 |
Test name | |
Test status | |
Simulation time | 206296417478 ps |
CPU time | 1153.77 seconds |
Started | Aug 07 06:39:20 PM PDT 24 |
Finished | Aug 07 06:58:33 PM PDT 24 |
Peak memory | 453456 kb |
Host | smart-6ca1fc16-7d36-4f08-acf5-5e8935ffacd7 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1254226200 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all_with_rand_reset.1254226200 |
Directory | /workspace/27.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/115.otp_ctrl_init_fail.823182329 |
Short name | T173 |
Test name | |
Test status | |
Simulation time | 168021244 ps |
CPU time | 4.49 seconds |
Started | Aug 07 06:43:09 PM PDT 24 |
Finished | Aug 07 06:43:14 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-d3269b67-4d2e-41b3-8996-d6b54cbb3303 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=823182329 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_init_fail.823182329 |
Directory | /workspace/115.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/216.otp_ctrl_init_fail.3819448941 |
Short name | T550 |
Test name | |
Test status | |
Simulation time | 139579149 ps |
CPU time | 3.92 seconds |
Started | Aug 07 06:44:47 PM PDT 24 |
Finished | Aug 07 06:44:51 PM PDT 24 |
Peak memory | 242036 kb |
Host | smart-0fab19f9-6073-43b5-a1f0-e03a8cc74ba0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3819448941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 216.otp_ctrl_init_fail.3819448941 |
Directory | /workspace/216.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_macro_errs.2716989529 |
Short name | T584 |
Test name | |
Test status | |
Simulation time | 16338251060 ps |
CPU time | 54.14 seconds |
Started | Aug 07 06:37:27 PM PDT 24 |
Finished | Aug 07 06:38:22 PM PDT 24 |
Peak memory | 248440 kb |
Host | smart-6d7f1289-d979-4d27-bded-de8aa56efaad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2716989529 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_macro_errs.2716989529 |
Directory | /workspace/11.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_regwen.964040066 |
Short name | T358 |
Test name | |
Test status | |
Simulation time | 499713615 ps |
CPU time | 13.52 seconds |
Started | Aug 07 06:37:02 PM PDT 24 |
Finished | Aug 07 06:37:15 PM PDT 24 |
Peak memory | 241864 kb |
Host | smart-e6916238-d133-48ed-acff-df5461a65372 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=964040066 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_regwen.964040066 |
Directory | /workspace/7.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_regwen.2168810898 |
Short name | T360 |
Test name | |
Test status | |
Simulation time | 142066169 ps |
CPU time | 4.54 seconds |
Started | Aug 07 06:36:03 PM PDT 24 |
Finished | Aug 07 06:36:07 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-564499b5-0195-41f4-aeb3-9c00053ea8a1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2168810898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_regwen.2168810898 |
Directory | /workspace/0.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_stress_all_with_rand_reset.650775400 |
Short name | T21 |
Test name | |
Test status | |
Simulation time | 791530175907 ps |
CPU time | 2615.93 seconds |
Started | Aug 07 06:36:09 PM PDT 24 |
Finished | Aug 07 07:19:45 PM PDT 24 |
Peak memory | 345828 kb |
Host | smart-db4d22fc-31c0-49be-9196-425ccd980131 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=650775400 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all_with_rand_reset.650775400 |
Directory | /workspace/0.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_stress_all_with_rand_reset.2970791975 |
Short name | T389 |
Test name | |
Test status | |
Simulation time | 96790606206 ps |
CPU time | 1201.73 seconds |
Started | Aug 07 06:39:04 PM PDT 24 |
Finished | Aug 07 06:59:06 PM PDT 24 |
Peak memory | 412456 kb |
Host | smart-0a6936e4-03b1-4e21-9cab-f84e4aecb8b9 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2970791975 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all_with_rand_reset.2970791975 |
Directory | /workspace/24.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_stress_all_with_rand_reset.4000164463 |
Short name | T387 |
Test name | |
Test status | |
Simulation time | 18112473749 ps |
CPU time | 480.23 seconds |
Started | Aug 07 06:42:38 PM PDT 24 |
Finished | Aug 07 06:50:39 PM PDT 24 |
Peak memory | 256960 kb |
Host | smart-7acfade2-451b-4448-a569-d461024b1f54 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4000164463 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_stress_all_with_rand_reset.4000164463 |
Directory | /workspace/90.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_aliasing.544642982 |
Short name | T301 |
Test name | |
Test status | |
Simulation time | 1194700695 ps |
CPU time | 6.46 seconds |
Started | Aug 07 07:22:51 PM PDT 24 |
Finished | Aug 07 07:22:57 PM PDT 24 |
Peak memory | 238840 kb |
Host | smart-55692f88-f1ff-4f59-89f6-8fcbc0d43c37 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=544642982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_alias ing.544642982 |
Directory | /workspace/0.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_wake_up.4138429387 |
Short name | T166 |
Test name | |
Test status | |
Simulation time | 778671771 ps |
CPU time | 1.65 seconds |
Started | Aug 07 06:35:59 PM PDT 24 |
Finished | Aug 07 06:36:01 PM PDT 24 |
Peak memory | 240784 kb |
Host | smart-29b2c302-c55b-452b-be46-5b07eb180957 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=4138429387 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_wake_up_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_wake_up.4138429387 |
Directory | /workspace/0.otp_ctrl_wake_up/latest |
Test location | /workspace/coverage/default/164.otp_ctrl_init_fail.4062867922 |
Short name | T97 |
Test name | |
Test status | |
Simulation time | 125680696 ps |
CPU time | 4.34 seconds |
Started | Aug 07 06:44:04 PM PDT 24 |
Finished | Aug 07 06:44:09 PM PDT 24 |
Peak memory | 241976 kb |
Host | smart-f60858c2-1745-4115-959c-c7ce75273ad3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4062867922 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_init_fail.4062867922 |
Directory | /workspace/164.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_intg_err.132513975 |
Short name | T279 |
Test name | |
Test status | |
Simulation time | 10435755261 ps |
CPU time | 10.59 seconds |
Started | Aug 07 07:25:05 PM PDT 24 |
Finished | Aug 07 07:25:15 PM PDT 24 |
Peak memory | 238884 kb |
Host | smart-2275e6b4-5c7b-45c7-b9b8-506581a9902b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=132513975 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_in tg_err.132513975 |
Directory | /workspace/17.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_dai_errs.3905635619 |
Short name | T141 |
Test name | |
Test status | |
Simulation time | 533756800 ps |
CPU time | 14.53 seconds |
Started | Aug 07 06:39:29 PM PDT 24 |
Finished | Aug 07 06:39:44 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-93c77f71-247d-4ed8-bcab-369ac02d11aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3905635619 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_errs.3905635619 |
Directory | /workspace/28.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_stress_all_with_rand_reset.3905641772 |
Short name | T262 |
Test name | |
Test status | |
Simulation time | 481363338269 ps |
CPU time | 1570.69 seconds |
Started | Aug 07 06:42:46 PM PDT 24 |
Finished | Aug 07 07:08:57 PM PDT 24 |
Peak memory | 332616 kb |
Host | smart-02719cf4-b9ea-477a-9dd7-51722653b9b7 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3905641772 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_stress_all_with_rand_reset.3905641772 |
Directory | /workspace/96.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_init_fail.3533331932 |
Short name | T92 |
Test name | |
Test status | |
Simulation time | 499959764 ps |
CPU time | 4.17 seconds |
Started | Aug 07 06:37:55 PM PDT 24 |
Finished | Aug 07 06:38:00 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-fba12038-58db-478a-851d-3e384c385c30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3533331932 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_init_fail.3533331932 |
Directory | /workspace/15.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/231.otp_ctrl_init_fail.1931702202 |
Short name | T98 |
Test name | |
Test status | |
Simulation time | 115638910 ps |
CPU time | 4.04 seconds |
Started | Aug 07 06:44:57 PM PDT 24 |
Finished | Aug 07 06:45:01 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-440f039d-9eca-4969-b7f5-fb70c86c1f27 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1931702202 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 231.otp_ctrl_init_fail.1931702202 |
Directory | /workspace/231.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/148.otp_ctrl_parallel_lc_esc.836440416 |
Short name | T112 |
Test name | |
Test status | |
Simulation time | 139207552 ps |
CPU time | 4.89 seconds |
Started | Aug 07 06:43:53 PM PDT 24 |
Finished | Aug 07 06:43:58 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-be201444-0da5-449f-8b75-9cc9acb437d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=836440416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_parallel_lc_esc.836440416 |
Directory | /workspace/148.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_bit_bash.929902287 |
Short name | T1208 |
Test name | |
Test status | |
Simulation time | 122572487 ps |
CPU time | 6.23 seconds |
Started | Aug 07 07:22:50 PM PDT 24 |
Finished | Aug 07 07:22:56 PM PDT 24 |
Peak memory | 238856 kb |
Host | smart-b1ce64c9-ce93-4223-b081-c1b5d1988f7e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=929902287 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_bit_b ash.929902287 |
Directory | /workspace/0.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_hw_reset.3253073851 |
Short name | T308 |
Test name | |
Test status | |
Simulation time | 67024755 ps |
CPU time | 2 seconds |
Started | Aug 07 07:22:39 PM PDT 24 |
Finished | Aug 07 07:22:42 PM PDT 24 |
Peak memory | 240560 kb |
Host | smart-5f71445d-e44d-4a84-a739-c6795d630955 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3253073851 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_hw_r eset.3253073851 |
Directory | /workspace/0.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.321952640 |
Short name | T1281 |
Test name | |
Test status | |
Simulation time | 110047720 ps |
CPU time | 3 seconds |
Started | Aug 07 07:22:52 PM PDT 24 |
Finished | Aug 07 07:22:55 PM PDT 24 |
Peak memory | 247036 kb |
Host | smart-d9d7f366-ffd0-4b78-ac95-b90a10865804 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=321952640 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_mem_rw_with_rand_reset.321952640 |
Directory | /workspace/0.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_rw.2096869453 |
Short name | T299 |
Test name | |
Test status | |
Simulation time | 56414259 ps |
CPU time | 1.76 seconds |
Started | Aug 07 07:22:50 PM PDT 24 |
Finished | Aug 07 07:22:52 PM PDT 24 |
Peak memory | 240696 kb |
Host | smart-61fa7ab5-d426-4182-ba0d-314788e1cc83 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2096869453 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_rw.2096869453 |
Directory | /workspace/0.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_intr_test.3860992532 |
Short name | T1305 |
Test name | |
Test status | |
Simulation time | 42968254 ps |
CPU time | 1.36 seconds |
Started | Aug 07 07:22:42 PM PDT 24 |
Finished | Aug 07 07:22:44 PM PDT 24 |
Peak memory | 230636 kb |
Host | smart-63d10850-b36c-4053-b0c7-6dad75353898 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3860992532 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_intr_test.3860992532 |
Directory | /workspace/0.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_partial_access.2459838610 |
Short name | T1292 |
Test name | |
Test status | |
Simulation time | 126347521 ps |
CPU time | 1.37 seconds |
Started | Aug 07 07:22:41 PM PDT 24 |
Finished | Aug 07 07:22:43 PM PDT 24 |
Peak memory | 229624 kb |
Host | smart-89f416b4-7634-4131-86e3-b7c6432eedd8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2459838610 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctr l_mem_partial_access.2459838610 |
Directory | /workspace/0.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.1362044830 |
Short name | T1287 |
Test name | |
Test status | |
Simulation time | 138517844 ps |
CPU time | 1.34 seconds |
Started | Aug 07 07:22:40 PM PDT 24 |
Finished | Aug 07 07:22:41 PM PDT 24 |
Peak memory | 229772 kb |
Host | smart-6e29cdcd-32d3-4611-ac5e-fa8614d7a98a |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1362044830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_mem_walk .1362044830 |
Directory | /workspace/0.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_same_csr_outstanding.4080531082 |
Short name | T1262 |
Test name | |
Test status | |
Simulation time | 284539488 ps |
CPU time | 2.27 seconds |
Started | Aug 07 07:22:51 PM PDT 24 |
Finished | Aug 07 07:22:53 PM PDT 24 |
Peak memory | 239036 kb |
Host | smart-98f7596c-9414-4a7c-b011-734803ea8b5c |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4080531082 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_c trl_same_csr_outstanding.4080531082 |
Directory | /workspace/0.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_errors.1059463864 |
Short name | T1265 |
Test name | |
Test status | |
Simulation time | 1764746355 ps |
CPU time | 4.93 seconds |
Started | Aug 07 07:22:58 PM PDT 24 |
Finished | Aug 07 07:23:03 PM PDT 24 |
Peak memory | 245108 kb |
Host | smart-8b045a5f-e0a1-4299-ab79-6a2d5e1eaea2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1059463864 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_errors.1059463864 |
Directory | /workspace/0.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_intg_err.739189832 |
Short name | T1270 |
Test name | |
Test status | |
Simulation time | 1293614256 ps |
CPU time | 10.66 seconds |
Started | Aug 07 07:22:40 PM PDT 24 |
Finished | Aug 07 07:22:51 PM PDT 24 |
Peak memory | 243644 kb |
Host | smart-e342fad8-eaf3-4961-bed4-59a036f253ef |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=739189832 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_int g_err.739189832 |
Directory | /workspace/0.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_aliasing.92503479 |
Short name | T307 |
Test name | |
Test status | |
Simulation time | 780383682 ps |
CPU time | 7.71 seconds |
Started | Aug 07 07:23:02 PM PDT 24 |
Finished | Aug 07 07:23:10 PM PDT 24 |
Peak memory | 238840 kb |
Host | smart-c8a65a68-fbf3-4866-97ec-8afd357f63d7 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=92503479 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_aliasi ng.92503479 |
Directory | /workspace/1.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_bit_bash.3902481750 |
Short name | T1227 |
Test name | |
Test status | |
Simulation time | 675547940 ps |
CPU time | 9.18 seconds |
Started | Aug 07 07:23:02 PM PDT 24 |
Finished | Aug 07 07:23:11 PM PDT 24 |
Peak memory | 240416 kb |
Host | smart-bd493fb2-a168-4cef-be69-ef5fdee23876 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3902481750 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_bit_ bash.3902481750 |
Directory | /workspace/1.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.3036517835 |
Short name | T1282 |
Test name | |
Test status | |
Simulation time | 98493174 ps |
CPU time | 2.5 seconds |
Started | Aug 07 07:23:01 PM PDT 24 |
Finished | Aug 07 07:23:04 PM PDT 24 |
Peak memory | 238896 kb |
Host | smart-44fc0c80-fbcd-4be1-bfb0-05aeec13f7ac |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3036517835 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_hw_r eset.3036517835 |
Directory | /workspace/1.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_mem_rw_with_rand_reset.898579407 |
Short name | T1277 |
Test name | |
Test status | |
Simulation time | 72837410 ps |
CPU time | 2.07 seconds |
Started | Aug 07 07:23:01 PM PDT 24 |
Finished | Aug 07 07:23:03 PM PDT 24 |
Peak memory | 243612 kb |
Host | smart-c2f5a158-575d-4c04-a5d8-a5143d21e8cf |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=898579407 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_mem_rw_with_rand_reset.898579407 |
Directory | /workspace/1.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_rw.3650405098 |
Short name | T300 |
Test name | |
Test status | |
Simulation time | 45856632 ps |
CPU time | 1.64 seconds |
Started | Aug 07 07:23:02 PM PDT 24 |
Finished | Aug 07 07:23:04 PM PDT 24 |
Peak memory | 241088 kb |
Host | smart-66f00b23-bf53-43e5-970d-06c4e82a7fd2 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3650405098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_rw.3650405098 |
Directory | /workspace/1.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_intr_test.3022396920 |
Short name | T1300 |
Test name | |
Test status | |
Simulation time | 69597668 ps |
CPU time | 1.35 seconds |
Started | Aug 07 07:23:02 PM PDT 24 |
Finished | Aug 07 07:23:03 PM PDT 24 |
Peak memory | 229940 kb |
Host | smart-da1bd575-63d4-402d-9d53-9fba730c8a8e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3022396920 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_intr_test.3022396920 |
Directory | /workspace/1.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_partial_access.2121693780 |
Short name | T1312 |
Test name | |
Test status | |
Simulation time | 134042907 ps |
CPU time | 1.48 seconds |
Started | Aug 07 07:23:02 PM PDT 24 |
Finished | Aug 07 07:23:04 PM PDT 24 |
Peak memory | 230448 kb |
Host | smart-a51eeda0-fe86-417e-b01a-212d38f53590 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2121693780 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctr l_mem_partial_access.2121693780 |
Directory | /workspace/1.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_walk.2716581741 |
Short name | T1320 |
Test name | |
Test status | |
Simulation time | 37371618 ps |
CPU time | 1.39 seconds |
Started | Aug 07 07:23:03 PM PDT 24 |
Finished | Aug 07 07:23:05 PM PDT 24 |
Peak memory | 229700 kb |
Host | smart-6f77f4e4-14cf-4c2e-a166-e2d228a07b91 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2716581741 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_mem_walk .2716581741 |
Directory | /workspace/1.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_same_csr_outstanding.1694488624 |
Short name | T1294 |
Test name | |
Test status | |
Simulation time | 47197882 ps |
CPU time | 2.12 seconds |
Started | Aug 07 07:23:03 PM PDT 24 |
Finished | Aug 07 07:23:05 PM PDT 24 |
Peak memory | 238904 kb |
Host | smart-ef225cdf-76c4-43e9-9857-71767618fe02 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1694488624 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_c trl_same_csr_outstanding.1694488624 |
Directory | /workspace/1.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_errors.3535674840 |
Short name | T1214 |
Test name | |
Test status | |
Simulation time | 282516430 ps |
CPU time | 6.24 seconds |
Started | Aug 07 07:22:52 PM PDT 24 |
Finished | Aug 07 07:22:59 PM PDT 24 |
Peak memory | 246080 kb |
Host | smart-fe48e2bf-6d68-4819-b4f8-96db2812c8b5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3535674840 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_errors.3535674840 |
Directory | /workspace/1.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_intg_err.2044516055 |
Short name | T1311 |
Test name | |
Test status | |
Simulation time | 841248130 ps |
CPU time | 10.54 seconds |
Started | Aug 07 07:23:02 PM PDT 24 |
Finished | Aug 07 07:23:12 PM PDT 24 |
Peak memory | 238836 kb |
Host | smart-b98e4afb-bfd1-4cd1-8b22-a9dbcb7c42a9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2044516055 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_in tg_err.2044516055 |
Directory | /workspace/1.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_mem_rw_with_rand_reset.3340152893 |
Short name | T1224 |
Test name | |
Test status | |
Simulation time | 274413859 ps |
CPU time | 3.52 seconds |
Started | Aug 07 07:24:26 PM PDT 24 |
Finished | Aug 07 07:24:30 PM PDT 24 |
Peak memory | 247048 kb |
Host | smart-45d7d3e0-5c83-4a22-937f-349fbd6ea751 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3340152893 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_mem_rw_with_rand_reset.3340152893 |
Directory | /workspace/10.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_intr_test.3619958086 |
Short name | T1261 |
Test name | |
Test status | |
Simulation time | 38252195 ps |
CPU time | 1.37 seconds |
Started | Aug 07 07:24:21 PM PDT 24 |
Finished | Aug 07 07:24:23 PM PDT 24 |
Peak memory | 230216 kb |
Host | smart-a58bc9f7-3ce2-4559-9955-201227022002 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3619958086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_intr_test.3619958086 |
Directory | /workspace/10.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_same_csr_outstanding.3360439901 |
Short name | T277 |
Test name | |
Test status | |
Simulation time | 92949197 ps |
CPU time | 2.25 seconds |
Started | Aug 07 07:24:25 PM PDT 24 |
Finished | Aug 07 07:24:27 PM PDT 24 |
Peak memory | 238844 kb |
Host | smart-8850da00-7123-41d7-ab6f-90d875f87f8a |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3360439901 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ ctrl_same_csr_outstanding.3360439901 |
Directory | /workspace/10.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.3610931485 |
Short name | T1274 |
Test name | |
Test status | |
Simulation time | 62811739 ps |
CPU time | 3.32 seconds |
Started | Aug 07 07:24:22 PM PDT 24 |
Finished | Aug 07 07:24:25 PM PDT 24 |
Peak memory | 238896 kb |
Host | smart-eb628d55-f99f-4451-8f6b-49a7caf69237 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3610931485 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_errors.3610931485 |
Directory | /workspace/10.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_intg_err.2970640670 |
Short name | T276 |
Test name | |
Test status | |
Simulation time | 1348814482 ps |
CPU time | 20.74 seconds |
Started | Aug 07 07:24:22 PM PDT 24 |
Finished | Aug 07 07:24:43 PM PDT 24 |
Peak memory | 245028 kb |
Host | smart-a41db030-d8e9-4d5e-8e9b-6ee3d0001f10 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2970640670 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_i ntg_err.2970640670 |
Directory | /workspace/10.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_mem_rw_with_rand_reset.389700638 |
Short name | T1253 |
Test name | |
Test status | |
Simulation time | 141169986 ps |
CPU time | 3.21 seconds |
Started | Aug 07 07:24:21 PM PDT 24 |
Finished | Aug 07 07:24:25 PM PDT 24 |
Peak memory | 247132 kb |
Host | smart-b09d0605-84ea-4e0f-bc45-c70ac4a49914 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=389700638 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_mem_rw_with_rand_reset.389700638 |
Directory | /workspace/11.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_rw.1479546403 |
Short name | T313 |
Test name | |
Test status | |
Simulation time | 148218330 ps |
CPU time | 1.59 seconds |
Started | Aug 07 07:24:22 PM PDT 24 |
Finished | Aug 07 07:24:23 PM PDT 24 |
Peak memory | 238744 kb |
Host | smart-7f677c6c-0992-4d8b-82d1-d9bd40faebed |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1479546403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_rw.1479546403 |
Directory | /workspace/11.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_intr_test.812649748 |
Short name | T1228 |
Test name | |
Test status | |
Simulation time | 41216810 ps |
CPU time | 1.37 seconds |
Started | Aug 07 07:24:25 PM PDT 24 |
Finished | Aug 07 07:24:27 PM PDT 24 |
Peak memory | 229920 kb |
Host | smart-434c2125-df92-4cfa-8b27-369817a3d714 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=812649748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_intr_test.812649748 |
Directory | /workspace/11.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_same_csr_outstanding.735421509 |
Short name | T1230 |
Test name | |
Test status | |
Simulation time | 55984192 ps |
CPU time | 1.96 seconds |
Started | Aug 07 07:24:27 PM PDT 24 |
Finished | Aug 07 07:24:29 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-7aa69edb-ac9b-492b-8a7e-bf2ce08ead4d |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=735421509 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_c trl_same_csr_outstanding.735421509 |
Directory | /workspace/11.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_errors.4182916413 |
Short name | T1192 |
Test name | |
Test status | |
Simulation time | 257092523 ps |
CPU time | 4.58 seconds |
Started | Aug 07 07:24:21 PM PDT 24 |
Finished | Aug 07 07:24:26 PM PDT 24 |
Peak memory | 245900 kb |
Host | smart-17c11116-5fef-4511-bd15-d91533bcac75 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4182916413 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_errors.4182916413 |
Directory | /workspace/11.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_intg_err.3984091643 |
Short name | T1245 |
Test name | |
Test status | |
Simulation time | 1342823899 ps |
CPU time | 20.87 seconds |
Started | Aug 07 07:24:25 PM PDT 24 |
Finished | Aug 07 07:24:46 PM PDT 24 |
Peak memory | 244992 kb |
Host | smart-ec33c0d4-f147-436d-a966-5cf28e09003b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3984091643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_i ntg_err.3984091643 |
Directory | /workspace/11.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_mem_rw_with_rand_reset.3861070978 |
Short name | T1218 |
Test name | |
Test status | |
Simulation time | 1748564557 ps |
CPU time | 3.79 seconds |
Started | Aug 07 07:24:32 PM PDT 24 |
Finished | Aug 07 07:24:36 PM PDT 24 |
Peak memory | 246300 kb |
Host | smart-3a4c0665-7a60-4da7-8db2-c77541c79f82 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3861070978 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_mem_rw_with_rand_reset.3861070978 |
Directory | /workspace/12.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_rw.3027606231 |
Short name | T310 |
Test name | |
Test status | |
Simulation time | 692963225 ps |
CPU time | 1.82 seconds |
Started | Aug 07 07:24:38 PM PDT 24 |
Finished | Aug 07 07:24:40 PM PDT 24 |
Peak memory | 240936 kb |
Host | smart-cd0af95e-6b29-46db-b390-4586e906cd2c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3027606231 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_rw.3027606231 |
Directory | /workspace/12.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_intr_test.3145610881 |
Short name | T1324 |
Test name | |
Test status | |
Simulation time | 145664625 ps |
CPU time | 1.48 seconds |
Started | Aug 07 07:24:23 PM PDT 24 |
Finished | Aug 07 07:24:25 PM PDT 24 |
Peak memory | 230152 kb |
Host | smart-eb25eba7-3e92-4a7d-b5a5-d138436caf60 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3145610881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_intr_test.3145610881 |
Directory | /workspace/12.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_same_csr_outstanding.519563052 |
Short name | T1223 |
Test name | |
Test status | |
Simulation time | 94740726 ps |
CPU time | 2.9 seconds |
Started | Aug 07 07:24:32 PM PDT 24 |
Finished | Aug 07 07:24:35 PM PDT 24 |
Peak memory | 238116 kb |
Host | smart-c0e693bb-1c09-4cfd-b4e4-c4fc8aa2e391 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=519563052 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_c trl_same_csr_outstanding.519563052 |
Directory | /workspace/12.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_errors.2584732040 |
Short name | T1246 |
Test name | |
Test status | |
Simulation time | 57614181 ps |
CPU time | 3.22 seconds |
Started | Aug 07 07:24:28 PM PDT 24 |
Finished | Aug 07 07:24:31 PM PDT 24 |
Peak memory | 245920 kb |
Host | smart-2c785695-598f-4f65-bcea-551ec1bba646 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2584732040 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_errors.2584732040 |
Directory | /workspace/12.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_intg_err.3086303215 |
Short name | T350 |
Test name | |
Test status | |
Simulation time | 1286582048 ps |
CPU time | 19.31 seconds |
Started | Aug 07 07:24:21 PM PDT 24 |
Finished | Aug 07 07:24:41 PM PDT 24 |
Peak memory | 238868 kb |
Host | smart-0df6901e-7576-45c9-9030-831ef803149e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3086303215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_i ntg_err.3086303215 |
Directory | /workspace/12.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_mem_rw_with_rand_reset.2073058358 |
Short name | T1229 |
Test name | |
Test status | |
Simulation time | 1663956061 ps |
CPU time | 5.09 seconds |
Started | Aug 07 07:24:31 PM PDT 24 |
Finished | Aug 07 07:24:36 PM PDT 24 |
Peak memory | 246964 kb |
Host | smart-30dbb795-8850-4165-b268-c65442036d9f |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2073058358 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_mem_rw_with_rand_reset.2073058358 |
Directory | /workspace/13.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.4158481406 |
Short name | T1284 |
Test name | |
Test status | |
Simulation time | 72253501 ps |
CPU time | 1.46 seconds |
Started | Aug 07 07:24:32 PM PDT 24 |
Finished | Aug 07 07:24:33 PM PDT 24 |
Peak memory | 238788 kb |
Host | smart-d247769c-f4fa-41a5-bd1a-dc4855e0cb18 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4158481406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_rw.4158481406 |
Directory | /workspace/13.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.14389211 |
Short name | T1205 |
Test name | |
Test status | |
Simulation time | 550569159 ps |
CPU time | 2.2 seconds |
Started | Aug 07 07:24:32 PM PDT 24 |
Finished | Aug 07 07:24:34 PM PDT 24 |
Peak memory | 229912 kb |
Host | smart-36976686-37a0-43bd-9bed-bb1793d1ed3d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=14389211 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_intr_test.14389211 |
Directory | /workspace/13.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.4175137844 |
Short name | T1249 |
Test name | |
Test status | |
Simulation time | 260276572 ps |
CPU time | 3.48 seconds |
Started | Aug 07 07:24:38 PM PDT 24 |
Finished | Aug 07 07:24:41 PM PDT 24 |
Peak memory | 241912 kb |
Host | smart-e8c3317d-1513-436d-9847-612a2bdc2c06 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4175137844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ ctrl_same_csr_outstanding.4175137844 |
Directory | /workspace/13.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_errors.2084303779 |
Short name | T1255 |
Test name | |
Test status | |
Simulation time | 101418326 ps |
CPU time | 3.07 seconds |
Started | Aug 07 07:24:31 PM PDT 24 |
Finished | Aug 07 07:24:35 PM PDT 24 |
Peak memory | 245808 kb |
Host | smart-b60438a4-cfa7-44d8-a2d9-bef8c6eb8c39 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2084303779 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_errors.2084303779 |
Directory | /workspace/13.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_intg_err.105831736 |
Short name | T1286 |
Test name | |
Test status | |
Simulation time | 1321154484 ps |
CPU time | 20.35 seconds |
Started | Aug 07 07:24:30 PM PDT 24 |
Finished | Aug 07 07:24:51 PM PDT 24 |
Peak memory | 238896 kb |
Host | smart-4dab1d22-3726-4243-907a-bcfe80e8149d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=105831736 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_in tg_err.105831736 |
Directory | /workspace/13.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_mem_rw_with_rand_reset.3505785207 |
Short name | T1318 |
Test name | |
Test status | |
Simulation time | 402732094 ps |
CPU time | 2.91 seconds |
Started | Aug 07 07:24:29 PM PDT 24 |
Finished | Aug 07 07:24:32 PM PDT 24 |
Peak memory | 247144 kb |
Host | smart-0ac5ca2c-39b3-42b1-bd51-7e773bd2dadd |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3505785207 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_mem_rw_with_rand_reset.3505785207 |
Directory | /workspace/14.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_rw.3571249238 |
Short name | T323 |
Test name | |
Test status | |
Simulation time | 69346070 ps |
CPU time | 1.59 seconds |
Started | Aug 07 07:24:32 PM PDT 24 |
Finished | Aug 07 07:24:33 PM PDT 24 |
Peak memory | 240644 kb |
Host | smart-c012fe6c-7d25-4ac7-9de7-88326649d308 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3571249238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_rw.3571249238 |
Directory | /workspace/14.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_intr_test.2452154318 |
Short name | T1269 |
Test name | |
Test status | |
Simulation time | 562113790 ps |
CPU time | 2.22 seconds |
Started | Aug 07 07:24:31 PM PDT 24 |
Finished | Aug 07 07:24:34 PM PDT 24 |
Peak memory | 229928 kb |
Host | smart-829130f5-0a95-4b0d-b650-627d350d58c4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2452154318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_intr_test.2452154318 |
Directory | /workspace/14.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_same_csr_outstanding.1520361323 |
Short name | T328 |
Test name | |
Test status | |
Simulation time | 275413256 ps |
CPU time | 2.97 seconds |
Started | Aug 07 07:24:38 PM PDT 24 |
Finished | Aug 07 07:24:41 PM PDT 24 |
Peak memory | 238800 kb |
Host | smart-4010afbf-42b0-41eb-9a94-eabdd13701a3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1520361323 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ ctrl_same_csr_outstanding.1520361323 |
Directory | /workspace/14.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_errors.3013795063 |
Short name | T1302 |
Test name | |
Test status | |
Simulation time | 306797486 ps |
CPU time | 5.8 seconds |
Started | Aug 07 07:24:38 PM PDT 24 |
Finished | Aug 07 07:24:44 PM PDT 24 |
Peak memory | 245976 kb |
Host | smart-cd56c5be-c58f-4da2-b511-e0016ea2ab9d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3013795063 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_errors.3013795063 |
Directory | /workspace/14.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_mem_rw_with_rand_reset.2046534960 |
Short name | T1206 |
Test name | |
Test status | |
Simulation time | 162846783 ps |
CPU time | 2.19 seconds |
Started | Aug 07 07:24:43 PM PDT 24 |
Finished | Aug 07 07:24:45 PM PDT 24 |
Peak memory | 244540 kb |
Host | smart-2210e550-66cb-41e2-985c-e396519837cd |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2046534960 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_mem_rw_with_rand_reset.2046534960 |
Directory | /workspace/15.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_rw.3146931450 |
Short name | T306 |
Test name | |
Test status | |
Simulation time | 66830418 ps |
CPU time | 1.76 seconds |
Started | Aug 07 07:24:40 PM PDT 24 |
Finished | Aug 07 07:24:41 PM PDT 24 |
Peak memory | 238072 kb |
Host | smart-b53ff272-004a-4410-960f-b6ac4060391d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3146931450 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_rw.3146931450 |
Directory | /workspace/15.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_intr_test.2138778847 |
Short name | T1203 |
Test name | |
Test status | |
Simulation time | 148113996 ps |
CPU time | 1.53 seconds |
Started | Aug 07 07:24:32 PM PDT 24 |
Finished | Aug 07 07:24:33 PM PDT 24 |
Peak memory | 229864 kb |
Host | smart-71d55dd1-cb82-4b1f-887d-b1d95b8ebbab |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2138778847 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_intr_test.2138778847 |
Directory | /workspace/15.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_same_csr_outstanding.644544474 |
Short name | T1234 |
Test name | |
Test status | |
Simulation time | 244731295 ps |
CPU time | 3.36 seconds |
Started | Aug 07 07:24:38 PM PDT 24 |
Finished | Aug 07 07:24:42 PM PDT 24 |
Peak memory | 238892 kb |
Host | smart-c2183117-1326-418d-9a07-289505f117d7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=644544474 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_c trl_same_csr_outstanding.644544474 |
Directory | /workspace/15.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_errors.3780954730 |
Short name | T1232 |
Test name | |
Test status | |
Simulation time | 501284906 ps |
CPU time | 5.96 seconds |
Started | Aug 07 07:24:38 PM PDT 24 |
Finished | Aug 07 07:24:44 PM PDT 24 |
Peak memory | 246460 kb |
Host | smart-f4306dbc-f04b-437f-8024-2619fc81d9ea |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3780954730 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_errors.3780954730 |
Directory | /workspace/15.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.2414542155 |
Short name | T1304 |
Test name | |
Test status | |
Simulation time | 2586843759 ps |
CPU time | 13.84 seconds |
Started | Aug 07 07:24:32 PM PDT 24 |
Finished | Aug 07 07:24:45 PM PDT 24 |
Peak memory | 243860 kb |
Host | smart-836f111e-8148-4549-ae2c-a6c9b9c779ae |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2414542155 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_i ntg_err.2414542155 |
Directory | /workspace/15.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_mem_rw_with_rand_reset.800229853 |
Short name | T1217 |
Test name | |
Test status | |
Simulation time | 178297141 ps |
CPU time | 3.27 seconds |
Started | Aug 07 07:24:51 PM PDT 24 |
Finished | Aug 07 07:24:55 PM PDT 24 |
Peak memory | 247052 kb |
Host | smart-205fd27d-f3b5-4fcf-8e04-e0b5056ea98e |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=800229853 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_mem_rw_with_rand_reset.800229853 |
Directory | /workspace/16.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_rw.3774213943 |
Short name | T303 |
Test name | |
Test status | |
Simulation time | 144211583 ps |
CPU time | 1.78 seconds |
Started | Aug 07 07:24:54 PM PDT 24 |
Finished | Aug 07 07:24:56 PM PDT 24 |
Peak memory | 238864 kb |
Host | smart-3e0d8436-d9e0-4ffc-b3ad-861edb0b2163 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3774213943 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_rw.3774213943 |
Directory | /workspace/16.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_intr_test.2453587153 |
Short name | T1250 |
Test name | |
Test status | |
Simulation time | 40160713 ps |
CPU time | 1.44 seconds |
Started | Aug 07 07:24:39 PM PDT 24 |
Finished | Aug 07 07:24:40 PM PDT 24 |
Peak memory | 230540 kb |
Host | smart-f94ac91e-f2d4-4e4d-b05f-5e1f6514d9a1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2453587153 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_intr_test.2453587153 |
Directory | /workspace/16.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_same_csr_outstanding.1919181669 |
Short name | T1215 |
Test name | |
Test status | |
Simulation time | 135103381 ps |
CPU time | 2.18 seconds |
Started | Aug 07 07:24:51 PM PDT 24 |
Finished | Aug 07 07:24:53 PM PDT 24 |
Peak memory | 241920 kb |
Host | smart-444ac7bc-62f1-46e5-9ccd-8f3591459888 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1919181669 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ ctrl_same_csr_outstanding.1919181669 |
Directory | /workspace/16.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_errors.1363906861 |
Short name | T1319 |
Test name | |
Test status | |
Simulation time | 73898323 ps |
CPU time | 5.1 seconds |
Started | Aug 07 07:24:39 PM PDT 24 |
Finished | Aug 07 07:24:45 PM PDT 24 |
Peak memory | 246072 kb |
Host | smart-2e589efa-ca83-4c1c-b4aa-40419bd72c14 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1363906861 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_errors.1363906861 |
Directory | /workspace/16.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_intg_err.3887001835 |
Short name | T1197 |
Test name | |
Test status | |
Simulation time | 746282196 ps |
CPU time | 10.51 seconds |
Started | Aug 07 07:24:43 PM PDT 24 |
Finished | Aug 07 07:24:54 PM PDT 24 |
Peak memory | 243612 kb |
Host | smart-0f8b6261-2150-4297-a986-7e6f22de601b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3887001835 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_i ntg_err.3887001835 |
Directory | /workspace/16.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_mem_rw_with_rand_reset.1200667971 |
Short name | T1309 |
Test name | |
Test status | |
Simulation time | 112481421 ps |
CPU time | 4.02 seconds |
Started | Aug 07 07:25:05 PM PDT 24 |
Finished | Aug 07 07:25:09 PM PDT 24 |
Peak memory | 247132 kb |
Host | smart-bad0707a-f027-473f-8ed3-7b6b83e444be |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1200667971 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_mem_rw_with_rand_reset.1200667971 |
Directory | /workspace/17.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_rw.3014323842 |
Short name | T1268 |
Test name | |
Test status | |
Simulation time | 644908216 ps |
CPU time | 1.76 seconds |
Started | Aug 07 07:25:01 PM PDT 24 |
Finished | Aug 07 07:25:03 PM PDT 24 |
Peak memory | 241128 kb |
Host | smart-f282d38d-b343-4a1b-a165-e2a3c83fdd3c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3014323842 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_rw.3014323842 |
Directory | /workspace/17.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_intr_test.204124070 |
Short name | T1289 |
Test name | |
Test status | |
Simulation time | 142335870 ps |
CPU time | 1.48 seconds |
Started | Aug 07 07:25:03 PM PDT 24 |
Finished | Aug 07 07:25:04 PM PDT 24 |
Peak memory | 230680 kb |
Host | smart-cf462a5a-71dd-4289-ae26-94223652aeb5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=204124070 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_intr_test.204124070 |
Directory | /workspace/17.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_same_csr_outstanding.1628785863 |
Short name | T1264 |
Test name | |
Test status | |
Simulation time | 132737149 ps |
CPU time | 2.32 seconds |
Started | Aug 07 07:25:02 PM PDT 24 |
Finished | Aug 07 07:25:04 PM PDT 24 |
Peak memory | 238784 kb |
Host | smart-93fde8f0-09a9-4a70-b6a8-3cd478d42018 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1628785863 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ ctrl_same_csr_outstanding.1628785863 |
Directory | /workspace/17.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_errors.2534094149 |
Short name | T1259 |
Test name | |
Test status | |
Simulation time | 2539067840 ps |
CPU time | 8.1 seconds |
Started | Aug 07 07:25:02 PM PDT 24 |
Finished | Aug 07 07:25:11 PM PDT 24 |
Peak memory | 246156 kb |
Host | smart-f7cd8e38-8be2-48da-a8d2-8778748c32b0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2534094149 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_errors.2534094149 |
Directory | /workspace/17.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_mem_rw_with_rand_reset.1704576244 |
Short name | T1271 |
Test name | |
Test status | |
Simulation time | 77996128 ps |
CPU time | 2.1 seconds |
Started | Aug 07 07:25:04 PM PDT 24 |
Finished | Aug 07 07:25:07 PM PDT 24 |
Peak memory | 245516 kb |
Host | smart-094acee1-3aef-4e32-9b9b-a8152f74a2aa |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1704576244 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_mem_rw_with_rand_reset.1704576244 |
Directory | /workspace/18.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.1625799630 |
Short name | T1237 |
Test name | |
Test status | |
Simulation time | 570197229 ps |
CPU time | 1.64 seconds |
Started | Aug 07 07:25:02 PM PDT 24 |
Finished | Aug 07 07:25:04 PM PDT 24 |
Peak memory | 240724 kb |
Host | smart-73566c0f-1763-46e0-bc1f-935fb65a17de |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1625799630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_rw.1625799630 |
Directory | /workspace/18.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.3944503880 |
Short name | T1299 |
Test name | |
Test status | |
Simulation time | 44256802 ps |
CPU time | 1.46 seconds |
Started | Aug 07 07:25:01 PM PDT 24 |
Finished | Aug 07 07:25:02 PM PDT 24 |
Peak memory | 229920 kb |
Host | smart-18b2f3e5-4fb9-4000-a7b7-1eb016666129 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3944503880 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_intr_test.3944503880 |
Directory | /workspace/18.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_same_csr_outstanding.2654457830 |
Short name | T1222 |
Test name | |
Test status | |
Simulation time | 182207933 ps |
CPU time | 3.21 seconds |
Started | Aug 07 07:25:02 PM PDT 24 |
Finished | Aug 07 07:25:06 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-340b36f8-6f24-4959-aaa1-b5ad217b8a2c |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2654457830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ ctrl_same_csr_outstanding.2654457830 |
Directory | /workspace/18.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_errors.3951065124 |
Short name | T1306 |
Test name | |
Test status | |
Simulation time | 106440665 ps |
CPU time | 3.65 seconds |
Started | Aug 07 07:25:03 PM PDT 24 |
Finished | Aug 07 07:25:07 PM PDT 24 |
Peak memory | 245804 kb |
Host | smart-52736375-00ee-425b-a637-8bbaeba883c7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3951065124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_errors.3951065124 |
Directory | /workspace/18.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_intg_err.1185288703 |
Short name | T354 |
Test name | |
Test status | |
Simulation time | 1351639410 ps |
CPU time | 17.23 seconds |
Started | Aug 07 07:25:02 PM PDT 24 |
Finished | Aug 07 07:25:19 PM PDT 24 |
Peak memory | 243996 kb |
Host | smart-169e7418-6a04-4de9-b6a7-ea69c8fd87f0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1185288703 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_i ntg_err.1185288703 |
Directory | /workspace/18.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_mem_rw_with_rand_reset.2047734970 |
Short name | T1212 |
Test name | |
Test status | |
Simulation time | 428388771 ps |
CPU time | 3.23 seconds |
Started | Aug 07 07:25:04 PM PDT 24 |
Finished | Aug 07 07:25:07 PM PDT 24 |
Peak memory | 247084 kb |
Host | smart-65ff96a0-23d4-4b92-939d-b7e47029ed2f |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2047734970 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_mem_rw_with_rand_reset.2047734970 |
Directory | /workspace/19.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_rw.4261976388 |
Short name | T1285 |
Test name | |
Test status | |
Simulation time | 169330385 ps |
CPU time | 1.95 seconds |
Started | Aug 07 07:25:01 PM PDT 24 |
Finished | Aug 07 07:25:03 PM PDT 24 |
Peak memory | 241440 kb |
Host | smart-174654ce-55d0-4c89-a2e9-2ea9a0d5e231 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4261976388 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_rw.4261976388 |
Directory | /workspace/19.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.1896795696 |
Short name | T1321 |
Test name | |
Test status | |
Simulation time | 542716795 ps |
CPU time | 1.71 seconds |
Started | Aug 07 07:25:02 PM PDT 24 |
Finished | Aug 07 07:25:04 PM PDT 24 |
Peak memory | 229908 kb |
Host | smart-5ead7d39-95eb-49ac-8635-00094150c23d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1896795696 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_intr_test.1896795696 |
Directory | /workspace/19.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_same_csr_outstanding.2999708944 |
Short name | T1240 |
Test name | |
Test status | |
Simulation time | 464471063 ps |
CPU time | 3.59 seconds |
Started | Aug 07 07:25:00 PM PDT 24 |
Finished | Aug 07 07:25:03 PM PDT 24 |
Peak memory | 238896 kb |
Host | smart-215f1408-59c5-4deb-9440-0afc2f640897 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2999708944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ ctrl_same_csr_outstanding.2999708944 |
Directory | /workspace/19.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_errors.235149224 |
Short name | T1198 |
Test name | |
Test status | |
Simulation time | 145248625 ps |
CPU time | 6.11 seconds |
Started | Aug 07 07:25:02 PM PDT 24 |
Finished | Aug 07 07:25:08 PM PDT 24 |
Peak memory | 246496 kb |
Host | smart-3e08e757-fdfc-401f-be6c-736719c0da18 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=235149224 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_errors.235149224 |
Directory | /workspace/19.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_intg_err.2817193200 |
Short name | T1298 |
Test name | |
Test status | |
Simulation time | 19938397251 ps |
CPU time | 35.07 seconds |
Started | Aug 07 07:25:01 PM PDT 24 |
Finished | Aug 07 07:25:36 PM PDT 24 |
Peak memory | 239048 kb |
Host | smart-b12d32d7-7c20-4ba2-9ee0-36eae9227609 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2817193200 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_i ntg_err.2817193200 |
Directory | /workspace/19.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.447134383 |
Short name | T304 |
Test name | |
Test status | |
Simulation time | 196902009 ps |
CPU time | 3.97 seconds |
Started | Aug 07 07:23:16 PM PDT 24 |
Finished | Aug 07 07:23:20 PM PDT 24 |
Peak memory | 238824 kb |
Host | smart-b9f2a444-5b18-43e4-bac2-05667dea01e0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=447134383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_alias ing.447134383 |
Directory | /workspace/2.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_bit_bash.1749971246 |
Short name | T312 |
Test name | |
Test status | |
Simulation time | 230168875 ps |
CPU time | 5.96 seconds |
Started | Aug 07 07:23:15 PM PDT 24 |
Finished | Aug 07 07:23:21 PM PDT 24 |
Peak memory | 230628 kb |
Host | smart-a46b679c-bc29-4039-bee7-c01a9735a7be |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1749971246 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_bit_ bash.1749971246 |
Directory | /workspace/2.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_hw_reset.1488273902 |
Short name | T302 |
Test name | |
Test status | |
Simulation time | 1565844372 ps |
CPU time | 2.49 seconds |
Started | Aug 07 07:23:15 PM PDT 24 |
Finished | Aug 07 07:23:18 PM PDT 24 |
Peak memory | 238848 kb |
Host | smart-ea7350c5-e127-422f-875a-38c34eb96ff3 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1488273902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_hw_r eset.1488273902 |
Directory | /workspace/2.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_mem_rw_with_rand_reset.3770924368 |
Short name | T1288 |
Test name | |
Test status | |
Simulation time | 77911346 ps |
CPU time | 1.99 seconds |
Started | Aug 07 07:23:37 PM PDT 24 |
Finished | Aug 07 07:23:39 PM PDT 24 |
Peak memory | 244260 kb |
Host | smart-059050a3-b61b-4116-b1c8-429f3da83e1c |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3770924368 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_mem_rw_with_rand_reset.3770924368 |
Directory | /workspace/2.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_rw.1777295800 |
Short name | T311 |
Test name | |
Test status | |
Simulation time | 42354630 ps |
CPU time | 1.6 seconds |
Started | Aug 07 07:23:16 PM PDT 24 |
Finished | Aug 07 07:23:18 PM PDT 24 |
Peak memory | 240912 kb |
Host | smart-713b506b-ecdb-4778-9295-3258c21a302d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1777295800 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_rw.1777295800 |
Directory | /workspace/2.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.2131390496 |
Short name | T1266 |
Test name | |
Test status | |
Simulation time | 145724820 ps |
CPU time | 1.49 seconds |
Started | Aug 07 07:23:17 PM PDT 24 |
Finished | Aug 07 07:23:19 PM PDT 24 |
Peak memory | 230704 kb |
Host | smart-50f44149-3a70-41d6-92ce-9d0320f78cd8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2131390496 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_intr_test.2131390496 |
Directory | /workspace/2.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_partial_access.3814273034 |
Short name | T1317 |
Test name | |
Test status | |
Simulation time | 69883753 ps |
CPU time | 1.41 seconds |
Started | Aug 07 07:23:15 PM PDT 24 |
Finished | Aug 07 07:23:17 PM PDT 24 |
Peak memory | 230456 kb |
Host | smart-fb72ef89-1304-4a92-9086-bbfc55d7c3c0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3814273034 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctr l_mem_partial_access.3814273034 |
Directory | /workspace/2.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_walk.1263599011 |
Short name | T1273 |
Test name | |
Test status | |
Simulation time | 55533979 ps |
CPU time | 1.33 seconds |
Started | Aug 07 07:23:18 PM PDT 24 |
Finished | Aug 07 07:23:20 PM PDT 24 |
Peak memory | 230068 kb |
Host | smart-c8ffa291-d299-4109-8990-6f02f6c365ef |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1263599011 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_mem_walk .1263599011 |
Directory | /workspace/2.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_same_csr_outstanding.4156035729 |
Short name | T1275 |
Test name | |
Test status | |
Simulation time | 990227541 ps |
CPU time | 3.38 seconds |
Started | Aug 07 07:23:37 PM PDT 24 |
Finished | Aug 07 07:23:41 PM PDT 24 |
Peak memory | 238812 kb |
Host | smart-9ea2ee85-5f0c-48e3-b46d-4072676acd1f |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4156035729 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_c trl_same_csr_outstanding.4156035729 |
Directory | /workspace/2.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_errors.333977273 |
Short name | T1307 |
Test name | |
Test status | |
Simulation time | 136514431 ps |
CPU time | 5.52 seconds |
Started | Aug 07 07:23:15 PM PDT 24 |
Finished | Aug 07 07:23:21 PM PDT 24 |
Peak memory | 246028 kb |
Host | smart-cac433a3-857f-440d-9146-02d914c17728 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=333977273 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_errors.333977273 |
Directory | /workspace/2.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_intg_err.2902361627 |
Short name | T353 |
Test name | |
Test status | |
Simulation time | 1346869633 ps |
CPU time | 11.39 seconds |
Started | Aug 07 07:23:15 PM PDT 24 |
Finished | Aug 07 07:23:26 PM PDT 24 |
Peak memory | 238916 kb |
Host | smart-b32163ad-d6f9-42c9-afaf-15d6716f6adc |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2902361627 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_in tg_err.2902361627 |
Directory | /workspace/2.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/20.otp_ctrl_intr_test.1892520152 |
Short name | T1220 |
Test name | |
Test status | |
Simulation time | 45981763 ps |
CPU time | 1.49 seconds |
Started | Aug 07 07:25:03 PM PDT 24 |
Finished | Aug 07 07:25:04 PM PDT 24 |
Peak memory | 229960 kb |
Host | smart-f9ba1cea-4471-47e1-8400-4f2cc62cc18f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1892520152 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_intr_test.1892520152 |
Directory | /workspace/20.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/21.otp_ctrl_intr_test.3245550024 |
Short name | T1238 |
Test name | |
Test status | |
Simulation time | 39690091 ps |
CPU time | 1.5 seconds |
Started | Aug 07 07:25:01 PM PDT 24 |
Finished | Aug 07 07:25:03 PM PDT 24 |
Peak memory | 229900 kb |
Host | smart-ac7e7b6f-7bf6-4bf6-84ff-827a002df7cb |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3245550024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_intr_test.3245550024 |
Directory | /workspace/21.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/22.otp_ctrl_intr_test.2245070855 |
Short name | T1231 |
Test name | |
Test status | |
Simulation time | 39693663 ps |
CPU time | 1.47 seconds |
Started | Aug 07 07:25:01 PM PDT 24 |
Finished | Aug 07 07:25:03 PM PDT 24 |
Peak memory | 229888 kb |
Host | smart-a6da0218-0eff-4085-9bb4-3ada296c4a4e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2245070855 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_intr_test.2245070855 |
Directory | /workspace/22.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/23.otp_ctrl_intr_test.3569471189 |
Short name | T1254 |
Test name | |
Test status | |
Simulation time | 577144954 ps |
CPU time | 2.08 seconds |
Started | Aug 07 07:25:03 PM PDT 24 |
Finished | Aug 07 07:25:05 PM PDT 24 |
Peak memory | 229940 kb |
Host | smart-0d49904e-cb6b-4109-a96e-44466c35094d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3569471189 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_intr_test.3569471189 |
Directory | /workspace/23.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/24.otp_ctrl_intr_test.4122343781 |
Short name | T1207 |
Test name | |
Test status | |
Simulation time | 607194026 ps |
CPU time | 1.86 seconds |
Started | Aug 07 07:25:02 PM PDT 24 |
Finished | Aug 07 07:25:04 PM PDT 24 |
Peak memory | 229936 kb |
Host | smart-c93460f6-411b-47e2-8f3b-314103dfffae |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4122343781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_intr_test.4122343781 |
Directory | /workspace/24.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.3441395245 |
Short name | T1291 |
Test name | |
Test status | |
Simulation time | 69824898 ps |
CPU time | 1.44 seconds |
Started | Aug 07 07:25:01 PM PDT 24 |
Finished | Aug 07 07:25:02 PM PDT 24 |
Peak memory | 230628 kb |
Host | smart-5aebd519-4d18-49c2-bbdc-e530d09f78de |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3441395245 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_intr_test.3441395245 |
Directory | /workspace/25.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/26.otp_ctrl_intr_test.1563556710 |
Short name | T1236 |
Test name | |
Test status | |
Simulation time | 47561712 ps |
CPU time | 1.51 seconds |
Started | Aug 07 07:25:02 PM PDT 24 |
Finished | Aug 07 07:25:04 PM PDT 24 |
Peak memory | 230668 kb |
Host | smart-023d4ba7-6b43-42e5-a100-b28d0504f8af |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1563556710 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_intr_test.1563556710 |
Directory | /workspace/26.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/27.otp_ctrl_intr_test.1383417060 |
Short name | T1241 |
Test name | |
Test status | |
Simulation time | 608899776 ps |
CPU time | 2.45 seconds |
Started | Aug 07 07:25:12 PM PDT 24 |
Finished | Aug 07 07:25:15 PM PDT 24 |
Peak memory | 229192 kb |
Host | smart-6c487aec-b592-48c4-8147-e5e24a9a2a55 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1383417060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_intr_test.1383417060 |
Directory | /workspace/27.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/28.otp_ctrl_intr_test.3128213167 |
Short name | T1225 |
Test name | |
Test status | |
Simulation time | 570429686 ps |
CPU time | 1.7 seconds |
Started | Aug 07 07:25:12 PM PDT 24 |
Finished | Aug 07 07:25:14 PM PDT 24 |
Peak memory | 230656 kb |
Host | smart-3aa1e171-bd8e-4f92-9756-1b13430b31ae |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3128213167 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_intr_test.3128213167 |
Directory | /workspace/28.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/29.otp_ctrl_intr_test.40060713 |
Short name | T1191 |
Test name | |
Test status | |
Simulation time | 40385035 ps |
CPU time | 1.39 seconds |
Started | Aug 07 07:25:14 PM PDT 24 |
Finished | Aug 07 07:25:16 PM PDT 24 |
Peak memory | 230668 kb |
Host | smart-d5f924f0-730a-4c53-a339-562b47cfce92 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=40060713 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_intr_test.40060713 |
Directory | /workspace/29.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_aliasing.4074354204 |
Short name | T1295 |
Test name | |
Test status | |
Simulation time | 164107700 ps |
CPU time | 6.18 seconds |
Started | Aug 07 07:23:37 PM PDT 24 |
Finished | Aug 07 07:23:43 PM PDT 24 |
Peak memory | 238872 kb |
Host | smart-f69312d3-9e0e-4d01-b052-ee4a179df499 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4074354204 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_alia sing.4074354204 |
Directory | /workspace/3.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_bit_bash.612830175 |
Short name | T1263 |
Test name | |
Test status | |
Simulation time | 138357597 ps |
CPU time | 6.63 seconds |
Started | Aug 07 07:23:37 PM PDT 24 |
Finished | Aug 07 07:23:44 PM PDT 24 |
Peak memory | 238864 kb |
Host | smart-0960bbbe-c7b2-41dd-abf0-027121936fac |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=612830175 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_bit_b ash.612830175 |
Directory | /workspace/3.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_hw_reset.3008942484 |
Short name | T1303 |
Test name | |
Test status | |
Simulation time | 1519195602 ps |
CPU time | 2.88 seconds |
Started | Aug 07 07:23:36 PM PDT 24 |
Finished | Aug 07 07:23:39 PM PDT 24 |
Peak memory | 238908 kb |
Host | smart-d0ab6d85-b908-4183-88d8-3c0592ac1949 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3008942484 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_hw_r eset.3008942484 |
Directory | /workspace/3.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.210368489 |
Short name | T1278 |
Test name | |
Test status | |
Simulation time | 166928975 ps |
CPU time | 2.13 seconds |
Started | Aug 07 07:23:38 PM PDT 24 |
Finished | Aug 07 07:23:40 PM PDT 24 |
Peak memory | 244132 kb |
Host | smart-a49559a5-1183-4925-a112-b2b51634f3b5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=210368489 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_mem_rw_with_rand_reset.210368489 |
Directory | /workspace/3.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_rw.777113229 |
Short name | T1283 |
Test name | |
Test status | |
Simulation time | 99633176 ps |
CPU time | 1.92 seconds |
Started | Aug 07 07:23:36 PM PDT 24 |
Finished | Aug 07 07:23:38 PM PDT 24 |
Peak memory | 241016 kb |
Host | smart-7992b8da-d097-4bdf-93f1-e0ed27a91c6b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=777113229 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_rw.777113229 |
Directory | /workspace/3.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_intr_test.3552305700 |
Short name | T1247 |
Test name | |
Test status | |
Simulation time | 572172384 ps |
CPU time | 1.6 seconds |
Started | Aug 07 07:23:36 PM PDT 24 |
Finished | Aug 07 07:23:37 PM PDT 24 |
Peak memory | 230640 kb |
Host | smart-c5104541-f523-4578-9201-1c09d7e52a0c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3552305700 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_intr_test.3552305700 |
Directory | /workspace/3.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_partial_access.1698088302 |
Short name | T1267 |
Test name | |
Test status | |
Simulation time | 35929654 ps |
CPU time | 1.34 seconds |
Started | Aug 07 07:23:36 PM PDT 24 |
Finished | Aug 07 07:23:38 PM PDT 24 |
Peak memory | 230484 kb |
Host | smart-fcd0066e-9226-4c17-9312-7f2c60e261d7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1698088302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctr l_mem_partial_access.1698088302 |
Directory | /workspace/3.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_walk.2783269229 |
Short name | T1189 |
Test name | |
Test status | |
Simulation time | 38798102 ps |
CPU time | 1.42 seconds |
Started | Aug 07 07:23:36 PM PDT 24 |
Finished | Aug 07 07:23:38 PM PDT 24 |
Peak memory | 229704 kb |
Host | smart-35eb1b9f-eea2-4f10-8d13-93bf3306f66f |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2783269229 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_mem_walk .2783269229 |
Directory | /workspace/3.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_same_csr_outstanding.1969814973 |
Short name | T1226 |
Test name | |
Test status | |
Simulation time | 176166791 ps |
CPU time | 1.91 seconds |
Started | Aug 07 07:23:38 PM PDT 24 |
Finished | Aug 07 07:23:40 PM PDT 24 |
Peak memory | 238880 kb |
Host | smart-eeceab2a-cca6-449e-86eb-83fecbc3a4ec |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1969814973 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_c trl_same_csr_outstanding.1969814973 |
Directory | /workspace/3.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.2423493527 |
Short name | T1251 |
Test name | |
Test status | |
Simulation time | 2802096679 ps |
CPU time | 8.71 seconds |
Started | Aug 07 07:23:39 PM PDT 24 |
Finished | Aug 07 07:23:47 PM PDT 24 |
Peak memory | 239012 kb |
Host | smart-2497438d-993c-4403-a608-eb901b9b91eb |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2423493527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_errors.2423493527 |
Directory | /workspace/3.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_intg_err.4229208982 |
Short name | T275 |
Test name | |
Test status | |
Simulation time | 696990218 ps |
CPU time | 10.06 seconds |
Started | Aug 07 07:23:38 PM PDT 24 |
Finished | Aug 07 07:23:48 PM PDT 24 |
Peak memory | 243540 kb |
Host | smart-c29216c9-3146-4f2e-86a8-f0060d88cb44 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4229208982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_in tg_err.4229208982 |
Directory | /workspace/3.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/30.otp_ctrl_intr_test.2460919554 |
Short name | T1296 |
Test name | |
Test status | |
Simulation time | 147691501 ps |
CPU time | 1.58 seconds |
Started | Aug 07 07:25:11 PM PDT 24 |
Finished | Aug 07 07:25:13 PM PDT 24 |
Peak memory | 229896 kb |
Host | smart-f6ed1d67-77b5-40b3-aad9-7a1829cdd10d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2460919554 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_intr_test.2460919554 |
Directory | /workspace/30.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/31.otp_ctrl_intr_test.490053156 |
Short name | T1248 |
Test name | |
Test status | |
Simulation time | 50811481 ps |
CPU time | 1.5 seconds |
Started | Aug 07 07:25:13 PM PDT 24 |
Finished | Aug 07 07:25:15 PM PDT 24 |
Peak memory | 229944 kb |
Host | smart-6e1ed698-a981-449c-91c6-340a002a39bf |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=490053156 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_intr_test.490053156 |
Directory | /workspace/31.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/32.otp_ctrl_intr_test.2539820838 |
Short name | T1242 |
Test name | |
Test status | |
Simulation time | 43004531 ps |
CPU time | 1.41 seconds |
Started | Aug 07 07:25:10 PM PDT 24 |
Finished | Aug 07 07:25:12 PM PDT 24 |
Peak memory | 229976 kb |
Host | smart-0e4bc9cc-4072-47c2-8620-512954f82457 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2539820838 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_intr_test.2539820838 |
Directory | /workspace/32.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/33.otp_ctrl_intr_test.110891896 |
Short name | T1209 |
Test name | |
Test status | |
Simulation time | 77186129 ps |
CPU time | 1.51 seconds |
Started | Aug 07 07:25:13 PM PDT 24 |
Finished | Aug 07 07:25:15 PM PDT 24 |
Peak memory | 230656 kb |
Host | smart-6926e9d2-c6e4-4fc8-8799-a15cfc53a407 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=110891896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_intr_test.110891896 |
Directory | /workspace/33.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/34.otp_ctrl_intr_test.425645433 |
Short name | T1258 |
Test name | |
Test status | |
Simulation time | 39138356 ps |
CPU time | 1.41 seconds |
Started | Aug 07 07:25:11 PM PDT 24 |
Finished | Aug 07 07:25:13 PM PDT 24 |
Peak memory | 229968 kb |
Host | smart-81797fef-a3b7-41ba-8094-6443f8bce096 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=425645433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_intr_test.425645433 |
Directory | /workspace/34.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.360874084 |
Short name | T1280 |
Test name | |
Test status | |
Simulation time | 39542159 ps |
CPU time | 1.4 seconds |
Started | Aug 07 07:25:12 PM PDT 24 |
Finished | Aug 07 07:25:14 PM PDT 24 |
Peak memory | 229912 kb |
Host | smart-0a65dcf0-8aab-4794-93dd-64a52a47972c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=360874084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_intr_test.360874084 |
Directory | /workspace/35.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/36.otp_ctrl_intr_test.1932442265 |
Short name | T1279 |
Test name | |
Test status | |
Simulation time | 564342300 ps |
CPU time | 1.69 seconds |
Started | Aug 07 07:25:14 PM PDT 24 |
Finished | Aug 07 07:25:16 PM PDT 24 |
Peak memory | 229996 kb |
Host | smart-065fb584-f198-4389-8d72-b8f10770c98a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1932442265 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_intr_test.1932442265 |
Directory | /workspace/36.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/37.otp_ctrl_intr_test.1136752496 |
Short name | T1314 |
Test name | |
Test status | |
Simulation time | 597586938 ps |
CPU time | 2.19 seconds |
Started | Aug 07 07:25:14 PM PDT 24 |
Finished | Aug 07 07:25:16 PM PDT 24 |
Peak memory | 230636 kb |
Host | smart-c3244af1-1bd1-4827-b0e3-4426aaf57e5c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1136752496 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_intr_test.1136752496 |
Directory | /workspace/37.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/38.otp_ctrl_intr_test.3474097412 |
Short name | T1211 |
Test name | |
Test status | |
Simulation time | 44939739 ps |
CPU time | 1.42 seconds |
Started | Aug 07 07:25:12 PM PDT 24 |
Finished | Aug 07 07:25:14 PM PDT 24 |
Peak memory | 229936 kb |
Host | smart-2a26ceb3-bb00-4a01-a6e7-834f5b6e8ed9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3474097412 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_intr_test.3474097412 |
Directory | /workspace/38.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/39.otp_ctrl_intr_test.1894153071 |
Short name | T1272 |
Test name | |
Test status | |
Simulation time | 39038531 ps |
CPU time | 1.44 seconds |
Started | Aug 07 07:25:13 PM PDT 24 |
Finished | Aug 07 07:25:15 PM PDT 24 |
Peak memory | 229888 kb |
Host | smart-82b80440-6c4b-4230-b066-469f7e5cf3d4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1894153071 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_intr_test.1894153071 |
Directory | /workspace/39.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_aliasing.1051737427 |
Short name | T1310 |
Test name | |
Test status | |
Simulation time | 96688993 ps |
CPU time | 3.71 seconds |
Started | Aug 07 07:24:11 PM PDT 24 |
Finished | Aug 07 07:24:15 PM PDT 24 |
Peak memory | 238856 kb |
Host | smart-3113fcc8-6cde-448c-889b-1403552fe0d5 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1051737427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_alia sing.1051737427 |
Directory | /workspace/4.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_bit_bash.3750411163 |
Short name | T278 |
Test name | |
Test status | |
Simulation time | 2026916272 ps |
CPU time | 13.59 seconds |
Started | Aug 07 07:24:12 PM PDT 24 |
Finished | Aug 07 07:24:26 PM PDT 24 |
Peak memory | 238772 kb |
Host | smart-ff133a86-cff0-4f2c-b58f-a7eb1c49ac29 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3750411163 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_bit_ bash.3750411163 |
Directory | /workspace/4.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_hw_reset.2313363800 |
Short name | T297 |
Test name | |
Test status | |
Simulation time | 103041447 ps |
CPU time | 2.41 seconds |
Started | Aug 07 07:24:12 PM PDT 24 |
Finished | Aug 07 07:24:15 PM PDT 24 |
Peak memory | 238816 kb |
Host | smart-84c93f29-8393-4cd8-8687-b088fe4fde8b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2313363800 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_hw_r eset.2313363800 |
Directory | /workspace/4.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_mem_rw_with_rand_reset.3537826040 |
Short name | T1323 |
Test name | |
Test status | |
Simulation time | 122547365 ps |
CPU time | 2.91 seconds |
Started | Aug 07 07:24:12 PM PDT 24 |
Finished | Aug 07 07:24:15 PM PDT 24 |
Peak memory | 247096 kb |
Host | smart-d442b76e-71a1-4033-848e-4e5d642d8bfe |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3537826040 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_mem_rw_with_rand_reset.3537826040 |
Directory | /workspace/4.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_rw.1988627987 |
Short name | T322 |
Test name | |
Test status | |
Simulation time | 44610453 ps |
CPU time | 1.7 seconds |
Started | Aug 07 07:24:11 PM PDT 24 |
Finished | Aug 07 07:24:13 PM PDT 24 |
Peak memory | 240996 kb |
Host | smart-cbd8bb30-be4b-436e-b2f4-62376886405e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1988627987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_rw.1988627987 |
Directory | /workspace/4.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_intr_test.568071589 |
Short name | T1235 |
Test name | |
Test status | |
Simulation time | 41416208 ps |
CPU time | 1.47 seconds |
Started | Aug 07 07:24:10 PM PDT 24 |
Finished | Aug 07 07:24:12 PM PDT 24 |
Peak memory | 229924 kb |
Host | smart-eb3d4a65-04c2-4681-a401-002ecaf08f98 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=568071589 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_intr_test.568071589 |
Directory | /workspace/4.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_partial_access.3439321821 |
Short name | T1194 |
Test name | |
Test status | |
Simulation time | 70556765 ps |
CPU time | 1.38 seconds |
Started | Aug 07 07:24:13 PM PDT 24 |
Finished | Aug 07 07:24:15 PM PDT 24 |
Peak memory | 230040 kb |
Host | smart-e7d2b730-b256-4ecf-a455-2d612a6f49a0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3439321821 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctr l_mem_partial_access.3439321821 |
Directory | /workspace/4.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_walk.2933510699 |
Short name | T1210 |
Test name | |
Test status | |
Simulation time | 39215853 ps |
CPU time | 1.29 seconds |
Started | Aug 07 07:24:11 PM PDT 24 |
Finished | Aug 07 07:24:13 PM PDT 24 |
Peak memory | 229836 kb |
Host | smart-acd7943b-a70c-4763-a26b-3d11b6c05b6e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2933510699 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_mem_walk .2933510699 |
Directory | /workspace/4.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_same_csr_outstanding.1344048896 |
Short name | T326 |
Test name | |
Test status | |
Simulation time | 195621588 ps |
CPU time | 2.84 seconds |
Started | Aug 07 07:24:08 PM PDT 24 |
Finished | Aug 07 07:24:11 PM PDT 24 |
Peak memory | 242084 kb |
Host | smart-672db20e-ae31-434d-a5f3-10fc1b9f052f |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1344048896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_c trl_same_csr_outstanding.1344048896 |
Directory | /workspace/4.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_errors.2556808021 |
Short name | T1322 |
Test name | |
Test status | |
Simulation time | 322300232 ps |
CPU time | 3.61 seconds |
Started | Aug 07 07:23:36 PM PDT 24 |
Finished | Aug 07 07:23:39 PM PDT 24 |
Peak memory | 245920 kb |
Host | smart-d92dd659-c2c5-443c-bfe1-ded1f689ae59 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2556808021 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_errors.2556808021 |
Directory | /workspace/4.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.44490518 |
Short name | T356 |
Test name | |
Test status | |
Simulation time | 10230690808 ps |
CPU time | 17.87 seconds |
Started | Aug 07 07:23:37 PM PDT 24 |
Finished | Aug 07 07:23:55 PM PDT 24 |
Peak memory | 244176 kb |
Host | smart-4625128c-b7ec-4d43-8d00-543934c67feb |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=44490518 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_intg _err.44490518 |
Directory | /workspace/4.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/40.otp_ctrl_intr_test.2461743151 |
Short name | T1260 |
Test name | |
Test status | |
Simulation time | 41401764 ps |
CPU time | 1.51 seconds |
Started | Aug 07 07:25:13 PM PDT 24 |
Finished | Aug 07 07:25:15 PM PDT 24 |
Peak memory | 229988 kb |
Host | smart-5e504383-568c-4a03-b550-f8efaa76dadf |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2461743151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_intr_test.2461743151 |
Directory | /workspace/40.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/41.otp_ctrl_intr_test.3341565503 |
Short name | T1239 |
Test name | |
Test status | |
Simulation time | 144983488 ps |
CPU time | 1.56 seconds |
Started | Aug 07 07:25:13 PM PDT 24 |
Finished | Aug 07 07:25:15 PM PDT 24 |
Peak memory | 230644 kb |
Host | smart-274afb98-afc5-4df7-ab4b-153bbe1a15f6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3341565503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_intr_test.3341565503 |
Directory | /workspace/41.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/42.otp_ctrl_intr_test.389326214 |
Short name | T1315 |
Test name | |
Test status | |
Simulation time | 39029730 ps |
CPU time | 1.44 seconds |
Started | Aug 07 07:25:14 PM PDT 24 |
Finished | Aug 07 07:25:16 PM PDT 24 |
Peak memory | 230224 kb |
Host | smart-d9ce043a-1b93-4bf1-bb6c-a74324902eb1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=389326214 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_intr_test.389326214 |
Directory | /workspace/42.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/43.otp_ctrl_intr_test.4240543396 |
Short name | T1297 |
Test name | |
Test status | |
Simulation time | 134405473 ps |
CPU time | 1.55 seconds |
Started | Aug 07 07:25:11 PM PDT 24 |
Finished | Aug 07 07:25:13 PM PDT 24 |
Peak memory | 229968 kb |
Host | smart-c29e2349-3c0a-46ac-aeac-f0553c4ece5c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4240543396 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_intr_test.4240543396 |
Directory | /workspace/43.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/44.otp_ctrl_intr_test.192110807 |
Short name | T1190 |
Test name | |
Test status | |
Simulation time | 43994757 ps |
CPU time | 1.43 seconds |
Started | Aug 07 07:25:12 PM PDT 24 |
Finished | Aug 07 07:25:14 PM PDT 24 |
Peak memory | 230640 kb |
Host | smart-94717f0c-960b-46f5-98a0-f3e18f72f4c3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=192110807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_intr_test.192110807 |
Directory | /workspace/44.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/45.otp_ctrl_intr_test.491052531 |
Short name | T1204 |
Test name | |
Test status | |
Simulation time | 84609583 ps |
CPU time | 1.6 seconds |
Started | Aug 07 07:25:14 PM PDT 24 |
Finished | Aug 07 07:25:16 PM PDT 24 |
Peak memory | 230684 kb |
Host | smart-540f22e2-49f8-40ca-a114-0ef3980f9309 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=491052531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_intr_test.491052531 |
Directory | /workspace/45.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/46.otp_ctrl_intr_test.1902868684 |
Short name | T1200 |
Test name | |
Test status | |
Simulation time | 80236977 ps |
CPU time | 1.42 seconds |
Started | Aug 07 07:25:12 PM PDT 24 |
Finished | Aug 07 07:25:13 PM PDT 24 |
Peak memory | 229952 kb |
Host | smart-16f67ac3-6f9d-4bf7-8eba-50a4c89349ee |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1902868684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_intr_test.1902868684 |
Directory | /workspace/46.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/47.otp_ctrl_intr_test.595623569 |
Short name | T1276 |
Test name | |
Test status | |
Simulation time | 80429121 ps |
CPU time | 1.44 seconds |
Started | Aug 07 07:25:14 PM PDT 24 |
Finished | Aug 07 07:25:15 PM PDT 24 |
Peak memory | 229956 kb |
Host | smart-bedd1920-38ae-445f-9df1-9ad2b2919f78 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=595623569 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_intr_test.595623569 |
Directory | /workspace/47.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/48.otp_ctrl_intr_test.1925042751 |
Short name | T1293 |
Test name | |
Test status | |
Simulation time | 77785093 ps |
CPU time | 1.49 seconds |
Started | Aug 07 07:25:13 PM PDT 24 |
Finished | Aug 07 07:25:15 PM PDT 24 |
Peak memory | 229924 kb |
Host | smart-59546f4f-67db-4399-8b2f-09bd9031ea7c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1925042751 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_intr_test.1925042751 |
Directory | /workspace/48.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/49.otp_ctrl_intr_test.1149514269 |
Short name | T1244 |
Test name | |
Test status | |
Simulation time | 532527011 ps |
CPU time | 1.88 seconds |
Started | Aug 07 07:25:13 PM PDT 24 |
Finished | Aug 07 07:25:15 PM PDT 24 |
Peak memory | 229968 kb |
Host | smart-420e2136-44fe-47f1-b99f-ed86c0570fbb |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1149514269 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_intr_test.1149514269 |
Directory | /workspace/49.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_mem_rw_with_rand_reset.1375253260 |
Short name | T1202 |
Test name | |
Test status | |
Simulation time | 1053333322 ps |
CPU time | 2.58 seconds |
Started | Aug 07 07:24:12 PM PDT 24 |
Finished | Aug 07 07:24:15 PM PDT 24 |
Peak memory | 244508 kb |
Host | smart-5ede6b50-f028-48a1-b561-0a31dc4abb69 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1375253260 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_mem_rw_with_rand_reset.1375253260 |
Directory | /workspace/5.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_rw.1110223462 |
Short name | T324 |
Test name | |
Test status | |
Simulation time | 143027809 ps |
CPU time | 1.74 seconds |
Started | Aug 07 07:24:13 PM PDT 24 |
Finished | Aug 07 07:24:14 PM PDT 24 |
Peak memory | 241096 kb |
Host | smart-7a433a84-1451-444c-92f9-1847b7d3803b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1110223462 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_rw.1110223462 |
Directory | /workspace/5.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.2419105572 |
Short name | T1193 |
Test name | |
Test status | |
Simulation time | 38873897 ps |
CPU time | 1.37 seconds |
Started | Aug 07 07:24:11 PM PDT 24 |
Finished | Aug 07 07:24:13 PM PDT 24 |
Peak memory | 230236 kb |
Host | smart-5dca29e5-eb5b-4e5a-b63b-f859c58e8710 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2419105572 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_intr_test.2419105572 |
Directory | /workspace/5.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_same_csr_outstanding.3001761356 |
Short name | T1257 |
Test name | |
Test status | |
Simulation time | 152337999 ps |
CPU time | 2.2 seconds |
Started | Aug 07 07:24:11 PM PDT 24 |
Finished | Aug 07 07:24:14 PM PDT 24 |
Peak memory | 238896 kb |
Host | smart-581360fb-3b46-44b2-9713-c8e47475f1f9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3001761356 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_c trl_same_csr_outstanding.3001761356 |
Directory | /workspace/5.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_errors.2826866706 |
Short name | T1216 |
Test name | |
Test status | |
Simulation time | 733327486 ps |
CPU time | 7.16 seconds |
Started | Aug 07 07:24:12 PM PDT 24 |
Finished | Aug 07 07:24:19 PM PDT 24 |
Peak memory | 245880 kb |
Host | smart-ce9f600d-5f7f-4d45-bf41-983c3b9eeea9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2826866706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_errors.2826866706 |
Directory | /workspace/5.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_intg_err.3269682263 |
Short name | T355 |
Test name | |
Test status | |
Simulation time | 5042722252 ps |
CPU time | 22.83 seconds |
Started | Aug 07 07:24:11 PM PDT 24 |
Finished | Aug 07 07:24:34 PM PDT 24 |
Peak memory | 238960 kb |
Host | smart-bd381ce8-d79c-486f-bd9e-9b7655a8105a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3269682263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_in tg_err.3269682263 |
Directory | /workspace/5.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_mem_rw_with_rand_reset.780192126 |
Short name | T1256 |
Test name | |
Test status | |
Simulation time | 207193576 ps |
CPU time | 2.91 seconds |
Started | Aug 07 07:24:11 PM PDT 24 |
Finished | Aug 07 07:24:14 PM PDT 24 |
Peak memory | 246548 kb |
Host | smart-74291dd8-9e59-428d-a236-1ef1b789ce6c |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=780192126 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_mem_rw_with_rand_reset.780192126 |
Directory | /workspace/6.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_rw.416673152 |
Short name | T1243 |
Test name | |
Test status | |
Simulation time | 85850881 ps |
CPU time | 1.72 seconds |
Started | Aug 07 07:24:12 PM PDT 24 |
Finished | Aug 07 07:24:14 PM PDT 24 |
Peak memory | 240960 kb |
Host | smart-a6b2ecc9-47fa-426c-a153-68a83146447b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=416673152 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_rw.416673152 |
Directory | /workspace/6.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_intr_test.3784135237 |
Short name | T1201 |
Test name | |
Test status | |
Simulation time | 574137430 ps |
CPU time | 2.01 seconds |
Started | Aug 07 07:24:14 PM PDT 24 |
Finished | Aug 07 07:24:16 PM PDT 24 |
Peak memory | 230616 kb |
Host | smart-09594765-a8f0-4c94-859e-ab0fc5a235d7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3784135237 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_intr_test.3784135237 |
Directory | /workspace/6.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_same_csr_outstanding.3078855694 |
Short name | T1252 |
Test name | |
Test status | |
Simulation time | 81537111 ps |
CPU time | 2.17 seconds |
Started | Aug 07 07:24:13 PM PDT 24 |
Finished | Aug 07 07:24:15 PM PDT 24 |
Peak memory | 238936 kb |
Host | smart-c3210fac-43d4-4b1a-8e99-421c784378df |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3078855694 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_c trl_same_csr_outstanding.3078855694 |
Directory | /workspace/6.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_errors.1640070834 |
Short name | T1221 |
Test name | |
Test status | |
Simulation time | 201864694 ps |
CPU time | 3.83 seconds |
Started | Aug 07 07:24:13 PM PDT 24 |
Finished | Aug 07 07:24:17 PM PDT 24 |
Peak memory | 238940 kb |
Host | smart-35bb7362-e99b-4eff-8c8d-4915e6b84811 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1640070834 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_errors.1640070834 |
Directory | /workspace/6.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_intg_err.3693532133 |
Short name | T1301 |
Test name | |
Test status | |
Simulation time | 20178013641 ps |
CPU time | 47.15 seconds |
Started | Aug 07 07:24:13 PM PDT 24 |
Finished | Aug 07 07:25:00 PM PDT 24 |
Peak memory | 244676 kb |
Host | smart-78ffdac5-7680-4c24-b97f-37eb7b466936 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3693532133 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_in tg_err.3693532133 |
Directory | /workspace/6.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_mem_rw_with_rand_reset.3040496656 |
Short name | T1313 |
Test name | |
Test status | |
Simulation time | 1659315538 ps |
CPU time | 3.86 seconds |
Started | Aug 07 07:24:21 PM PDT 24 |
Finished | Aug 07 07:24:25 PM PDT 24 |
Peak memory | 239000 kb |
Host | smart-6257a3dc-e89b-4065-af41-336e323d253e |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3040496656 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_mem_rw_with_rand_reset.3040496656 |
Directory | /workspace/7.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.3512958899 |
Short name | T1219 |
Test name | |
Test status | |
Simulation time | 610411200 ps |
CPU time | 1.83 seconds |
Started | Aug 07 07:24:21 PM PDT 24 |
Finished | Aug 07 07:24:23 PM PDT 24 |
Peak memory | 240520 kb |
Host | smart-4ec9f46c-e51f-4cb8-90d2-c489a5f1a9db |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3512958899 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_rw.3512958899 |
Directory | /workspace/7.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_intr_test.3869080023 |
Short name | T1308 |
Test name | |
Test status | |
Simulation time | 69216949 ps |
CPU time | 1.39 seconds |
Started | Aug 07 07:24:19 PM PDT 24 |
Finished | Aug 07 07:24:21 PM PDT 24 |
Peak memory | 230636 kb |
Host | smart-c5479380-7e36-4064-9ffa-08c33ac3d9fe |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3869080023 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_intr_test.3869080023 |
Directory | /workspace/7.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_same_csr_outstanding.4218101585 |
Short name | T281 |
Test name | |
Test status | |
Simulation time | 231133964 ps |
CPU time | 2.99 seconds |
Started | Aug 07 07:24:19 PM PDT 24 |
Finished | Aug 07 07:24:22 PM PDT 24 |
Peak memory | 238888 kb |
Host | smart-cf132c10-97d0-4635-8ef7-f8ea8e967a2d |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4218101585 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_c trl_same_csr_outstanding.4218101585 |
Directory | /workspace/7.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_errors.2255483004 |
Short name | T1290 |
Test name | |
Test status | |
Simulation time | 219330649 ps |
CPU time | 3.75 seconds |
Started | Aug 07 07:24:21 PM PDT 24 |
Finished | Aug 07 07:24:25 PM PDT 24 |
Peak memory | 245608 kb |
Host | smart-ddcddd06-9259-401f-bbde-28b801aae386 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2255483004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_errors.2255483004 |
Directory | /workspace/7.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_mem_rw_with_rand_reset.1926381557 |
Short name | T1316 |
Test name | |
Test status | |
Simulation time | 76057769 ps |
CPU time | 2.34 seconds |
Started | Aug 07 07:24:24 PM PDT 24 |
Finished | Aug 07 07:24:26 PM PDT 24 |
Peak memory | 245736 kb |
Host | smart-b7fae65c-dec8-4660-ac8e-96777fd02987 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1926381557 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_mem_rw_with_rand_reset.1926381557 |
Directory | /workspace/8.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_rw.1344859346 |
Short name | T325 |
Test name | |
Test status | |
Simulation time | 76151153 ps |
CPU time | 1.62 seconds |
Started | Aug 07 07:24:20 PM PDT 24 |
Finished | Aug 07 07:24:22 PM PDT 24 |
Peak memory | 241244 kb |
Host | smart-9480b782-bf1c-4523-b28c-cb9128fbeb18 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1344859346 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_rw.1344859346 |
Directory | /workspace/8.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_intr_test.1066680837 |
Short name | T1199 |
Test name | |
Test status | |
Simulation time | 71462716 ps |
CPU time | 1.4 seconds |
Started | Aug 07 07:24:20 PM PDT 24 |
Finished | Aug 07 07:24:21 PM PDT 24 |
Peak memory | 230636 kb |
Host | smart-0215ceca-66cc-4d22-be8e-3c1e789fd6b2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1066680837 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_intr_test.1066680837 |
Directory | /workspace/8.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_same_csr_outstanding.403862966 |
Short name | T327 |
Test name | |
Test status | |
Simulation time | 302327023 ps |
CPU time | 3.15 seconds |
Started | Aug 07 07:24:22 PM PDT 24 |
Finished | Aug 07 07:24:25 PM PDT 24 |
Peak memory | 238920 kb |
Host | smart-b542c2b4-8f04-4827-af2c-63244781ec3e |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=403862966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ct rl_same_csr_outstanding.403862966 |
Directory | /workspace/8.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.1693656031 |
Short name | T1196 |
Test name | |
Test status | |
Simulation time | 233814495 ps |
CPU time | 8.23 seconds |
Started | Aug 07 07:24:21 PM PDT 24 |
Finished | Aug 07 07:24:29 PM PDT 24 |
Peak memory | 246004 kb |
Host | smart-79a3b06c-b539-45f5-8713-f57de3625920 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1693656031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_errors.1693656031 |
Directory | /workspace/8.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_mem_rw_with_rand_reset.1167869248 |
Short name | T364 |
Test name | |
Test status | |
Simulation time | 264273108 ps |
CPU time | 2.37 seconds |
Started | Aug 07 07:24:21 PM PDT 24 |
Finished | Aug 07 07:24:24 PM PDT 24 |
Peak memory | 245164 kb |
Host | smart-4f949a07-3c05-4158-9bed-63c549a90a74 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1167869248 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_mem_rw_with_rand_reset.1167869248 |
Directory | /workspace/9.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_rw.1164910418 |
Short name | T309 |
Test name | |
Test status | |
Simulation time | 43287632 ps |
CPU time | 1.6 seconds |
Started | Aug 07 07:24:22 PM PDT 24 |
Finished | Aug 07 07:24:24 PM PDT 24 |
Peak memory | 238824 kb |
Host | smart-b03769df-461f-435d-b717-b192cd771bf8 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1164910418 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_rw.1164910418 |
Directory | /workspace/9.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_intr_test.1207132333 |
Short name | T1195 |
Test name | |
Test status | |
Simulation time | 569547273 ps |
CPU time | 1.41 seconds |
Started | Aug 07 07:24:22 PM PDT 24 |
Finished | Aug 07 07:24:24 PM PDT 24 |
Peak memory | 229916 kb |
Host | smart-328108cb-4e21-4b84-83a7-326a2b32b8fd |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1207132333 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_intr_test.1207132333 |
Directory | /workspace/9.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.3308003949 |
Short name | T1233 |
Test name | |
Test status | |
Simulation time | 51424927 ps |
CPU time | 1.94 seconds |
Started | Aug 07 07:24:22 PM PDT 24 |
Finished | Aug 07 07:24:24 PM PDT 24 |
Peak memory | 241920 kb |
Host | smart-056a061c-4cce-40be-a243-da2b0841d10f |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3308003949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_c trl_same_csr_outstanding.3308003949 |
Directory | /workspace/9.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_errors.4269963799 |
Short name | T1213 |
Test name | |
Test status | |
Simulation time | 168003459 ps |
CPU time | 3.56 seconds |
Started | Aug 07 07:24:24 PM PDT 24 |
Finished | Aug 07 07:24:27 PM PDT 24 |
Peak memory | 245820 kb |
Host | smart-633a9d5f-508b-41d6-b055-2fff6ff8ab6b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4269963799 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_errors.4269963799 |
Directory | /workspace/9.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.2048680525 |
Short name | T351 |
Test name | |
Test status | |
Simulation time | 4026711850 ps |
CPU time | 20.58 seconds |
Started | Aug 07 07:24:20 PM PDT 24 |
Finished | Aug 07 07:24:40 PM PDT 24 |
Peak memory | 244576 kb |
Host | smart-34771cac-0694-49cf-baa0-f76fe5d6888e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2048680525 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_in tg_err.2048680525 |
Directory | /workspace/9.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_background_chks.1411852567 |
Short name | T127 |
Test name | |
Test status | |
Simulation time | 11425198533 ps |
CPU time | 26.5 seconds |
Started | Aug 07 06:36:04 PM PDT 24 |
Finished | Aug 07 06:36:31 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-4531bb77-ae03-42b0-8090-9a05ca452d29 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1411852567 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_background_chks.1411852567 |
Directory | /workspace/0.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_check_fail.2643112039 |
Short name | T90 |
Test name | |
Test status | |
Simulation time | 17260166426 ps |
CPU time | 25.64 seconds |
Started | Aug 07 06:36:10 PM PDT 24 |
Finished | Aug 07 06:36:36 PM PDT 24 |
Peak memory | 244420 kb |
Host | smart-c784c0c2-c84f-4124-896a-c12c7abbe755 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2643112039 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_check_fail.2643112039 |
Directory | /workspace/0.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_dai_errs.2409301193 |
Short name | T456 |
Test name | |
Test status | |
Simulation time | 409540088 ps |
CPU time | 10.61 seconds |
Started | Aug 07 06:36:10 PM PDT 24 |
Finished | Aug 07 06:36:21 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-271f0055-2f2e-437c-becc-0a06fc33023e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2409301193 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_errs.2409301193 |
Directory | /workspace/0.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_dai_lock.83599503 |
Short name | T189 |
Test name | |
Test status | |
Simulation time | 2962884659 ps |
CPU time | 34.17 seconds |
Started | Aug 07 06:36:04 PM PDT 24 |
Finished | Aug 07 06:36:38 PM PDT 24 |
Peak memory | 243100 kb |
Host | smart-adb583cc-4189-486b-be34-72abbdb4938e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=83599503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_lock.83599503 |
Directory | /workspace/0.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_init_fail.3798724276 |
Short name | T176 |
Test name | |
Test status | |
Simulation time | 154065020 ps |
CPU time | 4.21 seconds |
Started | Aug 07 06:36:02 PM PDT 24 |
Finished | Aug 07 06:36:06 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-5391f628-7bdb-44a2-9e66-b8e46b459ac5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3798724276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_init_fail.3798724276 |
Directory | /workspace/0.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_low_freq_read.932716387 |
Short name | T115 |
Test name | |
Test status | |
Simulation time | 3448886151 ps |
CPU time | 12.42 seconds |
Started | Aug 07 06:36:09 PM PDT 24 |
Finished | Aug 07 06:36:21 PM PDT 24 |
Peak memory | 240784 kb |
Host | smart-acb1ac57-50f6-4cb2-9baf-c62c713e097a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=932716387 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_low_freq_read_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_low_freq_read.932716387 |
Directory | /workspace/0.otp_ctrl_low_freq_read/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_macro_errs.2760315368 |
Short name | T895 |
Test name | |
Test status | |
Simulation time | 1641267720 ps |
CPU time | 12.34 seconds |
Started | Aug 07 06:36:09 PM PDT 24 |
Finished | Aug 07 06:36:21 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-6a4c8deb-548c-4077-836b-1b84dc31fbcd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2760315368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_macro_errs.2760315368 |
Directory | /workspace/0.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_key_req.3322689203 |
Short name | T626 |
Test name | |
Test status | |
Simulation time | 1693325919 ps |
CPU time | 17.22 seconds |
Started | Aug 07 06:36:04 PM PDT 24 |
Finished | Aug 07 06:36:21 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-026a18d9-26e6-4f22-b99b-e19a295ebd03 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3322689203 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_key_req.3322689203 |
Directory | /workspace/0.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_lc_esc.4154375971 |
Short name | T1089 |
Test name | |
Test status | |
Simulation time | 129675303 ps |
CPU time | 4.83 seconds |
Started | Aug 07 06:35:59 PM PDT 24 |
Finished | Aug 07 06:36:03 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-9b75d840-b402-4861-9dcd-e31267276f48 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4154375971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_esc.4154375971 |
Directory | /workspace/0.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_lc_req.1211546176 |
Short name | T569 |
Test name | |
Test status | |
Simulation time | 1916294653 ps |
CPU time | 14.08 seconds |
Started | Aug 07 06:35:59 PM PDT 24 |
Finished | Aug 07 06:36:13 PM PDT 24 |
Peak memory | 248684 kb |
Host | smart-85d4344e-9804-41ca-99c1-6a9d2acfe2e9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1211546176 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_req.1211546176 |
Directory | /workspace/0.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_partition_walk.2953501426 |
Short name | T1108 |
Test name | |
Test status | |
Simulation time | 1621217769 ps |
CPU time | 20.03 seconds |
Started | Aug 07 06:36:03 PM PDT 24 |
Finished | Aug 07 06:36:23 PM PDT 24 |
Peak memory | 241968 kb |
Host | smart-52ee733b-4377-4643-863d-92fda6882e9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2953501426 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_partition_walk_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_partition_walk.2953501426 |
Directory | /workspace/0.otp_ctrl_partition_walk/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_sec_cm.290187854 |
Short name | T26 |
Test name | |
Test status | |
Simulation time | 9569275798 ps |
CPU time | 167.66 seconds |
Started | Aug 07 06:36:10 PM PDT 24 |
Finished | Aug 07 06:38:58 PM PDT 24 |
Peak memory | 265832 kb |
Host | smart-0331f1df-fb1a-4715-81de-9760e9ea9127 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=290187854 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_sec_cm.290187854 |
Directory | /workspace/0.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_smoke.1922073477 |
Short name | T975 |
Test name | |
Test status | |
Simulation time | 356373036 ps |
CPU time | 7.18 seconds |
Started | Aug 07 06:35:58 PM PDT 24 |
Finished | Aug 07 06:36:05 PM PDT 24 |
Peak memory | 248360 kb |
Host | smart-f1cf03db-ebe8-4a4d-bee8-d8867bbf54ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1922073477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_smoke.1922073477 |
Directory | /workspace/0.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_test_access.703610893 |
Short name | T382 |
Test name | |
Test status | |
Simulation time | 2270956405 ps |
CPU time | 15.97 seconds |
Started | Aug 07 06:36:10 PM PDT 24 |
Finished | Aug 07 06:36:26 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-15f3c9a9-073c-4dde-8840-8be52402b247 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=703610893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_test_access.703610893 |
Directory | /workspace/0.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_alert_test.336573354 |
Short name | T443 |
Test name | |
Test status | |
Simulation time | 84104319 ps |
CPU time | 1.89 seconds |
Started | Aug 07 06:36:19 PM PDT 24 |
Finished | Aug 07 06:36:21 PM PDT 24 |
Peak memory | 240944 kb |
Host | smart-7a8f8272-c0bd-4aa8-9801-a7befdaab0a7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=336573354 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_alert_test.336573354 |
Directory | /workspace/1.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_background_chks.2562267589 |
Short name | T366 |
Test name | |
Test status | |
Simulation time | 25243130623 ps |
CPU time | 49.92 seconds |
Started | Aug 07 06:36:15 PM PDT 24 |
Finished | Aug 07 06:37:05 PM PDT 24 |
Peak memory | 242656 kb |
Host | smart-56b253ea-5aea-4ef2-93df-dd7a6f429c43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2562267589 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_background_chks.2562267589 |
Directory | /workspace/1.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_dai_errs.4102780809 |
Short name | T4 |
Test name | |
Test status | |
Simulation time | 2304707167 ps |
CPU time | 19.12 seconds |
Started | Aug 07 06:36:09 PM PDT 24 |
Finished | Aug 07 06:36:28 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-51d75cdf-2d4e-42e1-a297-32c0b519a652 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4102780809 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_errs.4102780809 |
Directory | /workspace/1.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_dai_lock.4071781715 |
Short name | T897 |
Test name | |
Test status | |
Simulation time | 810875410 ps |
CPU time | 4.96 seconds |
Started | Aug 07 06:36:12 PM PDT 24 |
Finished | Aug 07 06:36:17 PM PDT 24 |
Peak memory | 241980 kb |
Host | smart-e6fd8aa6-1d26-4b27-891e-11dba98ef664 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4071781715 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_lock.4071781715 |
Directory | /workspace/1.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_init_fail.3509116464 |
Short name | T434 |
Test name | |
Test status | |
Simulation time | 1415401234 ps |
CPU time | 3.61 seconds |
Started | Aug 07 06:36:14 PM PDT 24 |
Finished | Aug 07 06:36:18 PM PDT 24 |
Peak memory | 241908 kb |
Host | smart-a222a274-3a9c-4501-8c46-113257c0f944 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3509116464 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_init_fail.3509116464 |
Directory | /workspace/1.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_macro_errs.4181361024 |
Short name | T1129 |
Test name | |
Test status | |
Simulation time | 1378948942 ps |
CPU time | 33.65 seconds |
Started | Aug 07 06:36:08 PM PDT 24 |
Finished | Aug 07 06:36:42 PM PDT 24 |
Peak memory | 244312 kb |
Host | smart-e07e4cb6-610d-4879-844c-1a65d3dc66a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4181361024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_macro_errs.4181361024 |
Directory | /workspace/1.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_key_req.653823488 |
Short name | T713 |
Test name | |
Test status | |
Simulation time | 8471913289 ps |
CPU time | 22.91 seconds |
Started | Aug 07 06:36:17 PM PDT 24 |
Finished | Aug 07 06:36:40 PM PDT 24 |
Peak memory | 248556 kb |
Host | smart-5cc171a8-e002-4ba1-91e5-f74e5bd5ab6d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=653823488 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_key_req.653823488 |
Directory | /workspace/1.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_lc_esc.3205476749 |
Short name | T954 |
Test name | |
Test status | |
Simulation time | 603895581 ps |
CPU time | 15.58 seconds |
Started | Aug 07 06:36:08 PM PDT 24 |
Finished | Aug 07 06:36:24 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-57b61ef8-12e2-4194-af6d-29374979414c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3205476749 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_esc.3205476749 |
Directory | /workspace/1.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_lc_req.1034414326 |
Short name | T103 |
Test name | |
Test status | |
Simulation time | 413987442 ps |
CPU time | 3.1 seconds |
Started | Aug 07 06:36:09 PM PDT 24 |
Finished | Aug 07 06:36:12 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-3821ad3e-1daf-4e70-828f-06594fa406e8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1034414326 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_req.1034414326 |
Directory | /workspace/1.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_regwen.2060651672 |
Short name | T1186 |
Test name | |
Test status | |
Simulation time | 220354257 ps |
CPU time | 4.32 seconds |
Started | Aug 07 06:36:16 PM PDT 24 |
Finished | Aug 07 06:36:21 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-7248aa97-2050-4d14-a3f1-851637405223 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2060651672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_regwen.2060651672 |
Directory | /workspace/1.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_sec_cm.2313987355 |
Short name | T25 |
Test name | |
Test status | |
Simulation time | 10864215935 ps |
CPU time | 204.47 seconds |
Started | Aug 07 06:36:14 PM PDT 24 |
Finished | Aug 07 06:39:39 PM PDT 24 |
Peak memory | 275512 kb |
Host | smart-6f1a965a-a9d0-4069-892f-b4cf257b3853 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2313987355 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_sec_cm.2313987355 |
Directory | /workspace/1.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_smoke.1930638153 |
Short name | T403 |
Test name | |
Test status | |
Simulation time | 106117749 ps |
CPU time | 2.81 seconds |
Started | Aug 07 06:36:03 PM PDT 24 |
Finished | Aug 07 06:36:06 PM PDT 24 |
Peak memory | 248312 kb |
Host | smart-4c386278-7479-4ade-9526-123d2a83034b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1930638153 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_smoke.1930638153 |
Directory | /workspace/1.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_stress_all.207046045 |
Short name | T634 |
Test name | |
Test status | |
Simulation time | 27606376056 ps |
CPU time | 152.13 seconds |
Started | Aug 07 06:36:16 PM PDT 24 |
Finished | Aug 07 06:38:48 PM PDT 24 |
Peak memory | 247004 kb |
Host | smart-0f853df8-74a8-46f1-8464-8713955e2cc3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=207046045 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_stress_all.207046045 |
Directory | /workspace/1.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_test_access.227722299 |
Short name | T1183 |
Test name | |
Test status | |
Simulation time | 458496749 ps |
CPU time | 12.48 seconds |
Started | Aug 07 06:36:23 PM PDT 24 |
Finished | Aug 07 06:36:36 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-be779ade-fe06-49d2-a28c-cf75f4b41e8f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=227722299 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_test_access.227722299 |
Directory | /workspace/1.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_alert_test.2001950932 |
Short name | T454 |
Test name | |
Test status | |
Simulation time | 83154004 ps |
CPU time | 1.9 seconds |
Started | Aug 07 06:37:24 PM PDT 24 |
Finished | Aug 07 06:37:26 PM PDT 24 |
Peak memory | 240508 kb |
Host | smart-b665e662-e512-4b64-b9fc-4849ad4f48ec |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2001950932 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_alert_test.2001950932 |
Directory | /workspace/10.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_check_fail.689728605 |
Short name | T1042 |
Test name | |
Test status | |
Simulation time | 524892276 ps |
CPU time | 11.61 seconds |
Started | Aug 07 06:37:24 PM PDT 24 |
Finished | Aug 07 06:37:36 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-4d0547b3-cece-4490-b5a2-d217345bf124 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=689728605 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_check_fail.689728605 |
Directory | /workspace/10.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_dai_errs.2322242631 |
Short name | T551 |
Test name | |
Test status | |
Simulation time | 316629123 ps |
CPU time | 15.41 seconds |
Started | Aug 07 06:37:21 PM PDT 24 |
Finished | Aug 07 06:37:37 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-4a260793-d12f-4b21-ae02-2a263ef54e00 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2322242631 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_errs.2322242631 |
Directory | /workspace/10.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_dai_lock.4274151325 |
Short name | T730 |
Test name | |
Test status | |
Simulation time | 2464389560 ps |
CPU time | 8.32 seconds |
Started | Aug 07 06:37:23 PM PDT 24 |
Finished | Aug 07 06:37:31 PM PDT 24 |
Peak memory | 242048 kb |
Host | smart-c791fc4a-3491-4058-a511-7311e7a7ea0f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4274151325 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_lock.4274151325 |
Directory | /workspace/10.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_init_fail.692818372 |
Short name | T518 |
Test name | |
Test status | |
Simulation time | 2043602872 ps |
CPU time | 3.87 seconds |
Started | Aug 07 06:37:21 PM PDT 24 |
Finished | Aug 07 06:37:25 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-977cc2ee-b643-4548-9fd4-ebf95d5f32d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=692818372 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_init_fail.692818372 |
Directory | /workspace/10.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_key_req.1851657976 |
Short name | T564 |
Test name | |
Test status | |
Simulation time | 690642214 ps |
CPU time | 7.17 seconds |
Started | Aug 07 06:37:24 PM PDT 24 |
Finished | Aug 07 06:37:31 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-61aceb16-4261-4a99-afa0-eb1543b739f8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1851657976 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_key_req.1851657976 |
Directory | /workspace/10.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_lc_esc.1901442988 |
Short name | T972 |
Test name | |
Test status | |
Simulation time | 654077507 ps |
CPU time | 8.15 seconds |
Started | Aug 07 06:37:24 PM PDT 24 |
Finished | Aug 07 06:37:33 PM PDT 24 |
Peak memory | 241840 kb |
Host | smart-e60cd77c-f543-45db-b83e-d655f8f227e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1901442988 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_esc.1901442988 |
Directory | /workspace/10.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_lc_req.2033787790 |
Short name | T525 |
Test name | |
Test status | |
Simulation time | 196661017 ps |
CPU time | 7.22 seconds |
Started | Aug 07 06:37:16 PM PDT 24 |
Finished | Aug 07 06:37:24 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-a0e9bab5-5bea-4f2b-9ccd-7557317c863a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2033787790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_req.2033787790 |
Directory | /workspace/10.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_regwen.3917694763 |
Short name | T359 |
Test name | |
Test status | |
Simulation time | 782084019 ps |
CPU time | 10.46 seconds |
Started | Aug 07 06:37:23 PM PDT 24 |
Finished | Aug 07 06:37:33 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-a3912a9d-1bac-45e7-b4cd-f1d6ac16d227 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3917694763 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_regwen.3917694763 |
Directory | /workspace/10.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_smoke.787383647 |
Short name | T1179 |
Test name | |
Test status | |
Simulation time | 256377276 ps |
CPU time | 6.02 seconds |
Started | Aug 07 06:37:17 PM PDT 24 |
Finished | Aug 07 06:37:23 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-c8c72ae5-12f6-46c4-a4ac-5fc13dff2010 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=787383647 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_smoke.787383647 |
Directory | /workspace/10.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_test_access.2296926424 |
Short name | T1161 |
Test name | |
Test status | |
Simulation time | 6370591926 ps |
CPU time | 43.58 seconds |
Started | Aug 07 06:37:23 PM PDT 24 |
Finished | Aug 07 06:38:07 PM PDT 24 |
Peak memory | 242124 kb |
Host | smart-e7ea71d7-fbf0-4c49-8431-cc605db475ea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2296926424 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_test_access.2296926424 |
Directory | /workspace/10.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/100.otp_ctrl_init_fail.835263337 |
Short name | T836 |
Test name | |
Test status | |
Simulation time | 1693770156 ps |
CPU time | 4.7 seconds |
Started | Aug 07 06:42:46 PM PDT 24 |
Finished | Aug 07 06:42:51 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-884273ca-bbef-4a88-a7e8-6e578302d645 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=835263337 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_init_fail.835263337 |
Directory | /workspace/100.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/100.otp_ctrl_parallel_lc_esc.2569651541 |
Short name | T153 |
Test name | |
Test status | |
Simulation time | 1260196461 ps |
CPU time | 11.35 seconds |
Started | Aug 07 06:42:52 PM PDT 24 |
Finished | Aug 07 06:43:04 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-30a43730-3efa-4204-8cf2-ca975f60b3c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2569651541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_parallel_lc_esc.2569651541 |
Directory | /workspace/100.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/101.otp_ctrl_init_fail.1670372409 |
Short name | T1106 |
Test name | |
Test status | |
Simulation time | 262904201 ps |
CPU time | 4.08 seconds |
Started | Aug 07 06:42:52 PM PDT 24 |
Finished | Aug 07 06:42:56 PM PDT 24 |
Peak memory | 241936 kb |
Host | smart-f04fc5d8-9379-41da-897c-f27ea4fb6a22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1670372409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_init_fail.1670372409 |
Directory | /workspace/101.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/101.otp_ctrl_parallel_lc_esc.681635322 |
Short name | T216 |
Test name | |
Test status | |
Simulation time | 156828860 ps |
CPU time | 4.58 seconds |
Started | Aug 07 06:42:52 PM PDT 24 |
Finished | Aug 07 06:42:57 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-590a9239-af1d-4179-81c8-204a922df08d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=681635322 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_parallel_lc_esc.681635322 |
Directory | /workspace/101.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/102.otp_ctrl_init_fail.723184233 |
Short name | T692 |
Test name | |
Test status | |
Simulation time | 2532459389 ps |
CPU time | 4.82 seconds |
Started | Aug 07 06:42:53 PM PDT 24 |
Finished | Aug 07 06:42:58 PM PDT 24 |
Peak memory | 241968 kb |
Host | smart-7c1a08b2-0624-44bc-9c03-6b5bfe5bfd09 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=723184233 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_init_fail.723184233 |
Directory | /workspace/102.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/102.otp_ctrl_parallel_lc_esc.2431851374 |
Short name | T934 |
Test name | |
Test status | |
Simulation time | 870591242 ps |
CPU time | 22.92 seconds |
Started | Aug 07 06:42:52 PM PDT 24 |
Finished | Aug 07 06:43:15 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-0e9b2bf9-9777-4351-8046-c9c2fdb858a9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2431851374 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_parallel_lc_esc.2431851374 |
Directory | /workspace/102.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/103.otp_ctrl_init_fail.1524982666 |
Short name | T412 |
Test name | |
Test status | |
Simulation time | 140114570 ps |
CPU time | 4 seconds |
Started | Aug 07 06:42:53 PM PDT 24 |
Finished | Aug 07 06:42:57 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-e4bf3b5b-c787-4563-bc97-0c63c2d58c50 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1524982666 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_init_fail.1524982666 |
Directory | /workspace/103.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/103.otp_ctrl_parallel_lc_esc.616452209 |
Short name | T457 |
Test name | |
Test status | |
Simulation time | 399860985 ps |
CPU time | 4.48 seconds |
Started | Aug 07 06:42:51 PM PDT 24 |
Finished | Aug 07 06:42:56 PM PDT 24 |
Peak memory | 242132 kb |
Host | smart-af35c013-b9b7-42ac-a71d-c39b574ef90a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=616452209 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_parallel_lc_esc.616452209 |
Directory | /workspace/103.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/104.otp_ctrl_init_fail.1160678712 |
Short name | T67 |
Test name | |
Test status | |
Simulation time | 1865257136 ps |
CPU time | 4.56 seconds |
Started | Aug 07 06:42:52 PM PDT 24 |
Finished | Aug 07 06:42:57 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-a3cee9ee-6deb-496a-80db-d75b9e1b5b93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1160678712 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_init_fail.1160678712 |
Directory | /workspace/104.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/104.otp_ctrl_parallel_lc_esc.4118683702 |
Short name | T217 |
Test name | |
Test status | |
Simulation time | 1162292681 ps |
CPU time | 19.42 seconds |
Started | Aug 07 06:42:53 PM PDT 24 |
Finished | Aug 07 06:43:13 PM PDT 24 |
Peak memory | 242092 kb |
Host | smart-e6f672cf-4e03-4bdf-85a4-133c0744d387 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4118683702 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_parallel_lc_esc.4118683702 |
Directory | /workspace/104.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/105.otp_ctrl_init_fail.3050983720 |
Short name | T823 |
Test name | |
Test status | |
Simulation time | 2558716492 ps |
CPU time | 7.99 seconds |
Started | Aug 07 06:42:55 PM PDT 24 |
Finished | Aug 07 06:43:03 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-4c74c2b4-3089-4573-b4ac-c614f2691f20 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3050983720 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_init_fail.3050983720 |
Directory | /workspace/105.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/105.otp_ctrl_parallel_lc_esc.1516602283 |
Short name | T157 |
Test name | |
Test status | |
Simulation time | 1845370136 ps |
CPU time | 17.73 seconds |
Started | Aug 07 06:42:56 PM PDT 24 |
Finished | Aug 07 06:43:14 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-a88d6f0b-ffae-4204-93b4-33ba9eea38eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1516602283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_parallel_lc_esc.1516602283 |
Directory | /workspace/105.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/106.otp_ctrl_init_fail.2261283355 |
Short name | T686 |
Test name | |
Test status | |
Simulation time | 339174524 ps |
CPU time | 4.06 seconds |
Started | Aug 07 06:42:58 PM PDT 24 |
Finished | Aug 07 06:43:02 PM PDT 24 |
Peak memory | 242060 kb |
Host | smart-44e4c0a5-efb8-4ed2-bfe5-ef006f251601 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2261283355 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_init_fail.2261283355 |
Directory | /workspace/106.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/106.otp_ctrl_parallel_lc_esc.2418572358 |
Short name | T1142 |
Test name | |
Test status | |
Simulation time | 363168152 ps |
CPU time | 4.45 seconds |
Started | Aug 07 06:43:00 PM PDT 24 |
Finished | Aug 07 06:43:04 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-a73777aa-688a-4ccf-8508-25ceaa6e6793 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2418572358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_parallel_lc_esc.2418572358 |
Directory | /workspace/106.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/107.otp_ctrl_init_fail.3384281860 |
Short name | T76 |
Test name | |
Test status | |
Simulation time | 511633865 ps |
CPU time | 5.36 seconds |
Started | Aug 07 06:43:00 PM PDT 24 |
Finished | Aug 07 06:43:05 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-cf0865fe-845a-47c2-9391-1691586bf65b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3384281860 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_init_fail.3384281860 |
Directory | /workspace/107.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/107.otp_ctrl_parallel_lc_esc.3395258503 |
Short name | T568 |
Test name | |
Test status | |
Simulation time | 1978863921 ps |
CPU time | 15.36 seconds |
Started | Aug 07 06:42:58 PM PDT 24 |
Finished | Aug 07 06:43:14 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-c2554c04-f92c-4697-86b5-e617a6a6c7a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3395258503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_parallel_lc_esc.3395258503 |
Directory | /workspace/107.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/108.otp_ctrl_init_fail.3025707021 |
Short name | T899 |
Test name | |
Test status | |
Simulation time | 1823496381 ps |
CPU time | 6.04 seconds |
Started | Aug 07 06:42:58 PM PDT 24 |
Finished | Aug 07 06:43:04 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-08147d8f-9d44-404c-8e90-f29bb010e6b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3025707021 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_init_fail.3025707021 |
Directory | /workspace/108.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/108.otp_ctrl_parallel_lc_esc.1766454001 |
Short name | T595 |
Test name | |
Test status | |
Simulation time | 1017238754 ps |
CPU time | 23.55 seconds |
Started | Aug 07 06:42:56 PM PDT 24 |
Finished | Aug 07 06:43:20 PM PDT 24 |
Peak memory | 242048 kb |
Host | smart-65306505-b462-41db-bbde-e1e9e6298882 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1766454001 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_parallel_lc_esc.1766454001 |
Directory | /workspace/108.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/109.otp_ctrl_init_fail.1445905668 |
Short name | T474 |
Test name | |
Test status | |
Simulation time | 526504265 ps |
CPU time | 5.26 seconds |
Started | Aug 07 06:42:58 PM PDT 24 |
Finished | Aug 07 06:43:04 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-bbdef8f7-d7e8-428c-9802-d78a9a6ff0e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1445905668 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_init_fail.1445905668 |
Directory | /workspace/109.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/109.otp_ctrl_parallel_lc_esc.1267220837 |
Short name | T1063 |
Test name | |
Test status | |
Simulation time | 7011914473 ps |
CPU time | 16.05 seconds |
Started | Aug 07 06:42:58 PM PDT 24 |
Finished | Aug 07 06:43:14 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-abfecfd7-f58e-48f1-b7b9-45323d66efe3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1267220837 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_parallel_lc_esc.1267220837 |
Directory | /workspace/109.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_alert_test.2632286112 |
Short name | T475 |
Test name | |
Test status | |
Simulation time | 303418814 ps |
CPU time | 2.04 seconds |
Started | Aug 07 06:37:33 PM PDT 24 |
Finished | Aug 07 06:37:35 PM PDT 24 |
Peak memory | 240868 kb |
Host | smart-0915b5c5-b297-4f84-ad2e-02b378fb6bd5 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2632286112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_alert_test.2632286112 |
Directory | /workspace/11.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_dai_errs.4203773467 |
Short name | T591 |
Test name | |
Test status | |
Simulation time | 5441360505 ps |
CPU time | 24.19 seconds |
Started | Aug 07 06:37:28 PM PDT 24 |
Finished | Aug 07 06:37:53 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-3595acd2-1d20-47c0-9ca5-1e46f23f5ff4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4203773467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_errs.4203773467 |
Directory | /workspace/11.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_dai_lock.3970770828 |
Short name | T888 |
Test name | |
Test status | |
Simulation time | 951510994 ps |
CPU time | 21.18 seconds |
Started | Aug 07 06:37:28 PM PDT 24 |
Finished | Aug 07 06:37:50 PM PDT 24 |
Peak memory | 248656 kb |
Host | smart-6c06d56a-5c6f-4b0d-8b51-f3bce5a585cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3970770828 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_lock.3970770828 |
Directory | /workspace/11.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_init_fail.1955922 |
Short name | T73 |
Test name | |
Test status | |
Simulation time | 245021421 ps |
CPU time | 4.02 seconds |
Started | Aug 07 06:37:28 PM PDT 24 |
Finished | Aug 07 06:37:32 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-910d3a67-aa9a-4629-8cf2-6da31bb1848b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1955922 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_init_fail.1955922 |
Directory | /workspace/11.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_key_req.3241708467 |
Short name | T370 |
Test name | |
Test status | |
Simulation time | 1579536618 ps |
CPU time | 23.52 seconds |
Started | Aug 07 06:37:28 PM PDT 24 |
Finished | Aug 07 06:37:52 PM PDT 24 |
Peak memory | 241900 kb |
Host | smart-583b9d0d-0e66-4e75-a0ab-a8e210ebc333 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3241708467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_key_req.3241708467 |
Directory | /workspace/11.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_lc_esc.1793840983 |
Short name | T582 |
Test name | |
Test status | |
Simulation time | 317870220 ps |
CPU time | 19.49 seconds |
Started | Aug 07 06:37:28 PM PDT 24 |
Finished | Aug 07 06:37:48 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-f8c5bebe-ab8f-4f37-9a95-080b5646a283 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1793840983 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_esc.1793840983 |
Directory | /workspace/11.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_lc_req.163339558 |
Short name | T928 |
Test name | |
Test status | |
Simulation time | 1013455163 ps |
CPU time | 7.94 seconds |
Started | Aug 07 06:37:28 PM PDT 24 |
Finished | Aug 07 06:37:36 PM PDT 24 |
Peak memory | 248644 kb |
Host | smart-ba76a0d8-e5fa-461d-959b-59bdfcac10a1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=163339558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_req.163339558 |
Directory | /workspace/11.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_regwen.3663885904 |
Short name | T1060 |
Test name | |
Test status | |
Simulation time | 169806543 ps |
CPU time | 4.29 seconds |
Started | Aug 07 06:37:29 PM PDT 24 |
Finished | Aug 07 06:37:34 PM PDT 24 |
Peak memory | 241940 kb |
Host | smart-50f56574-47e3-4864-ba7d-0439bf5f52b1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3663885904 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_regwen.3663885904 |
Directory | /workspace/11.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_smoke.462818320 |
Short name | T395 |
Test name | |
Test status | |
Simulation time | 2037368363 ps |
CPU time | 10.2 seconds |
Started | Aug 07 06:37:23 PM PDT 24 |
Finished | Aug 07 06:37:33 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-054f03f2-5436-4d50-a3c6-5fa86741bd0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=462818320 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_smoke.462818320 |
Directory | /workspace/11.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_stress_all.731074349 |
Short name | T922 |
Test name | |
Test status | |
Simulation time | 7031754450 ps |
CPU time | 161.72 seconds |
Started | Aug 07 06:37:33 PM PDT 24 |
Finished | Aug 07 06:40:14 PM PDT 24 |
Peak memory | 265048 kb |
Host | smart-91a0c171-e922-4f40-bebc-307747e67792 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=731074349 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all. 731074349 |
Directory | /workspace/11.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_test_access.80701136 |
Short name | T400 |
Test name | |
Test status | |
Simulation time | 1075900643 ps |
CPU time | 8.31 seconds |
Started | Aug 07 06:37:28 PM PDT 24 |
Finished | Aug 07 06:37:37 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-08bb1300-87e2-4ba1-b158-320c87e0bd17 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=80701136 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_test_access.80701136 |
Directory | /workspace/11.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/110.otp_ctrl_init_fail.3963559222 |
Short name | T501 |
Test name | |
Test status | |
Simulation time | 164072185 ps |
CPU time | 5.25 seconds |
Started | Aug 07 06:42:57 PM PDT 24 |
Finished | Aug 07 06:43:02 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-65f5153e-0e4e-4cb0-98d1-3b6d585ac616 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3963559222 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_init_fail.3963559222 |
Directory | /workspace/110.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/110.otp_ctrl_parallel_lc_esc.3607090166 |
Short name | T1052 |
Test name | |
Test status | |
Simulation time | 572941623 ps |
CPU time | 4.07 seconds |
Started | Aug 07 06:43:06 PM PDT 24 |
Finished | Aug 07 06:43:10 PM PDT 24 |
Peak memory | 241888 kb |
Host | smart-9c149037-18b7-481d-96a8-b237df8a2516 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3607090166 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_parallel_lc_esc.3607090166 |
Directory | /workspace/110.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/111.otp_ctrl_init_fail.2251070374 |
Short name | T1137 |
Test name | |
Test status | |
Simulation time | 146977872 ps |
CPU time | 4.05 seconds |
Started | Aug 07 06:43:06 PM PDT 24 |
Finished | Aug 07 06:43:10 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-27e52457-95e8-4fc7-8f41-3920982cb062 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2251070374 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_init_fail.2251070374 |
Directory | /workspace/111.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/111.otp_ctrl_parallel_lc_esc.3301479328 |
Short name | T1076 |
Test name | |
Test status | |
Simulation time | 229131127 ps |
CPU time | 6.67 seconds |
Started | Aug 07 06:43:04 PM PDT 24 |
Finished | Aug 07 06:43:11 PM PDT 24 |
Peak memory | 241800 kb |
Host | smart-581672dd-1a46-4400-8fa5-7b2ed3f9760c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3301479328 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_parallel_lc_esc.3301479328 |
Directory | /workspace/111.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/112.otp_ctrl_init_fail.820679148 |
Short name | T725 |
Test name | |
Test status | |
Simulation time | 307256364 ps |
CPU time | 4.24 seconds |
Started | Aug 07 06:43:09 PM PDT 24 |
Finished | Aug 07 06:43:14 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-ac17c173-0f9e-45bf-b535-3b1753f0aede |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=820679148 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_init_fail.820679148 |
Directory | /workspace/112.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/112.otp_ctrl_parallel_lc_esc.3330538702 |
Short name | T933 |
Test name | |
Test status | |
Simulation time | 311710453 ps |
CPU time | 5.65 seconds |
Started | Aug 07 06:43:10 PM PDT 24 |
Finished | Aug 07 06:43:15 PM PDT 24 |
Peak memory | 241980 kb |
Host | smart-d36ae925-918b-4ec7-a436-e5ef88556d42 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3330538702 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_parallel_lc_esc.3330538702 |
Directory | /workspace/112.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/113.otp_ctrl_init_fail.4165943155 |
Short name | T1011 |
Test name | |
Test status | |
Simulation time | 186385961 ps |
CPU time | 4.85 seconds |
Started | Aug 07 06:43:09 PM PDT 24 |
Finished | Aug 07 06:43:14 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-4b6982fc-fb10-4f54-93d3-a68599c19cc3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4165943155 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_init_fail.4165943155 |
Directory | /workspace/113.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/113.otp_ctrl_parallel_lc_esc.3908817128 |
Short name | T779 |
Test name | |
Test status | |
Simulation time | 285008520 ps |
CPU time | 4.45 seconds |
Started | Aug 07 06:43:10 PM PDT 24 |
Finished | Aug 07 06:43:15 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-6fc3acc6-9546-47cf-88bd-9b35db77f412 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3908817128 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_parallel_lc_esc.3908817128 |
Directory | /workspace/113.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/114.otp_ctrl_parallel_lc_esc.2270961015 |
Short name | T580 |
Test name | |
Test status | |
Simulation time | 2213011118 ps |
CPU time | 25.88 seconds |
Started | Aug 07 06:43:07 PM PDT 24 |
Finished | Aug 07 06:43:33 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-7e661713-4908-47b4-9105-32165737bb11 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2270961015 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_parallel_lc_esc.2270961015 |
Directory | /workspace/114.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/115.otp_ctrl_parallel_lc_esc.1428277307 |
Short name | T774 |
Test name | |
Test status | |
Simulation time | 9647875008 ps |
CPU time | 22.91 seconds |
Started | Aug 07 06:43:09 PM PDT 24 |
Finished | Aug 07 06:43:32 PM PDT 24 |
Peak memory | 241900 kb |
Host | smart-7579acc4-c920-4a6e-a591-1cf297f9ca07 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1428277307 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_parallel_lc_esc.1428277307 |
Directory | /workspace/115.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/116.otp_ctrl_init_fail.1881968866 |
Short name | T1176 |
Test name | |
Test status | |
Simulation time | 1873514251 ps |
CPU time | 7.34 seconds |
Started | Aug 07 06:43:17 PM PDT 24 |
Finished | Aug 07 06:43:24 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-7d53472b-e4b0-4d2e-b69f-c2276cc7a903 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1881968866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_init_fail.1881968866 |
Directory | /workspace/116.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/116.otp_ctrl_parallel_lc_esc.3946224664 |
Short name | T271 |
Test name | |
Test status | |
Simulation time | 384634897 ps |
CPU time | 5.76 seconds |
Started | Aug 07 06:43:17 PM PDT 24 |
Finished | Aug 07 06:43:23 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-7e365f76-f6c7-4744-b664-061bf995d48b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3946224664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_parallel_lc_esc.3946224664 |
Directory | /workspace/116.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/117.otp_ctrl_init_fail.227538153 |
Short name | T867 |
Test name | |
Test status | |
Simulation time | 122459498 ps |
CPU time | 3.36 seconds |
Started | Aug 07 06:43:17 PM PDT 24 |
Finished | Aug 07 06:43:21 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-a36436dd-799d-4542-a45c-879f4bcf026c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=227538153 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_init_fail.227538153 |
Directory | /workspace/117.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/117.otp_ctrl_parallel_lc_esc.1525816900 |
Short name | T449 |
Test name | |
Test status | |
Simulation time | 570104126 ps |
CPU time | 8.7 seconds |
Started | Aug 07 06:43:18 PM PDT 24 |
Finished | Aug 07 06:43:27 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-ac9a7e37-b7ce-4763-9ec7-0586b313c043 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1525816900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_parallel_lc_esc.1525816900 |
Directory | /workspace/117.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/118.otp_ctrl_parallel_lc_esc.3469284064 |
Short name | T874 |
Test name | |
Test status | |
Simulation time | 7138599958 ps |
CPU time | 17.64 seconds |
Started | Aug 07 06:43:16 PM PDT 24 |
Finished | Aug 07 06:43:34 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-366f8011-b054-4129-811a-0df60e745190 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3469284064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_parallel_lc_esc.3469284064 |
Directory | /workspace/118.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/119.otp_ctrl_init_fail.2833948876 |
Short name | T956 |
Test name | |
Test status | |
Simulation time | 490953914 ps |
CPU time | 4.1 seconds |
Started | Aug 07 06:43:18 PM PDT 24 |
Finished | Aug 07 06:43:22 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-9aff7246-9d04-4830-a0ca-a1ed04ec965a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2833948876 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_init_fail.2833948876 |
Directory | /workspace/119.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/119.otp_ctrl_parallel_lc_esc.1424594788 |
Short name | T1188 |
Test name | |
Test status | |
Simulation time | 624918113 ps |
CPU time | 9.15 seconds |
Started | Aug 07 06:43:17 PM PDT 24 |
Finished | Aug 07 06:43:27 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-0b8394bf-c50f-44a4-8254-9167b13eaf62 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1424594788 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_parallel_lc_esc.1424594788 |
Directory | /workspace/119.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_alert_test.2161233828 |
Short name | T519 |
Test name | |
Test status | |
Simulation time | 223724779 ps |
CPU time | 1.89 seconds |
Started | Aug 07 06:37:42 PM PDT 24 |
Finished | Aug 07 06:37:44 PM PDT 24 |
Peak memory | 240836 kb |
Host | smart-b9902dd7-ec03-4ad7-af57-a4be84cc3ae7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2161233828 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_alert_test.2161233828 |
Directory | /workspace/12.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_check_fail.1223172597 |
Short name | T745 |
Test name | |
Test status | |
Simulation time | 16685037505 ps |
CPU time | 42.52 seconds |
Started | Aug 07 06:37:34 PM PDT 24 |
Finished | Aug 07 06:38:17 PM PDT 24 |
Peak memory | 245376 kb |
Host | smart-9d3d2b65-44ce-423d-b8d7-5a748819c045 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1223172597 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_check_fail.1223172597 |
Directory | /workspace/12.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_dai_errs.3041946654 |
Short name | T347 |
Test name | |
Test status | |
Simulation time | 2490810185 ps |
CPU time | 12.54 seconds |
Started | Aug 07 06:37:33 PM PDT 24 |
Finished | Aug 07 06:37:46 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-d6b7087f-85f6-43eb-b0fc-347928fe1eb0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3041946654 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_errs.3041946654 |
Directory | /workspace/12.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_dai_lock.2422384794 |
Short name | T765 |
Test name | |
Test status | |
Simulation time | 1477881209 ps |
CPU time | 15.66 seconds |
Started | Aug 07 06:37:32 PM PDT 24 |
Finished | Aug 07 06:37:48 PM PDT 24 |
Peak memory | 242036 kb |
Host | smart-71a08124-b8e9-4eda-b9b4-c04597a6cce1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2422384794 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_lock.2422384794 |
Directory | /workspace/12.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_init_fail.1069306067 |
Short name | T27 |
Test name | |
Test status | |
Simulation time | 136394745 ps |
CPU time | 4.18 seconds |
Started | Aug 07 06:37:34 PM PDT 24 |
Finished | Aug 07 06:37:38 PM PDT 24 |
Peak memory | 242132 kb |
Host | smart-dd8b2dbc-46af-48a7-a65b-c994726bced1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1069306067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_init_fail.1069306067 |
Directory | /workspace/12.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_macro_errs.2511590023 |
Short name | T186 |
Test name | |
Test status | |
Simulation time | 1049270898 ps |
CPU time | 9.43 seconds |
Started | Aug 07 06:37:34 PM PDT 24 |
Finished | Aug 07 06:37:44 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-10b11641-2baf-4e81-b918-c54e4a5c074a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2511590023 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_macro_errs.2511590023 |
Directory | /workspace/12.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_key_req.2307450960 |
Short name | T565 |
Test name | |
Test status | |
Simulation time | 12928534430 ps |
CPU time | 38.06 seconds |
Started | Aug 07 06:37:35 PM PDT 24 |
Finished | Aug 07 06:38:13 PM PDT 24 |
Peak memory | 242916 kb |
Host | smart-7ff9f50d-047a-41a5-9d8d-65fa77002074 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2307450960 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_key_req.2307450960 |
Directory | /workspace/12.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_lc_req.1595258873 |
Short name | T717 |
Test name | |
Test status | |
Simulation time | 436187453 ps |
CPU time | 11.27 seconds |
Started | Aug 07 06:37:33 PM PDT 24 |
Finished | Aug 07 06:37:44 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-03f66660-b183-4d89-a9b8-6e91bb5181dc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1595258873 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_req.1595258873 |
Directory | /workspace/12.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_regwen.4089056038 |
Short name | T813 |
Test name | |
Test status | |
Simulation time | 385648578 ps |
CPU time | 5.3 seconds |
Started | Aug 07 06:37:42 PM PDT 24 |
Finished | Aug 07 06:37:48 PM PDT 24 |
Peak memory | 248516 kb |
Host | smart-fc33063d-5c99-41c3-926e-32e8cc9ded6d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4089056038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_regwen.4089056038 |
Directory | /workspace/12.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_smoke.2431679987 |
Short name | T120 |
Test name | |
Test status | |
Simulation time | 2723821893 ps |
CPU time | 7.78 seconds |
Started | Aug 07 06:37:35 PM PDT 24 |
Finished | Aug 07 06:37:43 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-5339a00b-b733-4f22-bc30-1f9223798a0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2431679987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_smoke.2431679987 |
Directory | /workspace/12.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_stress_all.3710960001 |
Short name | T694 |
Test name | |
Test status | |
Simulation time | 12768479197 ps |
CPU time | 93.96 seconds |
Started | Aug 07 06:37:38 PM PDT 24 |
Finished | Aug 07 06:39:12 PM PDT 24 |
Peak memory | 246212 kb |
Host | smart-e28e87e2-388e-484a-964d-17cd99011e24 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3710960001 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_stress_all .3710960001 |
Directory | /workspace/12.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_test_access.3969211264 |
Short name | T1017 |
Test name | |
Test status | |
Simulation time | 1503757792 ps |
CPU time | 15.47 seconds |
Started | Aug 07 06:37:41 PM PDT 24 |
Finished | Aug 07 06:37:57 PM PDT 24 |
Peak memory | 241936 kb |
Host | smart-d57d05a3-8cd0-4df9-b43a-d7f0199093ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3969211264 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_test_access.3969211264 |
Directory | /workspace/12.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/120.otp_ctrl_init_fail.2665595812 |
Short name | T183 |
Test name | |
Test status | |
Simulation time | 1344265854 ps |
CPU time | 4.22 seconds |
Started | Aug 07 06:43:17 PM PDT 24 |
Finished | Aug 07 06:43:21 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-8e8684b7-b20b-4768-80db-ad7e93ab9d2f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2665595812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_init_fail.2665595812 |
Directory | /workspace/120.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/121.otp_ctrl_init_fail.3440155218 |
Short name | T603 |
Test name | |
Test status | |
Simulation time | 1656029308 ps |
CPU time | 6.1 seconds |
Started | Aug 07 06:43:17 PM PDT 24 |
Finished | Aug 07 06:43:24 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-7ab5ffca-c56f-4088-a796-84b0119f5b1d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3440155218 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_init_fail.3440155218 |
Directory | /workspace/121.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/121.otp_ctrl_parallel_lc_esc.317966119 |
Short name | T913 |
Test name | |
Test status | |
Simulation time | 4467692801 ps |
CPU time | 13.49 seconds |
Started | Aug 07 06:43:17 PM PDT 24 |
Finished | Aug 07 06:43:31 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-6eb4dcb5-34b0-4b0f-a3f3-2eb7abb3fdc6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=317966119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_parallel_lc_esc.317966119 |
Directory | /workspace/121.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/122.otp_ctrl_init_fail.4288976517 |
Short name | T441 |
Test name | |
Test status | |
Simulation time | 587947789 ps |
CPU time | 6.32 seconds |
Started | Aug 07 06:43:18 PM PDT 24 |
Finished | Aug 07 06:43:24 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-1f00710b-8ed6-4ab8-b629-f4cfa997a7fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4288976517 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_init_fail.4288976517 |
Directory | /workspace/122.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/122.otp_ctrl_parallel_lc_esc.4221475901 |
Short name | T588 |
Test name | |
Test status | |
Simulation time | 1212775326 ps |
CPU time | 4.78 seconds |
Started | Aug 07 06:43:17 PM PDT 24 |
Finished | Aug 07 06:43:21 PM PDT 24 |
Peak memory | 242108 kb |
Host | smart-350b64eb-c3ed-4a70-831f-73be3bf896a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4221475901 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_parallel_lc_esc.4221475901 |
Directory | /workspace/122.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/123.otp_ctrl_init_fail.2628838930 |
Short name | T476 |
Test name | |
Test status | |
Simulation time | 161034179 ps |
CPU time | 3.8 seconds |
Started | Aug 07 06:43:17 PM PDT 24 |
Finished | Aug 07 06:43:21 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-2aec4ed7-30a0-4d60-85c8-aa91b84132cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2628838930 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_init_fail.2628838930 |
Directory | /workspace/123.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/124.otp_ctrl_init_fail.342751052 |
Short name | T1056 |
Test name | |
Test status | |
Simulation time | 337704685 ps |
CPU time | 3.41 seconds |
Started | Aug 07 06:43:23 PM PDT 24 |
Finished | Aug 07 06:43:27 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-9e510423-814c-48de-8145-39ec23e2e1f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=342751052 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_init_fail.342751052 |
Directory | /workspace/124.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/124.otp_ctrl_parallel_lc_esc.1776034724 |
Short name | T864 |
Test name | |
Test status | |
Simulation time | 695711057 ps |
CPU time | 11.7 seconds |
Started | Aug 07 06:43:20 PM PDT 24 |
Finished | Aug 07 06:43:32 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-c3bf4e34-7548-4097-9de7-485b28637ba5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1776034724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_parallel_lc_esc.1776034724 |
Directory | /workspace/124.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/125.otp_ctrl_parallel_lc_esc.492519199 |
Short name | T332 |
Test name | |
Test status | |
Simulation time | 301711800 ps |
CPU time | 2.83 seconds |
Started | Aug 07 06:43:19 PM PDT 24 |
Finished | Aug 07 06:43:22 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-1e913803-b575-4c2d-93ba-0ff6673e3707 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=492519199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_parallel_lc_esc.492519199 |
Directory | /workspace/125.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/126.otp_ctrl_init_fail.3468600963 |
Short name | T744 |
Test name | |
Test status | |
Simulation time | 139142858 ps |
CPU time | 4.19 seconds |
Started | Aug 07 06:43:21 PM PDT 24 |
Finished | Aug 07 06:43:26 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-f889f84f-f2b6-47f9-98ea-db7723f65ea2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3468600963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_init_fail.3468600963 |
Directory | /workspace/126.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/126.otp_ctrl_parallel_lc_esc.3607846614 |
Short name | T768 |
Test name | |
Test status | |
Simulation time | 1921789016 ps |
CPU time | 12.61 seconds |
Started | Aug 07 06:43:21 PM PDT 24 |
Finished | Aug 07 06:43:34 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-f74710dc-4685-44ad-bf5d-44bb42b03859 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3607846614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_parallel_lc_esc.3607846614 |
Directory | /workspace/126.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/127.otp_ctrl_init_fail.3431203422 |
Short name | T1049 |
Test name | |
Test status | |
Simulation time | 1732577605 ps |
CPU time | 4.63 seconds |
Started | Aug 07 06:43:21 PM PDT 24 |
Finished | Aug 07 06:43:26 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-7df11a2d-15cb-406e-a8b6-779a83eb4458 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3431203422 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_init_fail.3431203422 |
Directory | /workspace/127.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/127.otp_ctrl_parallel_lc_esc.4245528336 |
Short name | T209 |
Test name | |
Test status | |
Simulation time | 326197232 ps |
CPU time | 4.38 seconds |
Started | Aug 07 06:43:21 PM PDT 24 |
Finished | Aug 07 06:43:26 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-1bf0d2f8-67ae-4bde-abe7-4c850982b571 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4245528336 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_parallel_lc_esc.4245528336 |
Directory | /workspace/127.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/128.otp_ctrl_parallel_lc_esc.906283107 |
Short name | T983 |
Test name | |
Test status | |
Simulation time | 384502826 ps |
CPU time | 5.48 seconds |
Started | Aug 07 06:43:19 PM PDT 24 |
Finished | Aug 07 06:43:25 PM PDT 24 |
Peak memory | 241908 kb |
Host | smart-bfdd3012-2f90-4f87-9de9-20d6ace53db5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=906283107 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_parallel_lc_esc.906283107 |
Directory | /workspace/128.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/129.otp_ctrl_init_fail.3202750736 |
Short name | T683 |
Test name | |
Test status | |
Simulation time | 270530291 ps |
CPU time | 5.54 seconds |
Started | Aug 07 06:43:25 PM PDT 24 |
Finished | Aug 07 06:43:31 PM PDT 24 |
Peak memory | 242048 kb |
Host | smart-9293c068-bb12-4711-aa9e-1eaa88caac9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3202750736 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_init_fail.3202750736 |
Directory | /workspace/129.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/129.otp_ctrl_parallel_lc_esc.3085474886 |
Short name | T870 |
Test name | |
Test status | |
Simulation time | 465207000 ps |
CPU time | 11.84 seconds |
Started | Aug 07 06:43:26 PM PDT 24 |
Finished | Aug 07 06:43:38 PM PDT 24 |
Peak memory | 241872 kb |
Host | smart-bd38f850-3110-44e3-8cf0-b60d32597ea9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3085474886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_parallel_lc_esc.3085474886 |
Directory | /workspace/129.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_alert_test.1505632030 |
Short name | T589 |
Test name | |
Test status | |
Simulation time | 139791084 ps |
CPU time | 1.73 seconds |
Started | Aug 07 06:37:44 PM PDT 24 |
Finished | Aug 07 06:37:46 PM PDT 24 |
Peak memory | 240824 kb |
Host | smart-d0c5afa6-3228-4efc-9c56-3402c00a64db |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1505632030 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_alert_test.1505632030 |
Directory | /workspace/13.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_check_fail.454017432 |
Short name | T579 |
Test name | |
Test status | |
Simulation time | 221211917 ps |
CPU time | 5.38 seconds |
Started | Aug 07 06:37:43 PM PDT 24 |
Finished | Aug 07 06:37:48 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-1d391872-3503-48b0-bfb6-d4120e7a37ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=454017432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_check_fail.454017432 |
Directory | /workspace/13.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_dai_errs.915428531 |
Short name | T1000 |
Test name | |
Test status | |
Simulation time | 2114930611 ps |
CPU time | 34.06 seconds |
Started | Aug 07 06:37:44 PM PDT 24 |
Finished | Aug 07 06:38:18 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-5f2533dd-7d08-4f3c-b48b-43f2a8f468a0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=915428531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_errs.915428531 |
Directory | /workspace/13.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_dai_lock.3239369838 |
Short name | T371 |
Test name | |
Test status | |
Simulation time | 948128306 ps |
CPU time | 19.97 seconds |
Started | Aug 07 06:37:44 PM PDT 24 |
Finished | Aug 07 06:38:04 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-5d15c174-92fd-4505-bff8-c45772fa653a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3239369838 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_lock.3239369838 |
Directory | /workspace/13.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_init_fail.220435132 |
Short name | T191 |
Test name | |
Test status | |
Simulation time | 429853854 ps |
CPU time | 4.9 seconds |
Started | Aug 07 06:37:40 PM PDT 24 |
Finished | Aug 07 06:37:45 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-81888f5b-4024-498c-8abd-6266ea70f49a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=220435132 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_init_fail.220435132 |
Directory | /workspace/13.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_macro_errs.2837396617 |
Short name | T1114 |
Test name | |
Test status | |
Simulation time | 15899871038 ps |
CPU time | 21.79 seconds |
Started | Aug 07 06:37:42 PM PDT 24 |
Finished | Aug 07 06:38:04 PM PDT 24 |
Peak memory | 246416 kb |
Host | smart-1931911a-f612-44df-9a03-73359ef60113 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2837396617 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_macro_errs.2837396617 |
Directory | /workspace/13.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_key_req.3515896677 |
Short name | T1180 |
Test name | |
Test status | |
Simulation time | 2984904689 ps |
CPU time | 28.96 seconds |
Started | Aug 07 06:37:42 PM PDT 24 |
Finished | Aug 07 06:38:11 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-b86d70fa-e118-465a-85a7-088439ce32fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3515896677 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_key_req.3515896677 |
Directory | /workspace/13.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_lc_esc.2994448549 |
Short name | T599 |
Test name | |
Test status | |
Simulation time | 716709935 ps |
CPU time | 17.84 seconds |
Started | Aug 07 06:37:38 PM PDT 24 |
Finished | Aug 07 06:37:56 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-f553f77a-ec87-437e-b7ab-d3d008d5b985 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2994448549 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_esc.2994448549 |
Directory | /workspace/13.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_lc_req.880697242 |
Short name | T623 |
Test name | |
Test status | |
Simulation time | 158828315 ps |
CPU time | 5.36 seconds |
Started | Aug 07 06:37:37 PM PDT 24 |
Finished | Aug 07 06:37:43 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-8329efdc-424d-4a0f-a8d7-3a7a27469ae9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=880697242 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_req.880697242 |
Directory | /workspace/13.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_regwen.2753019993 |
Short name | T958 |
Test name | |
Test status | |
Simulation time | 476138554 ps |
CPU time | 9.37 seconds |
Started | Aug 07 06:37:44 PM PDT 24 |
Finished | Aug 07 06:37:54 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-84c19356-bbcb-4ede-b30c-5d36b091ea1a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2753019993 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_regwen.2753019993 |
Directory | /workspace/13.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_smoke.1707529363 |
Short name | T849 |
Test name | |
Test status | |
Simulation time | 356718669 ps |
CPU time | 3.38 seconds |
Started | Aug 07 06:37:40 PM PDT 24 |
Finished | Aug 07 06:37:43 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-ccdf0eb9-0061-4eba-afe6-41b1cf27f747 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1707529363 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_smoke.1707529363 |
Directory | /workspace/13.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_stress_all.3646526553 |
Short name | T679 |
Test name | |
Test status | |
Simulation time | 106129175087 ps |
CPU time | 254.52 seconds |
Started | Aug 07 06:37:45 PM PDT 24 |
Finished | Aug 07 06:42:00 PM PDT 24 |
Peak memory | 281520 kb |
Host | smart-f2d5bfbc-a799-4544-8bef-422601b1abfb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3646526553 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all .3646526553 |
Directory | /workspace/13.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_stress_all_with_rand_reset.1791421497 |
Short name | T1087 |
Test name | |
Test status | |
Simulation time | 369174924108 ps |
CPU time | 2513.58 seconds |
Started | Aug 07 06:37:43 PM PDT 24 |
Finished | Aug 07 07:19:37 PM PDT 24 |
Peak memory | 415732 kb |
Host | smart-a7b1f4a5-2268-45bd-acd3-dc343c0afce6 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1791421497 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all_with_rand_reset.1791421497 |
Directory | /workspace/13.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_test_access.3224029673 |
Short name | T929 |
Test name | |
Test status | |
Simulation time | 537162513 ps |
CPU time | 12.29 seconds |
Started | Aug 07 06:37:45 PM PDT 24 |
Finished | Aug 07 06:37:57 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-61c5b5e2-8e88-403b-b59c-037d245f9081 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3224029673 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_test_access.3224029673 |
Directory | /workspace/13.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/130.otp_ctrl_init_fail.1534478910 |
Short name | T821 |
Test name | |
Test status | |
Simulation time | 111784054 ps |
CPU time | 4.09 seconds |
Started | Aug 07 06:43:25 PM PDT 24 |
Finished | Aug 07 06:43:29 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-5bc79cf1-39b4-4232-94fc-0ab2ed0dfe0d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1534478910 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_init_fail.1534478910 |
Directory | /workspace/130.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/130.otp_ctrl_parallel_lc_esc.2705534054 |
Short name | T635 |
Test name | |
Test status | |
Simulation time | 486627862 ps |
CPU time | 13.59 seconds |
Started | Aug 07 06:43:26 PM PDT 24 |
Finished | Aug 07 06:43:40 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-f9104c9b-c377-4e09-9cec-fa6627cf7123 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2705534054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_parallel_lc_esc.2705534054 |
Directory | /workspace/130.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/131.otp_ctrl_init_fail.3511398943 |
Short name | T516 |
Test name | |
Test status | |
Simulation time | 317398868 ps |
CPU time | 4.95 seconds |
Started | Aug 07 06:43:25 PM PDT 24 |
Finished | Aug 07 06:43:30 PM PDT 24 |
Peak memory | 241900 kb |
Host | smart-9a09889f-70bc-4e16-accf-5e0fb62200a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3511398943 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_init_fail.3511398943 |
Directory | /workspace/131.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/131.otp_ctrl_parallel_lc_esc.1597046431 |
Short name | T630 |
Test name | |
Test status | |
Simulation time | 177461820 ps |
CPU time | 4.7 seconds |
Started | Aug 07 06:43:24 PM PDT 24 |
Finished | Aug 07 06:43:29 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-83849e82-076d-4eed-a9f7-fe407d7dbd29 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1597046431 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_parallel_lc_esc.1597046431 |
Directory | /workspace/131.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/132.otp_ctrl_parallel_lc_esc.862222684 |
Short name | T390 |
Test name | |
Test status | |
Simulation time | 76499765 ps |
CPU time | 2.7 seconds |
Started | Aug 07 06:43:34 PM PDT 24 |
Finished | Aug 07 06:43:37 PM PDT 24 |
Peak memory | 241876 kb |
Host | smart-65997261-944f-48cf-bdc3-8d4f211296a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=862222684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_parallel_lc_esc.862222684 |
Directory | /workspace/132.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/133.otp_ctrl_init_fail.457724997 |
Short name | T492 |
Test name | |
Test status | |
Simulation time | 140133784 ps |
CPU time | 4.43 seconds |
Started | Aug 07 06:43:31 PM PDT 24 |
Finished | Aug 07 06:43:36 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-4ec51913-e95e-411e-93cf-5b89950ed79d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=457724997 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_init_fail.457724997 |
Directory | /workspace/133.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/134.otp_ctrl_init_fail.2163201111 |
Short name | T1097 |
Test name | |
Test status | |
Simulation time | 168795788 ps |
CPU time | 4 seconds |
Started | Aug 07 06:43:30 PM PDT 24 |
Finished | Aug 07 06:43:35 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-d9c4166d-2d7e-4e3e-907c-ffca44e198c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2163201111 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_init_fail.2163201111 |
Directory | /workspace/134.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/134.otp_ctrl_parallel_lc_esc.590734880 |
Short name | T898 |
Test name | |
Test status | |
Simulation time | 299036570 ps |
CPU time | 6.73 seconds |
Started | Aug 07 06:43:35 PM PDT 24 |
Finished | Aug 07 06:43:42 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-3f7ddafe-3189-4683-8a27-20421c11080f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=590734880 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_parallel_lc_esc.590734880 |
Directory | /workspace/134.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/135.otp_ctrl_init_fail.3802628419 |
Short name | T113 |
Test name | |
Test status | |
Simulation time | 108771617 ps |
CPU time | 3.14 seconds |
Started | Aug 07 06:43:32 PM PDT 24 |
Finished | Aug 07 06:43:35 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-02d98325-8903-412d-9bf8-c9992d5ac132 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3802628419 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_init_fail.3802628419 |
Directory | /workspace/135.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/135.otp_ctrl_parallel_lc_esc.191197842 |
Short name | T386 |
Test name | |
Test status | |
Simulation time | 247464033 ps |
CPU time | 5.76 seconds |
Started | Aug 07 06:43:31 PM PDT 24 |
Finished | Aug 07 06:43:37 PM PDT 24 |
Peak memory | 241860 kb |
Host | smart-060d8773-c956-4160-b7da-174350ef71de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=191197842 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_parallel_lc_esc.191197842 |
Directory | /workspace/135.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/136.otp_ctrl_init_fail.282085481 |
Short name | T751 |
Test name | |
Test status | |
Simulation time | 215634379 ps |
CPU time | 3.91 seconds |
Started | Aug 07 06:43:33 PM PDT 24 |
Finished | Aug 07 06:43:37 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-68026a78-3fbe-4ce7-80fe-639bc36ad912 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=282085481 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_init_fail.282085481 |
Directory | /workspace/136.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/136.otp_ctrl_parallel_lc_esc.2039485278 |
Short name | T612 |
Test name | |
Test status | |
Simulation time | 277576094 ps |
CPU time | 2.93 seconds |
Started | Aug 07 06:43:31 PM PDT 24 |
Finished | Aug 07 06:43:34 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-550a63cf-ef3e-4418-bda1-4b6e3701b8a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2039485278 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_parallel_lc_esc.2039485278 |
Directory | /workspace/136.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/137.otp_ctrl_init_fail.650813591 |
Short name | T743 |
Test name | |
Test status | |
Simulation time | 158627489 ps |
CPU time | 3.76 seconds |
Started | Aug 07 06:43:34 PM PDT 24 |
Finished | Aug 07 06:43:38 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-cdeb4971-e7b7-401c-bf39-6d67fac64512 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=650813591 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_init_fail.650813591 |
Directory | /workspace/137.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/137.otp_ctrl_parallel_lc_esc.1465833643 |
Short name | T687 |
Test name | |
Test status | |
Simulation time | 177874413 ps |
CPU time | 9.43 seconds |
Started | Aug 07 06:43:37 PM PDT 24 |
Finished | Aug 07 06:43:46 PM PDT 24 |
Peak memory | 242048 kb |
Host | smart-887cfe74-b8d7-4c8b-b4b9-78fd06009bfe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1465833643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_parallel_lc_esc.1465833643 |
Directory | /workspace/137.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/138.otp_ctrl_init_fail.622159260 |
Short name | T1084 |
Test name | |
Test status | |
Simulation time | 169825001 ps |
CPU time | 4.33 seconds |
Started | Aug 07 06:43:35 PM PDT 24 |
Finished | Aug 07 06:43:40 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-d769f02d-a4d3-4788-8ee0-cb811fcd0407 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=622159260 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_init_fail.622159260 |
Directory | /workspace/138.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/138.otp_ctrl_parallel_lc_esc.3460715149 |
Short name | T1022 |
Test name | |
Test status | |
Simulation time | 3096585994 ps |
CPU time | 14.48 seconds |
Started | Aug 07 06:43:37 PM PDT 24 |
Finished | Aug 07 06:43:52 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-6e11f142-3ad1-4000-8801-dca70ffde105 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3460715149 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_parallel_lc_esc.3460715149 |
Directory | /workspace/138.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/139.otp_ctrl_init_fail.1127429748 |
Short name | T490 |
Test name | |
Test status | |
Simulation time | 346307810 ps |
CPU time | 4.06 seconds |
Started | Aug 07 06:43:37 PM PDT 24 |
Finished | Aug 07 06:43:42 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-ba89668c-c487-4e15-aae3-46f7d6a24b18 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1127429748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_init_fail.1127429748 |
Directory | /workspace/139.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/139.otp_ctrl_parallel_lc_esc.1117753468 |
Short name | T406 |
Test name | |
Test status | |
Simulation time | 309033165 ps |
CPU time | 5.11 seconds |
Started | Aug 07 06:43:36 PM PDT 24 |
Finished | Aug 07 06:43:41 PM PDT 24 |
Peak memory | 241924 kb |
Host | smart-a24c3ed5-b078-4900-8334-92b2795f0b18 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1117753468 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_parallel_lc_esc.1117753468 |
Directory | /workspace/139.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_alert_test.2883882881 |
Short name | T710 |
Test name | |
Test status | |
Simulation time | 134880875 ps |
CPU time | 1.61 seconds |
Started | Aug 07 06:37:56 PM PDT 24 |
Finished | Aug 07 06:37:57 PM PDT 24 |
Peak memory | 240724 kb |
Host | smart-1b9740ba-90d5-4596-a3f7-28c1efbc1df8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2883882881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_alert_test.2883882881 |
Directory | /workspace/14.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_dai_errs.1984968545 |
Short name | T882 |
Test name | |
Test status | |
Simulation time | 5878724672 ps |
CPU time | 27.49 seconds |
Started | Aug 07 06:37:51 PM PDT 24 |
Finished | Aug 07 06:38:19 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-60efbafb-780d-4da2-8f9d-da796742ef0f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1984968545 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_errs.1984968545 |
Directory | /workspace/14.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_dai_lock.3337575899 |
Short name | T831 |
Test name | |
Test status | |
Simulation time | 125957167 ps |
CPU time | 2.96 seconds |
Started | Aug 07 06:37:50 PM PDT 24 |
Finished | Aug 07 06:37:53 PM PDT 24 |
Peak memory | 242012 kb |
Host | smart-e57531f7-29d1-4833-9479-9ad9a658ba7c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3337575899 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_lock.3337575899 |
Directory | /workspace/14.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_init_fail.597083084 |
Short name | T204 |
Test name | |
Test status | |
Simulation time | 2900413323 ps |
CPU time | 6.93 seconds |
Started | Aug 07 06:37:51 PM PDT 24 |
Finished | Aug 07 06:37:58 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-a3d95a8a-3af1-4e78-b5c8-39c6aee7186a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=597083084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_init_fail.597083084 |
Directory | /workspace/14.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_macro_errs.2523726422 |
Short name | T498 |
Test name | |
Test status | |
Simulation time | 1738801810 ps |
CPU time | 14.69 seconds |
Started | Aug 07 06:37:49 PM PDT 24 |
Finished | Aug 07 06:38:04 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-30811a46-bbe9-4b5f-9cf6-5e84c78cae0d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2523726422 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_macro_errs.2523726422 |
Directory | /workspace/14.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_key_req.4221520186 |
Short name | T575 |
Test name | |
Test status | |
Simulation time | 275822538 ps |
CPU time | 10.23 seconds |
Started | Aug 07 06:37:49 PM PDT 24 |
Finished | Aug 07 06:38:00 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-f5d1931a-9987-4c9f-8c9a-32ded6a425d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4221520186 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_key_req.4221520186 |
Directory | /workspace/14.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_lc_esc.841472996 |
Short name | T266 |
Test name | |
Test status | |
Simulation time | 518479807 ps |
CPU time | 5.54 seconds |
Started | Aug 07 06:37:50 PM PDT 24 |
Finished | Aug 07 06:37:56 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-331bc888-dc88-4d71-88de-22b20894cac8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=841472996 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_esc.841472996 |
Directory | /workspace/14.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_lc_req.3042448689 |
Short name | T489 |
Test name | |
Test status | |
Simulation time | 212779067 ps |
CPU time | 6.59 seconds |
Started | Aug 07 06:37:50 PM PDT 24 |
Finished | Aug 07 06:37:57 PM PDT 24 |
Peak memory | 248628 kb |
Host | smart-289dea81-298c-47a9-9608-c3aefb22dcd6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3042448689 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_req.3042448689 |
Directory | /workspace/14.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_regwen.1166522147 |
Short name | T596 |
Test name | |
Test status | |
Simulation time | 326224821 ps |
CPU time | 9.74 seconds |
Started | Aug 07 06:37:55 PM PDT 24 |
Finished | Aug 07 06:38:05 PM PDT 24 |
Peak memory | 241880 kb |
Host | smart-a5584f53-6a6d-4e1b-97ed-acd1c17f67ed |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1166522147 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_regwen.1166522147 |
Directory | /workspace/14.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_smoke.2294925125 |
Short name | T731 |
Test name | |
Test status | |
Simulation time | 179307878 ps |
CPU time | 3.38 seconds |
Started | Aug 07 06:37:49 PM PDT 24 |
Finished | Aug 07 06:37:53 PM PDT 24 |
Peak memory | 242112 kb |
Host | smart-12126546-87c2-4104-a203-ca7713dc1130 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2294925125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_smoke.2294925125 |
Directory | /workspace/14.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_test_access.3289825909 |
Short name | T1170 |
Test name | |
Test status | |
Simulation time | 3135900240 ps |
CPU time | 20.47 seconds |
Started | Aug 07 06:37:55 PM PDT 24 |
Finished | Aug 07 06:38:16 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-1d615120-5bcb-4313-aaa9-6bd05b8e3411 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3289825909 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_test_access.3289825909 |
Directory | /workspace/14.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/140.otp_ctrl_init_fail.3471972628 |
Short name | T892 |
Test name | |
Test status | |
Simulation time | 2092867150 ps |
CPU time | 5.75 seconds |
Started | Aug 07 06:43:36 PM PDT 24 |
Finished | Aug 07 06:43:42 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-db433f1e-6b11-4cc3-b81a-1f415f9461dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3471972628 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_init_fail.3471972628 |
Directory | /workspace/140.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/140.otp_ctrl_parallel_lc_esc.2157711496 |
Short name | T1062 |
Test name | |
Test status | |
Simulation time | 138629881 ps |
CPU time | 3.1 seconds |
Started | Aug 07 06:43:35 PM PDT 24 |
Finished | Aug 07 06:43:39 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-d66d8edb-531c-45f9-b69b-8fdd304084ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2157711496 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_parallel_lc_esc.2157711496 |
Directory | /workspace/140.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/141.otp_ctrl_init_fail.554198687 |
Short name | T863 |
Test name | |
Test status | |
Simulation time | 325405351 ps |
CPU time | 5.07 seconds |
Started | Aug 07 06:43:39 PM PDT 24 |
Finished | Aug 07 06:43:45 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-8109de74-1f3c-4989-b290-efff4cf9d4db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=554198687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_init_fail.554198687 |
Directory | /workspace/141.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/141.otp_ctrl_parallel_lc_esc.108734387 |
Short name | T835 |
Test name | |
Test status | |
Simulation time | 451675430 ps |
CPU time | 3.54 seconds |
Started | Aug 07 06:43:36 PM PDT 24 |
Finished | Aug 07 06:43:40 PM PDT 24 |
Peak memory | 241872 kb |
Host | smart-b427431a-9bc3-49f2-aba7-c464eb9e3dec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=108734387 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_parallel_lc_esc.108734387 |
Directory | /workspace/141.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/142.otp_ctrl_init_fail.520574454 |
Short name | T851 |
Test name | |
Test status | |
Simulation time | 358879769 ps |
CPU time | 4.65 seconds |
Started | Aug 07 06:43:40 PM PDT 24 |
Finished | Aug 07 06:43:45 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-767f98f9-75af-44d7-a483-0a27bac501d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=520574454 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_init_fail.520574454 |
Directory | /workspace/142.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/142.otp_ctrl_parallel_lc_esc.738277573 |
Short name | T415 |
Test name | |
Test status | |
Simulation time | 338548219 ps |
CPU time | 5.67 seconds |
Started | Aug 07 06:43:41 PM PDT 24 |
Finished | Aug 07 06:43:47 PM PDT 24 |
Peak memory | 241768 kb |
Host | smart-0870c48a-bde0-49b6-945e-08fe079b8bb3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=738277573 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_parallel_lc_esc.738277573 |
Directory | /workspace/142.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/143.otp_ctrl_parallel_lc_esc.2570747453 |
Short name | T1037 |
Test name | |
Test status | |
Simulation time | 3653216974 ps |
CPU time | 18.08 seconds |
Started | Aug 07 06:43:40 PM PDT 24 |
Finished | Aug 07 06:43:59 PM PDT 24 |
Peak memory | 241924 kb |
Host | smart-b0770878-5b6c-4a1a-8ad8-b357cc4e733f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2570747453 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_parallel_lc_esc.2570747453 |
Directory | /workspace/143.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/144.otp_ctrl_init_fail.2141418481 |
Short name | T493 |
Test name | |
Test status | |
Simulation time | 98827240 ps |
CPU time | 4.22 seconds |
Started | Aug 07 06:43:41 PM PDT 24 |
Finished | Aug 07 06:43:46 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-1e65af61-0287-475c-af98-78378e118df5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2141418481 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_init_fail.2141418481 |
Directory | /workspace/144.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/144.otp_ctrl_parallel_lc_esc.1059343292 |
Short name | T146 |
Test name | |
Test status | |
Simulation time | 484243911 ps |
CPU time | 7.67 seconds |
Started | Aug 07 06:43:41 PM PDT 24 |
Finished | Aug 07 06:43:49 PM PDT 24 |
Peak memory | 241968 kb |
Host | smart-305ae1b0-d81f-4db9-a63b-4a6aeaab7eab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1059343292 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_parallel_lc_esc.1059343292 |
Directory | /workspace/144.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/145.otp_ctrl_init_fail.2351735952 |
Short name | T2 |
Test name | |
Test status | |
Simulation time | 164206362 ps |
CPU time | 4.44 seconds |
Started | Aug 07 06:43:47 PM PDT 24 |
Finished | Aug 07 06:43:52 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-4a1d64e9-8299-401a-b507-e6716c73625d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2351735952 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_init_fail.2351735952 |
Directory | /workspace/145.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/145.otp_ctrl_parallel_lc_esc.4287559283 |
Short name | T1172 |
Test name | |
Test status | |
Simulation time | 580331420 ps |
CPU time | 7.04 seconds |
Started | Aug 07 06:43:51 PM PDT 24 |
Finished | Aug 07 06:43:58 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-cb6025cf-24b5-499b-a61e-63c75e8a1340 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4287559283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_parallel_lc_esc.4287559283 |
Directory | /workspace/145.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/146.otp_ctrl_init_fail.1035452131 |
Short name | T1014 |
Test name | |
Test status | |
Simulation time | 440806875 ps |
CPU time | 3.87 seconds |
Started | Aug 07 06:43:48 PM PDT 24 |
Finished | Aug 07 06:43:52 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-167d6077-f691-425f-a7d8-7fee1fa23b44 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1035452131 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_init_fail.1035452131 |
Directory | /workspace/146.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/146.otp_ctrl_parallel_lc_esc.3519844933 |
Short name | T162 |
Test name | |
Test status | |
Simulation time | 270317345 ps |
CPU time | 6.15 seconds |
Started | Aug 07 06:43:48 PM PDT 24 |
Finished | Aug 07 06:43:55 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-2863de32-8de2-4f93-a36d-c3c74a89d50c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3519844933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_parallel_lc_esc.3519844933 |
Directory | /workspace/146.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/147.otp_ctrl_init_fail.3991548630 |
Short name | T537 |
Test name | |
Test status | |
Simulation time | 209888234 ps |
CPU time | 2.91 seconds |
Started | Aug 07 06:43:47 PM PDT 24 |
Finished | Aug 07 06:43:50 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-989d5a67-8bd5-43d0-9d24-54d988d05438 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3991548630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_init_fail.3991548630 |
Directory | /workspace/147.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/147.otp_ctrl_parallel_lc_esc.1295631632 |
Short name | T185 |
Test name | |
Test status | |
Simulation time | 296595834 ps |
CPU time | 6.31 seconds |
Started | Aug 07 06:43:47 PM PDT 24 |
Finished | Aug 07 06:43:53 PM PDT 24 |
Peak memory | 241880 kb |
Host | smart-5022ddc1-5a43-4b93-bce5-dd512e1e0723 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1295631632 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_parallel_lc_esc.1295631632 |
Directory | /workspace/147.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/148.otp_ctrl_init_fail.1099150129 |
Short name | T52 |
Test name | |
Test status | |
Simulation time | 663558238 ps |
CPU time | 5.04 seconds |
Started | Aug 07 06:43:52 PM PDT 24 |
Finished | Aug 07 06:43:58 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-439e7b35-fe36-4bad-af01-b5b97e8aebd0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1099150129 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_init_fail.1099150129 |
Directory | /workspace/148.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/149.otp_ctrl_init_fail.2185648796 |
Short name | T652 |
Test name | |
Test status | |
Simulation time | 140597228 ps |
CPU time | 3.51 seconds |
Started | Aug 07 06:43:52 PM PDT 24 |
Finished | Aug 07 06:43:56 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-01c65c25-533d-4a18-832a-8f139968725e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2185648796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_init_fail.2185648796 |
Directory | /workspace/149.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/149.otp_ctrl_parallel_lc_esc.3660063048 |
Short name | T223 |
Test name | |
Test status | |
Simulation time | 226922745 ps |
CPU time | 6.19 seconds |
Started | Aug 07 06:43:55 PM PDT 24 |
Finished | Aug 07 06:44:02 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-e49b0422-1ccf-489a-a85d-3cc77e022ca4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3660063048 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_parallel_lc_esc.3660063048 |
Directory | /workspace/149.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_alert_test.141037184 |
Short name | T798 |
Test name | |
Test status | |
Simulation time | 96043136 ps |
CPU time | 1.99 seconds |
Started | Aug 07 06:38:01 PM PDT 24 |
Finished | Aug 07 06:38:03 PM PDT 24 |
Peak memory | 240344 kb |
Host | smart-1d761dea-95ee-491c-abcf-10fe61fc489a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=141037184 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_alert_test.141037184 |
Directory | /workspace/15.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_dai_errs.2206524978 |
Short name | T1149 |
Test name | |
Test status | |
Simulation time | 4448324994 ps |
CPU time | 32.69 seconds |
Started | Aug 07 06:37:56 PM PDT 24 |
Finished | Aug 07 06:38:29 PM PDT 24 |
Peak memory | 248588 kb |
Host | smart-7bf40686-db14-4515-ae24-35fb90bd015c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2206524978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_errs.2206524978 |
Directory | /workspace/15.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_dai_lock.3587358106 |
Short name | T872 |
Test name | |
Test status | |
Simulation time | 783318320 ps |
CPU time | 16.87 seconds |
Started | Aug 07 06:37:55 PM PDT 24 |
Finished | Aug 07 06:38:12 PM PDT 24 |
Peak memory | 242740 kb |
Host | smart-93caa13d-91b9-4f72-85a6-7c8fc26ab93e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3587358106 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_lock.3587358106 |
Directory | /workspace/15.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_macro_errs.3705043537 |
Short name | T349 |
Test name | |
Test status | |
Simulation time | 3725727934 ps |
CPU time | 34.69 seconds |
Started | Aug 07 06:38:00 PM PDT 24 |
Finished | Aug 07 06:38:35 PM PDT 24 |
Peak memory | 257252 kb |
Host | smart-ab2e9846-bd29-4a2c-b574-9f74b40141f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3705043537 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_macro_errs.3705043537 |
Directory | /workspace/15.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_key_req.2452305851 |
Short name | T585 |
Test name | |
Test status | |
Simulation time | 1836772807 ps |
CPU time | 34.88 seconds |
Started | Aug 07 06:38:01 PM PDT 24 |
Finished | Aug 07 06:38:36 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-0acb330e-d4d1-46de-8679-b4578426a8e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2452305851 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_key_req.2452305851 |
Directory | /workspace/15.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_lc_esc.2435010338 |
Short name | T1132 |
Test name | |
Test status | |
Simulation time | 94853560 ps |
CPU time | 3.47 seconds |
Started | Aug 07 06:37:55 PM PDT 24 |
Finished | Aug 07 06:37:58 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-e8d721a9-6a53-4741-bb84-84ae67fbec7b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2435010338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_esc.2435010338 |
Directory | /workspace/15.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_lc_req.1706495623 |
Short name | T556 |
Test name | |
Test status | |
Simulation time | 347544401 ps |
CPU time | 7.79 seconds |
Started | Aug 07 06:37:56 PM PDT 24 |
Finished | Aug 07 06:38:03 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-3e0d92b2-6734-4e96-9175-b1e607481ac0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1706495623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_req.1706495623 |
Directory | /workspace/15.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_regwen.2781297761 |
Short name | T5 |
Test name | |
Test status | |
Simulation time | 4840043246 ps |
CPU time | 9.96 seconds |
Started | Aug 07 06:38:02 PM PDT 24 |
Finished | Aug 07 06:38:12 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-ba6b24dd-bd7b-46ba-a2ab-5cf6e5e94786 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2781297761 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_regwen.2781297761 |
Directory | /workspace/15.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_smoke.1712819816 |
Short name | T413 |
Test name | |
Test status | |
Simulation time | 1228309137 ps |
CPU time | 8.2 seconds |
Started | Aug 07 06:37:57 PM PDT 24 |
Finished | Aug 07 06:38:05 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-b0933273-3131-433a-b06b-340ec0afd049 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1712819816 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_smoke.1712819816 |
Directory | /workspace/15.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_stress_all.498930225 |
Short name | T998 |
Test name | |
Test status | |
Simulation time | 19525222388 ps |
CPU time | 88.93 seconds |
Started | Aug 07 06:38:02 PM PDT 24 |
Finished | Aug 07 06:39:31 PM PDT 24 |
Peak memory | 247232 kb |
Host | smart-4f568787-71c4-4694-bea3-4375a0b39906 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=498930225 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all. 498930225 |
Directory | /workspace/15.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_stress_all_with_rand_reset.3230616996 |
Short name | T385 |
Test name | |
Test status | |
Simulation time | 281475192692 ps |
CPU time | 789.71 seconds |
Started | Aug 07 06:38:03 PM PDT 24 |
Finished | Aug 07 06:51:13 PM PDT 24 |
Peak memory | 263224 kb |
Host | smart-d0cfd076-2645-460b-b4af-73fb689b23db |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3230616996 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all_with_rand_reset.3230616996 |
Directory | /workspace/15.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_test_access.717905936 |
Short name | T613 |
Test name | |
Test status | |
Simulation time | 1185376298 ps |
CPU time | 12.74 seconds |
Started | Aug 07 06:38:05 PM PDT 24 |
Finished | Aug 07 06:38:18 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-5112f5f2-39c3-473a-bdc8-77f6d1ebe6ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=717905936 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_test_access.717905936 |
Directory | /workspace/15.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/150.otp_ctrl_init_fail.4112103518 |
Short name | T887 |
Test name | |
Test status | |
Simulation time | 200784782 ps |
CPU time | 3.97 seconds |
Started | Aug 07 06:43:52 PM PDT 24 |
Finished | Aug 07 06:43:56 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-f8cc136e-a2b0-4bd2-b8a4-4b6ccb5dd4ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4112103518 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_init_fail.4112103518 |
Directory | /workspace/150.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/150.otp_ctrl_parallel_lc_esc.1347450725 |
Short name | T447 |
Test name | |
Test status | |
Simulation time | 286098726 ps |
CPU time | 6.93 seconds |
Started | Aug 07 06:43:52 PM PDT 24 |
Finished | Aug 07 06:43:59 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-1d505321-9081-4853-b749-892546467a34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1347450725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_parallel_lc_esc.1347450725 |
Directory | /workspace/150.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/151.otp_ctrl_init_fail.693878473 |
Short name | T1119 |
Test name | |
Test status | |
Simulation time | 134622781 ps |
CPU time | 3.96 seconds |
Started | Aug 07 06:43:54 PM PDT 24 |
Finished | Aug 07 06:43:58 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-61aa1ca0-5142-454d-9c9d-1f3c48f3ba9b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=693878473 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_init_fail.693878473 |
Directory | /workspace/151.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/151.otp_ctrl_parallel_lc_esc.339099410 |
Short name | T417 |
Test name | |
Test status | |
Simulation time | 1226469736 ps |
CPU time | 18.39 seconds |
Started | Aug 07 06:43:54 PM PDT 24 |
Finished | Aug 07 06:44:12 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-0176cd49-fb25-43f9-89c6-49e3d1b340c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=339099410 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_parallel_lc_esc.339099410 |
Directory | /workspace/151.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/152.otp_ctrl_init_fail.428868256 |
Short name | T953 |
Test name | |
Test status | |
Simulation time | 104285735 ps |
CPU time | 3.49 seconds |
Started | Aug 07 06:43:55 PM PDT 24 |
Finished | Aug 07 06:43:58 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-2bb0112d-4384-4f47-8c04-65a60b863c18 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=428868256 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_init_fail.428868256 |
Directory | /workspace/152.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/152.otp_ctrl_parallel_lc_esc.2156128691 |
Short name | T1038 |
Test name | |
Test status | |
Simulation time | 611433049 ps |
CPU time | 4.64 seconds |
Started | Aug 07 06:43:52 PM PDT 24 |
Finished | Aug 07 06:43:57 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-5934359e-9011-4b8a-97e8-18a314da765f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2156128691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_parallel_lc_esc.2156128691 |
Directory | /workspace/152.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/153.otp_ctrl_init_fail.698880539 |
Short name | T974 |
Test name | |
Test status | |
Simulation time | 2184224349 ps |
CPU time | 4.99 seconds |
Started | Aug 07 06:43:58 PM PDT 24 |
Finished | Aug 07 06:44:04 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-8b7a7eb0-dc17-43a6-8659-c5d2fe3efe2d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=698880539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_init_fail.698880539 |
Directory | /workspace/153.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/153.otp_ctrl_parallel_lc_esc.1028001128 |
Short name | T604 |
Test name | |
Test status | |
Simulation time | 220950528 ps |
CPU time | 4.76 seconds |
Started | Aug 07 06:43:59 PM PDT 24 |
Finished | Aug 07 06:44:04 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-bc4ed95c-0604-41d6-abb5-10d34dbdf34d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1028001128 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_parallel_lc_esc.1028001128 |
Directory | /workspace/153.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/154.otp_ctrl_init_fail.802527068 |
Short name | T1065 |
Test name | |
Test status | |
Simulation time | 1904852520 ps |
CPU time | 3.91 seconds |
Started | Aug 07 06:44:03 PM PDT 24 |
Finished | Aug 07 06:44:07 PM PDT 24 |
Peak memory | 241928 kb |
Host | smart-03512643-34ad-4e58-b879-701c26944e8c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=802527068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_init_fail.802527068 |
Directory | /workspace/154.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/154.otp_ctrl_parallel_lc_esc.2651969823 |
Short name | T1067 |
Test name | |
Test status | |
Simulation time | 161418070 ps |
CPU time | 7.85 seconds |
Started | Aug 07 06:43:58 PM PDT 24 |
Finished | Aug 07 06:44:06 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-763b07ac-a5b1-46f0-bcc7-6fd572cb8827 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2651969823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_parallel_lc_esc.2651969823 |
Directory | /workspace/154.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/155.otp_ctrl_init_fail.3671086557 |
Short name | T1007 |
Test name | |
Test status | |
Simulation time | 114650211 ps |
CPU time | 3.85 seconds |
Started | Aug 07 06:43:57 PM PDT 24 |
Finished | Aug 07 06:44:01 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-67764db0-2fc9-42fe-b83a-77f88a0eb217 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3671086557 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_init_fail.3671086557 |
Directory | /workspace/155.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/155.otp_ctrl_parallel_lc_esc.1689827599 |
Short name | T1158 |
Test name | |
Test status | |
Simulation time | 356046852 ps |
CPU time | 9.79 seconds |
Started | Aug 07 06:43:59 PM PDT 24 |
Finished | Aug 07 06:44:09 PM PDT 24 |
Peak memory | 241864 kb |
Host | smart-e54e719c-44ab-4a37-87d7-dafd5e02d2c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1689827599 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_parallel_lc_esc.1689827599 |
Directory | /workspace/155.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/156.otp_ctrl_init_fail.3688825955 |
Short name | T42 |
Test name | |
Test status | |
Simulation time | 319413157 ps |
CPU time | 4.64 seconds |
Started | Aug 07 06:44:03 PM PDT 24 |
Finished | Aug 07 06:44:08 PM PDT 24 |
Peak memory | 242036 kb |
Host | smart-210b095e-3e1b-4fd5-b49f-6813de1e0ee0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3688825955 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_init_fail.3688825955 |
Directory | /workspace/156.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/156.otp_ctrl_parallel_lc_esc.3287764511 |
Short name | T540 |
Test name | |
Test status | |
Simulation time | 335701482 ps |
CPU time | 6.06 seconds |
Started | Aug 07 06:44:00 PM PDT 24 |
Finished | Aug 07 06:44:06 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-ff88bef6-ccbc-4507-bcf2-7529b6dcbd57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3287764511 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_parallel_lc_esc.3287764511 |
Directory | /workspace/156.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/157.otp_ctrl_init_fail.444762429 |
Short name | T85 |
Test name | |
Test status | |
Simulation time | 135270986 ps |
CPU time | 3.36 seconds |
Started | Aug 07 06:43:58 PM PDT 24 |
Finished | Aug 07 06:44:01 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-38a61099-d08a-4869-a20e-6a127da6ee9b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=444762429 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_init_fail.444762429 |
Directory | /workspace/157.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/157.otp_ctrl_parallel_lc_esc.1258212185 |
Short name | T132 |
Test name | |
Test status | |
Simulation time | 384553942 ps |
CPU time | 6.23 seconds |
Started | Aug 07 06:43:57 PM PDT 24 |
Finished | Aug 07 06:44:03 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-996a565d-bfe1-41f8-986d-1b7d07a68c69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1258212185 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_parallel_lc_esc.1258212185 |
Directory | /workspace/157.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/158.otp_ctrl_init_fail.990327313 |
Short name | T571 |
Test name | |
Test status | |
Simulation time | 436515954 ps |
CPU time | 5.35 seconds |
Started | Aug 07 06:44:00 PM PDT 24 |
Finished | Aug 07 06:44:05 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-ea88ec61-fd32-4097-8522-cda42567a249 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=990327313 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_init_fail.990327313 |
Directory | /workspace/158.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/158.otp_ctrl_parallel_lc_esc.335640103 |
Short name | T732 |
Test name | |
Test status | |
Simulation time | 4682790609 ps |
CPU time | 16.74 seconds |
Started | Aug 07 06:44:00 PM PDT 24 |
Finished | Aug 07 06:44:17 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-a4fce42e-914e-4cd6-b4fd-322575620299 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=335640103 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_parallel_lc_esc.335640103 |
Directory | /workspace/158.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/159.otp_ctrl_init_fail.288736168 |
Short name | T840 |
Test name | |
Test status | |
Simulation time | 616987122 ps |
CPU time | 5.6 seconds |
Started | Aug 07 06:44:00 PM PDT 24 |
Finished | Aug 07 06:44:06 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-e4c54a03-753b-4f54-aaf3-4eaa0583d1a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=288736168 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_init_fail.288736168 |
Directory | /workspace/159.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/159.otp_ctrl_parallel_lc_esc.1386862453 |
Short name | T102 |
Test name | |
Test status | |
Simulation time | 195818407 ps |
CPU time | 4.56 seconds |
Started | Aug 07 06:44:03 PM PDT 24 |
Finished | Aug 07 06:44:08 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-b33cb67c-e49d-4551-837c-091ce8f74b65 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1386862453 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_parallel_lc_esc.1386862453 |
Directory | /workspace/159.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_alert_test.3890573029 |
Short name | T600 |
Test name | |
Test status | |
Simulation time | 816407917 ps |
CPU time | 2.66 seconds |
Started | Aug 07 06:38:08 PM PDT 24 |
Finished | Aug 07 06:38:10 PM PDT 24 |
Peak memory | 240524 kb |
Host | smart-b8508e6f-a1f2-4b0a-9d5b-c7330b243bcd |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3890573029 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_alert_test.3890573029 |
Directory | /workspace/16.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_check_fail.2395786019 |
Short name | T754 |
Test name | |
Test status | |
Simulation time | 26993453895 ps |
CPU time | 54.47 seconds |
Started | Aug 07 06:38:04 PM PDT 24 |
Finished | Aug 07 06:38:58 PM PDT 24 |
Peak memory | 248596 kb |
Host | smart-c2952de5-3341-4b67-9866-dd061334c21e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2395786019 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_check_fail.2395786019 |
Directory | /workspace/16.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_dai_errs.2162084089 |
Short name | T920 |
Test name | |
Test status | |
Simulation time | 831658915 ps |
CPU time | 26.42 seconds |
Started | Aug 07 06:38:03 PM PDT 24 |
Finished | Aug 07 06:38:30 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-b910bce0-644b-4d3f-a964-a7a57a3f68e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2162084089 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_errs.2162084089 |
Directory | /workspace/16.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_dai_lock.2187073351 |
Short name | T373 |
Test name | |
Test status | |
Simulation time | 4560985924 ps |
CPU time | 26.79 seconds |
Started | Aug 07 06:38:01 PM PDT 24 |
Finished | Aug 07 06:38:28 PM PDT 24 |
Peak memory | 248652 kb |
Host | smart-38dbb625-ecbb-43bc-8423-980e4d93498d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2187073351 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_lock.2187073351 |
Directory | /workspace/16.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_macro_errs.2290971725 |
Short name | T1028 |
Test name | |
Test status | |
Simulation time | 859184050 ps |
CPU time | 15.62 seconds |
Started | Aug 07 06:38:05 PM PDT 24 |
Finished | Aug 07 06:38:21 PM PDT 24 |
Peak memory | 243780 kb |
Host | smart-77324b8d-dc36-43af-9340-c896eff40ba8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2290971725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_macro_errs.2290971725 |
Directory | /workspace/16.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_key_req.1412032742 |
Short name | T670 |
Test name | |
Test status | |
Simulation time | 1326472986 ps |
CPU time | 16.38 seconds |
Started | Aug 07 06:38:07 PM PDT 24 |
Finished | Aug 07 06:38:24 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-b524ec4c-fc7b-4622-957c-cce93b74fa02 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1412032742 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_key_req.1412032742 |
Directory | /workspace/16.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_lc_esc.2777531172 |
Short name | T314 |
Test name | |
Test status | |
Simulation time | 2753619324 ps |
CPU time | 6.35 seconds |
Started | Aug 07 06:38:01 PM PDT 24 |
Finished | Aug 07 06:38:07 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-a6b9566f-76da-48cc-ad09-7f9b54a13e2b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2777531172 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_esc.2777531172 |
Directory | /workspace/16.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_lc_req.3916981034 |
Short name | T47 |
Test name | |
Test status | |
Simulation time | 11427246656 ps |
CPU time | 28.49 seconds |
Started | Aug 07 06:38:00 PM PDT 24 |
Finished | Aug 07 06:38:29 PM PDT 24 |
Peak memory | 248612 kb |
Host | smart-581b3b44-091e-4e00-b0cb-3640062ab7bf |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3916981034 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_req.3916981034 |
Directory | /workspace/16.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_regwen.1808877952 |
Short name | T1086 |
Test name | |
Test status | |
Simulation time | 390246489 ps |
CPU time | 4.57 seconds |
Started | Aug 07 06:38:06 PM PDT 24 |
Finished | Aug 07 06:38:11 PM PDT 24 |
Peak memory | 242124 kb |
Host | smart-be3f7f18-7f25-4f9c-aa3f-f1fba5b2b817 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1808877952 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_regwen.1808877952 |
Directory | /workspace/16.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_smoke.4258419604 |
Short name | T121 |
Test name | |
Test status | |
Simulation time | 333971065 ps |
CPU time | 7.68 seconds |
Started | Aug 07 06:38:01 PM PDT 24 |
Finished | Aug 07 06:38:08 PM PDT 24 |
Peak memory | 241816 kb |
Host | smart-91340d3e-eabe-42ed-bf0b-6221cb74bed1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4258419604 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_smoke.4258419604 |
Directory | /workspace/16.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_stress_all.3445259309 |
Short name | T1171 |
Test name | |
Test status | |
Simulation time | 11864714526 ps |
CPU time | 163.69 seconds |
Started | Aug 07 06:38:05 PM PDT 24 |
Finished | Aug 07 06:40:49 PM PDT 24 |
Peak memory | 252672 kb |
Host | smart-327f29ef-f6ff-40d8-9f91-901517ed4795 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3445259309 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all .3445259309 |
Directory | /workspace/16.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_stress_all_with_rand_reset.2782586093 |
Short name | T1001 |
Test name | |
Test status | |
Simulation time | 293755952553 ps |
CPU time | 2228.58 seconds |
Started | Aug 07 06:38:06 PM PDT 24 |
Finished | Aug 07 07:15:15 PM PDT 24 |
Peak memory | 557016 kb |
Host | smart-8f0c5e0c-e6b7-443f-a3ed-846633dd1a36 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2782586093 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all_with_rand_reset.2782586093 |
Directory | /workspace/16.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_test_access.1634688772 |
Short name | T374 |
Test name | |
Test status | |
Simulation time | 1424261825 ps |
CPU time | 11.51 seconds |
Started | Aug 07 06:38:06 PM PDT 24 |
Finished | Aug 07 06:38:18 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-56b285b9-7f66-4132-915d-096d4afaccc7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1634688772 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_test_access.1634688772 |
Directory | /workspace/16.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/160.otp_ctrl_init_fail.944798360 |
Short name | T1015 |
Test name | |
Test status | |
Simulation time | 1613092767 ps |
CPU time | 4.66 seconds |
Started | Aug 07 06:44:03 PM PDT 24 |
Finished | Aug 07 06:44:07 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-31ddb65c-041e-4185-b940-3038d07fba05 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=944798360 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_init_fail.944798360 |
Directory | /workspace/160.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/160.otp_ctrl_parallel_lc_esc.2909692694 |
Short name | T742 |
Test name | |
Test status | |
Simulation time | 1390670956 ps |
CPU time | 11.49 seconds |
Started | Aug 07 06:44:05 PM PDT 24 |
Finished | Aug 07 06:44:16 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-036fae46-22cc-4abe-8055-c0cc25a81875 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2909692694 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_parallel_lc_esc.2909692694 |
Directory | /workspace/160.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/161.otp_ctrl_init_fail.1481058245 |
Short name | T792 |
Test name | |
Test status | |
Simulation time | 134787035 ps |
CPU time | 3.84 seconds |
Started | Aug 07 06:44:03 PM PDT 24 |
Finished | Aug 07 06:44:07 PM PDT 24 |
Peak memory | 241872 kb |
Host | smart-d604443b-284a-4c39-9fc7-6d12622c7a2d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1481058245 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_init_fail.1481058245 |
Directory | /workspace/161.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/161.otp_ctrl_parallel_lc_esc.479872506 |
Short name | T854 |
Test name | |
Test status | |
Simulation time | 146522050 ps |
CPU time | 4 seconds |
Started | Aug 07 06:44:02 PM PDT 24 |
Finished | Aug 07 06:44:06 PM PDT 24 |
Peak memory | 241976 kb |
Host | smart-c134e45d-b190-48af-a8ed-75ae09e0b9cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=479872506 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_parallel_lc_esc.479872506 |
Directory | /workspace/161.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/162.otp_ctrl_init_fail.3645343536 |
Short name | T124 |
Test name | |
Test status | |
Simulation time | 153286542 ps |
CPU time | 4.2 seconds |
Started | Aug 07 06:44:03 PM PDT 24 |
Finished | Aug 07 06:44:07 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-cd1cdc07-ceb6-49d7-b4d9-1212055a5157 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3645343536 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_init_fail.3645343536 |
Directory | /workspace/162.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/162.otp_ctrl_parallel_lc_esc.2053352570 |
Short name | T570 |
Test name | |
Test status | |
Simulation time | 2416660874 ps |
CPU time | 11.32 seconds |
Started | Aug 07 06:44:04 PM PDT 24 |
Finished | Aug 07 06:44:15 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-928db0ad-85d5-4005-8073-e388cff06663 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2053352570 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_parallel_lc_esc.2053352570 |
Directory | /workspace/162.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/163.otp_ctrl_init_fail.4078111011 |
Short name | T140 |
Test name | |
Test status | |
Simulation time | 738372562 ps |
CPU time | 5.27 seconds |
Started | Aug 07 06:44:05 PM PDT 24 |
Finished | Aug 07 06:44:11 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-c223d288-cfd5-46d1-8d86-81ab49ca88de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4078111011 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_init_fail.4078111011 |
Directory | /workspace/163.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/163.otp_ctrl_parallel_lc_esc.2117609802 |
Short name | T462 |
Test name | |
Test status | |
Simulation time | 1208572328 ps |
CPU time | 9.07 seconds |
Started | Aug 07 06:44:04 PM PDT 24 |
Finished | Aug 07 06:44:13 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-74c3371c-afc5-4331-b28c-4705bb4c5eb2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2117609802 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_parallel_lc_esc.2117609802 |
Directory | /workspace/163.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/164.otp_ctrl_parallel_lc_esc.494304551 |
Short name | T255 |
Test name | |
Test status | |
Simulation time | 312406801 ps |
CPU time | 7.1 seconds |
Started | Aug 07 06:44:05 PM PDT 24 |
Finished | Aug 07 06:44:13 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-32e004a2-0509-467c-a04d-c802e6cdde30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=494304551 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_parallel_lc_esc.494304551 |
Directory | /workspace/164.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/165.otp_ctrl_init_fail.256942376 |
Short name | T756 |
Test name | |
Test status | |
Simulation time | 159916917 ps |
CPU time | 5.51 seconds |
Started | Aug 07 06:44:05 PM PDT 24 |
Finished | Aug 07 06:44:10 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-a7bdd2f9-7ed7-47eb-9ffa-e510788406be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=256942376 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_init_fail.256942376 |
Directory | /workspace/165.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/165.otp_ctrl_parallel_lc_esc.3955990304 |
Short name | T778 |
Test name | |
Test status | |
Simulation time | 251947049 ps |
CPU time | 7.27 seconds |
Started | Aug 07 06:44:04 PM PDT 24 |
Finished | Aug 07 06:44:12 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-d0fd1c7d-0577-4879-8040-686f7434984e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3955990304 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_parallel_lc_esc.3955990304 |
Directory | /workspace/165.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/166.otp_ctrl_init_fail.826221716 |
Short name | T193 |
Test name | |
Test status | |
Simulation time | 158572865 ps |
CPU time | 4.55 seconds |
Started | Aug 07 06:44:09 PM PDT 24 |
Finished | Aug 07 06:44:14 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-37216192-43c0-4361-b5ec-63d4bc9bfd63 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=826221716 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_init_fail.826221716 |
Directory | /workspace/166.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/166.otp_ctrl_parallel_lc_esc.4101878403 |
Short name | T597 |
Test name | |
Test status | |
Simulation time | 1944262281 ps |
CPU time | 21.63 seconds |
Started | Aug 07 06:44:10 PM PDT 24 |
Finished | Aug 07 06:44:31 PM PDT 24 |
Peak memory | 248588 kb |
Host | smart-a978ff94-2039-45f6-a720-85ed31f6b4ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4101878403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_parallel_lc_esc.4101878403 |
Directory | /workspace/166.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/167.otp_ctrl_init_fail.424151345 |
Short name | T644 |
Test name | |
Test status | |
Simulation time | 163537784 ps |
CPU time | 4.16 seconds |
Started | Aug 07 06:44:09 PM PDT 24 |
Finished | Aug 07 06:44:14 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-36d0dd4e-901d-431b-a3d4-662955965fcb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=424151345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_init_fail.424151345 |
Directory | /workspace/167.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/167.otp_ctrl_parallel_lc_esc.2511427579 |
Short name | T253 |
Test name | |
Test status | |
Simulation time | 1212224332 ps |
CPU time | 15.37 seconds |
Started | Aug 07 06:44:11 PM PDT 24 |
Finished | Aug 07 06:44:26 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-5abee06a-dafe-4711-8346-4a9577e11ab4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2511427579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_parallel_lc_esc.2511427579 |
Directory | /workspace/167.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/168.otp_ctrl_init_fail.3939649322 |
Short name | T671 |
Test name | |
Test status | |
Simulation time | 2277214120 ps |
CPU time | 4.38 seconds |
Started | Aug 07 06:44:08 PM PDT 24 |
Finished | Aug 07 06:44:13 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-772c3b2c-b4a3-4170-b58c-e5e58873efe9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3939649322 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_init_fail.3939649322 |
Directory | /workspace/168.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/168.otp_ctrl_parallel_lc_esc.3447552570 |
Short name | T1130 |
Test name | |
Test status | |
Simulation time | 329518696 ps |
CPU time | 6.54 seconds |
Started | Aug 07 06:44:08 PM PDT 24 |
Finished | Aug 07 06:44:15 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-1a8a4a0f-8c3a-439e-a7a0-b55e84268f1a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3447552570 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_parallel_lc_esc.3447552570 |
Directory | /workspace/168.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/169.otp_ctrl_parallel_lc_esc.2707557685 |
Short name | T662 |
Test name | |
Test status | |
Simulation time | 360474715 ps |
CPU time | 2.86 seconds |
Started | Aug 07 06:44:09 PM PDT 24 |
Finished | Aug 07 06:44:12 PM PDT 24 |
Peak memory | 241880 kb |
Host | smart-de4595a9-b06b-4182-902b-bd27d35f988c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2707557685 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_parallel_lc_esc.2707557685 |
Directory | /workspace/169.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_alert_test.1591424270 |
Short name | T477 |
Test name | |
Test status | |
Simulation time | 87731382 ps |
CPU time | 1.84 seconds |
Started | Aug 07 06:38:20 PM PDT 24 |
Finished | Aug 07 06:38:22 PM PDT 24 |
Peak memory | 240376 kb |
Host | smart-61fdc6c2-44dd-4a48-9aa4-6e32c4da0796 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1591424270 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_alert_test.1591424270 |
Directory | /workspace/17.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_dai_errs.3006197238 |
Short name | T546 |
Test name | |
Test status | |
Simulation time | 1029189373 ps |
CPU time | 29.43 seconds |
Started | Aug 07 06:38:11 PM PDT 24 |
Finished | Aug 07 06:38:40 PM PDT 24 |
Peak memory | 246728 kb |
Host | smart-3ee7c352-64b2-45f3-a64a-56d683eceeff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3006197238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_errs.3006197238 |
Directory | /workspace/17.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_dai_lock.3272944416 |
Short name | T818 |
Test name | |
Test status | |
Simulation time | 3227436844 ps |
CPU time | 11.17 seconds |
Started | Aug 07 06:38:14 PM PDT 24 |
Finished | Aug 07 06:38:25 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-e655d2f3-3f81-447c-9db4-8da87cf7a121 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3272944416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_lock.3272944416 |
Directory | /workspace/17.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_init_fail.338253005 |
Short name | T639 |
Test name | |
Test status | |
Simulation time | 99233057 ps |
CPU time | 3.46 seconds |
Started | Aug 07 06:38:07 PM PDT 24 |
Finished | Aug 07 06:38:10 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-916e208d-e463-46ab-af80-065acb661764 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=338253005 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_init_fail.338253005 |
Directory | /workspace/17.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_macro_errs.534621974 |
Short name | T207 |
Test name | |
Test status | |
Simulation time | 9053713804 ps |
CPU time | 20.53 seconds |
Started | Aug 07 06:38:12 PM PDT 24 |
Finished | Aug 07 06:38:32 PM PDT 24 |
Peak memory | 243004 kb |
Host | smart-185884d1-5f97-4b4d-acc7-18f8ca5154b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=534621974 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_macro_errs.534621974 |
Directory | /workspace/17.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_key_req.4198305743 |
Short name | T214 |
Test name | |
Test status | |
Simulation time | 2124356158 ps |
CPU time | 16.34 seconds |
Started | Aug 07 06:38:12 PM PDT 24 |
Finished | Aug 07 06:38:29 PM PDT 24 |
Peak memory | 248612 kb |
Host | smart-41d56c83-7147-4c6a-8166-ff0bcb18d440 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4198305743 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_key_req.4198305743 |
Directory | /workspace/17.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_lc_esc.2533234856 |
Short name | T1069 |
Test name | |
Test status | |
Simulation time | 1709841458 ps |
CPU time | 20.34 seconds |
Started | Aug 07 06:38:14 PM PDT 24 |
Finished | Aug 07 06:38:34 PM PDT 24 |
Peak memory | 241968 kb |
Host | smart-5093c042-9fd4-43db-b691-2c9eedd06365 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2533234856 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_esc.2533234856 |
Directory | /workspace/17.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_lc_req.616933019 |
Short name | T990 |
Test name | |
Test status | |
Simulation time | 3877765307 ps |
CPU time | 11.59 seconds |
Started | Aug 07 06:38:12 PM PDT 24 |
Finished | Aug 07 06:38:24 PM PDT 24 |
Peak memory | 248644 kb |
Host | smart-10629ec0-8cad-4ba2-a523-1cd2ba9d1e47 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=616933019 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_req.616933019 |
Directory | /workspace/17.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_regwen.2410841057 |
Short name | T294 |
Test name | |
Test status | |
Simulation time | 625418503 ps |
CPU time | 10.49 seconds |
Started | Aug 07 06:38:13 PM PDT 24 |
Finished | Aug 07 06:38:24 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-ed71601d-246f-48b9-8d2f-ffdd086a5a52 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2410841057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_regwen.2410841057 |
Directory | /workspace/17.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_smoke.2855933199 |
Short name | T1009 |
Test name | |
Test status | |
Simulation time | 939740557 ps |
CPU time | 10.9 seconds |
Started | Aug 07 06:38:06 PM PDT 24 |
Finished | Aug 07 06:38:17 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-0f865a64-f8a3-4e74-8373-f37d12b4b16f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2855933199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_smoke.2855933199 |
Directory | /workspace/17.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_stress_all.2772104357 |
Short name | T369 |
Test name | |
Test status | |
Simulation time | 36936657516 ps |
CPU time | 353.59 seconds |
Started | Aug 07 06:38:17 PM PDT 24 |
Finished | Aug 07 06:44:11 PM PDT 24 |
Peak memory | 295820 kb |
Host | smart-e73a05d1-d373-43a6-997d-320bbd618028 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2772104357 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all .2772104357 |
Directory | /workspace/17.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_stress_all_with_rand_reset.3098700875 |
Short name | T330 |
Test name | |
Test status | |
Simulation time | 43617653461 ps |
CPU time | 940.09 seconds |
Started | Aug 07 06:38:11 PM PDT 24 |
Finished | Aug 07 06:53:51 PM PDT 24 |
Peak memory | 331308 kb |
Host | smart-a4e24ad0-b5b1-4f6a-ab62-214266d1879c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3098700875 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all_with_rand_reset.3098700875 |
Directory | /workspace/17.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_test_access.2043403546 |
Short name | T213 |
Test name | |
Test status | |
Simulation time | 3042536007 ps |
CPU time | 30.64 seconds |
Started | Aug 07 06:38:13 PM PDT 24 |
Finished | Aug 07 06:38:44 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-fa2a29b1-f60f-491d-96e0-bcbae31b90e6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2043403546 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_test_access.2043403546 |
Directory | /workspace/17.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/170.otp_ctrl_init_fail.1328354189 |
Short name | T555 |
Test name | |
Test status | |
Simulation time | 145555313 ps |
CPU time | 3.73 seconds |
Started | Aug 07 06:44:10 PM PDT 24 |
Finished | Aug 07 06:44:14 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-576a6a79-d431-48ce-a8ed-176d285a7748 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1328354189 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_init_fail.1328354189 |
Directory | /workspace/170.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/170.otp_ctrl_parallel_lc_esc.1057003814 |
Short name | T1102 |
Test name | |
Test status | |
Simulation time | 754655263 ps |
CPU time | 19.84 seconds |
Started | Aug 07 06:44:09 PM PDT 24 |
Finished | Aug 07 06:44:29 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-6c095777-1f0c-4021-a50c-6d560aeddb89 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1057003814 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_parallel_lc_esc.1057003814 |
Directory | /workspace/170.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/171.otp_ctrl_init_fail.2890384851 |
Short name | T718 |
Test name | |
Test status | |
Simulation time | 433902785 ps |
CPU time | 4.83 seconds |
Started | Aug 07 06:44:10 PM PDT 24 |
Finished | Aug 07 06:44:14 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-77ce3d5a-454c-428e-b4c7-d566776ace0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2890384851 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_init_fail.2890384851 |
Directory | /workspace/171.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/171.otp_ctrl_parallel_lc_esc.3572795843 |
Short name | T893 |
Test name | |
Test status | |
Simulation time | 192323517 ps |
CPU time | 5.96 seconds |
Started | Aug 07 06:44:09 PM PDT 24 |
Finished | Aug 07 06:44:15 PM PDT 24 |
Peak memory | 247700 kb |
Host | smart-32e2bf56-9fb5-4227-a548-7e9b46f4f175 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3572795843 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_parallel_lc_esc.3572795843 |
Directory | /workspace/171.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/172.otp_ctrl_init_fail.4014012281 |
Short name | T66 |
Test name | |
Test status | |
Simulation time | 259666217 ps |
CPU time | 5.62 seconds |
Started | Aug 07 06:44:09 PM PDT 24 |
Finished | Aug 07 06:44:15 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-4e2da51d-ca13-4fbc-8416-f8ddd4d21a70 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4014012281 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_init_fail.4014012281 |
Directory | /workspace/172.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/172.otp_ctrl_parallel_lc_esc.2458421503 |
Short name | T1111 |
Test name | |
Test status | |
Simulation time | 12300112601 ps |
CPU time | 27.63 seconds |
Started | Aug 07 06:44:08 PM PDT 24 |
Finished | Aug 07 06:44:36 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-618a3467-e6ed-4299-93f1-950380faaa68 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2458421503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_parallel_lc_esc.2458421503 |
Directory | /workspace/172.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/173.otp_ctrl_init_fail.2948569274 |
Short name | T638 |
Test name | |
Test status | |
Simulation time | 581512260 ps |
CPU time | 4.31 seconds |
Started | Aug 07 06:44:17 PM PDT 24 |
Finished | Aug 07 06:44:21 PM PDT 24 |
Peak memory | 242060 kb |
Host | smart-0c1a3bf0-5b48-46ed-99d7-4060d1a548be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2948569274 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_init_fail.2948569274 |
Directory | /workspace/173.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/173.otp_ctrl_parallel_lc_esc.800987293 |
Short name | T1005 |
Test name | |
Test status | |
Simulation time | 206695026 ps |
CPU time | 3.15 seconds |
Started | Aug 07 06:44:16 PM PDT 24 |
Finished | Aug 07 06:44:19 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-664f2de1-7724-47e7-ade6-890431b68a81 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=800987293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_parallel_lc_esc.800987293 |
Directory | /workspace/173.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/174.otp_ctrl_init_fail.643097970 |
Short name | T1144 |
Test name | |
Test status | |
Simulation time | 498669833 ps |
CPU time | 4.42 seconds |
Started | Aug 07 06:44:14 PM PDT 24 |
Finished | Aug 07 06:44:19 PM PDT 24 |
Peak memory | 241976 kb |
Host | smart-3bb385bb-2ecf-4755-aa3e-023b814d3a1b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=643097970 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_init_fail.643097970 |
Directory | /workspace/174.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/174.otp_ctrl_parallel_lc_esc.2132788918 |
Short name | T781 |
Test name | |
Test status | |
Simulation time | 1696999210 ps |
CPU time | 12.38 seconds |
Started | Aug 07 06:44:14 PM PDT 24 |
Finished | Aug 07 06:44:27 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-5ed67aba-8c00-4c3b-b9a3-c1027918eaf7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2132788918 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_parallel_lc_esc.2132788918 |
Directory | /workspace/174.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/175.otp_ctrl_init_fail.173021699 |
Short name | T736 |
Test name | |
Test status | |
Simulation time | 122237301 ps |
CPU time | 4.44 seconds |
Started | Aug 07 06:44:14 PM PDT 24 |
Finished | Aug 07 06:44:19 PM PDT 24 |
Peak memory | 242216 kb |
Host | smart-bc182899-4d4c-4bb3-be01-f7f48989a03c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=173021699 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_init_fail.173021699 |
Directory | /workspace/175.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/175.otp_ctrl_parallel_lc_esc.1645371071 |
Short name | T13 |
Test name | |
Test status | |
Simulation time | 686734060 ps |
CPU time | 9.29 seconds |
Started | Aug 07 06:44:14 PM PDT 24 |
Finished | Aug 07 06:44:23 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-de235827-b515-44d6-a68c-b77d8f753ff3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1645371071 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_parallel_lc_esc.1645371071 |
Directory | /workspace/175.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/176.otp_ctrl_init_fail.3227943128 |
Short name | T541 |
Test name | |
Test status | |
Simulation time | 494104462 ps |
CPU time | 3.49 seconds |
Started | Aug 07 06:44:15 PM PDT 24 |
Finished | Aug 07 06:44:18 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-ef817cdc-fe82-4721-93a1-9d15c57bdaa3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3227943128 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_init_fail.3227943128 |
Directory | /workspace/176.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/176.otp_ctrl_parallel_lc_esc.3754359161 |
Short name | T620 |
Test name | |
Test status | |
Simulation time | 266311967 ps |
CPU time | 6.57 seconds |
Started | Aug 07 06:44:17 PM PDT 24 |
Finished | Aug 07 06:44:23 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-9517c58f-97ac-4915-8f82-2908b33408fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3754359161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_parallel_lc_esc.3754359161 |
Directory | /workspace/176.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/177.otp_ctrl_init_fail.915205803 |
Short name | T411 |
Test name | |
Test status | |
Simulation time | 1638529303 ps |
CPU time | 4.2 seconds |
Started | Aug 07 06:44:14 PM PDT 24 |
Finished | Aug 07 06:44:18 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-570afe1a-2b83-4331-9adf-334ed8e09376 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=915205803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_init_fail.915205803 |
Directory | /workspace/177.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/177.otp_ctrl_parallel_lc_esc.29838726 |
Short name | T1004 |
Test name | |
Test status | |
Simulation time | 1602969207 ps |
CPU time | 6.05 seconds |
Started | Aug 07 06:44:16 PM PDT 24 |
Finished | Aug 07 06:44:22 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-0c2ffb85-fda0-457f-b653-626d13b23f51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=29838726 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_parallel_lc_esc.29838726 |
Directory | /workspace/177.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/178.otp_ctrl_init_fail.2845670397 |
Short name | T229 |
Test name | |
Test status | |
Simulation time | 510918597 ps |
CPU time | 3.87 seconds |
Started | Aug 07 06:44:15 PM PDT 24 |
Finished | Aug 07 06:44:19 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-987e04a8-4e8d-4684-9736-d5e02c4f98d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2845670397 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_init_fail.2845670397 |
Directory | /workspace/178.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/179.otp_ctrl_init_fail.3829958267 |
Short name | T1091 |
Test name | |
Test status | |
Simulation time | 221067985 ps |
CPU time | 4.24 seconds |
Started | Aug 07 06:44:21 PM PDT 24 |
Finished | Aug 07 06:44:25 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-9a4bee97-8765-41c9-aea1-57662e6c9ac9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3829958267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_init_fail.3829958267 |
Directory | /workspace/179.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/179.otp_ctrl_parallel_lc_esc.2725170301 |
Short name | T773 |
Test name | |
Test status | |
Simulation time | 265215094 ps |
CPU time | 6.8 seconds |
Started | Aug 07 06:44:19 PM PDT 24 |
Finished | Aug 07 06:44:26 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-ab978f34-568c-4736-b4f6-15d17fd80113 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2725170301 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_parallel_lc_esc.2725170301 |
Directory | /workspace/179.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_alert_test.573749134 |
Short name | T877 |
Test name | |
Test status | |
Simulation time | 635937086 ps |
CPU time | 1.97 seconds |
Started | Aug 07 06:38:23 PM PDT 24 |
Finished | Aug 07 06:38:25 PM PDT 24 |
Peak memory | 240620 kb |
Host | smart-62eb04eb-dcfb-4841-8e82-6011c2ca82c7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=573749134 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_alert_test.573749134 |
Directory | /workspace/18.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_check_fail.1086733147 |
Short name | T58 |
Test name | |
Test status | |
Simulation time | 1395748132 ps |
CPU time | 24.8 seconds |
Started | Aug 07 06:38:19 PM PDT 24 |
Finished | Aug 07 06:38:44 PM PDT 24 |
Peak memory | 244856 kb |
Host | smart-9646b674-890c-4163-8af5-f5eb404b1578 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1086733147 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_check_fail.1086733147 |
Directory | /workspace/18.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_dai_errs.205939362 |
Short name | T762 |
Test name | |
Test status | |
Simulation time | 1169634004 ps |
CPU time | 18.12 seconds |
Started | Aug 07 06:38:17 PM PDT 24 |
Finished | Aug 07 06:38:35 PM PDT 24 |
Peak memory | 241828 kb |
Host | smart-102aff27-4203-4169-90fc-a560e2e96356 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=205939362 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_errs.205939362 |
Directory | /workspace/18.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_dai_lock.1236566998 |
Short name | T1168 |
Test name | |
Test status | |
Simulation time | 678300627 ps |
CPU time | 6.61 seconds |
Started | Aug 07 06:38:18 PM PDT 24 |
Finished | Aug 07 06:38:25 PM PDT 24 |
Peak memory | 241852 kb |
Host | smart-32d0ce4c-75f1-42b5-926d-025557f2f8ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1236566998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_lock.1236566998 |
Directory | /workspace/18.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_init_fail.70320605 |
Short name | T602 |
Test name | |
Test status | |
Simulation time | 454177361 ps |
CPU time | 3.71 seconds |
Started | Aug 07 06:38:19 PM PDT 24 |
Finished | Aug 07 06:38:23 PM PDT 24 |
Peak memory | 241980 kb |
Host | smart-a3804ecf-3729-4654-9a54-e23ffe8754a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=70320605 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_init_fail.70320605 |
Directory | /workspace/18.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_macro_errs.4000328602 |
Short name | T512 |
Test name | |
Test status | |
Simulation time | 3163460211 ps |
CPU time | 16.35 seconds |
Started | Aug 07 06:38:20 PM PDT 24 |
Finished | Aug 07 06:38:36 PM PDT 24 |
Peak memory | 243444 kb |
Host | smart-3b591924-da17-4884-bc1d-fa97666d6679 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4000328602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_macro_errs.4000328602 |
Directory | /workspace/18.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_key_req.629250253 |
Short name | T536 |
Test name | |
Test status | |
Simulation time | 1745175455 ps |
CPU time | 45.18 seconds |
Started | Aug 07 06:38:17 PM PDT 24 |
Finished | Aug 07 06:39:02 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-522f26e5-e006-4b0b-8866-6ac16f9089cd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=629250253 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_key_req.629250253 |
Directory | /workspace/18.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_lc_esc.3459511813 |
Short name | T84 |
Test name | |
Test status | |
Simulation time | 411006714 ps |
CPU time | 6.11 seconds |
Started | Aug 07 06:38:18 PM PDT 24 |
Finished | Aug 07 06:38:24 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-c5ea6238-64ac-40f6-87de-29ec7b4d914a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3459511813 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_esc.3459511813 |
Directory | /workspace/18.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_lc_req.420638041 |
Short name | T108 |
Test name | |
Test status | |
Simulation time | 606266568 ps |
CPU time | 12.82 seconds |
Started | Aug 07 06:38:19 PM PDT 24 |
Finished | Aug 07 06:38:32 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-be8c0f5a-62e3-49fa-a56b-d6cf9787a174 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=420638041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_req.420638041 |
Directory | /workspace/18.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_regwen.3539363067 |
Short name | T208 |
Test name | |
Test status | |
Simulation time | 686640180 ps |
CPU time | 6.05 seconds |
Started | Aug 07 06:38:22 PM PDT 24 |
Finished | Aug 07 06:38:29 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-06cd234c-8188-49f8-a701-394b07ca17e1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3539363067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_regwen.3539363067 |
Directory | /workspace/18.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_smoke.4113407815 |
Short name | T896 |
Test name | |
Test status | |
Simulation time | 139464677 ps |
CPU time | 5.68 seconds |
Started | Aug 07 06:38:16 PM PDT 24 |
Finished | Aug 07 06:38:22 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-04eebd55-1703-48e6-8216-62a5695599fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4113407815 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_smoke.4113407815 |
Directory | /workspace/18.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_stress_all.4124581227 |
Short name | T981 |
Test name | |
Test status | |
Simulation time | 11209680746 ps |
CPU time | 123.31 seconds |
Started | Aug 07 06:38:22 PM PDT 24 |
Finished | Aug 07 06:40:25 PM PDT 24 |
Peak memory | 245760 kb |
Host | smart-cb34dc4d-863e-4e06-a564-51bd4fd9c116 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4124581227 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all .4124581227 |
Directory | /workspace/18.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_test_access.360795296 |
Short name | T57 |
Test name | |
Test status | |
Simulation time | 2727070002 ps |
CPU time | 19.59 seconds |
Started | Aug 07 06:38:24 PM PDT 24 |
Finished | Aug 07 06:38:43 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-d49dfcd9-d058-4972-9fc6-5a02b6a8d4d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=360795296 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_test_access.360795296 |
Directory | /workspace/18.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/180.otp_ctrl_init_fail.107002949 |
Short name | T402 |
Test name | |
Test status | |
Simulation time | 133698043 ps |
CPU time | 3.9 seconds |
Started | Aug 07 06:44:22 PM PDT 24 |
Finished | Aug 07 06:44:26 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-0e0d2661-7e1b-468c-bf8e-0c668dd7002f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=107002949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_init_fail.107002949 |
Directory | /workspace/180.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/180.otp_ctrl_parallel_lc_esc.4216437559 |
Short name | T1133 |
Test name | |
Test status | |
Simulation time | 502788457 ps |
CPU time | 3.84 seconds |
Started | Aug 07 06:44:21 PM PDT 24 |
Finished | Aug 07 06:44:25 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-b359b18a-a6a6-473a-8e7d-33f9e9de84fb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4216437559 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_parallel_lc_esc.4216437559 |
Directory | /workspace/180.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/181.otp_ctrl_init_fail.750050907 |
Short name | T201 |
Test name | |
Test status | |
Simulation time | 109461959 ps |
CPU time | 3.17 seconds |
Started | Aug 07 06:44:18 PM PDT 24 |
Finished | Aug 07 06:44:22 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-14a28662-a130-4791-b0c6-7e8ef906d2b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=750050907 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_init_fail.750050907 |
Directory | /workspace/181.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/181.otp_ctrl_parallel_lc_esc.3798162910 |
Short name | T152 |
Test name | |
Test status | |
Simulation time | 380890977 ps |
CPU time | 3.09 seconds |
Started | Aug 07 06:44:20 PM PDT 24 |
Finished | Aug 07 06:44:23 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-d3035988-33db-4a18-9427-0763e843fce1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3798162910 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_parallel_lc_esc.3798162910 |
Directory | /workspace/181.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/182.otp_ctrl_init_fail.2697543648 |
Short name | T724 |
Test name | |
Test status | |
Simulation time | 616495333 ps |
CPU time | 5.77 seconds |
Started | Aug 07 06:44:20 PM PDT 24 |
Finished | Aug 07 06:44:26 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-a6165519-f7d3-426f-97a0-c195f12d383e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2697543648 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_init_fail.2697543648 |
Directory | /workspace/182.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/182.otp_ctrl_parallel_lc_esc.744406555 |
Short name | T273 |
Test name | |
Test status | |
Simulation time | 683403408 ps |
CPU time | 16.53 seconds |
Started | Aug 07 06:44:18 PM PDT 24 |
Finished | Aug 07 06:44:35 PM PDT 24 |
Peak memory | 241936 kb |
Host | smart-2f02b1aa-adf5-4f43-bbb7-afc62017707c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=744406555 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_parallel_lc_esc.744406555 |
Directory | /workspace/182.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/183.otp_ctrl_init_fail.2516354038 |
Short name | T937 |
Test name | |
Test status | |
Simulation time | 391692487 ps |
CPU time | 3.87 seconds |
Started | Aug 07 06:44:19 PM PDT 24 |
Finished | Aug 07 06:44:23 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-6bfcdb40-378e-4660-b0cd-a2b5e0b744fa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2516354038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_init_fail.2516354038 |
Directory | /workspace/183.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/183.otp_ctrl_parallel_lc_esc.14078213 |
Short name | T478 |
Test name | |
Test status | |
Simulation time | 240836199 ps |
CPU time | 3.28 seconds |
Started | Aug 07 06:44:23 PM PDT 24 |
Finished | Aug 07 06:44:27 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-26d354c3-abbe-4a0b-8868-2b542d449c49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=14078213 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_parallel_lc_esc.14078213 |
Directory | /workspace/183.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/184.otp_ctrl_init_fail.4255647785 |
Short name | T845 |
Test name | |
Test status | |
Simulation time | 193283524 ps |
CPU time | 4.41 seconds |
Started | Aug 07 06:44:24 PM PDT 24 |
Finished | Aug 07 06:44:28 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-03f333be-4040-4944-a049-0beeb6ff3aa3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4255647785 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_init_fail.4255647785 |
Directory | /workspace/184.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/184.otp_ctrl_parallel_lc_esc.1672301602 |
Short name | T690 |
Test name | |
Test status | |
Simulation time | 900013327 ps |
CPU time | 11.13 seconds |
Started | Aug 07 06:44:24 PM PDT 24 |
Finished | Aug 07 06:44:35 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-3b011c4e-9d4b-46cf-a46a-e4f14d556976 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1672301602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_parallel_lc_esc.1672301602 |
Directory | /workspace/184.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/185.otp_ctrl_init_fail.4165199850 |
Short name | T873 |
Test name | |
Test status | |
Simulation time | 150663775 ps |
CPU time | 3.89 seconds |
Started | Aug 07 06:44:24 PM PDT 24 |
Finished | Aug 07 06:44:28 PM PDT 24 |
Peak memory | 241908 kb |
Host | smart-bae93b74-185b-480a-9e60-6a9d9b43c7a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4165199850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_init_fail.4165199850 |
Directory | /workspace/185.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/185.otp_ctrl_parallel_lc_esc.2433316993 |
Short name | T721 |
Test name | |
Test status | |
Simulation time | 201336099 ps |
CPU time | 8.49 seconds |
Started | Aug 07 06:44:24 PM PDT 24 |
Finished | Aug 07 06:44:32 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-dfd4838f-24d1-4a20-be2f-3fd016a361c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2433316993 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_parallel_lc_esc.2433316993 |
Directory | /workspace/185.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/186.otp_ctrl_parallel_lc_esc.3463676067 |
Short name | T256 |
Test name | |
Test status | |
Simulation time | 259122226 ps |
CPU time | 13.1 seconds |
Started | Aug 07 06:44:25 PM PDT 24 |
Finished | Aug 07 06:44:38 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-b551e153-e1ed-4be5-ac63-a2b6551fa8da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3463676067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_parallel_lc_esc.3463676067 |
Directory | /workspace/186.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/187.otp_ctrl_init_fail.1318820969 |
Short name | T169 |
Test name | |
Test status | |
Simulation time | 176139840 ps |
CPU time | 2.82 seconds |
Started | Aug 07 06:44:24 PM PDT 24 |
Finished | Aug 07 06:44:26 PM PDT 24 |
Peak memory | 242136 kb |
Host | smart-9fc68462-6dbf-4434-a0c7-5c286707d511 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1318820969 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_init_fail.1318820969 |
Directory | /workspace/187.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/187.otp_ctrl_parallel_lc_esc.439652592 |
Short name | T538 |
Test name | |
Test status | |
Simulation time | 335123883 ps |
CPU time | 8.75 seconds |
Started | Aug 07 06:44:29 PM PDT 24 |
Finished | Aug 07 06:44:38 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-7af6b864-a8cb-4386-9708-ec603102d49d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=439652592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_parallel_lc_esc.439652592 |
Directory | /workspace/187.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/188.otp_ctrl_init_fail.3315060253 |
Short name | T318 |
Test name | |
Test status | |
Simulation time | 413259920 ps |
CPU time | 5.87 seconds |
Started | Aug 07 06:44:30 PM PDT 24 |
Finished | Aug 07 06:44:35 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-1280da7f-795c-4d66-91c0-07b64c334305 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3315060253 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_init_fail.3315060253 |
Directory | /workspace/188.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/188.otp_ctrl_parallel_lc_esc.3599746191 |
Short name | T653 |
Test name | |
Test status | |
Simulation time | 414064469 ps |
CPU time | 11.22 seconds |
Started | Aug 07 06:44:30 PM PDT 24 |
Finished | Aug 07 06:44:42 PM PDT 24 |
Peak memory | 241876 kb |
Host | smart-20f2ef33-f04d-4eec-ae9a-fc040cec055a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3599746191 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_parallel_lc_esc.3599746191 |
Directory | /workspace/188.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/189.otp_ctrl_init_fail.196778671 |
Short name | T531 |
Test name | |
Test status | |
Simulation time | 604390065 ps |
CPU time | 4.56 seconds |
Started | Aug 07 06:44:31 PM PDT 24 |
Finished | Aug 07 06:44:36 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-ddeda6f5-5fc1-463c-ad17-99fd21c72d19 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=196778671 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_init_fail.196778671 |
Directory | /workspace/189.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/189.otp_ctrl_parallel_lc_esc.1804658382 |
Short name | T993 |
Test name | |
Test status | |
Simulation time | 590609679 ps |
CPU time | 15.73 seconds |
Started | Aug 07 06:44:38 PM PDT 24 |
Finished | Aug 07 06:44:53 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-305da0bc-2c3d-433e-badc-9eeae3c52e3f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1804658382 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_parallel_lc_esc.1804658382 |
Directory | /workspace/189.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_alert_test.4059695881 |
Short name | T463 |
Test name | |
Test status | |
Simulation time | 198095077 ps |
CPU time | 1.92 seconds |
Started | Aug 07 06:38:28 PM PDT 24 |
Finished | Aug 07 06:38:30 PM PDT 24 |
Peak memory | 240876 kb |
Host | smart-f5efbe34-1284-43eb-a5ca-55e7b86898b2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4059695881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_alert_test.4059695881 |
Directory | /workspace/19.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_check_fail.1523310430 |
Short name | T871 |
Test name | |
Test status | |
Simulation time | 2040322945 ps |
CPU time | 31.46 seconds |
Started | Aug 07 06:38:21 PM PDT 24 |
Finished | Aug 07 06:38:53 PM PDT 24 |
Peak memory | 244364 kb |
Host | smart-27ee0256-2ad6-4380-81c0-cbab7c2f49e4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1523310430 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_check_fail.1523310430 |
Directory | /workspace/19.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_dai_errs.484638894 |
Short name | T729 |
Test name | |
Test status | |
Simulation time | 1672931263 ps |
CPU time | 31.56 seconds |
Started | Aug 07 06:38:24 PM PDT 24 |
Finished | Aug 07 06:38:56 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-170d1f72-fdfb-4dc8-99cc-48aca2272865 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=484638894 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_errs.484638894 |
Directory | /workspace/19.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_dai_lock.3640799556 |
Short name | T1066 |
Test name | |
Test status | |
Simulation time | 6205364806 ps |
CPU time | 45.62 seconds |
Started | Aug 07 06:38:23 PM PDT 24 |
Finished | Aug 07 06:39:09 PM PDT 24 |
Peak memory | 243640 kb |
Host | smart-08eb9c47-e5fc-4bc8-871e-6b84401a779b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3640799556 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_lock.3640799556 |
Directory | /workspace/19.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_init_fail.3005787819 |
Short name | T467 |
Test name | |
Test status | |
Simulation time | 131744295 ps |
CPU time | 3.14 seconds |
Started | Aug 07 06:38:23 PM PDT 24 |
Finished | Aug 07 06:38:26 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-2cd0931c-96a5-45b2-a277-62c23f67d4c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3005787819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_init_fail.3005787819 |
Directory | /workspace/19.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_macro_errs.192376261 |
Short name | T227 |
Test name | |
Test status | |
Simulation time | 2595442772 ps |
CPU time | 16.64 seconds |
Started | Aug 07 06:38:27 PM PDT 24 |
Finished | Aug 07 06:38:44 PM PDT 24 |
Peak memory | 243108 kb |
Host | smart-3e651b12-5a85-4a58-8d0f-30cfdd7ee97c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=192376261 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_macro_errs.192376261 |
Directory | /workspace/19.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_key_req.2299091537 |
Short name | T977 |
Test name | |
Test status | |
Simulation time | 251143102 ps |
CPU time | 6.25 seconds |
Started | Aug 07 06:38:27 PM PDT 24 |
Finished | Aug 07 06:38:34 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-bbc2d938-44d3-4660-8038-6253b9c3d5f9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2299091537 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_key_req.2299091537 |
Directory | /workspace/19.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_lc_esc.2145401666 |
Short name | T812 |
Test name | |
Test status | |
Simulation time | 977715287 ps |
CPU time | 7.97 seconds |
Started | Aug 07 06:38:24 PM PDT 24 |
Finished | Aug 07 06:38:32 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-135bfbc5-2b75-4ef7-a8ed-b4b7316f4e4f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2145401666 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_esc.2145401666 |
Directory | /workspace/19.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_lc_req.3801106828 |
Short name | T738 |
Test name | |
Test status | |
Simulation time | 906559875 ps |
CPU time | 14.77 seconds |
Started | Aug 07 06:38:24 PM PDT 24 |
Finished | Aug 07 06:38:39 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-8a7221c7-f99f-4153-b9d5-da41b453b070 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3801106828 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_req.3801106828 |
Directory | /workspace/19.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_regwen.2739633223 |
Short name | T1054 |
Test name | |
Test status | |
Simulation time | 371817772 ps |
CPU time | 9.02 seconds |
Started | Aug 07 06:38:34 PM PDT 24 |
Finished | Aug 07 06:38:43 PM PDT 24 |
Peak memory | 241912 kb |
Host | smart-1ce6840c-f6b8-4d88-91ce-0a1ff81068cb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2739633223 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_regwen.2739633223 |
Directory | /workspace/19.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_smoke.3406739411 |
Short name | T982 |
Test name | |
Test status | |
Simulation time | 823572500 ps |
CPU time | 11.05 seconds |
Started | Aug 07 06:38:22 PM PDT 24 |
Finished | Aug 07 06:38:34 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-44fe5e21-7b96-4e23-8548-2b5ff2428601 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3406739411 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_smoke.3406739411 |
Directory | /workspace/19.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_test_access.2517919953 |
Short name | T965 |
Test name | |
Test status | |
Simulation time | 2293954702 ps |
CPU time | 19.88 seconds |
Started | Aug 07 06:38:26 PM PDT 24 |
Finished | Aug 07 06:38:46 PM PDT 24 |
Peak memory | 248600 kb |
Host | smart-06bfff26-81f0-47db-85cb-64587666db35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2517919953 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_test_access.2517919953 |
Directory | /workspace/19.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/190.otp_ctrl_init_fail.3149461223 |
Short name | T1165 |
Test name | |
Test status | |
Simulation time | 394071946 ps |
CPU time | 4.61 seconds |
Started | Aug 07 06:44:35 PM PDT 24 |
Finished | Aug 07 06:44:40 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-1d001808-9ce4-46ae-8be3-d33bc3e74b91 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3149461223 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_init_fail.3149461223 |
Directory | /workspace/190.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/190.otp_ctrl_parallel_lc_esc.3192241203 |
Short name | T264 |
Test name | |
Test status | |
Simulation time | 147555191 ps |
CPU time | 6.24 seconds |
Started | Aug 07 06:44:37 PM PDT 24 |
Finished | Aug 07 06:44:43 PM PDT 24 |
Peak memory | 241928 kb |
Host | smart-d6800591-face-4036-9038-f96de358abbf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3192241203 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_parallel_lc_esc.3192241203 |
Directory | /workspace/190.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/191.otp_ctrl_init_fail.2241791134 |
Short name | T746 |
Test name | |
Test status | |
Simulation time | 154999921 ps |
CPU time | 3.7 seconds |
Started | Aug 07 06:44:36 PM PDT 24 |
Finished | Aug 07 06:44:39 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-f8ff6307-ac5b-416f-8abe-c4ecd70ca4a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2241791134 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_init_fail.2241791134 |
Directory | /workspace/191.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/191.otp_ctrl_parallel_lc_esc.3971296803 |
Short name | T10 |
Test name | |
Test status | |
Simulation time | 245381016 ps |
CPU time | 7.41 seconds |
Started | Aug 07 06:44:39 PM PDT 24 |
Finished | Aug 07 06:44:46 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-6d32d763-37e3-4545-aa28-f7f2031485b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3971296803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_parallel_lc_esc.3971296803 |
Directory | /workspace/191.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/192.otp_ctrl_init_fail.1687266149 |
Short name | T677 |
Test name | |
Test status | |
Simulation time | 295820973 ps |
CPU time | 4.78 seconds |
Started | Aug 07 06:44:35 PM PDT 24 |
Finished | Aug 07 06:44:40 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-5341410e-b44b-4956-89be-ce78e4007185 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1687266149 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_init_fail.1687266149 |
Directory | /workspace/192.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/192.otp_ctrl_parallel_lc_esc.1181175345 |
Short name | T511 |
Test name | |
Test status | |
Simulation time | 143477774 ps |
CPU time | 4.01 seconds |
Started | Aug 07 06:44:37 PM PDT 24 |
Finished | Aug 07 06:44:41 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-b4935535-ed62-4d39-b87f-52179ccbf889 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1181175345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_parallel_lc_esc.1181175345 |
Directory | /workspace/192.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/193.otp_ctrl_init_fail.902029845 |
Short name | T700 |
Test name | |
Test status | |
Simulation time | 1902716756 ps |
CPU time | 5.51 seconds |
Started | Aug 07 06:44:35 PM PDT 24 |
Finished | Aug 07 06:44:40 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-33f1c7f7-39a6-43d5-b30b-27ac34525056 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=902029845 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_init_fail.902029845 |
Directory | /workspace/193.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/193.otp_ctrl_parallel_lc_esc.1247461656 |
Short name | T748 |
Test name | |
Test status | |
Simulation time | 1698234200 ps |
CPU time | 12.15 seconds |
Started | Aug 07 06:44:36 PM PDT 24 |
Finished | Aug 07 06:44:48 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-3dc4730d-9e12-4707-8122-b10a38451862 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1247461656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_parallel_lc_esc.1247461656 |
Directory | /workspace/193.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/194.otp_ctrl_init_fail.2942752314 |
Short name | T907 |
Test name | |
Test status | |
Simulation time | 587439254 ps |
CPU time | 4.84 seconds |
Started | Aug 07 06:44:36 PM PDT 24 |
Finished | Aug 07 06:44:41 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-8ace7e9c-625a-42a0-bc54-0cc119eed317 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2942752314 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_init_fail.2942752314 |
Directory | /workspace/194.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/194.otp_ctrl_parallel_lc_esc.3285290099 |
Short name | T99 |
Test name | |
Test status | |
Simulation time | 938004884 ps |
CPU time | 16.44 seconds |
Started | Aug 07 06:44:35 PM PDT 24 |
Finished | Aug 07 06:44:52 PM PDT 24 |
Peak memory | 241912 kb |
Host | smart-7119ddfa-a3d6-4c05-8f80-959d3bfbddaa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3285290099 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_parallel_lc_esc.3285290099 |
Directory | /workspace/194.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/195.otp_ctrl_init_fail.22107962 |
Short name | T55 |
Test name | |
Test status | |
Simulation time | 123075569 ps |
CPU time | 4.16 seconds |
Started | Aug 07 06:44:36 PM PDT 24 |
Finished | Aug 07 06:44:40 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-18221657-16cc-4773-914a-0fd70f3ec901 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=22107962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_init_fail.22107962 |
Directory | /workspace/195.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/195.otp_ctrl_parallel_lc_esc.1383752682 |
Short name | T583 |
Test name | |
Test status | |
Simulation time | 577238621 ps |
CPU time | 14.78 seconds |
Started | Aug 07 06:44:40 PM PDT 24 |
Finished | Aug 07 06:44:54 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-2827002d-5a9b-49fd-b3f5-2ad21040f9d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1383752682 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_parallel_lc_esc.1383752682 |
Directory | /workspace/195.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/196.otp_ctrl_init_fail.4160338880 |
Short name | T89 |
Test name | |
Test status | |
Simulation time | 324544720 ps |
CPU time | 3.82 seconds |
Started | Aug 07 06:44:41 PM PDT 24 |
Finished | Aug 07 06:44:45 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-0d66c6f8-8179-4f06-b56a-4088c5d58b1f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4160338880 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_init_fail.4160338880 |
Directory | /workspace/196.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/196.otp_ctrl_parallel_lc_esc.1453232449 |
Short name | T544 |
Test name | |
Test status | |
Simulation time | 220159044 ps |
CPU time | 5.77 seconds |
Started | Aug 07 06:44:40 PM PDT 24 |
Finished | Aug 07 06:44:46 PM PDT 24 |
Peak memory | 241940 kb |
Host | smart-c9a4607a-8392-47cd-a41d-582bf35c2cf9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1453232449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_parallel_lc_esc.1453232449 |
Directory | /workspace/196.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/197.otp_ctrl_init_fail.2146757522 |
Short name | T416 |
Test name | |
Test status | |
Simulation time | 161081007 ps |
CPU time | 4.57 seconds |
Started | Aug 07 06:44:40 PM PDT 24 |
Finished | Aug 07 06:44:45 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-ef47dbca-cc1d-4e31-9c0b-beb396145665 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2146757522 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_init_fail.2146757522 |
Directory | /workspace/197.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/197.otp_ctrl_parallel_lc_esc.2358348731 |
Short name | T1128 |
Test name | |
Test status | |
Simulation time | 988471915 ps |
CPU time | 25.51 seconds |
Started | Aug 07 06:44:40 PM PDT 24 |
Finished | Aug 07 06:45:06 PM PDT 24 |
Peak memory | 242064 kb |
Host | smart-d97a7cc1-6413-4a01-98b7-76770176f9ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2358348731 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_parallel_lc_esc.2358348731 |
Directory | /workspace/197.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/198.otp_ctrl_init_fail.3439329537 |
Short name | T578 |
Test name | |
Test status | |
Simulation time | 461744351 ps |
CPU time | 3.63 seconds |
Started | Aug 07 06:44:41 PM PDT 24 |
Finished | Aug 07 06:44:44 PM PDT 24 |
Peak memory | 242068 kb |
Host | smart-0db9fa6c-4c50-4b8b-b1e8-dc25b1f0b4d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3439329537 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_init_fail.3439329537 |
Directory | /workspace/198.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/198.otp_ctrl_parallel_lc_esc.2122059007 |
Short name | T758 |
Test name | |
Test status | |
Simulation time | 474474895 ps |
CPU time | 9.4 seconds |
Started | Aug 07 06:44:43 PM PDT 24 |
Finished | Aug 07 06:44:52 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-01ebfb8f-f121-411c-98be-ec2e44fdb043 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2122059007 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_parallel_lc_esc.2122059007 |
Directory | /workspace/198.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/199.otp_ctrl_init_fail.4279570168 |
Short name | T664 |
Test name | |
Test status | |
Simulation time | 135342406 ps |
CPU time | 3.87 seconds |
Started | Aug 07 06:44:40 PM PDT 24 |
Finished | Aug 07 06:44:44 PM PDT 24 |
Peak memory | 242120 kb |
Host | smart-4923478a-bec3-44cd-b58c-fd2da16d787c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4279570168 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_init_fail.4279570168 |
Directory | /workspace/199.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/199.otp_ctrl_parallel_lc_esc.2261997287 |
Short name | T665 |
Test name | |
Test status | |
Simulation time | 547694014 ps |
CPU time | 17.88 seconds |
Started | Aug 07 06:44:41 PM PDT 24 |
Finished | Aug 07 06:44:59 PM PDT 24 |
Peak memory | 241968 kb |
Host | smart-e3feddfe-c23d-4791-a33c-4efe60c2a54e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2261997287 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_parallel_lc_esc.2261997287 |
Directory | /workspace/199.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_alert_test.2295806876 |
Short name | T1039 |
Test name | |
Test status | |
Simulation time | 178779353 ps |
CPU time | 2.3 seconds |
Started | Aug 07 06:36:22 PM PDT 24 |
Finished | Aug 07 06:36:25 PM PDT 24 |
Peak memory | 240444 kb |
Host | smart-3d9ba123-5424-496c-ae45-9597a53be15b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2295806876 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_alert_test.2295806876 |
Directory | /workspace/2.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_background_chks.3530783855 |
Short name | T397 |
Test name | |
Test status | |
Simulation time | 386628758 ps |
CPU time | 7.46 seconds |
Started | Aug 07 06:36:16 PM PDT 24 |
Finished | Aug 07 06:36:24 PM PDT 24 |
Peak memory | 242108 kb |
Host | smart-9fc14a72-46b0-4b5b-bce5-4a27a6c0c9f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3530783855 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_background_chks.3530783855 |
Directory | /workspace/2.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_dai_errs.884333265 |
Short name | T1026 |
Test name | |
Test status | |
Simulation time | 1023282523 ps |
CPU time | 25.73 seconds |
Started | Aug 07 06:36:14 PM PDT 24 |
Finished | Aug 07 06:36:40 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-a407f224-fe52-4c8e-b198-716d96338eb3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=884333265 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_errs.884333265 |
Directory | /workspace/2.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_dai_lock.1305352841 |
Short name | T841 |
Test name | |
Test status | |
Simulation time | 1763966754 ps |
CPU time | 32.58 seconds |
Started | Aug 07 06:36:16 PM PDT 24 |
Finished | Aug 07 06:36:48 PM PDT 24 |
Peak memory | 248604 kb |
Host | smart-b704b17e-6bb3-436b-b9b3-eccd67caae86 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1305352841 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_lock.1305352841 |
Directory | /workspace/2.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_init_fail.4072174038 |
Short name | T1064 |
Test name | |
Test status | |
Simulation time | 742062043 ps |
CPU time | 4.43 seconds |
Started | Aug 07 06:36:15 PM PDT 24 |
Finished | Aug 07 06:36:19 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-a450a356-9ca1-4c0a-abfe-18f0f8eec9da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4072174038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_init_fail.4072174038 |
Directory | /workspace/2.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_macro_errs.1692172016 |
Short name | T238 |
Test name | |
Test status | |
Simulation time | 1138633759 ps |
CPU time | 11.74 seconds |
Started | Aug 07 06:36:20 PM PDT 24 |
Finished | Aug 07 06:36:32 PM PDT 24 |
Peak memory | 248664 kb |
Host | smart-7fe0e8cc-f90b-4bc5-8d4d-b83cb6f1f00f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1692172016 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_macro_errs.1692172016 |
Directory | /workspace/2.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_key_req.4155176728 |
Short name | T180 |
Test name | |
Test status | |
Simulation time | 15495837592 ps |
CPU time | 49.42 seconds |
Started | Aug 07 06:36:29 PM PDT 24 |
Finished | Aug 07 06:37:18 PM PDT 24 |
Peak memory | 243368 kb |
Host | smart-80666621-83c1-42dd-b8c2-9ddd0cf86873 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4155176728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_key_req.4155176728 |
Directory | /workspace/2.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_lc_esc.2811163107 |
Short name | T345 |
Test name | |
Test status | |
Simulation time | 405222783 ps |
CPU time | 5.45 seconds |
Started | Aug 07 06:36:15 PM PDT 24 |
Finished | Aug 07 06:36:20 PM PDT 24 |
Peak memory | 241852 kb |
Host | smart-ec691fa3-3b6e-4ccb-970b-41405a153fb7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2811163107 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_esc.2811163107 |
Directory | /workspace/2.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_lc_req.965457701 |
Short name | T211 |
Test name | |
Test status | |
Simulation time | 3823639326 ps |
CPU time | 12.94 seconds |
Started | Aug 07 06:36:13 PM PDT 24 |
Finished | Aug 07 06:36:26 PM PDT 24 |
Peak memory | 248712 kb |
Host | smart-0f385f7e-4544-4809-a7a2-40b10fe6bf7c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=965457701 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_req.965457701 |
Directory | /workspace/2.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_regwen.3854283466 |
Short name | T123 |
Test name | |
Test status | |
Simulation time | 1967349608 ps |
CPU time | 5.86 seconds |
Started | Aug 07 06:36:20 PM PDT 24 |
Finished | Aug 07 06:36:27 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-ea726d96-b6f2-425e-9852-a4a1f5f554e1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3854283466 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_regwen.3854283466 |
Directory | /workspace/2.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_sec_cm.2669478755 |
Short name | T249 |
Test name | |
Test status | |
Simulation time | 21918560874 ps |
CPU time | 200.5 seconds |
Started | Aug 07 06:36:30 PM PDT 24 |
Finished | Aug 07 06:39:50 PM PDT 24 |
Peak memory | 278748 kb |
Host | smart-c5ba052c-48e6-42cc-8c7b-189fa17c9511 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2669478755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_sec_cm.2669478755 |
Directory | /workspace/2.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_smoke.4215732533 |
Short name | T673 |
Test name | |
Test status | |
Simulation time | 788184305 ps |
CPU time | 11.09 seconds |
Started | Aug 07 06:36:14 PM PDT 24 |
Finished | Aug 07 06:36:25 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-27852109-8e03-4476-b796-dced597a4a2d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4215732533 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_smoke.4215732533 |
Directory | /workspace/2.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_stress_all.1794393809 |
Short name | T1150 |
Test name | |
Test status | |
Simulation time | 37823236535 ps |
CPU time | 230.33 seconds |
Started | Aug 07 06:36:21 PM PDT 24 |
Finished | Aug 07 06:40:12 PM PDT 24 |
Peak memory | 258664 kb |
Host | smart-6e92523b-29f6-4728-855e-e07ae2070c42 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1794393809 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all. 1794393809 |
Directory | /workspace/2.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_stress_all_with_rand_reset.3758375714 |
Short name | T826 |
Test name | |
Test status | |
Simulation time | 189139151925 ps |
CPU time | 1605.72 seconds |
Started | Aug 07 06:36:25 PM PDT 24 |
Finished | Aug 07 07:03:11 PM PDT 24 |
Peak memory | 361956 kb |
Host | smart-5221e7e9-55cd-4c42-b9bf-209b521142db |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3758375714 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all_with_rand_reset.3758375714 |
Directory | /workspace/2.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_test_access.1685710534 |
Short name | T539 |
Test name | |
Test status | |
Simulation time | 3337922899 ps |
CPU time | 16.7 seconds |
Started | Aug 07 06:36:30 PM PDT 24 |
Finished | Aug 07 06:36:47 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-7402d4d3-21c2-4da9-b4bd-7a547000a8e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1685710534 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_test_access.1685710534 |
Directory | /workspace/2.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_alert_test.1431552694 |
Short name | T752 |
Test name | |
Test status | |
Simulation time | 59217507 ps |
CPU time | 1.73 seconds |
Started | Aug 07 06:38:34 PM PDT 24 |
Finished | Aug 07 06:38:36 PM PDT 24 |
Peak memory | 240568 kb |
Host | smart-d6a021a6-2920-45b3-aba4-eee89c079f88 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1431552694 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_alert_test.1431552694 |
Directory | /workspace/20.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_check_fail.3321541732 |
Short name | T451 |
Test name | |
Test status | |
Simulation time | 460240098 ps |
CPU time | 8.53 seconds |
Started | Aug 07 06:38:34 PM PDT 24 |
Finished | Aug 07 06:38:43 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-ea29eb97-6947-4653-824f-f17c2dac3225 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3321541732 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_check_fail.3321541732 |
Directory | /workspace/20.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_dai_errs.1082245438 |
Short name | T661 |
Test name | |
Test status | |
Simulation time | 1518974615 ps |
CPU time | 25.35 seconds |
Started | Aug 07 06:38:35 PM PDT 24 |
Finished | Aug 07 06:39:01 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-deb85a89-ef82-4c9f-b955-21ea90249288 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1082245438 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_errs.1082245438 |
Directory | /workspace/20.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_dai_lock.23933897 |
Short name | T383 |
Test name | |
Test status | |
Simulation time | 1080589149 ps |
CPU time | 18.13 seconds |
Started | Aug 07 06:38:33 PM PDT 24 |
Finished | Aug 07 06:38:51 PM PDT 24 |
Peak memory | 242460 kb |
Host | smart-f63ba46c-88a3-4a95-b71a-50004b42a1e4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=23933897 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_lock.23933897 |
Directory | /workspace/20.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_init_fail.1799763184 |
Short name | T139 |
Test name | |
Test status | |
Simulation time | 463894124 ps |
CPU time | 3.87 seconds |
Started | Aug 07 06:38:34 PM PDT 24 |
Finished | Aug 07 06:38:38 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-4db095a2-1beb-4bcd-956c-347efb32ce88 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1799763184 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_init_fail.1799763184 |
Directory | /workspace/20.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_macro_errs.98192525 |
Short name | T1104 |
Test name | |
Test status | |
Simulation time | 536519603 ps |
CPU time | 13.01 seconds |
Started | Aug 07 06:38:33 PM PDT 24 |
Finished | Aug 07 06:38:46 PM PDT 24 |
Peak memory | 248568 kb |
Host | smart-7902e89f-1b50-4ba1-9fce-f903cb170ec4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=98192525 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_macro_errs.98192525 |
Directory | /workspace/20.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_key_req.1704338743 |
Short name | T246 |
Test name | |
Test status | |
Simulation time | 675661705 ps |
CPU time | 9.77 seconds |
Started | Aug 07 06:38:33 PM PDT 24 |
Finished | Aug 07 06:38:43 PM PDT 24 |
Peak memory | 242128 kb |
Host | smart-f170b131-90e2-460a-9dc7-3e45e78013d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1704338743 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_key_req.1704338743 |
Directory | /workspace/20.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_lc_esc.1346938422 |
Short name | T876 |
Test name | |
Test status | |
Simulation time | 285318242 ps |
CPU time | 5.69 seconds |
Started | Aug 07 06:38:30 PM PDT 24 |
Finished | Aug 07 06:38:35 PM PDT 24 |
Peak memory | 241840 kb |
Host | smart-e7cb7939-e393-4551-953b-caff2c049cec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1346938422 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_esc.1346938422 |
Directory | /workspace/20.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_lc_req.1134053449 |
Short name | T651 |
Test name | |
Test status | |
Simulation time | 1145255777 ps |
CPU time | 27.52 seconds |
Started | Aug 07 06:38:34 PM PDT 24 |
Finished | Aug 07 06:39:01 PM PDT 24 |
Peak memory | 241980 kb |
Host | smart-0bc29907-bc63-4540-9e72-00fb2bd667a2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1134053449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_req.1134053449 |
Directory | /workspace/20.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_regwen.3310035332 |
Short name | T522 |
Test name | |
Test status | |
Simulation time | 591825488 ps |
CPU time | 5.51 seconds |
Started | Aug 07 06:38:34 PM PDT 24 |
Finished | Aug 07 06:38:40 PM PDT 24 |
Peak memory | 241932 kb |
Host | smart-0aa56303-be6e-4823-a996-37ac4135bf1a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3310035332 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_regwen.3310035332 |
Directory | /workspace/20.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_smoke.1854692606 |
Short name | T1044 |
Test name | |
Test status | |
Simulation time | 822442216 ps |
CPU time | 6.1 seconds |
Started | Aug 07 06:38:33 PM PDT 24 |
Finished | Aug 07 06:38:39 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-d608a699-e312-4605-9f60-5b78b2d8dc03 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1854692606 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_smoke.1854692606 |
Directory | /workspace/20.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_stress_all.3292243665 |
Short name | T682 |
Test name | |
Test status | |
Simulation time | 13618624636 ps |
CPU time | 107.54 seconds |
Started | Aug 07 06:38:34 PM PDT 24 |
Finished | Aug 07 06:40:22 PM PDT 24 |
Peak memory | 250092 kb |
Host | smart-fb2d51a2-e296-46e2-b880-fb6d23656ec1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3292243665 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all .3292243665 |
Directory | /workspace/20.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_stress_all_with_rand_reset.2847839896 |
Short name | T728 |
Test name | |
Test status | |
Simulation time | 211356148873 ps |
CPU time | 1733.98 seconds |
Started | Aug 07 06:38:34 PM PDT 24 |
Finished | Aug 07 07:07:28 PM PDT 24 |
Peak memory | 313328 kb |
Host | smart-29f1eeee-942a-41c3-b3bb-4ff336e0ba52 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2847839896 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all_with_rand_reset.2847839896 |
Directory | /workspace/20.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_test_access.4030215532 |
Short name | T739 |
Test name | |
Test status | |
Simulation time | 548488691 ps |
CPU time | 11.58 seconds |
Started | Aug 07 06:38:34 PM PDT 24 |
Finished | Aug 07 06:38:46 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-c7d02093-f47f-4dcd-8144-a45000528678 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4030215532 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_test_access.4030215532 |
Directory | /workspace/20.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/200.otp_ctrl_init_fail.3659391604 |
Short name | T621 |
Test name | |
Test status | |
Simulation time | 125888013 ps |
CPU time | 3.81 seconds |
Started | Aug 07 06:44:42 PM PDT 24 |
Finished | Aug 07 06:44:46 PM PDT 24 |
Peak memory | 241968 kb |
Host | smart-355c1f11-6340-4e69-b6d1-97fdd4a4c377 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3659391604 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 200.otp_ctrl_init_fail.3659391604 |
Directory | /workspace/200.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/202.otp_ctrl_init_fail.1828024002 |
Short name | T552 |
Test name | |
Test status | |
Simulation time | 1337008300 ps |
CPU time | 3.17 seconds |
Started | Aug 07 06:44:41 PM PDT 24 |
Finished | Aug 07 06:44:44 PM PDT 24 |
Peak memory | 242012 kb |
Host | smart-79755dee-7738-4d6a-84e3-2f9e70732bc3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1828024002 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 202.otp_ctrl_init_fail.1828024002 |
Directory | /workspace/202.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/203.otp_ctrl_init_fail.4057397406 |
Short name | T461 |
Test name | |
Test status | |
Simulation time | 394813755 ps |
CPU time | 4.32 seconds |
Started | Aug 07 06:44:45 PM PDT 24 |
Finished | Aug 07 06:44:49 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-ecb3e2cc-59f7-49bc-8857-4911d0ef94c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4057397406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 203.otp_ctrl_init_fail.4057397406 |
Directory | /workspace/203.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/204.otp_ctrl_init_fail.3995966591 |
Short name | T740 |
Test name | |
Test status | |
Simulation time | 134588386 ps |
CPU time | 3.91 seconds |
Started | Aug 07 06:44:48 PM PDT 24 |
Finished | Aug 07 06:44:52 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-98897271-689d-4e85-9db2-fc877fdf1d4e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3995966591 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 204.otp_ctrl_init_fail.3995966591 |
Directory | /workspace/204.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/205.otp_ctrl_init_fail.1628812454 |
Short name | T966 |
Test name | |
Test status | |
Simulation time | 166186357 ps |
CPU time | 3.96 seconds |
Started | Aug 07 06:44:46 PM PDT 24 |
Finished | Aug 07 06:44:50 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-75a87b97-5f5e-46a2-aa32-ccb3899f8383 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1628812454 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 205.otp_ctrl_init_fail.1628812454 |
Directory | /workspace/205.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/206.otp_ctrl_init_fail.4154168123 |
Short name | T1088 |
Test name | |
Test status | |
Simulation time | 243347073 ps |
CPU time | 2.95 seconds |
Started | Aug 07 06:44:48 PM PDT 24 |
Finished | Aug 07 06:44:51 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-eee443e8-bdf9-4230-b675-81f366fd8da3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4154168123 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 206.otp_ctrl_init_fail.4154168123 |
Directory | /workspace/206.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/207.otp_ctrl_init_fail.1991612813 |
Short name | T663 |
Test name | |
Test status | |
Simulation time | 198238115 ps |
CPU time | 3.98 seconds |
Started | Aug 07 06:44:45 PM PDT 24 |
Finished | Aug 07 06:44:49 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-325623f2-c9f8-4005-be2a-a6bb176e0ac5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1991612813 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 207.otp_ctrl_init_fail.1991612813 |
Directory | /workspace/207.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/208.otp_ctrl_init_fail.4287662455 |
Short name | T733 |
Test name | |
Test status | |
Simulation time | 223436763 ps |
CPU time | 3.74 seconds |
Started | Aug 07 06:44:46 PM PDT 24 |
Finished | Aug 07 06:44:50 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-a3bb2ab0-62da-4430-aab1-ea04ebce1550 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4287662455 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 208.otp_ctrl_init_fail.4287662455 |
Directory | /workspace/208.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/209.otp_ctrl_init_fail.1164685510 |
Short name | T315 |
Test name | |
Test status | |
Simulation time | 122538240 ps |
CPU time | 3.62 seconds |
Started | Aug 07 06:44:50 PM PDT 24 |
Finished | Aug 07 06:44:54 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-6dffa9da-d708-4cbd-b26a-5227ec2eda67 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1164685510 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 209.otp_ctrl_init_fail.1164685510 |
Directory | /workspace/209.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_alert_test.1643471353 |
Short name | T720 |
Test name | |
Test status | |
Simulation time | 54728148 ps |
CPU time | 1.83 seconds |
Started | Aug 07 06:38:45 PM PDT 24 |
Finished | Aug 07 06:38:47 PM PDT 24 |
Peak memory | 240456 kb |
Host | smart-acc9c47c-f9c9-4fdd-83c8-353f7fe3ea1b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1643471353 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_alert_test.1643471353 |
Directory | /workspace/21.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_check_fail.1973874624 |
Short name | T36 |
Test name | |
Test status | |
Simulation time | 2536500113 ps |
CPU time | 33.69 seconds |
Started | Aug 07 06:38:48 PM PDT 24 |
Finished | Aug 07 06:39:21 PM PDT 24 |
Peak memory | 248804 kb |
Host | smart-7d2a8976-bb3f-4cb4-9eb6-668631c45204 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1973874624 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_check_fail.1973874624 |
Directory | /workspace/21.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_dai_errs.1958959395 |
Short name | T497 |
Test name | |
Test status | |
Simulation time | 802380778 ps |
CPU time | 23.06 seconds |
Started | Aug 07 06:38:38 PM PDT 24 |
Finished | Aug 07 06:39:02 PM PDT 24 |
Peak memory | 242080 kb |
Host | smart-c78ae0c1-f75a-4e8a-a203-2c3570c1c84f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1958959395 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_errs.1958959395 |
Directory | /workspace/21.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_dai_lock.3899206010 |
Short name | T790 |
Test name | |
Test status | |
Simulation time | 4732090463 ps |
CPU time | 9.9 seconds |
Started | Aug 07 06:38:38 PM PDT 24 |
Finished | Aug 07 06:38:48 PM PDT 24 |
Peak memory | 248660 kb |
Host | smart-cc3bbc86-6f48-4b45-8ed8-b641843afce4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3899206010 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_lock.3899206010 |
Directory | /workspace/21.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_init_fail.2095057274 |
Short name | T712 |
Test name | |
Test status | |
Simulation time | 459500091 ps |
CPU time | 4.3 seconds |
Started | Aug 07 06:38:38 PM PDT 24 |
Finished | Aug 07 06:38:43 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-7887f884-e72d-411c-bc56-89a0ae94b1d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2095057274 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_init_fail.2095057274 |
Directory | /workspace/21.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_macro_errs.1073855556 |
Short name | T699 |
Test name | |
Test status | |
Simulation time | 598583592 ps |
CPU time | 5.09 seconds |
Started | Aug 07 06:38:39 PM PDT 24 |
Finished | Aug 07 06:38:45 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-8db03976-da24-4026-8250-bcfefcd5ac48 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1073855556 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_macro_errs.1073855556 |
Directory | /workspace/21.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_key_req.8848048 |
Short name | T959 |
Test name | |
Test status | |
Simulation time | 272622714 ps |
CPU time | 5.61 seconds |
Started | Aug 07 06:38:48 PM PDT 24 |
Finished | Aug 07 06:38:53 PM PDT 24 |
Peak memory | 248748 kb |
Host | smart-b1d36f49-605e-45b8-b591-bf0292bfc61c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=8848048 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_key_req.8848048 |
Directory | /workspace/21.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_lc_esc.2050238692 |
Short name | T435 |
Test name | |
Test status | |
Simulation time | 142848518 ps |
CPU time | 5.38 seconds |
Started | Aug 07 06:38:48 PM PDT 24 |
Finished | Aug 07 06:38:53 PM PDT 24 |
Peak memory | 241680 kb |
Host | smart-40fb694e-710e-4f64-b778-1c393cc3bff4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2050238692 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_esc.2050238692 |
Directory | /workspace/21.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_lc_req.2592200218 |
Short name | T811 |
Test name | |
Test status | |
Simulation time | 665616323 ps |
CPU time | 17.57 seconds |
Started | Aug 07 06:38:48 PM PDT 24 |
Finished | Aug 07 06:39:05 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-653220a9-4499-42f7-acc9-f491c7251a46 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2592200218 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_req.2592200218 |
Directory | /workspace/21.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_regwen.1176498590 |
Short name | T545 |
Test name | |
Test status | |
Simulation time | 622212956 ps |
CPU time | 5.64 seconds |
Started | Aug 07 06:38:39 PM PDT 24 |
Finished | Aug 07 06:38:45 PM PDT 24 |
Peak memory | 241980 kb |
Host | smart-20d61899-0eec-454f-ad5f-88f98fb9fa6b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1176498590 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_regwen.1176498590 |
Directory | /workspace/21.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_smoke.3392998418 |
Short name | T1036 |
Test name | |
Test status | |
Simulation time | 578641954 ps |
CPU time | 5.91 seconds |
Started | Aug 07 06:38:35 PM PDT 24 |
Finished | Aug 07 06:38:41 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-b9af4971-c1fc-4c18-bf9b-c3da4712a593 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3392998418 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_smoke.3392998418 |
Directory | /workspace/21.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_stress_all.151395022 |
Short name | T1100 |
Test name | |
Test status | |
Simulation time | 12804594979 ps |
CPU time | 69.49 seconds |
Started | Aug 07 06:38:39 PM PDT 24 |
Finished | Aug 07 06:39:49 PM PDT 24 |
Peak memory | 256920 kb |
Host | smart-586a6017-3293-4824-838e-d4c636dd5b9c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=151395022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_stress_all. 151395022 |
Directory | /workspace/21.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_test_access.1128757797 |
Short name | T666 |
Test name | |
Test status | |
Simulation time | 2158652362 ps |
CPU time | 38.24 seconds |
Started | Aug 07 06:38:48 PM PDT 24 |
Finished | Aug 07 06:39:26 PM PDT 24 |
Peak memory | 242068 kb |
Host | smart-6cccc79f-feb6-417c-9d36-0eea881d2878 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1128757797 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_test_access.1128757797 |
Directory | /workspace/21.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/210.otp_ctrl_init_fail.826359805 |
Short name | T875 |
Test name | |
Test status | |
Simulation time | 261769345 ps |
CPU time | 4.46 seconds |
Started | Aug 07 06:44:49 PM PDT 24 |
Finished | Aug 07 06:44:53 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-c3fb149d-3f65-4ade-a4b4-9036d3bde8ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=826359805 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 210.otp_ctrl_init_fail.826359805 |
Directory | /workspace/210.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/211.otp_ctrl_init_fail.1643405361 |
Short name | T838 |
Test name | |
Test status | |
Simulation time | 390812614 ps |
CPU time | 4.12 seconds |
Started | Aug 07 06:44:46 PM PDT 24 |
Finished | Aug 07 06:44:50 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-70da72f7-acb4-4e60-8e3c-1b784a4d4653 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1643405361 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 211.otp_ctrl_init_fail.1643405361 |
Directory | /workspace/211.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/212.otp_ctrl_init_fail.246186533 |
Short name | T834 |
Test name | |
Test status | |
Simulation time | 286903848 ps |
CPU time | 3.93 seconds |
Started | Aug 07 06:44:46 PM PDT 24 |
Finished | Aug 07 06:44:50 PM PDT 24 |
Peak memory | 241856 kb |
Host | smart-1956802a-94e2-4e75-b71d-9a2d3510ec71 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=246186533 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 212.otp_ctrl_init_fail.246186533 |
Directory | /workspace/212.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/213.otp_ctrl_init_fail.3583832763 |
Short name | T1045 |
Test name | |
Test status | |
Simulation time | 566021362 ps |
CPU time | 4.49 seconds |
Started | Aug 07 06:44:48 PM PDT 24 |
Finished | Aug 07 06:44:53 PM PDT 24 |
Peak memory | 242116 kb |
Host | smart-6272c65a-0b17-4182-97db-711890129b92 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3583832763 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 213.otp_ctrl_init_fail.3583832763 |
Directory | /workspace/213.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/214.otp_ctrl_init_fail.3971380709 |
Short name | T951 |
Test name | |
Test status | |
Simulation time | 429693381 ps |
CPU time | 4.4 seconds |
Started | Aug 07 06:44:46 PM PDT 24 |
Finished | Aug 07 06:44:51 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-668e6799-50e7-42fa-8fda-7846edc95abd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3971380709 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 214.otp_ctrl_init_fail.3971380709 |
Directory | /workspace/214.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/215.otp_ctrl_init_fail.1670797788 |
Short name | T500 |
Test name | |
Test status | |
Simulation time | 2064664817 ps |
CPU time | 5.44 seconds |
Started | Aug 07 06:44:46 PM PDT 24 |
Finished | Aug 07 06:44:52 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-c155369d-b497-47dc-8210-32e120f35770 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1670797788 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 215.otp_ctrl_init_fail.1670797788 |
Directory | /workspace/215.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/217.otp_ctrl_init_fail.168267609 |
Short name | T206 |
Test name | |
Test status | |
Simulation time | 2194064809 ps |
CPU time | 4.83 seconds |
Started | Aug 07 06:44:52 PM PDT 24 |
Finished | Aug 07 06:44:57 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-8a56f04d-7f30-45a0-aedd-884837dcf7ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=168267609 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 217.otp_ctrl_init_fail.168267609 |
Directory | /workspace/217.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/219.otp_ctrl_init_fail.4246067199 |
Short name | T86 |
Test name | |
Test status | |
Simulation time | 173619397 ps |
CPU time | 3.09 seconds |
Started | Aug 07 06:44:50 PM PDT 24 |
Finished | Aug 07 06:44:54 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-de6880c2-6192-48ec-a886-847cd7be30a0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4246067199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 219.otp_ctrl_init_fail.4246067199 |
Directory | /workspace/219.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_alert_test.3416274232 |
Short name | T1118 |
Test name | |
Test status | |
Simulation time | 124833076 ps |
CPU time | 1.98 seconds |
Started | Aug 07 06:38:50 PM PDT 24 |
Finished | Aug 07 06:38:52 PM PDT 24 |
Peak memory | 240416 kb |
Host | smart-ede2c925-0dd0-403e-a194-4029014e9073 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3416274232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_alert_test.3416274232 |
Directory | /workspace/22.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_check_fail.3358426116 |
Short name | T82 |
Test name | |
Test status | |
Simulation time | 6000512855 ps |
CPU time | 11.07 seconds |
Started | Aug 07 06:38:47 PM PDT 24 |
Finished | Aug 07 06:38:58 PM PDT 24 |
Peak memory | 248632 kb |
Host | smart-ab73da92-d48b-47ec-8cc7-1a59f806e82b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3358426116 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_check_fail.3358426116 |
Directory | /workspace/22.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_dai_errs.4101172627 |
Short name | T408 |
Test name | |
Test status | |
Simulation time | 7815928972 ps |
CPU time | 14.7 seconds |
Started | Aug 07 06:38:44 PM PDT 24 |
Finished | Aug 07 06:38:58 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-71d3423b-605b-42e3-a6c2-50004ea2a603 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4101172627 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_errs.4101172627 |
Directory | /workspace/22.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_dai_lock.3646056004 |
Short name | T842 |
Test name | |
Test status | |
Simulation time | 2376283079 ps |
CPU time | 38.59 seconds |
Started | Aug 07 06:38:45 PM PDT 24 |
Finished | Aug 07 06:39:23 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-01c5458b-111b-4a5d-9083-d248030e4aae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3646056004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_lock.3646056004 |
Directory | /workspace/22.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_init_fail.1549058758 |
Short name | T232 |
Test name | |
Test status | |
Simulation time | 2207480604 ps |
CPU time | 5.34 seconds |
Started | Aug 07 06:38:44 PM PDT 24 |
Finished | Aug 07 06:38:49 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-de439e79-57c1-48a2-97b7-2aab53ffb73b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1549058758 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_init_fail.1549058758 |
Directory | /workspace/22.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_macro_errs.83104318 |
Short name | T53 |
Test name | |
Test status | |
Simulation time | 675017944 ps |
CPU time | 12.78 seconds |
Started | Aug 07 06:38:43 PM PDT 24 |
Finished | Aug 07 06:38:56 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-07a7e1e3-0a72-4101-802e-b66e88cca844 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=83104318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_macro_errs.83104318 |
Directory | /workspace/22.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_key_req.4141606572 |
Short name | T646 |
Test name | |
Test status | |
Simulation time | 7888989482 ps |
CPU time | 22.38 seconds |
Started | Aug 07 06:38:44 PM PDT 24 |
Finished | Aug 07 06:39:06 PM PDT 24 |
Peak memory | 243468 kb |
Host | smart-708bbbba-5113-4c5a-96f6-edaf0995ae5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4141606572 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_key_req.4141606572 |
Directory | /workspace/22.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_lc_esc.2407603443 |
Short name | T915 |
Test name | |
Test status | |
Simulation time | 264045233 ps |
CPU time | 5.37 seconds |
Started | Aug 07 06:38:44 PM PDT 24 |
Finished | Aug 07 06:38:50 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-43162fcf-6c90-4a65-afc9-20af723948ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2407603443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_esc.2407603443 |
Directory | /workspace/22.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_lc_req.3561312339 |
Short name | T379 |
Test name | |
Test status | |
Simulation time | 8446218478 ps |
CPU time | 24.57 seconds |
Started | Aug 07 06:38:46 PM PDT 24 |
Finished | Aug 07 06:39:11 PM PDT 24 |
Peak memory | 248708 kb |
Host | smart-0dde5c01-a543-4598-9a5a-0bfdd4490398 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3561312339 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_req.3561312339 |
Directory | /workspace/22.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_regwen.261625713 |
Short name | T609 |
Test name | |
Test status | |
Simulation time | 294110473 ps |
CPU time | 10.48 seconds |
Started | Aug 07 06:38:47 PM PDT 24 |
Finished | Aug 07 06:38:58 PM PDT 24 |
Peak memory | 242112 kb |
Host | smart-81b768bc-17f8-428e-8e57-46e62913ae74 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=261625713 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_regwen.261625713 |
Directory | /workspace/22.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_smoke.613711075 |
Short name | T533 |
Test name | |
Test status | |
Simulation time | 106524113 ps |
CPU time | 3.13 seconds |
Started | Aug 07 06:38:45 PM PDT 24 |
Finished | Aug 07 06:38:48 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-72b8e52c-5dc5-4fe8-a6a6-20867024142d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=613711075 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_smoke.613711075 |
Directory | /workspace/22.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_stress_all.2198474133 |
Short name | T1035 |
Test name | |
Test status | |
Simulation time | 36013273103 ps |
CPU time | 274.19 seconds |
Started | Aug 07 06:38:49 PM PDT 24 |
Finished | Aug 07 06:43:24 PM PDT 24 |
Peak memory | 265708 kb |
Host | smart-a70d7fe1-89c8-487f-8547-fed3d4d66320 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2198474133 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all .2198474133 |
Directory | /workspace/22.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_stress_all_with_rand_reset.679088869 |
Short name | T935 |
Test name | |
Test status | |
Simulation time | 1350496894051 ps |
CPU time | 2034.31 seconds |
Started | Aug 07 06:38:50 PM PDT 24 |
Finished | Aug 07 07:12:44 PM PDT 24 |
Peak memory | 268684 kb |
Host | smart-b17316e8-fa1d-486e-83f3-4da62b7eea10 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=679088869 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all_with_rand_reset.679088869 |
Directory | /workspace/22.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_test_access.319063910 |
Short name | T617 |
Test name | |
Test status | |
Simulation time | 820034802 ps |
CPU time | 17.72 seconds |
Started | Aug 07 06:38:48 PM PDT 24 |
Finished | Aug 07 06:39:06 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-7aae56c3-7f08-403b-a9d6-e153b0f18422 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=319063910 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_test_access.319063910 |
Directory | /workspace/22.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/220.otp_ctrl_init_fail.2757943176 |
Short name | T789 |
Test name | |
Test status | |
Simulation time | 1489708827 ps |
CPU time | 5.76 seconds |
Started | Aug 07 06:44:51 PM PDT 24 |
Finished | Aug 07 06:44:57 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-33070fb9-86d5-44ae-9060-95b22b94a6cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2757943176 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 220.otp_ctrl_init_fail.2757943176 |
Directory | /workspace/220.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/221.otp_ctrl_init_fail.2154497621 |
Short name | T293 |
Test name | |
Test status | |
Simulation time | 282613819 ps |
CPU time | 3.54 seconds |
Started | Aug 07 06:44:52 PM PDT 24 |
Finished | Aug 07 06:44:56 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-0b04b683-ecfa-4f66-aebe-420634dce0bf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2154497621 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 221.otp_ctrl_init_fail.2154497621 |
Directory | /workspace/221.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/222.otp_ctrl_init_fail.131354191 |
Short name | T487 |
Test name | |
Test status | |
Simulation time | 325970445 ps |
CPU time | 3.09 seconds |
Started | Aug 07 06:44:51 PM PDT 24 |
Finished | Aug 07 06:44:54 PM PDT 24 |
Peak memory | 241980 kb |
Host | smart-ab0becaa-ebc7-4cf1-8f2d-534eea467fea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=131354191 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 222.otp_ctrl_init_fail.131354191 |
Directory | /workspace/222.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/223.otp_ctrl_init_fail.2005301697 |
Short name | T1094 |
Test name | |
Test status | |
Simulation time | 200350040 ps |
CPU time | 3.57 seconds |
Started | Aug 07 06:44:50 PM PDT 24 |
Finished | Aug 07 06:44:54 PM PDT 24 |
Peak memory | 241860 kb |
Host | smart-40350856-834f-4137-9886-adece1e1f04a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2005301697 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 223.otp_ctrl_init_fail.2005301697 |
Directory | /workspace/223.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/224.otp_ctrl_init_fail.232734877 |
Short name | T203 |
Test name | |
Test status | |
Simulation time | 187835468 ps |
CPU time | 3.94 seconds |
Started | Aug 07 06:44:50 PM PDT 24 |
Finished | Aug 07 06:44:55 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-d6e3915f-a2b6-4c5a-b6f0-d01af046c292 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=232734877 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 224.otp_ctrl_init_fail.232734877 |
Directory | /workspace/224.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/225.otp_ctrl_init_fail.114766763 |
Short name | T37 |
Test name | |
Test status | |
Simulation time | 348815454 ps |
CPU time | 3.61 seconds |
Started | Aug 07 06:44:50 PM PDT 24 |
Finished | Aug 07 06:44:54 PM PDT 24 |
Peak memory | 242036 kb |
Host | smart-14687d43-a3e3-4f06-ab21-3e247e7762f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=114766763 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 225.otp_ctrl_init_fail.114766763 |
Directory | /workspace/225.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/226.otp_ctrl_init_fail.2986830337 |
Short name | T708 |
Test name | |
Test status | |
Simulation time | 439966290 ps |
CPU time | 4.79 seconds |
Started | Aug 07 06:44:52 PM PDT 24 |
Finished | Aug 07 06:44:57 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-56288c22-47ee-4934-be9a-7c589a1b8eaf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2986830337 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 226.otp_ctrl_init_fail.2986830337 |
Directory | /workspace/226.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/227.otp_ctrl_init_fail.822394577 |
Short name | T1082 |
Test name | |
Test status | |
Simulation time | 2153222905 ps |
CPU time | 6.13 seconds |
Started | Aug 07 06:44:51 PM PDT 24 |
Finished | Aug 07 06:44:57 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-1494ea16-0d14-49a8-931c-db021b39d461 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=822394577 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 227.otp_ctrl_init_fail.822394577 |
Directory | /workspace/227.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/228.otp_ctrl_init_fail.257304642 |
Short name | T1093 |
Test name | |
Test status | |
Simulation time | 127082729 ps |
CPU time | 3.01 seconds |
Started | Aug 07 06:44:51 PM PDT 24 |
Finished | Aug 07 06:44:55 PM PDT 24 |
Peak memory | 242048 kb |
Host | smart-0691925a-32a2-45ea-baac-3673483b8e31 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=257304642 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 228.otp_ctrl_init_fail.257304642 |
Directory | /workspace/228.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/229.otp_ctrl_init_fail.2076926079 |
Short name | T927 |
Test name | |
Test status | |
Simulation time | 392923244 ps |
CPU time | 4.22 seconds |
Started | Aug 07 06:44:57 PM PDT 24 |
Finished | Aug 07 06:45:01 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-a1b8fc74-3f4e-4341-be75-cd813c7ef9d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2076926079 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 229.otp_ctrl_init_fail.2076926079 |
Directory | /workspace/229.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_alert_test.72496034 |
Short name | T1024 |
Test name | |
Test status | |
Simulation time | 44903867 ps |
CPU time | 1.49 seconds |
Started | Aug 07 06:39:02 PM PDT 24 |
Finished | Aug 07 06:39:04 PM PDT 24 |
Peak memory | 240592 kb |
Host | smart-d3e0a3cf-3030-4d67-91a5-2ce3e7b2bdb8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=72496034 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_alert_test.72496034 |
Directory | /workspace/23.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_check_fail.1728440257 |
Short name | T528 |
Test name | |
Test status | |
Simulation time | 355714364 ps |
CPU time | 12.38 seconds |
Started | Aug 07 06:38:53 PM PDT 24 |
Finished | Aug 07 06:39:05 PM PDT 24 |
Peak memory | 242084 kb |
Host | smart-8f461557-1b56-40bf-af30-1dea6bc6d41d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1728440257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_check_fail.1728440257 |
Directory | /workspace/23.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_dai_errs.952464014 |
Short name | T6 |
Test name | |
Test status | |
Simulation time | 514546902 ps |
CPU time | 14.29 seconds |
Started | Aug 07 06:38:52 PM PDT 24 |
Finished | Aug 07 06:39:07 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-a8eeb04e-f305-4a72-b963-570a86d0d024 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=952464014 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_errs.952464014 |
Directory | /workspace/23.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_dai_lock.1296271748 |
Short name | T1115 |
Test name | |
Test status | |
Simulation time | 270157943 ps |
CPU time | 6.36 seconds |
Started | Aug 07 06:38:54 PM PDT 24 |
Finished | Aug 07 06:39:01 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-030d64e7-279b-44a4-a001-f3dc9c38d280 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1296271748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_lock.1296271748 |
Directory | /workspace/23.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_init_fail.1830367364 |
Short name | T1160 |
Test name | |
Test status | |
Simulation time | 581265299 ps |
CPU time | 5.21 seconds |
Started | Aug 07 06:38:55 PM PDT 24 |
Finished | Aug 07 06:39:00 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-3b392a1d-55cc-4b71-8faa-d71edab8b4f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1830367364 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_init_fail.1830367364 |
Directory | /workspace/23.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_key_req.4262170521 |
Short name | T741 |
Test name | |
Test status | |
Simulation time | 1518209848 ps |
CPU time | 16.6 seconds |
Started | Aug 07 06:39:00 PM PDT 24 |
Finished | Aug 07 06:39:16 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-a34dc988-a25f-4e40-8e06-085d5bba3d58 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4262170521 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_key_req.4262170521 |
Directory | /workspace/23.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_lc_esc.2459567725 |
Short name | T1083 |
Test name | |
Test status | |
Simulation time | 398479435 ps |
CPU time | 8.3 seconds |
Started | Aug 07 06:38:54 PM PDT 24 |
Finished | Aug 07 06:39:02 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-ed1c1cd8-f8a5-4e5b-a816-181ceafed311 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2459567725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_esc.2459567725 |
Directory | /workspace/23.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_lc_req.1636890545 |
Short name | T1131 |
Test name | |
Test status | |
Simulation time | 1270818325 ps |
CPU time | 9.33 seconds |
Started | Aug 07 06:38:54 PM PDT 24 |
Finished | Aug 07 06:39:04 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-461973fb-3c17-4195-a1fc-fad538227c0d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1636890545 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_req.1636890545 |
Directory | /workspace/23.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_regwen.528409252 |
Short name | T1141 |
Test name | |
Test status | |
Simulation time | 296284814 ps |
CPU time | 11.1 seconds |
Started | Aug 07 06:38:57 PM PDT 24 |
Finished | Aug 07 06:39:09 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-852164ed-ace0-433a-89e8-c6016740fe87 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=528409252 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_regwen.528409252 |
Directory | /workspace/23.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_smoke.3836203981 |
Short name | T782 |
Test name | |
Test status | |
Simulation time | 424746992 ps |
CPU time | 4.04 seconds |
Started | Aug 07 06:38:49 PM PDT 24 |
Finished | Aug 07 06:38:53 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-957ce52b-664f-46a7-b64f-54065ac59171 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3836203981 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_smoke.3836203981 |
Directory | /workspace/23.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_stress_all.611481409 |
Short name | T287 |
Test name | |
Test status | |
Simulation time | 92569264826 ps |
CPU time | 266.43 seconds |
Started | Aug 07 06:39:00 PM PDT 24 |
Finished | Aug 07 06:43:26 PM PDT 24 |
Peak memory | 256948 kb |
Host | smart-b610235b-a09d-41c6-9a73-8c17d0749d21 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=611481409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_stress_all. 611481409 |
Directory | /workspace/23.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_test_access.2733428493 |
Short name | T18 |
Test name | |
Test status | |
Simulation time | 3802149440 ps |
CPU time | 7.63 seconds |
Started | Aug 07 06:39:02 PM PDT 24 |
Finished | Aug 07 06:39:10 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-774df5d4-35ed-4d58-b7e6-01df1c14d90e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2733428493 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_test_access.2733428493 |
Directory | /workspace/23.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/230.otp_ctrl_init_fail.3066065190 |
Short name | T607 |
Test name | |
Test status | |
Simulation time | 501635969 ps |
CPU time | 4.42 seconds |
Started | Aug 07 06:44:56 PM PDT 24 |
Finished | Aug 07 06:45:01 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-4558c29c-0e7a-483c-886e-0e493d0c5700 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3066065190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 230.otp_ctrl_init_fail.3066065190 |
Directory | /workspace/230.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/232.otp_ctrl_init_fail.3412567611 |
Short name | T968 |
Test name | |
Test status | |
Simulation time | 160684585 ps |
CPU time | 3.87 seconds |
Started | Aug 07 06:44:56 PM PDT 24 |
Finished | Aug 07 06:45:00 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-8c45b441-7f8e-4ab5-9a71-83bc000348f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3412567611 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 232.otp_ctrl_init_fail.3412567611 |
Directory | /workspace/232.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/233.otp_ctrl_init_fail.2193561769 |
Short name | T62 |
Test name | |
Test status | |
Simulation time | 446895332 ps |
CPU time | 5.22 seconds |
Started | Aug 07 06:44:55 PM PDT 24 |
Finished | Aug 07 06:45:01 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-3aef70e3-97a5-4698-833e-541e5647672d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2193561769 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 233.otp_ctrl_init_fail.2193561769 |
Directory | /workspace/233.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/234.otp_ctrl_init_fail.1229875022 |
Short name | T1175 |
Test name | |
Test status | |
Simulation time | 270950847 ps |
CPU time | 4.04 seconds |
Started | Aug 07 06:44:56 PM PDT 24 |
Finished | Aug 07 06:45:00 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-f7696062-f633-4123-be0b-c6056bd96c80 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1229875022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 234.otp_ctrl_init_fail.1229875022 |
Directory | /workspace/234.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/235.otp_ctrl_init_fail.361232646 |
Short name | T236 |
Test name | |
Test status | |
Simulation time | 413846536 ps |
CPU time | 3.05 seconds |
Started | Aug 07 06:44:56 PM PDT 24 |
Finished | Aug 07 06:44:59 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-4631e984-5c6b-4b78-ba17-80b2280f484d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=361232646 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 235.otp_ctrl_init_fail.361232646 |
Directory | /workspace/235.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/236.otp_ctrl_init_fail.1034038884 |
Short name | T56 |
Test name | |
Test status | |
Simulation time | 85782339 ps |
CPU time | 3.12 seconds |
Started | Aug 07 06:44:58 PM PDT 24 |
Finished | Aug 07 06:45:01 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-a36577b5-6692-4b1e-b39d-94f95e1b7228 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1034038884 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 236.otp_ctrl_init_fail.1034038884 |
Directory | /workspace/236.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/237.otp_ctrl_init_fail.571650991 |
Short name | T305 |
Test name | |
Test status | |
Simulation time | 121489441 ps |
CPU time | 4.36 seconds |
Started | Aug 07 06:44:58 PM PDT 24 |
Finished | Aug 07 06:45:03 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-36892f52-8864-4467-be21-e262703a7081 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=571650991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 237.otp_ctrl_init_fail.571650991 |
Directory | /workspace/237.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/238.otp_ctrl_init_fail.2122978591 |
Short name | T473 |
Test name | |
Test status | |
Simulation time | 417207387 ps |
CPU time | 3.89 seconds |
Started | Aug 07 06:44:57 PM PDT 24 |
Finished | Aug 07 06:45:01 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-ffd82714-1d1c-4b0f-aece-bab74322e72b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2122978591 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 238.otp_ctrl_init_fail.2122978591 |
Directory | /workspace/238.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/239.otp_ctrl_init_fail.3934583515 |
Short name | T1027 |
Test name | |
Test status | |
Simulation time | 2340756712 ps |
CPU time | 5.41 seconds |
Started | Aug 07 06:44:59 PM PDT 24 |
Finished | Aug 07 06:45:05 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-e70b3d1d-0588-461e-be0e-8955fae04b71 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3934583515 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 239.otp_ctrl_init_fail.3934583515 |
Directory | /workspace/239.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_alert_test.1601978176 |
Short name | T819 |
Test name | |
Test status | |
Simulation time | 234779567 ps |
CPU time | 1.72 seconds |
Started | Aug 07 06:39:05 PM PDT 24 |
Finished | Aug 07 06:39:07 PM PDT 24 |
Peak memory | 240716 kb |
Host | smart-d25512f6-c9ad-45dd-a6fc-a32dbbd65110 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1601978176 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_alert_test.1601978176 |
Directory | /workspace/24.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_dai_errs.1665258 |
Short name | T770 |
Test name | |
Test status | |
Simulation time | 624204618 ps |
CPU time | 18.85 seconds |
Started | Aug 07 06:39:00 PM PDT 24 |
Finished | Aug 07 06:39:19 PM PDT 24 |
Peak memory | 242064 kb |
Host | smart-85cb52ad-5068-4714-88cf-87065e197904 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1665258 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_errs.1665258 |
Directory | /workspace/24.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_dai_lock.1171826617 |
Short name | T988 |
Test name | |
Test status | |
Simulation time | 376690293 ps |
CPU time | 5.8 seconds |
Started | Aug 07 06:39:01 PM PDT 24 |
Finished | Aug 07 06:39:07 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-450042ed-d74e-4c2e-a2aa-4e0d7c99f0af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1171826617 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_lock.1171826617 |
Directory | /workspace/24.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_init_fail.3490360367 |
Short name | T632 |
Test name | |
Test status | |
Simulation time | 2285268881 ps |
CPU time | 6.46 seconds |
Started | Aug 07 06:39:00 PM PDT 24 |
Finished | Aug 07 06:39:06 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-f2ac53b8-c032-4234-a2a2-7a2e25242ef5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3490360367 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_init_fail.3490360367 |
Directory | /workspace/24.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_macro_errs.3082409300 |
Short name | T33 |
Test name | |
Test status | |
Simulation time | 5818534672 ps |
CPU time | 9.88 seconds |
Started | Aug 07 06:38:59 PM PDT 24 |
Finished | Aug 07 06:39:09 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-9cc10d5a-5c71-4e50-ae81-91487ba68f06 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3082409300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_macro_errs.3082409300 |
Directory | /workspace/24.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_key_req.3418312477 |
Short name | T377 |
Test name | |
Test status | |
Simulation time | 1322988659 ps |
CPU time | 10.41 seconds |
Started | Aug 07 06:38:58 PM PDT 24 |
Finished | Aug 07 06:39:09 PM PDT 24 |
Peak memory | 248608 kb |
Host | smart-0737c27d-d831-448c-acca-2f81397ab73f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3418312477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_key_req.3418312477 |
Directory | /workspace/24.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_lc_esc.99697237 |
Short name | T267 |
Test name | |
Test status | |
Simulation time | 121882790 ps |
CPU time | 3.46 seconds |
Started | Aug 07 06:39:01 PM PDT 24 |
Finished | Aug 07 06:39:04 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-375b3c59-4c36-4ff0-b2df-d7d117395ff8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=99697237 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_esc.99697237 |
Directory | /workspace/24.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_lc_req.2829761057 |
Short name | T702 |
Test name | |
Test status | |
Simulation time | 289032221 ps |
CPU time | 4.62 seconds |
Started | Aug 07 06:38:58 PM PDT 24 |
Finished | Aug 07 06:39:03 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-9346a335-ebe4-4265-a3ea-f563d5a74121 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2829761057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_req.2829761057 |
Directory | /workspace/24.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_regwen.1851463340 |
Short name | T576 |
Test name | |
Test status | |
Simulation time | 2240056058 ps |
CPU time | 6.92 seconds |
Started | Aug 07 06:39:05 PM PDT 24 |
Finished | Aug 07 06:39:13 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-c71f294e-3cbf-4c1f-b282-32110224f2ef |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1851463340 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_regwen.1851463340 |
Directory | /workspace/24.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_smoke.643252894 |
Short name | T321 |
Test name | |
Test status | |
Simulation time | 833802586 ps |
CPU time | 6.12 seconds |
Started | Aug 07 06:38:59 PM PDT 24 |
Finished | Aug 07 06:39:05 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-08f12b4f-9731-4132-9fd0-96e142930e1c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=643252894 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_smoke.643252894 |
Directory | /workspace/24.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/240.otp_ctrl_init_fail.2697557917 |
Short name | T943 |
Test name | |
Test status | |
Simulation time | 408056280 ps |
CPU time | 4.35 seconds |
Started | Aug 07 06:44:57 PM PDT 24 |
Finished | Aug 07 06:45:01 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-b51786f4-96f7-4394-886b-20d10a1e0f2f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2697557917 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 240.otp_ctrl_init_fail.2697557917 |
Directory | /workspace/240.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/241.otp_ctrl_init_fail.4281467627 |
Short name | T104 |
Test name | |
Test status | |
Simulation time | 294909598 ps |
CPU time | 4.78 seconds |
Started | Aug 07 06:44:56 PM PDT 24 |
Finished | Aug 07 06:45:01 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-c65af753-9ce0-43a4-8ae7-b31312d50311 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4281467627 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 241.otp_ctrl_init_fail.4281467627 |
Directory | /workspace/241.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/242.otp_ctrl_init_fail.1303207129 |
Short name | T129 |
Test name | |
Test status | |
Simulation time | 473850885 ps |
CPU time | 3.8 seconds |
Started | Aug 07 06:44:58 PM PDT 24 |
Finished | Aug 07 06:45:02 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-fcae019c-2a89-46df-8e27-349142eaa4fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1303207129 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 242.otp_ctrl_init_fail.1303207129 |
Directory | /workspace/242.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/243.otp_ctrl_init_fail.3257020682 |
Short name | T885 |
Test name | |
Test status | |
Simulation time | 262038582 ps |
CPU time | 3.98 seconds |
Started | Aug 07 06:44:57 PM PDT 24 |
Finished | Aug 07 06:45:01 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-6ef5f8b2-2e59-458f-865f-3ea3bf6ee0d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3257020682 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 243.otp_ctrl_init_fail.3257020682 |
Directory | /workspace/243.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/244.otp_ctrl_init_fail.2097212983 |
Short name | T618 |
Test name | |
Test status | |
Simulation time | 227655076 ps |
CPU time | 4.67 seconds |
Started | Aug 07 06:45:03 PM PDT 24 |
Finished | Aug 07 06:45:07 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-508dfee8-191d-4d6f-bdab-b52fc92beddf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2097212983 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 244.otp_ctrl_init_fail.2097212983 |
Directory | /workspace/244.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/245.otp_ctrl_init_fail.1831476698 |
Short name | T1071 |
Test name | |
Test status | |
Simulation time | 291279726 ps |
CPU time | 4.6 seconds |
Started | Aug 07 06:45:04 PM PDT 24 |
Finished | Aug 07 06:45:09 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-5fe79329-6351-4959-9c69-a7359ca429e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1831476698 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 245.otp_ctrl_init_fail.1831476698 |
Directory | /workspace/245.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/246.otp_ctrl_init_fail.1167784618 |
Short name | T504 |
Test name | |
Test status | |
Simulation time | 123659317 ps |
CPU time | 4.27 seconds |
Started | Aug 07 06:45:01 PM PDT 24 |
Finished | Aug 07 06:45:05 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-f58cb256-d440-4397-8c9c-c2b97f3846ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1167784618 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 246.otp_ctrl_init_fail.1167784618 |
Directory | /workspace/246.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/248.otp_ctrl_init_fail.3076906304 |
Short name | T1 |
Test name | |
Test status | |
Simulation time | 151599739 ps |
CPU time | 3.73 seconds |
Started | Aug 07 06:45:01 PM PDT 24 |
Finished | Aug 07 06:45:05 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-201e43b2-fc28-4d8c-994b-4a63b9411b14 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3076906304 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 248.otp_ctrl_init_fail.3076906304 |
Directory | /workspace/248.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/249.otp_ctrl_init_fail.4163836362 |
Short name | T755 |
Test name | |
Test status | |
Simulation time | 546916014 ps |
CPU time | 4.93 seconds |
Started | Aug 07 06:45:01 PM PDT 24 |
Finished | Aug 07 06:45:06 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-c15a40cf-d710-4e75-a8b8-5a7a665caa41 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4163836362 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 249.otp_ctrl_init_fail.4163836362 |
Directory | /workspace/249.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_alert_test.3441991177 |
Short name | T409 |
Test name | |
Test status | |
Simulation time | 163397981 ps |
CPU time | 1.8 seconds |
Started | Aug 07 06:39:09 PM PDT 24 |
Finished | Aug 07 06:39:11 PM PDT 24 |
Peak memory | 240920 kb |
Host | smart-f2579acc-91c8-4cc5-a621-b066dcbd8220 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3441991177 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_alert_test.3441991177 |
Directory | /workspace/25.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_check_fail.461394966 |
Short name | T130 |
Test name | |
Test status | |
Simulation time | 1577687940 ps |
CPU time | 26.21 seconds |
Started | Aug 07 06:39:13 PM PDT 24 |
Finished | Aug 07 06:39:39 PM PDT 24 |
Peak memory | 243620 kb |
Host | smart-003770ed-ea38-4587-b230-da2e69ab2454 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=461394966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_check_fail.461394966 |
Directory | /workspace/25.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_dai_errs.1849865970 |
Short name | T244 |
Test name | |
Test status | |
Simulation time | 735891488 ps |
CPU time | 15.39 seconds |
Started | Aug 07 06:39:09 PM PDT 24 |
Finished | Aug 07 06:39:25 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-9221cea5-6f80-4e58-b7fc-91378622eeba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1849865970 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_errs.1849865970 |
Directory | /workspace/25.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_dai_lock.205329637 |
Short name | T31 |
Test name | |
Test status | |
Simulation time | 1457143731 ps |
CPU time | 19.23 seconds |
Started | Aug 07 06:39:04 PM PDT 24 |
Finished | Aug 07 06:39:24 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-fbf8fa73-6f18-444e-ba7d-ab5ce8a84d87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=205329637 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_lock.205329637 |
Directory | /workspace/25.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_init_fail.1922198793 |
Short name | T598 |
Test name | |
Test status | |
Simulation time | 209672104 ps |
CPU time | 3.71 seconds |
Started | Aug 07 06:39:05 PM PDT 24 |
Finished | Aug 07 06:39:09 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-f3b979a8-a258-41b6-bd44-7fe6c09f99c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1922198793 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_init_fail.1922198793 |
Directory | /workspace/25.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_macro_errs.1956040554 |
Short name | T515 |
Test name | |
Test status | |
Simulation time | 281151508 ps |
CPU time | 4.26 seconds |
Started | Aug 07 06:39:09 PM PDT 24 |
Finished | Aug 07 06:39:13 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-ba3bd51e-5958-4b95-8128-8bafc7a775c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1956040554 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_macro_errs.1956040554 |
Directory | /workspace/25.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_key_req.3617745941 |
Short name | T380 |
Test name | |
Test status | |
Simulation time | 1877110595 ps |
CPU time | 28.55 seconds |
Started | Aug 07 06:39:11 PM PDT 24 |
Finished | Aug 07 06:39:40 PM PDT 24 |
Peak memory | 248612 kb |
Host | smart-173db4bb-5c19-44e5-9f91-815c0937863e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3617745941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_key_req.3617745941 |
Directory | /workspace/25.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_lc_esc.2924158294 |
Short name | T881 |
Test name | |
Test status | |
Simulation time | 320483714 ps |
CPU time | 7.08 seconds |
Started | Aug 07 06:39:06 PM PDT 24 |
Finished | Aug 07 06:39:13 PM PDT 24 |
Peak memory | 241932 kb |
Host | smart-bd50bd32-b4a7-4da7-a624-d3daf887acce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2924158294 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_esc.2924158294 |
Directory | /workspace/25.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_lc_req.3981018262 |
Short name | T894 |
Test name | |
Test status | |
Simulation time | 1806343575 ps |
CPU time | 18.36 seconds |
Started | Aug 07 06:39:04 PM PDT 24 |
Finished | Aug 07 06:39:23 PM PDT 24 |
Peak memory | 248576 kb |
Host | smart-8c1684bf-8ec0-4aa4-9c34-43c568db2f9e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3981018262 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_req.3981018262 |
Directory | /workspace/25.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_regwen.2963980830 |
Short name | T361 |
Test name | |
Test status | |
Simulation time | 293262106 ps |
CPU time | 8.93 seconds |
Started | Aug 07 06:39:10 PM PDT 24 |
Finished | Aug 07 06:39:19 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-c7ee9760-c6e5-40cd-9ce0-3c9efb6936bd |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2963980830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_regwen.2963980830 |
Directory | /workspace/25.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_smoke.1491248892 |
Short name | T964 |
Test name | |
Test status | |
Simulation time | 118368033 ps |
CPU time | 3.73 seconds |
Started | Aug 07 06:39:03 PM PDT 24 |
Finished | Aug 07 06:39:07 PM PDT 24 |
Peak memory | 248564 kb |
Host | smart-a6cfc59e-cddb-4086-91d1-479f4df53152 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1491248892 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_smoke.1491248892 |
Directory | /workspace/25.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_stress_all.931470123 |
Short name | T319 |
Test name | |
Test status | |
Simulation time | 14339527751 ps |
CPU time | 158.06 seconds |
Started | Aug 07 06:39:10 PM PDT 24 |
Finished | Aug 07 06:41:48 PM PDT 24 |
Peak memory | 281452 kb |
Host | smart-5637a0e6-3891-41d7-82d4-58f1c298da04 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=931470123 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all. 931470123 |
Directory | /workspace/25.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_stress_all_with_rand_reset.1889621683 |
Short name | T1169 |
Test name | |
Test status | |
Simulation time | 63168890713 ps |
CPU time | 451.77 seconds |
Started | Aug 07 06:39:10 PM PDT 24 |
Finished | Aug 07 06:46:42 PM PDT 24 |
Peak memory | 257028 kb |
Host | smart-eafe76cb-2624-498c-8862-036d089b0328 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1889621683 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all_with_rand_reset.1889621683 |
Directory | /workspace/25.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_test_access.744011038 |
Short name | T844 |
Test name | |
Test status | |
Simulation time | 4409351901 ps |
CPU time | 30.36 seconds |
Started | Aug 07 06:39:12 PM PDT 24 |
Finished | Aug 07 06:39:43 PM PDT 24 |
Peak memory | 248564 kb |
Host | smart-7cbf5d59-68a7-4f78-91d8-4500e3fe130f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=744011038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_test_access.744011038 |
Directory | /workspace/25.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/250.otp_ctrl_init_fail.725985062 |
Short name | T1147 |
Test name | |
Test status | |
Simulation time | 558179096 ps |
CPU time | 4.16 seconds |
Started | Aug 07 06:45:02 PM PDT 24 |
Finished | Aug 07 06:45:06 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-dfe5d897-5e2d-42c1-a676-6b4fea08d559 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=725985062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 250.otp_ctrl_init_fail.725985062 |
Directory | /workspace/250.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/251.otp_ctrl_init_fail.2389427162 |
Short name | T926 |
Test name | |
Test status | |
Simulation time | 220071998 ps |
CPU time | 3.8 seconds |
Started | Aug 07 06:45:04 PM PDT 24 |
Finished | Aug 07 06:45:08 PM PDT 24 |
Peak memory | 242080 kb |
Host | smart-3cab4b37-1129-4d9d-92c1-6c2ed7d40af5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2389427162 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 251.otp_ctrl_init_fail.2389427162 |
Directory | /workspace/251.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/252.otp_ctrl_init_fail.3534973920 |
Short name | T199 |
Test name | |
Test status | |
Simulation time | 1829030758 ps |
CPU time | 7.14 seconds |
Started | Aug 07 06:45:02 PM PDT 24 |
Finished | Aug 07 06:45:09 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-b0ee317a-02d0-454c-b1f5-819c9547703e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3534973920 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 252.otp_ctrl_init_fail.3534973920 |
Directory | /workspace/252.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/253.otp_ctrl_init_fail.3669123449 |
Short name | T464 |
Test name | |
Test status | |
Simulation time | 232032608 ps |
CPU time | 3.93 seconds |
Started | Aug 07 06:45:02 PM PDT 24 |
Finished | Aug 07 06:45:06 PM PDT 24 |
Peak memory | 242060 kb |
Host | smart-dfc2c1a4-8e41-4a1b-909f-1e5c84ec08fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3669123449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 253.otp_ctrl_init_fail.3669123449 |
Directory | /workspace/253.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/254.otp_ctrl_init_fail.1676531752 |
Short name | T655 |
Test name | |
Test status | |
Simulation time | 113853062 ps |
CPU time | 3.22 seconds |
Started | Aug 07 06:45:04 PM PDT 24 |
Finished | Aug 07 06:45:07 PM PDT 24 |
Peak memory | 242104 kb |
Host | smart-ff584c41-2083-44e8-b39f-1cd875756e53 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1676531752 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 254.otp_ctrl_init_fail.1676531752 |
Directory | /workspace/254.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/255.otp_ctrl_init_fail.2688710813 |
Short name | T1124 |
Test name | |
Test status | |
Simulation time | 377419530 ps |
CPU time | 4.34 seconds |
Started | Aug 07 06:45:07 PM PDT 24 |
Finished | Aug 07 06:45:11 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-642f1ff9-aef5-4ff8-9dfa-e16885b6128c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2688710813 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 255.otp_ctrl_init_fail.2688710813 |
Directory | /workspace/255.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/256.otp_ctrl_init_fail.1765888810 |
Short name | T202 |
Test name | |
Test status | |
Simulation time | 392231739 ps |
CPU time | 3.95 seconds |
Started | Aug 07 06:45:07 PM PDT 24 |
Finished | Aug 07 06:45:11 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-793951bd-341a-42d1-8d09-7b015b10521b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1765888810 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 256.otp_ctrl_init_fail.1765888810 |
Directory | /workspace/256.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/257.otp_ctrl_init_fail.1855024601 |
Short name | T547 |
Test name | |
Test status | |
Simulation time | 234995904 ps |
CPU time | 3.25 seconds |
Started | Aug 07 06:45:07 PM PDT 24 |
Finished | Aug 07 06:45:10 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-a3364b35-5a0c-4a0a-87b4-13903d744af4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1855024601 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 257.otp_ctrl_init_fail.1855024601 |
Directory | /workspace/257.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/258.otp_ctrl_init_fail.1452662282 |
Short name | T859 |
Test name | |
Test status | |
Simulation time | 1959464687 ps |
CPU time | 5.07 seconds |
Started | Aug 07 06:45:05 PM PDT 24 |
Finished | Aug 07 06:45:11 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-10b56360-8145-481b-904a-10a44ed667fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1452662282 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 258.otp_ctrl_init_fail.1452662282 |
Directory | /workspace/258.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/259.otp_ctrl_init_fail.1603185271 |
Short name | T1162 |
Test name | |
Test status | |
Simulation time | 341296526 ps |
CPU time | 4.11 seconds |
Started | Aug 07 06:45:06 PM PDT 24 |
Finished | Aug 07 06:45:10 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-b1cd529b-3b1b-4331-8484-91bac9fa0018 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1603185271 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 259.otp_ctrl_init_fail.1603185271 |
Directory | /workspace/259.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_alert_test.868983882 |
Short name | T1109 |
Test name | |
Test status | |
Simulation time | 583018071 ps |
CPU time | 2.36 seconds |
Started | Aug 07 06:39:20 PM PDT 24 |
Finished | Aug 07 06:39:22 PM PDT 24 |
Peak memory | 240952 kb |
Host | smart-b313749e-548c-48e1-8b87-519fcb16129f |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=868983882 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_alert_test.868983882 |
Directory | /workspace/26.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_check_fail.3348758104 |
Short name | T72 |
Test name | |
Test status | |
Simulation time | 3155843208 ps |
CPU time | 18.77 seconds |
Started | Aug 07 06:39:21 PM PDT 24 |
Finished | Aug 07 06:39:40 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-924303dc-41f8-462f-bade-a91c40c86219 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3348758104 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_check_fail.3348758104 |
Directory | /workspace/26.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_dai_errs.3985458191 |
Short name | T557 |
Test name | |
Test status | |
Simulation time | 826000509 ps |
CPU time | 23.78 seconds |
Started | Aug 07 06:39:16 PM PDT 24 |
Finished | Aug 07 06:39:40 PM PDT 24 |
Peak memory | 241860 kb |
Host | smart-18d06e25-fa3c-45c8-95c9-44348a51447b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3985458191 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_errs.3985458191 |
Directory | /workspace/26.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_dai_lock.1349691360 |
Short name | T860 |
Test name | |
Test status | |
Simulation time | 323926302 ps |
CPU time | 4.62 seconds |
Started | Aug 07 06:39:17 PM PDT 24 |
Finished | Aug 07 06:39:22 PM PDT 24 |
Peak memory | 242116 kb |
Host | smart-34fc8891-1545-4a47-b6c5-fa2ac58a343b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1349691360 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_lock.1349691360 |
Directory | /workspace/26.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_init_fail.1884247810 |
Short name | T945 |
Test name | |
Test status | |
Simulation time | 252125394 ps |
CPU time | 4.36 seconds |
Started | Aug 07 06:39:09 PM PDT 24 |
Finished | Aug 07 06:39:14 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-e95f0780-3cef-4627-88b7-b1a2064e9391 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1884247810 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_init_fail.1884247810 |
Directory | /workspace/26.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_macro_errs.3806866880 |
Short name | T1107 |
Test name | |
Test status | |
Simulation time | 821311871 ps |
CPU time | 6.37 seconds |
Started | Aug 07 06:39:17 PM PDT 24 |
Finished | Aug 07 06:39:24 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-3fd5c448-d337-4748-bff7-8c8bb5c1cb09 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3806866880 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_macro_errs.3806866880 |
Directory | /workspace/26.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_key_req.2992756919 |
Short name | T1010 |
Test name | |
Test status | |
Simulation time | 1955044963 ps |
CPU time | 19.68 seconds |
Started | Aug 07 06:39:16 PM PDT 24 |
Finished | Aug 07 06:39:36 PM PDT 24 |
Peak memory | 242060 kb |
Host | smart-18b3881e-26d2-4157-ba9a-6bdfebd2b72b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2992756919 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_key_req.2992756919 |
Directory | /workspace/26.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_lc_esc.2705324564 |
Short name | T1077 |
Test name | |
Test status | |
Simulation time | 5341475848 ps |
CPU time | 15.06 seconds |
Started | Aug 07 06:39:17 PM PDT 24 |
Finished | Aug 07 06:39:32 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-497d9043-3b98-4ad5-88c7-1cb38ca27e72 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2705324564 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_esc.2705324564 |
Directory | /workspace/26.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_lc_req.2286069602 |
Short name | T633 |
Test name | |
Test status | |
Simulation time | 3086161559 ps |
CPU time | 18.83 seconds |
Started | Aug 07 06:39:09 PM PDT 24 |
Finished | Aug 07 06:39:27 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-cf7ff6ec-09a3-4a68-9296-cf56395eb858 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2286069602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_req.2286069602 |
Directory | /workspace/26.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_regwen.3530100832 |
Short name | T1013 |
Test name | |
Test status | |
Simulation time | 255979904 ps |
CPU time | 5.5 seconds |
Started | Aug 07 06:39:17 PM PDT 24 |
Finished | Aug 07 06:39:23 PM PDT 24 |
Peak memory | 241916 kb |
Host | smart-720bb208-6847-4c73-8940-18b4eb04143c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3530100832 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_regwen.3530100832 |
Directory | /workspace/26.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_smoke.2641874246 |
Short name | T931 |
Test name | |
Test status | |
Simulation time | 260746715 ps |
CPU time | 4.03 seconds |
Started | Aug 07 06:39:11 PM PDT 24 |
Finished | Aug 07 06:39:15 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-0911e1bb-8e97-48b5-ae1e-cca6863864e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2641874246 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_smoke.2641874246 |
Directory | /workspace/26.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_stress_all.1236855980 |
Short name | T285 |
Test name | |
Test status | |
Simulation time | 15938553068 ps |
CPU time | 147.03 seconds |
Started | Aug 07 06:39:23 PM PDT 24 |
Finished | Aug 07 06:41:50 PM PDT 24 |
Peak memory | 256904 kb |
Host | smart-a7224b6d-a619-405e-8833-ab49a2d9821b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1236855980 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_stress_all .1236855980 |
Directory | /workspace/26.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_stress_all_with_rand_reset.2307126990 |
Short name | T331 |
Test name | |
Test status | |
Simulation time | 194697252029 ps |
CPU time | 1028.74 seconds |
Started | Aug 07 06:39:21 PM PDT 24 |
Finished | Aug 07 06:56:30 PM PDT 24 |
Peak memory | 260012 kb |
Host | smart-ccce648a-d5e7-442f-bb41-0885bcf9e530 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2307126990 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_stress_all_with_rand_reset.2307126990 |
Directory | /workspace/26.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_test_access.1299560123 |
Short name | T1152 |
Test name | |
Test status | |
Simulation time | 10871402930 ps |
CPU time | 20.68 seconds |
Started | Aug 07 06:39:16 PM PDT 24 |
Finished | Aug 07 06:39:37 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-41acefff-b820-45ca-91b4-421821e1bab7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1299560123 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_test_access.1299560123 |
Directory | /workspace/26.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/260.otp_ctrl_init_fail.433108443 |
Short name | T1105 |
Test name | |
Test status | |
Simulation time | 358971133 ps |
CPU time | 5.08 seconds |
Started | Aug 07 06:45:12 PM PDT 24 |
Finished | Aug 07 06:45:17 PM PDT 24 |
Peak memory | 241888 kb |
Host | smart-1cd9334a-e45a-4153-8730-e60c7a689b66 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=433108443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 260.otp_ctrl_init_fail.433108443 |
Directory | /workspace/260.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/261.otp_ctrl_init_fail.2073618988 |
Short name | T995 |
Test name | |
Test status | |
Simulation time | 544330821 ps |
CPU time | 4.65 seconds |
Started | Aug 07 06:45:12 PM PDT 24 |
Finished | Aug 07 06:45:17 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-357221fc-197b-4a16-95a4-a31d3fa4a57a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2073618988 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 261.otp_ctrl_init_fail.2073618988 |
Directory | /workspace/261.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/262.otp_ctrl_init_fail.3503900154 |
Short name | T221 |
Test name | |
Test status | |
Simulation time | 278423995 ps |
CPU time | 3.97 seconds |
Started | Aug 07 06:45:12 PM PDT 24 |
Finished | Aug 07 06:45:16 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-0f3997a2-69d8-46e4-93c3-364806dc1829 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3503900154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 262.otp_ctrl_init_fail.3503900154 |
Directory | /workspace/262.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/263.otp_ctrl_init_fail.492683962 |
Short name | T179 |
Test name | |
Test status | |
Simulation time | 355342463 ps |
CPU time | 3.31 seconds |
Started | Aug 07 06:45:12 PM PDT 24 |
Finished | Aug 07 06:45:15 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-88c8bee8-a4e4-4f47-885b-b22034c9b7d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=492683962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 263.otp_ctrl_init_fail.492683962 |
Directory | /workspace/263.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/264.otp_ctrl_init_fail.2214793505 |
Short name | T869 |
Test name | |
Test status | |
Simulation time | 495796451 ps |
CPU time | 3.93 seconds |
Started | Aug 07 06:45:13 PM PDT 24 |
Finished | Aug 07 06:45:17 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-891bc11f-716b-4861-ac57-22ef105c4a6d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2214793505 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 264.otp_ctrl_init_fail.2214793505 |
Directory | /workspace/264.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/265.otp_ctrl_init_fail.3473425194 |
Short name | T750 |
Test name | |
Test status | |
Simulation time | 1946351746 ps |
CPU time | 5.19 seconds |
Started | Aug 07 06:45:13 PM PDT 24 |
Finished | Aug 07 06:45:18 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-ab21c615-3fc8-46cb-a75c-06fd7b27ce6c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3473425194 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 265.otp_ctrl_init_fail.3473425194 |
Directory | /workspace/265.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/266.otp_ctrl_init_fail.1805661032 |
Short name | T171 |
Test name | |
Test status | |
Simulation time | 173120978 ps |
CPU time | 4.27 seconds |
Started | Aug 07 06:45:13 PM PDT 24 |
Finished | Aug 07 06:45:17 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-f7d38ba3-df1d-4326-bb45-d4a69410aa52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1805661032 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 266.otp_ctrl_init_fail.1805661032 |
Directory | /workspace/266.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/267.otp_ctrl_init_fail.280939675 |
Short name | T553 |
Test name | |
Test status | |
Simulation time | 269348438 ps |
CPU time | 3.28 seconds |
Started | Aug 07 06:45:11 PM PDT 24 |
Finished | Aug 07 06:45:14 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-a447494c-1bfb-40e2-acfd-9cccfea78b43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=280939675 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 267.otp_ctrl_init_fail.280939675 |
Directory | /workspace/267.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/268.otp_ctrl_init_fail.2687264630 |
Short name | T514 |
Test name | |
Test status | |
Simulation time | 2094317808 ps |
CPU time | 4.33 seconds |
Started | Aug 07 06:45:18 PM PDT 24 |
Finished | Aug 07 06:45:22 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-dedb03a1-ae5a-4c2d-9cfa-16a839df6008 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2687264630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 268.otp_ctrl_init_fail.2687264630 |
Directory | /workspace/268.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/269.otp_ctrl_init_fail.157426401 |
Short name | T614 |
Test name | |
Test status | |
Simulation time | 161450291 ps |
CPU time | 4.72 seconds |
Started | Aug 07 06:45:18 PM PDT 24 |
Finished | Aug 07 06:45:23 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-7fe40299-e31a-46d6-b68c-fbd2648bf1d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=157426401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 269.otp_ctrl_init_fail.157426401 |
Directory | /workspace/269.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_alert_test.1274557690 |
Short name | T241 |
Test name | |
Test status | |
Simulation time | 71022386 ps |
CPU time | 1.86 seconds |
Started | Aug 07 06:39:20 PM PDT 24 |
Finished | Aug 07 06:39:22 PM PDT 24 |
Peak memory | 240428 kb |
Host | smart-3b661133-ae9f-4f77-a301-2a3d16206694 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1274557690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_alert_test.1274557690 |
Directory | /workspace/27.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_check_fail.1738511718 |
Short name | T316 |
Test name | |
Test status | |
Simulation time | 504861202 ps |
CPU time | 11.38 seconds |
Started | Aug 07 06:39:23 PM PDT 24 |
Finished | Aug 07 06:39:35 PM PDT 24 |
Peak memory | 242736 kb |
Host | smart-4a686506-df94-4931-879e-cc679daeed23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1738511718 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_check_fail.1738511718 |
Directory | /workspace/27.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_dai_errs.2323213921 |
Short name | T723 |
Test name | |
Test status | |
Simulation time | 1620163275 ps |
CPU time | 17.8 seconds |
Started | Aug 07 06:39:21 PM PDT 24 |
Finished | Aug 07 06:39:39 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-629a9cd9-db9f-405a-aabb-5cff321bb843 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2323213921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_errs.2323213921 |
Directory | /workspace/27.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_dai_lock.3756659525 |
Short name | T654 |
Test name | |
Test status | |
Simulation time | 2831448642 ps |
CPU time | 14.34 seconds |
Started | Aug 07 06:39:20 PM PDT 24 |
Finished | Aug 07 06:39:35 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-4ccff279-2fb5-4018-9a38-b084ec8da385 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3756659525 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_lock.3756659525 |
Directory | /workspace/27.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_init_fail.297919889 |
Short name | T226 |
Test name | |
Test status | |
Simulation time | 152243750 ps |
CPU time | 4.21 seconds |
Started | Aug 07 06:39:23 PM PDT 24 |
Finished | Aug 07 06:39:27 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-64cc754f-d9a8-461e-856a-17441d514571 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=297919889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_init_fail.297919889 |
Directory | /workspace/27.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_macro_errs.3768316636 |
Short name | T698 |
Test name | |
Test status | |
Simulation time | 10052888225 ps |
CPU time | 19.99 seconds |
Started | Aug 07 06:39:23 PM PDT 24 |
Finished | Aug 07 06:39:43 PM PDT 24 |
Peak memory | 243196 kb |
Host | smart-cf1a2b6d-e7cc-4b33-b2b0-e8b8e280192a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3768316636 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_macro_errs.3768316636 |
Directory | /workspace/27.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_key_req.1780555652 |
Short name | T1101 |
Test name | |
Test status | |
Simulation time | 811214703 ps |
CPU time | 11.67 seconds |
Started | Aug 07 06:39:21 PM PDT 24 |
Finished | Aug 07 06:39:33 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-0acb6941-2487-410d-893f-cfe5b71efbc5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1780555652 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_key_req.1780555652 |
Directory | /workspace/27.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_lc_esc.3214080754 |
Short name | T802 |
Test name | |
Test status | |
Simulation time | 585359540 ps |
CPU time | 14.56 seconds |
Started | Aug 07 06:39:20 PM PDT 24 |
Finished | Aug 07 06:39:35 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-829f87e8-1b4d-41a9-aa44-7b9b94a25a2c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3214080754 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_esc.3214080754 |
Directory | /workspace/27.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_lc_req.1186235767 |
Short name | T106 |
Test name | |
Test status | |
Simulation time | 2386266186 ps |
CPU time | 16.2 seconds |
Started | Aug 07 06:39:21 PM PDT 24 |
Finished | Aug 07 06:39:38 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-d5a39acf-ad14-4b8c-baf9-454800cd1cec |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1186235767 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_req.1186235767 |
Directory | /workspace/27.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_regwen.2416082312 |
Short name | T357 |
Test name | |
Test status | |
Simulation time | 1009523059 ps |
CPU time | 9.35 seconds |
Started | Aug 07 06:39:22 PM PDT 24 |
Finished | Aug 07 06:39:31 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-796ebcd1-f55b-49b0-b658-140d22703afd |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2416082312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_regwen.2416082312 |
Directory | /workspace/27.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_smoke.158516372 |
Short name | T719 |
Test name | |
Test status | |
Simulation time | 108630930 ps |
CPU time | 4.36 seconds |
Started | Aug 07 06:39:20 PM PDT 24 |
Finished | Aug 07 06:39:25 PM PDT 24 |
Peak memory | 241872 kb |
Host | smart-b7225b2d-3698-4cc0-8b74-1bce57075f5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=158516372 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_smoke.158516372 |
Directory | /workspace/27.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_stress_all.662442137 |
Short name | T1041 |
Test name | |
Test status | |
Simulation time | 48347673077 ps |
CPU time | 200.84 seconds |
Started | Aug 07 06:39:21 PM PDT 24 |
Finished | Aug 07 06:42:42 PM PDT 24 |
Peak memory | 250644 kb |
Host | smart-621868a9-0913-4977-9250-db72c8b3fbcf |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=662442137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all. 662442137 |
Directory | /workspace/27.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_test_access.787361519 |
Short name | T908 |
Test name | |
Test status | |
Simulation time | 14803909801 ps |
CPU time | 23.45 seconds |
Started | Aug 07 06:39:21 PM PDT 24 |
Finished | Aug 07 06:39:44 PM PDT 24 |
Peak memory | 241932 kb |
Host | smart-5b72b6fd-78da-45dd-8b95-e5995f01bb17 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=787361519 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_test_access.787361519 |
Directory | /workspace/27.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/270.otp_ctrl_init_fail.1433661929 |
Short name | T868 |
Test name | |
Test status | |
Simulation time | 2011780432 ps |
CPU time | 7.12 seconds |
Started | Aug 07 06:45:19 PM PDT 24 |
Finished | Aug 07 06:45:26 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-ca0879fa-7fac-4ba0-b671-32314d801fbd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1433661929 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 270.otp_ctrl_init_fail.1433661929 |
Directory | /workspace/270.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/271.otp_ctrl_init_fail.82861782 |
Short name | T222 |
Test name | |
Test status | |
Simulation time | 368190307 ps |
CPU time | 3.88 seconds |
Started | Aug 07 06:45:17 PM PDT 24 |
Finished | Aug 07 06:45:21 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-b5ddd2ac-5542-4fde-821b-4f06f649cfb9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=82861782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 271.otp_ctrl_init_fail.82861782 |
Directory | /workspace/271.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/272.otp_ctrl_init_fail.3164184076 |
Short name | T438 |
Test name | |
Test status | |
Simulation time | 481041162 ps |
CPU time | 4.9 seconds |
Started | Aug 07 06:45:17 PM PDT 24 |
Finished | Aug 07 06:45:22 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-767b1565-4a54-480f-9b77-1baec6ea1ed4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3164184076 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 272.otp_ctrl_init_fail.3164184076 |
Directory | /workspace/272.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/273.otp_ctrl_init_fail.1549330222 |
Short name | T225 |
Test name | |
Test status | |
Simulation time | 2181294308 ps |
CPU time | 6.02 seconds |
Started | Aug 07 06:45:16 PM PDT 24 |
Finished | Aug 07 06:45:22 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-0a4295be-706b-4dc6-bf5d-08af5f88b1fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1549330222 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 273.otp_ctrl_init_fail.1549330222 |
Directory | /workspace/273.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/274.otp_ctrl_init_fail.369198242 |
Short name | T846 |
Test name | |
Test status | |
Simulation time | 2038694846 ps |
CPU time | 6.09 seconds |
Started | Aug 07 06:45:17 PM PDT 24 |
Finished | Aug 07 06:45:23 PM PDT 24 |
Peak memory | 242136 kb |
Host | smart-c8e44ba4-350e-4434-95d8-944b90c99cbd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=369198242 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 274.otp_ctrl_init_fail.369198242 |
Directory | /workspace/274.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/275.otp_ctrl_init_fail.938199154 |
Short name | T131 |
Test name | |
Test status | |
Simulation time | 148438409 ps |
CPU time | 4.32 seconds |
Started | Aug 07 06:45:16 PM PDT 24 |
Finished | Aug 07 06:45:20 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-b7106975-2f79-47e7-a628-bab3d510b743 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=938199154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 275.otp_ctrl_init_fail.938199154 |
Directory | /workspace/275.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/276.otp_ctrl_init_fail.1871235687 |
Short name | T581 |
Test name | |
Test status | |
Simulation time | 2614052119 ps |
CPU time | 8.13 seconds |
Started | Aug 07 06:45:17 PM PDT 24 |
Finished | Aug 07 06:45:25 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-9e1cd7bf-eb2b-420d-8010-4df08dd87554 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1871235687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 276.otp_ctrl_init_fail.1871235687 |
Directory | /workspace/276.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/277.otp_ctrl_init_fail.4181936298 |
Short name | T521 |
Test name | |
Test status | |
Simulation time | 1637928833 ps |
CPU time | 4.31 seconds |
Started | Aug 07 06:45:16 PM PDT 24 |
Finished | Aug 07 06:45:20 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-fdf213a1-21aa-4e4a-b4de-9f4b3e3749e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4181936298 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 277.otp_ctrl_init_fail.4181936298 |
Directory | /workspace/277.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/278.otp_ctrl_init_fail.2473964290 |
Short name | T684 |
Test name | |
Test status | |
Simulation time | 268976849 ps |
CPU time | 3.92 seconds |
Started | Aug 07 06:45:17 PM PDT 24 |
Finished | Aug 07 06:45:21 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-de8201d2-00d1-411c-ab3a-db0b393a9806 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2473964290 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 278.otp_ctrl_init_fail.2473964290 |
Directory | /workspace/278.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/279.otp_ctrl_init_fail.2145196370 |
Short name | T503 |
Test name | |
Test status | |
Simulation time | 201033151 ps |
CPU time | 4.27 seconds |
Started | Aug 07 06:45:18 PM PDT 24 |
Finished | Aug 07 06:45:22 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-215e634e-dcc3-46bf-b984-bc0819da4977 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2145196370 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 279.otp_ctrl_init_fail.2145196370 |
Directory | /workspace/279.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_alert_test.34958798 |
Short name | T242 |
Test name | |
Test status | |
Simulation time | 116652251 ps |
CPU time | 1.73 seconds |
Started | Aug 07 06:39:30 PM PDT 24 |
Finished | Aug 07 06:39:32 PM PDT 24 |
Peak memory | 240352 kb |
Host | smart-18343b30-da69-4213-a88e-3f7afca42a53 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=34958798 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_alert_test.34958798 |
Directory | /workspace/28.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_check_fail.2701900100 |
Short name | T917 |
Test name | |
Test status | |
Simulation time | 1937648664 ps |
CPU time | 30.25 seconds |
Started | Aug 07 06:39:29 PM PDT 24 |
Finished | Aug 07 06:40:00 PM PDT 24 |
Peak memory | 248600 kb |
Host | smart-1e908070-6348-43d6-b817-ab8c9813bddb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2701900100 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_check_fail.2701900100 |
Directory | /workspace/28.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_dai_lock.1993624331 |
Short name | T1110 |
Test name | |
Test status | |
Simulation time | 3855378495 ps |
CPU time | 30.09 seconds |
Started | Aug 07 06:39:27 PM PDT 24 |
Finished | Aug 07 06:39:57 PM PDT 24 |
Peak memory | 242968 kb |
Host | smart-2de7b118-ceed-4a97-8dea-8b5a7f29b5fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1993624331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_lock.1993624331 |
Directory | /workspace/28.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_init_fail.3191829372 |
Short name | T1030 |
Test name | |
Test status | |
Simulation time | 117516836 ps |
CPU time | 3.71 seconds |
Started | Aug 07 06:39:26 PM PDT 24 |
Finished | Aug 07 06:39:30 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-7c17dbde-eba3-4e7d-b2b5-3a4c024636cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3191829372 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_init_fail.3191829372 |
Directory | /workspace/28.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_macro_errs.3899550165 |
Short name | T1127 |
Test name | |
Test status | |
Simulation time | 14587313485 ps |
CPU time | 34.14 seconds |
Started | Aug 07 06:39:27 PM PDT 24 |
Finished | Aug 07 06:40:02 PM PDT 24 |
Peak memory | 246480 kb |
Host | smart-1e535916-edf5-42b0-ad38-b3567d4f138a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3899550165 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_macro_errs.3899550165 |
Directory | /workspace/28.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_key_req.3364149542 |
Short name | T996 |
Test name | |
Test status | |
Simulation time | 548738900 ps |
CPU time | 15.46 seconds |
Started | Aug 07 06:39:27 PM PDT 24 |
Finished | Aug 07 06:39:43 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-422cda7b-4db6-42d7-a514-4b4a53c7b667 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3364149542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_key_req.3364149542 |
Directory | /workspace/28.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_lc_esc.1371456934 |
Short name | T343 |
Test name | |
Test status | |
Simulation time | 1574856644 ps |
CPU time | 4.99 seconds |
Started | Aug 07 06:39:27 PM PDT 24 |
Finished | Aug 07 06:39:32 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-b17bd41d-b891-4b82-adbd-6ea2c169974c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1371456934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_esc.1371456934 |
Directory | /workspace/28.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_lc_req.2861274664 |
Short name | T452 |
Test name | |
Test status | |
Simulation time | 11098880655 ps |
CPU time | 34.64 seconds |
Started | Aug 07 06:39:27 PM PDT 24 |
Finished | Aug 07 06:40:01 PM PDT 24 |
Peak memory | 248756 kb |
Host | smart-414aa7ed-5d2e-436f-b67b-1e76430773c1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2861274664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_req.2861274664 |
Directory | /workspace/28.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_regwen.1735312257 |
Short name | T848 |
Test name | |
Test status | |
Simulation time | 239173036 ps |
CPU time | 4.31 seconds |
Started | Aug 07 06:39:34 PM PDT 24 |
Finished | Aug 07 06:39:38 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-9da4914d-6c47-45b7-9ea7-4768063981fc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1735312257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_regwen.1735312257 |
Directory | /workspace/28.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_smoke.1834610627 |
Short name | T902 |
Test name | |
Test status | |
Simulation time | 4047846337 ps |
CPU time | 11.86 seconds |
Started | Aug 07 06:39:26 PM PDT 24 |
Finished | Aug 07 06:39:38 PM PDT 24 |
Peak memory | 242024 kb |
Host | smart-6833d2bd-44d6-4582-98c3-f371f0fd54a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1834610627 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_smoke.1834610627 |
Directory | /workspace/28.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_stress_all.2503444293 |
Short name | T1003 |
Test name | |
Test status | |
Simulation time | 10206544393 ps |
CPU time | 62.12 seconds |
Started | Aug 07 06:39:31 PM PDT 24 |
Finished | Aug 07 06:40:33 PM PDT 24 |
Peak memory | 244832 kb |
Host | smart-88885e42-2001-443a-bf1d-817dce18ea9f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2503444293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all .2503444293 |
Directory | /workspace/28.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_stress_all_with_rand_reset.1132519995 |
Short name | T1159 |
Test name | |
Test status | |
Simulation time | 441305274747 ps |
CPU time | 2652.5 seconds |
Started | Aug 07 06:39:32 PM PDT 24 |
Finished | Aug 07 07:23:45 PM PDT 24 |
Peak memory | 347116 kb |
Host | smart-dd78dfcd-672a-4111-b509-63e0c1957e22 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1132519995 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all_with_rand_reset.1132519995 |
Directory | /workspace/28.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_test_access.2556411601 |
Short name | T1085 |
Test name | |
Test status | |
Simulation time | 10534007256 ps |
CPU time | 18.14 seconds |
Started | Aug 07 06:39:32 PM PDT 24 |
Finished | Aug 07 06:39:50 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-d64ef08b-fdae-41b9-b08f-651a3811e0ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2556411601 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_test_access.2556411601 |
Directory | /workspace/28.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/280.otp_ctrl_init_fail.2125480558 |
Short name | T619 |
Test name | |
Test status | |
Simulation time | 124952606 ps |
CPU time | 3.58 seconds |
Started | Aug 07 06:45:22 PM PDT 24 |
Finished | Aug 07 06:45:25 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-2e2c5074-9107-426f-8227-9aab9b74971b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2125480558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 280.otp_ctrl_init_fail.2125480558 |
Directory | /workspace/280.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/281.otp_ctrl_init_fail.3438060289 |
Short name | T507 |
Test name | |
Test status | |
Simulation time | 157555464 ps |
CPU time | 4.14 seconds |
Started | Aug 07 06:45:23 PM PDT 24 |
Finished | Aug 07 06:45:27 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-a847c73d-52e9-4a89-bcfd-77eb8b18ef05 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3438060289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 281.otp_ctrl_init_fail.3438060289 |
Directory | /workspace/281.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/282.otp_ctrl_init_fail.2993556531 |
Short name | T91 |
Test name | |
Test status | |
Simulation time | 391653588 ps |
CPU time | 3.48 seconds |
Started | Aug 07 06:45:23 PM PDT 24 |
Finished | Aug 07 06:45:27 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-a8bf062a-32ae-4e53-9f66-c3f9d2cde731 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2993556531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 282.otp_ctrl_init_fail.2993556531 |
Directory | /workspace/282.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/283.otp_ctrl_init_fail.3183416702 |
Short name | T43 |
Test name | |
Test status | |
Simulation time | 181994319 ps |
CPU time | 4.03 seconds |
Started | Aug 07 06:45:22 PM PDT 24 |
Finished | Aug 07 06:45:26 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-793b6451-45ef-4012-87d9-f7a89d2a9a18 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3183416702 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 283.otp_ctrl_init_fail.3183416702 |
Directory | /workspace/283.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/284.otp_ctrl_init_fail.2139940982 |
Short name | T914 |
Test name | |
Test status | |
Simulation time | 363409746 ps |
CPU time | 3.3 seconds |
Started | Aug 07 06:45:24 PM PDT 24 |
Finished | Aug 07 06:45:27 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-dad93e66-d1ad-4374-b231-2f8084711458 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2139940982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 284.otp_ctrl_init_fail.2139940982 |
Directory | /workspace/284.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/285.otp_ctrl_init_fail.3086267286 |
Short name | T41 |
Test name | |
Test status | |
Simulation time | 112405377 ps |
CPU time | 3.53 seconds |
Started | Aug 07 06:45:22 PM PDT 24 |
Finished | Aug 07 06:45:26 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-97d8ab33-ded2-4070-ae03-7deed6022bf3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3086267286 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 285.otp_ctrl_init_fail.3086267286 |
Directory | /workspace/285.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/286.otp_ctrl_init_fail.2168042212 |
Short name | T727 |
Test name | |
Test status | |
Simulation time | 441249726 ps |
CPU time | 4.64 seconds |
Started | Aug 07 06:45:24 PM PDT 24 |
Finished | Aug 07 06:45:29 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-89adce83-2d64-48f8-b325-50a6318d7bf0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2168042212 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 286.otp_ctrl_init_fail.2168042212 |
Directory | /workspace/286.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/287.otp_ctrl_init_fail.4096509966 |
Short name | T807 |
Test name | |
Test status | |
Simulation time | 307108263 ps |
CPU time | 4.06 seconds |
Started | Aug 07 06:45:23 PM PDT 24 |
Finished | Aug 07 06:45:27 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-e023ed04-da0f-472b-b4e4-bb33590f76e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4096509966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 287.otp_ctrl_init_fail.4096509966 |
Directory | /workspace/287.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/288.otp_ctrl_init_fail.202878831 |
Short name | T1098 |
Test name | |
Test status | |
Simulation time | 215312155 ps |
CPU time | 4.23 seconds |
Started | Aug 07 06:45:22 PM PDT 24 |
Finished | Aug 07 06:45:27 PM PDT 24 |
Peak memory | 241940 kb |
Host | smart-74dd677a-90a8-45c1-879b-69fb8a4cadc2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=202878831 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 288.otp_ctrl_init_fail.202878831 |
Directory | /workspace/288.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/289.otp_ctrl_init_fail.1366214437 |
Short name | T126 |
Test name | |
Test status | |
Simulation time | 205812303 ps |
CPU time | 4.07 seconds |
Started | Aug 07 06:45:24 PM PDT 24 |
Finished | Aug 07 06:45:28 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-5dc805c6-3cda-4794-929e-693ba2c7edf1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1366214437 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 289.otp_ctrl_init_fail.1366214437 |
Directory | /workspace/289.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_alert_test.1873858008 |
Short name | T606 |
Test name | |
Test status | |
Simulation time | 164115605 ps |
CPU time | 1.7 seconds |
Started | Aug 07 06:39:37 PM PDT 24 |
Finished | Aug 07 06:39:38 PM PDT 24 |
Peak memory | 240400 kb |
Host | smart-321c7026-f0fb-45bb-9502-422131db49b6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1873858008 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_alert_test.1873858008 |
Directory | /workspace/29.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_check_fail.285458940 |
Short name | T420 |
Test name | |
Test status | |
Simulation time | 261872667 ps |
CPU time | 3.97 seconds |
Started | Aug 07 06:39:29 PM PDT 24 |
Finished | Aug 07 06:39:33 PM PDT 24 |
Peak memory | 246824 kb |
Host | smart-e6308086-0ed5-47a8-9831-bbce0569b390 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=285458940 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_check_fail.285458940 |
Directory | /workspace/29.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_dai_errs.820917800 |
Short name | T1080 |
Test name | |
Test status | |
Simulation time | 1626603220 ps |
CPU time | 29.94 seconds |
Started | Aug 07 06:39:31 PM PDT 24 |
Finished | Aug 07 06:40:01 PM PDT 24 |
Peak memory | 244452 kb |
Host | smart-d54c8e7a-89e0-4712-801a-0e21ba66a817 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=820917800 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_errs.820917800 |
Directory | /workspace/29.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_dai_lock.2716353360 |
Short name | T814 |
Test name | |
Test status | |
Simulation time | 4493349923 ps |
CPU time | 19.44 seconds |
Started | Aug 07 06:39:33 PM PDT 24 |
Finished | Aug 07 06:39:52 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-150b46f6-e2d3-48d3-809b-ecfc2ab78744 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2716353360 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_lock.2716353360 |
Directory | /workspace/29.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_macro_errs.2065302646 |
Short name | T783 |
Test name | |
Test status | |
Simulation time | 3560030147 ps |
CPU time | 25.84 seconds |
Started | Aug 07 06:39:32 PM PDT 24 |
Finished | Aug 07 06:39:58 PM PDT 24 |
Peak memory | 248684 kb |
Host | smart-5f08514c-9b25-4fe7-a32d-066125c0d686 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2065302646 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_macro_errs.2065302646 |
Directory | /workspace/29.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_key_req.1503976131 |
Short name | T753 |
Test name | |
Test status | |
Simulation time | 11790514604 ps |
CPU time | 23.29 seconds |
Started | Aug 07 06:39:31 PM PDT 24 |
Finished | Aug 07 06:39:54 PM PDT 24 |
Peak memory | 242988 kb |
Host | smart-b17f3f34-0982-4590-b6db-09c1e3ad62b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1503976131 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_key_req.1503976131 |
Directory | /workspace/29.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_lc_esc.2476927840 |
Short name | T508 |
Test name | |
Test status | |
Simulation time | 653510374 ps |
CPU time | 7.54 seconds |
Started | Aug 07 06:39:35 PM PDT 24 |
Finished | Aug 07 06:39:42 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-4d753770-43f7-414f-bc3e-35ffea028bb4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2476927840 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_esc.2476927840 |
Directory | /workspace/29.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_lc_req.913479533 |
Short name | T776 |
Test name | |
Test status | |
Simulation time | 740376761 ps |
CPU time | 23.53 seconds |
Started | Aug 07 06:39:31 PM PDT 24 |
Finished | Aug 07 06:39:55 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-8a58b29c-db81-4256-b52e-51782fd1f030 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=913479533 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_req.913479533 |
Directory | /workspace/29.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_regwen.924469584 |
Short name | T239 |
Test name | |
Test status | |
Simulation time | 771318544 ps |
CPU time | 6.32 seconds |
Started | Aug 07 06:39:37 PM PDT 24 |
Finished | Aug 07 06:39:44 PM PDT 24 |
Peak memory | 241928 kb |
Host | smart-14433ec7-1c56-4e72-822d-b7f324aeff6d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=924469584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_regwen.924469584 |
Directory | /workspace/29.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_smoke.1497813598 |
Short name | T1116 |
Test name | |
Test status | |
Simulation time | 2179138720 ps |
CPU time | 6.32 seconds |
Started | Aug 07 06:39:32 PM PDT 24 |
Finished | Aug 07 06:39:38 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-f7b3cfee-f98b-4a05-9613-069f206a2f9b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1497813598 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_smoke.1497813598 |
Directory | /workspace/29.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_stress_all.1408184292 |
Short name | T81 |
Test name | |
Test status | |
Simulation time | 19541876099 ps |
CPU time | 173.18 seconds |
Started | Aug 07 06:39:39 PM PDT 24 |
Finished | Aug 07 06:42:32 PM PDT 24 |
Peak memory | 250300 kb |
Host | smart-a2c64e02-1d68-4b18-9932-440b003b2dca |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1408184292 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all .1408184292 |
Directory | /workspace/29.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_stress_all_with_rand_reset.4227639959 |
Short name | T144 |
Test name | |
Test status | |
Simulation time | 110348421232 ps |
CPU time | 1487.36 seconds |
Started | Aug 07 06:39:37 PM PDT 24 |
Finished | Aug 07 07:04:24 PM PDT 24 |
Peak memory | 352116 kb |
Host | smart-03fdf637-13a4-4150-8c12-6e4036a48f55 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4227639959 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all_with_rand_reset.4227639959 |
Directory | /workspace/29.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_test_access.2274154185 |
Short name | T936 |
Test name | |
Test status | |
Simulation time | 928087950 ps |
CPU time | 16.73 seconds |
Started | Aug 07 06:39:38 PM PDT 24 |
Finished | Aug 07 06:39:54 PM PDT 24 |
Peak memory | 241844 kb |
Host | smart-e3911565-0c14-471a-aa05-ffe906a818dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2274154185 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_test_access.2274154185 |
Directory | /workspace/29.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/290.otp_ctrl_init_fail.2331360614 |
Short name | T344 |
Test name | |
Test status | |
Simulation time | 538001645 ps |
CPU time | 4.23 seconds |
Started | Aug 07 06:45:27 PM PDT 24 |
Finished | Aug 07 06:45:31 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-a7df5de3-cb1d-4545-9622-f1e415f850c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2331360614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 290.otp_ctrl_init_fail.2331360614 |
Directory | /workspace/290.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/291.otp_ctrl_init_fail.3483007600 |
Short name | T197 |
Test name | |
Test status | |
Simulation time | 315093456 ps |
CPU time | 4.74 seconds |
Started | Aug 07 06:45:26 PM PDT 24 |
Finished | Aug 07 06:45:31 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-bc4b18a7-b5c2-4a5c-8139-5f2202baaf67 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3483007600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 291.otp_ctrl_init_fail.3483007600 |
Directory | /workspace/291.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/292.otp_ctrl_init_fail.593844250 |
Short name | T856 |
Test name | |
Test status | |
Simulation time | 212175440 ps |
CPU time | 4.71 seconds |
Started | Aug 07 06:45:25 PM PDT 24 |
Finished | Aug 07 06:45:30 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-6da9fcab-6466-4da2-b036-55f1d496cab9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=593844250 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 292.otp_ctrl_init_fail.593844250 |
Directory | /workspace/292.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/293.otp_ctrl_init_fail.1524523401 |
Short name | T980 |
Test name | |
Test status | |
Simulation time | 562524275 ps |
CPU time | 4.93 seconds |
Started | Aug 07 06:45:27 PM PDT 24 |
Finished | Aug 07 06:45:32 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-1872b0de-6e22-428d-81bf-6bb168327d66 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1524523401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 293.otp_ctrl_init_fail.1524523401 |
Directory | /workspace/293.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/295.otp_ctrl_init_fail.901292898 |
Short name | T483 |
Test name | |
Test status | |
Simulation time | 652413079 ps |
CPU time | 5.19 seconds |
Started | Aug 07 06:45:27 PM PDT 24 |
Finished | Aug 07 06:45:33 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-14d1fe6d-13b8-46d3-937c-6cc0310a1e37 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=901292898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 295.otp_ctrl_init_fail.901292898 |
Directory | /workspace/295.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/296.otp_ctrl_init_fail.422171120 |
Short name | T668 |
Test name | |
Test status | |
Simulation time | 124982329 ps |
CPU time | 4.15 seconds |
Started | Aug 07 06:45:35 PM PDT 24 |
Finished | Aug 07 06:45:39 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-f5034a49-8e49-4c31-9f05-08a6d964b9d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=422171120 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 296.otp_ctrl_init_fail.422171120 |
Directory | /workspace/296.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/297.otp_ctrl_init_fail.2094197998 |
Short name | T170 |
Test name | |
Test status | |
Simulation time | 278205332 ps |
CPU time | 4.21 seconds |
Started | Aug 07 06:45:26 PM PDT 24 |
Finished | Aug 07 06:45:30 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-309884ce-64eb-45ea-894e-99e3c7a253a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2094197998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 297.otp_ctrl_init_fail.2094197998 |
Directory | /workspace/297.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_alert_test.2355900104 |
Short name | T100 |
Test name | |
Test status | |
Simulation time | 62103551 ps |
CPU time | 1.87 seconds |
Started | Aug 07 06:36:33 PM PDT 24 |
Finished | Aug 07 06:36:35 PM PDT 24 |
Peak memory | 240388 kb |
Host | smart-e524c7b2-be6d-4f16-8367-f2e8aa013e7d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2355900104 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_alert_test.2355900104 |
Directory | /workspace/3.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_background_chks.1488508483 |
Short name | T534 |
Test name | |
Test status | |
Simulation time | 349138951 ps |
CPU time | 10.91 seconds |
Started | Aug 07 06:36:23 PM PDT 24 |
Finished | Aug 07 06:36:34 PM PDT 24 |
Peak memory | 242064 kb |
Host | smart-cd6af7de-38d0-4de5-a359-b5c10f37a17d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1488508483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_background_chks.1488508483 |
Directory | /workspace/3.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_check_fail.593916276 |
Short name | T1185 |
Test name | |
Test status | |
Simulation time | 3219146486 ps |
CPU time | 25.15 seconds |
Started | Aug 07 06:36:27 PM PDT 24 |
Finished | Aug 07 06:36:52 PM PDT 24 |
Peak memory | 246868 kb |
Host | smart-4faaacf0-3bdc-4905-9928-1c96ac92fb2c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=593916276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_check_fail.593916276 |
Directory | /workspace/3.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_dai_errs.3048928242 |
Short name | T624 |
Test name | |
Test status | |
Simulation time | 2099968199 ps |
CPU time | 15.37 seconds |
Started | Aug 07 06:36:30 PM PDT 24 |
Finished | Aug 07 06:36:45 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-b353fe85-e41e-4063-87f1-93203a2c8018 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3048928242 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_errs.3048928242 |
Directory | /workspace/3.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_dai_lock.1099368189 |
Short name | T979 |
Test name | |
Test status | |
Simulation time | 1057934139 ps |
CPU time | 10.01 seconds |
Started | Aug 07 06:36:29 PM PDT 24 |
Finished | Aug 07 06:36:39 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-9b350e4a-efac-4a6c-961e-364616efea14 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1099368189 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_lock.1099368189 |
Directory | /workspace/3.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_init_fail.1794653995 |
Short name | T667 |
Test name | |
Test status | |
Simulation time | 385540600 ps |
CPU time | 4.05 seconds |
Started | Aug 07 06:36:21 PM PDT 24 |
Finished | Aug 07 06:36:25 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-18267254-e2d8-4594-a4ba-648854fef55a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1794653995 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_init_fail.1794653995 |
Directory | /workspace/3.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_macro_errs.4252654406 |
Short name | T1123 |
Test name | |
Test status | |
Simulation time | 4658370340 ps |
CPU time | 32.43 seconds |
Started | Aug 07 06:36:27 PM PDT 24 |
Finished | Aug 07 06:36:59 PM PDT 24 |
Peak memory | 256824 kb |
Host | smart-bce84894-57a4-46b7-af86-db87bd84873f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4252654406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_macro_errs.4252654406 |
Directory | /workspace/3.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_key_req.1731272756 |
Short name | T909 |
Test name | |
Test status | |
Simulation time | 13762069358 ps |
CPU time | 42.11 seconds |
Started | Aug 07 06:36:26 PM PDT 24 |
Finished | Aug 07 06:37:08 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-e04a6b36-b85f-4186-9ca2-f041c91314b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1731272756 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_key_req.1731272756 |
Directory | /workspace/3.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_lc_esc.2181064420 |
Short name | T194 |
Test name | |
Test status | |
Simulation time | 9716776487 ps |
CPU time | 20.46 seconds |
Started | Aug 07 06:36:29 PM PDT 24 |
Finished | Aug 07 06:36:50 PM PDT 24 |
Peak memory | 242116 kb |
Host | smart-b6589f29-f490-44f9-b596-f51fe26ae339 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2181064420 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_esc.2181064420 |
Directory | /workspace/3.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_lc_req.2265481950 |
Short name | T394 |
Test name | |
Test status | |
Simulation time | 1005035168 ps |
CPU time | 7.84 seconds |
Started | Aug 07 06:36:21 PM PDT 24 |
Finished | Aug 07 06:36:29 PM PDT 24 |
Peak memory | 248624 kb |
Host | smart-346c9114-5809-46fe-bd84-4fe3cfd6d3eb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2265481950 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_req.2265481950 |
Directory | /workspace/3.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_regwen.3589738064 |
Short name | T486 |
Test name | |
Test status | |
Simulation time | 2376382644 ps |
CPU time | 8.8 seconds |
Started | Aug 07 06:36:27 PM PDT 24 |
Finished | Aug 07 06:36:36 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-9d4c711d-2ff9-43b3-86ab-e13bb27421b4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3589738064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_regwen.3589738064 |
Directory | /workspace/3.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_sec_cm.1480628542 |
Short name | T248 |
Test name | |
Test status | |
Simulation time | 10608746258 ps |
CPU time | 186.09 seconds |
Started | Aug 07 06:36:33 PM PDT 24 |
Finished | Aug 07 06:39:39 PM PDT 24 |
Peak memory | 273804 kb |
Host | smart-1f88f897-10f3-47ca-923d-e8ec08d6e6c3 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1480628542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_sec_cm.1480628542 |
Directory | /workspace/3.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_smoke.3149749568 |
Short name | T240 |
Test name | |
Test status | |
Simulation time | 564374973 ps |
CPU time | 6.2 seconds |
Started | Aug 07 06:36:23 PM PDT 24 |
Finished | Aug 07 06:36:30 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-630852cd-320e-4bff-937f-c2a78b4ee729 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3149749568 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_smoke.3149749568 |
Directory | /workspace/3.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_stress_all.1208282941 |
Short name | T587 |
Test name | |
Test status | |
Simulation time | 33727046737 ps |
CPU time | 87.69 seconds |
Started | Aug 07 06:36:39 PM PDT 24 |
Finished | Aug 07 06:38:07 PM PDT 24 |
Peak memory | 256840 kb |
Host | smart-89ccba1a-b101-42e6-a45c-24f96369e6dc |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1208282941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all. 1208282941 |
Directory | /workspace/3.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_stress_all_with_rand_reset.2167771030 |
Short name | T143 |
Test name | |
Test status | |
Simulation time | 701187901946 ps |
CPU time | 1376.55 seconds |
Started | Aug 07 06:36:26 PM PDT 24 |
Finished | Aug 07 06:59:23 PM PDT 24 |
Peak memory | 349072 kb |
Host | smart-763e22da-a17b-4e28-8b83-586410deb858 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2167771030 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all_with_rand_reset.2167771030 |
Directory | /workspace/3.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_test_access.2183954831 |
Short name | T952 |
Test name | |
Test status | |
Simulation time | 348984027 ps |
CPU time | 11.54 seconds |
Started | Aug 07 06:36:31 PM PDT 24 |
Finished | Aug 07 06:36:42 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-64bd5eb4-0374-40b3-acc3-6db405ba0f9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2183954831 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_test_access.2183954831 |
Directory | /workspace/3.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_alert_test.3884622518 |
Short name | T910 |
Test name | |
Test status | |
Simulation time | 150081438 ps |
CPU time | 1.57 seconds |
Started | Aug 07 06:39:43 PM PDT 24 |
Finished | Aug 07 06:39:45 PM PDT 24 |
Peak memory | 240744 kb |
Host | smart-597c8299-2f57-4b94-ac85-6cfe0bf0d06b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3884622518 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_alert_test.3884622518 |
Directory | /workspace/30.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_check_fail.214937609 |
Short name | T428 |
Test name | |
Test status | |
Simulation time | 94846654 ps |
CPU time | 3 seconds |
Started | Aug 07 06:39:37 PM PDT 24 |
Finished | Aug 07 06:39:40 PM PDT 24 |
Peak memory | 241824 kb |
Host | smart-d9d924c9-a43a-41b9-845e-d79a17b502dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=214937609 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_check_fail.214937609 |
Directory | /workspace/30.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_dai_errs.85488437 |
Short name | T1023 |
Test name | |
Test status | |
Simulation time | 343885982 ps |
CPU time | 10.23 seconds |
Started | Aug 07 06:39:41 PM PDT 24 |
Finished | Aug 07 06:39:51 PM PDT 24 |
Peak memory | 241880 kb |
Host | smart-abaf58a3-2778-4fc9-b91d-ae49c137070e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=85488437 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_errs.85488437 |
Directory | /workspace/30.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_dai_lock.2616846630 |
Short name | T224 |
Test name | |
Test status | |
Simulation time | 3163909093 ps |
CPU time | 11.61 seconds |
Started | Aug 07 06:39:40 PM PDT 24 |
Finished | Aug 07 06:39:52 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-332ef47a-c9cc-49df-b31c-2b83e18d5a5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2616846630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_lock.2616846630 |
Directory | /workspace/30.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_init_fail.1635565962 |
Short name | T205 |
Test name | |
Test status | |
Simulation time | 495152243 ps |
CPU time | 3.86 seconds |
Started | Aug 07 06:39:37 PM PDT 24 |
Finished | Aug 07 06:39:41 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-1c28ceb6-b51e-43ae-b5ab-4ddf2d67ce1d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1635565962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_init_fail.1635565962 |
Directory | /workspace/30.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_macro_errs.1483175848 |
Short name | T1140 |
Test name | |
Test status | |
Simulation time | 5083723058 ps |
CPU time | 44.1 seconds |
Started | Aug 07 06:39:38 PM PDT 24 |
Finished | Aug 07 06:40:22 PM PDT 24 |
Peak memory | 256820 kb |
Host | smart-2371a073-b9e6-48f1-b48e-5aa0f52c02b9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1483175848 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_macro_errs.1483175848 |
Directory | /workspace/30.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_key_req.1662579555 |
Short name | T1046 |
Test name | |
Test status | |
Simulation time | 2384972750 ps |
CPU time | 33.81 seconds |
Started | Aug 07 06:39:43 PM PDT 24 |
Finished | Aug 07 06:40:17 PM PDT 24 |
Peak memory | 248748 kb |
Host | smart-aabd1d42-89b1-49d5-afc8-c459be3286cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1662579555 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_key_req.1662579555 |
Directory | /workspace/30.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_lc_esc.970606891 |
Short name | T660 |
Test name | |
Test status | |
Simulation time | 997786816 ps |
CPU time | 28.15 seconds |
Started | Aug 07 06:39:37 PM PDT 24 |
Finished | Aug 07 06:40:05 PM PDT 24 |
Peak memory | 242036 kb |
Host | smart-0736a0a1-8861-47ca-8fc7-1f6651992704 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=970606891 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_esc.970606891 |
Directory | /workspace/30.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_lc_req.3722229989 |
Short name | T261 |
Test name | |
Test status | |
Simulation time | 5107090152 ps |
CPU time | 10.2 seconds |
Started | Aug 07 06:39:36 PM PDT 24 |
Finished | Aug 07 06:39:47 PM PDT 24 |
Peak memory | 248688 kb |
Host | smart-e17fd994-5070-412a-80f9-e697db0cfaf3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3722229989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_req.3722229989 |
Directory | /workspace/30.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_regwen.3024018222 |
Short name | T526 |
Test name | |
Test status | |
Simulation time | 480997893 ps |
CPU time | 10.54 seconds |
Started | Aug 07 06:39:42 PM PDT 24 |
Finished | Aug 07 06:39:53 PM PDT 24 |
Peak memory | 241908 kb |
Host | smart-3b6a9cc5-29db-428a-be6c-05b174da6582 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3024018222 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_regwen.3024018222 |
Directory | /workspace/30.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_smoke.1580016061 |
Short name | T494 |
Test name | |
Test status | |
Simulation time | 300421245 ps |
CPU time | 4.95 seconds |
Started | Aug 07 06:39:37 PM PDT 24 |
Finished | Aug 07 06:39:42 PM PDT 24 |
Peak memory | 248592 kb |
Host | smart-13cf5ea3-8525-4028-a63f-0df99972eb9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1580016061 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_smoke.1580016061 |
Directory | /workspace/30.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_stress_all_with_rand_reset.2507699823 |
Short name | T506 |
Test name | |
Test status | |
Simulation time | 131458368458 ps |
CPU time | 2495.13 seconds |
Started | Aug 07 06:39:42 PM PDT 24 |
Finished | Aug 07 07:21:17 PM PDT 24 |
Peak memory | 293952 kb |
Host | smart-a5cc2b3f-7a23-44e7-a474-fd72808606b3 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2507699823 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_stress_all_with_rand_reset.2507699823 |
Directory | /workspace/30.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_test_access.685609049 |
Short name | T372 |
Test name | |
Test status | |
Simulation time | 583789442 ps |
CPU time | 17.94 seconds |
Started | Aug 07 06:39:41 PM PDT 24 |
Finished | Aug 07 06:39:59 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-9042c234-7cec-4eb3-b542-85d15395d7b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=685609049 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_test_access.685609049 |
Directory | /workspace/30.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_alert_test.3075847486 |
Short name | T672 |
Test name | |
Test status | |
Simulation time | 139711638 ps |
CPU time | 2.01 seconds |
Started | Aug 07 06:39:48 PM PDT 24 |
Finished | Aug 07 06:39:50 PM PDT 24 |
Peak memory | 240336 kb |
Host | smart-653440a8-8ec2-4a52-9518-3dd2e48b53fe |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3075847486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_alert_test.3075847486 |
Directory | /workspace/31.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_check_fail.2744589419 |
Short name | T786 |
Test name | |
Test status | |
Simulation time | 759437833 ps |
CPU time | 23.02 seconds |
Started | Aug 07 06:39:43 PM PDT 24 |
Finished | Aug 07 06:40:06 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-d3a81811-9286-483f-b305-c580ef874e77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2744589419 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_check_fail.2744589419 |
Directory | /workspace/31.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_dai_errs.3507190460 |
Short name | T184 |
Test name | |
Test status | |
Simulation time | 969127804 ps |
CPU time | 19.95 seconds |
Started | Aug 07 06:39:46 PM PDT 24 |
Finished | Aug 07 06:40:06 PM PDT 24 |
Peak memory | 241636 kb |
Host | smart-a2e0d0a7-722f-40f9-9f88-fea4534a29e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3507190460 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_errs.3507190460 |
Directory | /workspace/31.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_dai_lock.2576668731 |
Short name | T376 |
Test name | |
Test status | |
Simulation time | 3886085880 ps |
CPU time | 44.11 seconds |
Started | Aug 07 06:39:41 PM PDT 24 |
Finished | Aug 07 06:40:25 PM PDT 24 |
Peak memory | 248648 kb |
Host | smart-10878121-0468-4e01-b467-21c2b030af02 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2576668731 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_lock.2576668731 |
Directory | /workspace/31.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_init_fail.1609522307 |
Short name | T901 |
Test name | |
Test status | |
Simulation time | 139751831 ps |
CPU time | 3.75 seconds |
Started | Aug 07 06:39:46 PM PDT 24 |
Finished | Aug 07 06:39:50 PM PDT 24 |
Peak memory | 241864 kb |
Host | smart-f358e5ce-f957-426e-afa9-fa0d60e85c3b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1609522307 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_init_fail.1609522307 |
Directory | /workspace/31.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_macro_errs.3096064497 |
Short name | T168 |
Test name | |
Test status | |
Simulation time | 635386989 ps |
CPU time | 15.02 seconds |
Started | Aug 07 06:39:43 PM PDT 24 |
Finished | Aug 07 06:39:59 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-b6c1db75-65b9-4935-b18b-a75dbbf723a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3096064497 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_macro_errs.3096064497 |
Directory | /workspace/31.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_key_req.4185968514 |
Short name | T111 |
Test name | |
Test status | |
Simulation time | 695728887 ps |
CPU time | 32.1 seconds |
Started | Aug 07 06:39:43 PM PDT 24 |
Finished | Aug 07 06:40:15 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-744cd15a-6e36-4928-a63a-5e8b5fb2a5d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4185968514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_key_req.4185968514 |
Directory | /workspace/31.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_lc_esc.3195884687 |
Short name | T1121 |
Test name | |
Test status | |
Simulation time | 5491157619 ps |
CPU time | 11.12 seconds |
Started | Aug 07 06:39:46 PM PDT 24 |
Finished | Aug 07 06:39:57 PM PDT 24 |
Peak memory | 241864 kb |
Host | smart-2ad5fff2-ecde-441b-9cb9-9e5fafa537cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3195884687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_esc.3195884687 |
Directory | /workspace/31.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_lc_req.425525577 |
Short name | T561 |
Test name | |
Test status | |
Simulation time | 641603821 ps |
CPU time | 19.42 seconds |
Started | Aug 07 06:39:41 PM PDT 24 |
Finished | Aug 07 06:40:01 PM PDT 24 |
Peak memory | 248608 kb |
Host | smart-f3e4c0d8-e6d8-4de5-9f70-25bf6ed2968c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=425525577 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_req.425525577 |
Directory | /workspace/31.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_regwen.817823163 |
Short name | T940 |
Test name | |
Test status | |
Simulation time | 635110381 ps |
CPU time | 10.3 seconds |
Started | Aug 07 06:39:44 PM PDT 24 |
Finished | Aug 07 06:39:55 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-384a73d5-ea54-45f6-a718-a50a10078506 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=817823163 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_regwen.817823163 |
Directory | /workspace/31.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_smoke.540575947 |
Short name | T1181 |
Test name | |
Test status | |
Simulation time | 437580719 ps |
CPU time | 5.21 seconds |
Started | Aug 07 06:39:43 PM PDT 24 |
Finished | Aug 07 06:39:49 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-572a21dc-a62c-40f3-85be-455d979bac57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=540575947 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_smoke.540575947 |
Directory | /workspace/31.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_stress_all.3599572639 |
Short name | T252 |
Test name | |
Test status | |
Simulation time | 15774082865 ps |
CPU time | 177.83 seconds |
Started | Aug 07 06:39:46 PM PDT 24 |
Finished | Aug 07 06:42:44 PM PDT 24 |
Peak memory | 249924 kb |
Host | smart-ef8531b6-9638-4aaa-bbb0-8b2448bb398d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3599572639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all .3599572639 |
Directory | /workspace/31.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_stress_all_with_rand_reset.1543746245 |
Short name | T1079 |
Test name | |
Test status | |
Simulation time | 19456612955 ps |
CPU time | 548.22 seconds |
Started | Aug 07 06:39:41 PM PDT 24 |
Finished | Aug 07 06:48:50 PM PDT 24 |
Peak memory | 330724 kb |
Host | smart-918ccb55-d639-4795-9600-55fa26a7ae5b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1543746245 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all_with_rand_reset.1543746245 |
Directory | /workspace/31.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_test_access.2653747603 |
Short name | T747 |
Test name | |
Test status | |
Simulation time | 418675101 ps |
CPU time | 6.13 seconds |
Started | Aug 07 06:39:42 PM PDT 24 |
Finished | Aug 07 06:39:48 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-6486d830-c072-4b5a-861c-282e3f2f7131 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2653747603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_test_access.2653747603 |
Directory | /workspace/31.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_alert_test.3796058546 |
Short name | T833 |
Test name | |
Test status | |
Simulation time | 56886621 ps |
CPU time | 1.78 seconds |
Started | Aug 07 06:39:57 PM PDT 24 |
Finished | Aug 07 06:39:59 PM PDT 24 |
Peak memory | 240548 kb |
Host | smart-47518f95-6a64-4809-8af4-9e1cb9d84156 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3796058546 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_alert_test.3796058546 |
Directory | /workspace/32.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_check_fail.3136142375 |
Short name | T71 |
Test name | |
Test status | |
Simulation time | 1191409827 ps |
CPU time | 9.84 seconds |
Started | Aug 07 06:39:47 PM PDT 24 |
Finished | Aug 07 06:39:57 PM PDT 24 |
Peak memory | 248832 kb |
Host | smart-4639112c-767e-45c2-8053-9d5e65b990c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3136142375 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_check_fail.3136142375 |
Directory | /workspace/32.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_dai_errs.763960408 |
Short name | T763 |
Test name | |
Test status | |
Simulation time | 1746552458 ps |
CPU time | 28.47 seconds |
Started | Aug 07 06:39:47 PM PDT 24 |
Finished | Aug 07 06:40:15 PM PDT 24 |
Peak memory | 244204 kb |
Host | smart-496ab06c-2b41-41af-b6cb-a35a6b2a6e43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=763960408 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_errs.763960408 |
Directory | /workspace/32.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_dai_lock.2826078239 |
Short name | T962 |
Test name | |
Test status | |
Simulation time | 8861370775 ps |
CPU time | 20.79 seconds |
Started | Aug 07 06:39:47 PM PDT 24 |
Finished | Aug 07 06:40:08 PM PDT 24 |
Peak memory | 248748 kb |
Host | smart-284286f3-db85-4d27-8b45-265b2d8104f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2826078239 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_lock.2826078239 |
Directory | /workspace/32.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_init_fail.1580215008 |
Short name | T716 |
Test name | |
Test status | |
Simulation time | 1791486579 ps |
CPU time | 4.8 seconds |
Started | Aug 07 06:39:47 PM PDT 24 |
Finished | Aug 07 06:39:52 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-6b750ad9-e953-491e-9abc-4874e8511e85 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1580215008 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_init_fail.1580215008 |
Directory | /workspace/32.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_macro_errs.313489240 |
Short name | T572 |
Test name | |
Test status | |
Simulation time | 1669576456 ps |
CPU time | 20.7 seconds |
Started | Aug 07 06:39:46 PM PDT 24 |
Finished | Aug 07 06:40:07 PM PDT 24 |
Peak memory | 243692 kb |
Host | smart-29c45e3e-5439-46df-b26f-02f91dfb7f45 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=313489240 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_macro_errs.313489240 |
Directory | /workspace/32.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_key_req.3150211269 |
Short name | T1117 |
Test name | |
Test status | |
Simulation time | 1380296951 ps |
CPU time | 10.43 seconds |
Started | Aug 07 06:39:48 PM PDT 24 |
Finished | Aug 07 06:39:58 PM PDT 24 |
Peak memory | 242112 kb |
Host | smart-0877ade4-8db4-4941-b7b2-b95a7507211f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3150211269 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_key_req.3150211269 |
Directory | /workspace/32.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_lc_esc.2747689475 |
Short name | T810 |
Test name | |
Test status | |
Simulation time | 311046147 ps |
CPU time | 6.45 seconds |
Started | Aug 07 06:39:47 PM PDT 24 |
Finished | Aug 07 06:39:53 PM PDT 24 |
Peak memory | 241920 kb |
Host | smart-95ae71e6-27aa-4f8f-8106-dc7929a111c4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2747689475 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_esc.2747689475 |
Directory | /workspace/32.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_lc_req.724183517 |
Short name | T1164 |
Test name | |
Test status | |
Simulation time | 141748250 ps |
CPU time | 4.31 seconds |
Started | Aug 07 06:39:45 PM PDT 24 |
Finished | Aug 07 06:39:50 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-48ab6e6c-043e-4200-a044-b8915f2a4c7b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=724183517 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_req.724183517 |
Directory | /workspace/32.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_regwen.222163489 |
Short name | T362 |
Test name | |
Test status | |
Simulation time | 302358133 ps |
CPU time | 10.23 seconds |
Started | Aug 07 06:39:52 PM PDT 24 |
Finished | Aug 07 06:40:02 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-d743aceb-ac49-473f-978e-c981bf02f607 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=222163489 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_regwen.222163489 |
Directory | /workspace/32.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_smoke.586540537 |
Short name | T865 |
Test name | |
Test status | |
Simulation time | 591668522 ps |
CPU time | 8.75 seconds |
Started | Aug 07 06:39:47 PM PDT 24 |
Finished | Aug 07 06:39:56 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-0625e823-830d-4a51-be73-5e86f36a4d9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=586540537 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_smoke.586540537 |
Directory | /workspace/32.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_stress_all_with_rand_reset.88556826 |
Short name | T906 |
Test name | |
Test status | |
Simulation time | 155572702920 ps |
CPU time | 1310.98 seconds |
Started | Aug 07 06:39:52 PM PDT 24 |
Finished | Aug 07 07:01:43 PM PDT 24 |
Peak memory | 253980 kb |
Host | smart-da474185-d46b-445d-a11e-df80e5b043c0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=88556826 -assert nopos tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all_with_rand_reset.88556826 |
Directory | /workspace/32.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_test_access.2377484327 |
Short name | T1048 |
Test name | |
Test status | |
Simulation time | 4904666213 ps |
CPU time | 37.41 seconds |
Started | Aug 07 06:39:54 PM PDT 24 |
Finished | Aug 07 06:40:32 PM PDT 24 |
Peak memory | 243008 kb |
Host | smart-094cfda2-2be0-4420-8ad9-1b4dcbd6d91f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2377484327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_test_access.2377484327 |
Directory | /workspace/32.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_alert_test.3300682169 |
Short name | T1058 |
Test name | |
Test status | |
Simulation time | 50517493 ps |
CPU time | 1.67 seconds |
Started | Aug 07 06:40:01 PM PDT 24 |
Finished | Aug 07 06:40:03 PM PDT 24 |
Peak memory | 240840 kb |
Host | smart-b6d5afba-61d6-4507-8b65-bc1fbfefb8c2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3300682169 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_alert_test.3300682169 |
Directory | /workspace/33.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_check_fail.1760002299 |
Short name | T49 |
Test name | |
Test status | |
Simulation time | 2539997689 ps |
CPU time | 24.07 seconds |
Started | Aug 07 06:39:58 PM PDT 24 |
Finished | Aug 07 06:40:22 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-37e80d5b-931e-41c4-8ffd-6ef385c17e8b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1760002299 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_check_fail.1760002299 |
Directory | /workspace/33.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_dai_errs.2468291852 |
Short name | T905 |
Test name | |
Test status | |
Simulation time | 715343343 ps |
CPU time | 20.78 seconds |
Started | Aug 07 06:39:58 PM PDT 24 |
Finished | Aug 07 06:40:19 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-f38cedf3-04d5-4481-850a-699b410a0acd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2468291852 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_errs.2468291852 |
Directory | /workspace/33.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_dai_lock.1937809381 |
Short name | T107 |
Test name | |
Test status | |
Simulation time | 412100651 ps |
CPU time | 16.85 seconds |
Started | Aug 07 06:39:57 PM PDT 24 |
Finished | Aug 07 06:40:14 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-a96fc0e2-7436-4d26-83d3-78ff655956d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1937809381 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_lock.1937809381 |
Directory | /workspace/33.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_init_fail.595870865 |
Short name | T938 |
Test name | |
Test status | |
Simulation time | 96886526 ps |
CPU time | 4.11 seconds |
Started | Aug 07 06:39:59 PM PDT 24 |
Finished | Aug 07 06:40:04 PM PDT 24 |
Peak memory | 241920 kb |
Host | smart-0b3120fb-c7e6-4e02-8ec4-400a544727b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=595870865 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_init_fail.595870865 |
Directory | /workspace/33.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_macro_errs.3738602348 |
Short name | T219 |
Test name | |
Test status | |
Simulation time | 354473760 ps |
CPU time | 6.38 seconds |
Started | Aug 07 06:39:58 PM PDT 24 |
Finished | Aug 07 06:40:04 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-927e5ab0-5330-46e5-8afe-469092773864 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3738602348 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_macro_errs.3738602348 |
Directory | /workspace/33.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_key_req.3239693325 |
Short name | T549 |
Test name | |
Test status | |
Simulation time | 917353241 ps |
CPU time | 10.02 seconds |
Started | Aug 07 06:39:59 PM PDT 24 |
Finished | Aug 07 06:40:09 PM PDT 24 |
Peak memory | 248652 kb |
Host | smart-488ef1b7-1703-49cf-bbbf-d10e58a35cb5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3239693325 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_key_req.3239693325 |
Directory | /workspace/33.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_lc_esc.2389026952 |
Short name | T12 |
Test name | |
Test status | |
Simulation time | 384635956 ps |
CPU time | 4.23 seconds |
Started | Aug 07 06:39:58 PM PDT 24 |
Finished | Aug 07 06:40:02 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-ff973a40-cbf9-4105-8cb6-e36c38e9b738 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2389026952 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_esc.2389026952 |
Directory | /workspace/33.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_lc_req.901365018 |
Short name | T419 |
Test name | |
Test status | |
Simulation time | 272555020 ps |
CPU time | 4.12 seconds |
Started | Aug 07 06:39:59 PM PDT 24 |
Finished | Aug 07 06:40:03 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-86f9fd9f-35ac-4e4d-8505-e97c05350f9d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=901365018 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_req.901365018 |
Directory | /workspace/33.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_regwen.3182260768 |
Short name | T116 |
Test name | |
Test status | |
Simulation time | 472981927 ps |
CPU time | 4.83 seconds |
Started | Aug 07 06:39:58 PM PDT 24 |
Finished | Aug 07 06:40:03 PM PDT 24 |
Peak memory | 242216 kb |
Host | smart-c5b8d370-0da0-4ddd-975f-a061c4132c83 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3182260768 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_regwen.3182260768 |
Directory | /workspace/33.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_smoke.2026946743 |
Short name | T1187 |
Test name | |
Test status | |
Simulation time | 130213001 ps |
CPU time | 3.45 seconds |
Started | Aug 07 06:39:56 PM PDT 24 |
Finished | Aug 07 06:40:00 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-36f14186-d203-4c51-b83d-76bb83b8cb09 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2026946743 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_smoke.2026946743 |
Directory | /workspace/33.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_stress_all.3342726780 |
Short name | T1008 |
Test name | |
Test status | |
Simulation time | 35536906683 ps |
CPU time | 344.41 seconds |
Started | Aug 07 06:40:03 PM PDT 24 |
Finished | Aug 07 06:45:47 PM PDT 24 |
Peak memory | 273316 kb |
Host | smart-44c02b95-3a92-43b5-9bb2-6b2eaf86e4cd |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3342726780 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all .3342726780 |
Directory | /workspace/33.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_stress_all_with_rand_reset.3842307702 |
Short name | T45 |
Test name | |
Test status | |
Simulation time | 22445179734 ps |
CPU time | 640.54 seconds |
Started | Aug 07 06:39:58 PM PDT 24 |
Finished | Aug 07 06:50:39 PM PDT 24 |
Peak memory | 257012 kb |
Host | smart-95d51ce3-9e88-4069-8d29-081d961a1ebf |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3842307702 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all_with_rand_reset.3842307702 |
Directory | /workspace/33.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_test_access.2518107881 |
Short name | T594 |
Test name | |
Test status | |
Simulation time | 1459964033 ps |
CPU time | 12.98 seconds |
Started | Aug 07 06:39:58 PM PDT 24 |
Finished | Aug 07 06:40:11 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-d2dcba5e-2043-4aa4-86ee-2efe71cb926a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2518107881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_test_access.2518107881 |
Directory | /workspace/33.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_alert_test.3373572270 |
Short name | T803 |
Test name | |
Test status | |
Simulation time | 104224441 ps |
CPU time | 1.92 seconds |
Started | Aug 07 06:40:09 PM PDT 24 |
Finished | Aug 07 06:40:11 PM PDT 24 |
Peak memory | 240524 kb |
Host | smart-1aba398d-6538-44a0-910e-2c211a21c5c9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3373572270 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_alert_test.3373572270 |
Directory | /workspace/34.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_check_fail.2871671513 |
Short name | T482 |
Test name | |
Test status | |
Simulation time | 1563067552 ps |
CPU time | 25.01 seconds |
Started | Aug 07 06:40:09 PM PDT 24 |
Finished | Aug 07 06:40:34 PM PDT 24 |
Peak memory | 248560 kb |
Host | smart-3688522b-7dd4-40cf-b815-72ec40a4d077 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2871671513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_check_fail.2871671513 |
Directory | /workspace/34.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_dai_errs.931038528 |
Short name | T346 |
Test name | |
Test status | |
Simulation time | 15380115041 ps |
CPU time | 61.37 seconds |
Started | Aug 07 06:40:08 PM PDT 24 |
Finished | Aug 07 06:41:09 PM PDT 24 |
Peak memory | 247616 kb |
Host | smart-709c5465-22ab-42c2-b8da-3f309fe2ae58 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=931038528 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_errs.931038528 |
Directory | /workspace/34.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_dai_lock.2680906934 |
Short name | T880 |
Test name | |
Test status | |
Simulation time | 108229190 ps |
CPU time | 3.43 seconds |
Started | Aug 07 06:40:06 PM PDT 24 |
Finished | Aug 07 06:40:10 PM PDT 24 |
Peak memory | 242104 kb |
Host | smart-b8a92d54-ae8c-4c69-8e5c-29a20798ab09 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2680906934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_lock.2680906934 |
Directory | /workspace/34.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_init_fail.4041386965 |
Short name | T440 |
Test name | |
Test status | |
Simulation time | 333527888 ps |
CPU time | 4.21 seconds |
Started | Aug 07 06:40:02 PM PDT 24 |
Finished | Aug 07 06:40:07 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-747b9f3f-4796-459a-8753-d709989f5727 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4041386965 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_init_fail.4041386965 |
Directory | /workspace/34.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_macro_errs.1793770281 |
Short name | T879 |
Test name | |
Test status | |
Simulation time | 1217942369 ps |
CPU time | 12.27 seconds |
Started | Aug 07 06:40:08 PM PDT 24 |
Finished | Aug 07 06:40:20 PM PDT 24 |
Peak memory | 242108 kb |
Host | smart-f15a0228-4508-40fb-8f29-ab67e44d0611 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1793770281 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_macro_errs.1793770281 |
Directory | /workspace/34.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_key_req.2697470644 |
Short name | T703 |
Test name | |
Test status | |
Simulation time | 644894397 ps |
CPU time | 14.2 seconds |
Started | Aug 07 06:40:11 PM PDT 24 |
Finished | Aug 07 06:40:25 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-1c87ad14-ac2c-4319-bd4a-fd616a912584 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2697470644 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_key_req.2697470644 |
Directory | /workspace/34.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_lc_esc.2576640996 |
Short name | T757 |
Test name | |
Test status | |
Simulation time | 10709748090 ps |
CPU time | 31.4 seconds |
Started | Aug 07 06:40:10 PM PDT 24 |
Finished | Aug 07 06:40:42 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-2b6173a7-d3a2-4509-9390-74fbcdbb982a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2576640996 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_esc.2576640996 |
Directory | /workspace/34.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_lc_req.3262196124 |
Short name | T649 |
Test name | |
Test status | |
Simulation time | 2275769546 ps |
CPU time | 27.67 seconds |
Started | Aug 07 06:40:03 PM PDT 24 |
Finished | Aug 07 06:40:31 PM PDT 24 |
Peak memory | 248716 kb |
Host | smart-eaa7ccbe-8876-4980-943c-4541279cf008 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3262196124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_req.3262196124 |
Directory | /workspace/34.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_regwen.3981974436 |
Short name | T181 |
Test name | |
Test status | |
Simulation time | 253320714 ps |
CPU time | 4.29 seconds |
Started | Aug 07 06:40:07 PM PDT 24 |
Finished | Aug 07 06:40:12 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-502d0722-d8a5-4919-a583-b6fad7bed71c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3981974436 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_regwen.3981974436 |
Directory | /workspace/34.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_smoke.1146821917 |
Short name | T1029 |
Test name | |
Test status | |
Simulation time | 458574503 ps |
CPU time | 6.49 seconds |
Started | Aug 07 06:40:03 PM PDT 24 |
Finished | Aug 07 06:40:10 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-738d458c-9c1a-46ba-a264-49b97fc031b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1146821917 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_smoke.1146821917 |
Directory | /workspace/34.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_stress_all.4078126303 |
Short name | T749 |
Test name | |
Test status | |
Simulation time | 48563838871 ps |
CPU time | 219.3 seconds |
Started | Aug 07 06:40:09 PM PDT 24 |
Finished | Aug 07 06:43:48 PM PDT 24 |
Peak memory | 260572 kb |
Host | smart-5626a01f-6d98-4a41-b8ce-4f9d86036a20 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4078126303 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all .4078126303 |
Directory | /workspace/34.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_stress_all_with_rand_reset.3906441661 |
Short name | T155 |
Test name | |
Test status | |
Simulation time | 54280267410 ps |
CPU time | 847.85 seconds |
Started | Aug 07 06:40:09 PM PDT 24 |
Finished | Aug 07 06:54:17 PM PDT 24 |
Peak memory | 393060 kb |
Host | smart-05f932a7-28c8-4c6f-8582-e8ef280dea29 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3906441661 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all_with_rand_reset.3906441661 |
Directory | /workspace/34.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_test_access.2546151260 |
Short name | T1031 |
Test name | |
Test status | |
Simulation time | 1382113546 ps |
CPU time | 8.19 seconds |
Started | Aug 07 06:40:09 PM PDT 24 |
Finished | Aug 07 06:40:17 PM PDT 24 |
Peak memory | 242072 kb |
Host | smart-2b857ec9-9ba0-491d-baaf-405452d4172c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2546151260 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_test_access.2546151260 |
Directory | /workspace/34.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_alert_test.258767991 |
Short name | T502 |
Test name | |
Test status | |
Simulation time | 70172614 ps |
CPU time | 1.95 seconds |
Started | Aug 07 06:40:20 PM PDT 24 |
Finished | Aug 07 06:40:22 PM PDT 24 |
Peak memory | 240448 kb |
Host | smart-105ba846-9770-4275-8b42-35341d50d624 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=258767991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_alert_test.258767991 |
Directory | /workspace/35.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_check_fail.821157835 |
Short name | T59 |
Test name | |
Test status | |
Simulation time | 1031431903 ps |
CPU time | 16.03 seconds |
Started | Aug 07 06:40:20 PM PDT 24 |
Finished | Aug 07 06:40:36 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-cefefe6b-d224-4109-b76d-12886755187c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=821157835 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_check_fail.821157835 |
Directory | /workspace/35.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_dai_errs.283530439 |
Short name | T460 |
Test name | |
Test status | |
Simulation time | 643593851 ps |
CPU time | 18.86 seconds |
Started | Aug 07 06:40:12 PM PDT 24 |
Finished | Aug 07 06:40:31 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-0f5064f5-ce9c-41ce-b1b4-91306736d565 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=283530439 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_errs.283530439 |
Directory | /workspace/35.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_dai_lock.2822071868 |
Short name | T853 |
Test name | |
Test status | |
Simulation time | 391814825 ps |
CPU time | 14.42 seconds |
Started | Aug 07 06:40:19 PM PDT 24 |
Finished | Aug 07 06:40:34 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-610a8191-55de-4579-ab9e-536b419a0f08 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2822071868 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_lock.2822071868 |
Directory | /workspace/35.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_init_fail.3455721529 |
Short name | T1120 |
Test name | |
Test status | |
Simulation time | 196598946 ps |
CPU time | 4.13 seconds |
Started | Aug 07 06:40:20 PM PDT 24 |
Finished | Aug 07 06:40:24 PM PDT 24 |
Peak memory | 242080 kb |
Host | smart-3305af1e-3ae7-4f70-bcc2-db7a087ea748 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3455721529 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_init_fail.3455721529 |
Directory | /workspace/35.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_macro_errs.3096377275 |
Short name | T957 |
Test name | |
Test status | |
Simulation time | 207049958 ps |
CPU time | 7.63 seconds |
Started | Aug 07 06:40:19 PM PDT 24 |
Finished | Aug 07 06:40:27 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-a18c8aa1-baec-473d-bc92-4c2f652ecefe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3096377275 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_macro_errs.3096377275 |
Directory | /workspace/35.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_key_req.292139028 |
Short name | T949 |
Test name | |
Test status | |
Simulation time | 14660021050 ps |
CPU time | 65.44 seconds |
Started | Aug 07 06:40:12 PM PDT 24 |
Finished | Aug 07 06:41:18 PM PDT 24 |
Peak memory | 243560 kb |
Host | smart-f76727b9-9b59-4a1b-8316-bed57f8c829f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=292139028 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_key_req.292139028 |
Directory | /workspace/35.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_lc_esc.579073501 |
Short name | T11 |
Test name | |
Test status | |
Simulation time | 298832441 ps |
CPU time | 4.88 seconds |
Started | Aug 07 06:40:13 PM PDT 24 |
Finished | Aug 07 06:40:18 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-ab94545d-4086-4be4-bf9c-6fffc85748bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=579073501 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_esc.579073501 |
Directory | /workspace/35.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_lc_req.2152331827 |
Short name | T119 |
Test name | |
Test status | |
Simulation time | 2905901133 ps |
CPU time | 23.72 seconds |
Started | Aug 07 06:40:20 PM PDT 24 |
Finished | Aug 07 06:40:43 PM PDT 24 |
Peak memory | 248752 kb |
Host | smart-4f1d9126-d3e1-443e-ad2e-ed51a2b6d952 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2152331827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_req.2152331827 |
Directory | /workspace/35.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_regwen.2061090181 |
Short name | T1134 |
Test name | |
Test status | |
Simulation time | 2369177938 ps |
CPU time | 7.3 seconds |
Started | Aug 07 06:40:21 PM PDT 24 |
Finished | Aug 07 06:40:28 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-91ca3213-e18c-47ee-bd3d-cf35797c16e6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2061090181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_regwen.2061090181 |
Directory | /workspace/35.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_smoke.1857047274 |
Short name | T889 |
Test name | |
Test status | |
Simulation time | 844031900 ps |
CPU time | 5.29 seconds |
Started | Aug 07 06:40:08 PM PDT 24 |
Finished | Aug 07 06:40:13 PM PDT 24 |
Peak memory | 241976 kb |
Host | smart-215e42e5-1d1b-4b43-aba5-8cfaaa188f64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1857047274 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_smoke.1857047274 |
Directory | /workspace/35.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_stress_all.1548496777 |
Short name | T659 |
Test name | |
Test status | |
Simulation time | 39158957435 ps |
CPU time | 98.73 seconds |
Started | Aug 07 06:40:13 PM PDT 24 |
Finished | Aug 07 06:41:52 PM PDT 24 |
Peak memory | 248652 kb |
Host | smart-301d0854-d502-4a6d-b5ed-7bd0ba818b37 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1548496777 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all .1548496777 |
Directory | /workspace/35.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_stress_all_with_rand_reset.1429574436 |
Short name | T697 |
Test name | |
Test status | |
Simulation time | 54300543628 ps |
CPU time | 517.38 seconds |
Started | Aug 07 06:40:20 PM PDT 24 |
Finished | Aug 07 06:48:58 PM PDT 24 |
Peak memory | 256988 kb |
Host | smart-b3c06d3b-1268-44fa-b1a6-90ed0f71659b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1429574436 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all_with_rand_reset.1429574436 |
Directory | /workspace/35.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_test_access.1930354854 |
Short name | T288 |
Test name | |
Test status | |
Simulation time | 1401158802 ps |
CPU time | 26.32 seconds |
Started | Aug 07 06:40:22 PM PDT 24 |
Finished | Aug 07 06:40:48 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-a6cdc656-d51a-46b0-a620-0295fdb4eb61 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1930354854 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_test_access.1930354854 |
Directory | /workspace/35.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_alert_test.3685675889 |
Short name | T429 |
Test name | |
Test status | |
Simulation time | 139124329 ps |
CPU time | 1.83 seconds |
Started | Aug 07 06:40:21 PM PDT 24 |
Finished | Aug 07 06:40:23 PM PDT 24 |
Peak memory | 240460 kb |
Host | smart-7b7b0e05-2604-423f-ae25-c21091b930e2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3685675889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_alert_test.3685675889 |
Directory | /workspace/36.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_dai_errs.2168478803 |
Short name | T405 |
Test name | |
Test status | |
Simulation time | 3134321396 ps |
CPU time | 50 seconds |
Started | Aug 07 06:40:20 PM PDT 24 |
Finished | Aug 07 06:41:10 PM PDT 24 |
Peak memory | 258664 kb |
Host | smart-af8f6011-a169-44a1-9856-1bec2afa37f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2168478803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_errs.2168478803 |
Directory | /workspace/36.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_dai_lock.1716471390 |
Short name | T295 |
Test name | |
Test status | |
Simulation time | 1096213533 ps |
CPU time | 14.47 seconds |
Started | Aug 07 06:40:17 PM PDT 24 |
Finished | Aug 07 06:40:32 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-5ace7815-92fa-4e76-ab72-c1e08b8ee3fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1716471390 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_lock.1716471390 |
Directory | /workspace/36.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_init_fail.482687146 |
Short name | T1040 |
Test name | |
Test status | |
Simulation time | 162846372 ps |
CPU time | 4.45 seconds |
Started | Aug 07 06:40:12 PM PDT 24 |
Finished | Aug 07 06:40:17 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-1fce4a88-8727-4f61-9603-0fe63d337289 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=482687146 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_init_fail.482687146 |
Directory | /workspace/36.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_macro_errs.3288052192 |
Short name | T784 |
Test name | |
Test status | |
Simulation time | 1518990948 ps |
CPU time | 21.26 seconds |
Started | Aug 07 06:40:20 PM PDT 24 |
Finished | Aug 07 06:40:41 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-bf0879ef-1ff3-4f4d-b181-75ba420d1876 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3288052192 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_macro_errs.3288052192 |
Directory | /workspace/36.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_key_req.3149859113 |
Short name | T641 |
Test name | |
Test status | |
Simulation time | 1233130873 ps |
CPU time | 28.41 seconds |
Started | Aug 07 06:40:20 PM PDT 24 |
Finished | Aug 07 06:40:48 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-5d6b4972-8505-490b-8f6c-52a2129c7534 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3149859113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_key_req.3149859113 |
Directory | /workspace/36.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_lc_esc.2940642905 |
Short name | T932 |
Test name | |
Test status | |
Simulation time | 193121033 ps |
CPU time | 9.15 seconds |
Started | Aug 07 06:40:17 PM PDT 24 |
Finished | Aug 07 06:40:26 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-837a8285-398c-4ebe-bd8c-07de9072bdf7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2940642905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_esc.2940642905 |
Directory | /workspace/36.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_lc_req.1304069314 |
Short name | T269 |
Test name | |
Test status | |
Simulation time | 257227547 ps |
CPU time | 4.7 seconds |
Started | Aug 07 06:40:12 PM PDT 24 |
Finished | Aug 07 06:40:17 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-c4fdeb77-3a53-481f-812e-4a3d9e6e7253 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1304069314 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_req.1304069314 |
Directory | /workspace/36.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_regwen.1126905627 |
Short name | T987 |
Test name | |
Test status | |
Simulation time | 194714933 ps |
CPU time | 4.04 seconds |
Started | Aug 07 06:40:22 PM PDT 24 |
Finished | Aug 07 06:40:26 PM PDT 24 |
Peak memory | 241864 kb |
Host | smart-5a853585-f1ca-4802-bc14-94700eda13e9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1126905627 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_regwen.1126905627 |
Directory | /workspace/36.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_smoke.162104324 |
Short name | T567 |
Test name | |
Test status | |
Simulation time | 869995030 ps |
CPU time | 6.58 seconds |
Started | Aug 07 06:40:21 PM PDT 24 |
Finished | Aug 07 06:40:27 PM PDT 24 |
Peak memory | 248560 kb |
Host | smart-3216bfef-72d0-49c5-a2dd-8eeb0865c39c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=162104324 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_smoke.162104324 |
Directory | /workspace/36.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_stress_all.1178105795 |
Short name | T109 |
Test name | |
Test status | |
Simulation time | 27617424850 ps |
CPU time | 80.15 seconds |
Started | Aug 07 06:40:20 PM PDT 24 |
Finished | Aug 07 06:41:41 PM PDT 24 |
Peak memory | 244476 kb |
Host | smart-ae16ae24-d219-4c25-973b-b4711cd915ae |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1178105795 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all .1178105795 |
Directory | /workspace/36.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_stress_all_with_rand_reset.408580865 |
Short name | T22 |
Test name | |
Test status | |
Simulation time | 48153135571 ps |
CPU time | 525.72 seconds |
Started | Aug 07 06:40:20 PM PDT 24 |
Finished | Aug 07 06:49:06 PM PDT 24 |
Peak memory | 292780 kb |
Host | smart-167e558e-2535-461c-baaa-865fd52ca39a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=408580865 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all_with_rand_reset.408580865 |
Directory | /workspace/36.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_test_access.1711464803 |
Short name | T857 |
Test name | |
Test status | |
Simulation time | 207268163 ps |
CPU time | 9.36 seconds |
Started | Aug 07 06:40:22 PM PDT 24 |
Finished | Aug 07 06:40:31 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-8a492e39-1873-4acf-87ad-c394c381725a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1711464803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_test_access.1711464803 |
Directory | /workspace/36.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_alert_test.1081221621 |
Short name | T997 |
Test name | |
Test status | |
Simulation time | 188933058 ps |
CPU time | 1.8 seconds |
Started | Aug 07 06:40:29 PM PDT 24 |
Finished | Aug 07 06:40:31 PM PDT 24 |
Peak memory | 240360 kb |
Host | smart-3c8d09c6-c4eb-4408-91f5-38ca544b9ec3 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1081221621 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_alert_test.1081221621 |
Directory | /workspace/37.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_check_fail.3673905624 |
Short name | T991 |
Test name | |
Test status | |
Simulation time | 361979958 ps |
CPU time | 4.26 seconds |
Started | Aug 07 06:40:28 PM PDT 24 |
Finished | Aug 07 06:40:33 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-c4858e61-3eb1-43d0-9afb-5136676bd294 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3673905624 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_check_fail.3673905624 |
Directory | /workspace/37.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_dai_errs.2444417790 |
Short name | T800 |
Test name | |
Test status | |
Simulation time | 715399817 ps |
CPU time | 22.24 seconds |
Started | Aug 07 06:40:24 PM PDT 24 |
Finished | Aug 07 06:40:46 PM PDT 24 |
Peak memory | 241936 kb |
Host | smart-e6bcf8d5-2b54-4082-9d71-69779c41092d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2444417790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_errs.2444417790 |
Directory | /workspace/37.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_dai_lock.3611549904 |
Short name | T1002 |
Test name | |
Test status | |
Simulation time | 2160238327 ps |
CPU time | 18.44 seconds |
Started | Aug 07 06:40:29 PM PDT 24 |
Finished | Aug 07 06:40:47 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-220e224e-5628-43c6-86a4-ece02cd53aac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3611549904 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_lock.3611549904 |
Directory | /workspace/37.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_init_fail.285004642 |
Short name | T1068 |
Test name | |
Test status | |
Simulation time | 277469851 ps |
CPU time | 3.94 seconds |
Started | Aug 07 06:40:20 PM PDT 24 |
Finished | Aug 07 06:40:24 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-8dc7fabe-f0b4-4608-ba18-fbe59dfd71e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=285004642 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_init_fail.285004642 |
Directory | /workspace/37.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_macro_errs.1843233544 |
Short name | T220 |
Test name | |
Test status | |
Simulation time | 10783613654 ps |
CPU time | 31.34 seconds |
Started | Aug 07 06:40:25 PM PDT 24 |
Finished | Aug 07 06:40:56 PM PDT 24 |
Peak memory | 244812 kb |
Host | smart-c54b28be-1067-4b68-8610-3d72cc154b9c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1843233544 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_macro_errs.1843233544 |
Directory | /workspace/37.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_key_req.3057877721 |
Short name | T496 |
Test name | |
Test status | |
Simulation time | 1241619678 ps |
CPU time | 35.77 seconds |
Started | Aug 07 06:40:28 PM PDT 24 |
Finished | Aug 07 06:41:04 PM PDT 24 |
Peak memory | 242588 kb |
Host | smart-f22e5d72-13c6-471f-9238-edc269c64fea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3057877721 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_key_req.3057877721 |
Directory | /workspace/37.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_lc_esc.2813368545 |
Short name | T837 |
Test name | |
Test status | |
Simulation time | 1409003296 ps |
CPU time | 10.33 seconds |
Started | Aug 07 06:40:21 PM PDT 24 |
Finished | Aug 07 06:40:31 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-1c6cc433-1881-482b-a211-181af5feb8b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2813368545 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_esc.2813368545 |
Directory | /workspace/37.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_lc_req.843577982 |
Short name | T320 |
Test name | |
Test status | |
Simulation time | 9363720228 ps |
CPU time | 29.33 seconds |
Started | Aug 07 06:40:21 PM PDT 24 |
Finished | Aug 07 06:40:50 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-fae0395d-c727-4d92-b892-7c98c8844295 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=843577982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_req.843577982 |
Directory | /workspace/37.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_regwen.4014930533 |
Short name | T648 |
Test name | |
Test status | |
Simulation time | 297836683 ps |
CPU time | 12.03 seconds |
Started | Aug 07 06:40:24 PM PDT 24 |
Finished | Aug 07 06:40:36 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-d907c793-d373-4830-b659-79fd1622afa7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4014930533 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_regwen.4014930533 |
Directory | /workspace/37.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_smoke.1335313719 |
Short name | T1157 |
Test name | |
Test status | |
Simulation time | 1421588978 ps |
CPU time | 9.28 seconds |
Started | Aug 07 06:40:19 PM PDT 24 |
Finished | Aug 07 06:40:28 PM PDT 24 |
Peak memory | 242012 kb |
Host | smart-81b698fb-9b92-4301-9208-413d35a00043 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1335313719 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_smoke.1335313719 |
Directory | /workspace/37.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_test_access.2849231548 |
Short name | T1073 |
Test name | |
Test status | |
Simulation time | 12276285242 ps |
CPU time | 37.98 seconds |
Started | Aug 07 06:40:22 PM PDT 24 |
Finished | Aug 07 06:41:00 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-69460de7-11cb-43f1-98bb-12455233601b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2849231548 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_test_access.2849231548 |
Directory | /workspace/37.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_alert_test.443832301 |
Short name | T691 |
Test name | |
Test status | |
Simulation time | 778254239 ps |
CPU time | 2.57 seconds |
Started | Aug 07 06:40:35 PM PDT 24 |
Finished | Aug 07 06:40:38 PM PDT 24 |
Peak memory | 240416 kb |
Host | smart-9ab340a4-91da-4af6-b895-17fb19993c41 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=443832301 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_alert_test.443832301 |
Directory | /workspace/38.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_check_fail.1269924433 |
Short name | T78 |
Test name | |
Test status | |
Simulation time | 16666741008 ps |
CPU time | 57.6 seconds |
Started | Aug 07 06:40:28 PM PDT 24 |
Finished | Aug 07 06:41:26 PM PDT 24 |
Peak memory | 248752 kb |
Host | smart-8f232460-46cd-404f-9d5c-f8325a4bb123 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1269924433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_check_fail.1269924433 |
Directory | /workspace/38.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_dai_errs.1934004981 |
Short name | T767 |
Test name | |
Test status | |
Simulation time | 2023722893 ps |
CPU time | 24.73 seconds |
Started | Aug 07 06:40:29 PM PDT 24 |
Finished | Aug 07 06:40:54 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-091e38cb-0bf8-47a9-a57f-a704f1a56144 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1934004981 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_errs.1934004981 |
Directory | /workspace/38.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_dai_lock.1971747763 |
Short name | T554 |
Test name | |
Test status | |
Simulation time | 3916186840 ps |
CPU time | 29.07 seconds |
Started | Aug 07 06:40:30 PM PDT 24 |
Finished | Aug 07 06:40:59 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-70a9af5d-e64e-4bcd-9915-c46880c8e41d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1971747763 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_lock.1971747763 |
Directory | /workspace/38.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_init_fail.3027586941 |
Short name | T1092 |
Test name | |
Test status | |
Simulation time | 193069135 ps |
CPU time | 4.05 seconds |
Started | Aug 07 06:40:29 PM PDT 24 |
Finished | Aug 07 06:40:33 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-ca685f54-303f-48f8-87e5-336a53cfbd57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3027586941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_init_fail.3027586941 |
Directory | /workspace/38.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_macro_errs.789769317 |
Short name | T963 |
Test name | |
Test status | |
Simulation time | 4223902702 ps |
CPU time | 43.45 seconds |
Started | Aug 07 06:40:29 PM PDT 24 |
Finished | Aug 07 06:41:13 PM PDT 24 |
Peak memory | 256920 kb |
Host | smart-f04c2466-59a3-482f-9cd0-2a928a3aca51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=789769317 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_macro_errs.789769317 |
Directory | /workspace/38.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_key_req.295693766 |
Short name | T858 |
Test name | |
Test status | |
Simulation time | 3327892760 ps |
CPU time | 13.31 seconds |
Started | Aug 07 06:40:30 PM PDT 24 |
Finished | Aug 07 06:40:43 PM PDT 24 |
Peak memory | 242812 kb |
Host | smart-69a6b793-b67d-41b4-aaaf-c17303524f80 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=295693766 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_key_req.295693766 |
Directory | /workspace/38.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_lc_esc.1586710318 |
Short name | T1113 |
Test name | |
Test status | |
Simulation time | 626441165 ps |
CPU time | 5.22 seconds |
Started | Aug 07 06:40:29 PM PDT 24 |
Finished | Aug 07 06:40:34 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-ab9fc928-b837-47aa-bca0-25df94ca5054 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1586710318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_esc.1586710318 |
Directory | /workspace/38.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_lc_req.1434059026 |
Short name | T984 |
Test name | |
Test status | |
Simulation time | 650794718 ps |
CPU time | 19.22 seconds |
Started | Aug 07 06:40:30 PM PDT 24 |
Finished | Aug 07 06:40:49 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-f6509b84-16f2-492a-a9c0-2a9e5a419d6c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1434059026 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_req.1434059026 |
Directory | /workspace/38.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_regwen.1050967917 |
Short name | T685 |
Test name | |
Test status | |
Simulation time | 254106313 ps |
CPU time | 5.14 seconds |
Started | Aug 07 06:40:34 PM PDT 24 |
Finished | Aug 07 06:40:39 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-a4f93793-2769-4988-8a7c-e312ad287fc2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1050967917 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_regwen.1050967917 |
Directory | /workspace/38.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_smoke.1388848138 |
Short name | T939 |
Test name | |
Test status | |
Simulation time | 201044893 ps |
CPU time | 5.54 seconds |
Started | Aug 07 06:40:30 PM PDT 24 |
Finished | Aug 07 06:40:36 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-cfce6471-a04d-43c9-8678-c1e6cd917cec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1388848138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_smoke.1388848138 |
Directory | /workspace/38.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_stress_all.213592885 |
Short name | T1146 |
Test name | |
Test status | |
Simulation time | 47102288646 ps |
CPU time | 341.79 seconds |
Started | Aug 07 06:40:37 PM PDT 24 |
Finished | Aug 07 06:46:19 PM PDT 24 |
Peak memory | 256844 kb |
Host | smart-5ce59049-1b13-4200-b7d7-7e3b13471548 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=213592885 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all. 213592885 |
Directory | /workspace/38.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_stress_all_with_rand_reset.3938043188 |
Short name | T151 |
Test name | |
Test status | |
Simulation time | 40120724358 ps |
CPU time | 488.32 seconds |
Started | Aug 07 06:40:29 PM PDT 24 |
Finished | Aug 07 06:48:38 PM PDT 24 |
Peak memory | 291076 kb |
Host | smart-14129516-7960-4eb5-b292-8534c7b8a4e2 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3938043188 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all_with_rand_reset.3938043188 |
Directory | /workspace/38.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_test_access.2945059950 |
Short name | T296 |
Test name | |
Test status | |
Simulation time | 1993943979 ps |
CPU time | 22.93 seconds |
Started | Aug 07 06:40:30 PM PDT 24 |
Finished | Aug 07 06:40:53 PM PDT 24 |
Peak memory | 248540 kb |
Host | smart-18706a5d-593a-445d-8c0d-6fe870fb3766 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2945059950 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_test_access.2945059950 |
Directory | /workspace/38.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_alert_test.1119737899 |
Short name | T960 |
Test name | |
Test status | |
Simulation time | 543175945 ps |
CPU time | 1.78 seconds |
Started | Aug 07 06:40:42 PM PDT 24 |
Finished | Aug 07 06:40:43 PM PDT 24 |
Peak memory | 240788 kb |
Host | smart-068555d0-5911-4607-bb7f-4314244375b7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1119737899 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_alert_test.1119737899 |
Directory | /workspace/39.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_dai_errs.4220187154 |
Short name | T167 |
Test name | |
Test status | |
Simulation time | 679804659 ps |
CPU time | 11.95 seconds |
Started | Aug 07 06:40:35 PM PDT 24 |
Finished | Aug 07 06:40:47 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-26465dea-75cd-49d0-ae86-57deb28e034e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4220187154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_errs.4220187154 |
Directory | /workspace/39.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_dai_lock.3782163162 |
Short name | T681 |
Test name | |
Test status | |
Simulation time | 272997730 ps |
CPU time | 9.46 seconds |
Started | Aug 07 06:40:33 PM PDT 24 |
Finished | Aug 07 06:40:42 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-39c1c79a-3cff-4290-b085-2458503ed2e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3782163162 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_lock.3782163162 |
Directory | /workspace/39.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_init_fail.1986901418 |
Short name | T69 |
Test name | |
Test status | |
Simulation time | 161115877 ps |
CPU time | 5.11 seconds |
Started | Aug 07 06:40:37 PM PDT 24 |
Finished | Aug 07 06:40:42 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-6aae9c16-ed9a-4604-a3c1-84735346dfa6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1986901418 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_init_fail.1986901418 |
Directory | /workspace/39.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_macro_errs.996148584 |
Short name | T788 |
Test name | |
Test status | |
Simulation time | 4357499125 ps |
CPU time | 34.27 seconds |
Started | Aug 07 06:40:33 PM PDT 24 |
Finished | Aug 07 06:41:08 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-0f5b6575-003d-42f7-b16e-3e3a26450921 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=996148584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_macro_errs.996148584 |
Directory | /workspace/39.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_key_req.3950407197 |
Short name | T900 |
Test name | |
Test status | |
Simulation time | 436319876 ps |
CPU time | 10.73 seconds |
Started | Aug 07 06:40:34 PM PDT 24 |
Finished | Aug 07 06:40:45 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-cfaf8112-60ed-4591-ae9e-b24ad6cdb959 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3950407197 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_key_req.3950407197 |
Directory | /workspace/39.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_lc_esc.3948731365 |
Short name | T401 |
Test name | |
Test status | |
Simulation time | 282108125 ps |
CPU time | 6 seconds |
Started | Aug 07 06:40:37 PM PDT 24 |
Finished | Aug 07 06:40:43 PM PDT 24 |
Peak memory | 242016 kb |
Host | smart-0364a8fb-611f-4015-af7e-eae6f0e4203f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3948731365 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_esc.3948731365 |
Directory | /workspace/39.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_lc_req.3793699073 |
Short name | T407 |
Test name | |
Test status | |
Simulation time | 2913056229 ps |
CPU time | 8.45 seconds |
Started | Aug 07 06:40:32 PM PDT 24 |
Finished | Aug 07 06:40:40 PM PDT 24 |
Peak memory | 248628 kb |
Host | smart-25d09e84-a980-439e-ad95-6228c347f4a7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3793699073 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_req.3793699073 |
Directory | /workspace/39.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_regwen.3151054254 |
Short name | T1136 |
Test name | |
Test status | |
Simulation time | 290385891 ps |
CPU time | 9.69 seconds |
Started | Aug 07 06:40:41 PM PDT 24 |
Finished | Aug 07 06:40:51 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-2363ab2a-f327-4a98-8037-a692e380d00c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3151054254 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_regwen.3151054254 |
Directory | /workspace/39.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_smoke.1555242800 |
Short name | T317 |
Test name | |
Test status | |
Simulation time | 528793007 ps |
CPU time | 5.95 seconds |
Started | Aug 07 06:40:32 PM PDT 24 |
Finished | Aug 07 06:40:38 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-8b2e2faf-5aff-4a4d-9e0b-3e01994b8fc2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1555242800 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_smoke.1555242800 |
Directory | /workspace/39.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_stress_all.214502283 |
Short name | T592 |
Test name | |
Test status | |
Simulation time | 13009875574 ps |
CPU time | 252.94 seconds |
Started | Aug 07 06:40:41 PM PDT 24 |
Finished | Aug 07 06:44:54 PM PDT 24 |
Peak memory | 249544 kb |
Host | smart-625178fc-6cd4-4f35-8ccf-0e0c1dd067fb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=214502283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all. 214502283 |
Directory | /workspace/39.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_stress_all_with_rand_reset.1675033952 |
Short name | T610 |
Test name | |
Test status | |
Simulation time | 37395773078 ps |
CPU time | 560.19 seconds |
Started | Aug 07 06:40:42 PM PDT 24 |
Finished | Aug 07 06:50:02 PM PDT 24 |
Peak memory | 261140 kb |
Host | smart-b9502fc1-6323-4604-ac91-b641a0bf7213 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1675033952 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all_with_rand_reset.1675033952 |
Directory | /workspace/39.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_test_access.2841451865 |
Short name | T707 |
Test name | |
Test status | |
Simulation time | 15487148920 ps |
CPU time | 41.24 seconds |
Started | Aug 07 06:40:43 PM PDT 24 |
Finished | Aug 07 06:41:25 PM PDT 24 |
Peak memory | 243344 kb |
Host | smart-39d2eb6c-2bf7-49c7-8ffd-e64cc27767da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2841451865 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_test_access.2841451865 |
Directory | /workspace/39.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_alert_test.27522608 |
Short name | T828 |
Test name | |
Test status | |
Simulation time | 221550915 ps |
CPU time | 2.16 seconds |
Started | Aug 07 06:36:44 PM PDT 24 |
Finished | Aug 07 06:36:46 PM PDT 24 |
Peak memory | 240492 kb |
Host | smart-20061222-6e76-488f-beb5-cffe7ac4b00d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=27522608 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_alert_test.27522608 |
Directory | /workspace/4.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_background_chks.3455629603 |
Short name | T577 |
Test name | |
Test status | |
Simulation time | 2580099125 ps |
CPU time | 20.88 seconds |
Started | Aug 07 06:36:32 PM PDT 24 |
Finished | Aug 07 06:36:53 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-6a37528e-84e1-4481-8254-6a62f3169217 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3455629603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_background_chks.3455629603 |
Directory | /workspace/4.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_check_fail.3468413830 |
Short name | T1081 |
Test name | |
Test status | |
Simulation time | 2065535198 ps |
CPU time | 15.85 seconds |
Started | Aug 07 06:36:39 PM PDT 24 |
Finished | Aug 07 06:36:55 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-f049593f-9708-4a62-a8e4-ea937aa750cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3468413830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_check_fail.3468413830 |
Directory | /workspace/4.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_dai_errs.1456584053 |
Short name | T829 |
Test name | |
Test status | |
Simulation time | 339856033 ps |
CPU time | 18.4 seconds |
Started | Aug 07 06:36:34 PM PDT 24 |
Finished | Aug 07 06:36:52 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-84f9c55b-647a-4e17-9aef-5fb5f66d9840 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1456584053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_errs.1456584053 |
Directory | /workspace/4.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_dai_lock.1314721791 |
Short name | T628 |
Test name | |
Test status | |
Simulation time | 3793099253 ps |
CPU time | 45.25 seconds |
Started | Aug 07 06:36:33 PM PDT 24 |
Finished | Aug 07 06:37:19 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-5ffc6cb2-1cb7-44fd-826f-14ee1f5a4ce0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1314721791 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_lock.1314721791 |
Directory | /workspace/4.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_init_fail.290210507 |
Short name | T499 |
Test name | |
Test status | |
Simulation time | 2457708622 ps |
CPU time | 5.65 seconds |
Started | Aug 07 06:36:40 PM PDT 24 |
Finished | Aug 07 06:36:46 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-0edb6abb-6275-4aca-9fd9-3b44ace298f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=290210507 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_init_fail.290210507 |
Directory | /workspace/4.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_macro_errs.730452746 |
Short name | T678 |
Test name | |
Test status | |
Simulation time | 1314585598 ps |
CPU time | 21.53 seconds |
Started | Aug 07 06:36:38 PM PDT 24 |
Finished | Aug 07 06:37:00 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-c257107d-297d-4fe1-a942-9c1b90a1f851 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=730452746 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_macro_errs.730452746 |
Directory | /workspace/4.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_key_req.2843326736 |
Short name | T825 |
Test name | |
Test status | |
Simulation time | 425856708 ps |
CPU time | 4.26 seconds |
Started | Aug 07 06:36:37 PM PDT 24 |
Finished | Aug 07 06:36:42 PM PDT 24 |
Peak memory | 241896 kb |
Host | smart-6b892d70-fbd9-49ff-a595-aa025daaa1e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2843326736 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_key_req.2843326736 |
Directory | /workspace/4.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_lc_esc.1660696771 |
Short name | T912 |
Test name | |
Test status | |
Simulation time | 141595940 ps |
CPU time | 7.49 seconds |
Started | Aug 07 06:36:32 PM PDT 24 |
Finished | Aug 07 06:36:40 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-e11370f8-fb24-4853-b61a-89bfb92d5714 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1660696771 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_esc.1660696771 |
Directory | /workspace/4.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_lc_req.109378219 |
Short name | T942 |
Test name | |
Test status | |
Simulation time | 507396523 ps |
CPU time | 16.77 seconds |
Started | Aug 07 06:36:32 PM PDT 24 |
Finished | Aug 07 06:36:48 PM PDT 24 |
Peak memory | 248640 kb |
Host | smart-d2c69a9d-9a21-4092-8fbc-0971c84550c5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=109378219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_req.109378219 |
Directory | /workspace/4.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_regwen.2928522409 |
Short name | T466 |
Test name | |
Test status | |
Simulation time | 469038972 ps |
CPU time | 4.81 seconds |
Started | Aug 07 06:36:41 PM PDT 24 |
Finished | Aug 07 06:36:46 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-41967949-aa08-4170-8123-e1433de47d86 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2928522409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_regwen.2928522409 |
Directory | /workspace/4.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_smoke.1054161664 |
Short name | T404 |
Test name | |
Test status | |
Simulation time | 332500665 ps |
CPU time | 4.71 seconds |
Started | Aug 07 06:36:40 PM PDT 24 |
Finished | Aug 07 06:36:44 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-19245cd8-8d21-4347-b877-79823295736b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1054161664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_smoke.1054161664 |
Directory | /workspace/4.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_stress_all_with_rand_reset.1002939671 |
Short name | T145 |
Test name | |
Test status | |
Simulation time | 111653429913 ps |
CPU time | 1383.66 seconds |
Started | Aug 07 06:36:37 PM PDT 24 |
Finished | Aug 07 06:59:41 PM PDT 24 |
Peak memory | 324932 kb |
Host | smart-d716d759-12f1-406e-90a1-01fb1448902b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1002939671 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all_with_rand_reset.1002939671 |
Directory | /workspace/4.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_test_access.1088571643 |
Short name | T791 |
Test name | |
Test status | |
Simulation time | 1375453587 ps |
CPU time | 19.2 seconds |
Started | Aug 07 06:36:39 PM PDT 24 |
Finished | Aug 07 06:36:59 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-2c76dec5-97a1-4006-987a-d7f27fd0ebf5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1088571643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_test_access.1088571643 |
Directory | /workspace/4.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_alert_test.3879774336 |
Short name | T398 |
Test name | |
Test status | |
Simulation time | 105234656 ps |
CPU time | 1.99 seconds |
Started | Aug 07 06:40:43 PM PDT 24 |
Finished | Aug 07 06:40:45 PM PDT 24 |
Peak memory | 240516 kb |
Host | smart-ec21651a-d075-4091-87a6-f87bfe0d751b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3879774336 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_alert_test.3879774336 |
Directory | /workspace/40.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_check_fail.2951090256 |
Short name | T35 |
Test name | |
Test status | |
Simulation time | 915646274 ps |
CPU time | 13.99 seconds |
Started | Aug 07 06:40:41 PM PDT 24 |
Finished | Aug 07 06:40:55 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-66e4adbf-e2bd-4c5b-9207-42f7d369ba5a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2951090256 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_check_fail.2951090256 |
Directory | /workspace/40.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_dai_errs.2370039635 |
Short name | T674 |
Test name | |
Test status | |
Simulation time | 17152464712 ps |
CPU time | 55.56 seconds |
Started | Aug 07 06:40:41 PM PDT 24 |
Finished | Aug 07 06:41:37 PM PDT 24 |
Peak memory | 250216 kb |
Host | smart-814e20cf-a862-4d68-a8b9-0b8f92e7caed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2370039635 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_errs.2370039635 |
Directory | /workspace/40.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_dai_lock.3016632506 |
Short name | T471 |
Test name | |
Test status | |
Simulation time | 16998378660 ps |
CPU time | 43.81 seconds |
Started | Aug 07 06:40:43 PM PDT 24 |
Finished | Aug 07 06:41:26 PM PDT 24 |
Peak memory | 242868 kb |
Host | smart-221c57ee-11a7-4b9d-8bce-ce833bff8c6d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3016632506 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_lock.3016632506 |
Directory | /workspace/40.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_init_fail.2251178506 |
Short name | T824 |
Test name | |
Test status | |
Simulation time | 115932799 ps |
CPU time | 3.99 seconds |
Started | Aug 07 06:40:42 PM PDT 24 |
Finished | Aug 07 06:40:46 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-f2656824-55e7-4364-bcf6-3dce55bf8001 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2251178506 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_init_fail.2251178506 |
Directory | /workspace/40.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_macro_errs.3361146710 |
Short name | T422 |
Test name | |
Test status | |
Simulation time | 402666974 ps |
CPU time | 11.64 seconds |
Started | Aug 07 06:40:44 PM PDT 24 |
Finished | Aug 07 06:40:56 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-9cf01bfc-f93a-4c51-80c8-c0beb0088d3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3361146710 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_macro_errs.3361146710 |
Directory | /workspace/40.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_key_req.2989408681 |
Short name | T904 |
Test name | |
Test status | |
Simulation time | 6799192435 ps |
CPU time | 45.96 seconds |
Started | Aug 07 06:40:44 PM PDT 24 |
Finished | Aug 07 06:41:30 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-dadef515-c172-4a0f-ae56-7ef6117a8dd2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2989408681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_key_req.2989408681 |
Directory | /workspace/40.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_lc_esc.812427913 |
Short name | T1173 |
Test name | |
Test status | |
Simulation time | 756564809 ps |
CPU time | 6.83 seconds |
Started | Aug 07 06:40:41 PM PDT 24 |
Finished | Aug 07 06:40:48 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-69339d0c-53ff-4731-8657-7ad32de1eaf0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=812427913 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_esc.812427913 |
Directory | /workspace/40.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_lc_req.3083822164 |
Short name | T1006 |
Test name | |
Test status | |
Simulation time | 505572676 ps |
CPU time | 16.72 seconds |
Started | Aug 07 06:40:41 PM PDT 24 |
Finished | Aug 07 06:40:58 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-0e4be301-a6f9-4b22-ac55-0547099b2d99 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3083822164 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_req.3083822164 |
Directory | /workspace/40.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_regwen.1785288924 |
Short name | T1078 |
Test name | |
Test status | |
Simulation time | 2841743129 ps |
CPU time | 9.07 seconds |
Started | Aug 07 06:40:47 PM PDT 24 |
Finished | Aug 07 06:40:57 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-2d42c6e5-05b8-4e11-94c4-df7113907127 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1785288924 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_regwen.1785288924 |
Directory | /workspace/40.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_smoke.1372305903 |
Short name | T432 |
Test name | |
Test status | |
Simulation time | 1481087148 ps |
CPU time | 8.5 seconds |
Started | Aug 07 06:40:41 PM PDT 24 |
Finished | Aug 07 06:40:50 PM PDT 24 |
Peak memory | 242092 kb |
Host | smart-7b81445a-03ba-465e-a87c-f24e9b2a81c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1372305903 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_smoke.1372305903 |
Directory | /workspace/40.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_stress_all_with_rand_reset.13520199 |
Short name | T650 |
Test name | |
Test status | |
Simulation time | 61989314228 ps |
CPU time | 1497.37 seconds |
Started | Aug 07 06:40:47 PM PDT 24 |
Finished | Aug 07 07:05:45 PM PDT 24 |
Peak memory | 476860 kb |
Host | smart-45bf31d1-2348-4ec2-a23d-d2406b3fe887 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=13520199 -assert nopos tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all_with_rand_reset.13520199 |
Directory | /workspace/40.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_test_access.431298674 |
Short name | T368 |
Test name | |
Test status | |
Simulation time | 3686594396 ps |
CPU time | 41.66 seconds |
Started | Aug 07 06:40:47 PM PDT 24 |
Finished | Aug 07 06:41:29 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-d4c2ad64-b38d-4b22-a80a-bfa7f31825d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=431298674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_test_access.431298674 |
Directory | /workspace/40.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_alert_test.2858036138 |
Short name | T442 |
Test name | |
Test status | |
Simulation time | 144053021 ps |
CPU time | 1.67 seconds |
Started | Aug 07 06:40:55 PM PDT 24 |
Finished | Aug 07 06:40:57 PM PDT 24 |
Peak memory | 240456 kb |
Host | smart-ed38b2b7-fb21-4447-941d-70a6196ed211 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2858036138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_alert_test.2858036138 |
Directory | /workspace/41.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_check_fail.2983970047 |
Short name | T138 |
Test name | |
Test status | |
Simulation time | 1445314819 ps |
CPU time | 27.98 seconds |
Started | Aug 07 06:40:50 PM PDT 24 |
Finished | Aug 07 06:41:18 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-fe28aeb9-be83-45a6-b1a4-8d05e7c9a454 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2983970047 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_check_fail.2983970047 |
Directory | /workspace/41.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_dai_errs.3135805575 |
Short name | T558 |
Test name | |
Test status | |
Simulation time | 1312119038 ps |
CPU time | 21.87 seconds |
Started | Aug 07 06:40:48 PM PDT 24 |
Finished | Aug 07 06:41:10 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-23a5080d-b8a6-449e-b747-ba21319e8d61 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3135805575 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_errs.3135805575 |
Directory | /workspace/41.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_dai_lock.2048446432 |
Short name | T969 |
Test name | |
Test status | |
Simulation time | 3503766494 ps |
CPU time | 32.46 seconds |
Started | Aug 07 06:40:51 PM PDT 24 |
Finished | Aug 07 06:41:24 PM PDT 24 |
Peak memory | 242960 kb |
Host | smart-aea6879f-c844-4ea6-b76b-e1a52ecbb544 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2048446432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_lock.2048446432 |
Directory | /workspace/41.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_init_fail.1909919223 |
Short name | T339 |
Test name | |
Test status | |
Simulation time | 349973966 ps |
CPU time | 4.33 seconds |
Started | Aug 07 06:40:47 PM PDT 24 |
Finished | Aug 07 06:40:51 PM PDT 24 |
Peak memory | 242020 kb |
Host | smart-edd923c2-d9c8-4057-8abd-15907bb41507 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1909919223 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_init_fail.1909919223 |
Directory | /workspace/41.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_macro_errs.4040924471 |
Short name | T1012 |
Test name | |
Test status | |
Simulation time | 1361277431 ps |
CPU time | 23.85 seconds |
Started | Aug 07 06:40:47 PM PDT 24 |
Finished | Aug 07 06:41:11 PM PDT 24 |
Peak memory | 244488 kb |
Host | smart-016acf5e-b636-4464-9740-3df89993cffa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4040924471 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_macro_errs.4040924471 |
Directory | /workspace/41.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_key_req.910452817 |
Short name | T480 |
Test name | |
Test status | |
Simulation time | 436934360 ps |
CPU time | 10.19 seconds |
Started | Aug 07 06:40:48 PM PDT 24 |
Finished | Aug 07 06:40:58 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-3902f250-41a2-4f5b-a342-d825c7460add |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=910452817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_key_req.910452817 |
Directory | /workspace/41.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_lc_esc.2430863826 |
Short name | T542 |
Test name | |
Test status | |
Simulation time | 641667310 ps |
CPU time | 10.63 seconds |
Started | Aug 07 06:40:50 PM PDT 24 |
Finished | Aug 07 06:41:01 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-553ceeec-8e13-4488-a4ed-cbf791be447a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2430863826 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_esc.2430863826 |
Directory | /workspace/41.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_lc_req.2394339000 |
Short name | T1020 |
Test name | |
Test status | |
Simulation time | 13269642328 ps |
CPU time | 34.13 seconds |
Started | Aug 07 06:40:43 PM PDT 24 |
Finished | Aug 07 06:41:18 PM PDT 24 |
Peak memory | 248656 kb |
Host | smart-e78facd9-2b6e-4fcb-8141-53878d84c3a8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2394339000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_req.2394339000 |
Directory | /workspace/41.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_smoke.2465449902 |
Short name | T1025 |
Test name | |
Test status | |
Simulation time | 3843141906 ps |
CPU time | 9.28 seconds |
Started | Aug 07 06:40:42 PM PDT 24 |
Finished | Aug 07 06:40:51 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-3c33b87a-dae5-48b1-9707-5675036e6734 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2465449902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_smoke.2465449902 |
Directory | /workspace/41.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_stress_all.1734510075 |
Short name | T970 |
Test name | |
Test status | |
Simulation time | 1284853696 ps |
CPU time | 23.45 seconds |
Started | Aug 07 06:40:55 PM PDT 24 |
Finished | Aug 07 06:41:18 PM PDT 24 |
Peak memory | 244032 kb |
Host | smart-b8a61198-40e7-43b1-aa45-a0ee790471f6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1734510075 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all .1734510075 |
Directory | /workspace/41.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_stress_all_with_rand_reset.2284213857 |
Short name | T852 |
Test name | |
Test status | |
Simulation time | 238592081455 ps |
CPU time | 321.67 seconds |
Started | Aug 07 06:40:51 PM PDT 24 |
Finished | Aug 07 06:46:13 PM PDT 24 |
Peak memory | 257280 kb |
Host | smart-8d9a4f76-3cf0-474d-814d-9aab5e011556 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2284213857 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all_with_rand_reset.2284213857 |
Directory | /workspace/41.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_alert_test.2434568630 |
Short name | T444 |
Test name | |
Test status | |
Simulation time | 84093400 ps |
CPU time | 1.61 seconds |
Started | Aug 07 06:41:03 PM PDT 24 |
Finished | Aug 07 06:41:05 PM PDT 24 |
Peak memory | 240588 kb |
Host | smart-04afbeaa-b644-42d3-84a8-c5e228318701 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2434568630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_alert_test.2434568630 |
Directory | /workspace/42.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_check_fail.4212278151 |
Short name | T801 |
Test name | |
Test status | |
Simulation time | 4605840532 ps |
CPU time | 10.05 seconds |
Started | Aug 07 06:40:53 PM PDT 24 |
Finished | Aug 07 06:41:03 PM PDT 24 |
Peak memory | 242704 kb |
Host | smart-7b0907c9-7f10-49b9-b646-f48fd3c26dd6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4212278151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_check_fail.4212278151 |
Directory | /workspace/42.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_dai_errs.2819285572 |
Short name | T562 |
Test name | |
Test status | |
Simulation time | 417438696 ps |
CPU time | 15.67 seconds |
Started | Aug 07 06:40:53 PM PDT 24 |
Finished | Aug 07 06:41:09 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-f0bcbcf4-08a1-4ba2-9ddb-c5b9a7a0d0ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2819285572 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_errs.2819285572 |
Directory | /workspace/42.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_dai_lock.3757240934 |
Short name | T1034 |
Test name | |
Test status | |
Simulation time | 21558268535 ps |
CPU time | 61.19 seconds |
Started | Aug 07 06:40:56 PM PDT 24 |
Finished | Aug 07 06:41:57 PM PDT 24 |
Peak memory | 242652 kb |
Host | smart-0af201c6-5ad5-4796-b8c8-ae1be46c7e93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3757240934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_lock.3757240934 |
Directory | /workspace/42.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_init_fail.963563022 |
Short name | T481 |
Test name | |
Test status | |
Simulation time | 277503029 ps |
CPU time | 3.97 seconds |
Started | Aug 07 06:40:53 PM PDT 24 |
Finished | Aug 07 06:40:58 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-1a09f518-773c-406d-ba75-43ac5a87bfaf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=963563022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_init_fail.963563022 |
Directory | /workspace/42.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_macro_errs.1615501292 |
Short name | T174 |
Test name | |
Test status | |
Simulation time | 17299377051 ps |
CPU time | 47.17 seconds |
Started | Aug 07 06:41:01 PM PDT 24 |
Finished | Aug 07 06:41:48 PM PDT 24 |
Peak memory | 248676 kb |
Host | smart-1701d772-76eb-4ca0-b571-6a513f9f7afc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1615501292 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_macro_errs.1615501292 |
Directory | /workspace/42.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_key_req.3013604167 |
Short name | T187 |
Test name | |
Test status | |
Simulation time | 4127488295 ps |
CPU time | 32.15 seconds |
Started | Aug 07 06:40:59 PM PDT 24 |
Finished | Aug 07 06:41:31 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-7dd12f59-725b-4ce1-a5d6-80ecf8e7bb75 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3013604167 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_key_req.3013604167 |
Directory | /workspace/42.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_lc_esc.1599489314 |
Short name | T135 |
Test name | |
Test status | |
Simulation time | 480918903 ps |
CPU time | 13.04 seconds |
Started | Aug 07 06:40:55 PM PDT 24 |
Finished | Aug 07 06:41:08 PM PDT 24 |
Peak memory | 242080 kb |
Host | smart-38438787-d9c0-4203-8fa7-1f1124910d22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1599489314 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_esc.1599489314 |
Directory | /workspace/42.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_lc_req.1097857758 |
Short name | T114 |
Test name | |
Test status | |
Simulation time | 1993630684 ps |
CPU time | 6.69 seconds |
Started | Aug 07 06:40:54 PM PDT 24 |
Finished | Aug 07 06:41:00 PM PDT 24 |
Peak memory | 241916 kb |
Host | smart-b77df1f0-f5fe-4fb7-8e4a-92778274e4b6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1097857758 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_req.1097857758 |
Directory | /workspace/42.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_regwen.3966244076 |
Short name | T529 |
Test name | |
Test status | |
Simulation time | 2203835975 ps |
CPU time | 8.82 seconds |
Started | Aug 07 06:40:59 PM PDT 24 |
Finished | Aug 07 06:41:08 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-de58beaa-af78-476d-a26a-7ee000ca9253 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3966244076 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_regwen.3966244076 |
Directory | /workspace/42.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_smoke.2474546534 |
Short name | T210 |
Test name | |
Test status | |
Simulation time | 494878057 ps |
CPU time | 5.94 seconds |
Started | Aug 07 06:40:53 PM PDT 24 |
Finished | Aug 07 06:40:59 PM PDT 24 |
Peak memory | 242108 kb |
Host | smart-bd3b3ebd-83cc-45a1-9232-f43a227a5ea4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2474546534 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_smoke.2474546534 |
Directory | /workspace/42.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_stress_all.2888598433 |
Short name | T985 |
Test name | |
Test status | |
Simulation time | 5207393655 ps |
CPU time | 41.3 seconds |
Started | Aug 07 06:41:02 PM PDT 24 |
Finished | Aug 07 06:41:43 PM PDT 24 |
Peak memory | 248600 kb |
Host | smart-f35c7a32-dec1-44c9-8f7a-60ed77dc09b3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2888598433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all .2888598433 |
Directory | /workspace/42.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_stress_all_with_rand_reset.3745629204 |
Short name | T388 |
Test name | |
Test status | |
Simulation time | 16073022130 ps |
CPU time | 301.27 seconds |
Started | Aug 07 06:40:59 PM PDT 24 |
Finished | Aug 07 06:46:01 PM PDT 24 |
Peak memory | 256968 kb |
Host | smart-d498ed0f-d6d2-494d-8cff-b4c57f9aa408 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3745629204 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all_with_rand_reset.3745629204 |
Directory | /workspace/42.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_test_access.2530847989 |
Short name | T780 |
Test name | |
Test status | |
Simulation time | 1805515230 ps |
CPU time | 11.25 seconds |
Started | Aug 07 06:41:01 PM PDT 24 |
Finished | Aug 07 06:41:13 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-83cc059d-851f-4c33-8c05-267dd3602443 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2530847989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_test_access.2530847989 |
Directory | /workspace/42.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_alert_test.2452774390 |
Short name | T437 |
Test name | |
Test status | |
Simulation time | 753151940 ps |
CPU time | 2.92 seconds |
Started | Aug 07 06:41:05 PM PDT 24 |
Finished | Aug 07 06:41:08 PM PDT 24 |
Peak memory | 240724 kb |
Host | smart-a51cbade-5bc6-49a2-968c-60378185c69a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2452774390 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_alert_test.2452774390 |
Directory | /workspace/43.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_check_fail.512549991 |
Short name | T714 |
Test name | |
Test status | |
Simulation time | 1765619857 ps |
CPU time | 14.26 seconds |
Started | Aug 07 06:41:06 PM PDT 24 |
Finished | Aug 07 06:41:21 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-7c9eb1a1-bd38-40aa-b3b3-7371e4771c49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=512549991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_check_fail.512549991 |
Directory | /workspace/43.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_dai_errs.227502226 |
Short name | T861 |
Test name | |
Test status | |
Simulation time | 410175093 ps |
CPU time | 15.6 seconds |
Started | Aug 07 06:41:05 PM PDT 24 |
Finished | Aug 07 06:41:21 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-e914edac-17fb-4a04-a2de-d3876aedd4eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=227502226 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_errs.227502226 |
Directory | /workspace/43.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_dai_lock.673900821 |
Short name | T830 |
Test name | |
Test status | |
Simulation time | 15608202601 ps |
CPU time | 30.3 seconds |
Started | Aug 07 06:41:06 PM PDT 24 |
Finished | Aug 07 06:41:36 PM PDT 24 |
Peak memory | 243208 kb |
Host | smart-d6c7f162-4afb-4701-a15d-01df25209841 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=673900821 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_lock.673900821 |
Directory | /workspace/43.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_init_fail.1866250581 |
Short name | T453 |
Test name | |
Test status | |
Simulation time | 99972133 ps |
CPU time | 3.64 seconds |
Started | Aug 07 06:41:02 PM PDT 24 |
Finished | Aug 07 06:41:06 PM PDT 24 |
Peak memory | 241880 kb |
Host | smart-d620f0a5-19cc-44f0-9c01-baa823d6b649 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1866250581 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_init_fail.1866250581 |
Directory | /workspace/43.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_macro_errs.1244318672 |
Short name | T1032 |
Test name | |
Test status | |
Simulation time | 2228948366 ps |
CPU time | 45.48 seconds |
Started | Aug 07 06:41:08 PM PDT 24 |
Finished | Aug 07 06:41:53 PM PDT 24 |
Peak memory | 248728 kb |
Host | smart-f0455000-c213-42c3-8a81-16eaadca6045 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1244318672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_macro_errs.1244318672 |
Directory | /workspace/43.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_key_req.4162644011 |
Short name | T381 |
Test name | |
Test status | |
Simulation time | 1502898524 ps |
CPU time | 38.35 seconds |
Started | Aug 07 06:41:08 PM PDT 24 |
Finished | Aug 07 06:41:46 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-07f727fc-8128-460f-a499-762c768cfb7f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4162644011 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_key_req.4162644011 |
Directory | /workspace/43.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_lc_esc.2785043122 |
Short name | T1074 |
Test name | |
Test status | |
Simulation time | 1324586671 ps |
CPU time | 15.62 seconds |
Started | Aug 07 06:41:01 PM PDT 24 |
Finished | Aug 07 06:41:17 PM PDT 24 |
Peak memory | 242036 kb |
Host | smart-2746573d-ae7a-410b-a574-83775989afcc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2785043122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_esc.2785043122 |
Directory | /workspace/43.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_lc_req.2962946302 |
Short name | T292 |
Test name | |
Test status | |
Simulation time | 2113017898 ps |
CPU time | 27.67 seconds |
Started | Aug 07 06:41:01 PM PDT 24 |
Finished | Aug 07 06:41:29 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-14be7ec3-06e8-4eeb-8c12-a343b414d192 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2962946302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_req.2962946302 |
Directory | /workspace/43.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_regwen.4089851959 |
Short name | T1112 |
Test name | |
Test status | |
Simulation time | 318670993 ps |
CPU time | 5.97 seconds |
Started | Aug 07 06:41:07 PM PDT 24 |
Finished | Aug 07 06:41:13 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-7ecc504b-3495-4414-8858-4bc8883d3c09 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4089851959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_regwen.4089851959 |
Directory | /workspace/43.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_smoke.1876979403 |
Short name | T510 |
Test name | |
Test status | |
Simulation time | 1571113551 ps |
CPU time | 17.43 seconds |
Started | Aug 07 06:41:01 PM PDT 24 |
Finished | Aug 07 06:41:18 PM PDT 24 |
Peak memory | 242092 kb |
Host | smart-92bdc3d5-100a-4054-82ba-75f212f722c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1876979403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_smoke.1876979403 |
Directory | /workspace/43.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_stress_all.907999720 |
Short name | T777 |
Test name | |
Test status | |
Simulation time | 31769547375 ps |
CPU time | 259.75 seconds |
Started | Aug 07 06:41:07 PM PDT 24 |
Finished | Aug 07 06:45:26 PM PDT 24 |
Peak memory | 265012 kb |
Host | smart-acf2e741-9793-43fd-8b8a-c6c734e209ed |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=907999720 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_stress_all. 907999720 |
Directory | /workspace/43.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_test_access.1899732403 |
Short name | T847 |
Test name | |
Test status | |
Simulation time | 6892477184 ps |
CPU time | 19.09 seconds |
Started | Aug 07 06:41:06 PM PDT 24 |
Finished | Aug 07 06:41:25 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-1edceaf6-7495-4280-9a75-be0b11face0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1899732403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_test_access.1899732403 |
Directory | /workspace/43.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_alert_test.3923432134 |
Short name | T465 |
Test name | |
Test status | |
Simulation time | 63412841 ps |
CPU time | 1.65 seconds |
Started | Aug 07 06:41:10 PM PDT 24 |
Finished | Aug 07 06:41:12 PM PDT 24 |
Peak memory | 240468 kb |
Host | smart-a7414a2b-0bb2-4a64-a13c-816dfa8f75f8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3923432134 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_alert_test.3923432134 |
Directory | /workspace/44.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_check_fail.1065336909 |
Short name | T992 |
Test name | |
Test status | |
Simulation time | 1104593862 ps |
CPU time | 10.54 seconds |
Started | Aug 07 06:41:11 PM PDT 24 |
Finished | Aug 07 06:41:22 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-eccb5fbd-15c4-4cb0-8154-82bc79d681de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1065336909 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_check_fail.1065336909 |
Directory | /workspace/44.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_dai_errs.3074937588 |
Short name | T1135 |
Test name | |
Test status | |
Simulation time | 243228847 ps |
CPU time | 10.59 seconds |
Started | Aug 07 06:41:11 PM PDT 24 |
Finished | Aug 07 06:41:22 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-64fe0aae-7749-4652-b668-14663587c0e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3074937588 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_errs.3074937588 |
Directory | /workspace/44.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_dai_lock.2988782790 |
Short name | T1016 |
Test name | |
Test status | |
Simulation time | 521281549 ps |
CPU time | 7.93 seconds |
Started | Aug 07 06:41:11 PM PDT 24 |
Finished | Aug 07 06:41:19 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-c430b562-64ce-4d7a-973b-824ee6994c87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2988782790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_lock.2988782790 |
Directory | /workspace/44.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_init_fail.2557483377 |
Short name | T237 |
Test name | |
Test status | |
Simulation time | 185111338 ps |
CPU time | 3.87 seconds |
Started | Aug 07 06:41:06 PM PDT 24 |
Finished | Aug 07 06:41:10 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-75a598e6-dffc-4c8d-8c10-d4e61eb75042 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2557483377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_init_fail.2557483377 |
Directory | /workspace/44.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_macro_errs.2562995306 |
Short name | T1018 |
Test name | |
Test status | |
Simulation time | 737580247 ps |
CPU time | 9.91 seconds |
Started | Aug 07 06:41:12 PM PDT 24 |
Finished | Aug 07 06:41:22 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-b8cbc071-ff86-43c2-ba50-7d454a270966 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2562995306 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_macro_errs.2562995306 |
Directory | /workspace/44.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_key_req.1096686455 |
Short name | T342 |
Test name | |
Test status | |
Simulation time | 2668454461 ps |
CPU time | 29.2 seconds |
Started | Aug 07 06:41:10 PM PDT 24 |
Finished | Aug 07 06:41:40 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-52f1d58c-7c0e-4772-b799-8883fff18946 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1096686455 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_key_req.1096686455 |
Directory | /workspace/44.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_lc_esc.1556985210 |
Short name | T817 |
Test name | |
Test status | |
Simulation time | 362682136 ps |
CPU time | 4.24 seconds |
Started | Aug 07 06:41:07 PM PDT 24 |
Finished | Aug 07 06:41:11 PM PDT 24 |
Peak memory | 242004 kb |
Host | smart-ec2639ba-8292-48c6-b321-cbcfa1d8ccc7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1556985210 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_esc.1556985210 |
Directory | /workspace/44.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_lc_req.2841229993 |
Short name | T378 |
Test name | |
Test status | |
Simulation time | 1495516385 ps |
CPU time | 14.17 seconds |
Started | Aug 07 06:41:06 PM PDT 24 |
Finished | Aug 07 06:41:21 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-2b1f542d-da54-48a3-8feb-4831f44fe0d0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2841229993 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_req.2841229993 |
Directory | /workspace/44.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_regwen.1835391607 |
Short name | T363 |
Test name | |
Test status | |
Simulation time | 226467579 ps |
CPU time | 6.49 seconds |
Started | Aug 07 06:41:10 PM PDT 24 |
Finished | Aug 07 06:41:17 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-bc590e27-879b-4d78-8777-ad5bb2a7fca2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1835391607 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_regwen.1835391607 |
Directory | /workspace/44.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_smoke.568258199 |
Short name | T919 |
Test name | |
Test status | |
Simulation time | 1458805782 ps |
CPU time | 7.34 seconds |
Started | Aug 07 06:41:07 PM PDT 24 |
Finished | Aug 07 06:41:15 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-4407a258-9f2e-43d9-adf4-69cce97d722c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=568258199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_smoke.568258199 |
Directory | /workspace/44.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_stress_all.760515777 |
Short name | T806 |
Test name | |
Test status | |
Simulation time | 2855148031 ps |
CPU time | 87.35 seconds |
Started | Aug 07 06:41:11 PM PDT 24 |
Finished | Aug 07 06:42:39 PM PDT 24 |
Peak memory | 244588 kb |
Host | smart-4e8db073-c284-4f0d-9fb5-8e4786f56073 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=760515777 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all. 760515777 |
Directory | /workspace/44.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_stress_all_with_rand_reset.254087802 |
Short name | T284 |
Test name | |
Test status | |
Simulation time | 95790175201 ps |
CPU time | 1554.66 seconds |
Started | Aug 07 06:41:10 PM PDT 24 |
Finished | Aug 07 07:07:05 PM PDT 24 |
Peak memory | 358396 kb |
Host | smart-c6f5727d-ceea-42ea-839b-a0842dc7b491 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=254087802 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all_with_rand_reset.254087802 |
Directory | /workspace/44.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_test_access.3986544862 |
Short name | T820 |
Test name | |
Test status | |
Simulation time | 2007216776 ps |
CPU time | 21.21 seconds |
Started | Aug 07 06:41:10 PM PDT 24 |
Finished | Aug 07 06:41:31 PM PDT 24 |
Peak memory | 248584 kb |
Host | smart-2676a1e8-b75c-40ff-a291-7ddf7d059334 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3986544862 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_test_access.3986544862 |
Directory | /workspace/44.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_alert_test.917599863 |
Short name | T593 |
Test name | |
Test status | |
Simulation time | 142332238 ps |
CPU time | 1.77 seconds |
Started | Aug 07 06:41:15 PM PDT 24 |
Finished | Aug 07 06:41:17 PM PDT 24 |
Peak memory | 240360 kb |
Host | smart-b88240d0-04ea-400b-96bf-0d1bf3aae152 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=917599863 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_alert_test.917599863 |
Directory | /workspace/45.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_check_fail.659329640 |
Short name | T799 |
Test name | |
Test status | |
Simulation time | 12838862166 ps |
CPU time | 31.54 seconds |
Started | Aug 07 06:41:14 PM PDT 24 |
Finished | Aug 07 06:41:46 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-a5f67d3f-7b19-45b7-ace7-35de269e8c05 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=659329640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_check_fail.659329640 |
Directory | /workspace/45.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_dai_errs.3813594997 |
Short name | T693 |
Test name | |
Test status | |
Simulation time | 628687310 ps |
CPU time | 22.39 seconds |
Started | Aug 07 06:41:15 PM PDT 24 |
Finished | Aug 07 06:41:38 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-21fa086f-57a6-4b44-a293-d4076278d713 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3813594997 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_errs.3813594997 |
Directory | /workspace/45.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_dai_lock.354133682 |
Short name | T878 |
Test name | |
Test status | |
Simulation time | 1699412002 ps |
CPU time | 5.49 seconds |
Started | Aug 07 06:41:16 PM PDT 24 |
Finished | Aug 07 06:41:21 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-405a7877-a523-4832-bb0a-9f82dfebe3cd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=354133682 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_lock.354133682 |
Directory | /workspace/45.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_init_fail.3974163280 |
Short name | T903 |
Test name | |
Test status | |
Simulation time | 290965257 ps |
CPU time | 4.22 seconds |
Started | Aug 07 06:41:10 PM PDT 24 |
Finished | Aug 07 06:41:15 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-9c3076d6-ce54-4f4d-8f0c-e6b2605fd26c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3974163280 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_init_fail.3974163280 |
Directory | /workspace/45.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_macro_errs.1493032201 |
Short name | T573 |
Test name | |
Test status | |
Simulation time | 617632467 ps |
CPU time | 9 seconds |
Started | Aug 07 06:41:15 PM PDT 24 |
Finished | Aug 07 06:41:24 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-9662fbae-c357-4251-afe7-c6ba89459bd2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1493032201 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_macro_errs.1493032201 |
Directory | /workspace/45.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_key_req.3120094027 |
Short name | T574 |
Test name | |
Test status | |
Simulation time | 734060448 ps |
CPU time | 8.58 seconds |
Started | Aug 07 06:41:15 PM PDT 24 |
Finished | Aug 07 06:41:24 PM PDT 24 |
Peak memory | 241868 kb |
Host | smart-fdbf70c9-4e37-4a9a-9907-f1956701e3c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3120094027 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_key_req.3120094027 |
Directory | /workspace/45.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_lc_esc.1317660509 |
Short name | T855 |
Test name | |
Test status | |
Simulation time | 1029371712 ps |
CPU time | 8.83 seconds |
Started | Aug 07 06:41:16 PM PDT 24 |
Finished | Aug 07 06:41:25 PM PDT 24 |
Peak memory | 248572 kb |
Host | smart-f6fb7db0-d245-481c-a0ac-7c605f484acc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1317660509 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_esc.1317660509 |
Directory | /workspace/45.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_lc_req.2822526957 |
Short name | T1021 |
Test name | |
Test status | |
Simulation time | 2238521721 ps |
CPU time | 18.2 seconds |
Started | Aug 07 06:41:14 PM PDT 24 |
Finished | Aug 07 06:41:33 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-4d7757c5-4fbd-4e51-bc3b-1c9599d96d14 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2822526957 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_req.2822526957 |
Directory | /workspace/45.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_smoke.4229261300 |
Short name | T421 |
Test name | |
Test status | |
Simulation time | 535530304 ps |
CPU time | 4.24 seconds |
Started | Aug 07 06:41:09 PM PDT 24 |
Finished | Aug 07 06:41:13 PM PDT 24 |
Peak memory | 248200 kb |
Host | smart-ccd69615-d729-4505-a36d-4933f0249aa8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4229261300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_smoke.4229261300 |
Directory | /workspace/45.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_stress_all.1581250072 |
Short name | T804 |
Test name | |
Test status | |
Simulation time | 130669525958 ps |
CPU time | 213.52 seconds |
Started | Aug 07 06:41:17 PM PDT 24 |
Finished | Aug 07 06:44:51 PM PDT 24 |
Peak memory | 264712 kb |
Host | smart-14eb80cf-c247-47a5-93c0-d05d14d0052f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1581250072 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_stress_all .1581250072 |
Directory | /workspace/45.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_stress_all_with_rand_reset.3903543851 |
Short name | T601 |
Test name | |
Test status | |
Simulation time | 244456027418 ps |
CPU time | 633.2 seconds |
Started | Aug 07 06:41:14 PM PDT 24 |
Finished | Aug 07 06:51:47 PM PDT 24 |
Peak memory | 299904 kb |
Host | smart-a6da8c15-9e67-4ee2-8542-02e75119ce13 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3903543851 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_stress_all_with_rand_reset.3903543851 |
Directory | /workspace/45.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_test_access.874054187 |
Short name | T669 |
Test name | |
Test status | |
Simulation time | 2715178305 ps |
CPU time | 47.11 seconds |
Started | Aug 07 06:41:18 PM PDT 24 |
Finished | Aug 07 06:42:05 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-a88de317-8ea7-495c-9e9f-a04898e9bda3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=874054187 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_test_access.874054187 |
Directory | /workspace/45.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_alert_test.3741624979 |
Short name | T433 |
Test name | |
Test status | |
Simulation time | 86022162 ps |
CPU time | 1.85 seconds |
Started | Aug 07 06:41:20 PM PDT 24 |
Finished | Aug 07 06:41:22 PM PDT 24 |
Peak memory | 240764 kb |
Host | smart-40270798-9224-4d28-b43c-37d834427c6b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3741624979 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_alert_test.3741624979 |
Directory | /workspace/46.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_check_fail.4117472108 |
Short name | T532 |
Test name | |
Test status | |
Simulation time | 1054233980 ps |
CPU time | 13.2 seconds |
Started | Aug 07 06:41:21 PM PDT 24 |
Finished | Aug 07 06:41:34 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-4c0e835e-7f96-4504-bcc0-a0e51334c019 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4117472108 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_check_fail.4117472108 |
Directory | /workspace/46.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_dai_errs.2135750005 |
Short name | T636 |
Test name | |
Test status | |
Simulation time | 1547339548 ps |
CPU time | 16.6 seconds |
Started | Aug 07 06:41:22 PM PDT 24 |
Finished | Aug 07 06:41:38 PM PDT 24 |
Peak memory | 241968 kb |
Host | smart-83d7e424-bc00-4d8c-8970-90fee0e4287b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2135750005 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_errs.2135750005 |
Directory | /workspace/46.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_dai_lock.2674353958 |
Short name | T118 |
Test name | |
Test status | |
Simulation time | 23290939842 ps |
CPU time | 47.01 seconds |
Started | Aug 07 06:41:21 PM PDT 24 |
Finished | Aug 07 06:42:08 PM PDT 24 |
Peak memory | 242948 kb |
Host | smart-e60fe71b-8ea6-4ae5-aee1-a3c81287af99 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2674353958 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_lock.2674353958 |
Directory | /workspace/46.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_init_fail.2989952457 |
Short name | T424 |
Test name | |
Test status | |
Simulation time | 308721565 ps |
CPU time | 3.31 seconds |
Started | Aug 07 06:41:22 PM PDT 24 |
Finished | Aug 07 06:41:25 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-11a45b12-5b98-4b06-9888-1042c7b034b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2989952457 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_init_fail.2989952457 |
Directory | /workspace/46.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_macro_errs.1010667933 |
Short name | T645 |
Test name | |
Test status | |
Simulation time | 120079715 ps |
CPU time | 4.04 seconds |
Started | Aug 07 06:41:25 PM PDT 24 |
Finished | Aug 07 06:41:29 PM PDT 24 |
Peak memory | 242064 kb |
Host | smart-fdaecccf-ba31-42c0-8096-e38d46fb02b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1010667933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_macro_errs.1010667933 |
Directory | /workspace/46.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_key_req.161384078 |
Short name | T1096 |
Test name | |
Test status | |
Simulation time | 900783587 ps |
CPU time | 12.11 seconds |
Started | Aug 07 06:41:21 PM PDT 24 |
Finished | Aug 07 06:41:33 PM PDT 24 |
Peak memory | 241988 kb |
Host | smart-50a883d0-6697-4fb4-9767-345a52987f9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=161384078 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_key_req.161384078 |
Directory | /workspace/46.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_lc_esc.2964908486 |
Short name | T816 |
Test name | |
Test status | |
Simulation time | 1467956675 ps |
CPU time | 11.22 seconds |
Started | Aug 07 06:41:24 PM PDT 24 |
Finished | Aug 07 06:41:35 PM PDT 24 |
Peak memory | 241920 kb |
Host | smart-24c048f2-b1e0-4242-ac1c-fa2ddb9e3375 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2964908486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_esc.2964908486 |
Directory | /workspace/46.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_lc_req.3581893040 |
Short name | T615 |
Test name | |
Test status | |
Simulation time | 808843036 ps |
CPU time | 14.12 seconds |
Started | Aug 07 06:41:23 PM PDT 24 |
Finished | Aug 07 06:41:37 PM PDT 24 |
Peak memory | 242108 kb |
Host | smart-52a16cbe-7cbe-41c9-83e9-ffa70a6de2de |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3581893040 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_req.3581893040 |
Directory | /workspace/46.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_regwen.1390055119 |
Short name | T794 |
Test name | |
Test status | |
Simulation time | 1443062898 ps |
CPU time | 4.82 seconds |
Started | Aug 07 06:41:23 PM PDT 24 |
Finished | Aug 07 06:41:28 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-a1545b17-4885-44db-8f44-793a097ff3f2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1390055119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_regwen.1390055119 |
Directory | /workspace/46.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_smoke.1779004527 |
Short name | T705 |
Test name | |
Test status | |
Simulation time | 1071334224 ps |
CPU time | 10.87 seconds |
Started | Aug 07 06:41:21 PM PDT 24 |
Finished | Aug 07 06:41:32 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-c7461fca-c2d3-4aed-81bb-2f80f882f5b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1779004527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_smoke.1779004527 |
Directory | /workspace/46.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_test_access.2945355291 |
Short name | T706 |
Test name | |
Test status | |
Simulation time | 1690574391 ps |
CPU time | 19.28 seconds |
Started | Aug 07 06:41:22 PM PDT 24 |
Finished | Aug 07 06:41:42 PM PDT 24 |
Peak memory | 248532 kb |
Host | smart-d89a3aeb-0b84-4f24-adc2-7bdcde58f505 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2945355291 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_test_access.2945355291 |
Directory | /workspace/46.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_alert_test.123746850 |
Short name | T941 |
Test name | |
Test status | |
Simulation time | 119556435 ps |
CPU time | 2.11 seconds |
Started | Aug 07 06:41:32 PM PDT 24 |
Finished | Aug 07 06:41:35 PM PDT 24 |
Peak memory | 240492 kb |
Host | smart-447932fd-1e34-42e4-8084-97aaebd60a7d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=123746850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_alert_test.123746850 |
Directory | /workspace/47.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_check_fail.1769107613 |
Short name | T535 |
Test name | |
Test status | |
Simulation time | 236820149 ps |
CPU time | 6.25 seconds |
Started | Aug 07 06:41:25 PM PDT 24 |
Finished | Aug 07 06:41:32 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-b9719745-f941-482e-90e6-e45763d89d6b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1769107613 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_check_fail.1769107613 |
Directory | /workspace/47.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_dai_errs.2869321036 |
Short name | T195 |
Test name | |
Test status | |
Simulation time | 267733957 ps |
CPU time | 13.27 seconds |
Started | Aug 07 06:41:30 PM PDT 24 |
Finished | Aug 07 06:41:43 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-71fd630e-81b4-4ba8-b508-9fb21a49cd69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2869321036 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_errs.2869321036 |
Directory | /workspace/47.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_dai_lock.413865511 |
Short name | T548 |
Test name | |
Test status | |
Simulation time | 1861753104 ps |
CPU time | 17.87 seconds |
Started | Aug 07 06:41:28 PM PDT 24 |
Finished | Aug 07 06:41:46 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-1ba2b928-af58-45c5-868c-b6fbf143152a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=413865511 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_lock.413865511 |
Directory | /workspace/47.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_init_fail.1098118156 |
Short name | T701 |
Test name | |
Test status | |
Simulation time | 478270080 ps |
CPU time | 4.86 seconds |
Started | Aug 07 06:41:27 PM PDT 24 |
Finished | Aug 07 06:41:32 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-ef4563fb-2ead-48c3-9cce-114352f70fce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1098118156 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_init_fail.1098118156 |
Directory | /workspace/47.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_macro_errs.630577462 |
Short name | T165 |
Test name | |
Test status | |
Simulation time | 1310573703 ps |
CPU time | 33.49 seconds |
Started | Aug 07 06:41:28 PM PDT 24 |
Finished | Aug 07 06:42:01 PM PDT 24 |
Peak memory | 242896 kb |
Host | smart-03022a14-b631-4229-bbb3-ddc47def5b40 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=630577462 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_macro_errs.630577462 |
Directory | /workspace/47.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_key_req.3757441089 |
Short name | T523 |
Test name | |
Test status | |
Simulation time | 957272852 ps |
CPU time | 9.93 seconds |
Started | Aug 07 06:41:27 PM PDT 24 |
Finished | Aug 07 06:41:37 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-071b752c-c6f8-41a9-8469-8e26cfebe745 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3757441089 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_key_req.3757441089 |
Directory | /workspace/47.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_lc_esc.2427180033 |
Short name | T695 |
Test name | |
Test status | |
Simulation time | 337490901 ps |
CPU time | 8.63 seconds |
Started | Aug 07 06:41:25 PM PDT 24 |
Finished | Aug 07 06:41:34 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-7a289c32-e111-4f13-a620-a1e704b19769 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2427180033 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_esc.2427180033 |
Directory | /workspace/47.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_lc_req.3467524739 |
Short name | T455 |
Test name | |
Test status | |
Simulation time | 185268765 ps |
CPU time | 6.22 seconds |
Started | Aug 07 06:41:27 PM PDT 24 |
Finished | Aug 07 06:41:33 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-b77dfaf9-e6a1-4fa6-8c69-c0f5a9378533 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3467524739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_req.3467524739 |
Directory | /workspace/47.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_regwen.2207815186 |
Short name | T559 |
Test name | |
Test status | |
Simulation time | 246660123 ps |
CPU time | 6.81 seconds |
Started | Aug 07 06:41:27 PM PDT 24 |
Finished | Aug 07 06:41:34 PM PDT 24 |
Peak memory | 241904 kb |
Host | smart-93f3f753-2417-4f03-b928-95c17a49797f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2207815186 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_regwen.2207815186 |
Directory | /workspace/47.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_smoke.2772903305 |
Short name | T1174 |
Test name | |
Test status | |
Simulation time | 421878148 ps |
CPU time | 9.66 seconds |
Started | Aug 07 06:41:25 PM PDT 24 |
Finished | Aug 07 06:41:35 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-0afea57d-c418-43b1-8fa3-b3b2a223b69e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2772903305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_smoke.2772903305 |
Directory | /workspace/47.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_stress_all.3022576806 |
Short name | T797 |
Test name | |
Test status | |
Simulation time | 78951313329 ps |
CPU time | 374.65 seconds |
Started | Aug 07 06:41:33 PM PDT 24 |
Finished | Aug 07 06:47:48 PM PDT 24 |
Peak memory | 281348 kb |
Host | smart-2ba2f112-181d-4fec-89a9-799224db8bce |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3022576806 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all .3022576806 |
Directory | /workspace/47.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_test_access.1743105934 |
Short name | T384 |
Test name | |
Test status | |
Simulation time | 1722815186 ps |
CPU time | 15.37 seconds |
Started | Aug 07 06:41:27 PM PDT 24 |
Finished | Aug 07 06:41:42 PM PDT 24 |
Peak memory | 248596 kb |
Host | smart-c670a8bd-e094-4418-93f0-bc87f2cffab7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1743105934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_test_access.1743105934 |
Directory | /workspace/47.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_alert_test.4087976966 |
Short name | T436 |
Test name | |
Test status | |
Simulation time | 805880354 ps |
CPU time | 2.56 seconds |
Started | Aug 07 06:41:37 PM PDT 24 |
Finished | Aug 07 06:41:40 PM PDT 24 |
Peak memory | 240580 kb |
Host | smart-861b8f64-3d96-4987-8ae8-c47fde1d4666 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4087976966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_alert_test.4087976966 |
Directory | /workspace/48.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_check_fail.4030799797 |
Short name | T1090 |
Test name | |
Test status | |
Simulation time | 784248299 ps |
CPU time | 16.25 seconds |
Started | Aug 07 06:41:33 PM PDT 24 |
Finished | Aug 07 06:41:49 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-03ffe732-2226-401d-82fc-75a6418bafcd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4030799797 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_check_fail.4030799797 |
Directory | /workspace/48.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_dai_errs.4099030510 |
Short name | T622 |
Test name | |
Test status | |
Simulation time | 15107684673 ps |
CPU time | 29.27 seconds |
Started | Aug 07 06:41:33 PM PDT 24 |
Finished | Aug 07 06:42:02 PM PDT 24 |
Peak memory | 243356 kb |
Host | smart-b4721ead-11b2-4cb3-a7eb-e68f3a117d12 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4099030510 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_errs.4099030510 |
Directory | /workspace/48.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_dai_lock.2801218130 |
Short name | T775 |
Test name | |
Test status | |
Simulation time | 3030016763 ps |
CPU time | 43.98 seconds |
Started | Aug 07 06:41:30 PM PDT 24 |
Finished | Aug 07 06:42:14 PM PDT 24 |
Peak memory | 242864 kb |
Host | smart-7f5d20df-b563-496b-b41b-1bf763c43f84 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2801218130 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_lock.2801218130 |
Directory | /workspace/48.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_init_fail.2292400660 |
Short name | T268 |
Test name | |
Test status | |
Simulation time | 637804558 ps |
CPU time | 5.16 seconds |
Started | Aug 07 06:41:31 PM PDT 24 |
Finished | Aug 07 06:41:36 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-dfbff52b-9a31-40f8-a86d-d6e7dd6ce72a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2292400660 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_init_fail.2292400660 |
Directory | /workspace/48.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_macro_errs.1352669377 |
Short name | T1047 |
Test name | |
Test status | |
Simulation time | 3359826948 ps |
CPU time | 34.23 seconds |
Started | Aug 07 06:41:32 PM PDT 24 |
Finished | Aug 07 06:42:06 PM PDT 24 |
Peak memory | 256916 kb |
Host | smart-0f147d0d-748e-4740-b41b-3e1daad48724 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1352669377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_macro_errs.1352669377 |
Directory | /workspace/48.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_key_req.1019571396 |
Short name | T543 |
Test name | |
Test status | |
Simulation time | 190297609 ps |
CPU time | 6.42 seconds |
Started | Aug 07 06:41:37 PM PDT 24 |
Finished | Aug 07 06:41:44 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-4c305515-0103-4a4d-b10f-93297a242a94 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1019571396 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_key_req.1019571396 |
Directory | /workspace/48.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_lc_esc.2324955591 |
Short name | T1139 |
Test name | |
Test status | |
Simulation time | 1008555770 ps |
CPU time | 24.49 seconds |
Started | Aug 07 06:41:32 PM PDT 24 |
Finished | Aug 07 06:41:57 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-78b69475-0cca-4c58-b476-10b46fdf07e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2324955591 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_esc.2324955591 |
Directory | /workspace/48.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_lc_req.255817651 |
Short name | T918 |
Test name | |
Test status | |
Simulation time | 7147787629 ps |
CPU time | 26.95 seconds |
Started | Aug 07 06:41:32 PM PDT 24 |
Finished | Aug 07 06:41:59 PM PDT 24 |
Peak memory | 242112 kb |
Host | smart-dd8dd977-062e-4e28-833a-132d920d8693 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=255817651 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_req.255817651 |
Directory | /workspace/48.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_regwen.3911141776 |
Short name | T808 |
Test name | |
Test status | |
Simulation time | 357367369 ps |
CPU time | 3.15 seconds |
Started | Aug 07 06:41:36 PM PDT 24 |
Finished | Aug 07 06:41:40 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-eefe4730-00fc-43a6-8b4c-500dc089a41f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3911141776 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_regwen.3911141776 |
Directory | /workspace/48.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_smoke.321887246 |
Short name | T399 |
Test name | |
Test status | |
Simulation time | 624453585 ps |
CPU time | 11.08 seconds |
Started | Aug 07 06:41:33 PM PDT 24 |
Finished | Aug 07 06:41:45 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-b25a8569-b62b-45c6-81a9-7a46c64916ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=321887246 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_smoke.321887246 |
Directory | /workspace/48.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_stress_all.2876871234 |
Short name | T1095 |
Test name | |
Test status | |
Simulation time | 2147758697 ps |
CPU time | 35.38 seconds |
Started | Aug 07 06:41:37 PM PDT 24 |
Finished | Aug 07 06:42:12 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-6d43240d-7a32-4441-8c77-865f1de59465 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2876871234 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all .2876871234 |
Directory | /workspace/48.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_stress_all_with_rand_reset.550684582 |
Short name | T445 |
Test name | |
Test status | |
Simulation time | 57602883724 ps |
CPU time | 1323.14 seconds |
Started | Aug 07 06:41:37 PM PDT 24 |
Finished | Aug 07 07:03:40 PM PDT 24 |
Peak memory | 362012 kb |
Host | smart-76567d9f-15dd-4054-852b-e100ebafb05c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=550684582 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all_with_rand_reset.550684582 |
Directory | /workspace/48.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_test_access.858969659 |
Short name | T711 |
Test name | |
Test status | |
Simulation time | 2423758174 ps |
CPU time | 14.33 seconds |
Started | Aug 07 06:41:38 PM PDT 24 |
Finished | Aug 07 06:41:52 PM PDT 24 |
Peak memory | 248640 kb |
Host | smart-e491fcd1-9323-4431-bc4f-b00f306c35e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=858969659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_test_access.858969659 |
Directory | /workspace/48.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_alert_test.1128516817 |
Short name | T392 |
Test name | |
Test status | |
Simulation time | 166717684 ps |
CPU time | 1.98 seconds |
Started | Aug 07 06:41:47 PM PDT 24 |
Finished | Aug 07 06:41:49 PM PDT 24 |
Peak memory | 240512 kb |
Host | smart-cddd4203-920b-477b-8a45-93f1b1a45cb7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1128516817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_alert_test.1128516817 |
Directory | /workspace/49.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_check_fail.187139636 |
Short name | T1148 |
Test name | |
Test status | |
Simulation time | 1420412352 ps |
CPU time | 26.18 seconds |
Started | Aug 07 06:41:43 PM PDT 24 |
Finished | Aug 07 06:42:10 PM PDT 24 |
Peak memory | 243316 kb |
Host | smart-bed053da-052c-4281-8de0-38f01ab5fa57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=187139636 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_check_fail.187139636 |
Directory | /workspace/49.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_dai_errs.3537652476 |
Short name | T459 |
Test name | |
Test status | |
Simulation time | 1463337050 ps |
CPU time | 11.06 seconds |
Started | Aug 07 06:41:44 PM PDT 24 |
Finished | Aug 07 06:41:56 PM PDT 24 |
Peak memory | 241920 kb |
Host | smart-9c02a80d-cbc1-4dec-badc-0dc6ac39203c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3537652476 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_errs.3537652476 |
Directory | /workspace/49.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_dai_lock.490313998 |
Short name | T469 |
Test name | |
Test status | |
Simulation time | 588577217 ps |
CPU time | 6.32 seconds |
Started | Aug 07 06:41:44 PM PDT 24 |
Finished | Aug 07 06:41:51 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-eea29082-de2e-413a-8814-f21e20c9094e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=490313998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_lock.490313998 |
Directory | /workspace/49.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_init_fail.3516717082 |
Short name | T235 |
Test name | |
Test status | |
Simulation time | 1700576937 ps |
CPU time | 4.75 seconds |
Started | Aug 07 06:41:36 PM PDT 24 |
Finished | Aug 07 06:41:41 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-403cc0c3-8723-4603-877c-80db0adc16b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3516717082 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_init_fail.3516717082 |
Directory | /workspace/49.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_macro_errs.1917724031 |
Short name | T175 |
Test name | |
Test status | |
Simulation time | 7055377437 ps |
CPU time | 12.44 seconds |
Started | Aug 07 06:41:42 PM PDT 24 |
Finished | Aug 07 06:41:54 PM PDT 24 |
Peak memory | 248708 kb |
Host | smart-7cf95969-054a-4a05-9f19-21919700e75b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1917724031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_macro_errs.1917724031 |
Directory | /workspace/49.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_key_req.2105955170 |
Short name | T527 |
Test name | |
Test status | |
Simulation time | 1289664288 ps |
CPU time | 26.11 seconds |
Started | Aug 07 06:41:42 PM PDT 24 |
Finished | Aug 07 06:42:08 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-5cc70e12-2a75-4183-a852-ad305e71fd92 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2105955170 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_key_req.2105955170 |
Directory | /workspace/49.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_lc_esc.802649808 |
Short name | T472 |
Test name | |
Test status | |
Simulation time | 335922399 ps |
CPU time | 15.11 seconds |
Started | Aug 07 06:41:43 PM PDT 24 |
Finished | Aug 07 06:41:58 PM PDT 24 |
Peak memory | 241972 kb |
Host | smart-bb89314e-5f5b-4014-8ee8-ab82e28b9b46 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=802649808 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_esc.802649808 |
Directory | /workspace/49.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_lc_req.3134274568 |
Short name | T365 |
Test name | |
Test status | |
Simulation time | 9446595275 ps |
CPU time | 25.03 seconds |
Started | Aug 07 06:41:38 PM PDT 24 |
Finished | Aug 07 06:42:03 PM PDT 24 |
Peak memory | 248716 kb |
Host | smart-4fdf77fb-588f-4cdf-9cab-7426507634f2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3134274568 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_req.3134274568 |
Directory | /workspace/49.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_regwen.735440055 |
Short name | T658 |
Test name | |
Test status | |
Simulation time | 3858726801 ps |
CPU time | 10.69 seconds |
Started | Aug 07 06:41:44 PM PDT 24 |
Finished | Aug 07 06:41:55 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-2eb7781a-71d7-4783-872c-90deacb6152b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=735440055 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_regwen.735440055 |
Directory | /workspace/49.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_smoke.361336266 |
Short name | T1151 |
Test name | |
Test status | |
Simulation time | 6506080909 ps |
CPU time | 12.71 seconds |
Started | Aug 07 06:41:37 PM PDT 24 |
Finished | Aug 07 06:41:50 PM PDT 24 |
Peak memory | 248688 kb |
Host | smart-a02b727e-0522-423f-b8a0-387ec46616c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=361336266 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_smoke.361336266 |
Directory | /workspace/49.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_test_access.1386508256 |
Short name | T689 |
Test name | |
Test status | |
Simulation time | 4854791527 ps |
CPU time | 31.47 seconds |
Started | Aug 07 06:41:42 PM PDT 24 |
Finished | Aug 07 06:42:14 PM PDT 24 |
Peak memory | 248656 kb |
Host | smart-fd8accb6-bf30-40d4-9f51-5a986258c1dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1386508256 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_test_access.1386508256 |
Directory | /workspace/49.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_alert_test.983504176 |
Short name | T396 |
Test name | |
Test status | |
Simulation time | 83677042 ps |
CPU time | 1.74 seconds |
Started | Aug 07 06:36:44 PM PDT 24 |
Finished | Aug 07 06:36:46 PM PDT 24 |
Peak memory | 240420 kb |
Host | smart-81187525-8ab2-4f78-8832-c367bb317c25 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=983504176 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_alert_test.983504176 |
Directory | /workspace/5.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_background_chks.520413415 |
Short name | T1075 |
Test name | |
Test status | |
Simulation time | 1036728134 ps |
CPU time | 19.65 seconds |
Started | Aug 07 06:36:39 PM PDT 24 |
Finished | Aug 07 06:36:58 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-792b74c2-d506-4632-84f5-c9a3cd9e21a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=520413415 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_background_chks.520413415 |
Directory | /workspace/5.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_check_fail.3094966942 |
Short name | T884 |
Test name | |
Test status | |
Simulation time | 425027306 ps |
CPU time | 8.14 seconds |
Started | Aug 07 06:36:44 PM PDT 24 |
Finished | Aug 07 06:36:52 PM PDT 24 |
Peak memory | 248420 kb |
Host | smart-c5c9d20d-4d96-42f6-8de3-8fc80e2ffe12 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3094966942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_check_fail.3094966942 |
Directory | /workspace/5.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_dai_errs.2070872266 |
Short name | T439 |
Test name | |
Test status | |
Simulation time | 1516684060 ps |
CPU time | 38.79 seconds |
Started | Aug 07 06:36:44 PM PDT 24 |
Finished | Aug 07 06:37:23 PM PDT 24 |
Peak memory | 243236 kb |
Host | smart-ff266c8c-4f80-4f26-99ba-264baa69795a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2070872266 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_errs.2070872266 |
Directory | /workspace/5.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_dai_lock.3232176659 |
Short name | T1155 |
Test name | |
Test status | |
Simulation time | 16019109484 ps |
CPU time | 27.02 seconds |
Started | Aug 07 06:36:45 PM PDT 24 |
Finished | Aug 07 06:37:12 PM PDT 24 |
Peak memory | 242948 kb |
Host | smart-7c209c3a-e03f-442f-bddb-5d48081f2208 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3232176659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_lock.3232176659 |
Directory | /workspace/5.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_init_fail.3378873387 |
Short name | T190 |
Test name | |
Test status | |
Simulation time | 526754240 ps |
CPU time | 3.48 seconds |
Started | Aug 07 06:36:37 PM PDT 24 |
Finished | Aug 07 06:36:41 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-f8a94f49-c302-40e2-8a86-1698d81efc9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3378873387 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_init_fail.3378873387 |
Directory | /workspace/5.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_macro_errs.97790852 |
Short name | T164 |
Test name | |
Test status | |
Simulation time | 391201856 ps |
CPU time | 10.23 seconds |
Started | Aug 07 06:36:43 PM PDT 24 |
Finished | Aug 07 06:36:53 PM PDT 24 |
Peak memory | 242696 kb |
Host | smart-20ae0144-0c5d-4f10-b0a7-adc1847bc3d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=97790852 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_macro_errs.97790852 |
Directory | /workspace/5.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_key_req.389987207 |
Short name | T761 |
Test name | |
Test status | |
Simulation time | 171107038 ps |
CPU time | 6.54 seconds |
Started | Aug 07 06:36:45 PM PDT 24 |
Finished | Aug 07 06:36:51 PM PDT 24 |
Peak memory | 241832 kb |
Host | smart-7b69ceb0-4cd3-4363-a14d-03074296d191 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=389987207 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_key_req.389987207 |
Directory | /workspace/5.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_lc_esc.465889702 |
Short name | T590 |
Test name | |
Test status | |
Simulation time | 7533058041 ps |
CPU time | 17.53 seconds |
Started | Aug 07 06:36:44 PM PDT 24 |
Finished | Aug 07 06:37:01 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-50a7aa8d-88bd-4a69-b039-48919ced4c25 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=465889702 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_esc.465889702 |
Directory | /workspace/5.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_lc_req.2677015735 |
Short name | T709 |
Test name | |
Test status | |
Simulation time | 1316093462 ps |
CPU time | 15.07 seconds |
Started | Aug 07 06:36:37 PM PDT 24 |
Finished | Aug 07 06:36:52 PM PDT 24 |
Peak memory | 247812 kb |
Host | smart-cfa04fb8-8a9c-412f-aa94-a7fe75af16b7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2677015735 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_req.2677015735 |
Directory | /workspace/5.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_regwen.401492165 |
Short name | T448 |
Test name | |
Test status | |
Simulation time | 909866387 ps |
CPU time | 7.43 seconds |
Started | Aug 07 06:36:44 PM PDT 24 |
Finished | Aug 07 06:36:52 PM PDT 24 |
Peak memory | 241884 kb |
Host | smart-fb2d294d-2c61-4be0-8b9d-a488dcfa8add |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=401492165 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_regwen.401492165 |
Directory | /workspace/5.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_smoke.4026813813 |
Short name | T1103 |
Test name | |
Test status | |
Simulation time | 1016287976 ps |
CPU time | 10.24 seconds |
Started | Aug 07 06:36:38 PM PDT 24 |
Finished | Aug 07 06:36:48 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-98649378-4167-402c-8007-a259fa80f38f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4026813813 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_smoke.4026813813 |
Directory | /workspace/5.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_stress_all.1123099656 |
Short name | T133 |
Test name | |
Test status | |
Simulation time | 11404806058 ps |
CPU time | 90.92 seconds |
Started | Aug 07 06:36:44 PM PDT 24 |
Finished | Aug 07 06:38:15 PM PDT 24 |
Peak memory | 245444 kb |
Host | smart-61f71686-cdde-479a-9cd9-c75096f5b641 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1123099656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all. 1123099656 |
Directory | /workspace/5.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_test_access.861535757 |
Short name | T426 |
Test name | |
Test status | |
Simulation time | 1268411313 ps |
CPU time | 24.62 seconds |
Started | Aug 07 06:36:43 PM PDT 24 |
Finished | Aug 07 06:37:08 PM PDT 24 |
Peak memory | 241996 kb |
Host | smart-4fb631d2-a291-4b35-b9a9-8116690e3e63 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=861535757 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_test_access.861535757 |
Directory | /workspace/5.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_init_fail.2233299269 |
Short name | T566 |
Test name | |
Test status | |
Simulation time | 164920290 ps |
CPU time | 3.39 seconds |
Started | Aug 07 06:41:46 PM PDT 24 |
Finished | Aug 07 06:41:50 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-5de0e5c9-7a67-457c-b4a1-6de285e368ee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2233299269 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_init_fail.2233299269 |
Directory | /workspace/50.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_parallel_lc_esc.4132418183 |
Short name | T886 |
Test name | |
Test status | |
Simulation time | 700371810 ps |
CPU time | 9.63 seconds |
Started | Aug 07 06:41:47 PM PDT 24 |
Finished | Aug 07 06:41:57 PM PDT 24 |
Peak memory | 242012 kb |
Host | smart-d18991f6-52b6-4381-a1b4-69f489851e5a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4132418183 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_parallel_lc_esc.4132418183 |
Directory | /workspace/50.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_stress_all_with_rand_reset.2276885767 |
Short name | T336 |
Test name | |
Test status | |
Simulation time | 62288082222 ps |
CPU time | 625.34 seconds |
Started | Aug 07 06:41:48 PM PDT 24 |
Finished | Aug 07 06:52:14 PM PDT 24 |
Peak memory | 265172 kb |
Host | smart-d3c99d76-fa83-4cd3-8f64-f69b71a7c12b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2276885767 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_stress_all_with_rand_reset.2276885767 |
Directory | /workspace/50.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_init_fail.2618982081 |
Short name | T627 |
Test name | |
Test status | |
Simulation time | 460893337 ps |
CPU time | 4.73 seconds |
Started | Aug 07 06:41:48 PM PDT 24 |
Finished | Aug 07 06:41:52 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-05af3c24-42d2-4185-8936-f588b515b9d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2618982081 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_init_fail.2618982081 |
Directory | /workspace/51.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_parallel_lc_esc.3859971844 |
Short name | T1019 |
Test name | |
Test status | |
Simulation time | 1014448428 ps |
CPU time | 6.92 seconds |
Started | Aug 07 06:41:50 PM PDT 24 |
Finished | Aug 07 06:41:57 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-dd9bee51-3284-453b-9afa-67fbf635f041 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3859971844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_parallel_lc_esc.3859971844 |
Directory | /workspace/51.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_stress_all_with_rand_reset.714815602 |
Short name | T8 |
Test name | |
Test status | |
Simulation time | 572605593355 ps |
CPU time | 979.43 seconds |
Started | Aug 07 06:41:46 PM PDT 24 |
Finished | Aug 07 06:58:06 PM PDT 24 |
Peak memory | 300228 kb |
Host | smart-6a6c6bb0-73ed-430b-864c-47b6bff79f03 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=714815602 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_stress_all_with_rand_reset.714815602 |
Directory | /workspace/51.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_init_fail.3543453504 |
Short name | T676 |
Test name | |
Test status | |
Simulation time | 184265546 ps |
CPU time | 3.39 seconds |
Started | Aug 07 06:41:46 PM PDT 24 |
Finished | Aug 07 06:41:50 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-3fc4bcc0-74c1-4802-82a8-3bc366348f48 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3543453504 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_init_fail.3543453504 |
Directory | /workspace/52.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_stress_all_with_rand_reset.1919585132 |
Short name | T272 |
Test name | |
Test status | |
Simulation time | 289651595181 ps |
CPU time | 1433.49 seconds |
Started | Aug 07 06:41:47 PM PDT 24 |
Finished | Aug 07 07:05:40 PM PDT 24 |
Peak memory | 357528 kb |
Host | smart-9e82b729-5ef8-433b-b91a-5e94a6372250 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1919585132 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_stress_all_with_rand_reset.1919585132 |
Directory | /workspace/52.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_init_fail.3489172106 |
Short name | T1057 |
Test name | |
Test status | |
Simulation time | 2276679828 ps |
CPU time | 6.22 seconds |
Started | Aug 07 06:41:53 PM PDT 24 |
Finished | Aug 07 06:41:59 PM PDT 24 |
Peak memory | 242040 kb |
Host | smart-53c3aa14-cfd0-4c5a-aa23-d6a0dbe81f77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3489172106 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_init_fail.3489172106 |
Directory | /workspace/53.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_parallel_lc_esc.2949355736 |
Short name | T160 |
Test name | |
Test status | |
Simulation time | 1157086373 ps |
CPU time | 17.47 seconds |
Started | Aug 07 06:41:54 PM PDT 24 |
Finished | Aug 07 06:42:12 PM PDT 24 |
Peak memory | 242068 kb |
Host | smart-ca8cbd05-ef41-4558-b463-de15828f39ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2949355736 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_parallel_lc_esc.2949355736 |
Directory | /workspace/53.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_init_fail.2758553386 |
Short name | T772 |
Test name | |
Test status | |
Simulation time | 444548617 ps |
CPU time | 3.68 seconds |
Started | Aug 07 06:41:57 PM PDT 24 |
Finished | Aug 07 06:42:01 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-8e70cab1-1840-4d9d-90ff-4cc4c75131b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2758553386 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_init_fail.2758553386 |
Directory | /workspace/54.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_parallel_lc_esc.960410033 |
Short name | T1125 |
Test name | |
Test status | |
Simulation time | 1353630530 ps |
CPU time | 25.27 seconds |
Started | Aug 07 06:41:53 PM PDT 24 |
Finished | Aug 07 06:42:18 PM PDT 24 |
Peak memory | 241980 kb |
Host | smart-22ae11b7-8198-4ce2-acf1-26e19a010319 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=960410033 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_parallel_lc_esc.960410033 |
Directory | /workspace/54.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_stress_all_with_rand_reset.721364178 |
Short name | T843 |
Test name | |
Test status | |
Simulation time | 22685679039 ps |
CPU time | 639.26 seconds |
Started | Aug 07 06:41:57 PM PDT 24 |
Finished | Aug 07 06:52:36 PM PDT 24 |
Peak memory | 396784 kb |
Host | smart-2f54f8f2-614c-48c3-b487-a75df108a9c0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=721364178 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_stress_all_with_rand_reset.721364178 |
Directory | /workspace/54.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_init_fail.3410423083 |
Short name | T675 |
Test name | |
Test status | |
Simulation time | 143448690 ps |
CPU time | 3.79 seconds |
Started | Aug 07 06:41:53 PM PDT 24 |
Finished | Aug 07 06:41:57 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-f97744e8-3830-4aa3-a23c-704a0bd1ec72 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3410423083 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_init_fail.3410423083 |
Directory | /workspace/55.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_parallel_lc_esc.2802909425 |
Short name | T446 |
Test name | |
Test status | |
Simulation time | 577948503 ps |
CPU time | 9.63 seconds |
Started | Aug 07 06:41:54 PM PDT 24 |
Finished | Aug 07 06:42:04 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-846f901b-9d4d-46c9-ab69-88b93a9cbfc9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2802909425 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_parallel_lc_esc.2802909425 |
Directory | /workspace/55.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_stress_all_with_rand_reset.1780285118 |
Short name | T348 |
Test name | |
Test status | |
Simulation time | 203498273231 ps |
CPU time | 1304.66 seconds |
Started | Aug 07 06:41:55 PM PDT 24 |
Finished | Aug 07 07:03:40 PM PDT 24 |
Peak memory | 343204 kb |
Host | smart-0ee05ef5-01db-412a-9c2a-9fe14038fa6c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1780285118 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_stress_all_with_rand_reset.1780285118 |
Directory | /workspace/55.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_init_fail.2630499583 |
Short name | T1143 |
Test name | |
Test status | |
Simulation time | 513611411 ps |
CPU time | 3.52 seconds |
Started | Aug 07 06:41:51 PM PDT 24 |
Finished | Aug 07 06:41:55 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-7aedddbc-0b53-4abd-abd4-c761eac945b7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2630499583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_init_fail.2630499583 |
Directory | /workspace/56.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_parallel_lc_esc.2813656957 |
Short name | T688 |
Test name | |
Test status | |
Simulation time | 175321108 ps |
CPU time | 3.7 seconds |
Started | Aug 07 06:41:53 PM PDT 24 |
Finished | Aug 07 06:41:57 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-320dc022-460e-469c-a32e-eca95378c952 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2813656957 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_parallel_lc_esc.2813656957 |
Directory | /workspace/56.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_init_fail.2204866177 |
Short name | T923 |
Test name | |
Test status | |
Simulation time | 1975245077 ps |
CPU time | 5.04 seconds |
Started | Aug 07 06:41:58 PM PDT 24 |
Finished | Aug 07 06:42:03 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-d8343af2-7146-45b9-963a-c3f8387cc481 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2204866177 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_init_fail.2204866177 |
Directory | /workspace/57.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_parallel_lc_esc.1488855285 |
Short name | T258 |
Test name | |
Test status | |
Simulation time | 127694295 ps |
CPU time | 3.53 seconds |
Started | Aug 07 06:41:57 PM PDT 24 |
Finished | Aug 07 06:42:00 PM PDT 24 |
Peak memory | 242108 kb |
Host | smart-2cf110a2-6305-438a-ad02-1276a8200a14 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1488855285 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_parallel_lc_esc.1488855285 |
Directory | /workspace/57.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_stress_all_with_rand_reset.1676152069 |
Short name | T785 |
Test name | |
Test status | |
Simulation time | 123273398390 ps |
CPU time | 2442.48 seconds |
Started | Aug 07 06:41:56 PM PDT 24 |
Finished | Aug 07 07:22:39 PM PDT 24 |
Peak memory | 375632 kb |
Host | smart-94224c87-3b14-4775-9f0c-9835d6e8dff4 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1676152069 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_stress_all_with_rand_reset.1676152069 |
Directory | /workspace/57.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_init_fail.4196037213 |
Short name | T961 |
Test name | |
Test status | |
Simulation time | 110152691 ps |
CPU time | 4.05 seconds |
Started | Aug 07 06:41:58 PM PDT 24 |
Finished | Aug 07 06:42:02 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-3585fd1f-7a49-47ab-adfc-fd87b64b0cfb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4196037213 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_init_fail.4196037213 |
Directory | /workspace/58.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_parallel_lc_esc.330697213 |
Short name | T890 |
Test name | |
Test status | |
Simulation time | 1988535891 ps |
CPU time | 4.34 seconds |
Started | Aug 07 06:41:57 PM PDT 24 |
Finished | Aug 07 06:42:01 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-11b8a3c6-0fb0-49f8-ba55-4d6fac98f293 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=330697213 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_parallel_lc_esc.330697213 |
Directory | /workspace/58.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_stress_all_with_rand_reset.370405083 |
Short name | T605 |
Test name | |
Test status | |
Simulation time | 192002796289 ps |
CPU time | 901.66 seconds |
Started | Aug 07 06:41:58 PM PDT 24 |
Finished | Aug 07 06:57:01 PM PDT 24 |
Peak memory | 351880 kb |
Host | smart-3ef19948-4697-4976-bcde-ee58be714285 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=370405083 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_stress_all_with_rand_reset.370405083 |
Directory | /workspace/58.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_parallel_lc_esc.1133236265 |
Short name | T1153 |
Test name | |
Test status | |
Simulation time | 487233432 ps |
CPU time | 10.02 seconds |
Started | Aug 07 06:42:00 PM PDT 24 |
Finished | Aug 07 06:42:10 PM PDT 24 |
Peak memory | 241892 kb |
Host | smart-ae625b6c-223e-4234-bf40-9d3063df72f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1133236265 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_parallel_lc_esc.1133236265 |
Directory | /workspace/59.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_stress_all_with_rand_reset.3143073307 |
Short name | T989 |
Test name | |
Test status | |
Simulation time | 67211043626 ps |
CPU time | 1176.91 seconds |
Started | Aug 07 06:41:57 PM PDT 24 |
Finished | Aug 07 07:01:34 PM PDT 24 |
Peak memory | 378944 kb |
Host | smart-3970d41d-f6e2-43af-bb66-88e3cfbf7a14 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3143073307 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_stress_all_with_rand_reset.3143073307 |
Directory | /workspace/59.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_alert_test.970066681 |
Short name | T450 |
Test name | |
Test status | |
Simulation time | 113519670 ps |
CPU time | 1.95 seconds |
Started | Aug 07 06:36:56 PM PDT 24 |
Finished | Aug 07 06:36:58 PM PDT 24 |
Peak memory | 240932 kb |
Host | smart-22190aca-afc8-428b-9f7c-adba37f49a46 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=970066681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_alert_test.970066681 |
Directory | /workspace/6.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_background_chks.115285886 |
Short name | T994 |
Test name | |
Test status | |
Simulation time | 1261616455 ps |
CPU time | 20.57 seconds |
Started | Aug 07 06:36:50 PM PDT 24 |
Finished | Aug 07 06:37:11 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-15a8e4ae-4401-4ca4-a687-a98b45783d29 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=115285886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_background_chks.115285886 |
Directory | /workspace/6.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_check_fail.1194646071 |
Short name | T94 |
Test name | |
Test status | |
Simulation time | 870837804 ps |
CPU time | 10.87 seconds |
Started | Aug 07 06:36:54 PM PDT 24 |
Finished | Aug 07 06:37:05 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-7b3f56c4-f666-446a-9b81-498c2ecbbd88 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1194646071 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_check_fail.1194646071 |
Directory | /workspace/6.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_dai_errs.2673284800 |
Short name | T866 |
Test name | |
Test status | |
Simulation time | 995988355 ps |
CPU time | 31.77 seconds |
Started | Aug 07 06:36:51 PM PDT 24 |
Finished | Aug 07 06:37:23 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-0d01e92f-8420-4a65-b760-bf22f7dc5ad1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2673284800 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_errs.2673284800 |
Directory | /workspace/6.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_dai_lock.99813350 |
Short name | T134 |
Test name | |
Test status | |
Simulation time | 609578345 ps |
CPU time | 9.84 seconds |
Started | Aug 07 06:36:48 PM PDT 24 |
Finished | Aug 07 06:36:58 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-4c17be6c-ab0f-4319-a370-c16efe0d4287 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=99813350 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_lock.99813350 |
Directory | /workspace/6.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_init_fail.4037777181 |
Short name | T947 |
Test name | |
Test status | |
Simulation time | 143908607 ps |
CPU time | 4.25 seconds |
Started | Aug 07 06:36:54 PM PDT 24 |
Finished | Aug 07 06:36:58 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-1fe5dc77-79ad-42d1-9094-7e53b92bc93c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4037777181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_init_fail.4037777181 |
Directory | /workspace/6.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_macro_errs.2173123369 |
Short name | T1184 |
Test name | |
Test status | |
Simulation time | 301497806 ps |
CPU time | 3.85 seconds |
Started | Aug 07 06:36:56 PM PDT 24 |
Finished | Aug 07 06:37:00 PM PDT 24 |
Peak memory | 242068 kb |
Host | smart-0a70c9bc-7984-4291-a959-567fbb6dded3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2173123369 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_macro_errs.2173123369 |
Directory | /workspace/6.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_key_req.2821580217 |
Short name | T955 |
Test name | |
Test status | |
Simulation time | 1316118115 ps |
CPU time | 12.85 seconds |
Started | Aug 07 06:36:55 PM PDT 24 |
Finished | Aug 07 06:37:08 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-fd68a348-71c5-496b-9873-fe98fd078971 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2821580217 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_key_req.2821580217 |
Directory | /workspace/6.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_lc_esc.2301956168 |
Short name | T337 |
Test name | |
Test status | |
Simulation time | 2186973953 ps |
CPU time | 4.88 seconds |
Started | Aug 07 06:36:48 PM PDT 24 |
Finished | Aug 07 06:36:53 PM PDT 24 |
Peak memory | 241920 kb |
Host | smart-962983c4-e8dc-4090-b803-ef919dbfd448 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2301956168 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_esc.2301956168 |
Directory | /workspace/6.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_lc_req.1803674458 |
Short name | T925 |
Test name | |
Test status | |
Simulation time | 13616828447 ps |
CPU time | 35.78 seconds |
Started | Aug 07 06:36:50 PM PDT 24 |
Finished | Aug 07 06:37:26 PM PDT 24 |
Peak memory | 242088 kb |
Host | smart-2e1e72c5-39f6-4b8b-820c-5e9ca080bf94 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1803674458 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_req.1803674458 |
Directory | /workspace/6.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_regwen.3310205537 |
Short name | T470 |
Test name | |
Test status | |
Simulation time | 2346556112 ps |
CPU time | 8.21 seconds |
Started | Aug 07 06:36:55 PM PDT 24 |
Finished | Aug 07 06:37:03 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-b2b0f17d-d94d-41e8-b9b8-4ce89bc8cc84 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3310205537 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_regwen.3310205537 |
Directory | /workspace/6.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_smoke.889858009 |
Short name | T414 |
Test name | |
Test status | |
Simulation time | 612655348 ps |
CPU time | 6.24 seconds |
Started | Aug 07 06:36:42 PM PDT 24 |
Finished | Aug 07 06:36:48 PM PDT 24 |
Peak memory | 242008 kb |
Host | smart-c8847da4-20cd-4185-89f3-25ae001ab49e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=889858009 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_smoke.889858009 |
Directory | /workspace/6.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_stress_all.1724142091 |
Short name | T375 |
Test name | |
Test status | |
Simulation time | 19277305827 ps |
CPU time | 230.03 seconds |
Started | Aug 07 06:36:56 PM PDT 24 |
Finished | Aug 07 06:40:46 PM PDT 24 |
Peak memory | 257052 kb |
Host | smart-1699e678-b8dc-4228-ad68-4b6f8a7e84de |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1724142091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all. 1724142091 |
Directory | /workspace/6.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_stress_all_with_rand_reset.3081519853 |
Short name | T1055 |
Test name | |
Test status | |
Simulation time | 1183298341586 ps |
CPU time | 3356.02 seconds |
Started | Aug 07 06:36:55 PM PDT 24 |
Finished | Aug 07 07:32:51 PM PDT 24 |
Peak memory | 654596 kb |
Host | smart-bd842aaf-676e-46f3-b790-906b7eecfc74 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3081519853 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all_with_rand_reset.3081519853 |
Directory | /workspace/6.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_test_access.2184103599 |
Short name | T891 |
Test name | |
Test status | |
Simulation time | 394801592 ps |
CPU time | 9.71 seconds |
Started | Aug 07 06:36:55 PM PDT 24 |
Finished | Aug 07 06:37:04 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-ae215e44-a233-4a39-9bbb-d0f4753d9e90 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2184103599 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_test_access.2184103599 |
Directory | /workspace/6.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_init_fail.1818489540 |
Short name | T1156 |
Test name | |
Test status | |
Simulation time | 111660396 ps |
CPU time | 4.45 seconds |
Started | Aug 07 06:41:58 PM PDT 24 |
Finished | Aug 07 06:42:03 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-1aad689b-7030-4f47-b2e2-efeebfa7a631 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1818489540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_init_fail.1818489540 |
Directory | /workspace/60.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_parallel_lc_esc.1601717650 |
Short name | T737 |
Test name | |
Test status | |
Simulation time | 817772703 ps |
CPU time | 13.27 seconds |
Started | Aug 07 06:41:58 PM PDT 24 |
Finished | Aug 07 06:42:12 PM PDT 24 |
Peak memory | 241940 kb |
Host | smart-79afc475-3657-4b9a-9c23-7c4ddd15cbfe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1601717650 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_parallel_lc_esc.1601717650 |
Directory | /workspace/60.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_stress_all_with_rand_reset.2870969116 |
Short name | T999 |
Test name | |
Test status | |
Simulation time | 294868736742 ps |
CPU time | 780.23 seconds |
Started | Aug 07 06:42:00 PM PDT 24 |
Finished | Aug 07 06:55:01 PM PDT 24 |
Peak memory | 275908 kb |
Host | smart-1620834e-4f99-41d2-88f7-af0226d56e55 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2870969116 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_stress_all_with_rand_reset.2870969116 |
Directory | /workspace/60.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_init_fail.1639572227 |
Short name | T631 |
Test name | |
Test status | |
Simulation time | 248276738 ps |
CPU time | 3.66 seconds |
Started | Aug 07 06:42:01 PM PDT 24 |
Finished | Aug 07 06:42:05 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-5fc46878-ae63-4efb-8e3e-d36f08730fea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1639572227 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_init_fail.1639572227 |
Directory | /workspace/61.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_parallel_lc_esc.1309464890 |
Short name | T950 |
Test name | |
Test status | |
Simulation time | 279107207 ps |
CPU time | 7.99 seconds |
Started | Aug 07 06:42:02 PM PDT 24 |
Finished | Aug 07 06:42:10 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-a03787f2-3a9f-434d-aca1-e97fede0ebdf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1309464890 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_parallel_lc_esc.1309464890 |
Directory | /workspace/61.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_stress_all_with_rand_reset.659164924 |
Short name | T243 |
Test name | |
Test status | |
Simulation time | 217393535365 ps |
CPU time | 1593.4 seconds |
Started | Aug 07 06:42:04 PM PDT 24 |
Finished | Aug 07 07:08:38 PM PDT 24 |
Peak memory | 347752 kb |
Host | smart-ddcb7a00-c46e-41a2-bdae-8ae78e74e8a8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=659164924 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_stress_all_with_rand_reset.659164924 |
Directory | /workspace/61.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_init_fail.1698855587 |
Short name | T188 |
Test name | |
Test status | |
Simulation time | 149012759 ps |
CPU time | 4.4 seconds |
Started | Aug 07 06:42:05 PM PDT 24 |
Finished | Aug 07 06:42:09 PM PDT 24 |
Peak memory | 242064 kb |
Host | smart-8d2b5de9-3bd1-4894-8c55-6e5b933023a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1698855587 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_init_fail.1698855587 |
Directory | /workspace/62.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_parallel_lc_esc.1501965966 |
Short name | T259 |
Test name | |
Test status | |
Simulation time | 3737644841 ps |
CPU time | 10.48 seconds |
Started | Aug 07 06:42:03 PM PDT 24 |
Finished | Aug 07 06:42:14 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-fafa3214-2e30-406e-98b0-c250e31fca82 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1501965966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_parallel_lc_esc.1501965966 |
Directory | /workspace/62.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_stress_all_with_rand_reset.919769638 |
Short name | T329 |
Test name | |
Test status | |
Simulation time | 166658588678 ps |
CPU time | 1354.44 seconds |
Started | Aug 07 06:42:05 PM PDT 24 |
Finished | Aug 07 07:04:39 PM PDT 24 |
Peak memory | 298632 kb |
Host | smart-f1ac4a84-645c-4f04-b580-51111a542f2a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=919769638 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_stress_all_with_rand_reset.919769638 |
Directory | /workspace/62.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_init_fail.1138603351 |
Short name | T505 |
Test name | |
Test status | |
Simulation time | 630533155 ps |
CPU time | 4.49 seconds |
Started | Aug 07 06:42:03 PM PDT 24 |
Finished | Aug 07 06:42:08 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-bb6a10c4-bfb1-46ae-97a1-08e278eeab12 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1138603351 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_init_fail.1138603351 |
Directory | /workspace/63.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_parallel_lc_esc.2300241653 |
Short name | T1043 |
Test name | |
Test status | |
Simulation time | 4588378848 ps |
CPU time | 14.5 seconds |
Started | Aug 07 06:42:00 PM PDT 24 |
Finished | Aug 07 06:42:15 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-c5728832-c9b9-4b14-977f-d68520b8ec26 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2300241653 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_parallel_lc_esc.2300241653 |
Directory | /workspace/63.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_stress_all_with_rand_reset.2526699875 |
Short name | T291 |
Test name | |
Test status | |
Simulation time | 406808117974 ps |
CPU time | 1609.2 seconds |
Started | Aug 07 06:42:02 PM PDT 24 |
Finished | Aug 07 07:08:52 PM PDT 24 |
Peak memory | 452576 kb |
Host | smart-e52a5788-6854-468e-911c-aaf9152f9604 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2526699875 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_stress_all_with_rand_reset.2526699875 |
Directory | /workspace/63.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_init_fail.2950309344 |
Short name | T341 |
Test name | |
Test status | |
Simulation time | 133739701 ps |
CPU time | 3.53 seconds |
Started | Aug 07 06:42:04 PM PDT 24 |
Finished | Aug 07 06:42:07 PM PDT 24 |
Peak memory | 241900 kb |
Host | smart-6519ea1e-afad-409d-8578-bfad03a8490d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2950309344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_init_fail.2950309344 |
Directory | /workspace/64.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_parallel_lc_esc.2512658828 |
Short name | T410 |
Test name | |
Test status | |
Simulation time | 191622875 ps |
CPU time | 4.12 seconds |
Started | Aug 07 06:42:02 PM PDT 24 |
Finished | Aug 07 06:42:06 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-089f8d64-9129-487f-a1e5-93ded4e5bc3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2512658828 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_parallel_lc_esc.2512658828 |
Directory | /workspace/64.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_stress_all_with_rand_reset.2857610397 |
Short name | T862 |
Test name | |
Test status | |
Simulation time | 39175048014 ps |
CPU time | 425.7 seconds |
Started | Aug 07 06:42:10 PM PDT 24 |
Finished | Aug 07 06:49:16 PM PDT 24 |
Peak memory | 257040 kb |
Host | smart-06ffca6b-6b45-4cc0-b057-91155bce3deb |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2857610397 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_stress_all_with_rand_reset.2857610397 |
Directory | /workspace/64.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_parallel_lc_esc.475088527 |
Short name | T704 |
Test name | |
Test status | |
Simulation time | 273913303 ps |
CPU time | 7.02 seconds |
Started | Aug 07 06:42:13 PM PDT 24 |
Finished | Aug 07 06:42:20 PM PDT 24 |
Peak memory | 241876 kb |
Host | smart-9f57e338-06a9-4be7-9a55-7857e2297135 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=475088527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_parallel_lc_esc.475088527 |
Directory | /workspace/65.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_stress_all_with_rand_reset.783880534 |
Short name | T289 |
Test name | |
Test status | |
Simulation time | 196022635612 ps |
CPU time | 3879.58 seconds |
Started | Aug 07 06:42:11 PM PDT 24 |
Finished | Aug 07 07:46:51 PM PDT 24 |
Peak memory | 754556 kb |
Host | smart-7267f0ec-655f-454e-bce6-8bf145ee38a4 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=783880534 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_stress_all_with_rand_reset.783880534 |
Directory | /workspace/65.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_init_fail.769622402 |
Short name | T458 |
Test name | |
Test status | |
Simulation time | 1824707711 ps |
CPU time | 4.48 seconds |
Started | Aug 07 06:42:07 PM PDT 24 |
Finished | Aug 07 06:42:12 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-589b41e9-270e-4109-a566-cecc9a887f05 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=769622402 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_init_fail.769622402 |
Directory | /workspace/66.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_parallel_lc_esc.2202489735 |
Short name | T787 |
Test name | |
Test status | |
Simulation time | 4603777208 ps |
CPU time | 32.15 seconds |
Started | Aug 07 06:42:08 PM PDT 24 |
Finished | Aug 07 06:42:40 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-82bc5959-322e-4c75-bf69-358d354ddc86 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2202489735 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_parallel_lc_esc.2202489735 |
Directory | /workspace/66.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_stress_all_with_rand_reset.1712131868 |
Short name | T142 |
Test name | |
Test status | |
Simulation time | 293351895072 ps |
CPU time | 1174.38 seconds |
Started | Aug 07 06:42:08 PM PDT 24 |
Finished | Aug 07 07:01:43 PM PDT 24 |
Peak memory | 257228 kb |
Host | smart-991c1d6f-9a91-4e6e-8c79-0abedd3e9f6e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1712131868 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_stress_all_with_rand_reset.1712131868 |
Directory | /workspace/66.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_init_fail.1583159423 |
Short name | T391 |
Test name | |
Test status | |
Simulation time | 599110989 ps |
CPU time | 4.84 seconds |
Started | Aug 07 06:42:08 PM PDT 24 |
Finished | Aug 07 06:42:13 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-2f8ddf02-c89c-4a52-8f80-3929e6e187a9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1583159423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_init_fail.1583159423 |
Directory | /workspace/67.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_parallel_lc_esc.3067740043 |
Short name | T586 |
Test name | |
Test status | |
Simulation time | 246699370 ps |
CPU time | 4.35 seconds |
Started | Aug 07 06:42:08 PM PDT 24 |
Finished | Aug 07 06:42:13 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-3bc93a33-acfa-488b-9a65-1d5f9d11fc93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3067740043 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_parallel_lc_esc.3067740043 |
Directory | /workspace/67.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_init_fail.314927495 |
Short name | T850 |
Test name | |
Test status | |
Simulation time | 436134473 ps |
CPU time | 3.63 seconds |
Started | Aug 07 06:42:13 PM PDT 24 |
Finished | Aug 07 06:42:17 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-658260c3-5b81-42ca-a3a5-7aad705d2b31 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=314927495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_init_fail.314927495 |
Directory | /workspace/68.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_parallel_lc_esc.3985272024 |
Short name | T427 |
Test name | |
Test status | |
Simulation time | 703287835 ps |
CPU time | 8.21 seconds |
Started | Aug 07 06:42:07 PM PDT 24 |
Finished | Aug 07 06:42:15 PM PDT 24 |
Peak memory | 241172 kb |
Host | smart-a42e7886-5962-4d0f-a887-1766087bebd7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3985272024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_parallel_lc_esc.3985272024 |
Directory | /workspace/68.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_init_fail.977700853 |
Short name | T172 |
Test name | |
Test status | |
Simulation time | 123067136 ps |
CPU time | 3.87 seconds |
Started | Aug 07 06:42:09 PM PDT 24 |
Finished | Aug 07 06:42:13 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-ddb93dac-0815-4118-9449-fe854efe22fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=977700853 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_init_fail.977700853 |
Directory | /workspace/69.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_parallel_lc_esc.3666617267 |
Short name | T334 |
Test name | |
Test status | |
Simulation time | 304440921 ps |
CPU time | 8.39 seconds |
Started | Aug 07 06:42:10 PM PDT 24 |
Finished | Aug 07 06:42:19 PM PDT 24 |
Peak memory | 241864 kb |
Host | smart-f3ed858d-7a7e-4e77-917a-6c5f24f669d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3666617267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_parallel_lc_esc.3666617267 |
Directory | /workspace/69.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_stress_all_with_rand_reset.267579353 |
Short name | T44 |
Test name | |
Test status | |
Simulation time | 43452850297 ps |
CPU time | 1125.23 seconds |
Started | Aug 07 06:42:09 PM PDT 24 |
Finished | Aug 07 07:00:54 PM PDT 24 |
Peak memory | 281564 kb |
Host | smart-c5a74abb-28e4-4507-b13c-a5a84bfd4695 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=267579353 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_stress_all_with_rand_reset.267579353 |
Directory | /workspace/69.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_alert_test.1757848754 |
Short name | T822 |
Test name | |
Test status | |
Simulation time | 171631675 ps |
CPU time | 1.75 seconds |
Started | Aug 07 06:37:00 PM PDT 24 |
Finished | Aug 07 06:37:01 PM PDT 24 |
Peak memory | 240448 kb |
Host | smart-eb6cbb40-9855-4ef7-98e4-7f31c1bae9e6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1757848754 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_alert_test.1757848754 |
Directory | /workspace/7.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_background_chks.4120928672 |
Short name | T827 |
Test name | |
Test status | |
Simulation time | 1253847882 ps |
CPU time | 17.71 seconds |
Started | Aug 07 06:36:55 PM PDT 24 |
Finished | Aug 07 06:37:13 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-30b8d814-70e9-4605-8cd5-d1722d6c656f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4120928672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_background_chks.4120928672 |
Directory | /workspace/7.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_check_fail.1068406856 |
Short name | T95 |
Test name | |
Test status | |
Simulation time | 1781688820 ps |
CPU time | 21.04 seconds |
Started | Aug 07 06:37:00 PM PDT 24 |
Finished | Aug 07 06:37:22 PM PDT 24 |
Peak memory | 248524 kb |
Host | smart-fc7f5c72-67a9-4272-bbff-03f90ee8b5ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1068406856 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_check_fail.1068406856 |
Directory | /workspace/7.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_dai_errs.1951779904 |
Short name | T967 |
Test name | |
Test status | |
Simulation time | 1130207267 ps |
CPU time | 18.76 seconds |
Started | Aug 07 06:37:00 PM PDT 24 |
Finished | Aug 07 06:37:19 PM PDT 24 |
Peak memory | 242092 kb |
Host | smart-a3d5f1f8-f171-4018-9058-7f24b8eec1e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1951779904 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_errs.1951779904 |
Directory | /workspace/7.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_dai_lock.1563631953 |
Short name | T680 |
Test name | |
Test status | |
Simulation time | 1034726294 ps |
CPU time | 27.93 seconds |
Started | Aug 07 06:36:56 PM PDT 24 |
Finished | Aug 07 06:37:24 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-b5c540d8-4b87-4a60-8b43-53f78c333646 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1563631953 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_lock.1563631953 |
Directory | /workspace/7.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_init_fail.742713225 |
Short name | T196 |
Test name | |
Test status | |
Simulation time | 180234396 ps |
CPU time | 4 seconds |
Started | Aug 07 06:36:58 PM PDT 24 |
Finished | Aug 07 06:37:02 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-c2422c0f-ceb8-4c77-a2bf-36876df904ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=742713225 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_init_fail.742713225 |
Directory | /workspace/7.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_macro_errs.413579054 |
Short name | T815 |
Test name | |
Test status | |
Simulation time | 6187662691 ps |
CPU time | 44.97 seconds |
Started | Aug 07 06:37:00 PM PDT 24 |
Finished | Aug 07 06:37:45 PM PDT 24 |
Peak memory | 260796 kb |
Host | smart-b1d7ee09-645a-4337-90ea-ec8a0df5911e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=413579054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_macro_errs.413579054 |
Directory | /workspace/7.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_key_req.4060993872 |
Short name | T1099 |
Test name | |
Test status | |
Simulation time | 3275946252 ps |
CPU time | 32.41 seconds |
Started | Aug 07 06:37:01 PM PDT 24 |
Finished | Aug 07 06:37:33 PM PDT 24 |
Peak memory | 248672 kb |
Host | smart-589d0d76-8e65-47da-926f-4510a3353bf8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4060993872 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_key_req.4060993872 |
Directory | /workspace/7.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_lc_esc.2259709835 |
Short name | T495 |
Test name | |
Test status | |
Simulation time | 280964694 ps |
CPU time | 6.62 seconds |
Started | Aug 07 06:36:56 PM PDT 24 |
Finished | Aug 07 06:37:03 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-be9d6e32-7255-466e-a0e0-dd95d29cfe6a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2259709835 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_esc.2259709835 |
Directory | /workspace/7.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_lc_req.3700342850 |
Short name | T468 |
Test name | |
Test status | |
Simulation time | 1434814083 ps |
CPU time | 19 seconds |
Started | Aug 07 06:36:55 PM PDT 24 |
Finished | Aug 07 06:37:14 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-95bd8bc4-03b8-43c5-b558-8b69bc35114a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3700342850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_req.3700342850 |
Directory | /workspace/7.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_smoke.2509065070 |
Short name | T643 |
Test name | |
Test status | |
Simulation time | 811211919 ps |
CPU time | 10.54 seconds |
Started | Aug 07 06:36:55 PM PDT 24 |
Finished | Aug 07 06:37:06 PM PDT 24 |
Peak memory | 248504 kb |
Host | smart-b35262d5-a659-402f-b989-fdf3e180d310 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2509065070 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_smoke.2509065070 |
Directory | /workspace/7.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_stress_all.3245211299 |
Short name | T637 |
Test name | |
Test status | |
Simulation time | 2942964387 ps |
CPU time | 47.68 seconds |
Started | Aug 07 06:37:00 PM PDT 24 |
Finished | Aug 07 06:37:48 PM PDT 24 |
Peak memory | 244216 kb |
Host | smart-765208fb-4939-4fdf-8bc2-2f428adfded6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3245211299 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all. 3245211299 |
Directory | /workspace/7.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_test_access.2480833438 |
Short name | T735 |
Test name | |
Test status | |
Simulation time | 281586100 ps |
CPU time | 10.45 seconds |
Started | Aug 07 06:36:59 PM PDT 24 |
Finished | Aug 07 06:37:10 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-d516b452-1c2e-4475-8f5a-6a6d2b79f57f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2480833438 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_test_access.2480833438 |
Directory | /workspace/7.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_init_fail.730407591 |
Short name | T1178 |
Test name | |
Test status | |
Simulation time | 535328977 ps |
CPU time | 4.68 seconds |
Started | Aug 07 06:42:08 PM PDT 24 |
Finished | Aug 07 06:42:13 PM PDT 24 |
Peak memory | 242036 kb |
Host | smart-6fe0608c-f902-4684-819a-245facd1ad18 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=730407591 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_init_fail.730407591 |
Directory | /workspace/70.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_parallel_lc_esc.1187675864 |
Short name | T340 |
Test name | |
Test status | |
Simulation time | 217603377 ps |
CPU time | 4.44 seconds |
Started | Aug 07 06:42:07 PM PDT 24 |
Finished | Aug 07 06:42:12 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-d5001ee9-0ce4-4d13-b84f-16b17e45bc3f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1187675864 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_parallel_lc_esc.1187675864 |
Directory | /workspace/70.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_stress_all_with_rand_reset.2367338714 |
Short name | T156 |
Test name | |
Test status | |
Simulation time | 101808287306 ps |
CPU time | 720.36 seconds |
Started | Aug 07 06:42:13 PM PDT 24 |
Finished | Aug 07 06:54:14 PM PDT 24 |
Peak memory | 264580 kb |
Host | smart-9eafcb59-d6a4-4e34-8872-c7794f0d39d3 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2367338714 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_stress_all_with_rand_reset.2367338714 |
Directory | /workspace/70.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_init_fail.1208392218 |
Short name | T425 |
Test name | |
Test status | |
Simulation time | 165949791 ps |
CPU time | 4.43 seconds |
Started | Aug 07 06:42:12 PM PDT 24 |
Finished | Aug 07 06:42:16 PM PDT 24 |
Peak memory | 242032 kb |
Host | smart-b2f47341-11bc-421c-a60b-6417951a2b3d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1208392218 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_init_fail.1208392218 |
Directory | /workspace/71.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_parallel_lc_esc.1499323634 |
Short name | T1122 |
Test name | |
Test status | |
Simulation time | 3520869172 ps |
CPU time | 8.36 seconds |
Started | Aug 07 06:42:13 PM PDT 24 |
Finished | Aug 07 06:42:22 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-ede1c07f-8c14-450d-be6b-16f14adbcb1d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1499323634 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_parallel_lc_esc.1499323634 |
Directory | /workspace/71.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_stress_all_with_rand_reset.3837403452 |
Short name | T182 |
Test name | |
Test status | |
Simulation time | 198015309934 ps |
CPU time | 1374.54 seconds |
Started | Aug 07 06:42:14 PM PDT 24 |
Finished | Aug 07 07:05:09 PM PDT 24 |
Peak memory | 263048 kb |
Host | smart-d303cabd-27e9-4edf-b30d-520855e632ea |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3837403452 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_stress_all_with_rand_reset.3837403452 |
Directory | /workspace/71.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_init_fail.3325917781 |
Short name | T234 |
Test name | |
Test status | |
Simulation time | 171874354 ps |
CPU time | 3.27 seconds |
Started | Aug 07 06:42:14 PM PDT 24 |
Finished | Aug 07 06:42:18 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-77eb40d5-ade9-42a2-916c-f636c0d674ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3325917781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_init_fail.3325917781 |
Directory | /workspace/72.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_parallel_lc_esc.1967943377 |
Short name | T509 |
Test name | |
Test status | |
Simulation time | 4752728118 ps |
CPU time | 26.5 seconds |
Started | Aug 07 06:42:13 PM PDT 24 |
Finished | Aug 07 06:42:39 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-53c154a4-1c6b-4122-ba89-31fb66018e2e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1967943377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_parallel_lc_esc.1967943377 |
Directory | /workspace/72.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_stress_all_with_rand_reset.1833782447 |
Short name | T283 |
Test name | |
Test status | |
Simulation time | 157420199890 ps |
CPU time | 2154.46 seconds |
Started | Aug 07 06:42:13 PM PDT 24 |
Finished | Aug 07 07:18:08 PM PDT 24 |
Peak memory | 297624 kb |
Host | smart-fe73f227-f486-4087-b1d3-c0031d6e539b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1833782447 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_stress_all_with_rand_reset.1833782447 |
Directory | /workspace/72.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_init_fail.934398069 |
Short name | T793 |
Test name | |
Test status | |
Simulation time | 1935643900 ps |
CPU time | 4.37 seconds |
Started | Aug 07 06:42:14 PM PDT 24 |
Finished | Aug 07 06:42:18 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-159271c8-c552-4c6c-884d-ce4c90c8d052 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=934398069 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_init_fail.934398069 |
Directory | /workspace/73.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_parallel_lc_esc.3829578390 |
Short name | T485 |
Test name | |
Test status | |
Simulation time | 2029132198 ps |
CPU time | 7.86 seconds |
Started | Aug 07 06:42:13 PM PDT 24 |
Finished | Aug 07 06:42:21 PM PDT 24 |
Peak memory | 242048 kb |
Host | smart-b9ce64c3-1159-4f81-b8b6-1ab82ef3519b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3829578390 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_parallel_lc_esc.3829578390 |
Directory | /workspace/73.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_stress_all_with_rand_reset.355342002 |
Short name | T147 |
Test name | |
Test status | |
Simulation time | 36887416460 ps |
CPU time | 507.35 seconds |
Started | Aug 07 06:42:18 PM PDT 24 |
Finished | Aug 07 06:50:46 PM PDT 24 |
Peak memory | 266748 kb |
Host | smart-0968a645-b87c-4a55-a31a-a1df0a6652f2 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=355342002 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_stress_all_with_rand_reset.355342002 |
Directory | /workspace/73.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_init_fail.588828054 |
Short name | T948 |
Test name | |
Test status | |
Simulation time | 156008935 ps |
CPU time | 4.18 seconds |
Started | Aug 07 06:42:18 PM PDT 24 |
Finished | Aug 07 06:42:23 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-7274723b-aa47-4dac-ad37-b1362a5ca4ea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=588828054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_init_fail.588828054 |
Directory | /workspace/74.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_parallel_lc_esc.85975007 |
Short name | T122 |
Test name | |
Test status | |
Simulation time | 2370735263 ps |
CPU time | 16.27 seconds |
Started | Aug 07 06:42:17 PM PDT 24 |
Finished | Aug 07 06:42:34 PM PDT 24 |
Peak memory | 242084 kb |
Host | smart-e164d1e2-149f-45ca-8e77-40579a7ada10 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=85975007 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_parallel_lc_esc.85975007 |
Directory | /workspace/74.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_stress_all_with_rand_reset.3587384661 |
Short name | T286 |
Test name | |
Test status | |
Simulation time | 51701124573 ps |
CPU time | 890.08 seconds |
Started | Aug 07 06:42:19 PM PDT 24 |
Finished | Aug 07 06:57:09 PM PDT 24 |
Peak memory | 264364 kb |
Host | smart-422571af-9067-47c0-b284-c8a62ef342b6 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3587384661 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_stress_all_with_rand_reset.3587384661 |
Directory | /workspace/74.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_init_fail.1146664309 |
Short name | T77 |
Test name | |
Test status | |
Simulation time | 134442373 ps |
CPU time | 4.14 seconds |
Started | Aug 07 06:42:16 PM PDT 24 |
Finished | Aug 07 06:42:20 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-48d274a1-c2c8-4cb6-8d4e-bad13ab83e15 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1146664309 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_init_fail.1146664309 |
Directory | /workspace/75.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_parallel_lc_esc.2888792219 |
Short name | T971 |
Test name | |
Test status | |
Simulation time | 2295085341 ps |
CPU time | 5.66 seconds |
Started | Aug 07 06:42:18 PM PDT 24 |
Finished | Aug 07 06:42:24 PM PDT 24 |
Peak memory | 241932 kb |
Host | smart-4411af69-2279-4120-90c8-e3adf33f59d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2888792219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_parallel_lc_esc.2888792219 |
Directory | /workspace/75.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_stress_all_with_rand_reset.2997168965 |
Short name | T642 |
Test name | |
Test status | |
Simulation time | 85906435892 ps |
CPU time | 1491.03 seconds |
Started | Aug 07 06:42:18 PM PDT 24 |
Finished | Aug 07 07:07:09 PM PDT 24 |
Peak memory | 445396 kb |
Host | smart-34c93341-d8ce-44cc-969b-677c6ceefbfa |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2997168965 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_stress_all_with_rand_reset.2997168965 |
Directory | /workspace/75.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_init_fail.3398966098 |
Short name | T1138 |
Test name | |
Test status | |
Simulation time | 100810287 ps |
CPU time | 3.43 seconds |
Started | Aug 07 06:42:17 PM PDT 24 |
Finished | Aug 07 06:42:21 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-ac9b6c12-2891-49f6-9c99-91c43388bdbe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3398966098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_init_fail.3398966098 |
Directory | /workspace/76.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_parallel_lc_esc.301578767 |
Short name | T795 |
Test name | |
Test status | |
Simulation time | 2472076862 ps |
CPU time | 23.42 seconds |
Started | Aug 07 06:42:16 PM PDT 24 |
Finished | Aug 07 06:42:40 PM PDT 24 |
Peak memory | 242092 kb |
Host | smart-c0f65c4e-fb79-4783-8bb8-67f0e6bdec6b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=301578767 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_parallel_lc_esc.301578767 |
Directory | /workspace/76.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_init_fail.295153791 |
Short name | T766 |
Test name | |
Test status | |
Simulation time | 2555411308 ps |
CPU time | 4.28 seconds |
Started | Aug 07 06:42:18 PM PDT 24 |
Finished | Aug 07 06:42:23 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-82bfb626-d89e-4205-8fce-c98e77e7afc3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=295153791 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_init_fail.295153791 |
Directory | /workspace/77.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_parallel_lc_esc.204450798 |
Short name | T530 |
Test name | |
Test status | |
Simulation time | 1866155168 ps |
CPU time | 7.1 seconds |
Started | Aug 07 06:42:22 PM PDT 24 |
Finished | Aug 07 06:42:29 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-ab460e10-dd54-417f-9d64-6a241778b0bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=204450798 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_parallel_lc_esc.204450798 |
Directory | /workspace/77.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_stress_all_with_rand_reset.2402978037 |
Short name | T722 |
Test name | |
Test status | |
Simulation time | 268028510109 ps |
CPU time | 2518.34 seconds |
Started | Aug 07 06:42:20 PM PDT 24 |
Finished | Aug 07 07:24:19 PM PDT 24 |
Peak memory | 615804 kb |
Host | smart-67c84ad5-2b86-45e5-96b1-55fa069f1535 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2402978037 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_stress_all_with_rand_reset.2402978037 |
Directory | /workspace/77.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_init_fail.1576447176 |
Short name | T640 |
Test name | |
Test status | |
Simulation time | 217565348 ps |
CPU time | 4.26 seconds |
Started | Aug 07 06:42:25 PM PDT 24 |
Finished | Aug 07 06:42:29 PM PDT 24 |
Peak memory | 241928 kb |
Host | smart-deeb7807-86f2-4009-8877-9375834e2168 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1576447176 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_init_fail.1576447176 |
Directory | /workspace/78.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_parallel_lc_esc.1001307417 |
Short name | T1070 |
Test name | |
Test status | |
Simulation time | 3277488439 ps |
CPU time | 15.74 seconds |
Started | Aug 07 06:42:20 PM PDT 24 |
Finished | Aug 07 06:42:36 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-22d38887-f150-4f91-b67c-bd6d55576799 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1001307417 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_parallel_lc_esc.1001307417 |
Directory | /workspace/78.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_init_fail.3688483836 |
Short name | T517 |
Test name | |
Test status | |
Simulation time | 203730559 ps |
CPU time | 3.08 seconds |
Started | Aug 07 06:42:25 PM PDT 24 |
Finished | Aug 07 06:42:28 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-6d01b936-943f-4a47-a1c8-671b93102c3a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3688483836 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_init_fail.3688483836 |
Directory | /workspace/79.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_parallel_lc_esc.2576648654 |
Short name | T883 |
Test name | |
Test status | |
Simulation time | 142070836 ps |
CPU time | 6.38 seconds |
Started | Aug 07 06:42:26 PM PDT 24 |
Finished | Aug 07 06:42:32 PM PDT 24 |
Peak memory | 242104 kb |
Host | smart-4c4f93f1-0151-46fd-beb2-08856fcc67da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2576648654 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_parallel_lc_esc.2576648654 |
Directory | /workspace/79.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_alert_test.4222324086 |
Short name | T657 |
Test name | |
Test status | |
Simulation time | 92172191 ps |
CPU time | 2.24 seconds |
Started | Aug 07 06:37:12 PM PDT 24 |
Finished | Aug 07 06:37:14 PM PDT 24 |
Peak memory | 240512 kb |
Host | smart-66e70c0d-b014-4fb0-95bc-af2a2fb13b7f |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4222324086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_alert_test.4222324086 |
Directory | /workspace/8.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_background_chks.11099875 |
Short name | T608 |
Test name | |
Test status | |
Simulation time | 602383622 ps |
CPU time | 18.5 seconds |
Started | Aug 07 06:37:00 PM PDT 24 |
Finished | Aug 07 06:37:19 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-c8dadfef-b6e9-49ca-9e2b-76b04cd51279 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=11099875 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_background_chks.11099875 |
Directory | /workspace/8.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_check_fail.2298240440 |
Short name | T74 |
Test name | |
Test status | |
Simulation time | 423273473 ps |
CPU time | 8.55 seconds |
Started | Aug 07 06:37:07 PM PDT 24 |
Finished | Aug 07 06:37:16 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-a772d823-7a1b-4247-8d82-05a305da225e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2298240440 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_check_fail.2298240440 |
Directory | /workspace/8.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_dai_errs.1388380788 |
Short name | T1051 |
Test name | |
Test status | |
Simulation time | 1525622550 ps |
CPU time | 40.77 seconds |
Started | Aug 07 06:37:05 PM PDT 24 |
Finished | Aug 07 06:37:46 PM PDT 24 |
Peak memory | 248700 kb |
Host | smart-8ddec34a-2705-439a-8577-42fdad868fce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1388380788 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_errs.1388380788 |
Directory | /workspace/8.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_dai_lock.2429326746 |
Short name | T611 |
Test name | |
Test status | |
Simulation time | 11910555598 ps |
CPU time | 22.7 seconds |
Started | Aug 07 06:37:08 PM PDT 24 |
Finished | Aug 07 06:37:30 PM PDT 24 |
Peak memory | 248632 kb |
Host | smart-0118d667-b3f2-49d2-b436-5a2a693626fa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2429326746 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_lock.2429326746 |
Directory | /workspace/8.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_init_fail.796847793 |
Short name | T973 |
Test name | |
Test status | |
Simulation time | 690152965 ps |
CPU time | 5.51 seconds |
Started | Aug 07 06:36:59 PM PDT 24 |
Finished | Aug 07 06:37:04 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-d07a479e-8190-419c-a26a-659dad5797f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=796847793 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_init_fail.796847793 |
Directory | /workspace/8.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_macro_errs.2345762347 |
Short name | T491 |
Test name | |
Test status | |
Simulation time | 3851513340 ps |
CPU time | 48.67 seconds |
Started | Aug 07 06:37:05 PM PDT 24 |
Finished | Aug 07 06:37:54 PM PDT 24 |
Peak memory | 259800 kb |
Host | smart-92ed800e-2a97-464b-b15a-08c3a25b3544 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2345762347 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_macro_errs.2345762347 |
Directory | /workspace/8.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_key_req.150150096 |
Short name | T916 |
Test name | |
Test status | |
Simulation time | 198385341 ps |
CPU time | 5.75 seconds |
Started | Aug 07 06:37:07 PM PDT 24 |
Finished | Aug 07 06:37:12 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-026d78f4-fa63-4757-8c60-b28fe541f079 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=150150096 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_key_req.150150096 |
Directory | /workspace/8.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_lc_esc.2352316574 |
Short name | T760 |
Test name | |
Test status | |
Simulation time | 1529572321 ps |
CPU time | 5.62 seconds |
Started | Aug 07 06:37:06 PM PDT 24 |
Finished | Aug 07 06:37:12 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-f9ed5f2b-b220-4f9b-b005-e039060f9a51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2352316574 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_esc.2352316574 |
Directory | /workspace/8.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_lc_req.2638769803 |
Short name | T647 |
Test name | |
Test status | |
Simulation time | 3952578202 ps |
CPU time | 11.77 seconds |
Started | Aug 07 06:37:07 PM PDT 24 |
Finished | Aug 07 06:37:19 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-6c41c208-69d2-4d14-bb0a-35c3dfc19c5b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2638769803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_req.2638769803 |
Directory | /workspace/8.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_regwen.2480519905 |
Short name | T117 |
Test name | |
Test status | |
Simulation time | 502485485 ps |
CPU time | 8.04 seconds |
Started | Aug 07 06:37:11 PM PDT 24 |
Finished | Aug 07 06:37:19 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-baf87c67-68cd-40f8-9b51-72f4e6cba542 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2480519905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_regwen.2480519905 |
Directory | /workspace/8.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_smoke.2837415644 |
Short name | T430 |
Test name | |
Test status | |
Simulation time | 345442481 ps |
CPU time | 6.71 seconds |
Started | Aug 07 06:37:00 PM PDT 24 |
Finished | Aug 07 06:37:07 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-050cb91a-02d1-441c-8c50-969324a4efdb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2837415644 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_smoke.2837415644 |
Directory | /workspace/8.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_stress_all.2178456483 |
Short name | T101 |
Test name | |
Test status | |
Simulation time | 7753266312 ps |
CPU time | 12.87 seconds |
Started | Aug 07 06:37:14 PM PDT 24 |
Finished | Aug 07 06:37:27 PM PDT 24 |
Peak memory | 241692 kb |
Host | smart-ed4672ad-c7c7-4f48-aa63-301e05fc2517 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2178456483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all. 2178456483 |
Directory | /workspace/8.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_stress_all_with_rand_reset.2104464925 |
Short name | T282 |
Test name | |
Test status | |
Simulation time | 785853529835 ps |
CPU time | 1319.05 seconds |
Started | Aug 07 06:37:14 PM PDT 24 |
Finished | Aug 07 06:59:13 PM PDT 24 |
Peak memory | 443372 kb |
Host | smart-55db19a8-5da2-40f5-a76a-6c8d6ac341a9 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2104464925 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all_with_rand_reset.2104464925 |
Directory | /workspace/8.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_test_access.3785242941 |
Short name | T1167 |
Test name | |
Test status | |
Simulation time | 1441367057 ps |
CPU time | 18.59 seconds |
Started | Aug 07 06:37:09 PM PDT 24 |
Finished | Aug 07 06:37:28 PM PDT 24 |
Peak memory | 248692 kb |
Host | smart-28022ddf-9575-42f1-9a9f-d0fa862b08bf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3785242941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_test_access.3785242941 |
Directory | /workspace/8.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_init_fail.942113388 |
Short name | T715 |
Test name | |
Test status | |
Simulation time | 375819121 ps |
CPU time | 3.51 seconds |
Started | Aug 07 06:42:27 PM PDT 24 |
Finished | Aug 07 06:42:31 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-238d157e-12da-4637-a5a5-bd96d7deb5d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=942113388 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_init_fail.942113388 |
Directory | /workspace/80.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_parallel_lc_esc.3376746513 |
Short name | T1166 |
Test name | |
Test status | |
Simulation time | 801718956 ps |
CPU time | 11.37 seconds |
Started | Aug 07 06:42:26 PM PDT 24 |
Finished | Aug 07 06:42:38 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-535b1d50-9caf-4819-96e7-f9a41674f022 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3376746513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_parallel_lc_esc.3376746513 |
Directory | /workspace/80.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_stress_all_with_rand_reset.3963571195 |
Short name | T251 |
Test name | |
Test status | |
Simulation time | 259672928594 ps |
CPU time | 574.94 seconds |
Started | Aug 07 06:42:26 PM PDT 24 |
Finished | Aug 07 06:52:01 PM PDT 24 |
Peak memory | 322756 kb |
Host | smart-9b460bf6-c950-4426-82c9-9ce38046a9ee |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3963571195 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_stress_all_with_rand_reset.3963571195 |
Directory | /workspace/80.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_init_fail.4118412238 |
Short name | T520 |
Test name | |
Test status | |
Simulation time | 168532112 ps |
CPU time | 4.16 seconds |
Started | Aug 07 06:42:27 PM PDT 24 |
Finished | Aug 07 06:42:31 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-7b62e196-3d9e-41f1-bb12-f5950f5b2f23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4118412238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_init_fail.4118412238 |
Directory | /workspace/81.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_parallel_lc_esc.979038503 |
Short name | T1182 |
Test name | |
Test status | |
Simulation time | 273500652 ps |
CPU time | 6.98 seconds |
Started | Aug 07 06:42:26 PM PDT 24 |
Finished | Aug 07 06:42:33 PM PDT 24 |
Peak memory | 241876 kb |
Host | smart-b6ae992c-a0cb-4547-a633-767dce992700 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=979038503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_parallel_lc_esc.979038503 |
Directory | /workspace/81.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_stress_all_with_rand_reset.3236868335 |
Short name | T696 |
Test name | |
Test status | |
Simulation time | 41411424897 ps |
CPU time | 523.64 seconds |
Started | Aug 07 06:42:27 PM PDT 24 |
Finished | Aug 07 06:51:11 PM PDT 24 |
Peak memory | 265192 kb |
Host | smart-4221cbcf-6c46-4505-a33b-1ecccfb882dc |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3236868335 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_stress_all_with_rand_reset.3236868335 |
Directory | /workspace/81.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_init_fail.21819504 |
Short name | T125 |
Test name | |
Test status | |
Simulation time | 237376668 ps |
CPU time | 3.71 seconds |
Started | Aug 07 06:42:26 PM PDT 24 |
Finished | Aug 07 06:42:30 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-7417ad12-a32c-4c9e-9136-b8e4f014a042 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=21819504 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_init_fail.21819504 |
Directory | /workspace/82.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_parallel_lc_esc.1159209976 |
Short name | T1059 |
Test name | |
Test status | |
Simulation time | 484910800 ps |
CPU time | 7.16 seconds |
Started | Aug 07 06:42:26 PM PDT 24 |
Finished | Aug 07 06:42:33 PM PDT 24 |
Peak memory | 241836 kb |
Host | smart-f6386a02-cc47-48e2-bfb6-ece4c500ca76 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1159209976 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_parallel_lc_esc.1159209976 |
Directory | /workspace/82.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_stress_all_with_rand_reset.1189504521 |
Short name | T19 |
Test name | |
Test status | |
Simulation time | 80043174677 ps |
CPU time | 1067.48 seconds |
Started | Aug 07 06:42:25 PM PDT 24 |
Finished | Aug 07 07:00:13 PM PDT 24 |
Peak memory | 512912 kb |
Host | smart-0d25c714-6f74-4368-a82f-17f9f9dd1a30 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1189504521 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_stress_all_with_rand_reset.1189504521 |
Directory | /workspace/82.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_init_fail.4084906628 |
Short name | T39 |
Test name | |
Test status | |
Simulation time | 558378961 ps |
CPU time | 5.13 seconds |
Started | Aug 07 06:42:32 PM PDT 24 |
Finished | Aug 07 06:42:37 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-dec78b77-f3e5-4ccb-a2b1-d8f52af0b7e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4084906628 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_init_fail.4084906628 |
Directory | /workspace/83.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_parallel_lc_esc.743255478 |
Short name | T150 |
Test name | |
Test status | |
Simulation time | 4433991099 ps |
CPU time | 28.44 seconds |
Started | Aug 07 06:42:31 PM PDT 24 |
Finished | Aug 07 06:43:00 PM PDT 24 |
Peak memory | 241880 kb |
Host | smart-8a6ef0d2-32ba-4258-863b-1c81472b238b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=743255478 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_parallel_lc_esc.743255478 |
Directory | /workspace/83.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_init_fail.1951897218 |
Short name | T734 |
Test name | |
Test status | |
Simulation time | 202579782 ps |
CPU time | 4.11 seconds |
Started | Aug 07 06:42:32 PM PDT 24 |
Finished | Aug 07 06:42:36 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-9246ce07-25bd-4087-bc4e-78b2e389b3ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1951897218 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_init_fail.1951897218 |
Directory | /workspace/84.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_parallel_lc_esc.3479822562 |
Short name | T986 |
Test name | |
Test status | |
Simulation time | 420718526 ps |
CPU time | 9.78 seconds |
Started | Aug 07 06:42:33 PM PDT 24 |
Finished | Aug 07 06:42:43 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-fe3e17c0-3cc5-4122-a97f-4eef8b203e8a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3479822562 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_parallel_lc_esc.3479822562 |
Directory | /workspace/84.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_stress_all_with_rand_reset.634871380 |
Short name | T46 |
Test name | |
Test status | |
Simulation time | 70917839257 ps |
CPU time | 473.34 seconds |
Started | Aug 07 06:42:30 PM PDT 24 |
Finished | Aug 07 06:50:24 PM PDT 24 |
Peak memory | 273832 kb |
Host | smart-1754c3c0-557c-475d-9170-96e213c0a965 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=634871380 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_stress_all_with_rand_reset.634871380 |
Directory | /workspace/84.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_init_fail.1331191756 |
Short name | T832 |
Test name | |
Test status | |
Simulation time | 303138929 ps |
CPU time | 4.06 seconds |
Started | Aug 07 06:42:33 PM PDT 24 |
Finished | Aug 07 06:42:37 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-2978eefb-e2c2-479f-9ff3-af3723e2ed99 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1331191756 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_init_fail.1331191756 |
Directory | /workspace/85.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_parallel_lc_esc.4115977231 |
Short name | T764 |
Test name | |
Test status | |
Simulation time | 690413425 ps |
CPU time | 5.23 seconds |
Started | Aug 07 06:42:32 PM PDT 24 |
Finished | Aug 07 06:42:37 PM PDT 24 |
Peak memory | 241828 kb |
Host | smart-0b49d6a0-5adc-41be-b11c-0ace7ab2767b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4115977231 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_parallel_lc_esc.4115977231 |
Directory | /workspace/85.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_stress_all_with_rand_reset.3927176714 |
Short name | T290 |
Test name | |
Test status | |
Simulation time | 223769625843 ps |
CPU time | 2833.15 seconds |
Started | Aug 07 06:42:32 PM PDT 24 |
Finished | Aug 07 07:29:45 PM PDT 24 |
Peak memory | 293824 kb |
Host | smart-dbe6c852-594f-4df4-b355-8d42fd608eef |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3927176714 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_stress_all_with_rand_reset.3927176714 |
Directory | /workspace/85.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_init_fail.520685682 |
Short name | T616 |
Test name | |
Test status | |
Simulation time | 2196751922 ps |
CPU time | 4.23 seconds |
Started | Aug 07 06:42:33 PM PDT 24 |
Finished | Aug 07 06:42:38 PM PDT 24 |
Peak memory | 242052 kb |
Host | smart-44fbde94-6888-4dfa-ad91-1f466beb788b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=520685682 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_init_fail.520685682 |
Directory | /workspace/86.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_parallel_lc_esc.1143229637 |
Short name | T656 |
Test name | |
Test status | |
Simulation time | 172034986 ps |
CPU time | 7.51 seconds |
Started | Aug 07 06:42:33 PM PDT 24 |
Finished | Aug 07 06:42:40 PM PDT 24 |
Peak memory | 240696 kb |
Host | smart-5d332415-d4a3-43cd-b8ce-2b9420b07e29 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1143229637 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_parallel_lc_esc.1143229637 |
Directory | /workspace/86.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_stress_all_with_rand_reset.2749462122 |
Short name | T625 |
Test name | |
Test status | |
Simulation time | 16536521018 ps |
CPU time | 459.38 seconds |
Started | Aug 07 06:42:33 PM PDT 24 |
Finished | Aug 07 06:50:12 PM PDT 24 |
Peak memory | 255892 kb |
Host | smart-9f357c87-605d-4a83-82ff-0874faae8e5c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2749462122 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_stress_all_with_rand_reset.2749462122 |
Directory | /workspace/86.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_init_fail.651716284 |
Short name | T513 |
Test name | |
Test status | |
Simulation time | 208053687 ps |
CPU time | 4.22 seconds |
Started | Aug 07 06:42:38 PM PDT 24 |
Finished | Aug 07 06:42:42 PM PDT 24 |
Peak memory | 242048 kb |
Host | smart-d6bda9a2-a219-4b5a-9665-ed1b4a778db0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=651716284 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_init_fail.651716284 |
Directory | /workspace/87.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_parallel_lc_esc.1103195968 |
Short name | T484 |
Test name | |
Test status | |
Simulation time | 257229301 ps |
CPU time | 4.31 seconds |
Started | Aug 07 06:42:36 PM PDT 24 |
Finished | Aug 07 06:42:41 PM PDT 24 |
Peak memory | 242076 kb |
Host | smart-74818401-f9b9-44fd-8f79-1446430c8296 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1103195968 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_parallel_lc_esc.1103195968 |
Directory | /workspace/87.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_stress_all_with_rand_reset.3039470776 |
Short name | T1145 |
Test name | |
Test status | |
Simulation time | 201982847109 ps |
CPU time | 1192.17 seconds |
Started | Aug 07 06:42:36 PM PDT 24 |
Finished | Aug 07 07:02:29 PM PDT 24 |
Peak memory | 347044 kb |
Host | smart-41365abc-9171-480d-9825-ee9f7f72167d |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3039470776 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_stress_all_with_rand_reset.3039470776 |
Directory | /workspace/87.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_init_fail.647777407 |
Short name | T921 |
Test name | |
Test status | |
Simulation time | 375822515 ps |
CPU time | 2.95 seconds |
Started | Aug 07 06:42:37 PM PDT 24 |
Finished | Aug 07 06:42:40 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-41bb745d-2279-4bc6-85fb-23044635ca6d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=647777407 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_init_fail.647777407 |
Directory | /workspace/88.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_parallel_lc_esc.3109181001 |
Short name | T393 |
Test name | |
Test status | |
Simulation time | 842981079 ps |
CPU time | 20.13 seconds |
Started | Aug 07 06:42:38 PM PDT 24 |
Finished | Aug 07 06:42:58 PM PDT 24 |
Peak memory | 241952 kb |
Host | smart-280e1427-d394-46e1-94f3-bffcfec1cd0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3109181001 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_parallel_lc_esc.3109181001 |
Directory | /workspace/88.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_stress_all_with_rand_reset.606738284 |
Short name | T944 |
Test name | |
Test status | |
Simulation time | 96368207525 ps |
CPU time | 974.94 seconds |
Started | Aug 07 06:42:35 PM PDT 24 |
Finished | Aug 07 06:58:50 PM PDT 24 |
Peak memory | 275864 kb |
Host | smart-f25a7596-47e2-45e6-ad9c-aab8dcb8d304 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=606738284 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_stress_all_with_rand_reset.606738284 |
Directory | /workspace/88.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_init_fail.3403557258 |
Short name | T976 |
Test name | |
Test status | |
Simulation time | 555674806 ps |
CPU time | 6.6 seconds |
Started | Aug 07 06:42:36 PM PDT 24 |
Finished | Aug 07 06:42:43 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-a05082ad-3a39-469e-89d2-f55c5c8c8782 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3403557258 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_init_fail.3403557258 |
Directory | /workspace/89.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_parallel_lc_esc.2431522570 |
Short name | T488 |
Test name | |
Test status | |
Simulation time | 892315022 ps |
CPU time | 11.33 seconds |
Started | Aug 07 06:42:36 PM PDT 24 |
Finished | Aug 07 06:42:48 PM PDT 24 |
Peak memory | 241984 kb |
Host | smart-310727d7-cb70-4bff-aaae-7536b0959f27 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2431522570 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_parallel_lc_esc.2431522570 |
Directory | /workspace/89.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_stress_all_with_rand_reset.1896241046 |
Short name | T771 |
Test name | |
Test status | |
Simulation time | 305626234098 ps |
CPU time | 604.09 seconds |
Started | Aug 07 06:42:39 PM PDT 24 |
Finished | Aug 07 06:52:43 PM PDT 24 |
Peak memory | 335344 kb |
Host | smart-94fb962c-ac8b-46a2-9cf5-5ba1d2dc05bf |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1896241046 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_stress_all_with_rand_reset.1896241046 |
Directory | /workspace/89.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_alert_test.2759180065 |
Short name | T431 |
Test name | |
Test status | |
Simulation time | 52710348 ps |
CPU time | 1.7 seconds |
Started | Aug 07 06:37:18 PM PDT 24 |
Finished | Aug 07 06:37:20 PM PDT 24 |
Peak memory | 240760 kb |
Host | smart-a7e5072a-0aa8-4b87-8865-8d39d95276be |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2759180065 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_alert_test.2759180065 |
Directory | /workspace/9.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_background_chks.2606288882 |
Short name | T178 |
Test name | |
Test status | |
Simulation time | 430520402 ps |
CPU time | 10.01 seconds |
Started | Aug 07 06:37:11 PM PDT 24 |
Finished | Aug 07 06:37:21 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-e61b9000-66b2-4e62-b6c1-9bfb948cfff3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2606288882 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_background_chks.2606288882 |
Directory | /workspace/9.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_check_fail.2462271141 |
Short name | T50 |
Test name | |
Test status | |
Simulation time | 1133697291 ps |
CPU time | 18.39 seconds |
Started | Aug 07 06:37:17 PM PDT 24 |
Finished | Aug 07 06:37:36 PM PDT 24 |
Peak memory | 248560 kb |
Host | smart-9136d2bc-0d3c-43f2-bd28-779c85871ced |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2462271141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_check_fail.2462271141 |
Directory | /workspace/9.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_dai_errs.1013263609 |
Short name | T805 |
Test name | |
Test status | |
Simulation time | 8400250164 ps |
CPU time | 22.12 seconds |
Started | Aug 07 06:37:19 PM PDT 24 |
Finished | Aug 07 06:37:41 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-15534be3-e461-46eb-b98d-143dc99d6a34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1013263609 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_errs.1013263609 |
Directory | /workspace/9.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_dai_lock.2218764567 |
Short name | T1061 |
Test name | |
Test status | |
Simulation time | 732209470 ps |
CPU time | 11.4 seconds |
Started | Aug 07 06:37:13 PM PDT 24 |
Finished | Aug 07 06:37:25 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-96a17ac3-dec5-48d4-aab9-8825e61eddc3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2218764567 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_lock.2218764567 |
Directory | /workspace/9.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_init_fail.3007048397 |
Short name | T231 |
Test name | |
Test status | |
Simulation time | 265962342 ps |
CPU time | 4.41 seconds |
Started | Aug 07 06:37:11 PM PDT 24 |
Finished | Aug 07 06:37:15 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-8d2d3962-40c1-442c-afbc-b82a149f6555 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3007048397 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_init_fail.3007048397 |
Directory | /workspace/9.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_macro_errs.3151576251 |
Short name | T233 |
Test name | |
Test status | |
Simulation time | 5238706403 ps |
CPU time | 46.06 seconds |
Started | Aug 07 06:37:18 PM PDT 24 |
Finished | Aug 07 06:38:04 PM PDT 24 |
Peak memory | 256928 kb |
Host | smart-f60e0dba-82c3-4eb2-b850-ada832a6c495 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3151576251 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_macro_errs.3151576251 |
Directory | /workspace/9.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_key_req.2555441435 |
Short name | T32 |
Test name | |
Test status | |
Simulation time | 17833401412 ps |
CPU time | 44.83 seconds |
Started | Aug 07 06:37:16 PM PDT 24 |
Finished | Aug 07 06:38:00 PM PDT 24 |
Peak memory | 242904 kb |
Host | smart-e298312a-5a94-4e29-8a35-3e325f53dbc2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2555441435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_key_req.2555441435 |
Directory | /workspace/9.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_lc_esc.2113754284 |
Short name | T726 |
Test name | |
Test status | |
Simulation time | 1200641377 ps |
CPU time | 33.52 seconds |
Started | Aug 07 06:37:11 PM PDT 24 |
Finished | Aug 07 06:37:44 PM PDT 24 |
Peak memory | 242660 kb |
Host | smart-5e2c35d4-1278-42c9-9715-81fd38d2608a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2113754284 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_esc.2113754284 |
Directory | /workspace/9.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_lc_req.2796820318 |
Short name | T809 |
Test name | |
Test status | |
Simulation time | 3382429525 ps |
CPU time | 34.23 seconds |
Started | Aug 07 06:37:09 PM PDT 24 |
Finished | Aug 07 06:37:43 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-d140abf0-09d2-4789-a852-ee4b237bbc0d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2796820318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_req.2796820318 |
Directory | /workspace/9.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_regwen.2771604490 |
Short name | T1126 |
Test name | |
Test status | |
Simulation time | 565829380 ps |
CPU time | 10.8 seconds |
Started | Aug 07 06:37:16 PM PDT 24 |
Finished | Aug 07 06:37:27 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-9f5ac249-dfb5-484b-91ca-e80802032c2f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2771604490 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_regwen.2771604490 |
Directory | /workspace/9.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_smoke.1962638436 |
Short name | T423 |
Test name | |
Test status | |
Simulation time | 1863357651 ps |
CPU time | 11.48 seconds |
Started | Aug 07 06:37:10 PM PDT 24 |
Finished | Aug 07 06:37:21 PM PDT 24 |
Peak memory | 241880 kb |
Host | smart-c403410f-7ca7-407d-bc59-d45eb133e3c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1962638436 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_smoke.1962638436 |
Directory | /workspace/9.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_stress_all.1997251115 |
Short name | T265 |
Test name | |
Test status | |
Simulation time | 92128895205 ps |
CPU time | 191.41 seconds |
Started | Aug 07 06:37:17 PM PDT 24 |
Finished | Aug 07 06:40:29 PM PDT 24 |
Peak memory | 262516 kb |
Host | smart-439bcd4e-424e-4635-a534-7400a490d6d6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1997251115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_stress_all. 1997251115 |
Directory | /workspace/9.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_test_access.799726179 |
Short name | T367 |
Test name | |
Test status | |
Simulation time | 1517993902 ps |
CPU time | 28.87 seconds |
Started | Aug 07 06:37:17 PM PDT 24 |
Finished | Aug 07 06:37:46 PM PDT 24 |
Peak memory | 242060 kb |
Host | smart-39feb0cc-949d-48e1-8e27-24ccede9c239 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=799726179 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_test_access.799726179 |
Directory | /workspace/9.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_init_fail.1419207811 |
Short name | T629 |
Test name | |
Test status | |
Simulation time | 560558915 ps |
CPU time | 3.98 seconds |
Started | Aug 07 06:42:37 PM PDT 24 |
Finished | Aug 07 06:42:41 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-29c68700-e264-4be1-b568-c4c5ed182367 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1419207811 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_init_fail.1419207811 |
Directory | /workspace/90.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_parallel_lc_esc.3729075369 |
Short name | T1154 |
Test name | |
Test status | |
Simulation time | 828902524 ps |
CPU time | 13.96 seconds |
Started | Aug 07 06:42:38 PM PDT 24 |
Finished | Aug 07 06:42:52 PM PDT 24 |
Peak memory | 241944 kb |
Host | smart-157df835-f4cf-4544-973f-f89a8a2811f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3729075369 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_parallel_lc_esc.3729075369 |
Directory | /workspace/90.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_init_fail.3012008702 |
Short name | T200 |
Test name | |
Test status | |
Simulation time | 115819056 ps |
CPU time | 3.19 seconds |
Started | Aug 07 06:42:36 PM PDT 24 |
Finished | Aug 07 06:42:40 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-e8c878f4-54ef-452f-8cfa-40cd66cae18e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3012008702 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_init_fail.3012008702 |
Directory | /workspace/91.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_stress_all_with_rand_reset.2934074509 |
Short name | T911 |
Test name | |
Test status | |
Simulation time | 452297043153 ps |
CPU time | 793.17 seconds |
Started | Aug 07 06:42:43 PM PDT 24 |
Finished | Aug 07 06:55:56 PM PDT 24 |
Peak memory | 282364 kb |
Host | smart-24c26ab3-6191-4e9d-baf5-1f9a833c41a3 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2934074509 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_stress_all_with_rand_reset.2934074509 |
Directory | /workspace/91.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_init_fail.2025265283 |
Short name | T479 |
Test name | |
Test status | |
Simulation time | 106907309 ps |
CPU time | 3.4 seconds |
Started | Aug 07 06:42:42 PM PDT 24 |
Finished | Aug 07 06:42:45 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-ca928859-1703-43bd-bfd5-a9495e287ab4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2025265283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_init_fail.2025265283 |
Directory | /workspace/92.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_parallel_lc_esc.3344299009 |
Short name | T333 |
Test name | |
Test status | |
Simulation time | 518262447 ps |
CPU time | 4.28 seconds |
Started | Aug 07 06:42:41 PM PDT 24 |
Finished | Aug 07 06:42:46 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-dfe2a093-0708-4e06-8df0-80c7478586e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3344299009 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_parallel_lc_esc.3344299009 |
Directory | /workspace/92.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_stress_all_with_rand_reset.933869956 |
Short name | T1163 |
Test name | |
Test status | |
Simulation time | 82483949715 ps |
CPU time | 1043.36 seconds |
Started | Aug 07 06:42:41 PM PDT 24 |
Finished | Aug 07 07:00:05 PM PDT 24 |
Peak memory | 264592 kb |
Host | smart-347081a4-c479-47b3-ba39-64163ceceb39 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=933869956 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_stress_all_with_rand_reset.933869956 |
Directory | /workspace/92.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_init_fail.1417524693 |
Short name | T560 |
Test name | |
Test status | |
Simulation time | 398069277 ps |
CPU time | 4.89 seconds |
Started | Aug 07 06:42:42 PM PDT 24 |
Finished | Aug 07 06:42:47 PM PDT 24 |
Peak memory | 242012 kb |
Host | smart-6cb4d8d0-b4cb-42a3-b232-6d4b2fe76dc2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1417524693 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_init_fail.1417524693 |
Directory | /workspace/93.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_parallel_lc_esc.2950109469 |
Short name | T759 |
Test name | |
Test status | |
Simulation time | 131460843 ps |
CPU time | 5.08 seconds |
Started | Aug 07 06:42:41 PM PDT 24 |
Finished | Aug 07 06:42:46 PM PDT 24 |
Peak memory | 241860 kb |
Host | smart-952dec62-30cd-48d4-8162-4e487cbba462 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2950109469 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_parallel_lc_esc.2950109469 |
Directory | /workspace/93.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_stress_all_with_rand_reset.3580052372 |
Short name | T946 |
Test name | |
Test status | |
Simulation time | 22311425598 ps |
CPU time | 503.96 seconds |
Started | Aug 07 06:42:42 PM PDT 24 |
Finished | Aug 07 06:51:06 PM PDT 24 |
Peak memory | 311540 kb |
Host | smart-30ee7454-e2e8-452b-b135-9f833291e1fe |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3580052372 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_stress_all_with_rand_reset.3580052372 |
Directory | /workspace/93.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_init_fail.590628604 |
Short name | T924 |
Test name | |
Test status | |
Simulation time | 291662811 ps |
CPU time | 4.43 seconds |
Started | Aug 07 06:42:42 PM PDT 24 |
Finished | Aug 07 06:42:46 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-045503e4-5d5e-4c47-a352-deff1a9d54c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=590628604 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_init_fail.590628604 |
Directory | /workspace/94.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_parallel_lc_esc.158976870 |
Short name | T1053 |
Test name | |
Test status | |
Simulation time | 448029109 ps |
CPU time | 12.56 seconds |
Started | Aug 07 06:42:42 PM PDT 24 |
Finished | Aug 07 06:42:55 PM PDT 24 |
Peak memory | 241856 kb |
Host | smart-2389d93d-b9d7-434f-a4de-49f4d5b14dff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=158976870 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_parallel_lc_esc.158976870 |
Directory | /workspace/94.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_init_fail.1052167198 |
Short name | T1177 |
Test name | |
Test status | |
Simulation time | 2209476490 ps |
CPU time | 5.58 seconds |
Started | Aug 07 06:42:47 PM PDT 24 |
Finished | Aug 07 06:42:53 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-c1c99c81-19df-4cd1-83f3-d3eb3c75602e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1052167198 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_init_fail.1052167198 |
Directory | /workspace/95.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_parallel_lc_esc.969511720 |
Short name | T1050 |
Test name | |
Test status | |
Simulation time | 1510776711 ps |
CPU time | 20.69 seconds |
Started | Aug 07 06:42:46 PM PDT 24 |
Finished | Aug 07 06:43:07 PM PDT 24 |
Peak memory | 242048 kb |
Host | smart-5f57c4f4-c23e-4992-8015-dfab3f6f4846 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=969511720 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_parallel_lc_esc.969511720 |
Directory | /workspace/95.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_stress_all_with_rand_reset.1204672173 |
Short name | T335 |
Test name | |
Test status | |
Simulation time | 576067783010 ps |
CPU time | 3906.36 seconds |
Started | Aug 07 06:42:51 PM PDT 24 |
Finished | Aug 07 07:47:58 PM PDT 24 |
Peak memory | 720852 kb |
Host | smart-27a1c45b-3371-4b2c-b952-25aba3d94b43 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1204672173 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_stress_all_with_rand_reset.1204672173 |
Directory | /workspace/95.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_init_fail.2350208704 |
Short name | T563 |
Test name | |
Test status | |
Simulation time | 260541402 ps |
CPU time | 3.64 seconds |
Started | Aug 07 06:42:47 PM PDT 24 |
Finished | Aug 07 06:42:50 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-d94dbad7-7fc0-4d22-bd70-f57d476c8e18 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2350208704 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_init_fail.2350208704 |
Directory | /workspace/96.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_parallel_lc_esc.2531103476 |
Short name | T930 |
Test name | |
Test status | |
Simulation time | 166115358 ps |
CPU time | 8.78 seconds |
Started | Aug 07 06:42:48 PM PDT 24 |
Finished | Aug 07 06:42:57 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-c550add1-2316-4728-b009-2c93f7226354 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2531103476 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_parallel_lc_esc.2531103476 |
Directory | /workspace/96.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_init_fail.956248364 |
Short name | T978 |
Test name | |
Test status | |
Simulation time | 269565787 ps |
CPU time | 4.1 seconds |
Started | Aug 07 06:42:47 PM PDT 24 |
Finished | Aug 07 06:42:51 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-86c7208c-61c2-456c-be31-588d83e9b1e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=956248364 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_init_fail.956248364 |
Directory | /workspace/97.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_parallel_lc_esc.2922657816 |
Short name | T524 |
Test name | |
Test status | |
Simulation time | 2647794357 ps |
CPU time | 7.68 seconds |
Started | Aug 07 06:42:50 PM PDT 24 |
Finished | Aug 07 06:42:58 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-70e55378-da01-4692-ba55-702785bef9f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2922657816 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_parallel_lc_esc.2922657816 |
Directory | /workspace/97.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_stress_all_with_rand_reset.3931072385 |
Short name | T769 |
Test name | |
Test status | |
Simulation time | 481948500249 ps |
CPU time | 1870.65 seconds |
Started | Aug 07 06:42:46 PM PDT 24 |
Finished | Aug 07 07:13:57 PM PDT 24 |
Peak memory | 370016 kb |
Host | smart-7d7d9e00-0091-4fa8-868a-7c64a030146e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3931072385 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_stress_all_with_rand_reset.3931072385 |
Directory | /workspace/97.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_init_fail.1982851638 |
Short name | T230 |
Test name | |
Test status | |
Simulation time | 385691083 ps |
CPU time | 4.78 seconds |
Started | Aug 07 06:42:46 PM PDT 24 |
Finished | Aug 07 06:42:51 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-5fa4aa76-49d0-457b-9c8c-25e8e348a2e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1982851638 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_init_fail.1982851638 |
Directory | /workspace/98.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_parallel_lc_esc.3910474389 |
Short name | T149 |
Test name | |
Test status | |
Simulation time | 454151939 ps |
CPU time | 5.79 seconds |
Started | Aug 07 06:42:47 PM PDT 24 |
Finished | Aug 07 06:42:53 PM PDT 24 |
Peak memory | 241960 kb |
Host | smart-68959703-d628-4c06-a07a-62b970c5ac17 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3910474389 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_parallel_lc_esc.3910474389 |
Directory | /workspace/98.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_stress_all_with_rand_reset.4283145565 |
Short name | T20 |
Test name | |
Test status | |
Simulation time | 64327761473 ps |
CPU time | 860.02 seconds |
Started | Aug 07 06:42:47 PM PDT 24 |
Finished | Aug 07 06:57:07 PM PDT 24 |
Peak memory | 249472 kb |
Host | smart-37b48a49-0a10-48a4-94dc-7dce33ac88d9 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4283145565 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_stress_all_with_rand_reset.4283145565 |
Directory | /workspace/98.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_init_fail.601740822 |
Short name | T418 |
Test name | |
Test status | |
Simulation time | 153184511 ps |
CPU time | 4.02 seconds |
Started | Aug 07 06:42:47 PM PDT 24 |
Finished | Aug 07 06:42:51 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-37416fde-86eb-4837-a87a-905bc55b80b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=601740822 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_init_fail.601740822 |
Directory | /workspace/99.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_parallel_lc_esc.4156316785 |
Short name | T796 |
Test name | |
Test status | |
Simulation time | 713822449 ps |
CPU time | 10.88 seconds |
Started | Aug 07 06:42:50 PM PDT 24 |
Finished | Aug 07 06:43:00 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-459de6b1-2c79-4557-be11-646ccad78799 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4156316785 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_parallel_lc_esc.4156316785 |
Directory | /workspace/99.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_stress_all_with_rand_reset.2012233397 |
Short name | T1072 |
Test name | |
Test status | |
Simulation time | 127305313302 ps |
CPU time | 448.81 seconds |
Started | Aug 07 06:42:47 PM PDT 24 |
Finished | Aug 07 06:50:16 PM PDT 24 |
Peak memory | 283924 kb |
Host | smart-7d54ffd6-25d3-44ca-a125-b9714f6a9271 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2012233397 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_stress_all_with_rand_reset.2012233397 |
Directory | /workspace/99.otp_ctrl_stress_all_with_rand_reset/latest |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |