SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
94.90 | 93.81 | 96.18 | 95.61 | 91.89 | 97.10 | 96.34 | 93.35 |
T282 | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_rw.3150874983 | Aug 13 06:21:42 PM PDT 24 | Aug 13 06:21:45 PM PDT 24 | 49545188 ps | ||
T1257 | /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.953147364 | Aug 13 06:22:37 PM PDT 24 | Aug 13 06:22:41 PM PDT 24 | 1238429058 ps | ||
T1258 | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_intg_err.3278133447 | Aug 13 06:22:45 PM PDT 24 | Aug 13 06:23:17 PM PDT 24 | 20241982467 ps | ||
T1259 | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.144913519 | Aug 13 06:22:25 PM PDT 24 | Aug 13 06:22:29 PM PDT 24 | 798884099 ps | ||
T301 | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_errors.2770813463 | Aug 13 06:22:47 PM PDT 24 | Aug 13 06:22:51 PM PDT 24 | 115286597 ps | ||
T1260 | /workspace/coverage/cover_reg_top/6.otp_ctrl_intr_test.2155597352 | Aug 13 06:22:27 PM PDT 24 | Aug 13 06:22:29 PM PDT 24 | 146420535 ps | ||
T1261 | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_walk.3824022426 | Aug 13 06:21:57 PM PDT 24 | Aug 13 06:21:58 PM PDT 24 | 104287431 ps | ||
T1262 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_rw.2328701796 | Aug 13 06:21:59 PM PDT 24 | Aug 13 06:22:01 PM PDT 24 | 103259600 ps | ||
T283 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_bit_bash.3510932406 | Aug 13 06:21:49 PM PDT 24 | Aug 13 06:21:56 PM PDT 24 | 1999105626 ps | ||
T1263 | /workspace/coverage/cover_reg_top/5.otp_ctrl_same_csr_outstanding.2044002122 | Aug 13 06:22:16 PM PDT 24 | Aug 13 06:22:18 PM PDT 24 | 175312236 ps | ||
T1264 | /workspace/coverage/cover_reg_top/30.otp_ctrl_intr_test.2186021071 | Aug 13 06:23:07 PM PDT 24 | Aug 13 06:23:08 PM PDT 24 | 42506611 ps | ||
T1265 | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.2495838054 | Aug 13 06:22:57 PM PDT 24 | Aug 13 06:22:59 PM PDT 24 | 73803731 ps | ||
T1266 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.4292285092 | Aug 13 06:21:58 PM PDT 24 | Aug 13 06:22:01 PM PDT 24 | 110727142 ps | ||
T1267 | /workspace/coverage/cover_reg_top/43.otp_ctrl_intr_test.4252790031 | Aug 13 06:23:15 PM PDT 24 | Aug 13 06:23:17 PM PDT 24 | 595292878 ps | ||
T334 | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_intg_err.3762142548 | Aug 13 06:22:48 PM PDT 24 | Aug 13 06:23:06 PM PDT 24 | 2862974977 ps | ||
T1268 | /workspace/coverage/cover_reg_top/32.otp_ctrl_intr_test.4287332263 | Aug 13 06:23:06 PM PDT 24 | Aug 13 06:23:07 PM PDT 24 | 51890685 ps | ||
T281 | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.745366768 | Aug 13 06:22:27 PM PDT 24 | Aug 13 06:22:29 PM PDT 24 | 74056890 ps | ||
T331 | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_intg_err.74049528 | Aug 13 06:22:26 PM PDT 24 | Aug 13 06:22:37 PM PDT 24 | 2463723851 ps | ||
T1269 | /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.1757014019 | Aug 13 06:22:50 PM PDT 24 | Aug 13 06:22:52 PM PDT 24 | 91463722 ps | ||
T1270 | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_intg_err.2847808379 | Aug 13 06:22:06 PM PDT 24 | Aug 13 06:22:17 PM PDT 24 | 1474284510 ps | ||
T1271 | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_intg_err.3759294592 | Aug 13 06:22:36 PM PDT 24 | Aug 13 06:22:47 PM PDT 24 | 2368357707 ps | ||
T1272 | /workspace/coverage/cover_reg_top/37.otp_ctrl_intr_test.1123036708 | Aug 13 06:23:17 PM PDT 24 | Aug 13 06:23:18 PM PDT 24 | 136181916 ps | ||
T1273 | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.230048733 | Aug 13 06:21:42 PM PDT 24 | Aug 13 06:21:43 PM PDT 24 | 38895026 ps | ||
T1274 | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_mem_rw_with_rand_reset.413039377 | Aug 13 06:22:50 PM PDT 24 | Aug 13 06:22:53 PM PDT 24 | 218152771 ps | ||
T1275 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_rw.3319151041 | Aug 13 06:21:48 PM PDT 24 | Aug 13 06:21:50 PM PDT 24 | 98400679 ps | ||
T1276 | /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.4222815317 | Aug 13 06:23:07 PM PDT 24 | Aug 13 06:23:08 PM PDT 24 | 47734133 ps | ||
T1277 | /workspace/coverage/cover_reg_top/18.otp_ctrl_same_csr_outstanding.1295129369 | Aug 13 06:22:57 PM PDT 24 | Aug 13 06:23:00 PM PDT 24 | 76922403 ps | ||
T1278 | /workspace/coverage/cover_reg_top/26.otp_ctrl_intr_test.2950670855 | Aug 13 06:23:08 PM PDT 24 | Aug 13 06:23:09 PM PDT 24 | 133021134 ps | ||
T1279 | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_errors.1780849286 | Aug 13 06:21:49 PM PDT 24 | Aug 13 06:21:53 PM PDT 24 | 168606118 ps | ||
T1280 | /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.4273506917 | Aug 13 06:22:48 PM PDT 24 | Aug 13 06:22:49 PM PDT 24 | 37894789 ps | ||
T1281 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_bit_bash.4213011068 | Aug 13 06:21:59 PM PDT 24 | Aug 13 06:22:09 PM PDT 24 | 1647438548 ps | ||
T1282 | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_intg_err.2130526810 | Aug 13 06:22:57 PM PDT 24 | Aug 13 06:23:09 PM PDT 24 | 969587455 ps | ||
T1283 | /workspace/coverage/cover_reg_top/38.otp_ctrl_intr_test.2850798806 | Aug 13 06:23:16 PM PDT 24 | Aug 13 06:23:18 PM PDT 24 | 534343153 ps | ||
T1284 | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.4263669263 | Aug 13 06:21:42 PM PDT 24 | Aug 13 06:21:45 PM PDT 24 | 358296411 ps | ||
T1285 | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_partial_access.3696536386 | Aug 13 06:21:42 PM PDT 24 | Aug 13 06:21:44 PM PDT 24 | 51817478 ps | ||
T1286 | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_walk.286026914 | Aug 13 06:22:14 PM PDT 24 | Aug 13 06:22:16 PM PDT 24 | 504079963 ps | ||
T1287 | /workspace/coverage/cover_reg_top/8.otp_ctrl_same_csr_outstanding.376452515 | Aug 13 06:22:41 PM PDT 24 | Aug 13 06:22:45 PM PDT 24 | 1730444411 ps | ||
T1288 | /workspace/coverage/cover_reg_top/9.otp_ctrl_intr_test.2829584417 | Aug 13 06:22:40 PM PDT 24 | Aug 13 06:22:41 PM PDT 24 | 106206056 ps | ||
T1289 | /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.328930616 | Aug 13 06:22:17 PM PDT 24 | Aug 13 06:22:19 PM PDT 24 | 156121714 ps |
Test location | /workspace/coverage/default/95.otp_ctrl_stress_all_with_rand_reset.2685269656 |
Short name | T5 |
Test name | |
Test status | |
Simulation time | 6305859570 ps |
CPU time | 111.27 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:30:55 PM PDT 24 |
Peak memory | 257552 kb |
Host | smart-de8702cd-c998-4523-92b7-e8b62dba5ec7 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2685269656 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_stress_all_with_rand_reset.2685269656 |
Directory | /workspace/95.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_stress_all.4038020650 |
Short name | T16 |
Test name | |
Test status | |
Simulation time | 34030554035 ps |
CPU time | 397.78 seconds |
Started | Aug 13 06:27:30 PM PDT 24 |
Finished | Aug 13 06:34:08 PM PDT 24 |
Peak memory | 250580 kb |
Host | smart-2d432b11-08b9-482d-af9d-f0aae7c84d68 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4038020650 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all .4038020650 |
Directory | /workspace/18.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_stress_all.2797251341 |
Short name | T136 |
Test name | |
Test status | |
Simulation time | 96309740248 ps |
CPU time | 215.07 seconds |
Started | Aug 13 06:28:29 PM PDT 24 |
Finished | Aug 13 06:32:04 PM PDT 24 |
Peak memory | 249216 kb |
Host | smart-9786f45f-e603-40de-b16f-d203ac9f1c4e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2797251341 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all .2797251341 |
Directory | /workspace/42.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_check_fail.3403218434 |
Short name | T42 |
Test name | |
Test status | |
Simulation time | 1995114331 ps |
CPU time | 35 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:28:01 PM PDT 24 |
Peak memory | 243904 kb |
Host | smart-e3576cd6-c8b2-43a1-9139-07d8921e5e25 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3403218434 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_check_fail.3403218434 |
Directory | /workspace/13.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_stress_all.262038874 |
Short name | T182 |
Test name | |
Test status | |
Simulation time | 9371573282 ps |
CPU time | 126.59 seconds |
Started | Aug 13 06:26:58 PM PDT 24 |
Finished | Aug 13 06:29:05 PM PDT 24 |
Peak memory | 249752 kb |
Host | smart-0e57327d-a320-49c7-a76f-c7a876c95590 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=262038874 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all.262038874 |
Directory | /workspace/4.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_sec_cm.1253642421 |
Short name | T22 |
Test name | |
Test status | |
Simulation time | 165597481760 ps |
CPU time | 288.27 seconds |
Started | Aug 13 06:26:59 PM PDT 24 |
Finished | Aug 13 06:31:47 PM PDT 24 |
Peak memory | 266136 kb |
Host | smart-6b2e0ad2-0c70-4901-b21a-0754948780e7 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1253642421 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_sec_cm.1253642421 |
Directory | /workspace/4.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/120.otp_ctrl_init_fail.3219055884 |
Short name | T82 |
Test name | |
Test status | |
Simulation time | 184810022 ps |
CPU time | 3.87 seconds |
Started | Aug 13 06:29:18 PM PDT 24 |
Finished | Aug 13 06:29:22 PM PDT 24 |
Peak memory | 242808 kb |
Host | smart-80bc5b5b-77bc-4339-b678-c7496f6dc001 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3219055884 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_init_fail.3219055884 |
Directory | /workspace/120.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/160.otp_ctrl_init_fail.3240776547 |
Short name | T3 |
Test name | |
Test status | |
Simulation time | 368280718 ps |
CPU time | 4.47 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:33 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-047a615d-4afc-4993-a11d-1a28559c983a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3240776547 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_init_fail.3240776547 |
Directory | /workspace/160.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_stress_all.731262265 |
Short name | T203 |
Test name | |
Test status | |
Simulation time | 58527175193 ps |
CPU time | 419.83 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:35:25 PM PDT 24 |
Peak memory | 281960 kb |
Host | smart-a2758bfb-9161-4f65-ac8a-94b68d1913cb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=731262265 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all. 731262265 |
Directory | /workspace/39.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_intg_err.3962835775 |
Short name | T252 |
Test name | |
Test status | |
Simulation time | 5443180988 ps |
CPU time | 20.14 seconds |
Started | Aug 13 06:22:58 PM PDT 24 |
Finished | Aug 13 06:23:18 PM PDT 24 |
Peak memory | 244388 kb |
Host | smart-480d36f1-1bfc-4fda-b73e-abb5c4db7bcb |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3962835775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_i ntg_err.3962835775 |
Directory | /workspace/16.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_stress_all.3876612924 |
Short name | T101 |
Test name | |
Test status | |
Simulation time | 7473239517 ps |
CPU time | 147.36 seconds |
Started | Aug 13 06:27:10 PM PDT 24 |
Finished | Aug 13 06:29:38 PM PDT 24 |
Peak memory | 257364 kb |
Host | smart-caacaaeb-b3c7-4e76-83d3-80080ac12480 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3876612924 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all. 3876612924 |
Directory | /workspace/8.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_stress_all_with_rand_reset.2802139877 |
Short name | T21 |
Test name | |
Test status | |
Simulation time | 14843247254 ps |
CPU time | 173.82 seconds |
Started | Aug 13 06:28:54 PM PDT 24 |
Finished | Aug 13 06:31:48 PM PDT 24 |
Peak memory | 257500 kb |
Host | smart-28eb7eac-b79e-4532-8a20-861b3b479375 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2802139877 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_stress_all_with_rand_reset.2802139877 |
Directory | /workspace/79.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/180.otp_ctrl_init_fail.2330123408 |
Short name | T47 |
Test name | |
Test status | |
Simulation time | 353318296 ps |
CPU time | 4.05 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:50 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-246792f5-af7d-4d16-a1d0-d042470e11e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2330123408 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_init_fail.2330123408 |
Directory | /workspace/180.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/163.otp_ctrl_init_fail.1075774694 |
Short name | T37 |
Test name | |
Test status | |
Simulation time | 429625563 ps |
CPU time | 5.14 seconds |
Started | Aug 13 06:29:30 PM PDT 24 |
Finished | Aug 13 06:29:36 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-faff63ac-9ebd-4804-b258-2f641bcea28f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1075774694 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_init_fail.1075774694 |
Directory | /workspace/163.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_macro_errs.2449837104 |
Short name | T175 |
Test name | |
Test status | |
Simulation time | 18232155301 ps |
CPU time | 51.66 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:29:07 PM PDT 24 |
Peak memory | 249276 kb |
Host | smart-c6050f69-f2b9-4eeb-9e0c-9f7963f4e96d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2449837104 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_macro_errs.2449837104 |
Directory | /workspace/36.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_stress_all_with_rand_reset.430802625 |
Short name | T40 |
Test name | |
Test status | |
Simulation time | 9938273306 ps |
CPU time | 56.92 seconds |
Started | Aug 13 06:29:01 PM PDT 24 |
Finished | Aug 13 06:29:58 PM PDT 24 |
Peak memory | 249264 kb |
Host | smart-bb5c38d3-fbc9-4c45-b093-194931e19555 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=430802625 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_stress_all_with_rand_reset.430802625 |
Directory | /workspace/88.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_init_fail.3229911706 |
Short name | T81 |
Test name | |
Test status | |
Simulation time | 524968458 ps |
CPU time | 4.18 seconds |
Started | Aug 13 06:28:52 PM PDT 24 |
Finished | Aug 13 06:28:56 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-0c02dc03-9bb0-4092-9c04-0e007f708910 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3229911706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_init_fail.3229911706 |
Directory | /workspace/67.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_stress_all.2726270391 |
Short name | T307 |
Test name | |
Test status | |
Simulation time | 85023442147 ps |
CPU time | 238.14 seconds |
Started | Aug 13 06:28:19 PM PDT 24 |
Finished | Aug 13 06:32:17 PM PDT 24 |
Peak memory | 277884 kb |
Host | smart-63d6b394-6b4d-4baa-a31c-3a39c163e646 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2726270391 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all .2726270391 |
Directory | /workspace/38.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/192.otp_ctrl_init_fail.1885546606 |
Short name | T61 |
Test name | |
Test status | |
Simulation time | 217653420 ps |
CPU time | 4.58 seconds |
Started | Aug 13 06:29:50 PM PDT 24 |
Finished | Aug 13 06:29:54 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-64434064-dd7f-4b42-bf32-e55785f5ac28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1885546606 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_init_fail.1885546606 |
Directory | /workspace/192.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/258.otp_ctrl_init_fail.3854250285 |
Short name | T11 |
Test name | |
Test status | |
Simulation time | 425844073 ps |
CPU time | 3.7 seconds |
Started | Aug 13 06:29:56 PM PDT 24 |
Finished | Aug 13 06:30:00 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-1feec1ad-8ec6-41aa-94cd-1ceb1db322e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3854250285 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 258.otp_ctrl_init_fail.3854250285 |
Directory | /workspace/258.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_dai_errs.2224796425 |
Short name | T13 |
Test name | |
Test status | |
Simulation time | 2722370651 ps |
CPU time | 34.68 seconds |
Started | Aug 13 06:27:27 PM PDT 24 |
Finished | Aug 13 06:28:02 PM PDT 24 |
Peak memory | 244276 kb |
Host | smart-ff19d044-c9f8-4c53-b910-c104d6f12402 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2224796425 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_errs.2224796425 |
Directory | /workspace/15.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_init_fail.1232495923 |
Short name | T51 |
Test name | |
Test status | |
Simulation time | 122714975 ps |
CPU time | 4.64 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:28:30 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-91c3f2e4-6d3c-4947-ad18-afce30be1b8e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1232495923 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_init_fail.1232495923 |
Directory | /workspace/42.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_stress_all.4175246622 |
Short name | T75 |
Test name | |
Test status | |
Simulation time | 39005889687 ps |
CPU time | 249.31 seconds |
Started | Aug 13 06:27:59 PM PDT 24 |
Finished | Aug 13 06:32:08 PM PDT 24 |
Peak memory | 264944 kb |
Host | smart-0b5f1fe4-0e82-42cf-a166-5762d03714c2 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4175246622 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all .4175246622 |
Directory | /workspace/32.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_init_fail.1206278980 |
Short name | T109 |
Test name | |
Test status | |
Simulation time | 123931028 ps |
CPU time | 3.12 seconds |
Started | Aug 13 06:28:48 PM PDT 24 |
Finished | Aug 13 06:28:51 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-eb1cf17e-c60b-4649-a1dc-9880f90e296f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1206278980 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_init_fail.1206278980 |
Directory | /workspace/66.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_init_fail.1334956494 |
Short name | T26 |
Test name | |
Test status | |
Simulation time | 296348901 ps |
CPU time | 3.75 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:27:30 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-22edf210-717d-411c-b184-9bda478029e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1334956494 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_init_fail.1334956494 |
Directory | /workspace/14.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_rw.3783309180 |
Short name | T262 |
Test name | |
Test status | |
Simulation time | 129392334 ps |
CPU time | 1.5 seconds |
Started | Aug 13 06:22:36 PM PDT 24 |
Finished | Aug 13 06:22:38 PM PDT 24 |
Peak memory | 238516 kb |
Host | smart-116ffa58-0124-443d-9be6-9eb3c78eb264 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3783309180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_rw.3783309180 |
Directory | /workspace/8.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/default/271.otp_ctrl_init_fail.1060651124 |
Short name | T71 |
Test name | |
Test status | |
Simulation time | 158024545 ps |
CPU time | 4.33 seconds |
Started | Aug 13 06:30:04 PM PDT 24 |
Finished | Aug 13 06:30:08 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-f0df4236-1eed-4a42-add8-bee478dfd201 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1060651124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 271.otp_ctrl_init_fail.1060651124 |
Directory | /workspace/271.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_stress_all_with_rand_reset.3135235372 |
Short name | T17 |
Test name | |
Test status | |
Simulation time | 14444719091 ps |
CPU time | 149.05 seconds |
Started | Aug 13 06:29:03 PM PDT 24 |
Finished | Aug 13 06:31:32 PM PDT 24 |
Peak memory | 257452 kb |
Host | smart-57a90bf1-a788-4004-a762-4b7ec5c3337b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3135235372 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_stress_all_with_rand_reset.3135235372 |
Directory | /workspace/99.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_check_fail.3138301282 |
Short name | T50 |
Test name | |
Test status | |
Simulation time | 3767781862 ps |
CPU time | 22.29 seconds |
Started | Aug 13 06:27:33 PM PDT 24 |
Finished | Aug 13 06:27:55 PM PDT 24 |
Peak memory | 242844 kb |
Host | smart-b46e7a62-efea-4e5e-bebe-bebbb4e1a116 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3138301282 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_check_fail.3138301282 |
Directory | /workspace/17.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_init_fail.3774655653 |
Short name | T44 |
Test name | |
Test status | |
Simulation time | 165725358 ps |
CPU time | 4.59 seconds |
Started | Aug 13 06:28:49 PM PDT 24 |
Finished | Aug 13 06:28:53 PM PDT 24 |
Peak memory | 242692 kb |
Host | smart-af6bcdd6-3d39-4889-98ed-f61376a23a54 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3774655653 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_init_fail.3774655653 |
Directory | /workspace/62.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/246.otp_ctrl_init_fail.4197429606 |
Short name | T32 |
Test name | |
Test status | |
Simulation time | 294613069 ps |
CPU time | 5.36 seconds |
Started | Aug 13 06:30:00 PM PDT 24 |
Finished | Aug 13 06:30:06 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-7cbd183a-a4c6-4d1e-b4fc-cc25d9f98c4c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4197429606 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 246.otp_ctrl_init_fail.4197429606 |
Directory | /workspace/246.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_stress_all_with_rand_reset.3492021877 |
Short name | T804 |
Test name | |
Test status | |
Simulation time | 7040080523 ps |
CPU time | 104.61 seconds |
Started | Aug 13 06:28:35 PM PDT 24 |
Finished | Aug 13 06:30:20 PM PDT 24 |
Peak memory | 265068 kb |
Host | smart-e3f2e29c-f656-43f9-bae8-a297b1aaf7e4 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3492021877 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all_with_rand_reset.3492021877 |
Directory | /workspace/48.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_alert_test.537908944 |
Short name | T99 |
Test name | |
Test status | |
Simulation time | 47929789 ps |
CPU time | 1.58 seconds |
Started | Aug 13 06:28:36 PM PDT 24 |
Finished | Aug 13 06:28:38 PM PDT 24 |
Peak memory | 240696 kb |
Host | smart-66d30547-308b-4da7-827b-e79398ea28e5 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=537908944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_alert_test.537908944 |
Directory | /workspace/44.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_macro_errs.2829604242 |
Short name | T167 |
Test name | |
Test status | |
Simulation time | 389218005 ps |
CPU time | 7.46 seconds |
Started | Aug 13 06:26:49 PM PDT 24 |
Finished | Aug 13 06:26:57 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-27bb3443-506e-4f1d-81a6-adf100322176 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2829604242 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_macro_errs.2829604242 |
Directory | /workspace/0.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/186.otp_ctrl_init_fail.1433920001 |
Short name | T74 |
Test name | |
Test status | |
Simulation time | 154909789 ps |
CPU time | 4.55 seconds |
Started | Aug 13 06:29:45 PM PDT 24 |
Finished | Aug 13 06:29:50 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-edca9d11-7ab4-41a6-ae36-d0c89674c9e4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1433920001 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_init_fail.1433920001 |
Directory | /workspace/186.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/135.otp_ctrl_parallel_lc_esc.2345356872 |
Short name | T131 |
Test name | |
Test status | |
Simulation time | 381438790 ps |
CPU time | 7.21 seconds |
Started | Aug 13 06:29:19 PM PDT 24 |
Finished | Aug 13 06:29:26 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-356ebb9c-c908-4bdd-bd7e-091f199bb44b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2345356872 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_parallel_lc_esc.2345356872 |
Directory | /workspace/135.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_stress_all.1383902688 |
Short name | T310 |
Test name | |
Test status | |
Simulation time | 23792760510 ps |
CPU time | 224.69 seconds |
Started | Aug 13 06:28:39 PM PDT 24 |
Finished | Aug 13 06:32:24 PM PDT 24 |
Peak memory | 260496 kb |
Host | smart-c28281bd-4e9d-4ad2-b3d2-68994d9ff1c9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1383902688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all .1383902688 |
Directory | /workspace/47.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_init_fail.2530116846 |
Short name | T55 |
Test name | |
Test status | |
Simulation time | 126073861 ps |
CPU time | 4.8 seconds |
Started | Aug 13 06:29:00 PM PDT 24 |
Finished | Aug 13 06:29:05 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-6afe7bff-df5f-48c0-be3c-a62397ab4bb1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2530116846 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_init_fail.2530116846 |
Directory | /workspace/81.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_lc_esc.2216317685 |
Short name | T150 |
Test name | |
Test status | |
Simulation time | 168186366 ps |
CPU time | 5.79 seconds |
Started | Aug 13 06:27:29 PM PDT 24 |
Finished | Aug 13 06:27:35 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-59fef47b-950a-4873-b237-d7eefb0cca13 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2216317685 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_esc.2216317685 |
Directory | /workspace/15.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_regwen.685923074 |
Short name | T119 |
Test name | |
Test status | |
Simulation time | 5487017540 ps |
CPU time | 13.84 seconds |
Started | Aug 13 06:27:42 PM PDT 24 |
Finished | Aug 13 06:27:56 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-c16cd6c1-f070-4a20-a99d-19476292a259 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=685923074 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_regwen.685923074 |
Directory | /workspace/24.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_stress_all_with_rand_reset.3475338951 |
Short name | T811 |
Test name | |
Test status | |
Simulation time | 26260172804 ps |
CPU time | 135.9 seconds |
Started | Aug 13 06:28:29 PM PDT 24 |
Finished | Aug 13 06:30:45 PM PDT 24 |
Peak memory | 265656 kb |
Host | smart-a89e45bb-7449-4450-9884-13b573a32139 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3475338951 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all_with_rand_reset.3475338951 |
Directory | /workspace/41.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_check_fail.187209004 |
Short name | T60 |
Test name | |
Test status | |
Simulation time | 14789892093 ps |
CPU time | 27.39 seconds |
Started | Aug 13 06:27:57 PM PDT 24 |
Finished | Aug 13 06:28:24 PM PDT 24 |
Peak memory | 243616 kb |
Host | smart-1385d51d-00c4-479c-8d62-63402951ac2c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=187209004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_check_fail.187209004 |
Directory | /workspace/30.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_parallel_lc_esc.2481578129 |
Short name | T160 |
Test name | |
Test status | |
Simulation time | 1889630445 ps |
CPU time | 5.34 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:10 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-3c90b16b-671d-4109-a88d-9669c9e54709 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2481578129 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_parallel_lc_esc.2481578129 |
Directory | /workspace/90.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/157.otp_ctrl_parallel_lc_esc.3231950980 |
Short name | T154 |
Test name | |
Test status | |
Simulation time | 732483986 ps |
CPU time | 16.57 seconds |
Started | Aug 13 06:29:29 PM PDT 24 |
Finished | Aug 13 06:29:46 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-7287483a-f84d-4bc9-beff-ae8dfe991636 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3231950980 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_parallel_lc_esc.3231950980 |
Directory | /workspace/157.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_intg_err.2995934466 |
Short name | T325 |
Test name | |
Test status | |
Simulation time | 2418703416 ps |
CPU time | 19.29 seconds |
Started | Aug 13 06:22:28 PM PDT 24 |
Finished | Aug 13 06:22:48 PM PDT 24 |
Peak memory | 244148 kb |
Host | smart-133db751-3dbd-4dc9-b453-aac24ac6eba1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2995934466 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_in tg_err.2995934466 |
Directory | /workspace/7.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_check_fail.3262302519 |
Short name | T86 |
Test name | |
Test status | |
Simulation time | 5551307219 ps |
CPU time | 32.48 seconds |
Started | Aug 13 06:28:26 PM PDT 24 |
Finished | Aug 13 06:28:58 PM PDT 24 |
Peak memory | 249124 kb |
Host | smart-3c7765cc-2d06-407c-879e-18840973f6cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3262302519 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_check_fail.3262302519 |
Directory | /workspace/44.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_stress_all.1111639089 |
Short name | T158 |
Test name | |
Test status | |
Simulation time | 11488338509 ps |
CPU time | 103.49 seconds |
Started | Aug 13 06:28:23 PM PDT 24 |
Finished | Aug 13 06:30:07 PM PDT 24 |
Peak memory | 257412 kb |
Host | smart-ef027773-9c00-4b92-8f94-f4a26dc1bdf0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1111639089 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_stress_all .1111639089 |
Directory | /workspace/43.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/123.otp_ctrl_init_fail.1338236626 |
Short name | T27 |
Test name | |
Test status | |
Simulation time | 641758695 ps |
CPU time | 4.89 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:21 PM PDT 24 |
Peak memory | 242632 kb |
Host | smart-94839714-f049-40e0-96cb-893a32783ebc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1338236626 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_init_fail.1338236626 |
Directory | /workspace/123.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_check_fail.2686065180 |
Short name | T30 |
Test name | |
Test status | |
Simulation time | 1664021185 ps |
CPU time | 18.06 seconds |
Started | Aug 13 06:27:11 PM PDT 24 |
Finished | Aug 13 06:27:29 PM PDT 24 |
Peak memory | 243808 kb |
Host | smart-63460887-9bd8-4bdd-aba1-ac72e5072dc8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2686065180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_check_fail.2686065180 |
Directory | /workspace/9.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/257.otp_ctrl_init_fail.1978383823 |
Short name | T90 |
Test name | |
Test status | |
Simulation time | 145694015 ps |
CPU time | 3.98 seconds |
Started | Aug 13 06:29:58 PM PDT 24 |
Finished | Aug 13 06:30:02 PM PDT 24 |
Peak memory | 242664 kb |
Host | smart-9fc69999-d370-4ee9-aa1f-ded5a6138818 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1978383823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 257.otp_ctrl_init_fail.1978383823 |
Directory | /workspace/257.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_lc_esc.215431303 |
Short name | T289 |
Test name | |
Test status | |
Simulation time | 5168785964 ps |
CPU time | 8.41 seconds |
Started | Aug 13 06:26:59 PM PDT 24 |
Finished | Aug 13 06:27:07 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-ef830da8-5cfc-4a53-9c73-94f2260e7f24 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=215431303 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_esc.215431303 |
Directory | /workspace/2.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_init_fail.949365885 |
Short name | T1143 |
Test name | |
Test status | |
Simulation time | 272596577 ps |
CPU time | 3.83 seconds |
Started | Aug 13 06:26:49 PM PDT 24 |
Finished | Aug 13 06:26:53 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-12019f5e-10e9-4a70-8a95-5cc2a2409de0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=949365885 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_init_fail.949365885 |
Directory | /workspace/0.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/127.otp_ctrl_parallel_lc_esc.1819347849 |
Short name | T163 |
Test name | |
Test status | |
Simulation time | 130382004 ps |
CPU time | 3.81 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:20 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-bed37a6b-3694-475c-9f49-353fe778134f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1819347849 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_parallel_lc_esc.1819347849 |
Directory | /workspace/127.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_lc_esc.1785706739 |
Short name | T133 |
Test name | |
Test status | |
Simulation time | 618313614 ps |
CPU time | 5.29 seconds |
Started | Aug 13 06:27:18 PM PDT 24 |
Finished | Aug 13 06:27:24 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-47e1d80d-e5df-46a6-a87e-ba739355d8f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1785706739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_esc.1785706739 |
Directory | /workspace/13.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/131.otp_ctrl_parallel_lc_esc.3205264854 |
Short name | T128 |
Test name | |
Test status | |
Simulation time | 2996559150 ps |
CPU time | 5.2 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:21 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-b92d2804-130f-431b-8466-77f6493351f3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3205264854 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_parallel_lc_esc.3205264854 |
Directory | /workspace/131.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/167.otp_ctrl_parallel_lc_esc.3445323808 |
Short name | T134 |
Test name | |
Test status | |
Simulation time | 2671622472 ps |
CPU time | 10.17 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:54 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-c43161a6-3b9e-41e7-99a8-37d8ea92cb61 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3445323808 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_parallel_lc_esc.3445323808 |
Directory | /workspace/167.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/180.otp_ctrl_parallel_lc_esc.3225275503 |
Short name | T151 |
Test name | |
Test status | |
Simulation time | 3455585312 ps |
CPU time | 15.75 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:30:00 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-5c23cebf-57a8-4d61-8549-13bf37962c31 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3225275503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_parallel_lc_esc.3225275503 |
Directory | /workspace/180.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_stress_all_with_rand_reset.3702077580 |
Short name | T148 |
Test name | |
Test status | |
Simulation time | 23953846984 ps |
CPU time | 141.28 seconds |
Started | Aug 13 06:26:55 PM PDT 24 |
Finished | Aug 13 06:29:16 PM PDT 24 |
Peak memory | 257468 kb |
Host | smart-5e521fe5-aeb1-4e0b-aba9-8170ae1ae3b8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3702077580 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all_with_rand_reset.3702077580 |
Directory | /workspace/3.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_regwen.999840940 |
Short name | T341 |
Test name | |
Test status | |
Simulation time | 3583174952 ps |
CPU time | 7.74 seconds |
Started | Aug 13 06:27:52 PM PDT 24 |
Finished | Aug 13 06:27:59 PM PDT 24 |
Peak memory | 249184 kb |
Host | smart-616dc55a-6bb5-4be9-9683-803c5969b367 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=999840940 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_regwen.999840940 |
Directory | /workspace/29.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/122.otp_ctrl_init_fail.2344896992 |
Short name | T189 |
Test name | |
Test status | |
Simulation time | 161994849 ps |
CPU time | 3.99 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:20 PM PDT 24 |
Peak memory | 242728 kb |
Host | smart-19e2250e-dd1c-4c66-8238-bf22f103af42 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2344896992 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_init_fail.2344896992 |
Directory | /workspace/122.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_test_access.3292447941 |
Short name | T353 |
Test name | |
Test status | |
Simulation time | 3493206350 ps |
CPU time | 34.37 seconds |
Started | Aug 13 06:27:30 PM PDT 24 |
Finished | Aug 13 06:28:04 PM PDT 24 |
Peak memory | 243056 kb |
Host | smart-de0a7df1-2824-4ec4-9744-6d44e88bec82 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3292447941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_test_access.3292447941 |
Directory | /workspace/15.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_stress_all_with_rand_reset.2595253430 |
Short name | T391 |
Test name | |
Test status | |
Simulation time | 6323323781 ps |
CPU time | 81.05 seconds |
Started | Aug 13 06:28:47 PM PDT 24 |
Finished | Aug 13 06:30:08 PM PDT 24 |
Peak memory | 257604 kb |
Host | smart-ef8d5ae3-a1b5-42ae-813c-a5f34e364c99 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2595253430 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_stress_all_with_rand_reset.2595253430 |
Directory | /workspace/57.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_aliasing.3927913539 |
Short name | T280 |
Test name | |
Test status | |
Simulation time | 77490631 ps |
CPU time | 4.79 seconds |
Started | Aug 13 06:21:44 PM PDT 24 |
Finished | Aug 13 06:21:49 PM PDT 24 |
Peak memory | 238556 kb |
Host | smart-7ee65163-19f2-4b51-804f-7be7cbdbaf97 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3927913539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_alia sing.3927913539 |
Directory | /workspace/0.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_stress_all.964805434 |
Short name | T317 |
Test name | |
Test status | |
Simulation time | 76521214675 ps |
CPU time | 164.4 seconds |
Started | Aug 13 06:28:35 PM PDT 24 |
Finished | Aug 13 06:31:20 PM PDT 24 |
Peak memory | 262276 kb |
Host | smart-ec2fc942-ca5e-4403-84a0-4920371e073f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=964805434 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_stress_all. 964805434 |
Directory | /workspace/45.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.4249948939 |
Short name | T327 |
Test name | |
Test status | |
Simulation time | 649946547 ps |
CPU time | 10.66 seconds |
Started | Aug 13 06:22:46 PM PDT 24 |
Finished | Aug 13 06:22:57 PM PDT 24 |
Peak memory | 243576 kb |
Host | smart-d68a4acf-6d55-4c36-b38d-da27e43ff6ec |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4249948939 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_i ntg_err.4249948939 |
Directory | /workspace/15.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_regwen.786977703 |
Short name | T228 |
Test name | |
Test status | |
Simulation time | 2449576874 ps |
CPU time | 7.12 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:27:33 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-3798ea75-396b-4d43-8423-20c874ca19bd |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=786977703 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_regwen.786977703 |
Directory | /workspace/15.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_macro_errs.1498469414 |
Short name | T176 |
Test name | |
Test status | |
Simulation time | 4530648301 ps |
CPU time | 22.85 seconds |
Started | Aug 13 06:28:32 PM PDT 24 |
Finished | Aug 13 06:28:55 PM PDT 24 |
Peak memory | 242728 kb |
Host | smart-60046078-2fe1-4839-a8f2-89806557ec52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1498469414 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_macro_errs.1498469414 |
Directory | /workspace/42.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_stress_all_with_rand_reset.733719361 |
Short name | T371 |
Test name | |
Test status | |
Simulation time | 111064398874 ps |
CPU time | 343.24 seconds |
Started | Aug 13 06:29:06 PM PDT 24 |
Finished | Aug 13 06:34:49 PM PDT 24 |
Peak memory | 289932 kb |
Host | smart-571d4dcf-ed19-4bc1-ada9-40f4b65e4278 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=733719361 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_stress_all_with_rand_reset.733719361 |
Directory | /workspace/98.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_check_fail.1297697845 |
Short name | T66 |
Test name | |
Test status | |
Simulation time | 789350980 ps |
CPU time | 22.06 seconds |
Started | Aug 13 06:27:13 PM PDT 24 |
Finished | Aug 13 06:27:35 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-54cc52e8-e9e2-467a-941f-c050fd6de05a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1297697845 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_check_fail.1297697845 |
Directory | /workspace/5.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_intg_err.1761236617 |
Short name | T256 |
Test name | |
Test status | |
Simulation time | 3620635248 ps |
CPU time | 19.86 seconds |
Started | Aug 13 06:21:48 PM PDT 24 |
Finished | Aug 13 06:22:08 PM PDT 24 |
Peak memory | 244532 kb |
Host | smart-88a46eb4-25ac-4611-9297-9a5ba0cdc7cf |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1761236617 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_in tg_err.1761236617 |
Directory | /workspace/1.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_stress_all_with_rand_reset.2645426117 |
Short name | T365 |
Test name | |
Test status | |
Simulation time | 40274565307 ps |
CPU time | 161.75 seconds |
Started | Aug 13 06:28:46 PM PDT 24 |
Finished | Aug 13 06:31:28 PM PDT 24 |
Peak memory | 265736 kb |
Host | smart-c041428e-cba3-4f74-9b84-5eb5a8b2aa31 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2645426117 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_stress_all_with_rand_reset.2645426117 |
Directory | /workspace/52.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_stress_all_with_rand_reset.3842939020 |
Short name | T38 |
Test name | |
Test status | |
Simulation time | 6681163813 ps |
CPU time | 145.95 seconds |
Started | Aug 13 06:28:59 PM PDT 24 |
Finished | Aug 13 06:31:25 PM PDT 24 |
Peak memory | 260400 kb |
Host | smart-703e68e3-21f8-4af6-8ee3-414c9ee4d8a9 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3842939020 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_stress_all_with_rand_reset.3842939020 |
Directory | /workspace/71.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/127.otp_ctrl_init_fail.2833191869 |
Short name | T418 |
Test name | |
Test status | |
Simulation time | 2101160071 ps |
CPU time | 4.78 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:20 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-ff7218b6-9b81-4186-8acd-99623ddd3701 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2833191869 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_init_fail.2833191869 |
Directory | /workspace/127.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/135.otp_ctrl_init_fail.1986601944 |
Short name | T217 |
Test name | |
Test status | |
Simulation time | 396944044 ps |
CPU time | 4.46 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:20 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-d59b0f68-34bf-400f-bd45-cdc086501e2f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1986601944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_init_fail.1986601944 |
Directory | /workspace/135.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_intg_err.3762142548 |
Short name | T334 |
Test name | |
Test status | |
Simulation time | 2862974977 ps |
CPU time | 18.15 seconds |
Started | Aug 13 06:22:48 PM PDT 24 |
Finished | Aug 13 06:23:06 PM PDT 24 |
Peak memory | 244132 kb |
Host | smart-ad3aaacc-2a0a-405e-8bda-1e6115c2e7b1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3762142548 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_i ntg_err.3762142548 |
Directory | /workspace/13.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_dai_lock.1635982801 |
Short name | T738 |
Test name | |
Test status | |
Simulation time | 1353234004 ps |
CPU time | 32.81 seconds |
Started | Aug 13 06:27:18 PM PDT 24 |
Finished | Aug 13 06:27:51 PM PDT 24 |
Peak memory | 242944 kb |
Host | smart-5aaf9907-f199-4a77-916c-3f5323d89527 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1635982801 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_lock.1635982801 |
Directory | /workspace/13.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_regwen.3242333057 |
Short name | T959 |
Test name | |
Test status | |
Simulation time | 446466693 ps |
CPU time | 4.65 seconds |
Started | Aug 13 06:27:33 PM PDT 24 |
Finished | Aug 13 06:27:38 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-7a263b33-02f9-4262-a6bf-d59af96b9cf1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3242333057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_regwen.3242333057 |
Directory | /workspace/17.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_wake_up.1698645227 |
Short name | T169 |
Test name | |
Test status | |
Simulation time | 51732344 ps |
CPU time | 1.77 seconds |
Started | Aug 13 06:26:49 PM PDT 24 |
Finished | Aug 13 06:26:51 PM PDT 24 |
Peak memory | 240840 kb |
Host | smart-fe7222f1-3ad7-4286-941a-9ecd91c6cac2 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=1698645227 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_wake_up_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_wake_up.1698645227 |
Directory | /workspace/0.otp_ctrl_wake_up/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_stress_all_with_rand_reset.1215076252 |
Short name | T56 |
Test name | |
Test status | |
Simulation time | 14772044829 ps |
CPU time | 125.53 seconds |
Started | Aug 13 06:28:46 PM PDT 24 |
Finished | Aug 13 06:30:51 PM PDT 24 |
Peak memory | 260308 kb |
Host | smart-cd9d27b1-ddef-498b-b5e3-c1e20e188aac |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1215076252 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_stress_all_with_rand_reset.1215076252 |
Directory | /workspace/67.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/279.otp_ctrl_init_fail.800294888 |
Short name | T94 |
Test name | |
Test status | |
Simulation time | 103668912 ps |
CPU time | 3.44 seconds |
Started | Aug 13 06:30:04 PM PDT 24 |
Finished | Aug 13 06:30:07 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-3f8606c6-a920-457a-82ba-cab5151c1d53 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=800294888 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 279.otp_ctrl_init_fail.800294888 |
Directory | /workspace/279.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_stress_all_with_rand_reset.1964007021 |
Short name | T385 |
Test name | |
Test status | |
Simulation time | 8097742130 ps |
CPU time | 144.4 seconds |
Started | Aug 13 06:27:15 PM PDT 24 |
Finished | Aug 13 06:29:40 PM PDT 24 |
Peak memory | 257568 kb |
Host | smart-409a927e-af35-4a82-9b45-2d4fe08376de |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1964007021 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all_with_rand_reset.1964007021 |
Directory | /workspace/10.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/235.otp_ctrl_init_fail.2314720259 |
Short name | T1149 |
Test name | |
Test status | |
Simulation time | 2363950728 ps |
CPU time | 5.19 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:52 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-a1b8bf85-fbf1-422e-b4b1-d862267cfde9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2314720259 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 235.otp_ctrl_init_fail.2314720259 |
Directory | /workspace/235.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_stress_all_with_rand_reset.4282392297 |
Short name | T242 |
Test name | |
Test status | |
Simulation time | 721551661 ps |
CPU time | 20.4 seconds |
Started | Aug 13 06:28:43 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 249200 kb |
Host | smart-f9361786-9e30-40f0-9276-90b844125496 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4282392297 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_stress_all_with_rand_reset.4282392297 |
Directory | /workspace/54.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_stress_all.1633836023 |
Short name | T226 |
Test name | |
Test status | |
Simulation time | 3868465805 ps |
CPU time | 124.19 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:30:21 PM PDT 24 |
Peak memory | 257300 kb |
Host | smart-55e12b1c-8cd8-43cb-b770-32f2500fe043 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1633836023 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all .1633836023 |
Directory | /workspace/37.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/112.otp_ctrl_parallel_lc_esc.3906628002 |
Short name | T840 |
Test name | |
Test status | |
Simulation time | 281168626 ps |
CPU time | 3.43 seconds |
Started | Aug 13 06:29:14 PM PDT 24 |
Finished | Aug 13 06:29:17 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-4e137421-3fd7-406b-9f62-7b7abc49166b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3906628002 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_parallel_lc_esc.3906628002 |
Directory | /workspace/112.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_bit_bash.2970972918 |
Short name | T254 |
Test name | |
Test status | |
Simulation time | 6969624673 ps |
CPU time | 18.67 seconds |
Started | Aug 13 06:21:43 PM PDT 24 |
Finished | Aug 13 06:22:02 PM PDT 24 |
Peak memory | 230404 kb |
Host | smart-08b707a5-183b-4c63-82dd-d813dd618a99 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2970972918 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_bit_ bash.2970972918 |
Directory | /workspace/0.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_hw_reset.186100054 |
Short name | T1252 |
Test name | |
Test status | |
Simulation time | 148141792 ps |
CPU time | 1.82 seconds |
Started | Aug 13 06:21:43 PM PDT 24 |
Finished | Aug 13 06:21:45 PM PDT 24 |
Peak memory | 240096 kb |
Host | smart-2417cc82-90d1-4d03-8d0d-5fbf49d0de20 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=186100054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_hw_re set.186100054 |
Directory | /workspace/0.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.4263669263 |
Short name | T1284 |
Test name | |
Test status | |
Simulation time | 358296411 ps |
CPU time | 3.22 seconds |
Started | Aug 13 06:21:42 PM PDT 24 |
Finished | Aug 13 06:21:45 PM PDT 24 |
Peak memory | 246792 kb |
Host | smart-c2886823-08ea-40b2-9684-2e52a2b6efd6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4263669263 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_mem_rw_with_rand_reset.4263669263 |
Directory | /workspace/0.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_rw.3150874983 |
Short name | T282 |
Test name | |
Test status | |
Simulation time | 49545188 ps |
CPU time | 1.82 seconds |
Started | Aug 13 06:21:42 PM PDT 24 |
Finished | Aug 13 06:21:45 PM PDT 24 |
Peak memory | 240776 kb |
Host | smart-7b6ce697-fd8a-4021-9a94-fcc9cf789679 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3150874983 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_rw.3150874983 |
Directory | /workspace/0.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_intr_test.2769188274 |
Short name | T1203 |
Test name | |
Test status | |
Simulation time | 38667276 ps |
CPU time | 1.39 seconds |
Started | Aug 13 06:21:43 PM PDT 24 |
Finished | Aug 13 06:21:44 PM PDT 24 |
Peak memory | 229876 kb |
Host | smart-d67c9d82-784f-4223-bcb6-6809dfafa3c9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2769188274 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_intr_test.2769188274 |
Directory | /workspace/0.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_partial_access.3696536386 |
Short name | T1285 |
Test name | |
Test status | |
Simulation time | 51817478 ps |
CPU time | 1.37 seconds |
Started | Aug 13 06:21:42 PM PDT 24 |
Finished | Aug 13 06:21:44 PM PDT 24 |
Peak memory | 229344 kb |
Host | smart-658cc0cd-56d8-4f8b-927d-285d218e1fe9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3696536386 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctr l_mem_partial_access.3696536386 |
Directory | /workspace/0.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.230048733 |
Short name | T1273 |
Test name | |
Test status | |
Simulation time | 38895026 ps |
CPU time | 1.39 seconds |
Started | Aug 13 06:21:42 PM PDT 24 |
Finished | Aug 13 06:21:43 PM PDT 24 |
Peak memory | 229540 kb |
Host | smart-5673e874-5c48-43d9-9ee5-9b759bf7709f |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=230048733 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_mem_walk. 230048733 |
Directory | /workspace/0.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_same_csr_outstanding.266060248 |
Short name | T1255 |
Test name | |
Test status | |
Simulation time | 492447134 ps |
CPU time | 4.35 seconds |
Started | Aug 13 06:21:44 PM PDT 24 |
Finished | Aug 13 06:21:48 PM PDT 24 |
Peak memory | 241800 kb |
Host | smart-e32a86cf-2e27-4b49-8879-04fb61600239 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=266060248 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ct rl_same_csr_outstanding.266060248 |
Directory | /workspace/0.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_errors.1989083488 |
Short name | T1180 |
Test name | |
Test status | |
Simulation time | 109154897 ps |
CPU time | 3.86 seconds |
Started | Aug 13 06:21:42 PM PDT 24 |
Finished | Aug 13 06:21:46 PM PDT 24 |
Peak memory | 245344 kb |
Host | smart-bdf7f696-42dd-45c9-8655-715b5a3700b9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1989083488 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_errors.1989083488 |
Directory | /workspace/0.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_intg_err.941467282 |
Short name | T332 |
Test name | |
Test status | |
Simulation time | 2288098481 ps |
CPU time | 19.25 seconds |
Started | Aug 13 06:21:42 PM PDT 24 |
Finished | Aug 13 06:22:01 PM PDT 24 |
Peak memory | 243768 kb |
Host | smart-93e26691-edb7-4f30-b873-fd011241a137 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=941467282 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_int g_err.941467282 |
Directory | /workspace/0.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_aliasing.1123695446 |
Short name | T266 |
Test name | |
Test status | |
Simulation time | 77694471 ps |
CPU time | 4.71 seconds |
Started | Aug 13 06:21:48 PM PDT 24 |
Finished | Aug 13 06:21:53 PM PDT 24 |
Peak memory | 238608 kb |
Host | smart-021889c6-0473-43e0-9af7-5245ed03b80a |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1123695446 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_alia sing.1123695446 |
Directory | /workspace/1.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_bit_bash.3510932406 |
Short name | T283 |
Test name | |
Test status | |
Simulation time | 1999105626 ps |
CPU time | 6.74 seconds |
Started | Aug 13 06:21:49 PM PDT 24 |
Finished | Aug 13 06:21:56 PM PDT 24 |
Peak memory | 238552 kb |
Host | smart-f0ef12a0-140e-45b0-a978-9942c5071fd3 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3510932406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_bit_ bash.3510932406 |
Directory | /workspace/1.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.208691477 |
Short name | T265 |
Test name | |
Test status | |
Simulation time | 78532826 ps |
CPU time | 1.84 seconds |
Started | Aug 13 06:21:48 PM PDT 24 |
Finished | Aug 13 06:21:49 PM PDT 24 |
Peak memory | 240612 kb |
Host | smart-6f321384-258c-4959-a4be-006f7b29f065 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=208691477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_hw_re set.208691477 |
Directory | /workspace/1.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_mem_rw_with_rand_reset.2999184487 |
Short name | T1223 |
Test name | |
Test status | |
Simulation time | 72047016 ps |
CPU time | 2.9 seconds |
Started | Aug 13 06:21:59 PM PDT 24 |
Finished | Aug 13 06:22:02 PM PDT 24 |
Peak memory | 246752 kb |
Host | smart-de0248b8-f8e5-4916-94b4-34835183320f |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2999184487 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_mem_rw_with_rand_reset.2999184487 |
Directory | /workspace/1.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_rw.3319151041 |
Short name | T1275 |
Test name | |
Test status | |
Simulation time | 98400679 ps |
CPU time | 1.76 seconds |
Started | Aug 13 06:21:48 PM PDT 24 |
Finished | Aug 13 06:21:50 PM PDT 24 |
Peak memory | 238592 kb |
Host | smart-4aa6ad74-4bda-4f99-ae88-cc28f9add127 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3319151041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_rw.3319151041 |
Directory | /workspace/1.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_intr_test.3562976937 |
Short name | T1178 |
Test name | |
Test status | |
Simulation time | 38568540 ps |
CPU time | 1.37 seconds |
Started | Aug 13 06:21:45 PM PDT 24 |
Finished | Aug 13 06:21:47 PM PDT 24 |
Peak memory | 229724 kb |
Host | smart-dc830c8b-8adf-438b-a6aa-c91e99d25e3e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3562976937 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_intr_test.3562976937 |
Directory | /workspace/1.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_partial_access.1152095890 |
Short name | T1256 |
Test name | |
Test status | |
Simulation time | 37092183 ps |
CPU time | 1.35 seconds |
Started | Aug 13 06:21:48 PM PDT 24 |
Finished | Aug 13 06:21:50 PM PDT 24 |
Peak memory | 229324 kb |
Host | smart-1ffbec3c-a254-4e6f-948d-0cfa079d7192 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1152095890 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctr l_mem_partial_access.1152095890 |
Directory | /workspace/1.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_walk.1100592534 |
Short name | T1188 |
Test name | |
Test status | |
Simulation time | 95921193 ps |
CPU time | 1.46 seconds |
Started | Aug 13 06:21:51 PM PDT 24 |
Finished | Aug 13 06:21:53 PM PDT 24 |
Peak memory | 229700 kb |
Host | smart-ef457d09-cb6e-4099-9f2b-ce2d6f8be1b6 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1100592534 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_mem_walk .1100592534 |
Directory | /workspace/1.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_same_csr_outstanding.3475735791 |
Short name | T284 |
Test name | |
Test status | |
Simulation time | 487681526 ps |
CPU time | 3.23 seconds |
Started | Aug 13 06:21:48 PM PDT 24 |
Finished | Aug 13 06:21:52 PM PDT 24 |
Peak memory | 241688 kb |
Host | smart-e940b595-25be-4dda-bea3-cb91b39e49c6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3475735791 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_c trl_same_csr_outstanding.3475735791 |
Directory | /workspace/1.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_errors.1780849286 |
Short name | T1279 |
Test name | |
Test status | |
Simulation time | 168606118 ps |
CPU time | 3.37 seconds |
Started | Aug 13 06:21:49 PM PDT 24 |
Finished | Aug 13 06:21:53 PM PDT 24 |
Peak memory | 246276 kb |
Host | smart-4dcf2c53-ac9b-4c46-b40a-3a06ae56fcd1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1780849286 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_errors.1780849286 |
Directory | /workspace/1.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_mem_rw_with_rand_reset.1125102834 |
Short name | T1218 |
Test name | |
Test status | |
Simulation time | 199202451 ps |
CPU time | 2.74 seconds |
Started | Aug 13 06:22:40 PM PDT 24 |
Finished | Aug 13 06:22:42 PM PDT 24 |
Peak memory | 245172 kb |
Host | smart-cc5b2c58-3b14-4e35-9479-518f919bbbb8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1125102834 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_mem_rw_with_rand_reset.1125102834 |
Directory | /workspace/10.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_rw.3740154783 |
Short name | T277 |
Test name | |
Test status | |
Simulation time | 55559079 ps |
CPU time | 1.81 seconds |
Started | Aug 13 06:22:41 PM PDT 24 |
Finished | Aug 13 06:22:43 PM PDT 24 |
Peak memory | 238568 kb |
Host | smart-edc7fd9e-2df2-4ce5-82d6-6c4233fdf311 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3740154783 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_rw.3740154783 |
Directory | /workspace/10.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_intr_test.1051024077 |
Short name | T1186 |
Test name | |
Test status | |
Simulation time | 157055591 ps |
CPU time | 1.72 seconds |
Started | Aug 13 06:22:39 PM PDT 24 |
Finished | Aug 13 06:22:41 PM PDT 24 |
Peak memory | 229672 kb |
Host | smart-68b1707b-b7cc-44ed-96e6-c381509e04fd |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1051024077 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_intr_test.1051024077 |
Directory | /workspace/10.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_same_csr_outstanding.1828554817 |
Short name | T1242 |
Test name | |
Test status | |
Simulation time | 48295854 ps |
CPU time | 2.04 seconds |
Started | Aug 13 06:22:40 PM PDT 24 |
Finished | Aug 13 06:22:42 PM PDT 24 |
Peak memory | 238624 kb |
Host | smart-3e0d420d-8bdc-4673-ac6d-feaeb25b66b1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1828554817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ ctrl_same_csr_outstanding.1828554817 |
Directory | /workspace/10.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.3360345208 |
Short name | T1231 |
Test name | |
Test status | |
Simulation time | 200073586 ps |
CPU time | 7.32 seconds |
Started | Aug 13 06:22:38 PM PDT 24 |
Finished | Aug 13 06:22:46 PM PDT 24 |
Peak memory | 246008 kb |
Host | smart-2afb6386-dced-49f7-81bc-9eebbd97f12c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3360345208 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_errors.3360345208 |
Directory | /workspace/10.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_intg_err.3440213219 |
Short name | T1251 |
Test name | |
Test status | |
Simulation time | 10338043871 ps |
CPU time | 21.45 seconds |
Started | Aug 13 06:22:38 PM PDT 24 |
Finished | Aug 13 06:22:59 PM PDT 24 |
Peak memory | 243952 kb |
Host | smart-d8c1e06d-38fc-48f9-857d-ab7c961641e1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3440213219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_i ntg_err.3440213219 |
Directory | /workspace/10.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_mem_rw_with_rand_reset.2361155581 |
Short name | T294 |
Test name | |
Test status | |
Simulation time | 72121726 ps |
CPU time | 2.11 seconds |
Started | Aug 13 06:22:42 PM PDT 24 |
Finished | Aug 13 06:22:44 PM PDT 24 |
Peak memory | 244188 kb |
Host | smart-ea65ed22-a13d-47eb-9439-e84649224cdc |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2361155581 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_mem_rw_with_rand_reset.2361155581 |
Directory | /workspace/11.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_rw.2409273306 |
Short name | T264 |
Test name | |
Test status | |
Simulation time | 543956739 ps |
CPU time | 1.64 seconds |
Started | Aug 13 06:22:37 PM PDT 24 |
Finished | Aug 13 06:22:39 PM PDT 24 |
Peak memory | 240520 kb |
Host | smart-08dc8b70-74df-4a8b-9010-79bcc228472a |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2409273306 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_rw.2409273306 |
Directory | /workspace/11.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_intr_test.1634892920 |
Short name | T1184 |
Test name | |
Test status | |
Simulation time | 41274746 ps |
CPU time | 1.4 seconds |
Started | Aug 13 06:22:39 PM PDT 24 |
Finished | Aug 13 06:22:40 PM PDT 24 |
Peak memory | 230344 kb |
Host | smart-b6fe8960-b65a-4d09-9656-5fb9fa364f4e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1634892920 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_intr_test.1634892920 |
Directory | /workspace/11.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_same_csr_outstanding.809865939 |
Short name | T1229 |
Test name | |
Test status | |
Simulation time | 122127975 ps |
CPU time | 3.51 seconds |
Started | Aug 13 06:22:40 PM PDT 24 |
Finished | Aug 13 06:22:43 PM PDT 24 |
Peak memory | 238548 kb |
Host | smart-a8046254-216e-4b00-819d-148e59e8d9e9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=809865939 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_c trl_same_csr_outstanding.809865939 |
Directory | /workspace/11.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_errors.1554607879 |
Short name | T1248 |
Test name | |
Test status | |
Simulation time | 77937277 ps |
CPU time | 5.2 seconds |
Started | Aug 13 06:22:40 PM PDT 24 |
Finished | Aug 13 06:22:46 PM PDT 24 |
Peak memory | 238744 kb |
Host | smart-5d18fa3a-ef33-4043-8948-af7d4819f77b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1554607879 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_errors.1554607879 |
Directory | /workspace/11.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_intg_err.903496810 |
Short name | T1246 |
Test name | |
Test status | |
Simulation time | 1068284287 ps |
CPU time | 11.07 seconds |
Started | Aug 13 06:22:39 PM PDT 24 |
Finished | Aug 13 06:22:51 PM PDT 24 |
Peak memory | 243404 kb |
Host | smart-d4eb60a6-6c87-45af-aa65-105b35d42bd5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=903496810 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_in tg_err.903496810 |
Directory | /workspace/11.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_mem_rw_with_rand_reset.413039377 |
Short name | T1274 |
Test name | |
Test status | |
Simulation time | 218152771 ps |
CPU time | 2.55 seconds |
Started | Aug 13 06:22:50 PM PDT 24 |
Finished | Aug 13 06:22:53 PM PDT 24 |
Peak memory | 246836 kb |
Host | smart-e1e3397d-12db-4a39-a08a-e7aa8d052b39 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=413039377 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_mem_rw_with_rand_reset.413039377 |
Directory | /workspace/12.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_rw.3955984817 |
Short name | T263 |
Test name | |
Test status | |
Simulation time | 132756847 ps |
CPU time | 1.54 seconds |
Started | Aug 13 06:22:50 PM PDT 24 |
Finished | Aug 13 06:22:51 PM PDT 24 |
Peak memory | 238584 kb |
Host | smart-45d04642-da7b-4ba0-82fb-3d8d40db7d52 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3955984817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_rw.3955984817 |
Directory | /workspace/12.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_intr_test.3560133142 |
Short name | T1197 |
Test name | |
Test status | |
Simulation time | 565379251 ps |
CPU time | 1.84 seconds |
Started | Aug 13 06:22:40 PM PDT 24 |
Finished | Aug 13 06:22:42 PM PDT 24 |
Peak memory | 229672 kb |
Host | smart-419d3fb4-f5b2-45e0-a8c5-7b9fc01f3672 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3560133142 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_intr_test.3560133142 |
Directory | /workspace/12.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_same_csr_outstanding.2649082148 |
Short name | T1224 |
Test name | |
Test status | |
Simulation time | 226505930 ps |
CPU time | 2.82 seconds |
Started | Aug 13 06:22:47 PM PDT 24 |
Finished | Aug 13 06:22:50 PM PDT 24 |
Peak memory | 238492 kb |
Host | smart-d1f8cc1f-ed4a-433d-81ef-efb2f597cdfc |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2649082148 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ ctrl_same_csr_outstanding.2649082148 |
Directory | /workspace/12.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_errors.693387573 |
Short name | T1181 |
Test name | |
Test status | |
Simulation time | 326996633 ps |
CPU time | 5.02 seconds |
Started | Aug 13 06:22:40 PM PDT 24 |
Finished | Aug 13 06:22:45 PM PDT 24 |
Peak memory | 245676 kb |
Host | smart-e547009b-46f7-4972-9307-496898f2d454 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=693387573 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_errors.693387573 |
Directory | /workspace/12.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_intg_err.3759294592 |
Short name | T1271 |
Test name | |
Test status | |
Simulation time | 2368357707 ps |
CPU time | 11.46 seconds |
Started | Aug 13 06:22:36 PM PDT 24 |
Finished | Aug 13 06:22:47 PM PDT 24 |
Peak memory | 238804 kb |
Host | smart-dc8ed978-a877-42de-a493-0c0d166acafd |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3759294592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_i ntg_err.3759294592 |
Directory | /workspace/12.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_mem_rw_with_rand_reset.3847672230 |
Short name | T1209 |
Test name | |
Test status | |
Simulation time | 137310010 ps |
CPU time | 2.37 seconds |
Started | Aug 13 06:22:50 PM PDT 24 |
Finished | Aug 13 06:22:53 PM PDT 24 |
Peak memory | 238728 kb |
Host | smart-bc420834-944d-4ec1-8813-da5d2a28a71e |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3847672230 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_mem_rw_with_rand_reset.3847672230 |
Directory | /workspace/13.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.1442826164 |
Short name | T275 |
Test name | |
Test status | |
Simulation time | 82575383 ps |
CPU time | 1.57 seconds |
Started | Aug 13 06:22:49 PM PDT 24 |
Finished | Aug 13 06:22:51 PM PDT 24 |
Peak memory | 240208 kb |
Host | smart-f65cd19a-aad2-48c3-90d9-29d4cec3af4f |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1442826164 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_rw.1442826164 |
Directory | /workspace/13.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.4273506917 |
Short name | T1280 |
Test name | |
Test status | |
Simulation time | 37894789 ps |
CPU time | 1.32 seconds |
Started | Aug 13 06:22:48 PM PDT 24 |
Finished | Aug 13 06:22:49 PM PDT 24 |
Peak memory | 229640 kb |
Host | smart-5714b827-ea39-4f58-9be3-60f993459bcb |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4273506917 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_intr_test.4273506917 |
Directory | /workspace/13.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.1757014019 |
Short name | T1269 |
Test name | |
Test status | |
Simulation time | 91463722 ps |
CPU time | 2.04 seconds |
Started | Aug 13 06:22:50 PM PDT 24 |
Finished | Aug 13 06:22:52 PM PDT 24 |
Peak memory | 238572 kb |
Host | smart-b12dd25d-d238-4cd5-8605-99a444bf9e13 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1757014019 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ ctrl_same_csr_outstanding.1757014019 |
Directory | /workspace/13.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_errors.2887075054 |
Short name | T295 |
Test name | |
Test status | |
Simulation time | 375480816 ps |
CPU time | 7.55 seconds |
Started | Aug 13 06:22:47 PM PDT 24 |
Finished | Aug 13 06:22:55 PM PDT 24 |
Peak memory | 246152 kb |
Host | smart-298568d5-fef0-4e96-b72b-830c58778d1f |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2887075054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_errors.2887075054 |
Directory | /workspace/13.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_mem_rw_with_rand_reset.436900788 |
Short name | T1183 |
Test name | |
Test status | |
Simulation time | 85131292 ps |
CPU time | 2.03 seconds |
Started | Aug 13 06:22:48 PM PDT 24 |
Finished | Aug 13 06:22:50 PM PDT 24 |
Peak memory | 244372 kb |
Host | smart-d50e1342-5257-4b06-aec4-0b91fc5f2d87 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=436900788 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_mem_rw_with_rand_reset.436900788 |
Directory | /workspace/14.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_rw.2988586031 |
Short name | T1245 |
Test name | |
Test status | |
Simulation time | 162802927 ps |
CPU time | 1.61 seconds |
Started | Aug 13 06:22:51 PM PDT 24 |
Finished | Aug 13 06:22:53 PM PDT 24 |
Peak memory | 238564 kb |
Host | smart-20a2eef3-1e41-4fbc-a908-298d27f4a422 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2988586031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_rw.2988586031 |
Directory | /workspace/14.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_intr_test.3880164811 |
Short name | T1238 |
Test name | |
Test status | |
Simulation time | 564198449 ps |
CPU time | 1.37 seconds |
Started | Aug 13 06:22:47 PM PDT 24 |
Finished | Aug 13 06:22:48 PM PDT 24 |
Peak memory | 230360 kb |
Host | smart-01b4f19b-df78-450e-b612-7d6639d447c0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3880164811 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_intr_test.3880164811 |
Directory | /workspace/14.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_same_csr_outstanding.3578714941 |
Short name | T1236 |
Test name | |
Test status | |
Simulation time | 64953809 ps |
CPU time | 1.96 seconds |
Started | Aug 13 06:22:49 PM PDT 24 |
Finished | Aug 13 06:22:51 PM PDT 24 |
Peak memory | 238608 kb |
Host | smart-898c34be-96e9-4df2-8e32-27730ca9d819 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3578714941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ ctrl_same_csr_outstanding.3578714941 |
Directory | /workspace/14.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_errors.2770813463 |
Short name | T301 |
Test name | |
Test status | |
Simulation time | 115286597 ps |
CPU time | 3.87 seconds |
Started | Aug 13 06:22:47 PM PDT 24 |
Finished | Aug 13 06:22:51 PM PDT 24 |
Peak memory | 245684 kb |
Host | smart-ff1cf8b8-7508-481b-a290-82458a5a7578 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2770813463 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_errors.2770813463 |
Directory | /workspace/14.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_intg_err.3278133447 |
Short name | T1258 |
Test name | |
Test status | |
Simulation time | 20241982467 ps |
CPU time | 31.75 seconds |
Started | Aug 13 06:22:45 PM PDT 24 |
Finished | Aug 13 06:23:17 PM PDT 24 |
Peak memory | 245588 kb |
Host | smart-e3255c66-c1e8-4e89-8145-709180f82380 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3278133447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_i ntg_err.3278133447 |
Directory | /workspace/14.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_mem_rw_with_rand_reset.2150824486 |
Short name | T1233 |
Test name | |
Test status | |
Simulation time | 78578793 ps |
CPU time | 2.33 seconds |
Started | Aug 13 06:22:59 PM PDT 24 |
Finished | Aug 13 06:23:02 PM PDT 24 |
Peak memory | 245464 kb |
Host | smart-e57a33a7-b016-47d6-9b81-4965b23e6648 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2150824486 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_mem_rw_with_rand_reset.2150824486 |
Directory | /workspace/15.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_rw.1650431639 |
Short name | T1250 |
Test name | |
Test status | |
Simulation time | 612395081 ps |
CPU time | 1.81 seconds |
Started | Aug 13 06:22:45 PM PDT 24 |
Finished | Aug 13 06:22:47 PM PDT 24 |
Peak memory | 238536 kb |
Host | smart-0b91eb78-0cc4-4645-9a3a-5281436cb467 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1650431639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_rw.1650431639 |
Directory | /workspace/15.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_intr_test.3454103404 |
Short name | T1243 |
Test name | |
Test status | |
Simulation time | 41464842 ps |
CPU time | 1.4 seconds |
Started | Aug 13 06:22:47 PM PDT 24 |
Finished | Aug 13 06:22:49 PM PDT 24 |
Peak memory | 229656 kb |
Host | smart-41b8a875-bd4b-4953-a248-b5ac20d28efa |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3454103404 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_intr_test.3454103404 |
Directory | /workspace/15.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_same_csr_outstanding.310818982 |
Short name | T258 |
Test name | |
Test status | |
Simulation time | 669356696 ps |
CPU time | 2.57 seconds |
Started | Aug 13 06:22:58 PM PDT 24 |
Finished | Aug 13 06:23:01 PM PDT 24 |
Peak memory | 238516 kb |
Host | smart-5a7e8400-6373-4f48-ae0d-07d77f33c98b |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=310818982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_c trl_same_csr_outstanding.310818982 |
Directory | /workspace/15.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_errors.1279532193 |
Short name | T1254 |
Test name | |
Test status | |
Simulation time | 129116923 ps |
CPU time | 4.02 seconds |
Started | Aug 13 06:22:50 PM PDT 24 |
Finished | Aug 13 06:22:54 PM PDT 24 |
Peak memory | 245716 kb |
Host | smart-d5dd8434-6af4-4ed8-8b2c-abb2be81e7bf |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1279532193 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_errors.1279532193 |
Directory | /workspace/15.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_rw.1291185696 |
Short name | T279 |
Test name | |
Test status | |
Simulation time | 43073210 ps |
CPU time | 1.46 seconds |
Started | Aug 13 06:22:58 PM PDT 24 |
Finished | Aug 13 06:23:00 PM PDT 24 |
Peak memory | 240496 kb |
Host | smart-be4b7097-e786-48b3-b0bb-28bf59d2a2d2 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1291185696 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_rw.1291185696 |
Directory | /workspace/16.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_intr_test.403562297 |
Short name | T1171 |
Test name | |
Test status | |
Simulation time | 75232763 ps |
CPU time | 1.44 seconds |
Started | Aug 13 06:22:57 PM PDT 24 |
Finished | Aug 13 06:22:59 PM PDT 24 |
Peak memory | 230012 kb |
Host | smart-7629d4fa-3603-4e13-8f9c-e293af564037 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=403562297 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_intr_test.403562297 |
Directory | /workspace/16.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_same_csr_outstanding.259237009 |
Short name | T268 |
Test name | |
Test status | |
Simulation time | 280583154 ps |
CPU time | 3.45 seconds |
Started | Aug 13 06:22:57 PM PDT 24 |
Finished | Aug 13 06:23:01 PM PDT 24 |
Peak memory | 238560 kb |
Host | smart-978fc067-18c1-4ba3-8524-3a38d8bfefd0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=259237009 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_c trl_same_csr_outstanding.259237009 |
Directory | /workspace/16.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_errors.4072668329 |
Short name | T1237 |
Test name | |
Test status | |
Simulation time | 187384432 ps |
CPU time | 3.87 seconds |
Started | Aug 13 06:22:58 PM PDT 24 |
Finished | Aug 13 06:23:02 PM PDT 24 |
Peak memory | 238660 kb |
Host | smart-d49f47b2-c35d-438b-8918-48d428b4cdcd |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4072668329 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_errors.4072668329 |
Directory | /workspace/16.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_mem_rw_with_rand_reset.3752142919 |
Short name | T348 |
Test name | |
Test status | |
Simulation time | 70978056 ps |
CPU time | 2.22 seconds |
Started | Aug 13 06:22:56 PM PDT 24 |
Finished | Aug 13 06:22:59 PM PDT 24 |
Peak memory | 245308 kb |
Host | smart-ec350ccc-b2b1-4200-9c9f-f5d52ddf379f |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3752142919 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_mem_rw_with_rand_reset.3752142919 |
Directory | /workspace/17.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_rw.1753894360 |
Short name | T271 |
Test name | |
Test status | |
Simulation time | 36390632 ps |
CPU time | 1.53 seconds |
Started | Aug 13 06:22:56 PM PDT 24 |
Finished | Aug 13 06:22:58 PM PDT 24 |
Peak memory | 240068 kb |
Host | smart-ff972a11-03a6-440a-b4ce-e0481d71c26d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1753894360 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_rw.1753894360 |
Directory | /workspace/17.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_intr_test.1947782177 |
Short name | T1207 |
Test name | |
Test status | |
Simulation time | 145802012 ps |
CPU time | 1.54 seconds |
Started | Aug 13 06:22:59 PM PDT 24 |
Finished | Aug 13 06:23:01 PM PDT 24 |
Peak memory | 229612 kb |
Host | smart-6948da44-6291-4a91-90fe-7b775b93fef5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1947782177 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_intr_test.1947782177 |
Directory | /workspace/17.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_same_csr_outstanding.861238973 |
Short name | T1227 |
Test name | |
Test status | |
Simulation time | 94274368 ps |
CPU time | 2.97 seconds |
Started | Aug 13 06:22:59 PM PDT 24 |
Finished | Aug 13 06:23:02 PM PDT 24 |
Peak memory | 238540 kb |
Host | smart-f6656217-9265-4ba5-b579-0f2cf374d21f |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=861238973 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_c trl_same_csr_outstanding.861238973 |
Directory | /workspace/17.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_errors.1009692661 |
Short name | T1191 |
Test name | |
Test status | |
Simulation time | 219854317 ps |
CPU time | 3.41 seconds |
Started | Aug 13 06:22:57 PM PDT 24 |
Finished | Aug 13 06:23:01 PM PDT 24 |
Peak memory | 245792 kb |
Host | smart-fd9dc600-cd92-4ab6-b429-ff49c17e1126 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1009692661 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_errors.1009692661 |
Directory | /workspace/17.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_intg_err.1773468608 |
Short name | T329 |
Test name | |
Test status | |
Simulation time | 1441520758 ps |
CPU time | 17.12 seconds |
Started | Aug 13 06:22:59 PM PDT 24 |
Finished | Aug 13 06:23:16 PM PDT 24 |
Peak memory | 238732 kb |
Host | smart-4420ab68-28c8-434b-9064-6c7f8483669a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1773468608 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_i ntg_err.1773468608 |
Directory | /workspace/17.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_mem_rw_with_rand_reset.107146974 |
Short name | T1230 |
Test name | |
Test status | |
Simulation time | 68247480 ps |
CPU time | 2.19 seconds |
Started | Aug 13 06:22:57 PM PDT 24 |
Finished | Aug 13 06:22:59 PM PDT 24 |
Peak memory | 246052 kb |
Host | smart-e6d5c997-6fa7-4e17-83c9-c667974d7859 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=107146974 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_mem_rw_with_rand_reset.107146974 |
Directory | /workspace/18.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.2495838054 |
Short name | T1265 |
Test name | |
Test status | |
Simulation time | 73803731 ps |
CPU time | 1.56 seconds |
Started | Aug 13 06:22:57 PM PDT 24 |
Finished | Aug 13 06:22:59 PM PDT 24 |
Peak memory | 240556 kb |
Host | smart-293ab732-823e-4e1e-94e5-b72f996f3fe5 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2495838054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_rw.2495838054 |
Directory | /workspace/18.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.3316431095 |
Short name | T1228 |
Test name | |
Test status | |
Simulation time | 41709993 ps |
CPU time | 1.37 seconds |
Started | Aug 13 06:22:59 PM PDT 24 |
Finished | Aug 13 06:23:00 PM PDT 24 |
Peak memory | 230384 kb |
Host | smart-d35999d3-dc07-48b4-b5d6-2e63c271a032 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3316431095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_intr_test.3316431095 |
Directory | /workspace/18.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_same_csr_outstanding.1295129369 |
Short name | T1277 |
Test name | |
Test status | |
Simulation time | 76922403 ps |
CPU time | 2.4 seconds |
Started | Aug 13 06:22:57 PM PDT 24 |
Finished | Aug 13 06:23:00 PM PDT 24 |
Peak memory | 238520 kb |
Host | smart-5c60b655-5fad-4efb-89c0-8833d6688367 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1295129369 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ ctrl_same_csr_outstanding.1295129369 |
Directory | /workspace/18.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_errors.505172064 |
Short name | T1166 |
Test name | |
Test status | |
Simulation time | 833275824 ps |
CPU time | 4.29 seconds |
Started | Aug 13 06:22:58 PM PDT 24 |
Finished | Aug 13 06:23:03 PM PDT 24 |
Peak memory | 245532 kb |
Host | smart-a64c7d9c-f13f-4709-8faf-1dd3f3b0ea02 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=505172064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_errors.505172064 |
Directory | /workspace/18.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_intg_err.2130526810 |
Short name | T1282 |
Test name | |
Test status | |
Simulation time | 969587455 ps |
CPU time | 12.27 seconds |
Started | Aug 13 06:22:57 PM PDT 24 |
Finished | Aug 13 06:23:09 PM PDT 24 |
Peak memory | 238524 kb |
Host | smart-ac433e7c-04de-40b1-831c-2044e426da0a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2130526810 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_i ntg_err.2130526810 |
Directory | /workspace/18.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_mem_rw_with_rand_reset.3195387901 |
Short name | T1219 |
Test name | |
Test status | |
Simulation time | 257932970 ps |
CPU time | 2.17 seconds |
Started | Aug 13 06:23:05 PM PDT 24 |
Finished | Aug 13 06:23:07 PM PDT 24 |
Peak memory | 244080 kb |
Host | smart-ea91879c-0b47-4206-930c-7edce6b4f7cc |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3195387901 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_mem_rw_with_rand_reset.3195387901 |
Directory | /workspace/19.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_rw.2264044404 |
Short name | T273 |
Test name | |
Test status | |
Simulation time | 52737507 ps |
CPU time | 1.47 seconds |
Started | Aug 13 06:23:08 PM PDT 24 |
Finished | Aug 13 06:23:10 PM PDT 24 |
Peak memory | 240460 kb |
Host | smart-9c1746fd-6462-4de8-9690-e6f9adb599e9 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2264044404 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_rw.2264044404 |
Directory | /workspace/19.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.4222815317 |
Short name | T1276 |
Test name | |
Test status | |
Simulation time | 47734133 ps |
CPU time | 1.44 seconds |
Started | Aug 13 06:23:07 PM PDT 24 |
Finished | Aug 13 06:23:08 PM PDT 24 |
Peak memory | 229748 kb |
Host | smart-59e6042d-82f4-49d5-9071-76941af1ea7f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4222815317 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_intr_test.4222815317 |
Directory | /workspace/19.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_same_csr_outstanding.63591062 |
Short name | T253 |
Test name | |
Test status | |
Simulation time | 109236441 ps |
CPU time | 2.37 seconds |
Started | Aug 13 06:23:06 PM PDT 24 |
Finished | Aug 13 06:23:08 PM PDT 24 |
Peak memory | 238544 kb |
Host | smart-600c5271-60a1-4ac3-8289-f56f780cb67d |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=63591062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ct rl_same_csr_outstanding.63591062 |
Directory | /workspace/19.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_errors.3974202818 |
Short name | T1196 |
Test name | |
Test status | |
Simulation time | 1564037991 ps |
CPU time | 4.34 seconds |
Started | Aug 13 06:23:07 PM PDT 24 |
Finished | Aug 13 06:23:12 PM PDT 24 |
Peak memory | 246516 kb |
Host | smart-9c82b944-0580-4afb-9468-23e07f2b9657 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3974202818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_errors.3974202818 |
Directory | /workspace/19.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_intg_err.2520124417 |
Short name | T326 |
Test name | |
Test status | |
Simulation time | 1305373349 ps |
CPU time | 9.92 seconds |
Started | Aug 13 06:23:08 PM PDT 24 |
Finished | Aug 13 06:23:18 PM PDT 24 |
Peak memory | 243300 kb |
Host | smart-cb6d8fd9-5ff6-4a52-bbb5-3edb30e64625 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2520124417 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_i ntg_err.2520124417 |
Directory | /workspace/19.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.4292285092 |
Short name | T1266 |
Test name | |
Test status | |
Simulation time | 110727142 ps |
CPU time | 3.16 seconds |
Started | Aug 13 06:21:58 PM PDT 24 |
Finished | Aug 13 06:22:01 PM PDT 24 |
Peak memory | 240984 kb |
Host | smart-8375aa20-2603-4ca1-a6d7-608ca59a155f |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4292285092 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_alia sing.4292285092 |
Directory | /workspace/2.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_bit_bash.4213011068 |
Short name | T1281 |
Test name | |
Test status | |
Simulation time | 1647438548 ps |
CPU time | 9.75 seconds |
Started | Aug 13 06:21:59 PM PDT 24 |
Finished | Aug 13 06:22:09 PM PDT 24 |
Peak memory | 238376 kb |
Host | smart-61bb964a-5654-41e8-84c2-8f922b196f34 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4213011068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_bit_ bash.4213011068 |
Directory | /workspace/2.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_hw_reset.1505427044 |
Short name | T267 |
Test name | |
Test status | |
Simulation time | 101860271 ps |
CPU time | 2.36 seconds |
Started | Aug 13 06:21:58 PM PDT 24 |
Finished | Aug 13 06:22:00 PM PDT 24 |
Peak memory | 238636 kb |
Host | smart-7710cb5a-4255-4b09-8898-b3bf2e3c7287 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1505427044 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_hw_r eset.1505427044 |
Directory | /workspace/2.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_mem_rw_with_rand_reset.2824072003 |
Short name | T1225 |
Test name | |
Test status | |
Simulation time | 278863574 ps |
CPU time | 2.2 seconds |
Started | Aug 13 06:22:07 PM PDT 24 |
Finished | Aug 13 06:22:09 PM PDT 24 |
Peak memory | 245256 kb |
Host | smart-417ff744-2f25-4f37-a80b-e06ae4659af0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2824072003 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_mem_rw_with_rand_reset.2824072003 |
Directory | /workspace/2.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_rw.2328701796 |
Short name | T1262 |
Test name | |
Test status | |
Simulation time | 103259600 ps |
CPU time | 1.59 seconds |
Started | Aug 13 06:21:59 PM PDT 24 |
Finished | Aug 13 06:22:01 PM PDT 24 |
Peak memory | 238532 kb |
Host | smart-e3fc0540-ef01-4ee6-9bc4-9771024b30cc |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2328701796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_rw.2328701796 |
Directory | /workspace/2.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.2332454507 |
Short name | T1206 |
Test name | |
Test status | |
Simulation time | 74751402 ps |
CPU time | 1.43 seconds |
Started | Aug 13 06:21:57 PM PDT 24 |
Finished | Aug 13 06:21:58 PM PDT 24 |
Peak memory | 229620 kb |
Host | smart-1216a661-bc44-4025-bcbd-996dece9797e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2332454507 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_intr_test.2332454507 |
Directory | /workspace/2.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_partial_access.2589997243 |
Short name | T1214 |
Test name | |
Test status | |
Simulation time | 524465773 ps |
CPU time | 1.42 seconds |
Started | Aug 13 06:21:57 PM PDT 24 |
Finished | Aug 13 06:21:58 PM PDT 24 |
Peak memory | 229268 kb |
Host | smart-a6a12855-4230-4416-91de-b6ffabccf575 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2589997243 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctr l_mem_partial_access.2589997243 |
Directory | /workspace/2.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_walk.3824022426 |
Short name | T1261 |
Test name | |
Test status | |
Simulation time | 104287431 ps |
CPU time | 1.36 seconds |
Started | Aug 13 06:21:57 PM PDT 24 |
Finished | Aug 13 06:21:58 PM PDT 24 |
Peak memory | 229424 kb |
Host | smart-f3be0d20-4fd3-486b-92bd-bfa08360829b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3824022426 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_mem_walk .3824022426 |
Directory | /workspace/2.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_same_csr_outstanding.1208302468 |
Short name | T1216 |
Test name | |
Test status | |
Simulation time | 85877068 ps |
CPU time | 2.59 seconds |
Started | Aug 13 06:21:56 PM PDT 24 |
Finished | Aug 13 06:21:59 PM PDT 24 |
Peak memory | 241736 kb |
Host | smart-0820e86d-92a4-4215-8b20-de965df065e6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1208302468 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_c trl_same_csr_outstanding.1208302468 |
Directory | /workspace/2.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_errors.1648598156 |
Short name | T300 |
Test name | |
Test status | |
Simulation time | 366430093 ps |
CPU time | 6.17 seconds |
Started | Aug 13 06:21:56 PM PDT 24 |
Finished | Aug 13 06:22:02 PM PDT 24 |
Peak memory | 238644 kb |
Host | smart-68c004ca-e302-468b-90c5-78317ba98560 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1648598156 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_errors.1648598156 |
Directory | /workspace/2.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_intg_err.964229991 |
Short name | T328 |
Test name | |
Test status | |
Simulation time | 1837843439 ps |
CPU time | 21.34 seconds |
Started | Aug 13 06:21:59 PM PDT 24 |
Finished | Aug 13 06:22:21 PM PDT 24 |
Peak memory | 243568 kb |
Host | smart-4a3d811a-2a93-439a-9d99-a9cda5c697be |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=964229991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_int g_err.964229991 |
Directory | /workspace/2.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/20.otp_ctrl_intr_test.3652335529 |
Short name | T1189 |
Test name | |
Test status | |
Simulation time | 133810048 ps |
CPU time | 1.49 seconds |
Started | Aug 13 06:23:06 PM PDT 24 |
Finished | Aug 13 06:23:07 PM PDT 24 |
Peak memory | 229624 kb |
Host | smart-d7e40c0e-4e92-4bc1-88e5-3b91412ead27 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3652335529 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_intr_test.3652335529 |
Directory | /workspace/20.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/21.otp_ctrl_intr_test.2627911094 |
Short name | T1170 |
Test name | |
Test status | |
Simulation time | 71558985 ps |
CPU time | 1.44 seconds |
Started | Aug 13 06:23:04 PM PDT 24 |
Finished | Aug 13 06:23:05 PM PDT 24 |
Peak memory | 230300 kb |
Host | smart-3f09598f-0acb-47df-9d2d-009b69e58b94 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2627911094 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_intr_test.2627911094 |
Directory | /workspace/21.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/22.otp_ctrl_intr_test.1628346466 |
Short name | T1201 |
Test name | |
Test status | |
Simulation time | 553327058 ps |
CPU time | 1.95 seconds |
Started | Aug 13 06:23:05 PM PDT 24 |
Finished | Aug 13 06:23:07 PM PDT 24 |
Peak memory | 229580 kb |
Host | smart-98a57468-4299-4472-b3b9-c45c6e9683f2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1628346466 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_intr_test.1628346466 |
Directory | /workspace/22.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/23.otp_ctrl_intr_test.2120690768 |
Short name | T1176 |
Test name | |
Test status | |
Simulation time | 38620459 ps |
CPU time | 1.42 seconds |
Started | Aug 13 06:23:08 PM PDT 24 |
Finished | Aug 13 06:23:09 PM PDT 24 |
Peak memory | 229596 kb |
Host | smart-e4e635f8-d022-4ca2-a8fc-8be69c078444 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2120690768 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_intr_test.2120690768 |
Directory | /workspace/23.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/24.otp_ctrl_intr_test.1502538492 |
Short name | T1232 |
Test name | |
Test status | |
Simulation time | 138668700 ps |
CPU time | 1.47 seconds |
Started | Aug 13 06:23:06 PM PDT 24 |
Finished | Aug 13 06:23:07 PM PDT 24 |
Peak memory | 229684 kb |
Host | smart-ed44c5a1-19ab-44b3-9d1a-a230f662a70b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1502538492 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_intr_test.1502538492 |
Directory | /workspace/24.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.1949334142 |
Short name | T1168 |
Test name | |
Test status | |
Simulation time | 76326062 ps |
CPU time | 1.4 seconds |
Started | Aug 13 06:23:07 PM PDT 24 |
Finished | Aug 13 06:23:09 PM PDT 24 |
Peak memory | 229648 kb |
Host | smart-7f60eb36-f03c-4d25-98e8-6bebdedebcb1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1949334142 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_intr_test.1949334142 |
Directory | /workspace/25.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/26.otp_ctrl_intr_test.2950670855 |
Short name | T1278 |
Test name | |
Test status | |
Simulation time | 133021134 ps |
CPU time | 1.46 seconds |
Started | Aug 13 06:23:08 PM PDT 24 |
Finished | Aug 13 06:23:09 PM PDT 24 |
Peak memory | 229648 kb |
Host | smart-eb0de654-44df-4dca-82e4-f1c938dfe07b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2950670855 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_intr_test.2950670855 |
Directory | /workspace/26.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/27.otp_ctrl_intr_test.2047686500 |
Short name | T1177 |
Test name | |
Test status | |
Simulation time | 39840832 ps |
CPU time | 1.44 seconds |
Started | Aug 13 06:23:07 PM PDT 24 |
Finished | Aug 13 06:23:08 PM PDT 24 |
Peak memory | 229640 kb |
Host | smart-c6146645-92c6-4953-8fc4-dc5fa44f2e0f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2047686500 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_intr_test.2047686500 |
Directory | /workspace/27.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/28.otp_ctrl_intr_test.1717278755 |
Short name | T1241 |
Test name | |
Test status | |
Simulation time | 150550684 ps |
CPU time | 1.51 seconds |
Started | Aug 13 06:23:07 PM PDT 24 |
Finished | Aug 13 06:23:08 PM PDT 24 |
Peak memory | 229656 kb |
Host | smart-82233999-f80b-4ed8-bba2-6919de8c2459 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1717278755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_intr_test.1717278755 |
Directory | /workspace/28.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/29.otp_ctrl_intr_test.389641007 |
Short name | T1174 |
Test name | |
Test status | |
Simulation time | 39599217 ps |
CPU time | 1.5 seconds |
Started | Aug 13 06:23:07 PM PDT 24 |
Finished | Aug 13 06:23:08 PM PDT 24 |
Peak memory | 229728 kb |
Host | smart-afa5c672-7313-4800-87dd-99958b97e81e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=389641007 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_intr_test.389641007 |
Directory | /workspace/29.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_aliasing.765995636 |
Short name | T287 |
Test name | |
Test status | |
Simulation time | 67419153 ps |
CPU time | 2.97 seconds |
Started | Aug 13 06:22:07 PM PDT 24 |
Finished | Aug 13 06:22:10 PM PDT 24 |
Peak memory | 240956 kb |
Host | smart-f279f746-d843-4517-bff5-fab8561c810b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=765995636 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_alias ing.765995636 |
Directory | /workspace/3.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_bit_bash.3083038977 |
Short name | T285 |
Test name | |
Test status | |
Simulation time | 499366452 ps |
CPU time | 7.23 seconds |
Started | Aug 13 06:22:06 PM PDT 24 |
Finished | Aug 13 06:22:13 PM PDT 24 |
Peak memory | 238564 kb |
Host | smart-beeff5b5-074a-40c1-80e2-3a78d291033d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3083038977 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_bit_ bash.3083038977 |
Directory | /workspace/3.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_hw_reset.972108611 |
Short name | T1253 |
Test name | |
Test status | |
Simulation time | 80508225 ps |
CPU time | 1.81 seconds |
Started | Aug 13 06:22:05 PM PDT 24 |
Finished | Aug 13 06:22:07 PM PDT 24 |
Peak memory | 240152 kb |
Host | smart-e393d273-d7da-4c8d-b4e6-842d8742415c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=972108611 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_hw_re set.972108611 |
Directory | /workspace/3.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.1053297861 |
Short name | T1200 |
Test name | |
Test status | |
Simulation time | 73783068 ps |
CPU time | 2.34 seconds |
Started | Aug 13 06:22:07 PM PDT 24 |
Finished | Aug 13 06:22:10 PM PDT 24 |
Peak memory | 244972 kb |
Host | smart-9ddb760b-6bd5-485b-995d-ecda6c8bdd0b |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1053297861 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_mem_rw_with_rand_reset.1053297861 |
Directory | /workspace/3.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_rw.178493423 |
Short name | T270 |
Test name | |
Test status | |
Simulation time | 580901453 ps |
CPU time | 1.9 seconds |
Started | Aug 13 06:22:04 PM PDT 24 |
Finished | Aug 13 06:22:06 PM PDT 24 |
Peak memory | 238612 kb |
Host | smart-29780206-14f6-4177-8aa5-02e4d24368c4 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=178493423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_rw.178493423 |
Directory | /workspace/3.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_intr_test.4050272275 |
Short name | T1202 |
Test name | |
Test status | |
Simulation time | 147146087 ps |
CPU time | 1.51 seconds |
Started | Aug 13 06:22:06 PM PDT 24 |
Finished | Aug 13 06:22:08 PM PDT 24 |
Peak memory | 230364 kb |
Host | smart-8955d956-debc-446a-b5bc-5c471af8d2ee |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4050272275 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_intr_test.4050272275 |
Directory | /workspace/3.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_partial_access.2468374636 |
Short name | T1169 |
Test name | |
Test status | |
Simulation time | 68515860 ps |
CPU time | 1.3 seconds |
Started | Aug 13 06:22:06 PM PDT 24 |
Finished | Aug 13 06:22:08 PM PDT 24 |
Peak memory | 230148 kb |
Host | smart-77a8d0cc-e554-4c9b-aef8-387e6bfcb1d2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2468374636 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctr l_mem_partial_access.2468374636 |
Directory | /workspace/3.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_walk.2144947426 |
Short name | T1226 |
Test name | |
Test status | |
Simulation time | 70800454 ps |
CPU time | 1.31 seconds |
Started | Aug 13 06:22:07 PM PDT 24 |
Finished | Aug 13 06:22:08 PM PDT 24 |
Peak memory | 230392 kb |
Host | smart-9dbbee8a-996e-411c-8901-80daa29d6ae4 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2144947426 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_mem_walk .2144947426 |
Directory | /workspace/3.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_same_csr_outstanding.1907522233 |
Short name | T1234 |
Test name | |
Test status | |
Simulation time | 142709043 ps |
CPU time | 3.72 seconds |
Started | Aug 13 06:22:06 PM PDT 24 |
Finished | Aug 13 06:22:10 PM PDT 24 |
Peak memory | 238540 kb |
Host | smart-06341ccb-5a2e-472b-bed1-b870a2dbdfe8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1907522233 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_c trl_same_csr_outstanding.1907522233 |
Directory | /workspace/3.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.1184535887 |
Short name | T1239 |
Test name | |
Test status | |
Simulation time | 122384701 ps |
CPU time | 3.41 seconds |
Started | Aug 13 06:22:07 PM PDT 24 |
Finished | Aug 13 06:22:10 PM PDT 24 |
Peak memory | 246576 kb |
Host | smart-787848cb-567e-4f12-b9b6-5398509195b4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1184535887 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_errors.1184535887 |
Directory | /workspace/3.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_intg_err.2847808379 |
Short name | T1270 |
Test name | |
Test status | |
Simulation time | 1474284510 ps |
CPU time | 10.01 seconds |
Started | Aug 13 06:22:06 PM PDT 24 |
Finished | Aug 13 06:22:17 PM PDT 24 |
Peak memory | 243276 kb |
Host | smart-fa43bce6-dda9-4adf-b737-d580c24ee3c3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2847808379 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_in tg_err.2847808379 |
Directory | /workspace/3.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/30.otp_ctrl_intr_test.2186021071 |
Short name | T1264 |
Test name | |
Test status | |
Simulation time | 42506611 ps |
CPU time | 1.38 seconds |
Started | Aug 13 06:23:07 PM PDT 24 |
Finished | Aug 13 06:23:08 PM PDT 24 |
Peak memory | 229668 kb |
Host | smart-b7dfe0d2-1b94-4f5a-b8cb-899da0bfe57c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2186021071 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_intr_test.2186021071 |
Directory | /workspace/30.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/31.otp_ctrl_intr_test.1173600529 |
Short name | T1198 |
Test name | |
Test status | |
Simulation time | 38247821 ps |
CPU time | 1.41 seconds |
Started | Aug 13 06:23:08 PM PDT 24 |
Finished | Aug 13 06:23:09 PM PDT 24 |
Peak memory | 229920 kb |
Host | smart-a370082c-5ea3-4f2b-9ee6-1e2d4bed7d36 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1173600529 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_intr_test.1173600529 |
Directory | /workspace/31.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/32.otp_ctrl_intr_test.4287332263 |
Short name | T1268 |
Test name | |
Test status | |
Simulation time | 51890685 ps |
CPU time | 1.43 seconds |
Started | Aug 13 06:23:06 PM PDT 24 |
Finished | Aug 13 06:23:07 PM PDT 24 |
Peak memory | 229564 kb |
Host | smart-f276cace-ea5e-4660-ae9b-9fa6ea5c79a0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4287332263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_intr_test.4287332263 |
Directory | /workspace/32.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/33.otp_ctrl_intr_test.4130669000 |
Short name | T1175 |
Test name | |
Test status | |
Simulation time | 46674187 ps |
CPU time | 1.42 seconds |
Started | Aug 13 06:23:15 PM PDT 24 |
Finished | Aug 13 06:23:16 PM PDT 24 |
Peak memory | 229640 kb |
Host | smart-618b8eb4-8d72-4939-ab5e-6de314669fb9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4130669000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_intr_test.4130669000 |
Directory | /workspace/33.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/34.otp_ctrl_intr_test.1865978601 |
Short name | T1173 |
Test name | |
Test status | |
Simulation time | 73946774 ps |
CPU time | 1.53 seconds |
Started | Aug 13 06:23:16 PM PDT 24 |
Finished | Aug 13 06:23:18 PM PDT 24 |
Peak memory | 229624 kb |
Host | smart-4d554e9e-b0e5-4db1-b79b-1fd860afc984 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1865978601 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_intr_test.1865978601 |
Directory | /workspace/34.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.3434670574 |
Short name | T1192 |
Test name | |
Test status | |
Simulation time | 76424808 ps |
CPU time | 1.43 seconds |
Started | Aug 13 06:23:20 PM PDT 24 |
Finished | Aug 13 06:23:22 PM PDT 24 |
Peak memory | 229540 kb |
Host | smart-79206fee-640d-43b2-8a6c-d69b0ef3abd9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3434670574 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_intr_test.3434670574 |
Directory | /workspace/35.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/36.otp_ctrl_intr_test.3796967174 |
Short name | T1179 |
Test name | |
Test status | |
Simulation time | 152120043 ps |
CPU time | 1.47 seconds |
Started | Aug 13 06:23:17 PM PDT 24 |
Finished | Aug 13 06:23:19 PM PDT 24 |
Peak memory | 229960 kb |
Host | smart-894cd9ec-76fd-4f33-a90e-38eb15136f96 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3796967174 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_intr_test.3796967174 |
Directory | /workspace/36.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/37.otp_ctrl_intr_test.1123036708 |
Short name | T1272 |
Test name | |
Test status | |
Simulation time | 136181916 ps |
CPU time | 1.33 seconds |
Started | Aug 13 06:23:17 PM PDT 24 |
Finished | Aug 13 06:23:18 PM PDT 24 |
Peak memory | 230396 kb |
Host | smart-cf9971be-bc00-47b3-9d6d-8752b5cfe42e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1123036708 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_intr_test.1123036708 |
Directory | /workspace/37.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/38.otp_ctrl_intr_test.2850798806 |
Short name | T1283 |
Test name | |
Test status | |
Simulation time | 534343153 ps |
CPU time | 1.47 seconds |
Started | Aug 13 06:23:16 PM PDT 24 |
Finished | Aug 13 06:23:18 PM PDT 24 |
Peak memory | 229916 kb |
Host | smart-44b3eb58-e7ac-4db2-afec-cb848d01a913 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2850798806 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_intr_test.2850798806 |
Directory | /workspace/38.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/39.otp_ctrl_intr_test.867384357 |
Short name | T1213 |
Test name | |
Test status | |
Simulation time | 41540558 ps |
CPU time | 1.49 seconds |
Started | Aug 13 06:23:19 PM PDT 24 |
Finished | Aug 13 06:23:20 PM PDT 24 |
Peak memory | 230384 kb |
Host | smart-c4c663f2-1120-452e-ab46-22d206123fda |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=867384357 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_intr_test.867384357 |
Directory | /workspace/39.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_aliasing.2872915190 |
Short name | T278 |
Test name | |
Test status | |
Simulation time | 107232907 ps |
CPU time | 3.69 seconds |
Started | Aug 13 06:22:14 PM PDT 24 |
Finished | Aug 13 06:22:18 PM PDT 24 |
Peak memory | 241008 kb |
Host | smart-56152c33-390e-474e-8dbc-e63107b38f95 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2872915190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_alia sing.2872915190 |
Directory | /workspace/4.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_bit_bash.1691685596 |
Short name | T286 |
Test name | |
Test status | |
Simulation time | 245862262 ps |
CPU time | 4.81 seconds |
Started | Aug 13 06:22:17 PM PDT 24 |
Finished | Aug 13 06:22:22 PM PDT 24 |
Peak memory | 238604 kb |
Host | smart-da5cdda4-9b91-4652-a16d-19291b4596b7 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1691685596 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_bit_ bash.1691685596 |
Directory | /workspace/4.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_hw_reset.3657297049 |
Short name | T1199 |
Test name | |
Test status | |
Simulation time | 1049501463 ps |
CPU time | 2.64 seconds |
Started | Aug 13 06:22:17 PM PDT 24 |
Finished | Aug 13 06:22:20 PM PDT 24 |
Peak memory | 240388 kb |
Host | smart-d4a36821-891b-415a-ae4a-427828cc4e52 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3657297049 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_hw_r eset.3657297049 |
Directory | /workspace/4.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_mem_rw_with_rand_reset.667356192 |
Short name | T1187 |
Test name | |
Test status | |
Simulation time | 231493321 ps |
CPU time | 2.09 seconds |
Started | Aug 13 06:22:18 PM PDT 24 |
Finished | Aug 13 06:22:20 PM PDT 24 |
Peak memory | 243532 kb |
Host | smart-b85c73a2-d425-4c79-a448-6253f33317ed |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=667356192 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_mem_rw_with_rand_reset.667356192 |
Directory | /workspace/4.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_rw.2191910285 |
Short name | T269 |
Test name | |
Test status | |
Simulation time | 43350412 ps |
CPU time | 1.73 seconds |
Started | Aug 13 06:22:15 PM PDT 24 |
Finished | Aug 13 06:22:17 PM PDT 24 |
Peak memory | 238560 kb |
Host | smart-e721ff71-0991-4977-a897-a37840c75cdf |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2191910285 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_rw.2191910285 |
Directory | /workspace/4.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_intr_test.3782188740 |
Short name | T1244 |
Test name | |
Test status | |
Simulation time | 42293130 ps |
CPU time | 1.43 seconds |
Started | Aug 13 06:22:17 PM PDT 24 |
Finished | Aug 13 06:22:18 PM PDT 24 |
Peak memory | 229956 kb |
Host | smart-54dcd69c-6ce5-4e7a-9a2b-31aefa288a52 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3782188740 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_intr_test.3782188740 |
Directory | /workspace/4.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_partial_access.2065837584 |
Short name | T1208 |
Test name | |
Test status | |
Simulation time | 519824182 ps |
CPU time | 1.52 seconds |
Started | Aug 13 06:22:17 PM PDT 24 |
Finished | Aug 13 06:22:18 PM PDT 24 |
Peak memory | 229532 kb |
Host | smart-fe6773c8-6d1a-4a82-9071-785b67663e58 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2065837584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctr l_mem_partial_access.2065837584 |
Directory | /workspace/4.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_walk.286026914 |
Short name | T1286 |
Test name | |
Test status | |
Simulation time | 504079963 ps |
CPU time | 1.47 seconds |
Started | Aug 13 06:22:14 PM PDT 24 |
Finished | Aug 13 06:22:16 PM PDT 24 |
Peak memory | 230396 kb |
Host | smart-86479cf6-9f23-4dd6-9ce9-000de6341434 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=286026914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_mem_walk. 286026914 |
Directory | /workspace/4.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_same_csr_outstanding.2298388857 |
Short name | T1240 |
Test name | |
Test status | |
Simulation time | 79059460 ps |
CPU time | 2.55 seconds |
Started | Aug 13 06:22:18 PM PDT 24 |
Finished | Aug 13 06:22:21 PM PDT 24 |
Peak memory | 238512 kb |
Host | smart-7c4fe22b-a6fb-4dbc-8240-1da2411997c4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2298388857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_c trl_same_csr_outstanding.2298388857 |
Directory | /workspace/4.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_errors.3495293144 |
Short name | T1222 |
Test name | |
Test status | |
Simulation time | 290073270 ps |
CPU time | 5.78 seconds |
Started | Aug 13 06:22:03 PM PDT 24 |
Finished | Aug 13 06:22:09 PM PDT 24 |
Peak memory | 246860 kb |
Host | smart-7257a313-0fbd-47e4-b24f-34fd09e1d79d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3495293144 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_errors.3495293144 |
Directory | /workspace/4.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.3191676317 |
Short name | T251 |
Test name | |
Test status | |
Simulation time | 1498281408 ps |
CPU time | 10.23 seconds |
Started | Aug 13 06:22:08 PM PDT 24 |
Finished | Aug 13 06:22:18 PM PDT 24 |
Peak memory | 238660 kb |
Host | smart-b5389792-429e-4803-b298-15385c741a35 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3191676317 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_in tg_err.3191676317 |
Directory | /workspace/4.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/40.otp_ctrl_intr_test.1336904726 |
Short name | T1211 |
Test name | |
Test status | |
Simulation time | 74139304 ps |
CPU time | 1.43 seconds |
Started | Aug 13 06:23:17 PM PDT 24 |
Finished | Aug 13 06:23:18 PM PDT 24 |
Peak memory | 230356 kb |
Host | smart-41993b73-6a8c-4617-b588-d409fc9f1c07 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1336904726 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_intr_test.1336904726 |
Directory | /workspace/40.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/41.otp_ctrl_intr_test.1752377666 |
Short name | T1205 |
Test name | |
Test status | |
Simulation time | 83345069 ps |
CPU time | 1.36 seconds |
Started | Aug 13 06:23:16 PM PDT 24 |
Finished | Aug 13 06:23:17 PM PDT 24 |
Peak memory | 230328 kb |
Host | smart-008fd570-b09b-497a-9d1a-6d7174b025e9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1752377666 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_intr_test.1752377666 |
Directory | /workspace/41.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/42.otp_ctrl_intr_test.1181281987 |
Short name | T1185 |
Test name | |
Test status | |
Simulation time | 73923053 ps |
CPU time | 1.42 seconds |
Started | Aug 13 06:23:22 PM PDT 24 |
Finished | Aug 13 06:23:23 PM PDT 24 |
Peak memory | 229964 kb |
Host | smart-bc9d5dc6-bed4-4dda-8267-66ce27b17b00 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1181281987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_intr_test.1181281987 |
Directory | /workspace/42.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/43.otp_ctrl_intr_test.4252790031 |
Short name | T1267 |
Test name | |
Test status | |
Simulation time | 595292878 ps |
CPU time | 2.13 seconds |
Started | Aug 13 06:23:15 PM PDT 24 |
Finished | Aug 13 06:23:17 PM PDT 24 |
Peak memory | 230396 kb |
Host | smart-2f76a788-915d-4e98-ac14-b0d55668ebc4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4252790031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_intr_test.4252790031 |
Directory | /workspace/43.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/44.otp_ctrl_intr_test.2285810698 |
Short name | T1193 |
Test name | |
Test status | |
Simulation time | 104218697 ps |
CPU time | 1.59 seconds |
Started | Aug 13 06:23:20 PM PDT 24 |
Finished | Aug 13 06:23:22 PM PDT 24 |
Peak memory | 230296 kb |
Host | smart-eba96651-c58f-4315-8cfc-8435390e4998 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2285810698 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_intr_test.2285810698 |
Directory | /workspace/44.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/45.otp_ctrl_intr_test.3333060926 |
Short name | T1210 |
Test name | |
Test status | |
Simulation time | 87650994 ps |
CPU time | 1.49 seconds |
Started | Aug 13 06:23:18 PM PDT 24 |
Finished | Aug 13 06:23:19 PM PDT 24 |
Peak memory | 229696 kb |
Host | smart-13120590-84c7-4a01-b063-400cab48a311 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3333060926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_intr_test.3333060926 |
Directory | /workspace/45.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/46.otp_ctrl_intr_test.3259864107 |
Short name | T1190 |
Test name | |
Test status | |
Simulation time | 137585520 ps |
CPU time | 1.42 seconds |
Started | Aug 13 06:23:17 PM PDT 24 |
Finished | Aug 13 06:23:18 PM PDT 24 |
Peak memory | 229972 kb |
Host | smart-d20506e0-0300-4f36-9340-855153aed241 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3259864107 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_intr_test.3259864107 |
Directory | /workspace/46.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/47.otp_ctrl_intr_test.4120491536 |
Short name | T1182 |
Test name | |
Test status | |
Simulation time | 53195649 ps |
CPU time | 1.39 seconds |
Started | Aug 13 06:23:16 PM PDT 24 |
Finished | Aug 13 06:23:18 PM PDT 24 |
Peak memory | 229916 kb |
Host | smart-3a97a80a-dea2-4b45-9a8c-6883de05a53b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4120491536 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_intr_test.4120491536 |
Directory | /workspace/47.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/48.otp_ctrl_intr_test.2731337894 |
Short name | T1194 |
Test name | |
Test status | |
Simulation time | 38377576 ps |
CPU time | 1.4 seconds |
Started | Aug 13 06:23:16 PM PDT 24 |
Finished | Aug 13 06:23:18 PM PDT 24 |
Peak memory | 229620 kb |
Host | smart-4e2990de-8293-41ab-b571-0b5407d732cf |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2731337894 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_intr_test.2731337894 |
Directory | /workspace/48.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/49.otp_ctrl_intr_test.600445113 |
Short name | T1212 |
Test name | |
Test status | |
Simulation time | 523453466 ps |
CPU time | 1.93 seconds |
Started | Aug 13 06:23:19 PM PDT 24 |
Finished | Aug 13 06:23:21 PM PDT 24 |
Peak memory | 229668 kb |
Host | smart-1426a59c-8868-4527-8244-971b9c79aaa9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=600445113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_intr_test.600445113 |
Directory | /workspace/49.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_mem_rw_with_rand_reset.2773556819 |
Short name | T1220 |
Test name | |
Test status | |
Simulation time | 140945495 ps |
CPU time | 2.22 seconds |
Started | Aug 13 06:22:27 PM PDT 24 |
Finished | Aug 13 06:22:29 PM PDT 24 |
Peak memory | 245096 kb |
Host | smart-96da16d9-b0f5-4bc4-9e55-e7f2bbf4fca0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2773556819 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_mem_rw_with_rand_reset.2773556819 |
Directory | /workspace/5.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_rw.1952853109 |
Short name | T1249 |
Test name | |
Test status | |
Simulation time | 114422391 ps |
CPU time | 1.54 seconds |
Started | Aug 13 06:22:16 PM PDT 24 |
Finished | Aug 13 06:22:18 PM PDT 24 |
Peak memory | 238564 kb |
Host | smart-4d4c74ae-7525-4122-8ec5-10c07a9d6b07 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1952853109 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_rw.1952853109 |
Directory | /workspace/5.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.328930616 |
Short name | T1289 |
Test name | |
Test status | |
Simulation time | 156121714 ps |
CPU time | 1.46 seconds |
Started | Aug 13 06:22:17 PM PDT 24 |
Finished | Aug 13 06:22:19 PM PDT 24 |
Peak memory | 229640 kb |
Host | smart-42991f1e-9e6f-4ff8-8b3d-5c148bf0e49d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=328930616 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_intr_test.328930616 |
Directory | /workspace/5.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_same_csr_outstanding.2044002122 |
Short name | T1263 |
Test name | |
Test status | |
Simulation time | 175312236 ps |
CPU time | 2.52 seconds |
Started | Aug 13 06:22:16 PM PDT 24 |
Finished | Aug 13 06:22:18 PM PDT 24 |
Peak memory | 241576 kb |
Host | smart-a47d020e-3fb6-4dc2-b3e9-38f54ba5353b |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2044002122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_c trl_same_csr_outstanding.2044002122 |
Directory | /workspace/5.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_errors.2534463039 |
Short name | T1235 |
Test name | |
Test status | |
Simulation time | 112303653 ps |
CPU time | 4.2 seconds |
Started | Aug 13 06:22:17 PM PDT 24 |
Finished | Aug 13 06:22:21 PM PDT 24 |
Peak memory | 245888 kb |
Host | smart-4a2c24cf-4004-49c0-bde8-dc3d8b36f2f4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2534463039 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_errors.2534463039 |
Directory | /workspace/5.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_intg_err.3700356071 |
Short name | T333 |
Test name | |
Test status | |
Simulation time | 3407178188 ps |
CPU time | 20.59 seconds |
Started | Aug 13 06:22:16 PM PDT 24 |
Finished | Aug 13 06:22:36 PM PDT 24 |
Peak memory | 244472 kb |
Host | smart-402fa84c-75de-4568-a5ba-bede0305b757 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3700356071 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_in tg_err.3700356071 |
Directory | /workspace/5.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_mem_rw_with_rand_reset.1713211839 |
Short name | T1217 |
Test name | |
Test status | |
Simulation time | 72417204 ps |
CPU time | 2.46 seconds |
Started | Aug 13 06:22:27 PM PDT 24 |
Finished | Aug 13 06:22:30 PM PDT 24 |
Peak memory | 246892 kb |
Host | smart-e43e447b-5943-466e-bcbe-2c50edf3eb5e |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1713211839 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_mem_rw_with_rand_reset.1713211839 |
Directory | /workspace/6.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_rw.850422293 |
Short name | T276 |
Test name | |
Test status | |
Simulation time | 46092664 ps |
CPU time | 1.81 seconds |
Started | Aug 13 06:22:27 PM PDT 24 |
Finished | Aug 13 06:22:29 PM PDT 24 |
Peak memory | 238588 kb |
Host | smart-fe0006d2-01e7-4ca6-bc51-d6bcc434f8db |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=850422293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_rw.850422293 |
Directory | /workspace/6.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_intr_test.2155597352 |
Short name | T1260 |
Test name | |
Test status | |
Simulation time | 146420535 ps |
CPU time | 1.49 seconds |
Started | Aug 13 06:22:27 PM PDT 24 |
Finished | Aug 13 06:22:29 PM PDT 24 |
Peak memory | 230328 kb |
Host | smart-cbe0702e-5862-461d-90ea-821cf1114724 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2155597352 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_intr_test.2155597352 |
Directory | /workspace/6.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_same_csr_outstanding.2499788691 |
Short name | T274 |
Test name | |
Test status | |
Simulation time | 76580792 ps |
CPU time | 2.34 seconds |
Started | Aug 13 06:22:28 PM PDT 24 |
Finished | Aug 13 06:22:30 PM PDT 24 |
Peak memory | 241604 kb |
Host | smart-63ac3ef5-5c53-4f55-b9b7-26d6df06002d |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2499788691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_c trl_same_csr_outstanding.2499788691 |
Directory | /workspace/6.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_errors.2073171099 |
Short name | T1247 |
Test name | |
Test status | |
Simulation time | 48265927 ps |
CPU time | 2.71 seconds |
Started | Aug 13 06:22:28 PM PDT 24 |
Finished | Aug 13 06:22:30 PM PDT 24 |
Peak memory | 245436 kb |
Host | smart-7be426c9-56b0-442e-a410-caf5e7ba8c3d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2073171099 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_errors.2073171099 |
Directory | /workspace/6.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_intg_err.3012581971 |
Short name | T330 |
Test name | |
Test status | |
Simulation time | 1725326214 ps |
CPU time | 19.6 seconds |
Started | Aug 13 06:22:28 PM PDT 24 |
Finished | Aug 13 06:22:47 PM PDT 24 |
Peak memory | 238708 kb |
Host | smart-afbe41f4-0f13-44ce-b03f-254c9e21f6a8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3012581971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_in tg_err.3012581971 |
Directory | /workspace/6.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_mem_rw_with_rand_reset.104815270 |
Short name | T255 |
Test name | |
Test status | |
Simulation time | 71598261 ps |
CPU time | 2.23 seconds |
Started | Aug 13 06:22:28 PM PDT 24 |
Finished | Aug 13 06:22:30 PM PDT 24 |
Peak memory | 244168 kb |
Host | smart-f329efab-3f4f-4042-843a-935c3ffe5746 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=104815270 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_mem_rw_with_rand_reset.104815270 |
Directory | /workspace/7.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.745366768 |
Short name | T281 |
Test name | |
Test status | |
Simulation time | 74056890 ps |
CPU time | 1.74 seconds |
Started | Aug 13 06:22:27 PM PDT 24 |
Finished | Aug 13 06:22:29 PM PDT 24 |
Peak memory | 238552 kb |
Host | smart-7dd20207-5721-447c-a482-8dac046e46cb |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=745366768 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_rw.745366768 |
Directory | /workspace/7.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_intr_test.2802670271 |
Short name | T1172 |
Test name | |
Test status | |
Simulation time | 128575345 ps |
CPU time | 1.36 seconds |
Started | Aug 13 06:22:27 PM PDT 24 |
Finished | Aug 13 06:22:29 PM PDT 24 |
Peak memory | 230336 kb |
Host | smart-aa2f208c-2559-430d-a64a-524e76f6b1e3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2802670271 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_intr_test.2802670271 |
Directory | /workspace/7.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_same_csr_outstanding.3580831412 |
Short name | T1215 |
Test name | |
Test status | |
Simulation time | 202452336 ps |
CPU time | 3.41 seconds |
Started | Aug 13 06:22:28 PM PDT 24 |
Finished | Aug 13 06:22:31 PM PDT 24 |
Peak memory | 241848 kb |
Host | smart-f917923b-84e0-48a5-a95e-37ef7c5779c3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3580831412 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_c trl_same_csr_outstanding.3580831412 |
Directory | /workspace/7.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_errors.188452328 |
Short name | T1167 |
Test name | |
Test status | |
Simulation time | 274383102 ps |
CPU time | 5.65 seconds |
Started | Aug 13 06:22:28 PM PDT 24 |
Finished | Aug 13 06:22:34 PM PDT 24 |
Peak memory | 245784 kb |
Host | smart-67e14b03-afa4-49ab-ac1a-33a59b05a1b1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=188452328 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_errors.188452328 |
Directory | /workspace/7.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_mem_rw_with_rand_reset.2565837992 |
Short name | T296 |
Test name | |
Test status | |
Simulation time | 73554976 ps |
CPU time | 2.13 seconds |
Started | Aug 13 06:22:38 PM PDT 24 |
Finished | Aug 13 06:22:40 PM PDT 24 |
Peak memory | 244104 kb |
Host | smart-99792840-bf1e-4aa0-b33a-ffd8db08cf60 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2565837992 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_mem_rw_with_rand_reset.2565837992 |
Directory | /workspace/8.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_intr_test.3724386679 |
Short name | T1195 |
Test name | |
Test status | |
Simulation time | 42119959 ps |
CPU time | 1.34 seconds |
Started | Aug 13 06:22:26 PM PDT 24 |
Finished | Aug 13 06:22:27 PM PDT 24 |
Peak memory | 229588 kb |
Host | smart-d518ee9e-d02b-4d50-97a3-73e043f6d7c8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3724386679 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_intr_test.3724386679 |
Directory | /workspace/8.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_same_csr_outstanding.376452515 |
Short name | T1287 |
Test name | |
Test status | |
Simulation time | 1730444411 ps |
CPU time | 3.56 seconds |
Started | Aug 13 06:22:41 PM PDT 24 |
Finished | Aug 13 06:22:45 PM PDT 24 |
Peak memory | 238668 kb |
Host | smart-8f13ab94-f0ac-4f1c-a9ee-d0fcbb8913c5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=376452515 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ct rl_same_csr_outstanding.376452515 |
Directory | /workspace/8.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.144913519 |
Short name | T1259 |
Test name | |
Test status | |
Simulation time | 798884099 ps |
CPU time | 3.81 seconds |
Started | Aug 13 06:22:25 PM PDT 24 |
Finished | Aug 13 06:22:29 PM PDT 24 |
Peak memory | 245900 kb |
Host | smart-82947527-eaa8-400d-8154-792752079d70 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=144913519 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_errors.144913519 |
Directory | /workspace/8.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_intg_err.74049528 |
Short name | T331 |
Test name | |
Test status | |
Simulation time | 2463723851 ps |
CPU time | 10.39 seconds |
Started | Aug 13 06:22:26 PM PDT 24 |
Finished | Aug 13 06:22:37 PM PDT 24 |
Peak memory | 243928 kb |
Host | smart-b7aacbd7-476f-47df-9755-ca032a2f81ed |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=74049528 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_com mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_intg _err.74049528 |
Directory | /workspace/8.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_mem_rw_with_rand_reset.1715869456 |
Short name | T257 |
Test name | |
Test status | |
Simulation time | 1076663956 ps |
CPU time | 2.82 seconds |
Started | Aug 13 06:22:37 PM PDT 24 |
Finished | Aug 13 06:22:40 PM PDT 24 |
Peak memory | 246748 kb |
Host | smart-ef5af0f7-d6c8-423e-917f-5402df6da9d1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1715869456 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_mem_rw_with_rand_reset.1715869456 |
Directory | /workspace/9.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_rw.1723608754 |
Short name | T1221 |
Test name | |
Test status | |
Simulation time | 174637484 ps |
CPU time | 1.73 seconds |
Started | Aug 13 06:22:37 PM PDT 24 |
Finished | Aug 13 06:22:39 PM PDT 24 |
Peak memory | 240640 kb |
Host | smart-0054b8c6-abae-417b-9842-518dd9d56739 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1723608754 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_rw.1723608754 |
Directory | /workspace/9.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_intr_test.2829584417 |
Short name | T1288 |
Test name | |
Test status | |
Simulation time | 106206056 ps |
CPU time | 1.45 seconds |
Started | Aug 13 06:22:40 PM PDT 24 |
Finished | Aug 13 06:22:41 PM PDT 24 |
Peak memory | 229880 kb |
Host | smart-7635fe07-32ef-4670-8cba-b477b83f328c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2829584417 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_intr_test.2829584417 |
Directory | /workspace/9.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.953147364 |
Short name | T1257 |
Test name | |
Test status | |
Simulation time | 1238429058 ps |
CPU time | 4.52 seconds |
Started | Aug 13 06:22:37 PM PDT 24 |
Finished | Aug 13 06:22:41 PM PDT 24 |
Peak memory | 241552 kb |
Host | smart-29536270-4113-4eed-95a8-e2db473acb3d |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=953147364 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ct rl_same_csr_outstanding.953147364 |
Directory | /workspace/9.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_errors.1882948586 |
Short name | T1204 |
Test name | |
Test status | |
Simulation time | 116639376 ps |
CPU time | 4.25 seconds |
Started | Aug 13 06:22:38 PM PDT 24 |
Finished | Aug 13 06:22:42 PM PDT 24 |
Peak memory | 245908 kb |
Host | smart-1073ede9-1012-4042-bcf4-569f57ddf5ed |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1882948586 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_errors.1882948586 |
Directory | /workspace/9.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.2172537378 |
Short name | T250 |
Test name | |
Test status | |
Simulation time | 1505242375 ps |
CPU time | 18.55 seconds |
Started | Aug 13 06:22:39 PM PDT 24 |
Finished | Aug 13 06:22:58 PM PDT 24 |
Peak memory | 244764 kb |
Host | smart-174f8a71-f74b-4e87-845f-4c5717e3d575 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2172537378 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_in tg_err.2172537378 |
Directory | /workspace/9.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_alert_test.4163834146 |
Short name | T110 |
Test name | |
Test status | |
Simulation time | 163789068 ps |
CPU time | 2.54 seconds |
Started | Aug 13 06:26:48 PM PDT 24 |
Finished | Aug 13 06:26:51 PM PDT 24 |
Peak memory | 240792 kb |
Host | smart-84a2e3a9-3ed9-4206-82e5-c3784d614422 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4163834146 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_alert_test.4163834146 |
Directory | /workspace/0.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_background_chks.2956065190 |
Short name | T860 |
Test name | |
Test status | |
Simulation time | 529365685 ps |
CPU time | 13.93 seconds |
Started | Aug 13 06:26:52 PM PDT 24 |
Finished | Aug 13 06:27:06 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-41699615-a705-4a73-bccd-a0f35a1b2e0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2956065190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_background_chks.2956065190 |
Directory | /workspace/0.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_check_fail.1385331593 |
Short name | T123 |
Test name | |
Test status | |
Simulation time | 831010290 ps |
CPU time | 17.96 seconds |
Started | Aug 13 06:26:50 PM PDT 24 |
Finished | Aug 13 06:27:08 PM PDT 24 |
Peak memory | 243176 kb |
Host | smart-22a07cf9-6da8-4426-915f-1a47ceb9dae7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1385331593 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_check_fail.1385331593 |
Directory | /workspace/0.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_dai_errs.1505824569 |
Short name | T844 |
Test name | |
Test status | |
Simulation time | 389714726 ps |
CPU time | 10.86 seconds |
Started | Aug 13 06:26:49 PM PDT 24 |
Finished | Aug 13 06:27:00 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-e4315ae4-ccb3-444d-bb06-5245bfa31b6c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1505824569 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_errs.1505824569 |
Directory | /workspace/0.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_dai_lock.3274799579 |
Short name | T909 |
Test name | |
Test status | |
Simulation time | 140885140 ps |
CPU time | 4.83 seconds |
Started | Aug 13 06:26:49 PM PDT 24 |
Finished | Aug 13 06:26:54 PM PDT 24 |
Peak memory | 242896 kb |
Host | smart-c0535200-9df0-439f-b108-52d5453d0088 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3274799579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_lock.3274799579 |
Directory | /workspace/0.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_low_freq_read.3350024897 |
Short name | T1029 |
Test name | |
Test status | |
Simulation time | 6925094556 ps |
CPU time | 17.57 seconds |
Started | Aug 13 06:26:51 PM PDT 24 |
Finished | Aug 13 06:27:08 PM PDT 24 |
Peak memory | 240824 kb |
Host | smart-1c07627f-6a4a-48a2-9e56-00b94eb68c8f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3350024897 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_low_freq_read_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_low_freq_read.3350024897 |
Directory | /workspace/0.otp_ctrl_low_freq_read/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_key_req.2702710130 |
Short name | T29 |
Test name | |
Test status | |
Simulation time | 2595933152 ps |
CPU time | 20.23 seconds |
Started | Aug 13 06:26:51 PM PDT 24 |
Finished | Aug 13 06:27:11 PM PDT 24 |
Peak memory | 249120 kb |
Host | smart-83d7e7c8-e942-4583-bbd3-40a71ab971e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2702710130 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_key_req.2702710130 |
Directory | /workspace/0.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_lc_esc.4133369274 |
Short name | T366 |
Test name | |
Test status | |
Simulation time | 356487189 ps |
CPU time | 5.66 seconds |
Started | Aug 13 06:26:48 PM PDT 24 |
Finished | Aug 13 06:26:54 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-3b335698-2661-4090-80fc-058d98aff035 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4133369274 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_esc.4133369274 |
Directory | /workspace/0.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_lc_req.1681286583 |
Short name | T4 |
Test name | |
Test status | |
Simulation time | 1726993826 ps |
CPU time | 14.82 seconds |
Started | Aug 13 06:26:51 PM PDT 24 |
Finished | Aug 13 06:27:06 PM PDT 24 |
Peak memory | 242664 kb |
Host | smart-0f52ee48-c36c-4ab9-921a-c9023ab091ac |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1681286583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_req.1681286583 |
Directory | /workspace/0.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_partition_walk.3946838215 |
Short name | T947 |
Test name | |
Test status | |
Simulation time | 9901717463 ps |
CPU time | 22 seconds |
Started | Aug 13 06:26:49 PM PDT 24 |
Finished | Aug 13 06:27:11 PM PDT 24 |
Peak memory | 241956 kb |
Host | smart-188904df-b7bc-4f6f-a2f1-6008083d73fa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3946838215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_partition_walk_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_partition_walk.3946838215 |
Directory | /workspace/0.otp_ctrl_partition_walk/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_regwen.2650693955 |
Short name | T342 |
Test name | |
Test status | |
Simulation time | 4070560975 ps |
CPU time | 14.59 seconds |
Started | Aug 13 06:26:47 PM PDT 24 |
Finished | Aug 13 06:27:01 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-353a1bf5-63eb-4b87-94bc-eeb26330204b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2650693955 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_regwen.2650693955 |
Directory | /workspace/0.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_sec_cm.951323113 |
Short name | T23 |
Test name | |
Test status | |
Simulation time | 10836114045 ps |
CPU time | 197.92 seconds |
Started | Aug 13 06:26:48 PM PDT 24 |
Finished | Aug 13 06:30:06 PM PDT 24 |
Peak memory | 266848 kb |
Host | smart-1c0bdb78-c601-4369-9f39-839342e9b63f |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=951323113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_sec_cm.951323113 |
Directory | /workspace/0.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_smoke.402481582 |
Short name | T734 |
Test name | |
Test status | |
Simulation time | 153912821 ps |
CPU time | 4.34 seconds |
Started | Aug 13 06:26:48 PM PDT 24 |
Finished | Aug 13 06:26:52 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-ad71a4e1-29f6-42e2-9c94-857673e8598c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=402481582 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_smoke.402481582 |
Directory | /workspace/0.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_stress_all.1549283814 |
Short name | T891 |
Test name | |
Test status | |
Simulation time | 41879968769 ps |
CPU time | 122.93 seconds |
Started | Aug 13 06:26:49 PM PDT 24 |
Finished | Aug 13 06:28:52 PM PDT 24 |
Peak memory | 246100 kb |
Host | smart-11a5532e-8e24-434c-90b4-03f439f749ee |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1549283814 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all. 1549283814 |
Directory | /workspace/0.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_stress_all_with_rand_reset.3846863239 |
Short name | T835 |
Test name | |
Test status | |
Simulation time | 24566506549 ps |
CPU time | 87.23 seconds |
Started | Aug 13 06:26:51 PM PDT 24 |
Finished | Aug 13 06:28:19 PM PDT 24 |
Peak memory | 249332 kb |
Host | smart-2c791c6c-3121-4b75-86bd-f7f848630a69 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3846863239 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all_with_rand_reset.3846863239 |
Directory | /workspace/0.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_test_access.691005373 |
Short name | T950 |
Test name | |
Test status | |
Simulation time | 559917323 ps |
CPU time | 17.38 seconds |
Started | Aug 13 06:26:48 PM PDT 24 |
Finished | Aug 13 06:27:05 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-e254ca76-a80b-4c64-8064-903f09486342 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=691005373 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_test_access.691005373 |
Directory | /workspace/0.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_alert_test.2583751474 |
Short name | T1062 |
Test name | |
Test status | |
Simulation time | 167906421 ps |
CPU time | 1.6 seconds |
Started | Aug 13 06:26:56 PM PDT 24 |
Finished | Aug 13 06:26:58 PM PDT 24 |
Peak memory | 240748 kb |
Host | smart-11608d60-1f9c-49c9-a503-ff1d780708d6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2583751474 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_alert_test.2583751474 |
Directory | /workspace/1.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_background_chks.1000978526 |
Short name | T105 |
Test name | |
Test status | |
Simulation time | 667014793 ps |
CPU time | 20.42 seconds |
Started | Aug 13 06:26:49 PM PDT 24 |
Finished | Aug 13 06:27:09 PM PDT 24 |
Peak memory | 242756 kb |
Host | smart-54a4270b-1b1a-45f4-979d-f8b8c345cd26 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1000978526 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_background_chks.1000978526 |
Directory | /workspace/1.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_check_fail.2606792543 |
Short name | T462 |
Test name | |
Test status | |
Simulation time | 517585160 ps |
CPU time | 11.67 seconds |
Started | Aug 13 06:26:56 PM PDT 24 |
Finished | Aug 13 06:27:07 PM PDT 24 |
Peak memory | 242844 kb |
Host | smart-08899847-59ba-4346-b0ec-ce6fced5676a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2606792543 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_check_fail.2606792543 |
Directory | /workspace/1.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_dai_errs.2658766595 |
Short name | T790 |
Test name | |
Test status | |
Simulation time | 446941916 ps |
CPU time | 9.36 seconds |
Started | Aug 13 06:26:52 PM PDT 24 |
Finished | Aug 13 06:27:01 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-2da053ac-02ce-43dc-b947-27cd6a76919b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2658766595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_errs.2658766595 |
Directory | /workspace/1.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_dai_lock.805415174 |
Short name | T395 |
Test name | |
Test status | |
Simulation time | 158617011 ps |
CPU time | 4.12 seconds |
Started | Aug 13 06:26:49 PM PDT 24 |
Finished | Aug 13 06:26:54 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-bc4a5c42-a7be-4768-924a-8f9c1a1b6e73 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=805415174 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_lock.805415174 |
Directory | /workspace/1.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_init_fail.3286840392 |
Short name | T478 |
Test name | |
Test status | |
Simulation time | 107748385 ps |
CPU time | 3.26 seconds |
Started | Aug 13 06:26:48 PM PDT 24 |
Finished | Aug 13 06:26:51 PM PDT 24 |
Peak memory | 242812 kb |
Host | smart-0c796d64-5983-4b65-8aa3-bb78b2157d81 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3286840392 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_init_fail.3286840392 |
Directory | /workspace/1.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_macro_errs.4080586948 |
Short name | T562 |
Test name | |
Test status | |
Simulation time | 24577302622 ps |
CPU time | 46.84 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:44 PM PDT 24 |
Peak memory | 258064 kb |
Host | smart-d1b8d10d-197e-4c57-8552-4bf21410f9e6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4080586948 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_macro_errs.4080586948 |
Directory | /workspace/1.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_key_req.2270469478 |
Short name | T1122 |
Test name | |
Test status | |
Simulation time | 2869410773 ps |
CPU time | 36.75 seconds |
Started | Aug 13 06:26:56 PM PDT 24 |
Finished | Aug 13 06:27:33 PM PDT 24 |
Peak memory | 242604 kb |
Host | smart-e2fd7e7f-5939-4e66-beb8-e6727ae7575f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2270469478 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_key_req.2270469478 |
Directory | /workspace/1.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_lc_esc.1757098820 |
Short name | T885 |
Test name | |
Test status | |
Simulation time | 627920788 ps |
CPU time | 2.29 seconds |
Started | Aug 13 06:26:47 PM PDT 24 |
Finished | Aug 13 06:26:49 PM PDT 24 |
Peak memory | 242696 kb |
Host | smart-0255f646-3953-4e8c-ab41-5572296faa87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1757098820 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_esc.1757098820 |
Directory | /workspace/1.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_lc_req.2543117540 |
Short name | T1001 |
Test name | |
Test status | |
Simulation time | 366223195 ps |
CPU time | 10.21 seconds |
Started | Aug 13 06:26:50 PM PDT 24 |
Finished | Aug 13 06:27:01 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-88583d19-688e-4375-bad1-8fdba1c65866 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2543117540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_req.2543117540 |
Directory | /workspace/1.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_regwen.4065335194 |
Short name | T1027 |
Test name | |
Test status | |
Simulation time | 928784370 ps |
CPU time | 11.83 seconds |
Started | Aug 13 06:26:58 PM PDT 24 |
Finished | Aug 13 06:27:10 PM PDT 24 |
Peak memory | 249100 kb |
Host | smart-529f4ee7-3e3f-4ab4-be80-8d81c974b37b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4065335194 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_regwen.4065335194 |
Directory | /workspace/1.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_sec_cm.2110240036 |
Short name | T24 |
Test name | |
Test status | |
Simulation time | 25539432718 ps |
CPU time | 199.41 seconds |
Started | Aug 13 06:26:59 PM PDT 24 |
Finished | Aug 13 06:30:19 PM PDT 24 |
Peak memory | 267124 kb |
Host | smart-c1d5fc91-e77a-48e2-bb88-159eb3f512d6 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2110240036 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_sec_cm.2110240036 |
Directory | /workspace/1.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_smoke.4014829283 |
Short name | T898 |
Test name | |
Test status | |
Simulation time | 260908814 ps |
CPU time | 6.55 seconds |
Started | Aug 13 06:26:52 PM PDT 24 |
Finished | Aug 13 06:26:58 PM PDT 24 |
Peak memory | 242740 kb |
Host | smart-31f94c71-c072-47c2-8a7c-867e37a17203 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4014829283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_smoke.4014829283 |
Directory | /workspace/1.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_stress_all.780966499 |
Short name | T529 |
Test name | |
Test status | |
Simulation time | 50632769921 ps |
CPU time | 478.98 seconds |
Started | Aug 13 06:27:00 PM PDT 24 |
Finished | Aug 13 06:34:59 PM PDT 24 |
Peak memory | 252808 kb |
Host | smart-4305e057-7a3e-46ac-8202-647ff7496852 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=780966499 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_stress_all.780966499 |
Directory | /workspace/1.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_stress_all_with_rand_reset.276344659 |
Short name | T976 |
Test name | |
Test status | |
Simulation time | 27657782620 ps |
CPU time | 249.25 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:31:06 PM PDT 24 |
Peak memory | 257560 kb |
Host | smart-ec52110b-c921-4efe-a2f3-e96ee06c9703 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=276344659 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_stress_all_with_rand_reset.276344659 |
Directory | /workspace/1.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_test_access.2042721744 |
Short name | T924 |
Test name | |
Test status | |
Simulation time | 1348960226 ps |
CPU time | 19.85 seconds |
Started | Aug 13 06:27:00 PM PDT 24 |
Finished | Aug 13 06:27:19 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-2b689ff8-a284-4b2c-87b1-a57b755d1585 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2042721744 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_test_access.2042721744 |
Directory | /workspace/1.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_alert_test.3684355964 |
Short name | T712 |
Test name | |
Test status | |
Simulation time | 802782373 ps |
CPU time | 2.03 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:20 PM PDT 24 |
Peak memory | 240564 kb |
Host | smart-dc49cc82-b811-471f-8985-c004d68a14d3 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3684355964 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_alert_test.3684355964 |
Directory | /workspace/10.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_check_fail.3762341993 |
Short name | T88 |
Test name | |
Test status | |
Simulation time | 712995045 ps |
CPU time | 11.4 seconds |
Started | Aug 13 06:27:15 PM PDT 24 |
Finished | Aug 13 06:27:26 PM PDT 24 |
Peak memory | 243036 kb |
Host | smart-099a3cac-6ca6-43e2-91a3-0321fe86ec6c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3762341993 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_check_fail.3762341993 |
Directory | /workspace/10.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_dai_errs.1656527499 |
Short name | T933 |
Test name | |
Test status | |
Simulation time | 929492877 ps |
CPU time | 23.98 seconds |
Started | Aug 13 06:27:18 PM PDT 24 |
Finished | Aug 13 06:27:42 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-99091e0d-93fd-4eff-aaa3-edfb15a1efa3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1656527499 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_errs.1656527499 |
Directory | /workspace/10.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_dai_lock.1614784116 |
Short name | T403 |
Test name | |
Test status | |
Simulation time | 321827021 ps |
CPU time | 4.74 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:22 PM PDT 24 |
Peak memory | 242628 kb |
Host | smart-560a850a-c7ca-4528-a822-dde19f0afc38 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1614784116 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_lock.1614784116 |
Directory | /workspace/10.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_init_fail.2946492540 |
Short name | T1017 |
Test name | |
Test status | |
Simulation time | 168806548 ps |
CPU time | 3.11 seconds |
Started | Aug 13 06:27:24 PM PDT 24 |
Finished | Aug 13 06:27:28 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-04e6ed3b-fea7-4dde-9623-a192627cba8e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2946492540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_init_fail.2946492540 |
Directory | /workspace/10.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_macro_errs.3642966022 |
Short name | T962 |
Test name | |
Test status | |
Simulation time | 1596314439 ps |
CPU time | 20.07 seconds |
Started | Aug 13 06:27:15 PM PDT 24 |
Finished | Aug 13 06:27:35 PM PDT 24 |
Peak memory | 245528 kb |
Host | smart-47bdb97d-b190-4e20-af8d-0e436f243b21 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3642966022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_macro_errs.3642966022 |
Directory | /workspace/10.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_key_req.2430298399 |
Short name | T483 |
Test name | |
Test status | |
Simulation time | 3486320699 ps |
CPU time | 42.29 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:59 PM PDT 24 |
Peak memory | 242824 kb |
Host | smart-a0b51550-3754-4cb1-aa3d-abc78e98ec2c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2430298399 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_key_req.2430298399 |
Directory | /workspace/10.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_lc_esc.2871739242 |
Short name | T563 |
Test name | |
Test status | |
Simulation time | 1761916331 ps |
CPU time | 5.69 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:23 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-2de6dedd-fc38-41c7-bfd1-0d737c554421 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2871739242 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_esc.2871739242 |
Directory | /workspace/10.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_lc_req.3091640132 |
Short name | T259 |
Test name | |
Test status | |
Simulation time | 2384583822 ps |
CPU time | 19.07 seconds |
Started | Aug 13 06:27:27 PM PDT 24 |
Finished | Aug 13 06:27:46 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-169c4a14-7a71-43a5-a4de-7a8069d84469 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3091640132 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_req.3091640132 |
Directory | /workspace/10.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_regwen.3343325813 |
Short name | T116 |
Test name | |
Test status | |
Simulation time | 104591108 ps |
CPU time | 3.89 seconds |
Started | Aug 13 06:27:16 PM PDT 24 |
Finished | Aug 13 06:27:20 PM PDT 24 |
Peak memory | 248832 kb |
Host | smart-035ff930-17d7-4aff-8f85-80ac172d08e0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3343325813 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_regwen.3343325813 |
Directory | /workspace/10.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_smoke.2808820371 |
Short name | T957 |
Test name | |
Test status | |
Simulation time | 349350167 ps |
CPU time | 6.35 seconds |
Started | Aug 13 06:27:20 PM PDT 24 |
Finished | Aug 13 06:27:27 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-a22e5f8f-178a-4176-8aa5-4693aa7e1dc4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2808820371 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_smoke.2808820371 |
Directory | /workspace/10.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_stress_all.2699462671 |
Short name | T615 |
Test name | |
Test status | |
Simulation time | 1617830618 ps |
CPU time | 36.24 seconds |
Started | Aug 13 06:27:22 PM PDT 24 |
Finished | Aug 13 06:27:58 PM PDT 24 |
Peak memory | 244368 kb |
Host | smart-d327fcd9-3fe8-499e-b7f7-ebfd20ccd62e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2699462671 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all .2699462671 |
Directory | /workspace/10.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_test_access.3384815528 |
Short name | T657 |
Test name | |
Test status | |
Simulation time | 7963685628 ps |
CPU time | 22.2 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:40 PM PDT 24 |
Peak memory | 243624 kb |
Host | smart-39dabced-625b-460d-8e07-f36277892551 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3384815528 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_test_access.3384815528 |
Directory | /workspace/10.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/100.otp_ctrl_init_fail.400891202 |
Short name | T1003 |
Test name | |
Test status | |
Simulation time | 661104950 ps |
CPU time | 5.3 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:29:10 PM PDT 24 |
Peak memory | 242688 kb |
Host | smart-4187bdd5-9120-422a-b18a-7dc5a07b89c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=400891202 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_init_fail.400891202 |
Directory | /workspace/100.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/100.otp_ctrl_parallel_lc_esc.3379447908 |
Short name | T511 |
Test name | |
Test status | |
Simulation time | 2604935114 ps |
CPU time | 18.99 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:24 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-2b1553fb-6439-445c-8998-07c90f097c24 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3379447908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_parallel_lc_esc.3379447908 |
Directory | /workspace/100.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/101.otp_ctrl_init_fail.1916210456 |
Short name | T733 |
Test name | |
Test status | |
Simulation time | 255419632 ps |
CPU time | 4 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-d30bdf4e-ef1a-4420-b47f-4958c0aa252d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1916210456 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_init_fail.1916210456 |
Directory | /workspace/101.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/101.otp_ctrl_parallel_lc_esc.2472126903 |
Short name | T1064 |
Test name | |
Test status | |
Simulation time | 569373296 ps |
CPU time | 8.01 seconds |
Started | Aug 13 06:29:06 PM PDT 24 |
Finished | Aug 13 06:29:14 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-90392aa7-8840-42e9-84ed-68e74cc96826 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2472126903 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_parallel_lc_esc.2472126903 |
Directory | /workspace/101.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/102.otp_ctrl_init_fail.2050360222 |
Short name | T612 |
Test name | |
Test status | |
Simulation time | 116472105 ps |
CPU time | 3.44 seconds |
Started | Aug 13 06:29:02 PM PDT 24 |
Finished | Aug 13 06:29:06 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-57589065-4969-4b08-96de-92f90249c7d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2050360222 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_init_fail.2050360222 |
Directory | /workspace/102.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/102.otp_ctrl_parallel_lc_esc.4119758960 |
Short name | T977 |
Test name | |
Test status | |
Simulation time | 3851221721 ps |
CPU time | 8.82 seconds |
Started | Aug 13 06:29:06 PM PDT 24 |
Finished | Aug 13 06:29:14 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-f50fa6c8-37a8-4168-aa11-8b0504df2104 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4119758960 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_parallel_lc_esc.4119758960 |
Directory | /workspace/102.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/103.otp_ctrl_init_fail.205296337 |
Short name | T751 |
Test name | |
Test status | |
Simulation time | 226822794 ps |
CPU time | 4.95 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:10 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-e53a2843-a34d-4df3-86ff-461853ce0de0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=205296337 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_init_fail.205296337 |
Directory | /workspace/103.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/103.otp_ctrl_parallel_lc_esc.2973759136 |
Short name | T440 |
Test name | |
Test status | |
Simulation time | 7142633337 ps |
CPU time | 23.47 seconds |
Started | Aug 13 06:29:06 PM PDT 24 |
Finished | Aug 13 06:29:29 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-f3df2efc-ad77-4142-9209-48f29d4d8576 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2973759136 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_parallel_lc_esc.2973759136 |
Directory | /workspace/103.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/104.otp_ctrl_init_fail.3326090172 |
Short name | T622 |
Test name | |
Test status | |
Simulation time | 385050898 ps |
CPU time | 4.21 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-23643617-498d-40d4-baff-26af0c97a935 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3326090172 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_init_fail.3326090172 |
Directory | /workspace/104.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/104.otp_ctrl_parallel_lc_esc.4076897754 |
Short name | T1042 |
Test name | |
Test status | |
Simulation time | 380135816 ps |
CPU time | 9.88 seconds |
Started | Aug 13 06:29:07 PM PDT 24 |
Finished | Aug 13 06:29:17 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-c4f06b63-126a-4cba-938f-c29219148ae2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4076897754 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_parallel_lc_esc.4076897754 |
Directory | /workspace/104.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/105.otp_ctrl_init_fail.1788547710 |
Short name | T1076 |
Test name | |
Test status | |
Simulation time | 158105509 ps |
CPU time | 4.35 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-f5a60916-09c2-42d2-9ea8-68bc95004829 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1788547710 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_init_fail.1788547710 |
Directory | /workspace/105.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/105.otp_ctrl_parallel_lc_esc.3689910011 |
Short name | T890 |
Test name | |
Test status | |
Simulation time | 2130094211 ps |
CPU time | 4.46 seconds |
Started | Aug 13 06:29:07 PM PDT 24 |
Finished | Aug 13 06:29:12 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-9aac9809-1777-4576-8e4e-93098e4fabcb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3689910011 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_parallel_lc_esc.3689910011 |
Directory | /workspace/105.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/106.otp_ctrl_init_fail.2071038973 |
Short name | T392 |
Test name | |
Test status | |
Simulation time | 143898086 ps |
CPU time | 3.37 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:29:08 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-5ea88ad7-8ed8-4ce4-ba73-ec1fc5c5358e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2071038973 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_init_fail.2071038973 |
Directory | /workspace/106.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/106.otp_ctrl_parallel_lc_esc.3335610469 |
Short name | T149 |
Test name | |
Test status | |
Simulation time | 532356065 ps |
CPU time | 11.89 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:29:16 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-50d62e0b-33e8-4fd2-9860-7fb078b22f87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3335610469 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_parallel_lc_esc.3335610469 |
Directory | /workspace/106.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/107.otp_ctrl_init_fail.2744201761 |
Short name | T988 |
Test name | |
Test status | |
Simulation time | 190815378 ps |
CPU time | 3.14 seconds |
Started | Aug 13 06:29:06 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-230bb2ac-0c40-4162-b0a7-902b398a3b8a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2744201761 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_init_fail.2744201761 |
Directory | /workspace/107.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/107.otp_ctrl_parallel_lc_esc.1505721546 |
Short name | T445 |
Test name | |
Test status | |
Simulation time | 383652073 ps |
CPU time | 5.86 seconds |
Started | Aug 13 06:29:06 PM PDT 24 |
Finished | Aug 13 06:29:12 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-e0ee2f3e-3f8c-4b87-80cb-4ec0ad56e7c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1505721546 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_parallel_lc_esc.1505721546 |
Directory | /workspace/107.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/108.otp_ctrl_init_fail.2163302311 |
Short name | T868 |
Test name | |
Test status | |
Simulation time | 463022012 ps |
CPU time | 4.34 seconds |
Started | Aug 13 06:29:06 PM PDT 24 |
Finished | Aug 13 06:29:11 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-2b1c30e7-4459-4a09-ac47-088f64b0d359 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2163302311 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_init_fail.2163302311 |
Directory | /workspace/108.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/108.otp_ctrl_parallel_lc_esc.1881748853 |
Short name | T557 |
Test name | |
Test status | |
Simulation time | 208189585 ps |
CPU time | 3.37 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-b389e702-0861-451c-aa47-9cce38f6ceca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1881748853 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_parallel_lc_esc.1881748853 |
Directory | /workspace/108.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/109.otp_ctrl_init_fail.3475125612 |
Short name | T211 |
Test name | |
Test status | |
Simulation time | 130705945 ps |
CPU time | 4.04 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:29:08 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-a9b62717-dff7-4445-a2b4-2801cff39ce5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3475125612 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_init_fail.3475125612 |
Directory | /workspace/109.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/109.otp_ctrl_parallel_lc_esc.24061113 |
Short name | T1112 |
Test name | |
Test status | |
Simulation time | 14483437299 ps |
CPU time | 29.23 seconds |
Started | Aug 13 06:29:09 PM PDT 24 |
Finished | Aug 13 06:29:38 PM PDT 24 |
Peak memory | 242780 kb |
Host | smart-324adda7-9a69-4de8-b052-6860e8a1e4d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=24061113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_parallel_lc_esc.24061113 |
Directory | /workspace/109.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_alert_test.497722821 |
Short name | T514 |
Test name | |
Test status | |
Simulation time | 161806461 ps |
CPU time | 2.08 seconds |
Started | Aug 13 06:27:18 PM PDT 24 |
Finished | Aug 13 06:27:20 PM PDT 24 |
Peak memory | 240636 kb |
Host | smart-ac7e9ad0-b055-4dce-8551-9b635a7cd4c8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=497722821 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_alert_test.497722821 |
Directory | /workspace/11.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_check_fail.3392107001 |
Short name | T914 |
Test name | |
Test status | |
Simulation time | 1712037880 ps |
CPU time | 11.83 seconds |
Started | Aug 13 06:27:24 PM PDT 24 |
Finished | Aug 13 06:27:36 PM PDT 24 |
Peak memory | 244060 kb |
Host | smart-a992672f-cd5f-4d7e-a194-d30d0cd72e35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3392107001 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_check_fail.3392107001 |
Directory | /workspace/11.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_dai_errs.3259002485 |
Short name | T209 |
Test name | |
Test status | |
Simulation time | 19048370331 ps |
CPU time | 40.02 seconds |
Started | Aug 13 06:27:19 PM PDT 24 |
Finished | Aug 13 06:27:59 PM PDT 24 |
Peak memory | 247308 kb |
Host | smart-9ad1b34b-bfa7-4524-b252-cc6016c2e2dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3259002485 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_errs.3259002485 |
Directory | /workspace/11.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_dai_lock.3851096843 |
Short name | T504 |
Test name | |
Test status | |
Simulation time | 639240214 ps |
CPU time | 7.39 seconds |
Started | Aug 13 06:27:16 PM PDT 24 |
Finished | Aug 13 06:27:23 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-efd802a7-704e-40c6-84ca-4066610616b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3851096843 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_lock.3851096843 |
Directory | /workspace/11.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_init_fail.3811832098 |
Short name | T1045 |
Test name | |
Test status | |
Simulation time | 143341898 ps |
CPU time | 3.38 seconds |
Started | Aug 13 06:27:18 PM PDT 24 |
Finished | Aug 13 06:27:22 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-4dfa0bea-80b2-4f47-ab07-1ea1df0d8d21 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3811832098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_init_fail.3811832098 |
Directory | /workspace/11.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_macro_errs.2958654768 |
Short name | T561 |
Test name | |
Test status | |
Simulation time | 1615215201 ps |
CPU time | 20.68 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:38 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-bccaccb9-d1f7-4e25-a5af-522ba636ca8f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2958654768 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_macro_errs.2958654768 |
Directory | /workspace/11.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_key_req.2189140057 |
Short name | T846 |
Test name | |
Test status | |
Simulation time | 437314401 ps |
CPU time | 12.63 seconds |
Started | Aug 13 06:27:22 PM PDT 24 |
Finished | Aug 13 06:27:35 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-97c3d30a-8038-4ff5-93de-4fb14dbda9e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2189140057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_key_req.2189140057 |
Directory | /workspace/11.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_lc_esc.2450773173 |
Short name | T502 |
Test name | |
Test status | |
Simulation time | 3349159254 ps |
CPU time | 28.08 seconds |
Started | Aug 13 06:27:18 PM PDT 24 |
Finished | Aug 13 06:27:46 PM PDT 24 |
Peak memory | 242652 kb |
Host | smart-830b9df8-1e47-4bd5-ab4d-134163e91731 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2450773173 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_esc.2450773173 |
Directory | /workspace/11.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_lc_req.271961079 |
Short name | T1136 |
Test name | |
Test status | |
Simulation time | 3058831392 ps |
CPU time | 21.28 seconds |
Started | Aug 13 06:27:27 PM PDT 24 |
Finished | Aug 13 06:27:48 PM PDT 24 |
Peak memory | 242828 kb |
Host | smart-cda79934-e3a9-4040-a7d0-6320e48ca56d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=271961079 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_req.271961079 |
Directory | /workspace/11.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_regwen.1621931986 |
Short name | T400 |
Test name | |
Test status | |
Simulation time | 156855892 ps |
CPU time | 4.09 seconds |
Started | Aug 13 06:27:22 PM PDT 24 |
Finished | Aug 13 06:27:26 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-276ecf97-8fcc-4601-8759-55b67a92bf52 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1621931986 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_regwen.1621931986 |
Directory | /workspace/11.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_smoke.3320751732 |
Short name | T1048 |
Test name | |
Test status | |
Simulation time | 1962253591 ps |
CPU time | 5.11 seconds |
Started | Aug 13 06:27:18 PM PDT 24 |
Finished | Aug 13 06:27:24 PM PDT 24 |
Peak memory | 242804 kb |
Host | smart-2dc1b452-3eda-48ca-bd44-4594ebd6048e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3320751732 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_smoke.3320751732 |
Directory | /workspace/11.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_stress_all.2994228898 |
Short name | T318 |
Test name | |
Test status | |
Simulation time | 6783329395 ps |
CPU time | 61.28 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:28:27 PM PDT 24 |
Peak memory | 249096 kb |
Host | smart-3da8f087-af2f-4161-a2da-964bdc9087af |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2994228898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all .2994228898 |
Directory | /workspace/11.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_test_access.2481358313 |
Short name | T354 |
Test name | |
Test status | |
Simulation time | 1428403570 ps |
CPU time | 16.47 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:34 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-1be3f12e-bb4b-42e9-b37e-eda0684807c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2481358313 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_test_access.2481358313 |
Directory | /workspace/11.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/110.otp_ctrl_init_fail.3576771881 |
Short name | T823 |
Test name | |
Test status | |
Simulation time | 247246719 ps |
CPU time | 3.52 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 242740 kb |
Host | smart-479085a2-421c-4ece-bb8d-53ea2db94653 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3576771881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_init_fail.3576771881 |
Directory | /workspace/110.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/110.otp_ctrl_parallel_lc_esc.666842536 |
Short name | T798 |
Test name | |
Test status | |
Simulation time | 1228571710 ps |
CPU time | 20.41 seconds |
Started | Aug 13 06:29:09 PM PDT 24 |
Finished | Aug 13 06:29:29 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-74915d23-9a23-4182-af33-a2d5f125c79c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=666842536 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_parallel_lc_esc.666842536 |
Directory | /workspace/110.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/111.otp_ctrl_init_fail.510820706 |
Short name | T583 |
Test name | |
Test status | |
Simulation time | 158004840 ps |
CPU time | 4.98 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-3aa13a19-991e-4d71-9500-0438f5dc0fa4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=510820706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_init_fail.510820706 |
Directory | /workspace/111.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/111.otp_ctrl_parallel_lc_esc.3277916136 |
Short name | T1120 |
Test name | |
Test status | |
Simulation time | 274113723 ps |
CPU time | 7.5 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:13 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-61b2cf50-c565-4d8f-a363-b62de7d13129 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3277916136 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_parallel_lc_esc.3277916136 |
Directory | /workspace/111.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/112.otp_ctrl_init_fail.729880997 |
Short name | T470 |
Test name | |
Test status | |
Simulation time | 182637675 ps |
CPU time | 5.01 seconds |
Started | Aug 13 06:29:18 PM PDT 24 |
Finished | Aug 13 06:29:23 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-2b581b31-d7a1-44ef-9a0e-22c77da8b164 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=729880997 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_init_fail.729880997 |
Directory | /workspace/112.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/113.otp_ctrl_init_fail.2621317276 |
Short name | T448 |
Test name | |
Test status | |
Simulation time | 152408347 ps |
CPU time | 4.17 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:20 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-b1fc542c-61af-45ff-add5-21544ccc5882 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2621317276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_init_fail.2621317276 |
Directory | /workspace/113.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/113.otp_ctrl_parallel_lc_esc.1484772957 |
Short name | T1125 |
Test name | |
Test status | |
Simulation time | 7772712142 ps |
CPU time | 18.65 seconds |
Started | Aug 13 06:29:14 PM PDT 24 |
Finished | Aug 13 06:29:33 PM PDT 24 |
Peak memory | 242792 kb |
Host | smart-a2ae66ab-000e-46a2-aa90-7273844f2801 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1484772957 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_parallel_lc_esc.1484772957 |
Directory | /workspace/113.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/114.otp_ctrl_init_fail.190421281 |
Short name | T1157 |
Test name | |
Test status | |
Simulation time | 2203674151 ps |
CPU time | 5.59 seconds |
Started | Aug 13 06:29:14 PM PDT 24 |
Finished | Aug 13 06:29:20 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-12a4159b-68cf-4b3c-94dc-8609fbde3d33 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=190421281 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_init_fail.190421281 |
Directory | /workspace/114.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/114.otp_ctrl_parallel_lc_esc.2265769108 |
Short name | T102 |
Test name | |
Test status | |
Simulation time | 678825434 ps |
CPU time | 5.88 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:21 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-84906095-7f7a-4328-9079-a1b5a546e620 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2265769108 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_parallel_lc_esc.2265769108 |
Directory | /workspace/114.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/115.otp_ctrl_init_fail.2364505739 |
Short name | T1021 |
Test name | |
Test status | |
Simulation time | 2010127361 ps |
CPU time | 5.96 seconds |
Started | Aug 13 06:29:19 PM PDT 24 |
Finished | Aug 13 06:29:25 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-3e9a065d-1805-453a-9ddf-305e0b61518d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2364505739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_init_fail.2364505739 |
Directory | /workspace/115.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/115.otp_ctrl_parallel_lc_esc.280260796 |
Short name | T732 |
Test name | |
Test status | |
Simulation time | 738669446 ps |
CPU time | 9.88 seconds |
Started | Aug 13 06:29:14 PM PDT 24 |
Finished | Aug 13 06:29:24 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-ce727416-dc9a-48bf-a190-c91b7d862491 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=280260796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_parallel_lc_esc.280260796 |
Directory | /workspace/115.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/116.otp_ctrl_init_fail.3144539305 |
Short name | T750 |
Test name | |
Test status | |
Simulation time | 451655152 ps |
CPU time | 4.51 seconds |
Started | Aug 13 06:29:19 PM PDT 24 |
Finished | Aug 13 06:29:23 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-e9dc15ff-1bd2-4e75-a195-96d8664363cd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3144539305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_init_fail.3144539305 |
Directory | /workspace/116.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/116.otp_ctrl_parallel_lc_esc.3588187493 |
Short name | T837 |
Test name | |
Test status | |
Simulation time | 173413868 ps |
CPU time | 2.63 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:17 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-bba2e4a4-fe56-4c40-94f0-5c86a981c9d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3588187493 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_parallel_lc_esc.3588187493 |
Directory | /workspace/116.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/117.otp_ctrl_init_fail.3632376682 |
Short name | T124 |
Test name | |
Test status | |
Simulation time | 137148900 ps |
CPU time | 4.07 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:20 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-b0336ebf-5e1a-45e2-8620-8765d4983b57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3632376682 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_init_fail.3632376682 |
Directory | /workspace/117.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/117.otp_ctrl_parallel_lc_esc.1613305991 |
Short name | T700 |
Test name | |
Test status | |
Simulation time | 3647455251 ps |
CPU time | 22.92 seconds |
Started | Aug 13 06:29:14 PM PDT 24 |
Finished | Aug 13 06:29:37 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-0e2f91c8-1676-4aec-817c-9326ef724641 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1613305991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_parallel_lc_esc.1613305991 |
Directory | /workspace/117.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/118.otp_ctrl_init_fail.1006637387 |
Short name | T936 |
Test name | |
Test status | |
Simulation time | 156418255 ps |
CPU time | 3.5 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:19 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-f1217a5c-e2f8-4b70-956f-744d73d10c69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1006637387 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_init_fail.1006637387 |
Directory | /workspace/118.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/118.otp_ctrl_parallel_lc_esc.3034102963 |
Short name | T234 |
Test name | |
Test status | |
Simulation time | 2655688889 ps |
CPU time | 4.38 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:21 PM PDT 24 |
Peak memory | 242772 kb |
Host | smart-8c6073c0-330a-4407-8bea-859adcac553d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3034102963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_parallel_lc_esc.3034102963 |
Directory | /workspace/118.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/119.otp_ctrl_init_fail.2006008869 |
Short name | T674 |
Test name | |
Test status | |
Simulation time | 308888956 ps |
CPU time | 3.96 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:20 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-4525128e-0c9f-4fce-baee-a0657c305a07 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2006008869 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_init_fail.2006008869 |
Directory | /workspace/119.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/119.otp_ctrl_parallel_lc_esc.1570038273 |
Short name | T1134 |
Test name | |
Test status | |
Simulation time | 212764393 ps |
CPU time | 12.73 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:29 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-615cee3e-0ae1-4bc9-a102-53685c59adea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1570038273 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_parallel_lc_esc.1570038273 |
Directory | /workspace/119.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_alert_test.4088840739 |
Short name | T394 |
Test name | |
Test status | |
Simulation time | 83341323 ps |
CPU time | 1.78 seconds |
Started | Aug 13 06:27:22 PM PDT 24 |
Finished | Aug 13 06:27:24 PM PDT 24 |
Peak memory | 240576 kb |
Host | smart-294efe60-3bca-4321-a269-f26360d3b413 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4088840739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_alert_test.4088840739 |
Directory | /workspace/12.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_check_fail.2629057680 |
Short name | T49 |
Test name | |
Test status | |
Simulation time | 891030588 ps |
CPU time | 16.06 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:33 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-3b8287a2-b418-457a-87f8-252f91bd2712 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2629057680 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_check_fail.2629057680 |
Directory | /workspace/12.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_dai_errs.3099715883 |
Short name | T960 |
Test name | |
Test status | |
Simulation time | 233188764 ps |
CPU time | 11.78 seconds |
Started | Aug 13 06:27:22 PM PDT 24 |
Finished | Aug 13 06:27:33 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-647f30db-cacb-4f91-9278-8ec0409c1e80 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3099715883 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_errs.3099715883 |
Directory | /workspace/12.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_dai_lock.2351188915 |
Short name | T200 |
Test name | |
Test status | |
Simulation time | 9334168110 ps |
CPU time | 26.27 seconds |
Started | Aug 13 06:27:18 PM PDT 24 |
Finished | Aug 13 06:27:44 PM PDT 24 |
Peak memory | 242924 kb |
Host | smart-02cca93f-a532-46c2-ba28-8c8e04ed6b70 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2351188915 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_lock.2351188915 |
Directory | /workspace/12.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_init_fail.791822678 |
Short name | T459 |
Test name | |
Test status | |
Simulation time | 501463298 ps |
CPU time | 3.6 seconds |
Started | Aug 13 06:27:16 PM PDT 24 |
Finished | Aug 13 06:27:19 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-1998bac8-b011-4768-831b-df87468704cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=791822678 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_init_fail.791822678 |
Directory | /workspace/12.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_macro_errs.2132809994 |
Short name | T405 |
Test name | |
Test status | |
Simulation time | 2103819948 ps |
CPU time | 10.29 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:27 PM PDT 24 |
Peak memory | 243928 kb |
Host | smart-e2d7894f-155b-43a7-8640-041fd117be4b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2132809994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_macro_errs.2132809994 |
Directory | /workspace/12.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_key_req.4027930810 |
Short name | T926 |
Test name | |
Test status | |
Simulation time | 555383517 ps |
CPU time | 22.15 seconds |
Started | Aug 13 06:27:18 PM PDT 24 |
Finished | Aug 13 06:27:40 PM PDT 24 |
Peak memory | 243032 kb |
Host | smart-7fdc1afd-cdb0-4132-97c9-07a690aa0923 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4027930810 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_key_req.4027930810 |
Directory | /workspace/12.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_lc_esc.3104773933 |
Short name | T204 |
Test name | |
Test status | |
Simulation time | 2430925586 ps |
CPU time | 6.65 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:24 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-542d790f-bd65-4a96-b5f8-4c3d70a0f6d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3104773933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_esc.3104773933 |
Directory | /workspace/12.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_lc_req.1314179141 |
Short name | T378 |
Test name | |
Test status | |
Simulation time | 7399381293 ps |
CPU time | 13.65 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:31 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-01c84c6f-3c42-4f6d-b301-66b03fc7a4d1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1314179141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_req.1314179141 |
Directory | /workspace/12.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_regwen.1058671706 |
Short name | T946 |
Test name | |
Test status | |
Simulation time | 2422682084 ps |
CPU time | 5.64 seconds |
Started | Aug 13 06:27:15 PM PDT 24 |
Finished | Aug 13 06:27:21 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-9bded6bc-505c-4015-8101-8b5822b2d3a4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1058671706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_regwen.1058671706 |
Directory | /workspace/12.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_smoke.2571413558 |
Short name | T906 |
Test name | |
Test status | |
Simulation time | 318345511 ps |
CPU time | 7.04 seconds |
Started | Aug 13 06:27:22 PM PDT 24 |
Finished | Aug 13 06:27:29 PM PDT 24 |
Peak memory | 249108 kb |
Host | smart-7929eb1b-2f6f-439e-a588-a9b7ab4654ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2571413558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_smoke.2571413558 |
Directory | /workspace/12.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_stress_all.2638548061 |
Short name | T239 |
Test name | |
Test status | |
Simulation time | 1246930436 ps |
CPU time | 37 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:54 PM PDT 24 |
Peak memory | 243604 kb |
Host | smart-51a0faab-fb6e-48c3-b007-b83ce7bac2bb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2638548061 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_stress_all .2638548061 |
Directory | /workspace/12.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_test_access.931358896 |
Short name | T856 |
Test name | |
Test status | |
Simulation time | 203659593 ps |
CPU time | 6.19 seconds |
Started | Aug 13 06:27:22 PM PDT 24 |
Finished | Aug 13 06:27:28 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-48e90475-e2fa-4728-9d7c-26e56e23deff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=931358896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_test_access.931358896 |
Directory | /workspace/12.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/120.otp_ctrl_parallel_lc_esc.1428791652 |
Short name | T729 |
Test name | |
Test status | |
Simulation time | 312896443 ps |
CPU time | 4.96 seconds |
Started | Aug 13 06:29:14 PM PDT 24 |
Finished | Aug 13 06:29:19 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-93ef6569-ebfe-42c5-b55b-f9ae9a3cb582 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1428791652 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_parallel_lc_esc.1428791652 |
Directory | /workspace/120.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/121.otp_ctrl_init_fail.809921246 |
Short name | T516 |
Test name | |
Test status | |
Simulation time | 147943578 ps |
CPU time | 4 seconds |
Started | Aug 13 06:29:17 PM PDT 24 |
Finished | Aug 13 06:29:21 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-ef83ce88-a8b8-41b8-8c46-1d175401c707 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=809921246 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_init_fail.809921246 |
Directory | /workspace/121.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/121.otp_ctrl_parallel_lc_esc.3055162218 |
Short name | T311 |
Test name | |
Test status | |
Simulation time | 372974338 ps |
CPU time | 4.8 seconds |
Started | Aug 13 06:29:18 PM PDT 24 |
Finished | Aug 13 06:29:23 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-dcca0a13-9c46-425d-88a8-2059f23ba84d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3055162218 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_parallel_lc_esc.3055162218 |
Directory | /workspace/121.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/122.otp_ctrl_parallel_lc_esc.2806196823 |
Short name | T682 |
Test name | |
Test status | |
Simulation time | 1624105932 ps |
CPU time | 5.66 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:22 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-7d63367e-f931-4fcc-b06a-ebfb457bf57f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2806196823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_parallel_lc_esc.2806196823 |
Directory | /workspace/122.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/123.otp_ctrl_parallel_lc_esc.626781075 |
Short name | T971 |
Test name | |
Test status | |
Simulation time | 447067273 ps |
CPU time | 6.34 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:22 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-c2666a37-3cc5-4430-9a2f-d63038e2867a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=626781075 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_parallel_lc_esc.626781075 |
Directory | /workspace/123.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/124.otp_ctrl_init_fail.3233672536 |
Short name | T64 |
Test name | |
Test status | |
Simulation time | 103636220 ps |
CPU time | 3.47 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:20 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-cfb34fe2-f6dd-490e-ae4f-95d09a6e6b29 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3233672536 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_init_fail.3233672536 |
Directory | /workspace/124.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/124.otp_ctrl_parallel_lc_esc.384634181 |
Short name | T1094 |
Test name | |
Test status | |
Simulation time | 178776785 ps |
CPU time | 4.72 seconds |
Started | Aug 13 06:29:14 PM PDT 24 |
Finished | Aug 13 06:29:19 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-d5e8d186-0252-4d5e-96d1-8f82daecadde |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=384634181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_parallel_lc_esc.384634181 |
Directory | /workspace/124.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/125.otp_ctrl_init_fail.716732349 |
Short name | T693 |
Test name | |
Test status | |
Simulation time | 378138986 ps |
CPU time | 4.05 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:19 PM PDT 24 |
Peak memory | 242652 kb |
Host | smart-00cfeab8-edc7-4662-beb1-ba5f8e74a995 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=716732349 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_init_fail.716732349 |
Directory | /workspace/125.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/125.otp_ctrl_parallel_lc_esc.2006618378 |
Short name | T685 |
Test name | |
Test status | |
Simulation time | 106734114 ps |
CPU time | 3.31 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:19 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-65d9074f-165f-489a-8de1-51c3ec760e52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2006618378 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_parallel_lc_esc.2006618378 |
Directory | /workspace/125.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/126.otp_ctrl_init_fail.1706011107 |
Short name | T728 |
Test name | |
Test status | |
Simulation time | 447909153 ps |
CPU time | 4.43 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:21 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-2cea6b62-1619-4336-ad06-26b6cb71d0cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1706011107 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_init_fail.1706011107 |
Directory | /workspace/126.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/126.otp_ctrl_parallel_lc_esc.965880949 |
Short name | T515 |
Test name | |
Test status | |
Simulation time | 432323896 ps |
CPU time | 5.48 seconds |
Started | Aug 13 06:29:18 PM PDT 24 |
Finished | Aug 13 06:29:24 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-1c7b9858-e7d5-4159-9910-62ae20db3a5b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=965880949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_parallel_lc_esc.965880949 |
Directory | /workspace/126.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/128.otp_ctrl_init_fail.2412594645 |
Short name | T1013 |
Test name | |
Test status | |
Simulation time | 315696150 ps |
CPU time | 4.24 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:19 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-b860bb7f-70d7-40ba-9c4f-a7c5cc726851 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2412594645 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_init_fail.2412594645 |
Directory | /workspace/128.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/128.otp_ctrl_parallel_lc_esc.1126730523 |
Short name | T611 |
Test name | |
Test status | |
Simulation time | 309359801 ps |
CPU time | 14.17 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:30 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-fceab0b7-0872-4ea9-a7ec-163b9604acfe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1126730523 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_parallel_lc_esc.1126730523 |
Directory | /workspace/128.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/129.otp_ctrl_init_fail.1177286472 |
Short name | T975 |
Test name | |
Test status | |
Simulation time | 377518744 ps |
CPU time | 3.03 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:19 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-e7439c41-e2ee-4087-bae5-f0e08243559a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1177286472 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_init_fail.1177286472 |
Directory | /workspace/129.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/129.otp_ctrl_parallel_lc_esc.1201094199 |
Short name | T839 |
Test name | |
Test status | |
Simulation time | 472557045 ps |
CPU time | 19.59 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:34 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-d3df1986-0ab4-478e-a478-ae8b7e2a0ab2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1201094199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_parallel_lc_esc.1201094199 |
Directory | /workspace/129.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_alert_test.3810608908 |
Short name | T15 |
Test name | |
Test status | |
Simulation time | 467858453 ps |
CPU time | 3.34 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:27:30 PM PDT 24 |
Peak memory | 240488 kb |
Host | smart-53280eb4-2677-422c-a508-b78b234f612d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3810608908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_alert_test.3810608908 |
Directory | /workspace/13.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_dai_errs.1002843869 |
Short name | T469 |
Test name | |
Test status | |
Simulation time | 2133409601 ps |
CPU time | 16.89 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:34 PM PDT 24 |
Peak memory | 242768 kb |
Host | smart-ffcfab33-7259-474d-b56c-83029eff39ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1002843869 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_errs.1002843869 |
Directory | /workspace/13.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_init_fail.1403830994 |
Short name | T832 |
Test name | |
Test status | |
Simulation time | 120119245 ps |
CPU time | 4.49 seconds |
Started | Aug 13 06:27:20 PM PDT 24 |
Finished | Aug 13 06:27:25 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-fde90343-92cd-4c85-852d-189c4695ca0a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1403830994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_init_fail.1403830994 |
Directory | /workspace/13.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_macro_errs.1131375537 |
Short name | T570 |
Test name | |
Test status | |
Simulation time | 3917106850 ps |
CPU time | 29.02 seconds |
Started | Aug 13 06:27:27 PM PDT 24 |
Finished | Aug 13 06:27:56 PM PDT 24 |
Peak memory | 249228 kb |
Host | smart-dcbbb9ae-6cf9-4996-a786-c7392e3dbb43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1131375537 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_macro_errs.1131375537 |
Directory | /workspace/13.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_key_req.3922461175 |
Short name | T697 |
Test name | |
Test status | |
Simulation time | 652207020 ps |
CPU time | 8.57 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:34 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-440e9bf7-dd62-4ffc-86a5-4a641c53a1ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3922461175 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_key_req.3922461175 |
Directory | /workspace/13.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_lc_req.2501542548 |
Short name | T1009 |
Test name | |
Test status | |
Simulation time | 763344337 ps |
CPU time | 23.88 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:41 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-fc7e3464-a9f3-4b19-ac7a-6d2fadbc3cba |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2501542548 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_req.2501542548 |
Directory | /workspace/13.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_regwen.412707348 |
Short name | T730 |
Test name | |
Test status | |
Simulation time | 577311289 ps |
CPU time | 5.46 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:23 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-d63261a2-7f48-4a1e-a61d-9273b7190756 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=412707348 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_regwen.412707348 |
Directory | /workspace/13.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_smoke.3284004455 |
Short name | T847 |
Test name | |
Test status | |
Simulation time | 8868757318 ps |
CPU time | 15.96 seconds |
Started | Aug 13 06:27:24 PM PDT 24 |
Finished | Aug 13 06:27:40 PM PDT 24 |
Peak memory | 243392 kb |
Host | smart-3443c3b1-830b-4021-ad37-47a66774fed1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3284004455 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_smoke.3284004455 |
Directory | /workspace/13.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_stress_all.1221268190 |
Short name | T421 |
Test name | |
Test status | |
Simulation time | 3230907009 ps |
CPU time | 16.63 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:42 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-d28aa34f-983c-4904-93bb-4145c9434148 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1221268190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all .1221268190 |
Directory | /workspace/13.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_stress_all_with_rand_reset.1667578525 |
Short name | T1010 |
Test name | |
Test status | |
Simulation time | 4028757141 ps |
CPU time | 103.56 seconds |
Started | Aug 13 06:27:27 PM PDT 24 |
Finished | Aug 13 06:29:10 PM PDT 24 |
Peak memory | 257488 kb |
Host | smart-89f61c0c-024e-4048-8fc5-1cd5b41ddcf0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1667578525 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all_with_rand_reset.1667578525 |
Directory | /workspace/13.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_test_access.1465725302 |
Short name | T361 |
Test name | |
Test status | |
Simulation time | 18269393983 ps |
CPU time | 56.81 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:28:23 PM PDT 24 |
Peak memory | 243312 kb |
Host | smart-cd70410d-5ca1-4ee3-85bb-fc933153264a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1465725302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_test_access.1465725302 |
Directory | /workspace/13.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/130.otp_ctrl_init_fail.1122484664 |
Short name | T735 |
Test name | |
Test status | |
Simulation time | 329254074 ps |
CPU time | 4.87 seconds |
Started | Aug 13 06:29:14 PM PDT 24 |
Finished | Aug 13 06:29:19 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-909bdd57-3337-47d4-aec6-f906e69e813c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1122484664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_init_fail.1122484664 |
Directory | /workspace/130.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/130.otp_ctrl_parallel_lc_esc.48020769 |
Short name | T1086 |
Test name | |
Test status | |
Simulation time | 111850078 ps |
CPU time | 4.38 seconds |
Started | Aug 13 06:29:13 PM PDT 24 |
Finished | Aug 13 06:29:18 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-8fa3e0f2-210e-414f-8f6c-82e771211f49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=48020769 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_parallel_lc_esc.48020769 |
Directory | /workspace/130.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/131.otp_ctrl_init_fail.3246814555 |
Short name | T925 |
Test name | |
Test status | |
Simulation time | 130427973 ps |
CPU time | 4 seconds |
Started | Aug 13 06:29:18 PM PDT 24 |
Finished | Aug 13 06:29:22 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-77de8d2a-4f8a-4d68-97fb-79a0da3e2cfa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3246814555 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_init_fail.3246814555 |
Directory | /workspace/131.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/132.otp_ctrl_init_fail.3021472575 |
Short name | T664 |
Test name | |
Test status | |
Simulation time | 318620467 ps |
CPU time | 3.64 seconds |
Started | Aug 13 06:29:16 PM PDT 24 |
Finished | Aug 13 06:29:20 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-a4f54d59-2dac-47d8-beed-36013a540086 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3021472575 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_init_fail.3021472575 |
Directory | /workspace/132.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/132.otp_ctrl_parallel_lc_esc.4213295422 |
Short name | T743 |
Test name | |
Test status | |
Simulation time | 943004003 ps |
CPU time | 13.69 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:29 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-7763d601-6fae-4378-a2cd-107257e0f1b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4213295422 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_parallel_lc_esc.4213295422 |
Directory | /workspace/132.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/133.otp_ctrl_init_fail.345017377 |
Short name | T814 |
Test name | |
Test status | |
Simulation time | 669385950 ps |
CPU time | 5.66 seconds |
Started | Aug 13 06:29:18 PM PDT 24 |
Finished | Aug 13 06:29:24 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-7c818085-eb7a-4197-a3f5-1097d4e14b64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=345017377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_init_fail.345017377 |
Directory | /workspace/133.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/133.otp_ctrl_parallel_lc_esc.948320099 |
Short name | T928 |
Test name | |
Test status | |
Simulation time | 5914818598 ps |
CPU time | 10.75 seconds |
Started | Aug 13 06:29:13 PM PDT 24 |
Finished | Aug 13 06:29:24 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-cdf414d8-ddda-42e7-8e11-ddb0fde1e959 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=948320099 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_parallel_lc_esc.948320099 |
Directory | /workspace/133.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/134.otp_ctrl_init_fail.3529601361 |
Short name | T1055 |
Test name | |
Test status | |
Simulation time | 162968901 ps |
CPU time | 4.24 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:19 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-aad15037-eba2-4f13-be9a-9ef636aa0163 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3529601361 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_init_fail.3529601361 |
Directory | /workspace/134.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/134.otp_ctrl_parallel_lc_esc.1052546759 |
Short name | T454 |
Test name | |
Test status | |
Simulation time | 176351520 ps |
CPU time | 4.17 seconds |
Started | Aug 13 06:29:14 PM PDT 24 |
Finished | Aug 13 06:29:18 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-cf957238-495a-491d-aaee-a94758da510d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1052546759 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_parallel_lc_esc.1052546759 |
Directory | /workspace/134.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/136.otp_ctrl_init_fail.4062094361 |
Short name | T432 |
Test name | |
Test status | |
Simulation time | 133466177 ps |
CPU time | 3.93 seconds |
Started | Aug 13 06:29:15 PM PDT 24 |
Finished | Aug 13 06:29:19 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-8d9bf47b-c3aa-48fb-ba3e-136e6ae03c22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4062094361 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_init_fail.4062094361 |
Directory | /workspace/136.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/136.otp_ctrl_parallel_lc_esc.1304926097 |
Short name | T235 |
Test name | |
Test status | |
Simulation time | 3868067550 ps |
CPU time | 16.19 seconds |
Started | Aug 13 06:29:29 PM PDT 24 |
Finished | Aug 13 06:29:45 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-bd139b51-3e8a-4dc4-b6b3-05e733eadc9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1304926097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_parallel_lc_esc.1304926097 |
Directory | /workspace/136.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/137.otp_ctrl_init_fail.4158043515 |
Short name | T607 |
Test name | |
Test status | |
Simulation time | 194944170 ps |
CPU time | 3.69 seconds |
Started | Aug 13 06:29:29 PM PDT 24 |
Finished | Aug 13 06:29:33 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-08c1b3d8-14a6-42f1-8f5a-d83f5dc6e2db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4158043515 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_init_fail.4158043515 |
Directory | /workspace/137.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/137.otp_ctrl_parallel_lc_esc.714718475 |
Short name | T451 |
Test name | |
Test status | |
Simulation time | 247315985 ps |
CPU time | 6.98 seconds |
Started | Aug 13 06:29:30 PM PDT 24 |
Finished | Aug 13 06:29:37 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-4a449745-087f-4f9d-b90f-a314b8ba885a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=714718475 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_parallel_lc_esc.714718475 |
Directory | /workspace/137.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/138.otp_ctrl_init_fail.905259593 |
Short name | T671 |
Test name | |
Test status | |
Simulation time | 615854220 ps |
CPU time | 4.68 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:33 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-343304eb-628a-4723-b60c-e16a0c025c89 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=905259593 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_init_fail.905259593 |
Directory | /workspace/138.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/138.otp_ctrl_parallel_lc_esc.1600006732 |
Short name | T370 |
Test name | |
Test status | |
Simulation time | 455674273 ps |
CPU time | 10.75 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:39 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-70d1f242-0d76-43e5-b713-c1e0da9e4dd3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1600006732 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_parallel_lc_esc.1600006732 |
Directory | /workspace/138.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/139.otp_ctrl_init_fail.1985405982 |
Short name | T1146 |
Test name | |
Test status | |
Simulation time | 1323446342 ps |
CPU time | 5.73 seconds |
Started | Aug 13 06:29:27 PM PDT 24 |
Finished | Aug 13 06:29:33 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-84d5263b-d997-4ab2-b55b-90f7dd2cba46 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1985405982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_init_fail.1985405982 |
Directory | /workspace/139.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/139.otp_ctrl_parallel_lc_esc.2657858219 |
Short name | T942 |
Test name | |
Test status | |
Simulation time | 718837651 ps |
CPU time | 6.02 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:34 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-4dc52b7d-497e-4a2f-9396-1dc0857371a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2657858219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_parallel_lc_esc.2657858219 |
Directory | /workspace/139.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_alert_test.4132163270 |
Short name | T644 |
Test name | |
Test status | |
Simulation time | 713306177 ps |
CPU time | 2.17 seconds |
Started | Aug 13 06:27:33 PM PDT 24 |
Finished | Aug 13 06:27:35 PM PDT 24 |
Peak memory | 240636 kb |
Host | smart-0e529d9c-4bcb-4df0-91c7-b0ccc14090f2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4132163270 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_alert_test.4132163270 |
Directory | /workspace/14.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_check_fail.2909401539 |
Short name | T142 |
Test name | |
Test status | |
Simulation time | 4557811618 ps |
CPU time | 27.39 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:52 PM PDT 24 |
Peak memory | 249132 kb |
Host | smart-f409626d-009e-46cd-bda7-aeace3b92674 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2909401539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_check_fail.2909401539 |
Directory | /workspace/14.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_dai_errs.2046142895 |
Short name | T14 |
Test name | |
Test status | |
Simulation time | 5693488689 ps |
CPU time | 28.74 seconds |
Started | Aug 13 06:27:27 PM PDT 24 |
Finished | Aug 13 06:27:56 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-471ac641-f0c1-41cc-9ad2-4da2764d02c4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2046142895 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_errs.2046142895 |
Directory | /workspace/14.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_dai_lock.586081353 |
Short name | T795 |
Test name | |
Test status | |
Simulation time | 8944096235 ps |
CPU time | 26.23 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:27:52 PM PDT 24 |
Peak memory | 242892 kb |
Host | smart-179d2da7-2f0b-446a-9e4e-a2fbcdd30b10 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=586081353 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_lock.586081353 |
Directory | /workspace/14.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_macro_errs.1509347042 |
Short name | T145 |
Test name | |
Test status | |
Simulation time | 2066452733 ps |
CPU time | 14.69 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:40 PM PDT 24 |
Peak memory | 243840 kb |
Host | smart-db4a265b-9aa6-497e-a11b-c34feee2c2df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1509347042 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_macro_errs.1509347042 |
Directory | /workspace/14.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_key_req.3007461443 |
Short name | T493 |
Test name | |
Test status | |
Simulation time | 797721817 ps |
CPU time | 8.94 seconds |
Started | Aug 13 06:27:29 PM PDT 24 |
Finished | Aug 13 06:27:38 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-a366ad78-552a-4c10-9bdd-b834e3aa6dfb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3007461443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_key_req.3007461443 |
Directory | /workspace/14.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_lc_esc.1387785539 |
Short name | T656 |
Test name | |
Test status | |
Simulation time | 2458972618 ps |
CPU time | 8.06 seconds |
Started | Aug 13 06:27:27 PM PDT 24 |
Finished | Aug 13 06:27:40 PM PDT 24 |
Peak memory | 242828 kb |
Host | smart-c2e90667-18f6-40c5-98c7-9fec897e1b1c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1387785539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_esc.1387785539 |
Directory | /workspace/14.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_lc_req.3793649991 |
Short name | T386 |
Test name | |
Test status | |
Simulation time | 527516752 ps |
CPU time | 8.31 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:34 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-ad011b41-235c-4fa1-8feb-25ab60c81619 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3793649991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_req.3793649991 |
Directory | /workspace/14.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_regwen.3964955512 |
Short name | T934 |
Test name | |
Test status | |
Simulation time | 2591855437 ps |
CPU time | 8.54 seconds |
Started | Aug 13 06:27:30 PM PDT 24 |
Finished | Aug 13 06:27:38 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-80d951be-d1a4-45c2-b19b-44c7e0550d1b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3964955512 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_regwen.3964955512 |
Directory | /workspace/14.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_smoke.2075748569 |
Short name | T916 |
Test name | |
Test status | |
Simulation time | 609734972 ps |
CPU time | 8.53 seconds |
Started | Aug 13 06:27:24 PM PDT 24 |
Finished | Aug 13 06:27:33 PM PDT 24 |
Peak memory | 242776 kb |
Host | smart-69dfda16-4ad6-48ad-95be-b2894a255646 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2075748569 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_smoke.2075748569 |
Directory | /workspace/14.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_stress_all.2858131630 |
Short name | T1054 |
Test name | |
Test status | |
Simulation time | 54128529666 ps |
CPU time | 142.64 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:29:48 PM PDT 24 |
Peak memory | 257272 kb |
Host | smart-bd0610a2-72b3-4de6-a95d-f6bf47b7bf3c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2858131630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all .2858131630 |
Directory | /workspace/14.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_test_access.1517910902 |
Short name | T364 |
Test name | |
Test status | |
Simulation time | 3164735601 ps |
CPU time | 13.51 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:39 PM PDT 24 |
Peak memory | 242904 kb |
Host | smart-29c92bed-219d-46a2-b20c-841e5e1e1343 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1517910902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_test_access.1517910902 |
Directory | /workspace/14.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/140.otp_ctrl_init_fail.2090236285 |
Short name | T955 |
Test name | |
Test status | |
Simulation time | 157725020 ps |
CPU time | 4.38 seconds |
Started | Aug 13 06:29:30 PM PDT 24 |
Finished | Aug 13 06:29:35 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-f4273e97-d434-40be-9ebe-a4ab2b1bb989 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2090236285 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_init_fail.2090236285 |
Directory | /workspace/140.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/140.otp_ctrl_parallel_lc_esc.3362083824 |
Short name | T1104 |
Test name | |
Test status | |
Simulation time | 4824946894 ps |
CPU time | 20.95 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:50 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-6605c7be-10cf-4e8c-8f0c-c15f0fd9df7f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3362083824 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_parallel_lc_esc.3362083824 |
Directory | /workspace/140.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/141.otp_ctrl_init_fail.1738659831 |
Short name | T54 |
Test name | |
Test status | |
Simulation time | 240947796 ps |
CPU time | 3.78 seconds |
Started | Aug 13 06:29:27 PM PDT 24 |
Finished | Aug 13 06:29:31 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-6b78ffbb-e169-404f-8154-ff13614ebc06 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1738659831 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_init_fail.1738659831 |
Directory | /workspace/141.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/141.otp_ctrl_parallel_lc_esc.2204615087 |
Short name | T857 |
Test name | |
Test status | |
Simulation time | 146108075 ps |
CPU time | 6.39 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:35 PM PDT 24 |
Peak memory | 242704 kb |
Host | smart-b49969ff-f20b-4fe3-b958-4c662e7b72a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2204615087 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_parallel_lc_esc.2204615087 |
Directory | /workspace/141.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/142.otp_ctrl_init_fail.2485128132 |
Short name | T525 |
Test name | |
Test status | |
Simulation time | 246975201 ps |
CPU time | 4.1 seconds |
Started | Aug 13 06:29:32 PM PDT 24 |
Finished | Aug 13 06:29:36 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-7d98b7c1-a500-4249-aa23-fc43f518906f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2485128132 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_init_fail.2485128132 |
Directory | /workspace/142.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/142.otp_ctrl_parallel_lc_esc.593284557 |
Short name | T245 |
Test name | |
Test status | |
Simulation time | 375045039 ps |
CPU time | 12.07 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:41 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-c2ecf007-2c98-4ed0-ac87-ac6abb864e57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=593284557 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_parallel_lc_esc.593284557 |
Directory | /workspace/142.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/143.otp_ctrl_init_fail.2171574251 |
Short name | T972 |
Test name | |
Test status | |
Simulation time | 531643986 ps |
CPU time | 4.45 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:33 PM PDT 24 |
Peak memory | 242436 kb |
Host | smart-bc6de034-8a44-4a8c-89c7-c6b543df288c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2171574251 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_init_fail.2171574251 |
Directory | /workspace/143.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/143.otp_ctrl_parallel_lc_esc.981896034 |
Short name | T162 |
Test name | |
Test status | |
Simulation time | 1186059592 ps |
CPU time | 10.71 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:39 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-24f6452d-d262-4e23-800c-093945f3bdc7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=981896034 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_parallel_lc_esc.981896034 |
Directory | /workspace/143.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/144.otp_ctrl_init_fail.1913858045 |
Short name | T523 |
Test name | |
Test status | |
Simulation time | 2152955567 ps |
CPU time | 5.51 seconds |
Started | Aug 13 06:29:30 PM PDT 24 |
Finished | Aug 13 06:29:36 PM PDT 24 |
Peak memory | 242604 kb |
Host | smart-02b99b82-7100-4316-8b75-ba1c2287ea03 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1913858045 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_init_fail.1913858045 |
Directory | /workspace/144.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/144.otp_ctrl_parallel_lc_esc.1077317748 |
Short name | T703 |
Test name | |
Test status | |
Simulation time | 293262553 ps |
CPU time | 13.62 seconds |
Started | Aug 13 06:29:27 PM PDT 24 |
Finished | Aug 13 06:29:41 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-76ee4109-9e24-41a3-b4fe-d13cfc401ba0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1077317748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_parallel_lc_esc.1077317748 |
Directory | /workspace/144.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/145.otp_ctrl_init_fail.500715493 |
Short name | T45 |
Test name | |
Test status | |
Simulation time | 2788641268 ps |
CPU time | 5.54 seconds |
Started | Aug 13 06:29:29 PM PDT 24 |
Finished | Aug 13 06:29:35 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-3750fce5-03cf-48b3-ac0a-46d6117197c8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=500715493 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_init_fail.500715493 |
Directory | /workspace/145.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/145.otp_ctrl_parallel_lc_esc.1272577041 |
Short name | T1025 |
Test name | |
Test status | |
Simulation time | 728957633 ps |
CPU time | 8.96 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:37 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-ccf3cbaf-9376-4f1c-84a7-b2423f599b41 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1272577041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_parallel_lc_esc.1272577041 |
Directory | /workspace/145.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/146.otp_ctrl_init_fail.600101659 |
Short name | T560 |
Test name | |
Test status | |
Simulation time | 618648611 ps |
CPU time | 5.78 seconds |
Started | Aug 13 06:29:29 PM PDT 24 |
Finished | Aug 13 06:29:36 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-22ff9908-b8f3-4a05-a23e-6ef6e91db814 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=600101659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_init_fail.600101659 |
Directory | /workspace/146.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/146.otp_ctrl_parallel_lc_esc.3410716060 |
Short name | T749 |
Test name | |
Test status | |
Simulation time | 904470738 ps |
CPU time | 22.55 seconds |
Started | Aug 13 06:29:26 PM PDT 24 |
Finished | Aug 13 06:29:48 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-62b53342-d79b-4160-a9c1-20da9558ba47 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3410716060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_parallel_lc_esc.3410716060 |
Directory | /workspace/146.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/147.otp_ctrl_init_fail.1429136917 |
Short name | T444 |
Test name | |
Test status | |
Simulation time | 209993238 ps |
CPU time | 4.38 seconds |
Started | Aug 13 06:29:32 PM PDT 24 |
Finished | Aug 13 06:29:37 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-44c8655a-af9d-401d-856f-296bd9a726a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1429136917 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_init_fail.1429136917 |
Directory | /workspace/147.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/147.otp_ctrl_parallel_lc_esc.621459653 |
Short name | T604 |
Test name | |
Test status | |
Simulation time | 436184765 ps |
CPU time | 8.63 seconds |
Started | Aug 13 06:29:30 PM PDT 24 |
Finished | Aug 13 06:29:39 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-ecd07895-1c15-42af-881e-6c1c93160b02 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=621459653 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_parallel_lc_esc.621459653 |
Directory | /workspace/147.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/148.otp_ctrl_init_fail.2666415018 |
Short name | T632 |
Test name | |
Test status | |
Simulation time | 267434353 ps |
CPU time | 3.56 seconds |
Started | Aug 13 06:29:30 PM PDT 24 |
Finished | Aug 13 06:29:34 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-a3c80a87-d3fb-42e3-92ce-efdaedce3ce6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2666415018 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_init_fail.2666415018 |
Directory | /workspace/148.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/148.otp_ctrl_parallel_lc_esc.2721365908 |
Short name | T390 |
Test name | |
Test status | |
Simulation time | 923174336 ps |
CPU time | 10.68 seconds |
Started | Aug 13 06:29:29 PM PDT 24 |
Finished | Aug 13 06:29:40 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-761fa5ef-ed5e-40a6-858d-4b659b58c7d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2721365908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_parallel_lc_esc.2721365908 |
Directory | /workspace/148.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/149.otp_ctrl_init_fail.2626896526 |
Short name | T824 |
Test name | |
Test status | |
Simulation time | 109169666 ps |
CPU time | 3.91 seconds |
Started | Aug 13 06:29:31 PM PDT 24 |
Finished | Aug 13 06:29:35 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-71881df2-b331-4e53-a888-ed7e47f61601 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2626896526 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_init_fail.2626896526 |
Directory | /workspace/149.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/149.otp_ctrl_parallel_lc_esc.2361672550 |
Short name | T653 |
Test name | |
Test status | |
Simulation time | 471318728 ps |
CPU time | 7.12 seconds |
Started | Aug 13 06:29:27 PM PDT 24 |
Finished | Aug 13 06:29:34 PM PDT 24 |
Peak memory | 248876 kb |
Host | smart-dcbacd9a-2e6e-49ae-a23f-8d61bf986c8b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2361672550 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_parallel_lc_esc.2361672550 |
Directory | /workspace/149.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_alert_test.4123807085 |
Short name | T723 |
Test name | |
Test status | |
Simulation time | 192890182 ps |
CPU time | 1.88 seconds |
Started | Aug 13 06:27:27 PM PDT 24 |
Finished | Aug 13 06:27:29 PM PDT 24 |
Peak memory | 240556 kb |
Host | smart-f8ea8ca6-0582-4804-adc5-56e4b174e201 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4123807085 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_alert_test.4123807085 |
Directory | /workspace/15.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_check_fail.802806620 |
Short name | T1160 |
Test name | |
Test status | |
Simulation time | 1241019022 ps |
CPU time | 15.72 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:41 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-b2616607-d867-49f8-9f33-91ce6a64c3e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=802806620 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_check_fail.802806620 |
Directory | /workspace/15.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_dai_lock.2646582610 |
Short name | T896 |
Test name | |
Test status | |
Simulation time | 680316352 ps |
CPU time | 5.33 seconds |
Started | Aug 13 06:27:24 PM PDT 24 |
Finished | Aug 13 06:27:30 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-bf28015d-2a49-46d0-898f-b30b80e66f89 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2646582610 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_lock.2646582610 |
Directory | /workspace/15.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_init_fail.1330439308 |
Short name | T763 |
Test name | |
Test status | |
Simulation time | 113790010 ps |
CPU time | 3.6 seconds |
Started | Aug 13 06:27:23 PM PDT 24 |
Finished | Aug 13 06:27:27 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-e21953a4-f9e8-441c-a9e3-806b8855ab38 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1330439308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_init_fail.1330439308 |
Directory | /workspace/15.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_macro_errs.3206364651 |
Short name | T747 |
Test name | |
Test status | |
Simulation time | 12361047871 ps |
CPU time | 32.33 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:27:59 PM PDT 24 |
Peak memory | 245464 kb |
Host | smart-048c3d5c-0f7d-4755-a467-f3ea9ef0644e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3206364651 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_macro_errs.3206364651 |
Directory | /workspace/15.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_key_req.2869519566 |
Short name | T974 |
Test name | |
Test status | |
Simulation time | 1380227582 ps |
CPU time | 16.09 seconds |
Started | Aug 13 06:27:29 PM PDT 24 |
Finished | Aug 13 06:27:46 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-0dbbb297-fb1f-438c-ad28-b23f07248f7a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2869519566 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_key_req.2869519566 |
Directory | /workspace/15.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_lc_req.4128916578 |
Short name | T759 |
Test name | |
Test status | |
Simulation time | 147658406 ps |
CPU time | 5.17 seconds |
Started | Aug 13 06:27:30 PM PDT 24 |
Finished | Aug 13 06:27:35 PM PDT 24 |
Peak memory | 242648 kb |
Host | smart-93cc84dc-6371-4dfd-a0c1-680aecff331e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4128916578 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_req.4128916578 |
Directory | /workspace/15.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_smoke.3181423408 |
Short name | T1059 |
Test name | |
Test status | |
Simulation time | 11351498089 ps |
CPU time | 24.73 seconds |
Started | Aug 13 06:27:29 PM PDT 24 |
Finished | Aug 13 06:27:54 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-e7201b3f-713d-4a2a-a68b-67e5fa643816 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3181423408 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_smoke.3181423408 |
Directory | /workspace/15.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_stress_all.1343541899 |
Short name | T304 |
Test name | |
Test status | |
Simulation time | 30876238279 ps |
CPU time | 48.93 seconds |
Started | Aug 13 06:27:24 PM PDT 24 |
Finished | Aug 13 06:28:13 PM PDT 24 |
Peak memory | 242964 kb |
Host | smart-0583d1ae-68ca-44d3-a229-c9460a2895c9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1343541899 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all .1343541899 |
Directory | /workspace/15.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_stress_all_with_rand_reset.4287549216 |
Short name | T57 |
Test name | |
Test status | |
Simulation time | 40560956208 ps |
CPU time | 145.52 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:29:50 PM PDT 24 |
Peak memory | 257492 kb |
Host | smart-5c376552-b882-41d5-b8a7-c9d490903c83 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4287549216 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all_with_rand_reset.4287549216 |
Directory | /workspace/15.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/150.otp_ctrl_init_fail.1893834952 |
Short name | T1123 |
Test name | |
Test status | |
Simulation time | 3407307210 ps |
CPU time | 5.54 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:34 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-f9943614-6e4e-455a-88b9-557fefe5ae27 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1893834952 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_init_fail.1893834952 |
Directory | /workspace/150.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/150.otp_ctrl_parallel_lc_esc.1389852336 |
Short name | T452 |
Test name | |
Test status | |
Simulation time | 871851232 ps |
CPU time | 7.39 seconds |
Started | Aug 13 06:29:29 PM PDT 24 |
Finished | Aug 13 06:29:37 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-5e43c583-4610-495f-a369-af0e3e89f72b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1389852336 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_parallel_lc_esc.1389852336 |
Directory | /workspace/150.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/151.otp_ctrl_init_fail.2129114402 |
Short name | T1137 |
Test name | |
Test status | |
Simulation time | 266951084 ps |
CPU time | 3.59 seconds |
Started | Aug 13 06:29:29 PM PDT 24 |
Finished | Aug 13 06:29:33 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-11a148ac-177f-4d3b-8e47-5295771363ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2129114402 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_init_fail.2129114402 |
Directory | /workspace/151.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/151.otp_ctrl_parallel_lc_esc.2549580154 |
Short name | T954 |
Test name | |
Test status | |
Simulation time | 3589470486 ps |
CPU time | 9.08 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:37 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-be789f5c-74ec-442a-b9b8-82a77d3885c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2549580154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_parallel_lc_esc.2549580154 |
Directory | /workspace/151.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/152.otp_ctrl_init_fail.3905915059 |
Short name | T130 |
Test name | |
Test status | |
Simulation time | 596583021 ps |
CPU time | 5.22 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:34 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-695ce6ea-fc91-48fb-80a3-08c21982bcc5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3905915059 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_init_fail.3905915059 |
Directory | /workspace/152.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/152.otp_ctrl_parallel_lc_esc.3172835196 |
Short name | T1129 |
Test name | |
Test status | |
Simulation time | 697448990 ps |
CPU time | 21.92 seconds |
Started | Aug 13 06:29:29 PM PDT 24 |
Finished | Aug 13 06:29:51 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-9be5c5ba-cced-4eee-99d4-61fbca9da73e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3172835196 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_parallel_lc_esc.3172835196 |
Directory | /workspace/152.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/153.otp_ctrl_init_fail.2095703652 |
Short name | T867 |
Test name | |
Test status | |
Simulation time | 441904575 ps |
CPU time | 4.73 seconds |
Started | Aug 13 06:29:26 PM PDT 24 |
Finished | Aug 13 06:29:31 PM PDT 24 |
Peak memory | 242692 kb |
Host | smart-59f11936-485b-4b87-93b5-8e15f9d4ad4a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2095703652 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_init_fail.2095703652 |
Directory | /workspace/153.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/153.otp_ctrl_parallel_lc_esc.776277112 |
Short name | T388 |
Test name | |
Test status | |
Simulation time | 531834560 ps |
CPU time | 7.03 seconds |
Started | Aug 13 06:29:32 PM PDT 24 |
Finished | Aug 13 06:29:39 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-86d42854-aaa2-44a8-9af5-6ede71bd9d8b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=776277112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_parallel_lc_esc.776277112 |
Directory | /workspace/153.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/154.otp_ctrl_init_fail.1048055590 |
Short name | T1005 |
Test name | |
Test status | |
Simulation time | 656992112 ps |
CPU time | 4.59 seconds |
Started | Aug 13 06:29:27 PM PDT 24 |
Finished | Aug 13 06:29:32 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-e4bfc36a-8e8d-42de-ac98-0030f69346f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1048055590 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_init_fail.1048055590 |
Directory | /workspace/154.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/154.otp_ctrl_parallel_lc_esc.941762296 |
Short name | T1108 |
Test name | |
Test status | |
Simulation time | 1747239968 ps |
CPU time | 18.17 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:47 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-e9f8e204-77ee-47de-a345-a3f915f30d42 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=941762296 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_parallel_lc_esc.941762296 |
Directory | /workspace/154.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/155.otp_ctrl_init_fail.3276278088 |
Short name | T582 |
Test name | |
Test status | |
Simulation time | 394614672 ps |
CPU time | 4.91 seconds |
Started | Aug 13 06:29:31 PM PDT 24 |
Finished | Aug 13 06:29:36 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-cacd2d9e-7d9a-410f-9946-54357cc3c6b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3276278088 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_init_fail.3276278088 |
Directory | /workspace/155.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/155.otp_ctrl_parallel_lc_esc.2796709946 |
Short name | T1050 |
Test name | |
Test status | |
Simulation time | 198148882 ps |
CPU time | 4.73 seconds |
Started | Aug 13 06:29:27 PM PDT 24 |
Finished | Aug 13 06:29:31 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-2cf40526-502d-4676-bf46-5eeb16281f36 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2796709946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_parallel_lc_esc.2796709946 |
Directory | /workspace/155.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/156.otp_ctrl_init_fail.3906478859 |
Short name | T853 |
Test name | |
Test status | |
Simulation time | 225287953 ps |
CPU time | 5.04 seconds |
Started | Aug 13 06:29:32 PM PDT 24 |
Finished | Aug 13 06:29:37 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-95b04696-ef59-4395-87d6-59d381193cbf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3906478859 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_init_fail.3906478859 |
Directory | /workspace/156.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/156.otp_ctrl_parallel_lc_esc.3331076633 |
Short name | T783 |
Test name | |
Test status | |
Simulation time | 165809047 ps |
CPU time | 4.13 seconds |
Started | Aug 13 06:29:31 PM PDT 24 |
Finished | Aug 13 06:29:36 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-719a5166-d714-404c-aa92-5f2bf4f271b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3331076633 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_parallel_lc_esc.3331076633 |
Directory | /workspace/156.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/157.otp_ctrl_init_fail.2279183644 |
Short name | T709 |
Test name | |
Test status | |
Simulation time | 1404063833 ps |
CPU time | 3.9 seconds |
Started | Aug 13 06:29:30 PM PDT 24 |
Finished | Aug 13 06:29:34 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-7fb33864-c00c-45fe-9074-420560919734 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2279183644 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_init_fail.2279183644 |
Directory | /workspace/157.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/158.otp_ctrl_init_fail.1502551725 |
Short name | T1099 |
Test name | |
Test status | |
Simulation time | 267647904 ps |
CPU time | 4.26 seconds |
Started | Aug 13 06:29:27 PM PDT 24 |
Finished | Aug 13 06:29:31 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-d006e59d-2288-48b9-9578-141f1fa8ba24 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1502551725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_init_fail.1502551725 |
Directory | /workspace/158.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/158.otp_ctrl_parallel_lc_esc.2746195351 |
Short name | T312 |
Test name | |
Test status | |
Simulation time | 1030785060 ps |
CPU time | 9.84 seconds |
Started | Aug 13 06:29:29 PM PDT 24 |
Finished | Aug 13 06:29:39 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-150605a5-25c2-482f-acea-6e4575b497fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2746195351 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_parallel_lc_esc.2746195351 |
Directory | /workspace/158.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/159.otp_ctrl_init_fail.1782113734 |
Short name | T199 |
Test name | |
Test status | |
Simulation time | 1507503757 ps |
CPU time | 4.57 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:33 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-24a36a2e-13dc-4e0a-9bbc-5ff70202d468 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1782113734 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_init_fail.1782113734 |
Directory | /workspace/159.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/159.otp_ctrl_parallel_lc_esc.2362357228 |
Short name | T879 |
Test name | |
Test status | |
Simulation time | 1069586461 ps |
CPU time | 17.81 seconds |
Started | Aug 13 06:29:27 PM PDT 24 |
Finished | Aug 13 06:29:45 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-530645fa-c3a7-4403-909a-3b7942355121 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2362357228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_parallel_lc_esc.2362357228 |
Directory | /workspace/159.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_alert_test.870666033 |
Short name | T474 |
Test name | |
Test status | |
Simulation time | 612929602 ps |
CPU time | 1.65 seconds |
Started | Aug 13 06:27:29 PM PDT 24 |
Finished | Aug 13 06:27:31 PM PDT 24 |
Peak memory | 240716 kb |
Host | smart-84a9c5a2-1887-41f4-9a86-236de5c1083a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=870666033 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_alert_test.870666033 |
Directory | /workspace/16.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_check_fail.1745120871 |
Short name | T673 |
Test name | |
Test status | |
Simulation time | 243689836 ps |
CPU time | 3.83 seconds |
Started | Aug 13 06:27:23 PM PDT 24 |
Finished | Aug 13 06:27:27 PM PDT 24 |
Peak memory | 242628 kb |
Host | smart-88981958-d68c-4a72-9f95-2ccc4c123738 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1745120871 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_check_fail.1745120871 |
Directory | /workspace/16.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_dai_errs.972840482 |
Short name | T978 |
Test name | |
Test status | |
Simulation time | 1126239370 ps |
CPU time | 31.57 seconds |
Started | Aug 13 06:27:30 PM PDT 24 |
Finished | Aug 13 06:28:01 PM PDT 24 |
Peak memory | 244408 kb |
Host | smart-6d8ca397-a0f4-406b-96d8-10f6cf4c61b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=972840482 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_errs.972840482 |
Directory | /workspace/16.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_dai_lock.2012336279 |
Short name | T746 |
Test name | |
Test status | |
Simulation time | 194709622 ps |
CPU time | 5.95 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:27:32 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-9ce6573b-db8c-4f2d-a687-7de9e2f81132 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2012336279 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_lock.2012336279 |
Directory | /workspace/16.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_init_fail.3591178381 |
Short name | T745 |
Test name | |
Test status | |
Simulation time | 232192644 ps |
CPU time | 4.34 seconds |
Started | Aug 13 06:27:28 PM PDT 24 |
Finished | Aug 13 06:27:33 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-aad21496-4705-4682-ae2a-a9706b48513a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3591178381 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_init_fail.3591178381 |
Directory | /workspace/16.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_macro_errs.739993076 |
Short name | T836 |
Test name | |
Test status | |
Simulation time | 415586151 ps |
CPU time | 9.87 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:27:36 PM PDT 24 |
Peak memory | 242908 kb |
Host | smart-6ac8de7c-3b5f-4a1b-96a1-4890d33f8750 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=739993076 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_macro_errs.739993076 |
Directory | /workspace/16.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_key_req.3744082735 |
Short name | T359 |
Test name | |
Test status | |
Simulation time | 2319877889 ps |
CPU time | 31.11 seconds |
Started | Aug 13 06:27:29 PM PDT 24 |
Finished | Aug 13 06:28:00 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-eda7a838-feee-4d9f-9dac-2df6bf2f5040 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3744082735 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_key_req.3744082735 |
Directory | /workspace/16.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_lc_esc.828265454 |
Short name | T104 |
Test name | |
Test status | |
Simulation time | 307605019 ps |
CPU time | 6.61 seconds |
Started | Aug 13 06:27:24 PM PDT 24 |
Finished | Aug 13 06:27:31 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-fbad2fb4-f62e-4ba0-bfd5-f829fab66014 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=828265454 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_esc.828265454 |
Directory | /workspace/16.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_lc_req.88006844 |
Short name | T222 |
Test name | |
Test status | |
Simulation time | 1170504424 ps |
CPU time | 24.51 seconds |
Started | Aug 13 06:27:29 PM PDT 24 |
Finished | Aug 13 06:27:54 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-ba584961-88e9-4b87-a584-d1579ac4040e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=88006844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_req.88006844 |
Directory | /workspace/16.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_regwen.246524631 |
Short name | T340 |
Test name | |
Test status | |
Simulation time | 220305907 ps |
CPU time | 9.04 seconds |
Started | Aug 13 06:27:30 PM PDT 24 |
Finished | Aug 13 06:27:39 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-fa4f24d3-f4de-4362-a542-84a6f48671d9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=246524631 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_regwen.246524631 |
Directory | /workspace/16.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_smoke.609868890 |
Short name | T819 |
Test name | |
Test status | |
Simulation time | 236993933 ps |
CPU time | 3.5 seconds |
Started | Aug 13 06:27:30 PM PDT 24 |
Finished | Aug 13 06:27:33 PM PDT 24 |
Peak memory | 242664 kb |
Host | smart-31c0fa38-c4d4-45d2-bcd0-16cb81b136cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=609868890 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_smoke.609868890 |
Directory | /workspace/16.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_stress_all.803690550 |
Short name | T659 |
Test name | |
Test status | |
Simulation time | 3826257845 ps |
CPU time | 47.53 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:28:14 PM PDT 24 |
Peak memory | 244160 kb |
Host | smart-bd79171f-69cc-4c5f-98d6-63cdebb46a9f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=803690550 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all. 803690550 |
Directory | /workspace/16.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_test_access.525291565 |
Short name | T181 |
Test name | |
Test status | |
Simulation time | 450905544 ps |
CPU time | 8.14 seconds |
Started | Aug 13 06:27:34 PM PDT 24 |
Finished | Aug 13 06:27:43 PM PDT 24 |
Peak memory | 242784 kb |
Host | smart-d19c38c0-906e-4a0a-b95c-ff834aa03e82 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=525291565 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_test_access.525291565 |
Directory | /workspace/16.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/160.otp_ctrl_parallel_lc_esc.3673632147 |
Short name | T951 |
Test name | |
Test status | |
Simulation time | 163828376 ps |
CPU time | 2.98 seconds |
Started | Aug 13 06:29:29 PM PDT 24 |
Finished | Aug 13 06:29:32 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-e1a66732-2cb7-4644-8767-a69ee7b7118c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3673632147 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_parallel_lc_esc.3673632147 |
Directory | /workspace/160.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/161.otp_ctrl_init_fail.2932266038 |
Short name | T704 |
Test name | |
Test status | |
Simulation time | 379103511 ps |
CPU time | 4.64 seconds |
Started | Aug 13 06:29:30 PM PDT 24 |
Finished | Aug 13 06:29:35 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-6cbb5ffa-ca8b-4158-b4bb-95186dff5bdf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2932266038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_init_fail.2932266038 |
Directory | /workspace/161.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/161.otp_ctrl_parallel_lc_esc.3041833329 |
Short name | T905 |
Test name | |
Test status | |
Simulation time | 211198140 ps |
CPU time | 11.45 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:40 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-7401ff2b-76bd-4314-b22a-00b6bb891217 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3041833329 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_parallel_lc_esc.3041833329 |
Directory | /workspace/161.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/162.otp_ctrl_init_fail.490813819 |
Short name | T584 |
Test name | |
Test status | |
Simulation time | 436751465 ps |
CPU time | 3.06 seconds |
Started | Aug 13 06:29:32 PM PDT 24 |
Finished | Aug 13 06:29:35 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-1be1fb56-973d-4de5-8a17-b2da79f696c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=490813819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_init_fail.490813819 |
Directory | /workspace/162.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/162.otp_ctrl_parallel_lc_esc.232771571 |
Short name | T1081 |
Test name | |
Test status | |
Simulation time | 2467878995 ps |
CPU time | 9.66 seconds |
Started | Aug 13 06:29:30 PM PDT 24 |
Finished | Aug 13 06:29:40 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-d874a90e-668e-4945-9c34-176bc2212312 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=232771571 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_parallel_lc_esc.232771571 |
Directory | /workspace/162.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/163.otp_ctrl_parallel_lc_esc.926513604 |
Short name | T1024 |
Test name | |
Test status | |
Simulation time | 539484975 ps |
CPU time | 7.99 seconds |
Started | Aug 13 06:29:27 PM PDT 24 |
Finished | Aug 13 06:29:35 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-7d0a05d7-6e06-438b-8954-267ed18269e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=926513604 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_parallel_lc_esc.926513604 |
Directory | /workspace/163.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/164.otp_ctrl_init_fail.884418951 |
Short name | T443 |
Test name | |
Test status | |
Simulation time | 141286415 ps |
CPU time | 4.08 seconds |
Started | Aug 13 06:29:32 PM PDT 24 |
Finished | Aug 13 06:29:36 PM PDT 24 |
Peak memory | 242760 kb |
Host | smart-d1540267-6192-4827-bf86-dcc87b97b371 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=884418951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_init_fail.884418951 |
Directory | /workspace/164.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/164.otp_ctrl_parallel_lc_esc.3252487690 |
Short name | T314 |
Test name | |
Test status | |
Simulation time | 178971466 ps |
CPU time | 5.37 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:34 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-48fae6f6-d5e9-4061-998d-e7307fd1a756 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3252487690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_parallel_lc_esc.3252487690 |
Directory | /workspace/164.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/165.otp_ctrl_init_fail.4001129944 |
Short name | T1109 |
Test name | |
Test status | |
Simulation time | 99709797 ps |
CPU time | 4.23 seconds |
Started | Aug 13 06:29:32 PM PDT 24 |
Finished | Aug 13 06:29:36 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-81951b50-3736-487c-9d2a-2f726ed4d21f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4001129944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_init_fail.4001129944 |
Directory | /workspace/165.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/165.otp_ctrl_parallel_lc_esc.759764068 |
Short name | T539 |
Test name | |
Test status | |
Simulation time | 605914645 ps |
CPU time | 16.97 seconds |
Started | Aug 13 06:29:28 PM PDT 24 |
Finished | Aug 13 06:29:45 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-2eae6c64-ab57-4b29-9176-343d531b04b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=759764068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_parallel_lc_esc.759764068 |
Directory | /workspace/165.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/166.otp_ctrl_init_fail.3978658350 |
Short name | T794 |
Test name | |
Test status | |
Simulation time | 233382397 ps |
CPU time | 3.48 seconds |
Started | Aug 13 06:29:29 PM PDT 24 |
Finished | Aug 13 06:29:33 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-25111236-48e4-4c8b-b9ea-5b9265be5915 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3978658350 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_init_fail.3978658350 |
Directory | /workspace/166.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/166.otp_ctrl_parallel_lc_esc.1733107827 |
Short name | T956 |
Test name | |
Test status | |
Simulation time | 205901425 ps |
CPU time | 5.52 seconds |
Started | Aug 13 06:29:43 PM PDT 24 |
Finished | Aug 13 06:29:49 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-c92def50-18dd-4a33-b177-42cb9cfc1837 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1733107827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_parallel_lc_esc.1733107827 |
Directory | /workspace/166.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/167.otp_ctrl_init_fail.2408493502 |
Short name | T192 |
Test name | |
Test status | |
Simulation time | 516585537 ps |
CPU time | 3.87 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:48 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-cfe8ce7e-c8cb-4f40-8726-00ecc84f4889 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2408493502 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_init_fail.2408493502 |
Directory | /workspace/167.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/168.otp_ctrl_init_fail.3544429143 |
Short name | T1100 |
Test name | |
Test status | |
Simulation time | 429747533 ps |
CPU time | 4.7 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:49 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-cd442589-049b-414f-9cd2-e633dffedc7a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3544429143 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_init_fail.3544429143 |
Directory | /workspace/168.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/168.otp_ctrl_parallel_lc_esc.2888642912 |
Short name | T309 |
Test name | |
Test status | |
Simulation time | 145283685 ps |
CPU time | 4.28 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:49 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-0244352b-11da-40f7-8e5a-e453ecf8141d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2888642912 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_parallel_lc_esc.2888642912 |
Directory | /workspace/168.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/169.otp_ctrl_init_fail.755852150 |
Short name | T806 |
Test name | |
Test status | |
Simulation time | 98204626 ps |
CPU time | 4.09 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:50 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-2758fc54-da45-4f97-a2f5-fcbe0b5f3fc6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=755852150 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_init_fail.755852150 |
Directory | /workspace/169.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/169.otp_ctrl_parallel_lc_esc.3539061016 |
Short name | T800 |
Test name | |
Test status | |
Simulation time | 2012575056 ps |
CPU time | 7.8 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:52 PM PDT 24 |
Peak memory | 242788 kb |
Host | smart-56dea19d-33cb-4bf3-b0c6-61cf9296e960 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3539061016 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_parallel_lc_esc.3539061016 |
Directory | /workspace/169.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_alert_test.4238728682 |
Short name | T672 |
Test name | |
Test status | |
Simulation time | 52153858 ps |
CPU time | 1.7 seconds |
Started | Aug 13 06:27:34 PM PDT 24 |
Finished | Aug 13 06:27:36 PM PDT 24 |
Peak memory | 240708 kb |
Host | smart-0da26377-83c5-4de0-86a4-098835992f03 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4238728682 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_alert_test.4238728682 |
Directory | /workspace/17.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_dai_errs.2711690057 |
Short name | T939 |
Test name | |
Test status | |
Simulation time | 947336623 ps |
CPU time | 21.73 seconds |
Started | Aug 13 06:27:33 PM PDT 24 |
Finished | Aug 13 06:27:55 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-ee7ac1ea-bd12-468f-b012-88e05aea58e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2711690057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_errs.2711690057 |
Directory | /workspace/17.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_dai_lock.542993919 |
Short name | T1127 |
Test name | |
Test status | |
Simulation time | 2289204250 ps |
CPU time | 19.69 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:27:46 PM PDT 24 |
Peak memory | 242716 kb |
Host | smart-5ead22ff-ae98-47c8-86f1-34f87fb3cb56 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=542993919 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_lock.542993919 |
Directory | /workspace/17.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_init_fail.2781347635 |
Short name | T1043 |
Test name | |
Test status | |
Simulation time | 279205411 ps |
CPU time | 3.9 seconds |
Started | Aug 13 06:27:30 PM PDT 24 |
Finished | Aug 13 06:27:34 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-fbe0f826-5ea7-4236-8de5-cd550b8c5bb3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2781347635 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_init_fail.2781347635 |
Directory | /workspace/17.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_macro_errs.2638629492 |
Short name | T910 |
Test name | |
Test status | |
Simulation time | 1120287356 ps |
CPU time | 7.54 seconds |
Started | Aug 13 06:27:27 PM PDT 24 |
Finished | Aug 13 06:27:34 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-e7f387da-efb3-4da9-969f-54995bfd461c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2638629492 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_macro_errs.2638629492 |
Directory | /workspace/17.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_key_req.2338110694 |
Short name | T484 |
Test name | |
Test status | |
Simulation time | 857152564 ps |
CPU time | 21.24 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:46 PM PDT 24 |
Peak memory | 249056 kb |
Host | smart-6a8e82a7-14b0-431e-9c12-d6657b3af7c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2338110694 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_key_req.2338110694 |
Directory | /workspace/17.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_lc_esc.2396616571 |
Short name | T541 |
Test name | |
Test status | |
Simulation time | 142553891 ps |
CPU time | 2.66 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:27:28 PM PDT 24 |
Peak memory | 242124 kb |
Host | smart-a653c045-deff-4309-9106-07fcc8487548 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2396616571 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_esc.2396616571 |
Directory | /workspace/17.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_lc_req.1618470297 |
Short name | T547 |
Test name | |
Test status | |
Simulation time | 1354192229 ps |
CPU time | 11.09 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:36 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-0982b07f-055a-4fe6-b59b-18b829c0d1b8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1618470297 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_req.1618470297 |
Directory | /workspace/17.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_smoke.3554205040 |
Short name | T537 |
Test name | |
Test status | |
Simulation time | 153262028 ps |
CPU time | 4.67 seconds |
Started | Aug 13 06:27:24 PM PDT 24 |
Finished | Aug 13 06:27:29 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-8b362b65-37e1-45c4-a0a4-fdec1c5c7878 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3554205040 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_smoke.3554205040 |
Directory | /workspace/17.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_stress_all.334097772 |
Short name | T1028 |
Test name | |
Test status | |
Simulation time | 2565850288 ps |
CPU time | 37.01 seconds |
Started | Aug 13 06:27:24 PM PDT 24 |
Finished | Aug 13 06:28:02 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-aa409470-2770-4851-8481-4173de59b708 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=334097772 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all. 334097772 |
Directory | /workspace/17.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_test_access.416761267 |
Short name | T1126 |
Test name | |
Test status | |
Simulation time | 1232429815 ps |
CPU time | 20.34 seconds |
Started | Aug 13 06:27:23 PM PDT 24 |
Finished | Aug 13 06:27:43 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-79256e4a-ccc3-40ea-8c8d-f722b5ede0f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=416761267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_test_access.416761267 |
Directory | /workspace/17.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/170.otp_ctrl_init_fail.801780723 |
Short name | T683 |
Test name | |
Test status | |
Simulation time | 293345340 ps |
CPU time | 5.4 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:52 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-a569b19c-019a-4039-a582-acd2d2b870ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=801780723 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_init_fail.801780723 |
Directory | /workspace/170.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/170.otp_ctrl_parallel_lc_esc.259971948 |
Short name | T619 |
Test name | |
Test status | |
Simulation time | 361723362 ps |
CPU time | 7.44 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:51 PM PDT 24 |
Peak memory | 242132 kb |
Host | smart-54ffabcb-dac9-4a8c-bdc8-d7d51a15153e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=259971948 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_parallel_lc_esc.259971948 |
Directory | /workspace/170.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/171.otp_ctrl_init_fail.3674530869 |
Short name | T918 |
Test name | |
Test status | |
Simulation time | 324645893 ps |
CPU time | 4.81 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:49 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-b7ad0a5e-2d9e-437a-bad0-1c8cf41dc393 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3674530869 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_init_fail.3674530869 |
Directory | /workspace/171.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/171.otp_ctrl_parallel_lc_esc.2321186409 |
Short name | T178 |
Test name | |
Test status | |
Simulation time | 2689335692 ps |
CPU time | 7.24 seconds |
Started | Aug 13 06:29:43 PM PDT 24 |
Finished | Aug 13 06:29:51 PM PDT 24 |
Peak memory | 248052 kb |
Host | smart-39d8b623-5167-4f61-a56a-81b3a5e2ac5b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2321186409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_parallel_lc_esc.2321186409 |
Directory | /workspace/171.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/172.otp_ctrl_init_fail.336764873 |
Short name | T599 |
Test name | |
Test status | |
Simulation time | 127314711 ps |
CPU time | 4.92 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:52 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-baf71b82-f696-43bb-9964-4cd3d10740ee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=336764873 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_init_fail.336764873 |
Directory | /workspace/172.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/172.otp_ctrl_parallel_lc_esc.563919416 |
Short name | T593 |
Test name | |
Test status | |
Simulation time | 1610624069 ps |
CPU time | 4.05 seconds |
Started | Aug 13 06:29:42 PM PDT 24 |
Finished | Aug 13 06:29:46 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-bff94c4f-7967-4c1c-aac6-91a44869b44a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=563919416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_parallel_lc_esc.563919416 |
Directory | /workspace/172.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/173.otp_ctrl_init_fail.1606981966 |
Short name | T598 |
Test name | |
Test status | |
Simulation time | 119424613 ps |
CPU time | 3.29 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:50 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-0627d5f9-f1ef-458b-bf1c-dc3452fa3a93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1606981966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_init_fail.1606981966 |
Directory | /workspace/173.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/173.otp_ctrl_parallel_lc_esc.2376973728 |
Short name | T869 |
Test name | |
Test status | |
Simulation time | 493804826 ps |
CPU time | 5.57 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:49 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-e645b0b0-49a6-435b-82c2-a9aa6fe00582 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2376973728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_parallel_lc_esc.2376973728 |
Directory | /workspace/173.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/174.otp_ctrl_init_fail.1273614487 |
Short name | T437 |
Test name | |
Test status | |
Simulation time | 150387877 ps |
CPU time | 3.68 seconds |
Started | Aug 13 06:29:49 PM PDT 24 |
Finished | Aug 13 06:29:53 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-d62b2a4a-d4fd-4f5c-a492-607921436584 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1273614487 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_init_fail.1273614487 |
Directory | /workspace/174.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/174.otp_ctrl_parallel_lc_esc.3457011650 |
Short name | T315 |
Test name | |
Test status | |
Simulation time | 194686783 ps |
CPU time | 10.57 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:55 PM PDT 24 |
Peak memory | 242792 kb |
Host | smart-9c69dc37-2aff-47b0-bd0b-78cc5e7de856 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3457011650 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_parallel_lc_esc.3457011650 |
Directory | /workspace/174.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/175.otp_ctrl_init_fail.656872201 |
Short name | T544 |
Test name | |
Test status | |
Simulation time | 487226118 ps |
CPU time | 4.31 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:50 PM PDT 24 |
Peak memory | 242780 kb |
Host | smart-4518fe28-d85e-4f6b-9637-5b0ca39b6720 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=656872201 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_init_fail.656872201 |
Directory | /workspace/175.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/175.otp_ctrl_parallel_lc_esc.3156606421 |
Short name | T78 |
Test name | |
Test status | |
Simulation time | 2166688922 ps |
CPU time | 7.73 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:54 PM PDT 24 |
Peak memory | 242808 kb |
Host | smart-53977dac-84cc-4685-b24f-57a04965086b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3156606421 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_parallel_lc_esc.3156606421 |
Directory | /workspace/175.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/176.otp_ctrl_init_fail.4195459383 |
Short name | T457 |
Test name | |
Test status | |
Simulation time | 345735966 ps |
CPU time | 2.78 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:49 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-11beeb4f-2d3a-4971-969e-1cc6258d0441 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4195459383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_init_fail.4195459383 |
Directory | /workspace/176.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/176.otp_ctrl_parallel_lc_esc.1026009371 |
Short name | T1105 |
Test name | |
Test status | |
Simulation time | 3308471931 ps |
CPU time | 5.85 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:52 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-1ef42bce-bb82-453f-8c90-eba74ff89038 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1026009371 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_parallel_lc_esc.1026009371 |
Directory | /workspace/176.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/177.otp_ctrl_init_fail.1847983705 |
Short name | T1023 |
Test name | |
Test status | |
Simulation time | 297741533 ps |
CPU time | 4.27 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:49 PM PDT 24 |
Peak memory | 242216 kb |
Host | smart-7babde47-1a52-4d00-9865-eb07b1b450c4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1847983705 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_init_fail.1847983705 |
Directory | /workspace/177.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/177.otp_ctrl_parallel_lc_esc.3285556355 |
Short name | T1142 |
Test name | |
Test status | |
Simulation time | 2103662235 ps |
CPU time | 14.57 seconds |
Started | Aug 13 06:29:45 PM PDT 24 |
Finished | Aug 13 06:30:00 PM PDT 24 |
Peak memory | 242104 kb |
Host | smart-6eaa95fd-6f8c-443a-86a4-3a0dcae22157 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3285556355 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_parallel_lc_esc.3285556355 |
Directory | /workspace/177.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/178.otp_ctrl_init_fail.3505495763 |
Short name | T84 |
Test name | |
Test status | |
Simulation time | 159788421 ps |
CPU time | 4.18 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:49 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-e355ea1a-7b48-44e4-8fa9-d019fcec2abc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3505495763 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_init_fail.3505495763 |
Directory | /workspace/178.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/178.otp_ctrl_parallel_lc_esc.3845871267 |
Short name | T1000 |
Test name | |
Test status | |
Simulation time | 668290271 ps |
CPU time | 8.34 seconds |
Started | Aug 13 06:29:48 PM PDT 24 |
Finished | Aug 13 06:29:57 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-484bee3d-fec7-48fa-a7c6-0172c3a7d280 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3845871267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_parallel_lc_esc.3845871267 |
Directory | /workspace/178.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/179.otp_ctrl_init_fail.4062603270 |
Short name | T617 |
Test name | |
Test status | |
Simulation time | 174544581 ps |
CPU time | 4.65 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:50 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-ac1b38ed-3cd1-485a-8219-fda7e5c81e07 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4062603270 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_init_fail.4062603270 |
Directory | /workspace/179.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/179.otp_ctrl_parallel_lc_esc.3835697421 |
Short name | T1139 |
Test name | |
Test status | |
Simulation time | 145228652 ps |
CPU time | 5.2 seconds |
Started | Aug 13 06:29:42 PM PDT 24 |
Finished | Aug 13 06:29:47 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-2c0bb4cb-1905-44cc-9c83-589fd5f567c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3835697421 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_parallel_lc_esc.3835697421 |
Directory | /workspace/179.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_alert_test.1546031076 |
Short name | T722 |
Test name | |
Test status | |
Simulation time | 234364283 ps |
CPU time | 1.69 seconds |
Started | Aug 13 06:27:32 PM PDT 24 |
Finished | Aug 13 06:27:34 PM PDT 24 |
Peak memory | 240576 kb |
Host | smart-62092445-a83f-418b-ae47-2e82cf908675 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1546031076 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_alert_test.1546031076 |
Directory | /workspace/18.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_check_fail.1928438765 |
Short name | T882 |
Test name | |
Test status | |
Simulation time | 2362577338 ps |
CPU time | 16.32 seconds |
Started | Aug 13 06:27:30 PM PDT 24 |
Finished | Aug 13 06:27:46 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-855860d1-689b-48d7-8861-e748d7fe815c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1928438765 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_check_fail.1928438765 |
Directory | /workspace/18.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_dai_errs.2425605721 |
Short name | T316 |
Test name | |
Test status | |
Simulation time | 5259052706 ps |
CPU time | 33.25 seconds |
Started | Aug 13 06:27:34 PM PDT 24 |
Finished | Aug 13 06:28:08 PM PDT 24 |
Peak memory | 242768 kb |
Host | smart-64e6b3f4-59b6-4bef-b752-cd3456f64ad6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2425605721 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_errs.2425605721 |
Directory | /workspace/18.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_dai_lock.2767825897 |
Short name | T873 |
Test name | |
Test status | |
Simulation time | 461579876 ps |
CPU time | 8.67 seconds |
Started | Aug 13 06:27:28 PM PDT 24 |
Finished | Aug 13 06:27:37 PM PDT 24 |
Peak memory | 242652 kb |
Host | smart-94277e95-e16d-46be-8ffa-85f139328e34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2767825897 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_lock.2767825897 |
Directory | /workspace/18.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_init_fail.3101450858 |
Short name | T552 |
Test name | |
Test status | |
Simulation time | 1837303534 ps |
CPU time | 4.9 seconds |
Started | Aug 13 06:27:26 PM PDT 24 |
Finished | Aug 13 06:27:31 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-ca53cb61-43d9-425e-90ec-b18189877b5c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3101450858 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_init_fail.3101450858 |
Directory | /workspace/18.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_macro_errs.1773259409 |
Short name | T208 |
Test name | |
Test status | |
Simulation time | 1239274549 ps |
CPU time | 34.62 seconds |
Started | Aug 13 06:27:33 PM PDT 24 |
Finished | Aug 13 06:28:08 PM PDT 24 |
Peak memory | 245540 kb |
Host | smart-ca70c443-c1ee-4251-a4bf-0124c2801d14 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1773259409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_macro_errs.1773259409 |
Directory | /workspace/18.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_key_req.1420038576 |
Short name | T1044 |
Test name | |
Test status | |
Simulation time | 267621562 ps |
CPU time | 9.54 seconds |
Started | Aug 13 06:27:34 PM PDT 24 |
Finished | Aug 13 06:27:44 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-bdf71bdc-d062-4d5b-b964-d6292ddbdf02 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1420038576 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_key_req.1420038576 |
Directory | /workspace/18.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_lc_esc.1080080059 |
Short name | T963 |
Test name | |
Test status | |
Simulation time | 273769010 ps |
CPU time | 2.57 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:28 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-193536f0-88e9-473c-a9c6-b54fbdaa3351 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1080080059 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_esc.1080080059 |
Directory | /workspace/18.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_lc_req.2533953851 |
Short name | T1163 |
Test name | |
Test status | |
Simulation time | 957495923 ps |
CPU time | 15.49 seconds |
Started | Aug 13 06:27:30 PM PDT 24 |
Finished | Aug 13 06:27:46 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-3d7f311a-d58b-4c82-8af2-e21234497f30 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2533953851 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_req.2533953851 |
Directory | /workspace/18.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_regwen.109440001 |
Short name | T815 |
Test name | |
Test status | |
Simulation time | 1061664225 ps |
CPU time | 11.29 seconds |
Started | Aug 13 06:27:33 PM PDT 24 |
Finished | Aug 13 06:27:45 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-9b872c62-4b75-47e9-bc69-bac25610ac42 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=109440001 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_regwen.109440001 |
Directory | /workspace/18.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_smoke.2662725264 |
Short name | T716 |
Test name | |
Test status | |
Simulation time | 6840659116 ps |
CPU time | 21.43 seconds |
Started | Aug 13 06:27:28 PM PDT 24 |
Finished | Aug 13 06:27:50 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-f7b3ff41-5139-40f0-9868-00d61960143c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2662725264 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_smoke.2662725264 |
Directory | /workspace/18.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_stress_all_with_rand_reset.684834446 |
Short name | T845 |
Test name | |
Test status | |
Simulation time | 37422543919 ps |
CPU time | 115.16 seconds |
Started | Aug 13 06:27:32 PM PDT 24 |
Finished | Aug 13 06:29:28 PM PDT 24 |
Peak memory | 249444 kb |
Host | smart-36a178cc-34f7-4035-ac61-dd15c93ad394 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=684834446 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all_with_rand_reset.684834446 |
Directory | /workspace/18.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_test_access.3372431435 |
Short name | T384 |
Test name | |
Test status | |
Simulation time | 4517653141 ps |
CPU time | 24.99 seconds |
Started | Aug 13 06:27:30 PM PDT 24 |
Finished | Aug 13 06:27:55 PM PDT 24 |
Peak memory | 249260 kb |
Host | smart-5cf09047-9936-481f-8656-3f95845afd38 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3372431435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_test_access.3372431435 |
Directory | /workspace/18.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/181.otp_ctrl_init_fail.1750128352 |
Short name | T801 |
Test name | |
Test status | |
Simulation time | 2159243636 ps |
CPU time | 5.74 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:53 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-17a6e0ff-a192-452b-a074-579f7e3c1738 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1750128352 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_init_fail.1750128352 |
Directory | /workspace/181.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/181.otp_ctrl_parallel_lc_esc.234653510 |
Short name | T431 |
Test name | |
Test status | |
Simulation time | 507506466 ps |
CPU time | 6.78 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:53 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-43a97de4-eca2-4422-a2d0-d47c99ba3817 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=234653510 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_parallel_lc_esc.234653510 |
Directory | /workspace/181.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/182.otp_ctrl_init_fail.1716814534 |
Short name | T220 |
Test name | |
Test status | |
Simulation time | 144419490 ps |
CPU time | 4.21 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:52 PM PDT 24 |
Peak memory | 242704 kb |
Host | smart-b484d75e-4987-411b-b49b-6827fe6d5779 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1716814534 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_init_fail.1716814534 |
Directory | /workspace/182.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/182.otp_ctrl_parallel_lc_esc.2474439231 |
Short name | T831 |
Test name | |
Test status | |
Simulation time | 361804119 ps |
CPU time | 4.31 seconds |
Started | Aug 13 06:29:45 PM PDT 24 |
Finished | Aug 13 06:29:49 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-129ecf3b-583b-412f-895a-bded5ef2ad32 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2474439231 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_parallel_lc_esc.2474439231 |
Directory | /workspace/182.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/183.otp_ctrl_init_fail.2634186623 |
Short name | T1040 |
Test name | |
Test status | |
Simulation time | 231301917 ps |
CPU time | 4.67 seconds |
Started | Aug 13 06:29:43 PM PDT 24 |
Finished | Aug 13 06:29:48 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-9c2f40e4-29d9-4f81-8970-6f21b51b2598 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2634186623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_init_fail.2634186623 |
Directory | /workspace/183.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/183.otp_ctrl_parallel_lc_esc.2873520025 |
Short name | T161 |
Test name | |
Test status | |
Simulation time | 422176858 ps |
CPU time | 11.79 seconds |
Started | Aug 13 06:29:45 PM PDT 24 |
Finished | Aug 13 06:29:57 PM PDT 24 |
Peak memory | 242656 kb |
Host | smart-f9252d2b-a71c-4d9e-9958-c0104ccbd43a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2873520025 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_parallel_lc_esc.2873520025 |
Directory | /workspace/183.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/184.otp_ctrl_init_fail.2589382074 |
Short name | T1016 |
Test name | |
Test status | |
Simulation time | 174727055 ps |
CPU time | 3.2 seconds |
Started | Aug 13 06:29:45 PM PDT 24 |
Finished | Aug 13 06:29:48 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-756a3829-5a13-4647-87c9-d4c7d9ae89e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2589382074 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_init_fail.2589382074 |
Directory | /workspace/184.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/184.otp_ctrl_parallel_lc_esc.1192175769 |
Short name | T532 |
Test name | |
Test status | |
Simulation time | 599294465 ps |
CPU time | 8.18 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:53 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-3a0508e1-f8b0-4ffc-a474-255d829cb394 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1192175769 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_parallel_lc_esc.1192175769 |
Directory | /workspace/184.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/185.otp_ctrl_init_fail.1515028787 |
Short name | T464 |
Test name | |
Test status | |
Simulation time | 165687480 ps |
CPU time | 4.39 seconds |
Started | Aug 13 06:29:45 PM PDT 24 |
Finished | Aug 13 06:29:49 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-d4efb433-701f-4ed5-b29e-97ac6ef54d9c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1515028787 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_init_fail.1515028787 |
Directory | /workspace/185.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/185.otp_ctrl_parallel_lc_esc.315566964 |
Short name | T597 |
Test name | |
Test status | |
Simulation time | 3281305561 ps |
CPU time | 9.28 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:56 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-acd12bd1-4005-461b-9400-750b1016b0fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=315566964 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_parallel_lc_esc.315566964 |
Directory | /workspace/185.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/186.otp_ctrl_parallel_lc_esc.1755036744 |
Short name | T715 |
Test name | |
Test status | |
Simulation time | 2046922790 ps |
CPU time | 5.86 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:53 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-3cfba011-4131-448b-a18c-b137d92025b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1755036744 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_parallel_lc_esc.1755036744 |
Directory | /workspace/186.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/187.otp_ctrl_init_fail.175697768 |
Short name | T210 |
Test name | |
Test status | |
Simulation time | 336424078 ps |
CPU time | 4.45 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:51 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-ad4a2123-331b-4e21-9dbc-5229df37f758 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=175697768 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_init_fail.175697768 |
Directory | /workspace/187.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/187.otp_ctrl_parallel_lc_esc.2406300889 |
Short name | T1 |
Test name | |
Test status | |
Simulation time | 13386743071 ps |
CPU time | 42.21 seconds |
Started | Aug 13 06:29:49 PM PDT 24 |
Finished | Aug 13 06:30:31 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-96b3d96b-a168-481f-8203-da5220e05fa6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2406300889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_parallel_lc_esc.2406300889 |
Directory | /workspace/187.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/188.otp_ctrl_init_fail.2689621312 |
Short name | T125 |
Test name | |
Test status | |
Simulation time | 686443069 ps |
CPU time | 5.17 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:52 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-af964d26-5a6a-4612-adcb-c5261f20339c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2689621312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_init_fail.2689621312 |
Directory | /workspace/188.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/188.otp_ctrl_parallel_lc_esc.928990 |
Short name | T121 |
Test name | |
Test status | |
Simulation time | 800507610 ps |
CPU time | 22.61 seconds |
Started | Aug 13 06:29:49 PM PDT 24 |
Finished | Aug 13 06:30:11 PM PDT 24 |
Peak memory | 248908 kb |
Host | smart-7c6ffb7f-df9e-468a-be9e-df34d3d35952 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=928990 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_parallel_lc_esc.928990 |
Directory | /workspace/188.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/189.otp_ctrl_init_fail.69793012 |
Short name | T173 |
Test name | |
Test status | |
Simulation time | 144419407 ps |
CPU time | 4.04 seconds |
Started | Aug 13 06:29:50 PM PDT 24 |
Finished | Aug 13 06:29:54 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-0fa76c73-62a8-4081-9078-4c39351f8241 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=69793012 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_init_fail.69793012 |
Directory | /workspace/189.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/189.otp_ctrl_parallel_lc_esc.1171266631 |
Short name | T899 |
Test name | |
Test status | |
Simulation time | 180125730 ps |
CPU time | 3.97 seconds |
Started | Aug 13 06:29:48 PM PDT 24 |
Finished | Aug 13 06:29:52 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-043aff8d-b8f9-48ba-9c40-e7c0c8a53ecc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1171266631 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_parallel_lc_esc.1171266631 |
Directory | /workspace/189.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_alert_test.3184224020 |
Short name | T966 |
Test name | |
Test status | |
Simulation time | 45238883 ps |
CPU time | 1.64 seconds |
Started | Aug 13 06:27:45 PM PDT 24 |
Finished | Aug 13 06:27:46 PM PDT 24 |
Peak memory | 240804 kb |
Host | smart-3d0389a0-6df8-4c5f-8310-c92d750816cd |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3184224020 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_alert_test.3184224020 |
Directory | /workspace/19.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_check_fail.355805206 |
Short name | T140 |
Test name | |
Test status | |
Simulation time | 610689109 ps |
CPU time | 10.33 seconds |
Started | Aug 13 06:27:40 PM PDT 24 |
Finished | Aug 13 06:27:50 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-f4517a19-f3a1-4d68-abed-d4da4aa50b5d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=355805206 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_check_fail.355805206 |
Directory | /workspace/19.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_dai_errs.2881835812 |
Short name | T681 |
Test name | |
Test status | |
Simulation time | 1075633620 ps |
CPU time | 28.95 seconds |
Started | Aug 13 06:27:30 PM PDT 24 |
Finished | Aug 13 06:27:59 PM PDT 24 |
Peak memory | 243540 kb |
Host | smart-32d3734f-f941-4fec-bc33-25b19052b140 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2881835812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_errs.2881835812 |
Directory | /workspace/19.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_dai_lock.1707446412 |
Short name | T937 |
Test name | |
Test status | |
Simulation time | 664086314 ps |
CPU time | 7.37 seconds |
Started | Aug 13 06:27:40 PM PDT 24 |
Finished | Aug 13 06:27:48 PM PDT 24 |
Peak memory | 249224 kb |
Host | smart-3a0efe50-a8c0-47aa-82db-78e813d69293 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1707446412 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_lock.1707446412 |
Directory | /workspace/19.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_init_fail.232389348 |
Short name | T1117 |
Test name | |
Test status | |
Simulation time | 1903081608 ps |
CPU time | 7.06 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:33 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-0277c172-4651-402a-bc59-c22bd7d80d03 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=232389348 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_init_fail.232389348 |
Directory | /workspace/19.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_macro_errs.642261770 |
Short name | T889 |
Test name | |
Test status | |
Simulation time | 4193048064 ps |
CPU time | 44.91 seconds |
Started | Aug 13 06:27:42 PM PDT 24 |
Finished | Aug 13 06:28:27 PM PDT 24 |
Peak memory | 245732 kb |
Host | smart-1849354b-8f93-43ab-9a5e-a775fd8c1d4a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=642261770 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_macro_errs.642261770 |
Directory | /workspace/19.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_key_req.901178336 |
Short name | T1161 |
Test name | |
Test status | |
Simulation time | 770708220 ps |
CPU time | 16.69 seconds |
Started | Aug 13 06:27:40 PM PDT 24 |
Finished | Aug 13 06:27:57 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-1ef81da5-5008-4aa1-bf8a-c1270165d7a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=901178336 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_key_req.901178336 |
Directory | /workspace/19.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_lc_esc.2205624039 |
Short name | T1030 |
Test name | |
Test status | |
Simulation time | 349156903 ps |
CPU time | 7.54 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:32 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-ac93fe4c-3e8e-4dea-a69c-d389328cec13 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2205624039 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_esc.2205624039 |
Directory | /workspace/19.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_lc_req.3041993136 |
Short name | T495 |
Test name | |
Test status | |
Simulation time | 724072948 ps |
CPU time | 12.03 seconds |
Started | Aug 13 06:27:29 PM PDT 24 |
Finished | Aug 13 06:27:41 PM PDT 24 |
Peak memory | 242768 kb |
Host | smart-65889434-a982-4a97-bc3d-6341fdc8fbd6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3041993136 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_req.3041993136 |
Directory | /workspace/19.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_regwen.2122491855 |
Short name | T335 |
Test name | |
Test status | |
Simulation time | 238871407 ps |
CPU time | 6.31 seconds |
Started | Aug 13 06:27:41 PM PDT 24 |
Finished | Aug 13 06:27:47 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-c8f3ca82-ed34-4ab7-94f2-0cb3b86b4de0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2122491855 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_regwen.2122491855 |
Directory | /workspace/19.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_smoke.2134864180 |
Short name | T701 |
Test name | |
Test status | |
Simulation time | 1149061776 ps |
CPU time | 9.59 seconds |
Started | Aug 13 06:27:31 PM PDT 24 |
Finished | Aug 13 06:27:41 PM PDT 24 |
Peak memory | 249232 kb |
Host | smart-2402c1f2-b99d-4a6f-a9eb-1403e034e656 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2134864180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_smoke.2134864180 |
Directory | /workspace/19.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_stress_all.3074919527 |
Short name | T1118 |
Test name | |
Test status | |
Simulation time | 18979060934 ps |
CPU time | 86.64 seconds |
Started | Aug 13 06:27:49 PM PDT 24 |
Finished | Aug 13 06:29:16 PM PDT 24 |
Peak memory | 249080 kb |
Host | smart-0eb07b60-6f20-4ac2-a7ff-762912a7de29 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3074919527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all .3074919527 |
Directory | /workspace/19.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_test_access.283036299 |
Short name | T565 |
Test name | |
Test status | |
Simulation time | 1938407117 ps |
CPU time | 27.42 seconds |
Started | Aug 13 06:27:25 PM PDT 24 |
Finished | Aug 13 06:27:53 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-2d6a1ce6-75fc-4439-93a0-61b738ca17ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=283036299 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_test_access.283036299 |
Directory | /workspace/19.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/190.otp_ctrl_init_fail.3583416005 |
Short name | T65 |
Test name | |
Test status | |
Simulation time | 473664859 ps |
CPU time | 3.69 seconds |
Started | Aug 13 06:29:49 PM PDT 24 |
Finished | Aug 13 06:29:53 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-a87c3f24-9322-4598-8251-848b86f782ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3583416005 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_init_fail.3583416005 |
Directory | /workspace/190.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/190.otp_ctrl_parallel_lc_esc.1514491939 |
Short name | T895 |
Test name | |
Test status | |
Simulation time | 547340037 ps |
CPU time | 10.7 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:58 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-7f02a804-68c5-492d-ac84-3904df175311 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1514491939 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_parallel_lc_esc.1514491939 |
Directory | /workspace/190.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/191.otp_ctrl_init_fail.2803866590 |
Short name | T638 |
Test name | |
Test status | |
Simulation time | 138354887 ps |
CPU time | 5.04 seconds |
Started | Aug 13 06:29:49 PM PDT 24 |
Finished | Aug 13 06:29:54 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-f04a1032-648b-4415-a054-4dfab713c1c8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2803866590 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_init_fail.2803866590 |
Directory | /workspace/191.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/191.otp_ctrl_parallel_lc_esc.606434362 |
Short name | T771 |
Test name | |
Test status | |
Simulation time | 639195473 ps |
CPU time | 7.41 seconds |
Started | Aug 13 06:29:48 PM PDT 24 |
Finished | Aug 13 06:29:56 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-97dbb62f-f83c-4132-a7ae-67237dc4e7d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=606434362 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_parallel_lc_esc.606434362 |
Directory | /workspace/191.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/192.otp_ctrl_parallel_lc_esc.3543176645 |
Short name | T524 |
Test name | |
Test status | |
Simulation time | 223586442 ps |
CPU time | 4.71 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:51 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-eedf2771-1f8f-4e37-8f2f-8240e595243d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3543176645 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_parallel_lc_esc.3543176645 |
Directory | /workspace/192.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/193.otp_ctrl_init_fail.3438876465 |
Short name | T968 |
Test name | |
Test status | |
Simulation time | 164246096 ps |
CPU time | 3.68 seconds |
Started | Aug 13 06:29:49 PM PDT 24 |
Finished | Aug 13 06:29:53 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-92d2f0f1-b261-454c-a507-8ac8b3821178 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3438876465 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_init_fail.3438876465 |
Directory | /workspace/193.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/193.otp_ctrl_parallel_lc_esc.2491297774 |
Short name | T652 |
Test name | |
Test status | |
Simulation time | 1988979201 ps |
CPU time | 6.34 seconds |
Started | Aug 13 06:29:49 PM PDT 24 |
Finished | Aug 13 06:29:55 PM PDT 24 |
Peak memory | 242124 kb |
Host | smart-cbcb3a06-7d08-4f36-99d6-d56f7fec46ea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2491297774 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_parallel_lc_esc.2491297774 |
Directory | /workspace/193.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/194.otp_ctrl_init_fail.3725801725 |
Short name | T96 |
Test name | |
Test status | |
Simulation time | 89926168 ps |
CPU time | 3.38 seconds |
Started | Aug 13 06:29:48 PM PDT 24 |
Finished | Aug 13 06:29:51 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-9c9a15c9-623f-420a-8024-56a345da878c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3725801725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_init_fail.3725801725 |
Directory | /workspace/194.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/194.otp_ctrl_parallel_lc_esc.126333149 |
Short name | T410 |
Test name | |
Test status | |
Simulation time | 359616171 ps |
CPU time | 10.15 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:57 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-98202c41-02cb-4260-abdb-62d5d084714d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=126333149 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_parallel_lc_esc.126333149 |
Directory | /workspace/194.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/195.otp_ctrl_init_fail.571020803 |
Short name | T982 |
Test name | |
Test status | |
Simulation time | 465026966 ps |
CPU time | 3.23 seconds |
Started | Aug 13 06:29:51 PM PDT 24 |
Finished | Aug 13 06:29:55 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-23c89d0c-ce63-45ff-a7d7-b76476e8b028 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=571020803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_init_fail.571020803 |
Directory | /workspace/195.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/195.otp_ctrl_parallel_lc_esc.3807755286 |
Short name | T446 |
Test name | |
Test status | |
Simulation time | 8032329249 ps |
CPU time | 18.92 seconds |
Started | Aug 13 06:29:49 PM PDT 24 |
Finished | Aug 13 06:30:08 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-0d08ada6-2683-466d-be7d-c6dcea459290 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3807755286 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_parallel_lc_esc.3807755286 |
Directory | /workspace/195.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/196.otp_ctrl_init_fail.122692947 |
Short name | T818 |
Test name | |
Test status | |
Simulation time | 162770160 ps |
CPU time | 3.73 seconds |
Started | Aug 13 06:29:52 PM PDT 24 |
Finished | Aug 13 06:29:55 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-fd41a4ea-4c84-49ee-8748-9e9f647f3924 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=122692947 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_init_fail.122692947 |
Directory | /workspace/196.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/196.otp_ctrl_parallel_lc_esc.3656880017 |
Short name | T9 |
Test name | |
Test status | |
Simulation time | 756242554 ps |
CPU time | 6.44 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:54 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-cb039be9-9db8-4e6c-b801-e1263c979801 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3656880017 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_parallel_lc_esc.3656880017 |
Directory | /workspace/196.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/197.otp_ctrl_init_fail.2735636926 |
Short name | T1092 |
Test name | |
Test status | |
Simulation time | 310127401 ps |
CPU time | 3.91 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:51 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-5f821a8a-05ff-4f2e-a2a8-030043b2ef8e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2735636926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_init_fail.2735636926 |
Directory | /workspace/197.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/197.otp_ctrl_parallel_lc_esc.2508204138 |
Short name | T152 |
Test name | |
Test status | |
Simulation time | 248765044 ps |
CPU time | 4.67 seconds |
Started | Aug 13 06:29:48 PM PDT 24 |
Finished | Aug 13 06:29:53 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-17c43e9a-dd7c-4e5c-b89e-9e64658bb119 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2508204138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_parallel_lc_esc.2508204138 |
Directory | /workspace/197.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/198.otp_ctrl_init_fail.2981074244 |
Short name | T436 |
Test name | |
Test status | |
Simulation time | 528906779 ps |
CPU time | 4.25 seconds |
Started | Aug 13 06:29:52 PM PDT 24 |
Finished | Aug 13 06:29:57 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-0bbd342d-155d-48f1-bfb6-357e3f6f500b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2981074244 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_init_fail.2981074244 |
Directory | /workspace/198.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/198.otp_ctrl_parallel_lc_esc.3970395571 |
Short name | T718 |
Test name | |
Test status | |
Simulation time | 315977475 ps |
CPU time | 19.33 seconds |
Started | Aug 13 06:29:54 PM PDT 24 |
Finished | Aug 13 06:30:14 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-bead15e6-6b88-4466-9c83-efbb22d81a5c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3970395571 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_parallel_lc_esc.3970395571 |
Directory | /workspace/198.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/199.otp_ctrl_init_fail.708461412 |
Short name | T660 |
Test name | |
Test status | |
Simulation time | 129989016 ps |
CPU time | 3.44 seconds |
Started | Aug 13 06:29:51 PM PDT 24 |
Finished | Aug 13 06:29:55 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-8983de07-5e80-4ec8-81d1-a48ed78446c8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=708461412 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_init_fail.708461412 |
Directory | /workspace/199.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/199.otp_ctrl_parallel_lc_esc.543205840 |
Short name | T233 |
Test name | |
Test status | |
Simulation time | 100393914 ps |
CPU time | 3.84 seconds |
Started | Aug 13 06:29:42 PM PDT 24 |
Finished | Aug 13 06:29:46 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-3249740d-893e-41ab-bb52-2212538932ee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=543205840 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_parallel_lc_esc.543205840 |
Directory | /workspace/199.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_alert_test.2097608406 |
Short name | T764 |
Test name | |
Test status | |
Simulation time | 204301951 ps |
CPU time | 1.84 seconds |
Started | Aug 13 06:27:00 PM PDT 24 |
Finished | Aug 13 06:27:02 PM PDT 24 |
Peak memory | 240508 kb |
Host | smart-981875fb-5672-408f-8692-67e136a8f2e9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2097608406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_alert_test.2097608406 |
Directory | /workspace/2.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_background_chks.3333229732 |
Short name | T721 |
Test name | |
Test status | |
Simulation time | 1563652986 ps |
CPU time | 20.93 seconds |
Started | Aug 13 06:26:58 PM PDT 24 |
Finished | Aug 13 06:27:19 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-d0c7f531-cdf5-4241-997a-a50a93af58de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3333229732 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_background_chks.3333229732 |
Directory | /workspace/2.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_check_fail.2175742163 |
Short name | T59 |
Test name | |
Test status | |
Simulation time | 2090056034 ps |
CPU time | 14.91 seconds |
Started | Aug 13 06:26:56 PM PDT 24 |
Finished | Aug 13 06:27:11 PM PDT 24 |
Peak memory | 248988 kb |
Host | smart-93070246-9732-47f0-b995-e2384d4a78c4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2175742163 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_check_fail.2175742163 |
Directory | /workspace/2.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_dai_errs.1741081827 |
Short name | T456 |
Test name | |
Test status | |
Simulation time | 1060541598 ps |
CPU time | 34.87 seconds |
Started | Aug 13 06:26:55 PM PDT 24 |
Finished | Aug 13 06:27:30 PM PDT 24 |
Peak memory | 244352 kb |
Host | smart-05a23b7c-eedb-4bf7-b592-6b4f7ef0781c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1741081827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_errs.1741081827 |
Directory | /workspace/2.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_dai_lock.2228728600 |
Short name | T374 |
Test name | |
Test status | |
Simulation time | 712298061 ps |
CPU time | 20.22 seconds |
Started | Aug 13 06:26:56 PM PDT 24 |
Finished | Aug 13 06:27:17 PM PDT 24 |
Peak memory | 242852 kb |
Host | smart-aa5c0169-944e-4c5a-b05e-a14c868ebdec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2228728600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_lock.2228728600 |
Directory | /workspace/2.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_init_fail.3540596216 |
Short name | T424 |
Test name | |
Test status | |
Simulation time | 152713595 ps |
CPU time | 4.3 seconds |
Started | Aug 13 06:26:56 PM PDT 24 |
Finished | Aug 13 06:27:01 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-b286e8cf-3c12-49cd-8be3-ce534829e9c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3540596216 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_init_fail.3540596216 |
Directory | /workspace/2.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_macro_errs.736816753 |
Short name | T1052 |
Test name | |
Test status | |
Simulation time | 3633820485 ps |
CPU time | 26.65 seconds |
Started | Aug 13 06:26:56 PM PDT 24 |
Finished | Aug 13 06:27:23 PM PDT 24 |
Peak memory | 249268 kb |
Host | smart-11e75765-5aa5-44a3-8600-ce9fd272a40e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=736816753 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_macro_errs.736816753 |
Directory | /workspace/2.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_key_req.2620259819 |
Short name | T423 |
Test name | |
Test status | |
Simulation time | 1469507371 ps |
CPU time | 10.22 seconds |
Started | Aug 13 06:26:58 PM PDT 24 |
Finished | Aug 13 06:27:09 PM PDT 24 |
Peak memory | 242660 kb |
Host | smart-1aece44f-558d-44ef-9243-94e1a261ad02 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2620259819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_key_req.2620259819 |
Directory | /workspace/2.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_lc_req.4108757624 |
Short name | T1103 |
Test name | |
Test status | |
Simulation time | 2820980368 ps |
CPU time | 9.25 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:06 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-a2c39551-5f18-434e-81cc-abf3e4117556 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4108757624 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_req.4108757624 |
Directory | /workspace/2.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_regwen.114932322 |
Short name | T339 |
Test name | |
Test status | |
Simulation time | 4008921171 ps |
CPU time | 12.82 seconds |
Started | Aug 13 06:26:56 PM PDT 24 |
Finished | Aug 13 06:27:09 PM PDT 24 |
Peak memory | 242732 kb |
Host | smart-07dcb2a2-dec9-4d08-9f0d-b35d8fe4a421 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=114932322 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_regwen.114932322 |
Directory | /workspace/2.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_sec_cm.2895340026 |
Short name | T230 |
Test name | |
Test status | |
Simulation time | 9584299463 ps |
CPU time | 167.25 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:29:45 PM PDT 24 |
Peak memory | 278992 kb |
Host | smart-00be19ae-2144-4129-8071-d9e35ff8a91e |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2895340026 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_sec_cm.2895340026 |
Directory | /workspace/2.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_smoke.1263652359 |
Short name | T428 |
Test name | |
Test status | |
Simulation time | 384674329 ps |
CPU time | 8.33 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:06 PM PDT 24 |
Peak memory | 249056 kb |
Host | smart-794bd66a-02d0-4c8f-bcc8-9f7118b17780 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1263652359 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_smoke.1263652359 |
Directory | /workspace/2.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_stress_all.1526884087 |
Short name | T1053 |
Test name | |
Test status | |
Simulation time | 25542914526 ps |
CPU time | 285.51 seconds |
Started | Aug 13 06:26:56 PM PDT 24 |
Finished | Aug 13 06:31:42 PM PDT 24 |
Peak memory | 290764 kb |
Host | smart-0f76e204-72c0-428b-9cd4-a6611f2c9500 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1526884087 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all. 1526884087 |
Directory | /workspace/2.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_test_access.2174185522 |
Short name | T362 |
Test name | |
Test status | |
Simulation time | 11916106165 ps |
CPU time | 27.1 seconds |
Started | Aug 13 06:26:59 PM PDT 24 |
Finished | Aug 13 06:27:26 PM PDT 24 |
Peak memory | 243168 kb |
Host | smart-504ac0ee-0948-46d0-9b6d-7aca4a218aaa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2174185522 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_test_access.2174185522 |
Directory | /workspace/2.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_alert_test.2337934513 |
Short name | T827 |
Test name | |
Test status | |
Simulation time | 74012440 ps |
CPU time | 2.01 seconds |
Started | Aug 13 06:27:39 PM PDT 24 |
Finished | Aug 13 06:27:41 PM PDT 24 |
Peak memory | 240488 kb |
Host | smart-31b3b76a-169a-4ba2-9dff-04039daab0d5 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2337934513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_alert_test.2337934513 |
Directory | /workspace/20.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_check_fail.2474022325 |
Short name | T69 |
Test name | |
Test status | |
Simulation time | 1929136450 ps |
CPU time | 21.39 seconds |
Started | Aug 13 06:27:34 PM PDT 24 |
Finished | Aug 13 06:27:56 PM PDT 24 |
Peak memory | 242828 kb |
Host | smart-996e050a-39cc-43d4-85a4-22146ed03358 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2474022325 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_check_fail.2474022325 |
Directory | /workspace/20.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_dai_errs.3732044799 |
Short name | T471 |
Test name | |
Test status | |
Simulation time | 1259403676 ps |
CPU time | 26.82 seconds |
Started | Aug 13 06:27:32 PM PDT 24 |
Finished | Aug 13 06:27:59 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-c8fa0a97-eb46-4f2a-a6fe-302514534a4a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3732044799 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_errs.3732044799 |
Directory | /workspace/20.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_dai_lock.2911286429 |
Short name | T576 |
Test name | |
Test status | |
Simulation time | 3706297021 ps |
CPU time | 5.77 seconds |
Started | Aug 13 06:27:40 PM PDT 24 |
Finished | Aug 13 06:27:46 PM PDT 24 |
Peak memory | 242876 kb |
Host | smart-6cbf77a8-4b7d-4026-85f8-7bd641e881af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2911286429 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_lock.2911286429 |
Directory | /workspace/20.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_init_fail.495663572 |
Short name | T755 |
Test name | |
Test status | |
Simulation time | 1883884218 ps |
CPU time | 5.82 seconds |
Started | Aug 13 06:27:47 PM PDT 24 |
Finished | Aug 13 06:27:53 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-5c6673e0-15d5-46a2-811f-06c3764e5830 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=495663572 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_init_fail.495663572 |
Directory | /workspace/20.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_macro_errs.350874962 |
Short name | T168 |
Test name | |
Test status | |
Simulation time | 1066500397 ps |
CPU time | 11.6 seconds |
Started | Aug 13 06:27:34 PM PDT 24 |
Finished | Aug 13 06:27:45 PM PDT 24 |
Peak memory | 242908 kb |
Host | smart-fa07fc8b-cba6-4995-83ca-1d970a368b22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=350874962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_macro_errs.350874962 |
Directory | /workspace/20.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_key_req.113886312 |
Short name | T556 |
Test name | |
Test status | |
Simulation time | 308628020 ps |
CPU time | 8.89 seconds |
Started | Aug 13 06:27:33 PM PDT 24 |
Finished | Aug 13 06:27:42 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-81cd381b-cbaa-491e-be39-ba14f8e844e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=113886312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_key_req.113886312 |
Directory | /workspace/20.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_lc_esc.1011643116 |
Short name | T1058 |
Test name | |
Test status | |
Simulation time | 486170698 ps |
CPU time | 20.47 seconds |
Started | Aug 13 06:27:46 PM PDT 24 |
Finished | Aug 13 06:28:06 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-ea8235b0-57b9-4463-bd46-07273cb7d44f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1011643116 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_esc.1011643116 |
Directory | /workspace/20.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_lc_req.2202711028 |
Short name | T820 |
Test name | |
Test status | |
Simulation time | 13155894327 ps |
CPU time | 38.67 seconds |
Started | Aug 13 06:27:46 PM PDT 24 |
Finished | Aug 13 06:28:25 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-4cda07a5-3e5f-4361-8c63-ca938932f38b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2202711028 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_req.2202711028 |
Directory | /workspace/20.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_regwen.2183221912 |
Short name | T752 |
Test name | |
Test status | |
Simulation time | 198967138 ps |
CPU time | 6.92 seconds |
Started | Aug 13 06:27:35 PM PDT 24 |
Finished | Aug 13 06:27:42 PM PDT 24 |
Peak memory | 248380 kb |
Host | smart-9b61dbfa-b17b-40e5-8861-0d81cfe7b1e3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2183221912 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_regwen.2183221912 |
Directory | /workspace/20.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_smoke.3320296774 |
Short name | T503 |
Test name | |
Test status | |
Simulation time | 269869051 ps |
CPU time | 5.9 seconds |
Started | Aug 13 06:27:33 PM PDT 24 |
Finished | Aug 13 06:27:39 PM PDT 24 |
Peak memory | 242832 kb |
Host | smart-96575b8c-b69f-4b94-8eda-e8ac5a461e9b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3320296774 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_smoke.3320296774 |
Directory | /workspace/20.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_stress_all.1180293898 |
Short name | T225 |
Test name | |
Test status | |
Simulation time | 4986745393 ps |
CPU time | 60.78 seconds |
Started | Aug 13 06:27:39 PM PDT 24 |
Finished | Aug 13 06:28:40 PM PDT 24 |
Peak memory | 265272 kb |
Host | smart-fe54469c-4a3c-48a2-b77b-0ff0cf3eaaa9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1180293898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all .1180293898 |
Directory | /workspace/20.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_test_access.2669431117 |
Short name | T953 |
Test name | |
Test status | |
Simulation time | 7190126242 ps |
CPU time | 37.25 seconds |
Started | Aug 13 06:27:43 PM PDT 24 |
Finished | Aug 13 06:28:21 PM PDT 24 |
Peak memory | 249212 kb |
Host | smart-bee21e4c-08fe-4be4-9f79-9c0c0492810b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2669431117 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_test_access.2669431117 |
Directory | /workspace/20.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/200.otp_ctrl_init_fail.2325348306 |
Short name | T505 |
Test name | |
Test status | |
Simulation time | 144484016 ps |
CPU time | 4.25 seconds |
Started | Aug 13 06:29:53 PM PDT 24 |
Finished | Aug 13 06:29:57 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-4ec482a0-9f4f-4b95-bffa-eb18aedc04cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2325348306 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 200.otp_ctrl_init_fail.2325348306 |
Directory | /workspace/200.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/201.otp_ctrl_init_fail.1716767272 |
Short name | T497 |
Test name | |
Test status | |
Simulation time | 277956834 ps |
CPU time | 3.92 seconds |
Started | Aug 13 06:29:51 PM PDT 24 |
Finished | Aug 13 06:29:55 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-6b5f2715-9b88-4aa7-a392-d1bbf969ed41 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1716767272 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 201.otp_ctrl_init_fail.1716767272 |
Directory | /workspace/201.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/202.otp_ctrl_init_fail.2821250374 |
Short name | T1018 |
Test name | |
Test status | |
Simulation time | 2140474828 ps |
CPU time | 6.82 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:53 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-7c49b4bd-7f07-4681-9d56-27f55dc05cad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2821250374 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 202.otp_ctrl_init_fail.2821250374 |
Directory | /workspace/202.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/203.otp_ctrl_init_fail.3110014388 |
Short name | T1011 |
Test name | |
Test status | |
Simulation time | 95571840 ps |
CPU time | 3.56 seconds |
Started | Aug 13 06:29:50 PM PDT 24 |
Finished | Aug 13 06:29:54 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-9b70af99-2f6a-4bb2-b0e7-74ccc1dfcb62 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3110014388 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 203.otp_ctrl_init_fail.3110014388 |
Directory | /workspace/203.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/204.otp_ctrl_init_fail.4100792170 |
Short name | T193 |
Test name | |
Test status | |
Simulation time | 636494377 ps |
CPU time | 5.21 seconds |
Started | Aug 13 06:29:51 PM PDT 24 |
Finished | Aug 13 06:29:56 PM PDT 24 |
Peak memory | 242764 kb |
Host | smart-0463214d-7e3e-49c2-850e-8da44debcad6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4100792170 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 204.otp_ctrl_init_fail.4100792170 |
Directory | /workspace/204.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/205.otp_ctrl_init_fail.2422687062 |
Short name | T415 |
Test name | |
Test status | |
Simulation time | 123839202 ps |
CPU time | 3.2 seconds |
Started | Aug 13 06:29:53 PM PDT 24 |
Finished | Aug 13 06:29:56 PM PDT 24 |
Peak memory | 242576 kb |
Host | smart-db3b4553-07d0-4c90-b3c9-e6311b8c6049 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2422687062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 205.otp_ctrl_init_fail.2422687062 |
Directory | /workspace/205.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/206.otp_ctrl_init_fail.3244522671 |
Short name | T83 |
Test name | |
Test status | |
Simulation time | 2369213009 ps |
CPU time | 4.71 seconds |
Started | Aug 13 06:29:52 PM PDT 24 |
Finished | Aug 13 06:29:57 PM PDT 24 |
Peak memory | 242884 kb |
Host | smart-993a01a5-c3b6-460d-ac20-581bf3bbe1ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3244522671 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 206.otp_ctrl_init_fail.3244522671 |
Directory | /workspace/206.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/207.otp_ctrl_init_fail.3660163621 |
Short name | T85 |
Test name | |
Test status | |
Simulation time | 113028001 ps |
CPU time | 4.17 seconds |
Started | Aug 13 06:29:51 PM PDT 24 |
Finished | Aug 13 06:29:55 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-064681cd-007f-4336-ac53-e7a3045808cd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3660163621 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 207.otp_ctrl_init_fail.3660163621 |
Directory | /workspace/207.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/208.otp_ctrl_init_fail.2604405833 |
Short name | T36 |
Test name | |
Test status | |
Simulation time | 269340215 ps |
CPU time | 3.37 seconds |
Started | Aug 13 06:29:54 PM PDT 24 |
Finished | Aug 13 06:29:58 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-ff3e5b48-f89c-46a9-9856-257ece61bd2c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2604405833 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 208.otp_ctrl_init_fail.2604405833 |
Directory | /workspace/208.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/209.otp_ctrl_init_fail.89910736 |
Short name | T1093 |
Test name | |
Test status | |
Simulation time | 113750400 ps |
CPU time | 3.39 seconds |
Started | Aug 13 06:29:50 PM PDT 24 |
Finished | Aug 13 06:29:54 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-b2c4757f-ee8c-4d05-b5cd-ac44fd560283 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=89910736 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 209.otp_ctrl_init_fail.89910736 |
Directory | /workspace/209.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_alert_test.680276536 |
Short name | T1061 |
Test name | |
Test status | |
Simulation time | 699079262 ps |
CPU time | 1.99 seconds |
Started | Aug 13 06:27:35 PM PDT 24 |
Finished | Aug 13 06:27:37 PM PDT 24 |
Peak memory | 240684 kb |
Host | smart-05866e2b-0b3d-48ee-92c2-97ecd8b36d0a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=680276536 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_alert_test.680276536 |
Directory | /workspace/21.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_check_fail.2862926843 |
Short name | T43 |
Test name | |
Test status | |
Simulation time | 2675451059 ps |
CPU time | 22.29 seconds |
Started | Aug 13 06:27:34 PM PDT 24 |
Finished | Aug 13 06:27:56 PM PDT 24 |
Peak memory | 243156 kb |
Host | smart-89ec5a88-7dbe-4292-9134-341f37d0eaed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2862926843 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_check_fail.2862926843 |
Directory | /workspace/21.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_dai_errs.133542401 |
Short name | T782 |
Test name | |
Test status | |
Simulation time | 473522534 ps |
CPU time | 13.38 seconds |
Started | Aug 13 06:27:44 PM PDT 24 |
Finished | Aug 13 06:27:57 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-9c5e5654-0a06-47fa-a251-8ddbf2833b85 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=133542401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_errs.133542401 |
Directory | /workspace/21.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_dai_lock.306304603 |
Short name | T773 |
Test name | |
Test status | |
Simulation time | 357129367 ps |
CPU time | 7.75 seconds |
Started | Aug 13 06:27:34 PM PDT 24 |
Finished | Aug 13 06:27:42 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-65c17005-e32d-445a-8eed-40612d04f9bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=306304603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_lock.306304603 |
Directory | /workspace/21.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_init_fail.169402663 |
Short name | T463 |
Test name | |
Test status | |
Simulation time | 656322453 ps |
CPU time | 4.29 seconds |
Started | Aug 13 06:27:36 PM PDT 24 |
Finished | Aug 13 06:27:41 PM PDT 24 |
Peak memory | 242856 kb |
Host | smart-a6053b8f-d5aa-4a86-8417-2290fef58c6a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=169402663 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_init_fail.169402663 |
Directory | /workspace/21.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_macro_errs.3784783190 |
Short name | T626 |
Test name | |
Test status | |
Simulation time | 4961286752 ps |
CPU time | 34.68 seconds |
Started | Aug 13 06:27:33 PM PDT 24 |
Finished | Aug 13 06:28:08 PM PDT 24 |
Peak memory | 244140 kb |
Host | smart-393804b7-3553-461f-99e8-fc4fa69ef2e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3784783190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_macro_errs.3784783190 |
Directory | /workspace/21.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_key_req.3392595794 |
Short name | T1085 |
Test name | |
Test status | |
Simulation time | 2506116215 ps |
CPU time | 30.87 seconds |
Started | Aug 13 06:27:36 PM PDT 24 |
Finished | Aug 13 06:28:07 PM PDT 24 |
Peak memory | 243076 kb |
Host | smart-aa48a335-2fb0-42f3-8ca1-e5f2d97496ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3392595794 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_key_req.3392595794 |
Directory | /workspace/21.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_lc_esc.371371077 |
Short name | T156 |
Test name | |
Test status | |
Simulation time | 163470203 ps |
CPU time | 4.76 seconds |
Started | Aug 13 06:27:42 PM PDT 24 |
Finished | Aug 13 06:27:47 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-2ed9b63a-4a22-49aa-9888-5c8804cdcd50 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=371371077 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_esc.371371077 |
Directory | /workspace/21.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_lc_req.1035604049 |
Short name | T535 |
Test name | |
Test status | |
Simulation time | 2069205556 ps |
CPU time | 21.66 seconds |
Started | Aug 13 06:27:37 PM PDT 24 |
Finished | Aug 13 06:27:59 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-accb68f9-dd53-4ac8-a180-37b434241eec |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1035604049 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_req.1035604049 |
Directory | /workspace/21.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_regwen.536978605 |
Short name | T665 |
Test name | |
Test status | |
Simulation time | 259583029 ps |
CPU time | 8.17 seconds |
Started | Aug 13 06:27:36 PM PDT 24 |
Finished | Aug 13 06:27:45 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-66e11fab-46e8-41ce-b062-89c6c8dff69f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=536978605 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_regwen.536978605 |
Directory | /workspace/21.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_smoke.3054957084 |
Short name | T1089 |
Test name | |
Test status | |
Simulation time | 369006149 ps |
CPU time | 6.07 seconds |
Started | Aug 13 06:27:35 PM PDT 24 |
Finished | Aug 13 06:27:42 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-71663594-43fe-43dc-ab81-abf3bb1d9f1c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3054957084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_smoke.3054957084 |
Directory | /workspace/21.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_stress_all.3548584054 |
Short name | T237 |
Test name | |
Test status | |
Simulation time | 38120295647 ps |
CPU time | 271.6 seconds |
Started | Aug 13 06:27:36 PM PDT 24 |
Finished | Aug 13 06:32:08 PM PDT 24 |
Peak memory | 261920 kb |
Host | smart-dcd610c1-e8cb-4883-9a1a-3076e69f50f1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3548584054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_stress_all .3548584054 |
Directory | /workspace/21.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_stress_all_with_rand_reset.2109583322 |
Short name | T18 |
Test name | |
Test status | |
Simulation time | 9841717640 ps |
CPU time | 79.85 seconds |
Started | Aug 13 06:27:36 PM PDT 24 |
Finished | Aug 13 06:28:56 PM PDT 24 |
Peak memory | 249232 kb |
Host | smart-4dba109e-7a21-41d4-8944-4b4c30045aae |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2109583322 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_stress_all_with_rand_reset.2109583322 |
Directory | /workspace/21.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_test_access.1379288885 |
Short name | T661 |
Test name | |
Test status | |
Simulation time | 248066187 ps |
CPU time | 5.3 seconds |
Started | Aug 13 06:27:31 PM PDT 24 |
Finished | Aug 13 06:27:36 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-96720cec-8617-4d26-ab4b-735d07d88b93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1379288885 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_test_access.1379288885 |
Directory | /workspace/21.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/210.otp_ctrl_init_fail.530673009 |
Short name | T72 |
Test name | |
Test status | |
Simulation time | 236592516 ps |
CPU time | 5.07 seconds |
Started | Aug 13 06:29:53 PM PDT 24 |
Finished | Aug 13 06:29:58 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-64f7caf3-712e-43a6-9465-4f3ce3c7dd28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=530673009 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 210.otp_ctrl_init_fail.530673009 |
Directory | /workspace/210.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/211.otp_ctrl_init_fail.1517723739 |
Short name | T876 |
Test name | |
Test status | |
Simulation time | 266837961 ps |
CPU time | 4.17 seconds |
Started | Aug 13 06:29:52 PM PDT 24 |
Finished | Aug 13 06:29:56 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-ba8c0e19-4b13-42b5-a15a-a5082e8a0729 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1517723739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 211.otp_ctrl_init_fail.1517723739 |
Directory | /workspace/211.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/212.otp_ctrl_init_fail.111783173 |
Short name | T624 |
Test name | |
Test status | |
Simulation time | 165177500 ps |
CPU time | 3.8 seconds |
Started | Aug 13 06:29:55 PM PDT 24 |
Finished | Aug 13 06:29:59 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-6c943e94-be4c-42d8-8826-28db5b3b4b15 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=111783173 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 212.otp_ctrl_init_fail.111783173 |
Directory | /workspace/212.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/213.otp_ctrl_init_fail.4098621787 |
Short name | T218 |
Test name | |
Test status | |
Simulation time | 364811778 ps |
CPU time | 3.88 seconds |
Started | Aug 13 06:30:06 PM PDT 24 |
Finished | Aug 13 06:30:10 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-12bd118a-c376-484c-913d-95eba9238563 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4098621787 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 213.otp_ctrl_init_fail.4098621787 |
Directory | /workspace/213.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/214.otp_ctrl_init_fail.519879566 |
Short name | T864 |
Test name | |
Test status | |
Simulation time | 128020407 ps |
CPU time | 4.48 seconds |
Started | Aug 13 06:29:52 PM PDT 24 |
Finished | Aug 13 06:29:56 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-61d271a5-da4a-45da-88f5-a50f5cbccf66 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=519879566 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 214.otp_ctrl_init_fail.519879566 |
Directory | /workspace/214.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/215.otp_ctrl_init_fail.818809018 |
Short name | T492 |
Test name | |
Test status | |
Simulation time | 269334431 ps |
CPU time | 5.62 seconds |
Started | Aug 13 06:29:58 PM PDT 24 |
Finished | Aug 13 06:30:03 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-e7238bd4-8602-486b-8b52-2ab0f11c9392 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=818809018 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 215.otp_ctrl_init_fail.818809018 |
Directory | /workspace/215.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/216.otp_ctrl_init_fail.98909463 |
Short name | T592 |
Test name | |
Test status | |
Simulation time | 534242705 ps |
CPU time | 3.94 seconds |
Started | Aug 13 06:29:54 PM PDT 24 |
Finished | Aug 13 06:29:58 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-e6b50f7b-db50-4a7b-803d-9c57819c68f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=98909463 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 216.otp_ctrl_init_fail.98909463 |
Directory | /workspace/216.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/217.otp_ctrl_init_fail.3945246471 |
Short name | T1060 |
Test name | |
Test status | |
Simulation time | 352386392 ps |
CPU time | 3.8 seconds |
Started | Aug 13 06:29:54 PM PDT 24 |
Finished | Aug 13 06:29:58 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-b82d9e8f-133a-41b5-ac8d-ac1d43f5d39e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3945246471 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 217.otp_ctrl_init_fail.3945246471 |
Directory | /workspace/217.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/218.otp_ctrl_init_fail.1434152715 |
Short name | T724 |
Test name | |
Test status | |
Simulation time | 2240225623 ps |
CPU time | 4.92 seconds |
Started | Aug 13 06:29:52 PM PDT 24 |
Finished | Aug 13 06:29:57 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-ebe3669e-6e7a-4295-b689-602577945e06 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1434152715 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 218.otp_ctrl_init_fail.1434152715 |
Directory | /workspace/218.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/219.otp_ctrl_init_fail.1164134812 |
Short name | T574 |
Test name | |
Test status | |
Simulation time | 318625619 ps |
CPU time | 3.51 seconds |
Started | Aug 13 06:29:52 PM PDT 24 |
Finished | Aug 13 06:29:56 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-384da604-e031-4abc-91b0-1b603af4a1aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1164134812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 219.otp_ctrl_init_fail.1164134812 |
Directory | /workspace/219.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_alert_test.1124111882 |
Short name | T781 |
Test name | |
Test status | |
Simulation time | 131912068 ps |
CPU time | 2.08 seconds |
Started | Aug 13 06:27:36 PM PDT 24 |
Finished | Aug 13 06:27:38 PM PDT 24 |
Peak memory | 240532 kb |
Host | smart-24f50541-82ee-4c13-9690-698482b6d5e9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1124111882 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_alert_test.1124111882 |
Directory | /workspace/22.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_check_fail.1058547449 |
Short name | T528 |
Test name | |
Test status | |
Simulation time | 2035765334 ps |
CPU time | 11.33 seconds |
Started | Aug 13 06:27:33 PM PDT 24 |
Finished | Aug 13 06:27:45 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-d6c62b68-be00-4448-babc-0ceea064d2fa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1058547449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_check_fail.1058547449 |
Directory | /workspace/22.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_dai_errs.1279850753 |
Short name | T146 |
Test name | |
Test status | |
Simulation time | 738037888 ps |
CPU time | 22.91 seconds |
Started | Aug 13 06:27:46 PM PDT 24 |
Finished | Aug 13 06:28:09 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-bda1ba0b-3b3c-4508-b120-03f32e4a9c09 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1279850753 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_errs.1279850753 |
Directory | /workspace/22.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_dai_lock.1767036491 |
Short name | T500 |
Test name | |
Test status | |
Simulation time | 995781952 ps |
CPU time | 18.99 seconds |
Started | Aug 13 06:27:34 PM PDT 24 |
Finished | Aug 13 06:27:53 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-65470243-edd2-4d41-94e1-3fc48cf4de29 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1767036491 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_lock.1767036491 |
Directory | /workspace/22.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_init_fail.1437758373 |
Short name | T172 |
Test name | |
Test status | |
Simulation time | 552683796 ps |
CPU time | 4.34 seconds |
Started | Aug 13 06:27:42 PM PDT 24 |
Finished | Aug 13 06:27:47 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-8d25ebfb-99c1-44ac-a92b-c5858e75e253 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1437758373 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_init_fail.1437758373 |
Directory | /workspace/22.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_macro_errs.1204166332 |
Short name | T866 |
Test name | |
Test status | |
Simulation time | 10874228358 ps |
CPU time | 23.47 seconds |
Started | Aug 13 06:27:40 PM PDT 24 |
Finished | Aug 13 06:28:03 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-8744d7a1-991c-45ba-a20d-cfd99a611500 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1204166332 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_macro_errs.1204166332 |
Directory | /workspace/22.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_key_req.2536654247 |
Short name | T106 |
Test name | |
Test status | |
Simulation time | 1053699868 ps |
CPU time | 25.76 seconds |
Started | Aug 13 06:27:33 PM PDT 24 |
Finished | Aug 13 06:27:59 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-8d07881a-15a7-4765-b51d-d62912b3272f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2536654247 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_key_req.2536654247 |
Directory | /workspace/22.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_lc_esc.4192571904 |
Short name | T590 |
Test name | |
Test status | |
Simulation time | 3481992647 ps |
CPU time | 6.59 seconds |
Started | Aug 13 06:27:42 PM PDT 24 |
Finished | Aug 13 06:27:49 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-868ad49d-bd67-4d98-8eda-92c184c81a34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4192571904 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_esc.4192571904 |
Directory | /workspace/22.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_lc_req.2314899775 |
Short name | T765 |
Test name | |
Test status | |
Simulation time | 1159957938 ps |
CPU time | 10.7 seconds |
Started | Aug 13 06:27:36 PM PDT 24 |
Finished | Aug 13 06:27:47 PM PDT 24 |
Peak memory | 249096 kb |
Host | smart-d3313a7e-b27d-4540-ac64-303fcb261643 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2314899775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_req.2314899775 |
Directory | /workspace/22.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_regwen.4192290314 |
Short name | T336 |
Test name | |
Test status | |
Simulation time | 947121703 ps |
CPU time | 8.56 seconds |
Started | Aug 13 06:27:34 PM PDT 24 |
Finished | Aug 13 06:27:43 PM PDT 24 |
Peak memory | 242720 kb |
Host | smart-ca249bf8-209d-41d7-a902-6744bdcb23df |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4192290314 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_regwen.4192290314 |
Directory | /workspace/22.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_smoke.896532203 |
Short name | T476 |
Test name | |
Test status | |
Simulation time | 168616214 ps |
CPU time | 3.29 seconds |
Started | Aug 13 06:27:36 PM PDT 24 |
Finished | Aug 13 06:27:39 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-59aa0129-f940-4d17-a2fe-21c019e4e579 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=896532203 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_smoke.896532203 |
Directory | /workspace/22.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_stress_all.4158453443 |
Short name | T894 |
Test name | |
Test status | |
Simulation time | 9545376636 ps |
CPU time | 70.53 seconds |
Started | Aug 13 06:27:37 PM PDT 24 |
Finished | Aug 13 06:28:47 PM PDT 24 |
Peak memory | 249168 kb |
Host | smart-5fc25125-84be-4ad1-b027-315c62b1c3ed |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4158453443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all .4158453443 |
Directory | /workspace/22.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_test_access.4010483206 |
Short name | T184 |
Test name | |
Test status | |
Simulation time | 350314867 ps |
CPU time | 6.05 seconds |
Started | Aug 13 06:27:44 PM PDT 24 |
Finished | Aug 13 06:27:51 PM PDT 24 |
Peak memory | 242080 kb |
Host | smart-dc732128-419b-4d76-9692-9097ddabc3eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4010483206 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_test_access.4010483206 |
Directory | /workspace/22.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/220.otp_ctrl_init_fail.2789198637 |
Short name | T993 |
Test name | |
Test status | |
Simulation time | 1517101313 ps |
CPU time | 4.22 seconds |
Started | Aug 13 06:29:55 PM PDT 24 |
Finished | Aug 13 06:29:59 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-d458619b-f86b-4d0d-9eaa-1fd198585c0d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2789198637 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 220.otp_ctrl_init_fail.2789198637 |
Directory | /workspace/220.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/221.otp_ctrl_init_fail.2818059068 |
Short name | T197 |
Test name | |
Test status | |
Simulation time | 100156944 ps |
CPU time | 3.57 seconds |
Started | Aug 13 06:29:55 PM PDT 24 |
Finished | Aug 13 06:29:59 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-13041b31-7716-4b58-be67-7b1980446c61 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2818059068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 221.otp_ctrl_init_fail.2818059068 |
Directory | /workspace/221.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/222.otp_ctrl_init_fail.2316036773 |
Short name | T393 |
Test name | |
Test status | |
Simulation time | 108765332 ps |
CPU time | 3.73 seconds |
Started | Aug 13 06:29:54 PM PDT 24 |
Finished | Aug 13 06:30:02 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-abf1f2e9-f6c4-4ac4-af71-3a366e28285d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2316036773 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 222.otp_ctrl_init_fail.2316036773 |
Directory | /workspace/222.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/223.otp_ctrl_init_fail.2069284208 |
Short name | T1101 |
Test name | |
Test status | |
Simulation time | 300760192 ps |
CPU time | 4.02 seconds |
Started | Aug 13 06:29:54 PM PDT 24 |
Finished | Aug 13 06:29:58 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-f9a31bf3-1d0c-4776-8d45-a7ba9b44f8c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2069284208 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 223.otp_ctrl_init_fail.2069284208 |
Directory | /workspace/223.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/224.otp_ctrl_init_fail.317022257 |
Short name | T183 |
Test name | |
Test status | |
Simulation time | 319785996 ps |
CPU time | 4.58 seconds |
Started | Aug 13 06:29:53 PM PDT 24 |
Finished | Aug 13 06:29:57 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-15b779eb-f762-459d-b6b6-d16b053ba221 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=317022257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 224.otp_ctrl_init_fail.317022257 |
Directory | /workspace/224.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/225.otp_ctrl_init_fail.4202120740 |
Short name | T705 |
Test name | |
Test status | |
Simulation time | 1798444679 ps |
CPU time | 4.06 seconds |
Started | Aug 13 06:29:54 PM PDT 24 |
Finished | Aug 13 06:29:58 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-5044edfd-f0a1-4d3f-a1b9-1fc902afe70c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4202120740 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 225.otp_ctrl_init_fail.4202120740 |
Directory | /workspace/225.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/226.otp_ctrl_init_fail.1347299956 |
Short name | T214 |
Test name | |
Test status | |
Simulation time | 210168210 ps |
CPU time | 3.72 seconds |
Started | Aug 13 06:29:56 PM PDT 24 |
Finished | Aug 13 06:30:00 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-ad9840be-a816-47b1-ae75-f6263bb4ec8d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1347299956 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 226.otp_ctrl_init_fail.1347299956 |
Directory | /workspace/226.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/227.otp_ctrl_init_fail.3183855111 |
Short name | T7 |
Test name | |
Test status | |
Simulation time | 180605157 ps |
CPU time | 4.18 seconds |
Started | Aug 13 06:29:56 PM PDT 24 |
Finished | Aug 13 06:30:00 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-84ec3d2d-d98a-4611-ab5a-4ed588d6c884 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3183855111 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 227.otp_ctrl_init_fail.3183855111 |
Directory | /workspace/227.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/228.otp_ctrl_init_fail.3373501495 |
Short name | T542 |
Test name | |
Test status | |
Simulation time | 208615785 ps |
CPU time | 4.25 seconds |
Started | Aug 13 06:29:54 PM PDT 24 |
Finished | Aug 13 06:29:59 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-93bbc703-f0fa-4768-8015-39037f3cb539 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3373501495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 228.otp_ctrl_init_fail.3373501495 |
Directory | /workspace/228.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/229.otp_ctrl_init_fail.1453444680 |
Short name | T888 |
Test name | |
Test status | |
Simulation time | 543611448 ps |
CPU time | 4.12 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:51 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-81db2f70-3a33-4b3c-b365-cb7d7ab4b4b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1453444680 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 229.otp_ctrl_init_fail.1453444680 |
Directory | /workspace/229.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_alert_test.2587143103 |
Short name | T288 |
Test name | |
Test status | |
Simulation time | 204715156 ps |
CPU time | 1.84 seconds |
Started | Aug 13 06:27:38 PM PDT 24 |
Finished | Aug 13 06:27:40 PM PDT 24 |
Peak memory | 240748 kb |
Host | smart-29f92d32-3a2a-49e6-af04-279a76f2f246 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2587143103 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_alert_test.2587143103 |
Directory | /workspace/23.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_check_fail.1369585959 |
Short name | T126 |
Test name | |
Test status | |
Simulation time | 1738216575 ps |
CPU time | 9.22 seconds |
Started | Aug 13 06:27:44 PM PDT 24 |
Finished | Aug 13 06:27:54 PM PDT 24 |
Peak memory | 244312 kb |
Host | smart-6bc5272f-aeda-49c0-801a-889262e27de6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1369585959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_check_fail.1369585959 |
Directory | /workspace/23.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_dai_errs.2147621823 |
Short name | T520 |
Test name | |
Test status | |
Simulation time | 3762430140 ps |
CPU time | 30.07 seconds |
Started | Aug 13 06:27:35 PM PDT 24 |
Finished | Aug 13 06:28:05 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-bc11dc31-1c95-457f-b20f-edb332485cfb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2147621823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_errs.2147621823 |
Directory | /workspace/23.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_dai_lock.2279216734 |
Short name | T540 |
Test name | |
Test status | |
Simulation time | 1150173721 ps |
CPU time | 15.26 seconds |
Started | Aug 13 06:27:41 PM PDT 24 |
Finished | Aug 13 06:27:57 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-3de4c97c-39b4-4170-8173-6eb5146aa908 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2279216734 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_lock.2279216734 |
Directory | /workspace/23.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_init_fail.3479360214 |
Short name | T1140 |
Test name | |
Test status | |
Simulation time | 416411803 ps |
CPU time | 5.11 seconds |
Started | Aug 13 06:27:49 PM PDT 24 |
Finished | Aug 13 06:27:54 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-2ea2ae60-1f37-46c0-b1c5-902afbd7bd2d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3479360214 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_init_fail.3479360214 |
Directory | /workspace/23.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_macro_errs.2845338815 |
Short name | T472 |
Test name | |
Test status | |
Simulation time | 602240899 ps |
CPU time | 13.05 seconds |
Started | Aug 13 06:27:38 PM PDT 24 |
Finished | Aug 13 06:27:51 PM PDT 24 |
Peak memory | 244824 kb |
Host | smart-de2cfd8a-b04f-4e87-81d7-81577f24ebd3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2845338815 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_macro_errs.2845338815 |
Directory | /workspace/23.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_key_req.1234644164 |
Short name | T908 |
Test name | |
Test status | |
Simulation time | 1103803681 ps |
CPU time | 21.79 seconds |
Started | Aug 13 06:27:36 PM PDT 24 |
Finished | Aug 13 06:27:58 PM PDT 24 |
Peak memory | 242848 kb |
Host | smart-9a23e904-50bc-477e-94bd-ad7ed54ac7c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1234644164 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_key_req.1234644164 |
Directory | /workspace/23.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_lc_esc.1366831538 |
Short name | T777 |
Test name | |
Test status | |
Simulation time | 439175896 ps |
CPU time | 4.35 seconds |
Started | Aug 13 06:27:35 PM PDT 24 |
Finished | Aug 13 06:27:40 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-8cfbb295-9496-4553-b60d-1186531cc306 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1366831538 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_esc.1366831538 |
Directory | /workspace/23.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_lc_req.1568732827 |
Short name | T698 |
Test name | |
Test status | |
Simulation time | 8971036781 ps |
CPU time | 22.52 seconds |
Started | Aug 13 06:27:44 PM PDT 24 |
Finished | Aug 13 06:28:06 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-6f20e3a0-a1bd-41af-9e78-b38ffd83d765 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1568732827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_req.1568732827 |
Directory | /workspace/23.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_regwen.2032269156 |
Short name | T900 |
Test name | |
Test status | |
Simulation time | 4334691192 ps |
CPU time | 9.83 seconds |
Started | Aug 13 06:27:46 PM PDT 24 |
Finished | Aug 13 06:27:56 PM PDT 24 |
Peak memory | 242720 kb |
Host | smart-91afe097-0dc5-4859-b755-957984ed6dfe |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2032269156 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_regwen.2032269156 |
Directory | /workspace/23.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_smoke.3344694427 |
Short name | T643 |
Test name | |
Test status | |
Simulation time | 2250488879 ps |
CPU time | 4.84 seconds |
Started | Aug 13 06:27:45 PM PDT 24 |
Finished | Aug 13 06:27:50 PM PDT 24 |
Peak memory | 249136 kb |
Host | smart-36576f10-ae38-4563-9331-62b00b5b459a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3344694427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_smoke.3344694427 |
Directory | /workspace/23.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_stress_all.1594363753 |
Short name | T302 |
Test name | |
Test status | |
Simulation time | 19770392895 ps |
CPU time | 138.3 seconds |
Started | Aug 13 06:27:47 PM PDT 24 |
Finished | Aug 13 06:30:06 PM PDT 24 |
Peak memory | 250452 kb |
Host | smart-042a5567-afe3-4b87-93e7-3f61b57b0f2f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1594363753 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_stress_all .1594363753 |
Directory | /workspace/23.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_test_access.1451984131 |
Short name | T519 |
Test name | |
Test status | |
Simulation time | 330932885 ps |
CPU time | 8.47 seconds |
Started | Aug 13 06:27:47 PM PDT 24 |
Finished | Aug 13 06:27:56 PM PDT 24 |
Peak memory | 242692 kb |
Host | smart-73193415-2a26-447d-b4d2-66ef66df1c1f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1451984131 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_test_access.1451984131 |
Directory | /workspace/23.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/230.otp_ctrl_init_fail.729720906 |
Short name | T1152 |
Test name | |
Test status | |
Simulation time | 124445920 ps |
CPU time | 4.92 seconds |
Started | Aug 13 06:29:46 PM PDT 24 |
Finished | Aug 13 06:29:51 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-6b0f8bd1-0e7f-4225-bbf4-f65e56bbf5e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=729720906 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 230.otp_ctrl_init_fail.729720906 |
Directory | /workspace/230.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/231.otp_ctrl_init_fail.412578478 |
Short name | T575 |
Test name | |
Test status | |
Simulation time | 358661322 ps |
CPU time | 4.78 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:49 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-d1616ab2-0d26-461b-81ad-1699f8398dd7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=412578478 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 231.otp_ctrl_init_fail.412578478 |
Directory | /workspace/231.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/232.otp_ctrl_init_fail.3281848374 |
Short name | T1138 |
Test name | |
Test status | |
Simulation time | 509162689 ps |
CPU time | 4.49 seconds |
Started | Aug 13 06:29:49 PM PDT 24 |
Finished | Aug 13 06:29:53 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-37e2de59-255f-4d44-8a20-d97da4d0da77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3281848374 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 232.otp_ctrl_init_fail.3281848374 |
Directory | /workspace/232.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/233.otp_ctrl_init_fail.4230837859 |
Short name | T621 |
Test name | |
Test status | |
Simulation time | 595429277 ps |
CPU time | 4.92 seconds |
Started | Aug 13 06:29:48 PM PDT 24 |
Finished | Aug 13 06:29:53 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-4421eaf4-59e7-4476-90d6-94972c5c9650 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4230837859 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 233.otp_ctrl_init_fail.4230837859 |
Directory | /workspace/233.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/234.otp_ctrl_init_fail.3972656003 |
Short name | T10 |
Test name | |
Test status | |
Simulation time | 124746164 ps |
CPU time | 4.37 seconds |
Started | Aug 13 06:29:51 PM PDT 24 |
Finished | Aug 13 06:29:55 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-6997f88c-689a-4b7f-b667-884864406df5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3972656003 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 234.otp_ctrl_init_fail.3972656003 |
Directory | /workspace/234.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/236.otp_ctrl_init_fail.3800638630 |
Short name | T486 |
Test name | |
Test status | |
Simulation time | 294595317 ps |
CPU time | 3.96 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:51 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-96e6696a-ff98-44e4-85b2-4d9fdbb02cdb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3800638630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 236.otp_ctrl_init_fail.3800638630 |
Directory | /workspace/236.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/237.otp_ctrl_init_fail.3361051182 |
Short name | T522 |
Test name | |
Test status | |
Simulation time | 1462983680 ps |
CPU time | 4.87 seconds |
Started | Aug 13 06:29:48 PM PDT 24 |
Finished | Aug 13 06:29:53 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-52d8a502-35ca-4160-8ff2-c816fe894511 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3361051182 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 237.otp_ctrl_init_fail.3361051182 |
Directory | /workspace/237.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/238.otp_ctrl_init_fail.299748489 |
Short name | T1039 |
Test name | |
Test status | |
Simulation time | 154626699 ps |
CPU time | 3.84 seconds |
Started | Aug 13 06:29:51 PM PDT 24 |
Finished | Aug 13 06:29:55 PM PDT 24 |
Peak memory | 242588 kb |
Host | smart-6e3c7f1b-109b-4645-a943-103c1f2b06c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=299748489 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 238.otp_ctrl_init_fail.299748489 |
Directory | /workspace/238.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/239.otp_ctrl_init_fail.914677 |
Short name | T569 |
Test name | |
Test status | |
Simulation time | 2000460857 ps |
CPU time | 4.33 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:51 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-6b5d8a4c-cf3a-4e9e-923e-b4ba5a5f8b22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=914677 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 239.otp_ctrl_init_fail.914677 |
Directory | /workspace/239.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_alert_test.3341832141 |
Short name | T684 |
Test name | |
Test status | |
Simulation time | 66010178 ps |
CPU time | 1.89 seconds |
Started | Aug 13 06:27:48 PM PDT 24 |
Finished | Aug 13 06:27:50 PM PDT 24 |
Peak memory | 240628 kb |
Host | smart-41714e7b-e305-4171-a802-214eeaddf5e0 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3341832141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_alert_test.3341832141 |
Directory | /workspace/24.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_check_fail.1428441874 |
Short name | T92 |
Test name | |
Test status | |
Simulation time | 1348681577 ps |
CPU time | 9.25 seconds |
Started | Aug 13 06:27:52 PM PDT 24 |
Finished | Aug 13 06:28:01 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-860e88a9-b242-4dfd-af28-9cede2c1873b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1428441874 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_check_fail.1428441874 |
Directory | /workspace/24.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_dai_errs.1165509486 |
Short name | T692 |
Test name | |
Test status | |
Simulation time | 3485844870 ps |
CPU time | 13.99 seconds |
Started | Aug 13 06:27:52 PM PDT 24 |
Finished | Aug 13 06:28:06 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-a737dc14-55a6-4ae0-a334-6287d127ba98 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1165509486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_errs.1165509486 |
Directory | /workspace/24.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_dai_lock.1985295827 |
Short name | T630 |
Test name | |
Test status | |
Simulation time | 470790676 ps |
CPU time | 13.23 seconds |
Started | Aug 13 06:27:44 PM PDT 24 |
Finished | Aug 13 06:27:57 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-a19fde27-8199-4c47-a072-21133b9b3f81 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1985295827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_lock.1985295827 |
Directory | /workspace/24.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_init_fail.4188892922 |
Short name | T943 |
Test name | |
Test status | |
Simulation time | 481636080 ps |
CPU time | 3.57 seconds |
Started | Aug 13 06:27:47 PM PDT 24 |
Finished | Aug 13 06:27:51 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-847d39de-d44f-449f-8c21-65a15d650a33 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4188892922 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_init_fail.4188892922 |
Directory | /workspace/24.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_macro_errs.2409345063 |
Short name | T171 |
Test name | |
Test status | |
Simulation time | 1739767288 ps |
CPU time | 27.49 seconds |
Started | Aug 13 06:27:48 PM PDT 24 |
Finished | Aug 13 06:28:15 PM PDT 24 |
Peak memory | 245024 kb |
Host | smart-32f1cfe3-4421-4cd9-ac66-8b6baba5f924 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2409345063 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_macro_errs.2409345063 |
Directory | /workspace/24.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_key_req.625396156 |
Short name | T577 |
Test name | |
Test status | |
Simulation time | 1056883252 ps |
CPU time | 12.71 seconds |
Started | Aug 13 06:27:45 PM PDT 24 |
Finished | Aug 13 06:27:58 PM PDT 24 |
Peak memory | 242604 kb |
Host | smart-810e9a10-5b4c-4e40-842a-cd0f07ebc16b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=625396156 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_key_req.625396156 |
Directory | /workspace/24.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_lc_esc.3439152142 |
Short name | T1079 |
Test name | |
Test status | |
Simulation time | 622100448 ps |
CPU time | 7.2 seconds |
Started | Aug 13 06:27:52 PM PDT 24 |
Finished | Aug 13 06:27:59 PM PDT 24 |
Peak memory | 242112 kb |
Host | smart-f6a1d8ce-5f48-4ccb-b35c-7d6bf50249c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3439152142 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_esc.3439152142 |
Directory | /workspace/24.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_lc_req.1284153377 |
Short name | T360 |
Test name | |
Test status | |
Simulation time | 1491424984 ps |
CPU time | 15.98 seconds |
Started | Aug 13 06:27:39 PM PDT 24 |
Finished | Aug 13 06:27:55 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-ba923b21-1ab0-41db-9843-9a64ed4c54d4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1284153377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_req.1284153377 |
Directory | /workspace/24.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_smoke.2895753903 |
Short name | T402 |
Test name | |
Test status | |
Simulation time | 557531313 ps |
CPU time | 11.52 seconds |
Started | Aug 13 06:27:45 PM PDT 24 |
Finished | Aug 13 06:27:57 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-95d9bab3-b426-4bc9-b3cb-e5f2432a68a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2895753903 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_smoke.2895753903 |
Directory | /workspace/24.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_stress_all.3727757335 |
Short name | T248 |
Test name | |
Test status | |
Simulation time | 6807538872 ps |
CPU time | 53.56 seconds |
Started | Aug 13 06:27:44 PM PDT 24 |
Finished | Aug 13 06:28:37 PM PDT 24 |
Peak memory | 245968 kb |
Host | smart-3bb2d229-a99d-4858-af31-07e7a2d9fd57 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3727757335 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all .3727757335 |
Directory | /workspace/24.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_stress_all_with_rand_reset.441345090 |
Short name | T710 |
Test name | |
Test status | |
Simulation time | 6015372535 ps |
CPU time | 106.22 seconds |
Started | Aug 13 06:27:42 PM PDT 24 |
Finished | Aug 13 06:29:29 PM PDT 24 |
Peak memory | 257500 kb |
Host | smart-18aa9fd7-dd8d-4fb8-856f-29c5327ff8c3 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=441345090 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all_with_rand_reset.441345090 |
Directory | /workspace/24.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_test_access.1145293369 |
Short name | T453 |
Test name | |
Test status | |
Simulation time | 8164956850 ps |
CPU time | 20.45 seconds |
Started | Aug 13 06:27:43 PM PDT 24 |
Finished | Aug 13 06:28:03 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-11dd0092-7201-4b7c-ade2-221790b14771 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1145293369 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_test_access.1145293369 |
Directory | /workspace/24.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/240.otp_ctrl_init_fail.242792104 |
Short name | T883 |
Test name | |
Test status | |
Simulation time | 599958428 ps |
CPU time | 4.62 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:52 PM PDT 24 |
Peak memory | 242768 kb |
Host | smart-06ff7095-94b6-4e6e-9a22-1559075ba555 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=242792104 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 240.otp_ctrl_init_fail.242792104 |
Directory | /workspace/240.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/241.otp_ctrl_init_fail.2703371231 |
Short name | T778 |
Test name | |
Test status | |
Simulation time | 112446776 ps |
CPU time | 3.36 seconds |
Started | Aug 13 06:29:47 PM PDT 24 |
Finished | Aug 13 06:29:51 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-4fb96349-1019-4ef7-aa0d-1762e7cab50d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2703371231 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 241.otp_ctrl_init_fail.2703371231 |
Directory | /workspace/241.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/242.otp_ctrl_init_fail.4234973701 |
Short name | T877 |
Test name | |
Test status | |
Simulation time | 140838803 ps |
CPU time | 4.63 seconds |
Started | Aug 13 06:29:44 PM PDT 24 |
Finished | Aug 13 06:29:49 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-ecc1b5c0-638a-48fc-a913-c505aa52dc65 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4234973701 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 242.otp_ctrl_init_fail.4234973701 |
Directory | /workspace/242.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/243.otp_ctrl_init_fail.531831862 |
Short name | T526 |
Test name | |
Test status | |
Simulation time | 254510042 ps |
CPU time | 3.76 seconds |
Started | Aug 13 06:30:00 PM PDT 24 |
Finished | Aug 13 06:30:04 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-13b3e629-3852-4f6c-ae61-5631193d10df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=531831862 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 243.otp_ctrl_init_fail.531831862 |
Directory | /workspace/243.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/244.otp_ctrl_init_fail.1519159463 |
Short name | T923 |
Test name | |
Test status | |
Simulation time | 217109474 ps |
CPU time | 3.07 seconds |
Started | Aug 13 06:29:59 PM PDT 24 |
Finished | Aug 13 06:30:02 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-109b1808-2cef-4c3e-a6d4-0a3f5079991b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1519159463 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 244.otp_ctrl_init_fail.1519159463 |
Directory | /workspace/244.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/245.otp_ctrl_init_fail.3668731159 |
Short name | T922 |
Test name | |
Test status | |
Simulation time | 141898211 ps |
CPU time | 3.68 seconds |
Started | Aug 13 06:29:59 PM PDT 24 |
Finished | Aug 13 06:30:03 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-b4f19913-f922-477b-8f64-8e5565364377 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3668731159 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 245.otp_ctrl_init_fail.3668731159 |
Directory | /workspace/245.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/247.otp_ctrl_init_fail.1345754716 |
Short name | T640 |
Test name | |
Test status | |
Simulation time | 505127004 ps |
CPU time | 5.26 seconds |
Started | Aug 13 06:30:02 PM PDT 24 |
Finished | Aug 13 06:30:07 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-afb9ab88-0918-43e3-8f73-2ae3244d99df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1345754716 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 247.otp_ctrl_init_fail.1345754716 |
Directory | /workspace/247.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/248.otp_ctrl_init_fail.1626654491 |
Short name | T639 |
Test name | |
Test status | |
Simulation time | 113850061 ps |
CPU time | 3.99 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-3aabfce9-55b8-4051-bb27-b7ea5a33fbff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1626654491 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 248.otp_ctrl_init_fail.1626654491 |
Directory | /workspace/248.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/249.otp_ctrl_init_fail.1455568012 |
Short name | T138 |
Test name | |
Test status | |
Simulation time | 2703191638 ps |
CPU time | 5.12 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:11 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-fd1362b1-e823-42b9-886f-8b4ecd6dada3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1455568012 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 249.otp_ctrl_init_fail.1455568012 |
Directory | /workspace/249.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_alert_test.3636764014 |
Short name | T1070 |
Test name | |
Test status | |
Simulation time | 306647402 ps |
CPU time | 2.78 seconds |
Started | Aug 13 06:27:42 PM PDT 24 |
Finished | Aug 13 06:27:45 PM PDT 24 |
Peak memory | 240800 kb |
Host | smart-d2ec4619-8305-443a-a665-dda9d397e972 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3636764014 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_alert_test.3636764014 |
Directory | /workspace/25.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_check_fail.589339079 |
Short name | T79 |
Test name | |
Test status | |
Simulation time | 4058428915 ps |
CPU time | 24.3 seconds |
Started | Aug 13 06:27:48 PM PDT 24 |
Finished | Aug 13 06:28:13 PM PDT 24 |
Peak memory | 249004 kb |
Host | smart-21bcdc74-0c58-4f4c-a246-d7acfe5f760a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=589339079 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_check_fail.589339079 |
Directory | /workspace/25.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_dai_errs.4234298698 |
Short name | T321 |
Test name | |
Test status | |
Simulation time | 527980537 ps |
CPU time | 8.05 seconds |
Started | Aug 13 06:27:40 PM PDT 24 |
Finished | Aug 13 06:27:48 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-787ec0ea-d1f4-45e0-ba2d-455b421a9861 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4234298698 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_errs.4234298698 |
Directory | /workspace/25.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_dai_lock.929203929 |
Short name | T506 |
Test name | |
Test status | |
Simulation time | 1745774716 ps |
CPU time | 16.63 seconds |
Started | Aug 13 06:27:47 PM PDT 24 |
Finished | Aug 13 06:28:04 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-e7731044-b30f-4e45-a48e-7b406a94388f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=929203929 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_lock.929203929 |
Directory | /workspace/25.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_init_fail.2791072770 |
Short name | T180 |
Test name | |
Test status | |
Simulation time | 2598858397 ps |
CPU time | 7.9 seconds |
Started | Aug 13 06:27:50 PM PDT 24 |
Finished | Aug 13 06:27:58 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-e73da748-72be-43a0-9d4b-7b7ca6d17c97 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2791072770 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_init_fail.2791072770 |
Directory | /workspace/25.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_macro_errs.730990428 |
Short name | T668 |
Test name | |
Test status | |
Simulation time | 656626655 ps |
CPU time | 8.01 seconds |
Started | Aug 13 06:27:41 PM PDT 24 |
Finished | Aug 13 06:27:49 PM PDT 24 |
Peak memory | 242828 kb |
Host | smart-fe013d3f-807c-4e16-96dd-ce20f70121d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=730990428 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_macro_errs.730990428 |
Directory | /workspace/25.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_key_req.2389978003 |
Short name | T381 |
Test name | |
Test status | |
Simulation time | 317239108 ps |
CPU time | 6.62 seconds |
Started | Aug 13 06:27:51 PM PDT 24 |
Finished | Aug 13 06:27:57 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-f16ca9e3-fa96-42bc-9073-95649f5bd27b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2389978003 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_key_req.2389978003 |
Directory | /workspace/25.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_lc_esc.2295430966 |
Short name | T859 |
Test name | |
Test status | |
Simulation time | 921078817 ps |
CPU time | 15.39 seconds |
Started | Aug 13 06:27:48 PM PDT 24 |
Finished | Aug 13 06:28:03 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-92b39f4f-995d-49b6-acf4-78473a923942 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2295430966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_esc.2295430966 |
Directory | /workspace/25.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_lc_req.3079740624 |
Short name | T531 |
Test name | |
Test status | |
Simulation time | 8760996814 ps |
CPU time | 21.81 seconds |
Started | Aug 13 06:27:48 PM PDT 24 |
Finished | Aug 13 06:28:10 PM PDT 24 |
Peak memory | 249132 kb |
Host | smart-0dcf271e-b242-4c18-ba90-c8468e8a40b7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3079740624 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_req.3079740624 |
Directory | /workspace/25.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_regwen.1371139024 |
Short name | T338 |
Test name | |
Test status | |
Simulation time | 4608863834 ps |
CPU time | 13.63 seconds |
Started | Aug 13 06:27:46 PM PDT 24 |
Finished | Aug 13 06:28:00 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-ecabc5ef-e18f-4475-a177-dec71260facb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1371139024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_regwen.1371139024 |
Directory | /workspace/25.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_smoke.753548014 |
Short name | T614 |
Test name | |
Test status | |
Simulation time | 241344712 ps |
CPU time | 4.68 seconds |
Started | Aug 13 06:27:50 PM PDT 24 |
Finished | Aug 13 06:27:55 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-36511942-c644-4409-a734-152e4a4b1f16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=753548014 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_smoke.753548014 |
Directory | /workspace/25.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_stress_all.1882536119 |
Short name | T981 |
Test name | |
Test status | |
Simulation time | 111677406859 ps |
CPU time | 196.43 seconds |
Started | Aug 13 06:27:40 PM PDT 24 |
Finished | Aug 13 06:30:57 PM PDT 24 |
Peak memory | 260632 kb |
Host | smart-49a9cafe-e1b7-4b45-8c41-f24de452f368 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1882536119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all .1882536119 |
Directory | /workspace/25.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_test_access.208321326 |
Short name | T103 |
Test name | |
Test status | |
Simulation time | 2158339766 ps |
CPU time | 18.15 seconds |
Started | Aug 13 06:27:46 PM PDT 24 |
Finished | Aug 13 06:28:04 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-19039283-0aa0-40b3-8032-2a977f6d9fe1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=208321326 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_test_access.208321326 |
Directory | /workspace/25.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/250.otp_ctrl_init_fail.1550093723 |
Short name | T757 |
Test name | |
Test status | |
Simulation time | 126899493 ps |
CPU time | 5.49 seconds |
Started | Aug 13 06:30:00 PM PDT 24 |
Finished | Aug 13 06:30:06 PM PDT 24 |
Peak memory | 242576 kb |
Host | smart-f476243f-2fda-48e5-8eec-85d5f988760a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1550093723 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 250.otp_ctrl_init_fail.1550093723 |
Directory | /workspace/250.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/251.otp_ctrl_init_fail.55050362 |
Short name | T509 |
Test name | |
Test status | |
Simulation time | 195958338 ps |
CPU time | 3.34 seconds |
Started | Aug 13 06:29:59 PM PDT 24 |
Finished | Aug 13 06:30:02 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-e7bec522-fdbf-4a6e-8ac1-4c3bcf0d7455 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=55050362 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 251.otp_ctrl_init_fail.55050362 |
Directory | /workspace/251.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/252.otp_ctrl_init_fail.3708690948 |
Short name | T930 |
Test name | |
Test status | |
Simulation time | 472877405 ps |
CPU time | 3.98 seconds |
Started | Aug 13 06:30:04 PM PDT 24 |
Finished | Aug 13 06:30:08 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-67c13598-76f3-4117-a67a-0934adead806 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3708690948 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 252.otp_ctrl_init_fail.3708690948 |
Directory | /workspace/252.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/253.otp_ctrl_init_fail.468284487 |
Short name | T213 |
Test name | |
Test status | |
Simulation time | 373635366 ps |
CPU time | 4.55 seconds |
Started | Aug 13 06:29:58 PM PDT 24 |
Finished | Aug 13 06:30:03 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-dc0c8d09-ddd2-42d9-9257-97e27dfc7702 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=468284487 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 253.otp_ctrl_init_fail.468284487 |
Directory | /workspace/253.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/254.otp_ctrl_init_fail.879283588 |
Short name | T779 |
Test name | |
Test status | |
Simulation time | 315052364 ps |
CPU time | 4.53 seconds |
Started | Aug 13 06:30:02 PM PDT 24 |
Finished | Aug 13 06:30:07 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-24f200c8-8dba-4ac2-9591-0d34b5563746 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=879283588 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 254.otp_ctrl_init_fail.879283588 |
Directory | /workspace/254.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/255.otp_ctrl_init_fail.4107624460 |
Short name | T543 |
Test name | |
Test status | |
Simulation time | 611258632 ps |
CPU time | 4.64 seconds |
Started | Aug 13 06:30:03 PM PDT 24 |
Finished | Aug 13 06:30:08 PM PDT 24 |
Peak memory | 241964 kb |
Host | smart-f1926a8e-6e49-48d1-83d7-a4264d53fae6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4107624460 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 255.otp_ctrl_init_fail.4107624460 |
Directory | /workspace/255.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/256.otp_ctrl_init_fail.3258954531 |
Short name | T536 |
Test name | |
Test status | |
Simulation time | 488657063 ps |
CPU time | 4.06 seconds |
Started | Aug 13 06:29:54 PM PDT 24 |
Finished | Aug 13 06:29:59 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-c049aefe-83a2-435e-9d30-74d7f5a1d8f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3258954531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 256.otp_ctrl_init_fail.3258954531 |
Directory | /workspace/256.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/259.otp_ctrl_init_fail.2171827998 |
Short name | T1106 |
Test name | |
Test status | |
Simulation time | 136835208 ps |
CPU time | 3.6 seconds |
Started | Aug 13 06:30:04 PM PDT 24 |
Finished | Aug 13 06:30:07 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-57274c0d-f7ab-4999-9646-41f12b8c0667 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2171827998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 259.otp_ctrl_init_fail.2171827998 |
Directory | /workspace/259.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_alert_test.3540038276 |
Short name | T838 |
Test name | |
Test status | |
Simulation time | 63708771 ps |
CPU time | 1.79 seconds |
Started | Aug 13 06:27:44 PM PDT 24 |
Finished | Aug 13 06:27:46 PM PDT 24 |
Peak memory | 240904 kb |
Host | smart-08f9dc99-55e1-426a-9285-d6b8893b9b93 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3540038276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_alert_test.3540038276 |
Directory | /workspace/26.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_check_fail.545088559 |
Short name | T77 |
Test name | |
Test status | |
Simulation time | 2435975939 ps |
CPU time | 15.82 seconds |
Started | Aug 13 06:27:46 PM PDT 24 |
Finished | Aug 13 06:28:02 PM PDT 24 |
Peak memory | 242648 kb |
Host | smart-930255e4-d621-4f4b-8be2-f9105d5fd165 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=545088559 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_check_fail.545088559 |
Directory | /workspace/26.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_dai_errs.1017217707 |
Short name | T433 |
Test name | |
Test status | |
Simulation time | 916709093 ps |
CPU time | 14.01 seconds |
Started | Aug 13 06:27:48 PM PDT 24 |
Finished | Aug 13 06:28:02 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-45290056-cca2-4711-ad57-d412f7829e77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1017217707 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_errs.1017217707 |
Directory | /workspace/26.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_dai_lock.246302737 |
Short name | T372 |
Test name | |
Test status | |
Simulation time | 1468231702 ps |
CPU time | 13.48 seconds |
Started | Aug 13 06:27:44 PM PDT 24 |
Finished | Aug 13 06:27:57 PM PDT 24 |
Peak memory | 242824 kb |
Host | smart-e8fcd785-c607-4c56-923f-62a51ba6b60d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=246302737 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_lock.246302737 |
Directory | /workspace/26.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_init_fail.3072233100 |
Short name | T89 |
Test name | |
Test status | |
Simulation time | 575925517 ps |
CPU time | 3.93 seconds |
Started | Aug 13 06:27:42 PM PDT 24 |
Finished | Aug 13 06:27:46 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-d7b9bfef-879f-4117-a2d9-284269f84bb5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3072233100 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_init_fail.3072233100 |
Directory | /workspace/26.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_macro_errs.145977206 |
Short name | T416 |
Test name | |
Test status | |
Simulation time | 820355459 ps |
CPU time | 5.94 seconds |
Started | Aug 13 06:27:45 PM PDT 24 |
Finished | Aug 13 06:27:51 PM PDT 24 |
Peak memory | 242604 kb |
Host | smart-aae788f1-f289-4e23-ad8b-6761ebc229f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=145977206 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_macro_errs.145977206 |
Directory | /workspace/26.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_key_req.492228652 |
Short name | T553 |
Test name | |
Test status | |
Simulation time | 4848717528 ps |
CPU time | 31.06 seconds |
Started | Aug 13 06:27:43 PM PDT 24 |
Finished | Aug 13 06:28:14 PM PDT 24 |
Peak memory | 243720 kb |
Host | smart-891e337d-e94e-4aa0-989e-ec964ad1dfc2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=492228652 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_key_req.492228652 |
Directory | /workspace/26.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_lc_esc.2791744868 |
Short name | T115 |
Test name | |
Test status | |
Simulation time | 861009509 ps |
CPU time | 6.21 seconds |
Started | Aug 13 06:27:47 PM PDT 24 |
Finished | Aug 13 06:27:53 PM PDT 24 |
Peak memory | 242120 kb |
Host | smart-18444dcc-7b79-4d9e-9369-92e6f214bcc3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2791744868 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_esc.2791744868 |
Directory | /workspace/26.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_lc_req.1001769621 |
Short name | T571 |
Test name | |
Test status | |
Simulation time | 386650000 ps |
CPU time | 14.26 seconds |
Started | Aug 13 06:27:50 PM PDT 24 |
Finished | Aug 13 06:28:04 PM PDT 24 |
Peak memory | 249104 kb |
Host | smart-1191a909-374b-4e0f-a0b4-1da9eea31444 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1001769621 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_req.1001769621 |
Directory | /workspace/26.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_regwen.2286861989 |
Short name | T343 |
Test name | |
Test status | |
Simulation time | 234386949 ps |
CPU time | 3.72 seconds |
Started | Aug 13 06:27:43 PM PDT 24 |
Finished | Aug 13 06:27:47 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-3775af42-b995-4c6b-bdbd-1d4d1b61ddca |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2286861989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_regwen.2286861989 |
Directory | /workspace/26.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_smoke.2885444983 |
Short name | T952 |
Test name | |
Test status | |
Simulation time | 1969117714 ps |
CPU time | 4.47 seconds |
Started | Aug 13 06:27:44 PM PDT 24 |
Finished | Aug 13 06:27:48 PM PDT 24 |
Peak memory | 242736 kb |
Host | smart-f73d5b2f-2ccc-4feb-801d-420ac4ccf5dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2885444983 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_smoke.2885444983 |
Directory | /workspace/26.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_stress_all.1781120442 |
Short name | T1051 |
Test name | |
Test status | |
Simulation time | 16273257318 ps |
CPU time | 180.01 seconds |
Started | Aug 13 06:27:40 PM PDT 24 |
Finished | Aug 13 06:30:41 PM PDT 24 |
Peak memory | 245576 kb |
Host | smart-fc2077f1-56d1-4f41-b6b2-2193988693a2 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1781120442 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_stress_all .1781120442 |
Directory | /workspace/26.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_stress_all_with_rand_reset.1584607813 |
Short name | T841 |
Test name | |
Test status | |
Simulation time | 1974051567 ps |
CPU time | 59.07 seconds |
Started | Aug 13 06:27:43 PM PDT 24 |
Finished | Aug 13 06:28:42 PM PDT 24 |
Peak memory | 249232 kb |
Host | smart-fa53fbd3-f31f-4a2b-ae6c-e43f8ca25279 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1584607813 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_stress_all_with_rand_reset.1584607813 |
Directory | /workspace/26.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_test_access.4226825711 |
Short name | T1107 |
Test name | |
Test status | |
Simulation time | 1052051236 ps |
CPU time | 17.7 seconds |
Started | Aug 13 06:27:44 PM PDT 24 |
Finished | Aug 13 06:28:02 PM PDT 24 |
Peak memory | 242740 kb |
Host | smart-81e02948-4c33-4a98-8f6b-70fe09b264a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4226825711 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_test_access.4226825711 |
Directory | /workspace/26.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/260.otp_ctrl_init_fail.2590075365 |
Short name | T634 |
Test name | |
Test status | |
Simulation time | 107023850 ps |
CPU time | 4.32 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-579f9cad-64ac-41a7-b86d-98a005aeacff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2590075365 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 260.otp_ctrl_init_fail.2590075365 |
Directory | /workspace/260.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/261.otp_ctrl_init_fail.2960257252 |
Short name | T774 |
Test name | |
Test status | |
Simulation time | 489587475 ps |
CPU time | 4.56 seconds |
Started | Aug 13 06:29:58 PM PDT 24 |
Finished | Aug 13 06:30:03 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-a82d0bb0-5bd6-4d42-9edc-8fda3db2ff23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2960257252 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 261.otp_ctrl_init_fail.2960257252 |
Directory | /workspace/261.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/262.otp_ctrl_init_fail.1935420803 |
Short name | T998 |
Test name | |
Test status | |
Simulation time | 1786167599 ps |
CPU time | 5.93 seconds |
Started | Aug 13 06:29:58 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-1bc06c4f-9aec-4fbd-a0d7-570961f3605b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1935420803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 262.otp_ctrl_init_fail.1935420803 |
Directory | /workspace/262.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/263.otp_ctrl_init_fail.4109745722 |
Short name | T1153 |
Test name | |
Test status | |
Simulation time | 239259457 ps |
CPU time | 4.82 seconds |
Started | Aug 13 06:30:00 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-7156eaaa-f9b5-429e-a6de-337239566943 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4109745722 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 263.otp_ctrl_init_fail.4109745722 |
Directory | /workspace/263.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/264.otp_ctrl_init_fail.1396898905 |
Short name | T762 |
Test name | |
Test status | |
Simulation time | 142769692 ps |
CPU time | 3.13 seconds |
Started | Aug 13 06:30:10 PM PDT 24 |
Finished | Aug 13 06:30:13 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-a8d77a6c-8c62-4675-9d6a-d959401549a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1396898905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 264.otp_ctrl_init_fail.1396898905 |
Directory | /workspace/264.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/265.otp_ctrl_init_fail.1837071313 |
Short name | T788 |
Test name | |
Test status | |
Simulation time | 1874680944 ps |
CPU time | 4.98 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:06 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-381d34b7-4b79-400d-847f-4970d75c3036 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1837071313 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 265.otp_ctrl_init_fail.1837071313 |
Directory | /workspace/265.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/266.otp_ctrl_init_fail.3523157724 |
Short name | T1128 |
Test name | |
Test status | |
Simulation time | 280316443 ps |
CPU time | 4.33 seconds |
Started | Aug 13 06:30:00 PM PDT 24 |
Finished | Aug 13 06:30:04 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-cebae729-58b6-4417-8f48-f8cc1d745c1a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3523157724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 266.otp_ctrl_init_fail.3523157724 |
Directory | /workspace/266.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/267.otp_ctrl_init_fail.1007047660 |
Short name | T477 |
Test name | |
Test status | |
Simulation time | 169358033 ps |
CPU time | 3.55 seconds |
Started | Aug 13 06:30:03 PM PDT 24 |
Finished | Aug 13 06:30:07 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-a5029238-e7b1-4b7e-8a49-8f80d91cc5f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1007047660 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 267.otp_ctrl_init_fail.1007047660 |
Directory | /workspace/267.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/268.otp_ctrl_init_fail.101357819 |
Short name | T461 |
Test name | |
Test status | |
Simulation time | 310950442 ps |
CPU time | 4.1 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-1ff9fff6-7c5d-4f17-a222-6efd9e1a956f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=101357819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 268.otp_ctrl_init_fail.101357819 |
Directory | /workspace/268.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/269.otp_ctrl_init_fail.2231357074 |
Short name | T600 |
Test name | |
Test status | |
Simulation time | 2219477883 ps |
CPU time | 5.72 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:06 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-6d426991-36b3-42d8-8d55-ce28d20ec24d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2231357074 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 269.otp_ctrl_init_fail.2231357074 |
Directory | /workspace/269.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_alert_test.2269835667 |
Short name | T809 |
Test name | |
Test status | |
Simulation time | 45200688 ps |
CPU time | 1.7 seconds |
Started | Aug 13 06:27:48 PM PDT 24 |
Finished | Aug 13 06:27:50 PM PDT 24 |
Peak memory | 240736 kb |
Host | smart-b78465f7-e79c-48d0-94d2-d30b851dbc18 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2269835667 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_alert_test.2269835667 |
Directory | /workspace/27.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_check_fail.462172512 |
Short name | T756 |
Test name | |
Test status | |
Simulation time | 1750111104 ps |
CPU time | 18.32 seconds |
Started | Aug 13 06:27:51 PM PDT 24 |
Finished | Aug 13 06:28:10 PM PDT 24 |
Peak memory | 242912 kb |
Host | smart-1eeec9ab-a6c6-4e82-b464-e72227040277 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=462172512 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_check_fail.462172512 |
Directory | /workspace/27.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_dai_errs.1500541207 |
Short name | T398 |
Test name | |
Test status | |
Simulation time | 2719688488 ps |
CPU time | 40.6 seconds |
Started | Aug 13 06:27:54 PM PDT 24 |
Finished | Aug 13 06:28:35 PM PDT 24 |
Peak memory | 252248 kb |
Host | smart-87e9b618-7fac-4824-b21a-2699c727f782 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1500541207 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_errs.1500541207 |
Directory | /workspace/27.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_dai_lock.2813307586 |
Short name | T465 |
Test name | |
Test status | |
Simulation time | 260669371 ps |
CPU time | 4.82 seconds |
Started | Aug 13 06:27:52 PM PDT 24 |
Finished | Aug 13 06:27:57 PM PDT 24 |
Peak memory | 242880 kb |
Host | smart-ee1275e3-a4db-4e4d-9df1-19a9bb630431 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2813307586 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_lock.2813307586 |
Directory | /workspace/27.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_init_fail.2219262994 |
Short name | T1114 |
Test name | |
Test status | |
Simulation time | 181792923 ps |
CPU time | 4.33 seconds |
Started | Aug 13 06:27:46 PM PDT 24 |
Finished | Aug 13 06:27:51 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-90395bc5-5117-4e72-8a3d-2519623c3978 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2219262994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_init_fail.2219262994 |
Directory | /workspace/27.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_macro_errs.1138219907 |
Short name | T111 |
Test name | |
Test status | |
Simulation time | 4394700209 ps |
CPU time | 41.95 seconds |
Started | Aug 13 06:27:56 PM PDT 24 |
Finished | Aug 13 06:28:38 PM PDT 24 |
Peak memory | 242772 kb |
Host | smart-7a4662a6-19fc-4208-8089-ee123cc682f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1138219907 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_macro_errs.1138219907 |
Directory | /workspace/27.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_key_req.1206920744 |
Short name | T862 |
Test name | |
Test status | |
Simulation time | 480443485 ps |
CPU time | 6.05 seconds |
Started | Aug 13 06:27:48 PM PDT 24 |
Finished | Aug 13 06:27:54 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-c6f3cb36-4e99-4c4e-b590-202ccdfbc325 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1206920744 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_key_req.1206920744 |
Directory | /workspace/27.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_lc_esc.2859339436 |
Short name | T206 |
Test name | |
Test status | |
Simulation time | 263981160 ps |
CPU time | 4.78 seconds |
Started | Aug 13 06:27:41 PM PDT 24 |
Finished | Aug 13 06:27:46 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-f9c53aaf-cd99-499c-a6fa-d79a63e13fc7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2859339436 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_esc.2859339436 |
Directory | /workspace/27.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_lc_req.1541853765 |
Short name | T1084 |
Test name | |
Test status | |
Simulation time | 477525934 ps |
CPU time | 16.18 seconds |
Started | Aug 13 06:27:46 PM PDT 24 |
Finished | Aug 13 06:28:02 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-e8503053-69d6-44d8-943e-aa12618c2683 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1541853765 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_req.1541853765 |
Directory | /workspace/27.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_regwen.550729993 |
Short name | T120 |
Test name | |
Test status | |
Simulation time | 127106869 ps |
CPU time | 3.65 seconds |
Started | Aug 13 06:27:53 PM PDT 24 |
Finished | Aug 13 06:27:57 PM PDT 24 |
Peak memory | 249072 kb |
Host | smart-da5377cc-7fc7-49d8-a260-9d19c7743d21 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=550729993 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_regwen.550729993 |
Directory | /workspace/27.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_smoke.1974604984 |
Short name | T1096 |
Test name | |
Test status | |
Simulation time | 606810688 ps |
CPU time | 11.79 seconds |
Started | Aug 13 06:27:43 PM PDT 24 |
Finished | Aug 13 06:27:55 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-6c2bd91d-40a4-4147-8953-4a4f7f144d57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1974604984 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_smoke.1974604984 |
Directory | /workspace/27.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_stress_all.2229255231 |
Short name | T904 |
Test name | |
Test status | |
Simulation time | 8703210594 ps |
CPU time | 58.93 seconds |
Started | Aug 13 06:27:51 PM PDT 24 |
Finished | Aug 13 06:28:50 PM PDT 24 |
Peak memory | 245756 kb |
Host | smart-bc9c2ee0-abe9-4db7-8787-feb5c5eb7917 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2229255231 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all .2229255231 |
Directory | /workspace/27.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_test_access.3621390564 |
Short name | T1049 |
Test name | |
Test status | |
Simulation time | 3379847941 ps |
CPU time | 26.49 seconds |
Started | Aug 13 06:27:56 PM PDT 24 |
Finished | Aug 13 06:28:23 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-595ee143-acd3-496d-8dec-b09f43ab60af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3621390564 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_test_access.3621390564 |
Directory | /workspace/27.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/270.otp_ctrl_init_fail.533934941 |
Short name | T73 |
Test name | |
Test status | |
Simulation time | 191789630 ps |
CPU time | 4.26 seconds |
Started | Aug 13 06:30:07 PM PDT 24 |
Finished | Aug 13 06:30:12 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-55eeffa1-f7f8-4159-ae1e-655e7e92468b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=533934941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 270.otp_ctrl_init_fail.533934941 |
Directory | /workspace/270.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/272.otp_ctrl_init_fail.1428205460 |
Short name | T46 |
Test name | |
Test status | |
Simulation time | 145765220 ps |
CPU time | 5.39 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:06 PM PDT 24 |
Peak memory | 242744 kb |
Host | smart-bccad30e-fdce-43e0-975f-b610deae29ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1428205460 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 272.otp_ctrl_init_fail.1428205460 |
Directory | /workspace/272.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/273.otp_ctrl_init_fail.2368468755 |
Short name | T62 |
Test name | |
Test status | |
Simulation time | 583887704 ps |
CPU time | 4.09 seconds |
Started | Aug 13 06:30:03 PM PDT 24 |
Finished | Aug 13 06:30:08 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-20edc69f-1e9b-4142-87e9-f72d18daf80b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2368468755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 273.otp_ctrl_init_fail.2368468755 |
Directory | /workspace/273.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/274.otp_ctrl_init_fail.3025668767 |
Short name | T725 |
Test name | |
Test status | |
Simulation time | 439817586 ps |
CPU time | 3.51 seconds |
Started | Aug 13 06:30:00 PM PDT 24 |
Finished | Aug 13 06:30:04 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-6c4e5bd9-11be-46a6-b8a6-3c2803c611dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3025668767 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 274.otp_ctrl_init_fail.3025668767 |
Directory | /workspace/274.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/275.otp_ctrl_init_fail.2749457138 |
Short name | T566 |
Test name | |
Test status | |
Simulation time | 2143644997 ps |
CPU time | 6.02 seconds |
Started | Aug 13 06:30:03 PM PDT 24 |
Finished | Aug 13 06:30:09 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-ef349d69-9ee3-41a2-96df-2b04731d1825 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2749457138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 275.otp_ctrl_init_fail.2749457138 |
Directory | /workspace/275.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/276.otp_ctrl_init_fail.4109275641 |
Short name | T776 |
Test name | |
Test status | |
Simulation time | 1299508308 ps |
CPU time | 3.69 seconds |
Started | Aug 13 06:29:59 PM PDT 24 |
Finished | Aug 13 06:30:03 PM PDT 24 |
Peak memory | 242780 kb |
Host | smart-872aa451-1c47-4c99-adde-42e4f43972b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4109275641 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 276.otp_ctrl_init_fail.4109275641 |
Directory | /workspace/276.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/277.otp_ctrl_init_fail.962804443 |
Short name | T902 |
Test name | |
Test status | |
Simulation time | 1389456177 ps |
CPU time | 4.5 seconds |
Started | Aug 13 06:30:07 PM PDT 24 |
Finished | Aug 13 06:30:12 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-a1dd25a4-1934-4687-bb40-215f929e05e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=962804443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 277.otp_ctrl_init_fail.962804443 |
Directory | /workspace/277.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/278.otp_ctrl_init_fail.1870199567 |
Short name | T221 |
Test name | |
Test status | |
Simulation time | 162675154 ps |
CPU time | 4.77 seconds |
Started | Aug 13 06:30:02 PM PDT 24 |
Finished | Aug 13 06:30:07 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-5207b6b7-7e96-4509-a0df-1aedf4b85243 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1870199567 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 278.otp_ctrl_init_fail.1870199567 |
Directory | /workspace/278.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_alert_test.1192335349 |
Short name | T414 |
Test name | |
Test status | |
Simulation time | 171988739 ps |
CPU time | 2.19 seconds |
Started | Aug 13 06:27:52 PM PDT 24 |
Finished | Aug 13 06:27:54 PM PDT 24 |
Peak memory | 240828 kb |
Host | smart-228aa19a-6897-4219-ba59-8eb50eff3e97 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1192335349 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_alert_test.1192335349 |
Directory | /workspace/28.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_check_fail.3854603864 |
Short name | T496 |
Test name | |
Test status | |
Simulation time | 1308322260 ps |
CPU time | 14.64 seconds |
Started | Aug 13 06:27:54 PM PDT 24 |
Finished | Aug 13 06:28:09 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-b355dbe1-b603-4482-9928-05cf0bacf8ea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3854603864 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_check_fail.3854603864 |
Directory | /workspace/28.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_dai_errs.2758454291 |
Short name | T990 |
Test name | |
Test status | |
Simulation time | 615795055 ps |
CPU time | 19.72 seconds |
Started | Aug 13 06:27:54 PM PDT 24 |
Finished | Aug 13 06:28:14 PM PDT 24 |
Peak memory | 242636 kb |
Host | smart-2490a724-1e8b-4eea-84e1-5fbb1cf34d7d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2758454291 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_errs.2758454291 |
Directory | /workspace/28.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_dai_lock.214168128 |
Short name | T114 |
Test name | |
Test status | |
Simulation time | 2691996452 ps |
CPU time | 16.61 seconds |
Started | Aug 13 06:27:50 PM PDT 24 |
Finished | Aug 13 06:28:07 PM PDT 24 |
Peak memory | 242856 kb |
Host | smart-f3cb1408-2366-4b1e-a246-7c9531b9754f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=214168128 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_lock.214168128 |
Directory | /workspace/28.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_init_fail.2869544888 |
Short name | T739 |
Test name | |
Test status | |
Simulation time | 139917325 ps |
CPU time | 3.47 seconds |
Started | Aug 13 06:27:56 PM PDT 24 |
Finished | Aug 13 06:28:00 PM PDT 24 |
Peak memory | 242764 kb |
Host | smart-35440d35-3f39-4bc6-b597-941f84a5041d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2869544888 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_init_fail.2869544888 |
Directory | /workspace/28.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_macro_errs.3319293387 |
Short name | T1046 |
Test name | |
Test status | |
Simulation time | 920831020 ps |
CPU time | 15.12 seconds |
Started | Aug 13 06:27:49 PM PDT 24 |
Finished | Aug 13 06:28:04 PM PDT 24 |
Peak memory | 246092 kb |
Host | smart-ee0c0e7d-36d8-426f-a27d-eb72c9421074 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3319293387 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_macro_errs.3319293387 |
Directory | /workspace/28.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_key_req.4162203519 |
Short name | T650 |
Test name | |
Test status | |
Simulation time | 837429821 ps |
CPU time | 17.86 seconds |
Started | Aug 13 06:27:50 PM PDT 24 |
Finished | Aug 13 06:28:08 PM PDT 24 |
Peak memory | 242844 kb |
Host | smart-969d70f9-3cf4-455c-be31-717e22f941be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4162203519 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_key_req.4162203519 |
Directory | /workspace/28.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_lc_esc.3106634482 |
Short name | T249 |
Test name | |
Test status | |
Simulation time | 828534708 ps |
CPU time | 17.79 seconds |
Started | Aug 13 06:27:49 PM PDT 24 |
Finished | Aug 13 06:28:07 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-0f2a6e31-18b6-4cbd-a398-e21e4670ace8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3106634482 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_esc.3106634482 |
Directory | /workspace/28.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_lc_req.2443943393 |
Short name | T1164 |
Test name | |
Test status | |
Simulation time | 2196118066 ps |
CPU time | 18.09 seconds |
Started | Aug 13 06:27:50 PM PDT 24 |
Finished | Aug 13 06:28:08 PM PDT 24 |
Peak memory | 242844 kb |
Host | smart-f1eeb9ce-cd55-42b1-af88-c7e697ea59bc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2443943393 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_req.2443943393 |
Directory | /workspace/28.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_regwen.200225014 |
Short name | T861 |
Test name | |
Test status | |
Simulation time | 469083820 ps |
CPU time | 4.83 seconds |
Started | Aug 13 06:27:56 PM PDT 24 |
Finished | Aug 13 06:28:01 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-8c941bce-1fee-45d1-8867-1de7e5e57d83 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=200225014 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_regwen.200225014 |
Directory | /workspace/28.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_smoke.940245212 |
Short name | T851 |
Test name | |
Test status | |
Simulation time | 1927141768 ps |
CPU time | 11.25 seconds |
Started | Aug 13 06:27:51 PM PDT 24 |
Finished | Aug 13 06:28:03 PM PDT 24 |
Peak memory | 242768 kb |
Host | smart-6dcc9258-4142-4c9f-a272-bc00735bbd65 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=940245212 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_smoke.940245212 |
Directory | /workspace/28.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_stress_all.576640372 |
Short name | T1098 |
Test name | |
Test status | |
Simulation time | 8358820081 ps |
CPU time | 46.08 seconds |
Started | Aug 13 06:27:49 PM PDT 24 |
Finished | Aug 13 06:28:35 PM PDT 24 |
Peak memory | 243836 kb |
Host | smart-489488e2-7dcc-46f3-8c75-a712315922a6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=576640372 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all. 576640372 |
Directory | /workspace/28.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_test_access.1141237989 |
Short name | T1151 |
Test name | |
Test status | |
Simulation time | 886368543 ps |
CPU time | 34.75 seconds |
Started | Aug 13 06:27:50 PM PDT 24 |
Finished | Aug 13 06:28:25 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-3b72403f-5cc7-4387-9c09-7e2a457d1b1a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1141237989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_test_access.1141237989 |
Directory | /workspace/28.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/280.otp_ctrl_init_fail.615833829 |
Short name | T186 |
Test name | |
Test status | |
Simulation time | 157640955 ps |
CPU time | 4.44 seconds |
Started | Aug 13 06:30:03 PM PDT 24 |
Finished | Aug 13 06:30:08 PM PDT 24 |
Peak memory | 241792 kb |
Host | smart-441882fe-756d-44c8-a50f-6d357f526bf3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=615833829 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 280.otp_ctrl_init_fail.615833829 |
Directory | /workspace/280.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/281.otp_ctrl_init_fail.215493862 |
Short name | T1063 |
Test name | |
Test status | |
Simulation time | 189386206 ps |
CPU time | 3.17 seconds |
Started | Aug 13 06:30:00 PM PDT 24 |
Finished | Aug 13 06:30:04 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-a3e53b15-12f3-4628-ba44-be291a25ea76 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=215493862 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 281.otp_ctrl_init_fail.215493862 |
Directory | /workspace/281.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/282.otp_ctrl_init_fail.2877245559 |
Short name | T1036 |
Test name | |
Test status | |
Simulation time | 94723231 ps |
CPU time | 3.84 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-1a061bb3-ba62-4061-8b7c-c1b172c0e287 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2877245559 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 282.otp_ctrl_init_fail.2877245559 |
Directory | /workspace/282.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/283.otp_ctrl_init_fail.3746005539 |
Short name | T911 |
Test name | |
Test status | |
Simulation time | 1971459744 ps |
CPU time | 5.97 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:07 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-eefc0b20-26e6-4dd5-bafe-da2d173f803a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3746005539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 283.otp_ctrl_init_fail.3746005539 |
Directory | /workspace/283.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/284.otp_ctrl_init_fail.4123499199 |
Short name | T510 |
Test name | |
Test status | |
Simulation time | 601383392 ps |
CPU time | 4.48 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:06 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-a2136554-e385-4408-92d5-11ce3a86ce77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4123499199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 284.otp_ctrl_init_fail.4123499199 |
Directory | /workspace/284.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/285.otp_ctrl_init_fail.5582550 |
Short name | T813 |
Test name | |
Test status | |
Simulation time | 264318896 ps |
CPU time | 4.94 seconds |
Started | Aug 13 06:30:00 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-9d8722dd-e2b2-4409-9546-7d5c56370e26 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=5582550 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 285.otp_ctrl_init_fail.5582550 |
Directory | /workspace/285.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/286.otp_ctrl_init_fail.3288477353 |
Short name | T662 |
Test name | |
Test status | |
Simulation time | 2497148412 ps |
CPU time | 6.82 seconds |
Started | Aug 13 06:29:59 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-ba9465ee-caf5-4fea-999b-984205f80697 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3288477353 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 286.otp_ctrl_init_fail.3288477353 |
Directory | /workspace/286.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/287.otp_ctrl_init_fail.1033469843 |
Short name | T679 |
Test name | |
Test status | |
Simulation time | 223878039 ps |
CPU time | 3.88 seconds |
Started | Aug 13 06:30:03 PM PDT 24 |
Finished | Aug 13 06:30:07 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-2cc878fb-3743-48df-8145-f55ce11f4ce9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1033469843 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 287.otp_ctrl_init_fail.1033469843 |
Directory | /workspace/287.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/288.otp_ctrl_init_fail.2736719076 |
Short name | T513 |
Test name | |
Test status | |
Simulation time | 548419282 ps |
CPU time | 4.78 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:06 PM PDT 24 |
Peak memory | 242588 kb |
Host | smart-20cb684f-6265-4f29-81e0-56164b0b5156 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2736719076 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 288.otp_ctrl_init_fail.2736719076 |
Directory | /workspace/288.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/289.otp_ctrl_init_fail.3302199290 |
Short name | T645 |
Test name | |
Test status | |
Simulation time | 131168123 ps |
CPU time | 3.58 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-47c9ade1-0e5b-48aa-a89a-b6facc00d902 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3302199290 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 289.otp_ctrl_init_fail.3302199290 |
Directory | /workspace/289.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_alert_test.3522910484 |
Short name | T1032 |
Test name | |
Test status | |
Simulation time | 201380873 ps |
CPU time | 1.73 seconds |
Started | Aug 13 06:27:58 PM PDT 24 |
Finished | Aug 13 06:28:00 PM PDT 24 |
Peak memory | 240872 kb |
Host | smart-a6b7f8bd-4ce1-43dc-8e45-26297046f0f1 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3522910484 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_alert_test.3522910484 |
Directory | /workspace/29.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_check_fail.4169995213 |
Short name | T95 |
Test name | |
Test status | |
Simulation time | 3811333227 ps |
CPU time | 21.61 seconds |
Started | Aug 13 06:27:54 PM PDT 24 |
Finished | Aug 13 06:28:16 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-0423ec8e-a04f-44c9-a5f7-c88291738575 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4169995213 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_check_fail.4169995213 |
Directory | /workspace/29.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_dai_errs.2117434129 |
Short name | T817 |
Test name | |
Test status | |
Simulation time | 2057895057 ps |
CPU time | 23.38 seconds |
Started | Aug 13 06:28:02 PM PDT 24 |
Finished | Aug 13 06:28:25 PM PDT 24 |
Peak memory | 242804 kb |
Host | smart-4f42093b-d72e-4cfa-be5b-ac5b231ece3a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2117434129 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_errs.2117434129 |
Directory | /workspace/29.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_dai_lock.1291430907 |
Short name | T467 |
Test name | |
Test status | |
Simulation time | 4012254488 ps |
CPU time | 31.27 seconds |
Started | Aug 13 06:27:50 PM PDT 24 |
Finished | Aug 13 06:28:21 PM PDT 24 |
Peak memory | 243312 kb |
Host | smart-b53f3b36-1ce7-4dc3-8b6b-b8f3cb0734a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1291430907 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_lock.1291430907 |
Directory | /workspace/29.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_init_fail.1760849608 |
Short name | T241 |
Test name | |
Test status | |
Simulation time | 306868731 ps |
CPU time | 4.86 seconds |
Started | Aug 13 06:27:49 PM PDT 24 |
Finished | Aug 13 06:27:54 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-032a178b-e39c-4906-8511-c4d854ed1031 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1760849608 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_init_fail.1760849608 |
Directory | /workspace/29.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_macro_errs.2517608650 |
Short name | T554 |
Test name | |
Test status | |
Simulation time | 3292859185 ps |
CPU time | 13.95 seconds |
Started | Aug 13 06:27:49 PM PDT 24 |
Finished | Aug 13 06:28:03 PM PDT 24 |
Peak memory | 242848 kb |
Host | smart-285fde5c-bde6-4eeb-8290-7e7f0265e73b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2517608650 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_macro_errs.2517608650 |
Directory | /workspace/29.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_key_req.3122815136 |
Short name | T518 |
Test name | |
Test status | |
Simulation time | 584689535 ps |
CPU time | 16.35 seconds |
Started | Aug 13 06:27:51 PM PDT 24 |
Finished | Aug 13 06:28:08 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-f1a39d03-f5e7-446b-80f9-f728b66e50d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3122815136 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_key_req.3122815136 |
Directory | /workspace/29.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_lc_esc.2511859683 |
Short name | T420 |
Test name | |
Test status | |
Simulation time | 215475839 ps |
CPU time | 5.93 seconds |
Started | Aug 13 06:27:54 PM PDT 24 |
Finished | Aug 13 06:28:00 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-3f9124e9-9acc-4bc2-9191-74040fc39960 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2511859683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_esc.2511859683 |
Directory | /workspace/29.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_lc_req.2593611529 |
Short name | T363 |
Test name | |
Test status | |
Simulation time | 754053922 ps |
CPU time | 19.05 seconds |
Started | Aug 13 06:27:51 PM PDT 24 |
Finished | Aug 13 06:28:11 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-b3a3b1b3-aeff-43fd-946e-a755111bce86 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2593611529 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_req.2593611529 |
Directory | /workspace/29.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_smoke.1790616556 |
Short name | T585 |
Test name | |
Test status | |
Simulation time | 3753056214 ps |
CPU time | 14.66 seconds |
Started | Aug 13 06:27:49 PM PDT 24 |
Finished | Aug 13 06:28:04 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-e6fe1fd4-cead-4a53-adbf-f2124e6dabb1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1790616556 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_smoke.1790616556 |
Directory | /workspace/29.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_stress_all.923171232 |
Short name | T305 |
Test name | |
Test status | |
Simulation time | 13997357389 ps |
CPU time | 76.73 seconds |
Started | Aug 13 06:28:02 PM PDT 24 |
Finished | Aug 13 06:29:19 PM PDT 24 |
Peak memory | 248292 kb |
Host | smart-37448f8e-789e-4555-b70a-d4ec6423c48d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=923171232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all. 923171232 |
Directory | /workspace/29.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_stress_all_with_rand_reset.1308169760 |
Short name | T28 |
Test name | |
Test status | |
Simulation time | 2005648313 ps |
CPU time | 55.11 seconds |
Started | Aug 13 06:27:57 PM PDT 24 |
Finished | Aug 13 06:28:53 PM PDT 24 |
Peak memory | 249116 kb |
Host | smart-04be6a97-a489-43d8-bd37-7872af0c3cef |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1308169760 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all_with_rand_reset.1308169760 |
Directory | /workspace/29.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_test_access.2041104664 |
Short name | T429 |
Test name | |
Test status | |
Simulation time | 1027008859 ps |
CPU time | 11.19 seconds |
Started | Aug 13 06:27:59 PM PDT 24 |
Finished | Aug 13 06:28:10 PM PDT 24 |
Peak memory | 242588 kb |
Host | smart-495b0aba-f926-4bc4-85d3-070ee2e9a1c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2041104664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_test_access.2041104664 |
Directory | /workspace/29.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/290.otp_ctrl_init_fail.2690617908 |
Short name | T886 |
Test name | |
Test status | |
Simulation time | 1864502414 ps |
CPU time | 4.4 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-f621a8eb-be50-4c2c-a98c-c02f4a2a2a0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2690617908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 290.otp_ctrl_init_fail.2690617908 |
Directory | /workspace/290.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/291.otp_ctrl_init_fail.2205054447 |
Short name | T144 |
Test name | |
Test status | |
Simulation time | 182674105 ps |
CPU time | 3.96 seconds |
Started | Aug 13 06:30:02 PM PDT 24 |
Finished | Aug 13 06:30:06 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-e9388bb6-d40e-44af-b912-02d50028b218 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2205054447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 291.otp_ctrl_init_fail.2205054447 |
Directory | /workspace/291.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/292.otp_ctrl_init_fail.1237655325 |
Short name | T855 |
Test name | |
Test status | |
Simulation time | 154509678 ps |
CPU time | 3.22 seconds |
Started | Aug 13 06:30:00 PM PDT 24 |
Finished | Aug 13 06:30:04 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-07e04406-1239-48f1-a567-3a9de3f8db53 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1237655325 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 292.otp_ctrl_init_fail.1237655325 |
Directory | /workspace/292.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/293.otp_ctrl_init_fail.3681468030 |
Short name | T770 |
Test name | |
Test status | |
Simulation time | 342638910 ps |
CPU time | 4.63 seconds |
Started | Aug 13 06:30:15 PM PDT 24 |
Finished | Aug 13 06:30:20 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-aa9c2d2b-276e-4d08-b572-2e2266abbfb4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3681468030 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 293.otp_ctrl_init_fail.3681468030 |
Directory | /workspace/293.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/294.otp_ctrl_init_fail.1961045000 |
Short name | T195 |
Test name | |
Test status | |
Simulation time | 1415682811 ps |
CPU time | 4.65 seconds |
Started | Aug 13 06:30:00 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-9d70fae9-7f7d-4b39-af8d-31b3bfb580ea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1961045000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 294.otp_ctrl_init_fail.1961045000 |
Directory | /workspace/294.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/295.otp_ctrl_init_fail.43409602 |
Short name | T587 |
Test name | |
Test status | |
Simulation time | 185453193 ps |
CPU time | 3.67 seconds |
Started | Aug 13 06:30:02 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242648 kb |
Host | smart-5b61eb21-7189-4b66-a267-eca3679f123d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=43409602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 295.otp_ctrl_init_fail.43409602 |
Directory | /workspace/295.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/296.otp_ctrl_init_fail.2057504963 |
Short name | T969 |
Test name | |
Test status | |
Simulation time | 505427871 ps |
CPU time | 3.9 seconds |
Started | Aug 13 06:29:58 PM PDT 24 |
Finished | Aug 13 06:30:02 PM PDT 24 |
Peak memory | 242604 kb |
Host | smart-b549bcca-6ce7-4e71-95ce-4cbd89681209 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2057504963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 296.otp_ctrl_init_fail.2057504963 |
Directory | /workspace/296.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/297.otp_ctrl_init_fail.1071786603 |
Short name | T63 |
Test name | |
Test status | |
Simulation time | 1638625502 ps |
CPU time | 5.56 seconds |
Started | Aug 13 06:30:01 PM PDT 24 |
Finished | Aug 13 06:30:07 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-a3a3a2e6-3eec-4be2-b2a9-940c3f284805 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1071786603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 297.otp_ctrl_init_fail.1071786603 |
Directory | /workspace/297.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/298.otp_ctrl_init_fail.389475703 |
Short name | T708 |
Test name | |
Test status | |
Simulation time | 327339796 ps |
CPU time | 3.31 seconds |
Started | Aug 13 06:30:02 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-39decbde-3510-45b6-8a7c-868ff8000898 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=389475703 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 298.otp_ctrl_init_fail.389475703 |
Directory | /workspace/298.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/299.otp_ctrl_init_fail.3043216086 |
Short name | T112 |
Test name | |
Test status | |
Simulation time | 186145495 ps |
CPU time | 3.13 seconds |
Started | Aug 13 06:30:17 PM PDT 24 |
Finished | Aug 13 06:30:20 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-a71f81c5-7829-4678-a219-0eef24f24577 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3043216086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 299.otp_ctrl_init_fail.3043216086 |
Directory | /workspace/299.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_alert_test.1275721990 |
Short name | T1116 |
Test name | |
Test status | |
Simulation time | 98722774 ps |
CPU time | 1.68 seconds |
Started | Aug 13 06:26:59 PM PDT 24 |
Finished | Aug 13 06:27:01 PM PDT 24 |
Peak memory | 240676 kb |
Host | smart-5556c744-7755-4143-8ce3-699f09d24eac |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1275721990 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_alert_test.1275721990 |
Directory | /workspace/3.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_background_chks.3783958112 |
Short name | T548 |
Test name | |
Test status | |
Simulation time | 1060931311 ps |
CPU time | 11.14 seconds |
Started | Aug 13 06:26:58 PM PDT 24 |
Finished | Aug 13 06:27:09 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-98f54b27-6b06-4d49-b628-ba363a5270bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3783958112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_background_chks.3783958112 |
Directory | /workspace/3.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_check_fail.2988953576 |
Short name | T945 |
Test name | |
Test status | |
Simulation time | 171550047 ps |
CPU time | 3.55 seconds |
Started | Aug 13 06:26:58 PM PDT 24 |
Finished | Aug 13 06:27:01 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-adf09ef7-f6b3-4224-8df5-5ad7f9703eea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2988953576 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_check_fail.2988953576 |
Directory | /workspace/3.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_dai_errs.1289735719 |
Short name | T435 |
Test name | |
Test status | |
Simulation time | 16523562383 ps |
CPU time | 54.6 seconds |
Started | Aug 13 06:26:55 PM PDT 24 |
Finished | Aug 13 06:27:50 PM PDT 24 |
Peak memory | 247924 kb |
Host | smart-7334760d-397c-434b-a1f6-ab7c9611aafd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1289735719 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_errs.1289735719 |
Directory | /workspace/3.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_dai_lock.469468432 |
Short name | T940 |
Test name | |
Test status | |
Simulation time | 749786581 ps |
CPU time | 14.98 seconds |
Started | Aug 13 06:26:53 PM PDT 24 |
Finished | Aug 13 06:27:08 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-850b3d28-cec3-4858-8526-fd3a89eb72da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=469468432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_lock.469468432 |
Directory | /workspace/3.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_init_fail.3220677750 |
Short name | T143 |
Test name | |
Test status | |
Simulation time | 107658200 ps |
CPU time | 3.91 seconds |
Started | Aug 13 06:27:00 PM PDT 24 |
Finished | Aug 13 06:27:04 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-af398963-b12d-4c28-9139-5f198c3ad6d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3220677750 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_init_fail.3220677750 |
Directory | /workspace/3.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_macro_errs.1417447734 |
Short name | T166 |
Test name | |
Test status | |
Simulation time | 4342346774 ps |
CPU time | 19.44 seconds |
Started | Aug 13 06:26:54 PM PDT 24 |
Finished | Aug 13 06:27:13 PM PDT 24 |
Peak memory | 245516 kb |
Host | smart-826fce30-5318-4cc7-b357-37beeb99af9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1417447734 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_macro_errs.1417447734 |
Directory | /workspace/3.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_key_req.2931577000 |
Short name | T944 |
Test name | |
Test status | |
Simulation time | 415965776 ps |
CPU time | 5.82 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:03 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-5484a54e-e6a3-4b69-bbc6-cb9a0bde90dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2931577000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_key_req.2931577000 |
Directory | /workspace/3.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_lc_esc.3563457734 |
Short name | T766 |
Test name | |
Test status | |
Simulation time | 6140652126 ps |
CPU time | 17.22 seconds |
Started | Aug 13 06:26:59 PM PDT 24 |
Finished | Aug 13 06:27:16 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-e73d9454-c027-48ac-bd68-e2dbd5bfdc5a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3563457734 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_esc.3563457734 |
Directory | /workspace/3.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_lc_req.1756634552 |
Short name | T893 |
Test name | |
Test status | |
Simulation time | 447472316 ps |
CPU time | 13.93 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:11 PM PDT 24 |
Peak memory | 242436 kb |
Host | smart-89f7e209-2ecc-4217-b0a2-b338d6750397 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1756634552 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_req.1756634552 |
Directory | /workspace/3.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_regwen.2502854337 |
Short name | T677 |
Test name | |
Test status | |
Simulation time | 141100028 ps |
CPU time | 4.61 seconds |
Started | Aug 13 06:27:00 PM PDT 24 |
Finished | Aug 13 06:27:05 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-96d38561-771c-44c4-b05d-73e507c6c605 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2502854337 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_regwen.2502854337 |
Directory | /workspace/3.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_sec_cm.3089311780 |
Short name | T229 |
Test name | |
Test status | |
Simulation time | 29478495271 ps |
CPU time | 189.54 seconds |
Started | Aug 13 06:26:55 PM PDT 24 |
Finished | Aug 13 06:30:05 PM PDT 24 |
Peak memory | 268044 kb |
Host | smart-9ce575d4-73c9-484e-948f-c9947415a8af |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3089311780 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_sec_cm.3089311780 |
Directory | /workspace/3.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_smoke.1502132916 |
Short name | T760 |
Test name | |
Test status | |
Simulation time | 159273981 ps |
CPU time | 3.74 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:01 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-4107df9f-739e-4e1e-b8bc-5da134289686 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1502132916 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_smoke.1502132916 |
Directory | /workspace/3.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_stress_all.2575072539 |
Short name | T997 |
Test name | |
Test status | |
Simulation time | 20086030116 ps |
CPU time | 186.56 seconds |
Started | Aug 13 06:27:00 PM PDT 24 |
Finished | Aug 13 06:30:06 PM PDT 24 |
Peak memory | 250264 kb |
Host | smart-3bbd5436-1cd8-4d14-b34b-e17949408804 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2575072539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all. 2575072539 |
Directory | /workspace/3.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_test_access.2723555619 |
Short name | T852 |
Test name | |
Test status | |
Simulation time | 3004050522 ps |
CPU time | 30.78 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:28 PM PDT 24 |
Peak memory | 243088 kb |
Host | smart-f5ebcd3a-7b92-41e1-bea2-30897ff161da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2723555619 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_test_access.2723555619 |
Directory | /workspace/3.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_alert_test.1788382443 |
Short name | T297 |
Test name | |
Test status | |
Simulation time | 560353840 ps |
CPU time | 2.11 seconds |
Started | Aug 13 06:28:00 PM PDT 24 |
Finished | Aug 13 06:28:03 PM PDT 24 |
Peak memory | 240604 kb |
Host | smart-2f89599d-9523-4fd2-8206-c1fdf71fd41d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1788382443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_alert_test.1788382443 |
Directory | /workspace/30.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_dai_errs.684930946 |
Short name | T810 |
Test name | |
Test status | |
Simulation time | 790823036 ps |
CPU time | 19.66 seconds |
Started | Aug 13 06:27:59 PM PDT 24 |
Finished | Aug 13 06:28:18 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-8b60c12d-a5c4-4d54-9c6e-ce0ace55d4db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=684930946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_errs.684930946 |
Directory | /workspace/30.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_dai_lock.1271210491 |
Short name | T610 |
Test name | |
Test status | |
Simulation time | 149614017 ps |
CPU time | 5.13 seconds |
Started | Aug 13 06:27:56 PM PDT 24 |
Finished | Aug 13 06:28:01 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-a2cdba0c-54f1-402b-ab79-4add868b722d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1271210491 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_lock.1271210491 |
Directory | /workspace/30.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_init_fail.3188241459 |
Short name | T568 |
Test name | |
Test status | |
Simulation time | 426867570 ps |
CPU time | 4.92 seconds |
Started | Aug 13 06:27:56 PM PDT 24 |
Finished | Aug 13 06:28:02 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-adbb6ba6-7e95-4b78-b1b2-df31e6dae6e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3188241459 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_init_fail.3188241459 |
Directory | /workspace/30.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_macro_errs.3286255573 |
Short name | T174 |
Test name | |
Test status | |
Simulation time | 3344207057 ps |
CPU time | 37.47 seconds |
Started | Aug 13 06:28:00 PM PDT 24 |
Finished | Aug 13 06:28:38 PM PDT 24 |
Peak memory | 253488 kb |
Host | smart-27e0593b-8ae1-460d-a73c-f834ce08f221 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3286255573 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_macro_errs.3286255573 |
Directory | /workspace/30.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_key_req.881382957 |
Short name | T468 |
Test name | |
Test status | |
Simulation time | 1131784969 ps |
CPU time | 14.42 seconds |
Started | Aug 13 06:27:59 PM PDT 24 |
Finished | Aug 13 06:28:13 PM PDT 24 |
Peak memory | 249052 kb |
Host | smart-5d94fe37-1ae0-416e-bce8-bc0efc2f07dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=881382957 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_key_req.881382957 |
Directory | /workspace/30.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_lc_esc.1190205273 |
Short name | T482 |
Test name | |
Test status | |
Simulation time | 356721921 ps |
CPU time | 4.99 seconds |
Started | Aug 13 06:27:56 PM PDT 24 |
Finished | Aug 13 06:28:02 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-2048c3bc-64f3-451c-a51a-eef41b7b36e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1190205273 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_esc.1190205273 |
Directory | /workspace/30.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_lc_req.390066977 |
Short name | T224 |
Test name | |
Test status | |
Simulation time | 745397472 ps |
CPU time | 15.24 seconds |
Started | Aug 13 06:27:58 PM PDT 24 |
Finished | Aug 13 06:28:13 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-8f6b5249-c90a-4648-81bd-feafb04e5184 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=390066977 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_req.390066977 |
Directory | /workspace/30.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_regwen.87025331 |
Short name | T337 |
Test name | |
Test status | |
Simulation time | 90863152 ps |
CPU time | 3.16 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:10 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-01bd4e05-f391-4c11-85c7-0495890f0c08 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=87025331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_regwen.87025331 |
Directory | /workspace/30.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_smoke.1008798017 |
Short name | T427 |
Test name | |
Test status | |
Simulation time | 1036085337 ps |
CPU time | 9.03 seconds |
Started | Aug 13 06:28:02 PM PDT 24 |
Finished | Aug 13 06:28:11 PM PDT 24 |
Peak memory | 249184 kb |
Host | smart-1d8c0d16-b8a8-43bd-b33f-a8749e9d2b3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1008798017 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_smoke.1008798017 |
Directory | /workspace/30.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_stress_all.155058650 |
Short name | T306 |
Test name | |
Test status | |
Simulation time | 133113764416 ps |
CPU time | 781.11 seconds |
Started | Aug 13 06:28:01 PM PDT 24 |
Finished | Aug 13 06:41:03 PM PDT 24 |
Peak memory | 290376 kb |
Host | smart-443eb4a1-b966-441b-bfa4-ae0e01fd5e49 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=155058650 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_stress_all. 155058650 |
Directory | /workspace/30.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_test_access.2081740267 |
Short name | T527 |
Test name | |
Test status | |
Simulation time | 3581538226 ps |
CPU time | 33.53 seconds |
Started | Aug 13 06:27:59 PM PDT 24 |
Finished | Aug 13 06:28:32 PM PDT 24 |
Peak memory | 243980 kb |
Host | smart-658ba1f1-e9c9-4c6e-9d0f-db566c0f82fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2081740267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_test_access.2081740267 |
Directory | /workspace/30.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_alert_test.3484741922 |
Short name | T884 |
Test name | |
Test status | |
Simulation time | 191109772 ps |
CPU time | 1.86 seconds |
Started | Aug 13 06:28:03 PM PDT 24 |
Finished | Aug 13 06:28:05 PM PDT 24 |
Peak memory | 240748 kb |
Host | smart-6e2c927c-eff8-438f-8cb1-c34c172dce19 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3484741922 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_alert_test.3484741922 |
Directory | /workspace/31.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_check_fail.1076061921 |
Short name | T938 |
Test name | |
Test status | |
Simulation time | 10327562336 ps |
CPU time | 25.39 seconds |
Started | Aug 13 06:27:57 PM PDT 24 |
Finished | Aug 13 06:28:22 PM PDT 24 |
Peak memory | 243476 kb |
Host | smart-7419078d-4334-4df0-bd86-5687b4e71125 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1076061921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_check_fail.1076061921 |
Directory | /workspace/31.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_dai_errs.173931038 |
Short name | T170 |
Test name | |
Test status | |
Simulation time | 627587162 ps |
CPU time | 18.66 seconds |
Started | Aug 13 06:27:58 PM PDT 24 |
Finished | Aug 13 06:28:17 PM PDT 24 |
Peak memory | 242732 kb |
Host | smart-03aec4f4-f7e6-420e-ac72-a1b5469ec5e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=173931038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_errs.173931038 |
Directory | /workspace/31.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_dai_lock.2485038503 |
Short name | T558 |
Test name | |
Test status | |
Simulation time | 2682154224 ps |
CPU time | 7.22 seconds |
Started | Aug 13 06:28:02 PM PDT 24 |
Finished | Aug 13 06:28:09 PM PDT 24 |
Peak memory | 243264 kb |
Host | smart-8dc027fa-283d-4e44-809b-49a6f2358e9c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2485038503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_lock.2485038503 |
Directory | /workspace/31.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_init_fail.3098184393 |
Short name | T941 |
Test name | |
Test status | |
Simulation time | 97114572 ps |
CPU time | 3.17 seconds |
Started | Aug 13 06:27:59 PM PDT 24 |
Finished | Aug 13 06:28:02 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-814fc46f-2c87-4ead-b7ec-97a851eaa8be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3098184393 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_init_fail.3098184393 |
Directory | /workspace/31.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_macro_errs.1824231125 |
Short name | T425 |
Test name | |
Test status | |
Simulation time | 262327650 ps |
CPU time | 3.92 seconds |
Started | Aug 13 06:28:00 PM PDT 24 |
Finished | Aug 13 06:28:04 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-5c0a771e-3694-4863-a0f1-2aa24e5ffbeb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1824231125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_macro_errs.1824231125 |
Directory | /workspace/31.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_key_req.218049449 |
Short name | T1067 |
Test name | |
Test status | |
Simulation time | 1660030919 ps |
CPU time | 37.81 seconds |
Started | Aug 13 06:28:03 PM PDT 24 |
Finished | Aug 13 06:28:41 PM PDT 24 |
Peak memory | 249124 kb |
Host | smart-6fbaa75d-da17-4d62-bc70-efa327a06542 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=218049449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_key_req.218049449 |
Directory | /workspace/31.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_lc_esc.788959519 |
Short name | T1121 |
Test name | |
Test status | |
Simulation time | 331828415 ps |
CPU time | 4.25 seconds |
Started | Aug 13 06:27:59 PM PDT 24 |
Finished | Aug 13 06:28:03 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-0f4e046a-9711-4626-9adf-a4ec19d8e287 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=788959519 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_esc.788959519 |
Directory | /workspace/31.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_lc_req.215707870 |
Short name | T351 |
Test name | |
Test status | |
Simulation time | 1819314195 ps |
CPU time | 16.21 seconds |
Started | Aug 13 06:28:02 PM PDT 24 |
Finished | Aug 13 06:28:18 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-ac5f462f-3e3c-4eed-a6b9-00f634e6dc8d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=215707870 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_req.215707870 |
Directory | /workspace/31.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_regwen.3280204645 |
Short name | T1031 |
Test name | |
Test status | |
Simulation time | 1064226745 ps |
CPU time | 11.01 seconds |
Started | Aug 13 06:28:06 PM PDT 24 |
Finished | Aug 13 06:28:18 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-44d49acf-6296-4eb2-905d-311a01fa1b0c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3280204645 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_regwen.3280204645 |
Directory | /workspace/31.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_smoke.1851019259 |
Short name | T689 |
Test name | |
Test status | |
Simulation time | 667363302 ps |
CPU time | 5.68 seconds |
Started | Aug 13 06:28:02 PM PDT 24 |
Finished | Aug 13 06:28:08 PM PDT 24 |
Peak memory | 249068 kb |
Host | smart-a9a51e5a-0771-46f1-8b02-7cd35b051cb1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1851019259 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_smoke.1851019259 |
Directory | /workspace/31.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_stress_all.1019740850 |
Short name | T796 |
Test name | |
Test status | |
Simulation time | 21182377384 ps |
CPU time | 158.98 seconds |
Started | Aug 13 06:27:59 PM PDT 24 |
Finished | Aug 13 06:30:38 PM PDT 24 |
Peak memory | 249104 kb |
Host | smart-d0d92447-74cf-42c3-804a-d474c08a295c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1019740850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all .1019740850 |
Directory | /workspace/31.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_stress_all_with_rand_reset.2798107603 |
Short name | T887 |
Test name | |
Test status | |
Simulation time | 39907815711 ps |
CPU time | 112.91 seconds |
Started | Aug 13 06:27:55 PM PDT 24 |
Finished | Aug 13 06:29:48 PM PDT 24 |
Peak memory | 257548 kb |
Host | smart-65f306f9-4002-450c-b1a3-ba19eacfd90e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2798107603 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all_with_rand_reset.2798107603 |
Directory | /workspace/31.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_test_access.1588850908 |
Short name | T633 |
Test name | |
Test status | |
Simulation time | 529290747 ps |
CPU time | 12.93 seconds |
Started | Aug 13 06:28:06 PM PDT 24 |
Finished | Aug 13 06:28:19 PM PDT 24 |
Peak memory | 242588 kb |
Host | smart-e96819db-91cd-446c-b8e4-8dfe0bf455e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1588850908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_test_access.1588850908 |
Directory | /workspace/31.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_alert_test.1716564403 |
Short name | T627 |
Test name | |
Test status | |
Simulation time | 57350761 ps |
CPU time | 1.71 seconds |
Started | Aug 13 06:28:03 PM PDT 24 |
Finished | Aug 13 06:28:05 PM PDT 24 |
Peak memory | 240540 kb |
Host | smart-d747808b-2940-4ed4-9bd8-3ff1425da153 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1716564403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_alert_test.1716564403 |
Directory | /workspace/32.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_check_fail.3890725700 |
Short name | T80 |
Test name | |
Test status | |
Simulation time | 478843288 ps |
CPU time | 17.44 seconds |
Started | Aug 13 06:27:55 PM PDT 24 |
Finished | Aug 13 06:28:13 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-4742360c-420b-44cb-bba3-5871ff6888d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3890725700 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_check_fail.3890725700 |
Directory | /workspace/32.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_dai_errs.906849492 |
Short name | T984 |
Test name | |
Test status | |
Simulation time | 6380801363 ps |
CPU time | 31.9 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:39 PM PDT 24 |
Peak memory | 242924 kb |
Host | smart-6372ad4a-1d39-4047-a56d-ac953a66b082 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=906849492 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_errs.906849492 |
Directory | /workspace/32.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_dai_lock.513341542 |
Short name | T897 |
Test name | |
Test status | |
Simulation time | 1536952054 ps |
CPU time | 34.96 seconds |
Started | Aug 13 06:27:59 PM PDT 24 |
Finished | Aug 13 06:28:34 PM PDT 24 |
Peak memory | 242876 kb |
Host | smart-60d5bda1-2eb8-4caa-8338-903d020f1f93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=513341542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_lock.513341542 |
Directory | /workspace/32.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_init_fail.1743555473 |
Short name | T680 |
Test name | |
Test status | |
Simulation time | 129174174 ps |
CPU time | 3.17 seconds |
Started | Aug 13 06:28:03 PM PDT 24 |
Finished | Aug 13 06:28:06 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-86abb34c-fb23-4c5f-bd48-3417cdcc9b98 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1743555473 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_init_fail.1743555473 |
Directory | /workspace/32.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_macro_errs.1480929269 |
Short name | T706 |
Test name | |
Test status | |
Simulation time | 590749210 ps |
CPU time | 18.14 seconds |
Started | Aug 13 06:28:02 PM PDT 24 |
Finished | Aug 13 06:28:20 PM PDT 24 |
Peak memory | 242716 kb |
Host | smart-9f4e564b-8317-4ea4-b194-6cebdac31d64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1480929269 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_macro_errs.1480929269 |
Directory | /workspace/32.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_key_req.3102140832 |
Short name | T223 |
Test name | |
Test status | |
Simulation time | 4049160962 ps |
CPU time | 30.61 seconds |
Started | Aug 13 06:27:57 PM PDT 24 |
Finished | Aug 13 06:28:28 PM PDT 24 |
Peak memory | 249164 kb |
Host | smart-799fb0b7-880d-4c37-b18b-b89ca1b72ae7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3102140832 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_key_req.3102140832 |
Directory | /workspace/32.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_lc_esc.2079867101 |
Short name | T601 |
Test name | |
Test status | |
Simulation time | 2019979819 ps |
CPU time | 22.44 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:29 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-4f3cc2a9-a16e-4ab4-ab22-8b1ccf6348f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2079867101 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_esc.2079867101 |
Directory | /workspace/32.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_lc_req.2030158175 |
Short name | T41 |
Test name | |
Test status | |
Simulation time | 2143270199 ps |
CPU time | 15.68 seconds |
Started | Aug 13 06:27:59 PM PDT 24 |
Finished | Aug 13 06:28:15 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-c7e22eea-a323-4666-abe2-01725a6b5ed5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2030158175 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_req.2030158175 |
Directory | /workspace/32.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_regwen.4047920298 |
Short name | T345 |
Test name | |
Test status | |
Simulation time | 1283298747 ps |
CPU time | 13.92 seconds |
Started | Aug 13 06:27:56 PM PDT 24 |
Finished | Aug 13 06:28:10 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-e47cf593-bbd7-424c-bddc-b18a4055daa4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4047920298 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_regwen.4047920298 |
Directory | /workspace/32.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_smoke.3152960054 |
Short name | T549 |
Test name | |
Test status | |
Simulation time | 1368715097 ps |
CPU time | 11.14 seconds |
Started | Aug 13 06:28:02 PM PDT 24 |
Finished | Aug 13 06:28:13 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-37c01cad-6512-4322-89a7-9df440a84690 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3152960054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_smoke.3152960054 |
Directory | /workspace/32.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_test_access.4199097314 |
Short name | T992 |
Test name | |
Test status | |
Simulation time | 2649823780 ps |
CPU time | 19.23 seconds |
Started | Aug 13 06:28:08 PM PDT 24 |
Finished | Aug 13 06:28:27 PM PDT 24 |
Peak memory | 242772 kb |
Host | smart-cfb6fbeb-9b61-4982-9085-85518e178f2e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4199097314 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_test_access.4199097314 |
Directory | /workspace/32.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_alert_test.1571038818 |
Short name | T623 |
Test name | |
Test status | |
Simulation time | 228972945 ps |
CPU time | 2.13 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:10 PM PDT 24 |
Peak memory | 240544 kb |
Host | smart-04004378-64d6-4868-8f46-c24069ee2e4a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1571038818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_alert_test.1571038818 |
Directory | /workspace/33.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_check_fail.2332344877 |
Short name | T479 |
Test name | |
Test status | |
Simulation time | 483904454 ps |
CPU time | 8.8 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:16 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-ab64078e-ce27-402f-ace8-90fc15130412 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2332344877 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_check_fail.2332344877 |
Directory | /workspace/33.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_dai_errs.1863072199 |
Short name | T6 |
Test name | |
Test status | |
Simulation time | 13078194005 ps |
CPU time | 39.58 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:46 PM PDT 24 |
Peak memory | 246504 kb |
Host | smart-1038302a-77e6-4a25-abb4-22ae4ab3dd78 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1863072199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_errs.1863072199 |
Directory | /workspace/33.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_dai_lock.3966011361 |
Short name | T573 |
Test name | |
Test status | |
Simulation time | 655237409 ps |
CPU time | 5.41 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:13 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-c8951ba7-e3cc-4e3b-9ed9-28f9dab603b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3966011361 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_lock.3966011361 |
Directory | /workspace/33.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_init_fail.1839052788 |
Short name | T609 |
Test name | |
Test status | |
Simulation time | 230773101 ps |
CPU time | 4.16 seconds |
Started | Aug 13 06:28:06 PM PDT 24 |
Finished | Aug 13 06:28:11 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-3e1e4d20-cba5-40d1-b137-f3d3889f4bf9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1839052788 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_init_fail.1839052788 |
Directory | /workspace/33.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_macro_errs.1482736020 |
Short name | T989 |
Test name | |
Test status | |
Simulation time | 2659155943 ps |
CPU time | 18.51 seconds |
Started | Aug 13 06:28:06 PM PDT 24 |
Finished | Aug 13 06:28:24 PM PDT 24 |
Peak memory | 243480 kb |
Host | smart-d64c7a0f-d3fa-4260-81c7-18d173a05ca0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1482736020 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_macro_errs.1482736020 |
Directory | /workspace/33.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_key_req.275353138 |
Short name | T995 |
Test name | |
Test status | |
Simulation time | 3753826620 ps |
CPU time | 11.91 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:20 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-713f43b7-623b-4817-8628-c17b83224d69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=275353138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_key_req.275353138 |
Directory | /workspace/33.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_lc_esc.1281574555 |
Short name | T290 |
Test name | |
Test status | |
Simulation time | 556101969 ps |
CPU time | 4.87 seconds |
Started | Aug 13 06:28:09 PM PDT 24 |
Finished | Aug 13 06:28:14 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-c9219306-50ed-4224-a59d-f7a8f82b0532 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1281574555 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_esc.1281574555 |
Directory | /workspace/33.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_lc_req.2231882303 |
Short name | T608 |
Test name | |
Test status | |
Simulation time | 2289566982 ps |
CPU time | 16.44 seconds |
Started | Aug 13 06:28:06 PM PDT 24 |
Finished | Aug 13 06:28:23 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-7e36415f-cfe4-496d-b095-c2250b08c8a7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2231882303 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_req.2231882303 |
Directory | /workspace/33.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_regwen.2558082105 |
Short name | T232 |
Test name | |
Test status | |
Simulation time | 2346088682 ps |
CPU time | 6.11 seconds |
Started | Aug 13 06:28:04 PM PDT 24 |
Finished | Aug 13 06:28:10 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-251c6c39-c2d4-4716-b7fb-16654007db03 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2558082105 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_regwen.2558082105 |
Directory | /workspace/33.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_smoke.3630837911 |
Short name | T707 |
Test name | |
Test status | |
Simulation time | 355115341 ps |
CPU time | 6.59 seconds |
Started | Aug 13 06:28:05 PM PDT 24 |
Finished | Aug 13 06:28:11 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-80111f39-bf78-47bd-832b-01027fd8d601 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3630837911 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_smoke.3630837911 |
Directory | /workspace/33.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_stress_all.110492238 |
Short name | T1041 |
Test name | |
Test status | |
Simulation time | 4428589153 ps |
CPU time | 33.6 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:41 PM PDT 24 |
Peak memory | 250328 kb |
Host | smart-a02baf6e-e6a0-4069-81a8-c0520df76d31 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=110492238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all. 110492238 |
Directory | /workspace/33.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_test_access.3985009856 |
Short name | T480 |
Test name | |
Test status | |
Simulation time | 712396946 ps |
CPU time | 11.08 seconds |
Started | Aug 13 06:28:05 PM PDT 24 |
Finished | Aug 13 06:28:17 PM PDT 24 |
Peak memory | 242740 kb |
Host | smart-baa57648-7c82-459e-83d8-cce3cf1d0936 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3985009856 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_test_access.3985009856 |
Directory | /workspace/33.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_alert_test.707500039 |
Short name | T117 |
Test name | |
Test status | |
Simulation time | 949017964 ps |
CPU time | 2.36 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:10 PM PDT 24 |
Peak memory | 240840 kb |
Host | smart-8cdfd72d-cbe8-46e0-a4c5-0951024426bb |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=707500039 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_alert_test.707500039 |
Directory | /workspace/34.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_check_fail.2544968726 |
Short name | T822 |
Test name | |
Test status | |
Simulation time | 1496995294 ps |
CPU time | 7.41 seconds |
Started | Aug 13 06:28:06 PM PDT 24 |
Finished | Aug 13 06:28:13 PM PDT 24 |
Peak memory | 242876 kb |
Host | smart-8246854d-f0bc-4cfa-b111-e35604759fb4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2544968726 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_check_fail.2544968726 |
Directory | /workspace/34.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_dai_errs.1754622161 |
Short name | T871 |
Test name | |
Test status | |
Simulation time | 1722519785 ps |
CPU time | 29.69 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:37 PM PDT 24 |
Peak memory | 245188 kb |
Host | smart-9f3c44e0-42d8-473f-8b37-1e3a2a1e3b1e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1754622161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_errs.1754622161 |
Directory | /workspace/34.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_dai_lock.2962729112 |
Short name | T490 |
Test name | |
Test status | |
Simulation time | 1189241320 ps |
CPU time | 18.66 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:26 PM PDT 24 |
Peak memory | 243008 kb |
Host | smart-acd6ebb9-dea9-4d88-8428-a4ef300928bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2962729112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_lock.2962729112 |
Directory | /workspace/34.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_init_fail.945844599 |
Short name | T48 |
Test name | |
Test status | |
Simulation time | 1619557386 ps |
CPU time | 5.11 seconds |
Started | Aug 13 06:28:04 PM PDT 24 |
Finished | Aug 13 06:28:09 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-aa52c368-cb6f-485d-b591-65dac82ba792 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=945844599 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_init_fail.945844599 |
Directory | /workspace/34.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_macro_errs.3080569905 |
Short name | T1038 |
Test name | |
Test status | |
Simulation time | 822975449 ps |
CPU time | 6.62 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:14 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-f9ee5d71-f31c-4c98-9068-c674bfa250f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3080569905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_macro_errs.3080569905 |
Directory | /workspace/34.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_key_req.2287100264 |
Short name | T1069 |
Test name | |
Test status | |
Simulation time | 298168718 ps |
CPU time | 9.65 seconds |
Started | Aug 13 06:28:09 PM PDT 24 |
Finished | Aug 13 06:28:19 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-53f0e0b9-6e01-4ef8-be6b-ea6b6e776e2e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2287100264 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_key_req.2287100264 |
Directory | /workspace/34.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_lc_esc.1866105313 |
Short name | T159 |
Test name | |
Test status | |
Simulation time | 143761775 ps |
CPU time | 3.66 seconds |
Started | Aug 13 06:28:05 PM PDT 24 |
Finished | Aug 13 06:28:09 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-47247220-312a-42c0-a141-75fb02692d17 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1866105313 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_esc.1866105313 |
Directory | /workspace/34.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_lc_req.2029088862 |
Short name | T240 |
Test name | |
Test status | |
Simulation time | 198725110 ps |
CPU time | 5.16 seconds |
Started | Aug 13 06:28:05 PM PDT 24 |
Finished | Aug 13 06:28:10 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-4b05e837-b52d-4f70-b596-47a3154db23f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2029088862 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_req.2029088862 |
Directory | /workspace/34.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_regwen.1180441765 |
Short name | T833 |
Test name | |
Test status | |
Simulation time | 201854293 ps |
CPU time | 5.93 seconds |
Started | Aug 13 06:28:06 PM PDT 24 |
Finished | Aug 13 06:28:12 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-fea356bf-676a-4f83-a632-7d6c93e79fbe |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1180441765 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_regwen.1180441765 |
Directory | /workspace/34.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_smoke.625845122 |
Short name | T185 |
Test name | |
Test status | |
Simulation time | 442409413 ps |
CPU time | 6.45 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:13 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-7b930ea7-0280-485b-a282-305a091719b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=625845122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_smoke.625845122 |
Directory | /workspace/34.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_stress_all.1282062662 |
Short name | T784 |
Test name | |
Test status | |
Simulation time | 19148394745 ps |
CPU time | 257.47 seconds |
Started | Aug 13 06:28:04 PM PDT 24 |
Finished | Aug 13 06:32:21 PM PDT 24 |
Peak memory | 281952 kb |
Host | smart-a73f6c6a-0802-4fd5-84dd-229afbfb5e3a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1282062662 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all .1282062662 |
Directory | /workspace/34.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_test_access.138204509 |
Short name | T842 |
Test name | |
Test status | |
Simulation time | 21203501063 ps |
CPU time | 49.63 seconds |
Started | Aug 13 06:28:08 PM PDT 24 |
Finished | Aug 13 06:28:58 PM PDT 24 |
Peak memory | 249084 kb |
Host | smart-407edcbd-ca38-4a88-804d-174f0d9d6d08 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=138204509 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_test_access.138204509 |
Directory | /workspace/34.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_alert_test.3293787185 |
Short name | T555 |
Test name | |
Test status | |
Simulation time | 401915908 ps |
CPU time | 2.18 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:10 PM PDT 24 |
Peak memory | 241056 kb |
Host | smart-1b7e61d5-f5e4-406b-a852-476f8bec2e7c |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3293787185 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_alert_test.3293787185 |
Directory | /workspace/35.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_check_fail.3741879871 |
Short name | T68 |
Test name | |
Test status | |
Simulation time | 1880170408 ps |
CPU time | 19.73 seconds |
Started | Aug 13 06:28:04 PM PDT 24 |
Finished | Aug 13 06:28:24 PM PDT 24 |
Peak memory | 249128 kb |
Host | smart-732c71a0-390d-48e8-aefa-a3b64af4c2e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3741879871 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_check_fail.3741879871 |
Directory | /workspace/35.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_dai_errs.1660909409 |
Short name | T828 |
Test name | |
Test status | |
Simulation time | 276071433 ps |
CPU time | 15.3 seconds |
Started | Aug 13 06:28:05 PM PDT 24 |
Finished | Aug 13 06:28:21 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-f5095d29-cff0-4bc7-9dad-45f026f7b739 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1660909409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_errs.1660909409 |
Directory | /workspace/35.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_dai_lock.765570114 |
Short name | T785 |
Test name | |
Test status | |
Simulation time | 316853939 ps |
CPU time | 8.15 seconds |
Started | Aug 13 06:28:10 PM PDT 24 |
Finished | Aug 13 06:28:18 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-2229598f-27d2-4cb0-be60-c3e87e3f6a6d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=765570114 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_lock.765570114 |
Directory | /workspace/35.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_init_fail.2441863221 |
Short name | T1008 |
Test name | |
Test status | |
Simulation time | 117476935 ps |
CPU time | 4.04 seconds |
Started | Aug 13 06:28:04 PM PDT 24 |
Finished | Aug 13 06:28:08 PM PDT 24 |
Peak memory | 242588 kb |
Host | smart-55c09017-d99c-4974-99b5-357d4bf313af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2441863221 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_init_fail.2441863221 |
Directory | /workspace/35.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_macro_errs.3474264371 |
Short name | T980 |
Test name | |
Test status | |
Simulation time | 1818174017 ps |
CPU time | 44.23 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:51 PM PDT 24 |
Peak memory | 249124 kb |
Host | smart-f65e540a-a499-4f9e-92a3-fa914631b04e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3474264371 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_macro_errs.3474264371 |
Directory | /workspace/35.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_key_req.1865561245 |
Short name | T442 |
Test name | |
Test status | |
Simulation time | 349825027 ps |
CPU time | 10.84 seconds |
Started | Aug 13 06:28:05 PM PDT 24 |
Finished | Aug 13 06:28:16 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-4251cda2-3832-486c-9b3d-3c89d35d7b38 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1865561245 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_key_req.1865561245 |
Directory | /workspace/35.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_lc_esc.4120781374 |
Short name | T512 |
Test name | |
Test status | |
Simulation time | 9164954694 ps |
CPU time | 15.8 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:23 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-9dda412d-9df7-4134-b339-836d96fa477d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4120781374 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_esc.4120781374 |
Directory | /workspace/35.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_lc_req.3197582914 |
Short name | T973 |
Test name | |
Test status | |
Simulation time | 907502203 ps |
CPU time | 11.94 seconds |
Started | Aug 13 06:28:02 PM PDT 24 |
Finished | Aug 13 06:28:14 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-3d828591-41c7-42bd-9962-c521c3ca812f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3197582914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_req.3197582914 |
Directory | /workspace/35.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_regwen.990952649 |
Short name | T772 |
Test name | |
Test status | |
Simulation time | 3597441060 ps |
CPU time | 6.69 seconds |
Started | Aug 13 06:28:06 PM PDT 24 |
Finished | Aug 13 06:28:13 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-9160f2e4-63fc-423f-83a9-4cb4164ae134 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=990952649 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_regwen.990952649 |
Directory | /workspace/35.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_smoke.3483102237 |
Short name | T417 |
Test name | |
Test status | |
Simulation time | 669334836 ps |
CPU time | 4.64 seconds |
Started | Aug 13 06:28:08 PM PDT 24 |
Finished | Aug 13 06:28:13 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-4011c128-5e28-4a7a-8f7f-6794d90f1260 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3483102237 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_smoke.3483102237 |
Directory | /workspace/35.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_stress_all.62812167 |
Short name | T1133 |
Test name | |
Test status | |
Simulation time | 26940790676 ps |
CPU time | 235.64 seconds |
Started | Aug 13 06:28:06 PM PDT 24 |
Finished | Aug 13 06:32:02 PM PDT 24 |
Peak memory | 257432 kb |
Host | smart-2cb15196-8f8e-4df7-b19c-c8fac15ea704 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=62812167 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress_ all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all.62812167 |
Directory | /workspace/35.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_test_access.1763175357 |
Short name | T375 |
Test name | |
Test status | |
Simulation time | 8763507810 ps |
CPU time | 25.28 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:32 PM PDT 24 |
Peak memory | 243052 kb |
Host | smart-9df46f3f-e18c-4fdf-a31b-e34e7c585de1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1763175357 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_test_access.1763175357 |
Directory | /workspace/35.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_alert_test.3768112711 |
Short name | T489 |
Test name | |
Test status | |
Simulation time | 73860032 ps |
CPU time | 1.92 seconds |
Started | Aug 13 06:28:15 PM PDT 24 |
Finished | Aug 13 06:28:17 PM PDT 24 |
Peak memory | 240808 kb |
Host | smart-86280280-5307-4430-b4d4-5d8d19b025a6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3768112711 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_alert_test.3768112711 |
Directory | /workspace/36.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_check_fail.1821970216 |
Short name | T1144 |
Test name | |
Test status | |
Simulation time | 1824851663 ps |
CPU time | 24.52 seconds |
Started | Aug 13 06:28:17 PM PDT 24 |
Finished | Aug 13 06:28:42 PM PDT 24 |
Peak memory | 243136 kb |
Host | smart-51cf35db-98eb-43cf-b280-bf50cb2463b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1821970216 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_check_fail.1821970216 |
Directory | /workspace/36.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_dai_errs.3599821452 |
Short name | T1007 |
Test name | |
Test status | |
Simulation time | 553604913 ps |
CPU time | 24.85 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:41 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-37315704-a1ab-48a2-9cf1-37bbabfa5f60 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3599821452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_errs.3599821452 |
Directory | /workspace/36.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_dai_lock.1828149086 |
Short name | T687 |
Test name | |
Test status | |
Simulation time | 961040634 ps |
CPU time | 9.62 seconds |
Started | Aug 13 06:28:14 PM PDT 24 |
Finished | Aug 13 06:28:24 PM PDT 24 |
Peak memory | 242920 kb |
Host | smart-06c58e64-2966-4c79-aa13-6017c5f0bef7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1828149086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_lock.1828149086 |
Directory | /workspace/36.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_init_fail.69014515 |
Short name | T91 |
Test name | |
Test status | |
Simulation time | 210079188 ps |
CPU time | 5.72 seconds |
Started | Aug 13 06:28:06 PM PDT 24 |
Finished | Aug 13 06:28:11 PM PDT 24 |
Peak memory | 242660 kb |
Host | smart-a5df53f5-1837-4d9e-8658-31c55b1dac16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=69014515 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_init_fail.69014515 |
Directory | /workspace/36.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_key_req.740534599 |
Short name | T383 |
Test name | |
Test status | |
Simulation time | 195597947 ps |
CPU time | 8.41 seconds |
Started | Aug 13 06:28:15 PM PDT 24 |
Finished | Aug 13 06:28:24 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-129250ac-9455-4d65-865f-a12d1c8dbe1d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=740534599 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_key_req.740534599 |
Directory | /workspace/36.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_lc_esc.2664370337 |
Short name | T1071 |
Test name | |
Test status | |
Simulation time | 200144807 ps |
CPU time | 10.18 seconds |
Started | Aug 13 06:28:15 PM PDT 24 |
Finished | Aug 13 06:28:25 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-275c9541-2810-41e0-a528-bd50e345cef2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2664370337 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_esc.2664370337 |
Directory | /workspace/36.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_lc_req.1100124734 |
Short name | T1141 |
Test name | |
Test status | |
Simulation time | 601127103 ps |
CPU time | 6.73 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:14 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-264d4ed9-a0d9-4ebf-ab97-77f46dd346d3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1100124734 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_req.1100124734 |
Directory | /workspace/36.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_regwen.639122761 |
Short name | T1102 |
Test name | |
Test status | |
Simulation time | 282613671 ps |
CPU time | 9.6 seconds |
Started | Aug 13 06:28:14 PM PDT 24 |
Finished | Aug 13 06:28:23 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-6dea2971-3e61-4f7f-82c3-f00fa913b074 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=639122761 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_regwen.639122761 |
Directory | /workspace/36.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_smoke.2185580343 |
Short name | T581 |
Test name | |
Test status | |
Simulation time | 2520371303 ps |
CPU time | 9.42 seconds |
Started | Aug 13 06:28:07 PM PDT 24 |
Finished | Aug 13 06:28:17 PM PDT 24 |
Peak memory | 242756 kb |
Host | smart-e4425f42-ea2e-489e-8bf4-5ef17339aae6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2185580343 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_smoke.2185580343 |
Directory | /workspace/36.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_stress_all.1137111823 |
Short name | T367 |
Test name | |
Test status | |
Simulation time | 82038096164 ps |
CPU time | 193.04 seconds |
Started | Aug 13 06:28:15 PM PDT 24 |
Finished | Aug 13 06:31:28 PM PDT 24 |
Peak memory | 258452 kb |
Host | smart-611a38db-e17f-47fd-ab5a-bc7f0bc24308 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1137111823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all .1137111823 |
Directory | /workspace/36.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_stress_all_with_rand_reset.822438699 |
Short name | T1150 |
Test name | |
Test status | |
Simulation time | 4512910952 ps |
CPU time | 116.6 seconds |
Started | Aug 13 06:28:15 PM PDT 24 |
Finished | Aug 13 06:30:12 PM PDT 24 |
Peak memory | 263084 kb |
Host | smart-3fb5ea71-41a2-492b-9fa3-011450c0be9a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=822438699 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all_with_rand_reset.822438699 |
Directory | /workspace/36.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_test_access.784394755 |
Short name | T736 |
Test name | |
Test status | |
Simulation time | 1145052225 ps |
CPU time | 15.4 seconds |
Started | Aug 13 06:28:17 PM PDT 24 |
Finished | Aug 13 06:28:32 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-de2d44d6-b30b-4665-835c-99477aa683bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=784394755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_test_access.784394755 |
Directory | /workspace/36.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_alert_test.3247224555 |
Short name | T1015 |
Test name | |
Test status | |
Simulation time | 920646608 ps |
CPU time | 2.79 seconds |
Started | Aug 13 06:28:18 PM PDT 24 |
Finished | Aug 13 06:28:21 PM PDT 24 |
Peak memory | 240724 kb |
Host | smart-e89f028d-b2d4-4c62-aeb0-a1917c938113 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3247224555 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_alert_test.3247224555 |
Directory | /workspace/37.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_check_fail.3237213125 |
Short name | T31 |
Test name | |
Test status | |
Simulation time | 17092108961 ps |
CPU time | 37.4 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:54 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-3e4212b4-49c7-4f19-9d3f-e092f4c095a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3237213125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_check_fail.3237213125 |
Directory | /workspace/37.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_dai_errs.3756900939 |
Short name | T1155 |
Test name | |
Test status | |
Simulation time | 277762450 ps |
CPU time | 13.59 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:30 PM PDT 24 |
Peak memory | 242760 kb |
Host | smart-b41c9ab7-5c48-4fd6-93b0-66fb990a49b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3756900939 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_errs.3756900939 |
Directory | /workspace/37.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_dai_lock.1833352690 |
Short name | T201 |
Test name | |
Test status | |
Simulation time | 1601481545 ps |
CPU time | 22 seconds |
Started | Aug 13 06:28:17 PM PDT 24 |
Finished | Aug 13 06:28:39 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-0e93fb18-fd94-4b0a-96f9-60e9e1fc3e19 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1833352690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_lock.1833352690 |
Directory | /workspace/37.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_init_fail.3714075427 |
Short name | T191 |
Test name | |
Test status | |
Simulation time | 230988652 ps |
CPU time | 4.05 seconds |
Started | Aug 13 06:28:14 PM PDT 24 |
Finished | Aug 13 06:28:18 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-f782c2b6-dbdc-46e1-a0a6-e4404cd21074 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3714075427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_init_fail.3714075427 |
Directory | /workspace/37.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_macro_errs.1425049109 |
Short name | T1002 |
Test name | |
Test status | |
Simulation time | 7130628245 ps |
CPU time | 40.15 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:56 PM PDT 24 |
Peak memory | 257288 kb |
Host | smart-a50c6eb6-eb33-4690-8b46-471586a7ba06 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1425049109 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_macro_errs.1425049109 |
Directory | /workspace/37.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_key_req.344733813 |
Short name | T678 |
Test name | |
Test status | |
Simulation time | 7297318911 ps |
CPU time | 17.3 seconds |
Started | Aug 13 06:28:15 PM PDT 24 |
Finished | Aug 13 06:28:32 PM PDT 24 |
Peak memory | 249068 kb |
Host | smart-77529833-5040-4f40-b364-2c8060ad7211 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=344733813 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_key_req.344733813 |
Directory | /workspace/37.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_lc_esc.2256502188 |
Short name | T1111 |
Test name | |
Test status | |
Simulation time | 167966552 ps |
CPU time | 3.48 seconds |
Started | Aug 13 06:28:14 PM PDT 24 |
Finished | Aug 13 06:28:18 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-41f242e3-326a-4ace-b56e-5daa63e7e426 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2256502188 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_esc.2256502188 |
Directory | /workspace/37.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_lc_req.2955761281 |
Short name | T545 |
Test name | |
Test status | |
Simulation time | 3552429681 ps |
CPU time | 33.48 seconds |
Started | Aug 13 06:28:14 PM PDT 24 |
Finished | Aug 13 06:28:47 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-30318912-21ac-4b16-a0ed-2f32b134fea1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2955761281 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_req.2955761281 |
Directory | /workspace/37.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_regwen.2883668061 |
Short name | T691 |
Test name | |
Test status | |
Simulation time | 994431983 ps |
CPU time | 8.99 seconds |
Started | Aug 13 06:28:15 PM PDT 24 |
Finished | Aug 13 06:28:24 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-a36ebc7e-5046-49c0-acc9-1b9283dafbe1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2883668061 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_regwen.2883668061 |
Directory | /workspace/37.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_smoke.578427532 |
Short name | T605 |
Test name | |
Test status | |
Simulation time | 274631373 ps |
CPU time | 7.03 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:23 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-6581d18d-7b42-4eb2-9bfa-a26862c65396 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=578427532 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_smoke.578427532 |
Directory | /workspace/37.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_test_access.1759712601 |
Short name | T799 |
Test name | |
Test status | |
Simulation time | 910314495 ps |
CPU time | 7 seconds |
Started | Aug 13 06:28:13 PM PDT 24 |
Finished | Aug 13 06:28:20 PM PDT 24 |
Peak memory | 249060 kb |
Host | smart-a41c3893-457d-4631-9fd8-47909e6981af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1759712601 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_test_access.1759712601 |
Directory | /workspace/37.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_alert_test.2852942027 |
Short name | T409 |
Test name | |
Test status | |
Simulation time | 214657692 ps |
CPU time | 2 seconds |
Started | Aug 13 06:28:18 PM PDT 24 |
Finished | Aug 13 06:28:20 PM PDT 24 |
Peak memory | 240744 kb |
Host | smart-cba51408-5532-4d49-ba88-0a7c09c31677 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2852942027 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_alert_test.2852942027 |
Directory | /workspace/38.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_check_fail.3612196052 |
Short name | T1147 |
Test name | |
Test status | |
Simulation time | 1277294428 ps |
CPU time | 13.7 seconds |
Started | Aug 13 06:28:17 PM PDT 24 |
Finished | Aug 13 06:28:31 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-0d73bb7b-e8b0-456f-bebc-c5b61d9d5b38 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3612196052 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_check_fail.3612196052 |
Directory | /workspace/38.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_dai_errs.3538065475 |
Short name | T319 |
Test name | |
Test status | |
Simulation time | 1319092573 ps |
CPU time | 38.55 seconds |
Started | Aug 13 06:28:15 PM PDT 24 |
Finished | Aug 13 06:28:54 PM PDT 24 |
Peak memory | 249812 kb |
Host | smart-f7c6a1d6-5691-42c0-92ac-71ae2c1c0fd5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3538065475 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_errs.3538065475 |
Directory | /workspace/38.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_dai_lock.3001375986 |
Short name | T355 |
Test name | |
Test status | |
Simulation time | 599382579 ps |
CPU time | 10.15 seconds |
Started | Aug 13 06:28:14 PM PDT 24 |
Finished | Aug 13 06:28:24 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-9a70bd62-8ba5-4b35-8b09-2b7485075aa9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3001375986 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_lock.3001375986 |
Directory | /workspace/38.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_init_fail.1123213934 |
Short name | T949 |
Test name | |
Test status | |
Simulation time | 388063112 ps |
CPU time | 3.59 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:20 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-676e16a9-1f6f-47ed-9d7c-b65eeec01676 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1123213934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_init_fail.1123213934 |
Directory | /workspace/38.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_macro_errs.1190689672 |
Short name | T825 |
Test name | |
Test status | |
Simulation time | 1822529563 ps |
CPU time | 21.13 seconds |
Started | Aug 13 06:28:15 PM PDT 24 |
Finished | Aug 13 06:28:36 PM PDT 24 |
Peak memory | 247028 kb |
Host | smart-a421005d-aa34-435b-9234-bbd2c5baa8dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1190689672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_macro_errs.1190689672 |
Directory | /workspace/38.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_key_req.1914953186 |
Short name | T793 |
Test name | |
Test status | |
Simulation time | 6362090071 ps |
CPU time | 43.42 seconds |
Started | Aug 13 06:28:17 PM PDT 24 |
Finished | Aug 13 06:29:00 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-f83313e8-ed3e-4cf1-a9bd-21fb5d28519c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1914953186 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_key_req.1914953186 |
Directory | /workspace/38.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_lc_esc.2856747414 |
Short name | T8 |
Test name | |
Test status | |
Simulation time | 6475370461 ps |
CPU time | 21.42 seconds |
Started | Aug 13 06:28:18 PM PDT 24 |
Finished | Aug 13 06:28:39 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-b6ef192c-2b57-4269-b397-c226b884d5ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2856747414 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_esc.2856747414 |
Directory | /workspace/38.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_lc_req.947968337 |
Short name | T986 |
Test name | |
Test status | |
Simulation time | 687959811 ps |
CPU time | 17.41 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:33 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-db8a4164-b5bf-455e-bd1f-96d9fdd0a962 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=947968337 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_req.947968337 |
Directory | /workspace/38.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_regwen.2901763790 |
Short name | T620 |
Test name | |
Test status | |
Simulation time | 699869604 ps |
CPU time | 9.87 seconds |
Started | Aug 13 06:28:17 PM PDT 24 |
Finished | Aug 13 06:28:27 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-bcdbac16-5a7f-46e6-ac16-cd45a24e2776 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2901763790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_regwen.2901763790 |
Directory | /workspace/38.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_smoke.85112439 |
Short name | T714 |
Test name | |
Test status | |
Simulation time | 444226911 ps |
CPU time | 9.27 seconds |
Started | Aug 13 06:28:15 PM PDT 24 |
Finished | Aug 13 06:28:25 PM PDT 24 |
Peak memory | 242764 kb |
Host | smart-2fffffeb-12c5-4eb9-b826-f47c74362329 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=85112439 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_smoke.85112439 |
Directory | /workspace/38.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_test_access.2063413115 |
Short name | T1019 |
Test name | |
Test status | |
Simulation time | 1917674186 ps |
CPU time | 35.39 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:52 PM PDT 24 |
Peak memory | 249032 kb |
Host | smart-87d81196-b2e3-4b67-879f-7304adeaaf49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2063413115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_test_access.2063413115 |
Directory | /workspace/38.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_alert_test.1201091376 |
Short name | T447 |
Test name | |
Test status | |
Simulation time | 66824864 ps |
CPU time | 1.95 seconds |
Started | Aug 13 06:28:26 PM PDT 24 |
Finished | Aug 13 06:28:28 PM PDT 24 |
Peak memory | 240700 kb |
Host | smart-c8027782-75ab-4fe3-a402-57910da1d005 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1201091376 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_alert_test.1201091376 |
Directory | /workspace/39.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_check_fail.3283672877 |
Short name | T35 |
Test name | |
Test status | |
Simulation time | 18867388935 ps |
CPU time | 23.42 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:40 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-a71ffdca-796d-4e62-8d87-30fb5c88755a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3283672877 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_check_fail.3283672877 |
Directory | /workspace/39.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_dai_errs.2704469089 |
Short name | T227 |
Test name | |
Test status | |
Simulation time | 5211671184 ps |
CPU time | 44.61 seconds |
Started | Aug 13 06:28:18 PM PDT 24 |
Finished | Aug 13 06:29:02 PM PDT 24 |
Peak memory | 255164 kb |
Host | smart-cfe985c4-9c15-4f75-86fe-b359e69ed794 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2704469089 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_errs.2704469089 |
Directory | /workspace/39.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_dai_lock.3962624233 |
Short name | T912 |
Test name | |
Test status | |
Simulation time | 1377510819 ps |
CPU time | 10.09 seconds |
Started | Aug 13 06:28:17 PM PDT 24 |
Finished | Aug 13 06:28:27 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-a89dedd7-6d97-43a2-b19c-4b2d66ff6225 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3962624233 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_lock.3962624233 |
Directory | /workspace/39.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_init_fail.334136520 |
Short name | T787 |
Test name | |
Test status | |
Simulation time | 139517105 ps |
CPU time | 3.57 seconds |
Started | Aug 13 06:28:17 PM PDT 24 |
Finished | Aug 13 06:28:21 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-59b0f477-7e94-419b-83f0-2c3915bd76e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=334136520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_init_fail.334136520 |
Directory | /workspace/39.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_macro_errs.4117609364 |
Short name | T215 |
Test name | |
Test status | |
Simulation time | 779172105 ps |
CPU time | 9.65 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:25 PM PDT 24 |
Peak memory | 243724 kb |
Host | smart-00148259-d97f-43a4-9afe-45f7af025fce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4117609364 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_macro_errs.4117609364 |
Directory | /workspace/39.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_key_req.2538224005 |
Short name | T100 |
Test name | |
Test status | |
Simulation time | 14476716957 ps |
CPU time | 20.77 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:37 PM PDT 24 |
Peak memory | 243640 kb |
Host | smart-51fe419b-74b7-4502-8f6e-193d7cadb163 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2538224005 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_key_req.2538224005 |
Directory | /workspace/39.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_lc_esc.3796483234 |
Short name | T1091 |
Test name | |
Test status | |
Simulation time | 481219385 ps |
CPU time | 6.79 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:23 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-ecec10a6-2550-4ffa-aae5-1678749cdd3d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3796483234 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_esc.3796483234 |
Directory | /workspace/39.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_lc_req.3682290651 |
Short name | T113 |
Test name | |
Test status | |
Simulation time | 783143636 ps |
CPU time | 11.66 seconds |
Started | Aug 13 06:28:15 PM PDT 24 |
Finished | Aug 13 06:28:26 PM PDT 24 |
Peak memory | 242436 kb |
Host | smart-f4ed71d5-1e1b-4ac6-94b0-367d1d3fd88e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3682290651 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_req.3682290651 |
Directory | /workspace/39.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_regwen.4259306486 |
Short name | T346 |
Test name | |
Test status | |
Simulation time | 290329644 ps |
CPU time | 9.08 seconds |
Started | Aug 13 06:28:17 PM PDT 24 |
Finished | Aug 13 06:28:26 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-6c7f9f26-63b7-4093-b9bd-7df185db8cb8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4259306486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_regwen.4259306486 |
Directory | /workspace/39.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_smoke.1001132895 |
Short name | T792 |
Test name | |
Test status | |
Simulation time | 521615699 ps |
CPU time | 6.59 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:23 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-5b341946-6b31-4b9c-a4e6-c88ea399e768 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1001132895 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_smoke.1001132895 |
Directory | /workspace/39.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_test_access.831206686 |
Short name | T352 |
Test name | |
Test status | |
Simulation time | 639804835 ps |
CPU time | 8.82 seconds |
Started | Aug 13 06:28:16 PM PDT 24 |
Finished | Aug 13 06:28:25 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-ca8fd0f4-c902-4d25-9cb9-40470e86fff8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=831206686 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_test_access.831206686 |
Directory | /workspace/39.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_alert_test.385958949 |
Short name | T399 |
Test name | |
Test status | |
Simulation time | 97758632 ps |
CPU time | 2.05 seconds |
Started | Aug 13 06:26:59 PM PDT 24 |
Finished | Aug 13 06:27:01 PM PDT 24 |
Peak memory | 240788 kb |
Host | smart-1d513d0c-e097-4372-b390-57c5052843d9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=385958949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_alert_test.385958949 |
Directory | /workspace/4.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_background_chks.1262051651 |
Short name | T826 |
Test name | |
Test status | |
Simulation time | 23894235857 ps |
CPU time | 51.01 seconds |
Started | Aug 13 06:26:56 PM PDT 24 |
Finished | Aug 13 06:27:47 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-a01e165e-14d7-4e8f-9b2d-6421725831db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1262051651 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_background_chks.1262051651 |
Directory | /workspace/4.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_check_fail.769173331 |
Short name | T1075 |
Test name | |
Test status | |
Simulation time | 1585200166 ps |
CPU time | 7.74 seconds |
Started | Aug 13 06:26:56 PM PDT 24 |
Finished | Aug 13 06:27:04 PM PDT 24 |
Peak memory | 249052 kb |
Host | smart-c4be8f19-d757-4822-8b89-1c4d4c2fa885 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=769173331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_check_fail.769173331 |
Directory | /workspace/4.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_dai_errs.2476839532 |
Short name | T670 |
Test name | |
Test status | |
Simulation time | 1961442093 ps |
CPU time | 15.24 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:12 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-928365e6-f29d-4f78-bbf6-126df14c21b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2476839532 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_errs.2476839532 |
Directory | /workspace/4.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_dai_lock.1188032067 |
Short name | T649 |
Test name | |
Test status | |
Simulation time | 3854043243 ps |
CPU time | 25.64 seconds |
Started | Aug 13 06:26:58 PM PDT 24 |
Finished | Aug 13 06:27:23 PM PDT 24 |
Peak memory | 242892 kb |
Host | smart-ec4b44d1-7059-4dd5-aa6b-297e3409e13a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1188032067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_lock.1188032067 |
Directory | /workspace/4.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_init_fail.2043700109 |
Short name | T87 |
Test name | |
Test status | |
Simulation time | 532092180 ps |
CPU time | 3.9 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:01 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-58e77cc5-1845-4548-b164-089f6c99aed8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2043700109 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_init_fail.2043700109 |
Directory | /workspace/4.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_macro_errs.3523139496 |
Short name | T675 |
Test name | |
Test status | |
Simulation time | 161695175 ps |
CPU time | 4.41 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:01 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-568d22c7-6248-4f0f-9e48-d9527ef8cd8c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3523139496 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_macro_errs.3523139496 |
Directory | /workspace/4.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_key_req.2043029493 |
Short name | T958 |
Test name | |
Test status | |
Simulation time | 368995918 ps |
CPU time | 5.73 seconds |
Started | Aug 13 06:26:59 PM PDT 24 |
Finished | Aug 13 06:27:05 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-d8ee6a40-1dca-405e-a1d2-738728a23fae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2043029493 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_key_req.2043029493 |
Directory | /workspace/4.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_lc_esc.27356918 |
Short name | T658 |
Test name | |
Test status | |
Simulation time | 222431824 ps |
CPU time | 3.79 seconds |
Started | Aug 13 06:26:56 PM PDT 24 |
Finished | Aug 13 06:27:00 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-c5b98796-adab-409f-88e0-8908ad513d50 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=27356918 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_esc.27356918 |
Directory | /workspace/4.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_lc_req.1367142231 |
Short name | T357 |
Test name | |
Test status | |
Simulation time | 813785282 ps |
CPU time | 21.97 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:19 PM PDT 24 |
Peak memory | 249056 kb |
Host | smart-da4fb5e7-32d0-4796-99ae-577ef302d172 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1367142231 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_req.1367142231 |
Directory | /workspace/4.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_regwen.1391358236 |
Short name | T1014 |
Test name | |
Test status | |
Simulation time | 163076580 ps |
CPU time | 6.12 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:03 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-168fa90f-54b6-4958-b2e5-7cb04d578f47 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1391358236 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_regwen.1391358236 |
Directory | /workspace/4.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_smoke.2243623778 |
Short name | T538 |
Test name | |
Test status | |
Simulation time | 6492644359 ps |
CPU time | 8.73 seconds |
Started | Aug 13 06:26:58 PM PDT 24 |
Finished | Aug 13 06:27:07 PM PDT 24 |
Peak memory | 242852 kb |
Host | smart-cd5eb2bd-3246-4a96-a65c-508b81811700 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2243623778 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_smoke.2243623778 |
Directory | /workspace/4.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_test_access.611537771 |
Short name | T356 |
Test name | |
Test status | |
Simulation time | 1091127742 ps |
CPU time | 25.85 seconds |
Started | Aug 13 06:26:57 PM PDT 24 |
Finished | Aug 13 06:27:23 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-385bc3c4-c15b-4cdc-a479-022d95c5591c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=611537771 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_test_access.611537771 |
Directory | /workspace/4.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_alert_test.2976776119 |
Short name | T97 |
Test name | |
Test status | |
Simulation time | 111171328 ps |
CPU time | 1.83 seconds |
Started | Aug 13 06:28:28 PM PDT 24 |
Finished | Aug 13 06:28:30 PM PDT 24 |
Peak memory | 240564 kb |
Host | smart-20cbae15-75ed-41d5-b393-0a628954bf40 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2976776119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_alert_test.2976776119 |
Directory | /workspace/40.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_check_fail.3302270745 |
Short name | T720 |
Test name | |
Test status | |
Simulation time | 524750677 ps |
CPU time | 11.36 seconds |
Started | Aug 13 06:28:27 PM PDT 24 |
Finished | Aug 13 06:28:38 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-4cdbd4bd-3986-4439-bc2c-bff7eea29bc8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3302270745 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_check_fail.3302270745 |
Directory | /workspace/40.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_dai_errs.2951373298 |
Short name | T1113 |
Test name | |
Test status | |
Simulation time | 633387874 ps |
CPU time | 7.87 seconds |
Started | Aug 13 06:28:26 PM PDT 24 |
Finished | Aug 13 06:28:34 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-20984a3d-4d0d-46f8-8c47-a9fc3dfa8565 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2951373298 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_errs.2951373298 |
Directory | /workspace/40.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_dai_lock.3304048756 |
Short name | T380 |
Test name | |
Test status | |
Simulation time | 386261132 ps |
CPU time | 13.26 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:28:38 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-26744317-a2cd-4afd-8c32-087b4f9d7c59 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3304048756 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_lock.3304048756 |
Directory | /workspace/40.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_init_fail.1060459192 |
Short name | T507 |
Test name | |
Test status | |
Simulation time | 116222816 ps |
CPU time | 3.61 seconds |
Started | Aug 13 06:28:26 PM PDT 24 |
Finished | Aug 13 06:28:29 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-b43d38b6-d0a7-4114-bf5a-a001b97281d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1060459192 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_init_fail.1060459192 |
Directory | /workspace/40.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_macro_errs.676174310 |
Short name | T322 |
Test name | |
Test status | |
Simulation time | 3004429525 ps |
CPU time | 7.91 seconds |
Started | Aug 13 06:28:27 PM PDT 24 |
Finished | Aug 13 06:28:35 PM PDT 24 |
Peak memory | 242760 kb |
Host | smart-9a2f83bd-5dcc-4ab1-82aa-bacb95b5a8fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=676174310 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_macro_errs.676174310 |
Directory | /workspace/40.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_key_req.3609952903 |
Short name | T603 |
Test name | |
Test status | |
Simulation time | 2117480308 ps |
CPU time | 16.35 seconds |
Started | Aug 13 06:28:28 PM PDT 24 |
Finished | Aug 13 06:28:44 PM PDT 24 |
Peak memory | 242660 kb |
Host | smart-a9530f5d-862c-4596-bafa-98b6bc916e5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3609952903 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_key_req.3609952903 |
Directory | /workspace/40.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_lc_esc.548239851 |
Short name | T404 |
Test name | |
Test status | |
Simulation time | 621280884 ps |
CPU time | 15.1 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:28:41 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-4c0ae802-7c45-472e-97b0-30079ec0bad6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=548239851 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_esc.548239851 |
Directory | /workspace/40.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_lc_req.3840468857 |
Short name | T920 |
Test name | |
Test status | |
Simulation time | 752145118 ps |
CPU time | 10.13 seconds |
Started | Aug 13 06:28:30 PM PDT 24 |
Finished | Aug 13 06:28:40 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-3664709d-da65-4d09-9880-14107a5d72ec |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3840468857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_req.3840468857 |
Directory | /workspace/40.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_regwen.1943250523 |
Short name | T439 |
Test name | |
Test status | |
Simulation time | 117255736 ps |
CPU time | 4.11 seconds |
Started | Aug 13 06:28:31 PM PDT 24 |
Finished | Aug 13 06:28:35 PM PDT 24 |
Peak memory | 242768 kb |
Host | smart-7525f805-9132-4fe9-8b47-7f0a87a86e66 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1943250523 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_regwen.1943250523 |
Directory | /workspace/40.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_smoke.3864924926 |
Short name | T460 |
Test name | |
Test status | |
Simulation time | 181852621 ps |
CPU time | 4.93 seconds |
Started | Aug 13 06:28:28 PM PDT 24 |
Finished | Aug 13 06:28:33 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-3206cb42-cd61-4b6e-b9a9-a16f3d738f88 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3864924926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_smoke.3864924926 |
Directory | /workspace/40.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_stress_all.2662534827 |
Short name | T875 |
Test name | |
Test status | |
Simulation time | 17474313391 ps |
CPU time | 48.15 seconds |
Started | Aug 13 06:28:27 PM PDT 24 |
Finished | Aug 13 06:29:15 PM PDT 24 |
Peak memory | 244168 kb |
Host | smart-203781c8-4d74-4b3c-b6ea-c386fe88680d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2662534827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all .2662534827 |
Directory | /workspace/40.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_test_access.4098425756 |
Short name | T358 |
Test name | |
Test status | |
Simulation time | 12075417873 ps |
CPU time | 25.91 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:28:51 PM PDT 24 |
Peak memory | 243128 kb |
Host | smart-cc15deab-653d-467f-af24-317b4b00cfc6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4098425756 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_test_access.4098425756 |
Directory | /workspace/40.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_alert_test.1706445887 |
Short name | T719 |
Test name | |
Test status | |
Simulation time | 56297026 ps |
CPU time | 1.93 seconds |
Started | Aug 13 06:28:26 PM PDT 24 |
Finished | Aug 13 06:28:28 PM PDT 24 |
Peak memory | 240532 kb |
Host | smart-6bd55349-a821-4c5a-b065-9476cd2dc6a9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1706445887 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_alert_test.1706445887 |
Directory | /workspace/41.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_check_fail.2548617414 |
Short name | T491 |
Test name | |
Test status | |
Simulation time | 382193208 ps |
CPU time | 4.24 seconds |
Started | Aug 13 06:28:26 PM PDT 24 |
Finished | Aug 13 06:28:30 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-88b46b10-96d5-4711-bb4b-e23a8179236b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2548617414 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_check_fail.2548617414 |
Directory | /workspace/41.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_dai_errs.1456972497 |
Short name | T261 |
Test name | |
Test status | |
Simulation time | 17040454995 ps |
CPU time | 56.46 seconds |
Started | Aug 13 06:28:24 PM PDT 24 |
Finished | Aug 13 06:29:21 PM PDT 24 |
Peak memory | 250784 kb |
Host | smart-062d960c-1858-42f9-90dd-702b463166dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1456972497 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_errs.1456972497 |
Directory | /workspace/41.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_dai_lock.3855523818 |
Short name | T915 |
Test name | |
Test status | |
Simulation time | 523442563 ps |
CPU time | 5.6 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:28:30 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-1927ada4-a1ab-456b-b4d1-314c0f7923e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3855523818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_lock.3855523818 |
Directory | /workspace/41.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_init_fail.1080396983 |
Short name | T999 |
Test name | |
Test status | |
Simulation time | 239978912 ps |
CPU time | 3.41 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:28:29 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-808725a4-cdfd-44fa-bc70-fc256c7f4ae4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1080396983 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_init_fail.1080396983 |
Directory | /workspace/41.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_macro_errs.218718881 |
Short name | T872 |
Test name | |
Test status | |
Simulation time | 714051050 ps |
CPU time | 24.58 seconds |
Started | Aug 13 06:28:24 PM PDT 24 |
Finished | Aug 13 06:28:49 PM PDT 24 |
Peak memory | 244328 kb |
Host | smart-bdfaf212-5e7f-4fc4-ba24-fae0c7adc13d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=218718881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_macro_errs.218718881 |
Directory | /workspace/41.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_key_req.1643036621 |
Short name | T1057 |
Test name | |
Test status | |
Simulation time | 199023824 ps |
CPU time | 7.76 seconds |
Started | Aug 13 06:28:27 PM PDT 24 |
Finished | Aug 13 06:28:35 PM PDT 24 |
Peak memory | 242604 kb |
Host | smart-7df6cb87-f3fb-49d5-bfdf-5e7274a5c38a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1643036621 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_key_req.1643036621 |
Directory | /workspace/41.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_lc_esc.338581443 |
Short name | T741 |
Test name | |
Test status | |
Simulation time | 573499621 ps |
CPU time | 9.4 seconds |
Started | Aug 13 06:28:31 PM PDT 24 |
Finished | Aug 13 06:28:41 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-4d085c8f-a790-4a74-9b0b-2bf6f2eaf4f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=338581443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_esc.338581443 |
Directory | /workspace/41.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_lc_req.1228232480 |
Short name | T475 |
Test name | |
Test status | |
Simulation time | 3327903159 ps |
CPU time | 27.27 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:28:52 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-b4a3a622-f207-49ce-873c-fce34f01c04d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1228232480 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_req.1228232480 |
Directory | /workspace/41.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_regwen.1265611799 |
Short name | T501 |
Test name | |
Test status | |
Simulation time | 500553223 ps |
CPU time | 5.22 seconds |
Started | Aug 13 06:28:26 PM PDT 24 |
Finished | Aug 13 06:28:32 PM PDT 24 |
Peak memory | 242656 kb |
Host | smart-e104af57-7616-4061-b963-fed597fc41e9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1265611799 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_regwen.1265611799 |
Directory | /workspace/41.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_smoke.3316118611 |
Short name | T397 |
Test name | |
Test status | |
Simulation time | 11812120649 ps |
CPU time | 34.18 seconds |
Started | Aug 13 06:28:27 PM PDT 24 |
Finished | Aug 13 06:29:01 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-ae25b870-ef71-418b-b531-beefca262e08 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3316118611 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_smoke.3316118611 |
Directory | /workspace/41.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_stress_all.2296000200 |
Short name | T748 |
Test name | |
Test status | |
Simulation time | 7301453472 ps |
CPU time | 192.46 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:31:37 PM PDT 24 |
Peak memory | 257408 kb |
Host | smart-09c709f6-9160-419a-93b2-b5bc30efe6d1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2296000200 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all .2296000200 |
Directory | /workspace/41.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_test_access.2674686863 |
Short name | T666 |
Test name | |
Test status | |
Simulation time | 2782491378 ps |
CPU time | 9 seconds |
Started | Aug 13 06:28:27 PM PDT 24 |
Finished | Aug 13 06:28:37 PM PDT 24 |
Peak memory | 242916 kb |
Host | smart-bcd460da-83ed-4c52-b8ca-3dd4cedd68fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2674686863 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_test_access.2674686863 |
Directory | /workspace/41.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_alert_test.1157180580 |
Short name | T964 |
Test name | |
Test status | |
Simulation time | 57355556 ps |
CPU time | 1.8 seconds |
Started | Aug 13 06:28:26 PM PDT 24 |
Finished | Aug 13 06:28:28 PM PDT 24 |
Peak memory | 241088 kb |
Host | smart-ac6fdfbd-ee09-4310-aa23-db96143093ac |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1157180580 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_alert_test.1157180580 |
Directory | /workspace/42.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_check_fail.3243518175 |
Short name | T139 |
Test name | |
Test status | |
Simulation time | 5131551390 ps |
CPU time | 10.81 seconds |
Started | Aug 13 06:28:27 PM PDT 24 |
Finished | Aug 13 06:28:38 PM PDT 24 |
Peak memory | 242856 kb |
Host | smart-a2d73993-027a-435e-b7f1-1eb94bd621fa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3243518175 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_check_fail.3243518175 |
Directory | /workspace/42.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_dai_errs.3398069882 |
Short name | T1056 |
Test name | |
Test status | |
Simulation time | 3055322636 ps |
CPU time | 13.81 seconds |
Started | Aug 13 06:28:28 PM PDT 24 |
Finished | Aug 13 06:28:42 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-6ab60174-0a4b-434b-825e-f46365f5f38a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3398069882 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_errs.3398069882 |
Directory | /workspace/42.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_dai_lock.1871713715 |
Short name | T1004 |
Test name | |
Test status | |
Simulation time | 3859078727 ps |
CPU time | 28.1 seconds |
Started | Aug 13 06:28:27 PM PDT 24 |
Finished | Aug 13 06:28:55 PM PDT 24 |
Peak memory | 242820 kb |
Host | smart-42b4e3aa-dbb5-4b15-ace9-b2f4b45167f3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1871713715 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_lock.1871713715 |
Directory | /workspace/42.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_key_req.4203295407 |
Short name | T717 |
Test name | |
Test status | |
Simulation time | 690556147 ps |
CPU time | 5.19 seconds |
Started | Aug 13 06:28:27 PM PDT 24 |
Finished | Aug 13 06:28:32 PM PDT 24 |
Peak memory | 242792 kb |
Host | smart-671694ce-8760-461d-981d-9bda240a8c55 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4203295407 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_key_req.4203295407 |
Directory | /workspace/42.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_lc_esc.4135707498 |
Short name | T207 |
Test name | |
Test status | |
Simulation time | 527680726 ps |
CPU time | 17.57 seconds |
Started | Aug 13 06:28:28 PM PDT 24 |
Finished | Aug 13 06:28:46 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-21e84105-b54a-4031-89c8-6a87c5978250 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4135707498 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_esc.4135707498 |
Directory | /workspace/42.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_lc_req.3374972070 |
Short name | T591 |
Test name | |
Test status | |
Simulation time | 1721370816 ps |
CPU time | 15.85 seconds |
Started | Aug 13 06:28:30 PM PDT 24 |
Finished | Aug 13 06:28:46 PM PDT 24 |
Peak memory | 249084 kb |
Host | smart-894f036f-ca62-47ee-bcbb-1ce44be1ef6e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3374972070 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_req.3374972070 |
Directory | /workspace/42.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_regwen.865584463 |
Short name | T865 |
Test name | |
Test status | |
Simulation time | 1823569062 ps |
CPU time | 4.73 seconds |
Started | Aug 13 06:28:26 PM PDT 24 |
Finished | Aug 13 06:28:31 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-4c6e8f9b-d55d-4e7a-9e0f-ca9d508425dd |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=865584463 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_regwen.865584463 |
Directory | /workspace/42.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_smoke.1108934752 |
Short name | T1159 |
Test name | |
Test status | |
Simulation time | 290042725 ps |
CPU time | 11.26 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:28:36 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-10d61ba7-5900-4eb7-b0d1-3aa5759f8e08 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1108934752 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_smoke.1108934752 |
Directory | /workspace/42.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_stress_all_with_rand_reset.4196035570 |
Short name | T293 |
Test name | |
Test status | |
Simulation time | 12724035899 ps |
CPU time | 81.76 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:29:47 PM PDT 24 |
Peak memory | 259104 kb |
Host | smart-9a35933e-689e-4d7a-b64b-c631db60dd4a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4196035570 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all_with_rand_reset.4196035570 |
Directory | /workspace/42.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_test_access.2813832121 |
Short name | T812 |
Test name | |
Test status | |
Simulation time | 1710662712 ps |
CPU time | 13.47 seconds |
Started | Aug 13 06:28:30 PM PDT 24 |
Finished | Aug 13 06:28:44 PM PDT 24 |
Peak memory | 242832 kb |
Host | smart-0d871f9c-d3be-42fa-832e-5eadbaa3d103 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2813832121 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_test_access.2813832121 |
Directory | /workspace/42.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_alert_test.1048610014 |
Short name | T642 |
Test name | |
Test status | |
Simulation time | 64181421 ps |
CPU time | 1.88 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:28:27 PM PDT 24 |
Peak memory | 240976 kb |
Host | smart-c588a616-5674-4391-a8a3-555159be01c3 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1048610014 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_alert_test.1048610014 |
Directory | /workspace/43.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_check_fail.2579973886 |
Short name | T67 |
Test name | |
Test status | |
Simulation time | 2132888367 ps |
CPU time | 28.43 seconds |
Started | Aug 13 06:28:28 PM PDT 24 |
Finished | Aug 13 06:28:56 PM PDT 24 |
Peak memory | 242916 kb |
Host | smart-2d34832c-866d-409a-be16-11269bd512b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2579973886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_check_fail.2579973886 |
Directory | /workspace/43.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_dai_errs.2171542771 |
Short name | T987 |
Test name | |
Test status | |
Simulation time | 258381242 ps |
CPU time | 9.01 seconds |
Started | Aug 13 06:28:27 PM PDT 24 |
Finished | Aug 13 06:28:37 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-16b0e280-b25e-464e-ba12-fd103c4efa5c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2171542771 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_errs.2171542771 |
Directory | /workspace/43.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_dai_lock.247715945 |
Short name | T368 |
Test name | |
Test status | |
Simulation time | 1227134568 ps |
CPU time | 21.25 seconds |
Started | Aug 13 06:28:26 PM PDT 24 |
Finished | Aug 13 06:28:47 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-1b019ab0-5af7-4a09-9dcc-c0eb94b73fff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=247715945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_lock.247715945 |
Directory | /workspace/43.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_init_fail.2120557125 |
Short name | T198 |
Test name | |
Test status | |
Simulation time | 2278729475 ps |
CPU time | 5.18 seconds |
Started | Aug 13 06:28:30 PM PDT 24 |
Finished | Aug 13 06:28:35 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-cf668f8a-fa1c-4e3d-bf62-c08b27ec0824 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2120557125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_init_fail.2120557125 |
Directory | /workspace/43.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_macro_errs.3946763776 |
Short name | T323 |
Test name | |
Test status | |
Simulation time | 904607686 ps |
CPU time | 23.91 seconds |
Started | Aug 13 06:28:30 PM PDT 24 |
Finished | Aug 13 06:28:54 PM PDT 24 |
Peak memory | 248528 kb |
Host | smart-ebc1c4a0-06ce-43e2-94c3-ae356fdeefcb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3946763776 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_macro_errs.3946763776 |
Directory | /workspace/43.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_key_req.1186584783 |
Short name | T485 |
Test name | |
Test status | |
Simulation time | 3962720223 ps |
CPU time | 9.11 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:28:34 PM PDT 24 |
Peak memory | 243028 kb |
Host | smart-6165b73d-5dd9-407f-b79c-da36ff921c12 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1186584783 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_key_req.1186584783 |
Directory | /workspace/43.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_lc_esc.4004881042 |
Short name | T411 |
Test name | |
Test status | |
Simulation time | 7263540777 ps |
CPU time | 15.22 seconds |
Started | Aug 13 06:28:28 PM PDT 24 |
Finished | Aug 13 06:28:43 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-7656b72f-a750-40a7-b935-36522b3d4a98 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4004881042 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_esc.4004881042 |
Directory | /workspace/43.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_lc_req.644616754 |
Short name | T1006 |
Test name | |
Test status | |
Simulation time | 460979326 ps |
CPU time | 5.77 seconds |
Started | Aug 13 06:28:28 PM PDT 24 |
Finished | Aug 13 06:28:34 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-37b93f7a-e2ed-4bb3-a933-fd2968d9a962 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=644616754 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_req.644616754 |
Directory | /workspace/43.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_regwen.2608349024 |
Short name | T768 |
Test name | |
Test status | |
Simulation time | 492368013 ps |
CPU time | 4.34 seconds |
Started | Aug 13 06:28:31 PM PDT 24 |
Finished | Aug 13 06:28:36 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-c208ceef-3b71-4dc9-9a14-42a13c07da56 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2608349024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_regwen.2608349024 |
Directory | /workspace/43.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_smoke.3176081814 |
Short name | T1083 |
Test name | |
Test status | |
Simulation time | 338547421 ps |
CPU time | 4.25 seconds |
Started | Aug 13 06:28:28 PM PDT 24 |
Finished | Aug 13 06:28:33 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-32fc1d9e-b6ca-43b8-9cd1-b1d152f86c22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3176081814 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_smoke.3176081814 |
Directory | /workspace/43.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_stress_all_with_rand_reset.1711731397 |
Short name | T996 |
Test name | |
Test status | |
Simulation time | 1848483017 ps |
CPU time | 69.79 seconds |
Started | Aug 13 06:28:28 PM PDT 24 |
Finished | Aug 13 06:29:38 PM PDT 24 |
Peak memory | 257464 kb |
Host | smart-b05bd0ff-c09d-4f84-b114-743e2ad84140 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1711731397 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_stress_all_with_rand_reset.1711731397 |
Directory | /workspace/43.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_test_access.1376780965 |
Short name | T530 |
Test name | |
Test status | |
Simulation time | 538693295 ps |
CPU time | 12.86 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:28:38 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-b5b9e0b1-7713-4b3a-99f5-6e2d41bcb956 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1376780965 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_test_access.1376780965 |
Directory | /workspace/43.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_dai_errs.2568589457 |
Short name | T98 |
Test name | |
Test status | |
Simulation time | 7719135460 ps |
CPU time | 18.64 seconds |
Started | Aug 13 06:28:31 PM PDT 24 |
Finished | Aug 13 06:28:50 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-8006a3be-854e-45ed-8897-4530f8327dc8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2568589457 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_errs.2568589457 |
Directory | /workspace/44.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_dai_lock.943406679 |
Short name | T1073 |
Test name | |
Test status | |
Simulation time | 3860778802 ps |
CPU time | 10.33 seconds |
Started | Aug 13 06:28:30 PM PDT 24 |
Finished | Aug 13 06:28:40 PM PDT 24 |
Peak memory | 243068 kb |
Host | smart-752de39b-2c6f-4786-9d86-f0b1114cb931 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=943406679 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_lock.943406679 |
Directory | /workspace/44.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_init_fail.2198613493 |
Short name | T932 |
Test name | |
Test status | |
Simulation time | 489851773 ps |
CPU time | 3.59 seconds |
Started | Aug 13 06:28:28 PM PDT 24 |
Finished | Aug 13 06:28:32 PM PDT 24 |
Peak memory | 242576 kb |
Host | smart-76b8ffee-47c2-4c4c-b0c8-20b1f1845969 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2198613493 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_init_fail.2198613493 |
Directory | /workspace/44.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_macro_errs.4002379902 |
Short name | T494 |
Test name | |
Test status | |
Simulation time | 1457881547 ps |
CPU time | 9.56 seconds |
Started | Aug 13 06:28:32 PM PDT 24 |
Finished | Aug 13 06:28:41 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-bd14800e-7bcc-45a3-8872-c0a338f58ea1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4002379902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_macro_errs.4002379902 |
Directory | /workspace/44.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_key_req.885695991 |
Short name | T921 |
Test name | |
Test status | |
Simulation time | 398644940 ps |
CPU time | 6.26 seconds |
Started | Aug 13 06:28:36 PM PDT 24 |
Finished | Aug 13 06:28:42 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-a6bee1e2-6361-4697-8fc0-9257705920d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=885695991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_key_req.885695991 |
Directory | /workspace/44.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_lc_esc.3899597393 |
Short name | T606 |
Test name | |
Test status | |
Simulation time | 1609305315 ps |
CPU time | 20.46 seconds |
Started | Aug 13 06:28:31 PM PDT 24 |
Finished | Aug 13 06:28:51 PM PDT 24 |
Peak memory | 242116 kb |
Host | smart-2c565f51-81ac-4df2-a44c-38e0e999739f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3899597393 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_esc.3899597393 |
Directory | /workspace/44.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_lc_req.4008943903 |
Short name | T589 |
Test name | |
Test status | |
Simulation time | 913739316 ps |
CPU time | 15.07 seconds |
Started | Aug 13 06:28:25 PM PDT 24 |
Finished | Aug 13 06:28:40 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-f5122357-1e74-4cad-bd3f-7c49c17ddfcb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4008943903 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_req.4008943903 |
Directory | /workspace/44.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_regwen.1888466680 |
Short name | T347 |
Test name | |
Test status | |
Simulation time | 1156718681 ps |
CPU time | 11.24 seconds |
Started | Aug 13 06:28:40 PM PDT 24 |
Finished | Aug 13 06:28:51 PM PDT 24 |
Peak memory | 248764 kb |
Host | smart-f9d43825-9d59-494b-933f-12e72ca79f1f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1888466680 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_regwen.1888466680 |
Directory | /workspace/44.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_smoke.941356030 |
Short name | T929 |
Test name | |
Test status | |
Simulation time | 983197756 ps |
CPU time | 11.58 seconds |
Started | Aug 13 06:28:27 PM PDT 24 |
Finished | Aug 13 06:28:39 PM PDT 24 |
Peak memory | 242656 kb |
Host | smart-7a07daf9-8b34-4b84-b515-3d9ca9a94ba4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=941356030 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_smoke.941356030 |
Directory | /workspace/44.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_stress_all.585166171 |
Short name | T551 |
Test name | |
Test status | |
Simulation time | 2428438575 ps |
CPU time | 43.78 seconds |
Started | Aug 13 06:28:43 PM PDT 24 |
Finished | Aug 13 06:29:26 PM PDT 24 |
Peak memory | 243316 kb |
Host | smart-143012af-3757-42e4-8062-ceaa1b202d21 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=585166171 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all. 585166171 |
Directory | /workspace/44.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_stress_all_with_rand_reset.1520367569 |
Short name | T12 |
Test name | |
Test status | |
Simulation time | 20314286405 ps |
CPU time | 58.37 seconds |
Started | Aug 13 06:28:36 PM PDT 24 |
Finished | Aug 13 06:29:35 PM PDT 24 |
Peak memory | 257536 kb |
Host | smart-8d97ddb5-09a7-4f16-9a74-86d92d04c5cd |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1520367569 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all_with_rand_reset.1520367569 |
Directory | /workspace/44.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_test_access.1011206111 |
Short name | T843 |
Test name | |
Test status | |
Simulation time | 14211403785 ps |
CPU time | 53.83 seconds |
Started | Aug 13 06:28:42 PM PDT 24 |
Finished | Aug 13 06:29:36 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-68801788-9ad6-433f-a635-bb8f7c85f656 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1011206111 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_test_access.1011206111 |
Directory | /workspace/44.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_alert_test.1671517833 |
Short name | T786 |
Test name | |
Test status | |
Simulation time | 144349164 ps |
CPU time | 2.49 seconds |
Started | Aug 13 06:28:37 PM PDT 24 |
Finished | Aug 13 06:28:40 PM PDT 24 |
Peak memory | 240780 kb |
Host | smart-2331461e-809f-4430-8e3c-883b982b693e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1671517833 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_alert_test.1671517833 |
Directory | /workspace/45.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_check_fail.180213844 |
Short name | T93 |
Test name | |
Test status | |
Simulation time | 1208893747 ps |
CPU time | 7.42 seconds |
Started | Aug 13 06:28:38 PM PDT 24 |
Finished | Aug 13 06:28:45 PM PDT 24 |
Peak memory | 242788 kb |
Host | smart-bda95872-ee4d-4ae1-a437-5f2f1d331919 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=180213844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_check_fail.180213844 |
Directory | /workspace/45.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_dai_errs.3748308431 |
Short name | T1088 |
Test name | |
Test status | |
Simulation time | 377615738 ps |
CPU time | 7.95 seconds |
Started | Aug 13 06:28:40 PM PDT 24 |
Finished | Aug 13 06:28:48 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-16820ee0-ff80-4ddd-b8e7-ecfb6f19d4c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3748308431 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_errs.3748308431 |
Directory | /workspace/45.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_dai_lock.1152485646 |
Short name | T651 |
Test name | |
Test status | |
Simulation time | 1154729993 ps |
CPU time | 14.1 seconds |
Started | Aug 13 06:28:38 PM PDT 24 |
Finished | Aug 13 06:28:52 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-1e22bd3d-0bc9-46be-96d1-15eea41f2a43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1152485646 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_lock.1152485646 |
Directory | /workspace/45.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_init_fail.3393581873 |
Short name | T702 |
Test name | |
Test status | |
Simulation time | 175643633 ps |
CPU time | 3.63 seconds |
Started | Aug 13 06:28:40 PM PDT 24 |
Finished | Aug 13 06:28:44 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-ded218f6-3325-4445-9e3e-ea55cad64ba1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3393581873 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_init_fail.3393581873 |
Directory | /workspace/45.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_macro_errs.2489946981 |
Short name | T874 |
Test name | |
Test status | |
Simulation time | 4610090970 ps |
CPU time | 24.19 seconds |
Started | Aug 13 06:28:34 PM PDT 24 |
Finished | Aug 13 06:28:58 PM PDT 24 |
Peak memory | 245060 kb |
Host | smart-b6bcff68-3e04-4ada-9568-26a4158b8bf3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2489946981 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_macro_errs.2489946981 |
Directory | /workspace/45.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_key_req.1869877384 |
Short name | T533 |
Test name | |
Test status | |
Simulation time | 195888489 ps |
CPU time | 2.98 seconds |
Started | Aug 13 06:28:35 PM PDT 24 |
Finished | Aug 13 06:28:39 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-f331b942-d641-4bc1-b06e-ffd43d0dd8b7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1869877384 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_key_req.1869877384 |
Directory | /workspace/45.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_lc_esc.2342694527 |
Short name | T1132 |
Test name | |
Test status | |
Simulation time | 277122315 ps |
CPU time | 7.1 seconds |
Started | Aug 13 06:28:38 PM PDT 24 |
Finished | Aug 13 06:28:45 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-5e49b5fc-cb56-4282-af8d-50c70ae0c78b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2342694527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_esc.2342694527 |
Directory | /workspace/45.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_lc_req.2651761701 |
Short name | T676 |
Test name | |
Test status | |
Simulation time | 2459290975 ps |
CPU time | 16.91 seconds |
Started | Aug 13 06:28:40 PM PDT 24 |
Finished | Aug 13 06:28:57 PM PDT 24 |
Peak memory | 249092 kb |
Host | smart-2868a88d-caac-4352-9433-4aa48adbbaa3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2651761701 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_req.2651761701 |
Directory | /workspace/45.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_regwen.3024628553 |
Short name | T903 |
Test name | |
Test status | |
Simulation time | 150837327 ps |
CPU time | 5.59 seconds |
Started | Aug 13 06:28:41 PM PDT 24 |
Finished | Aug 13 06:28:47 PM PDT 24 |
Peak memory | 242588 kb |
Host | smart-3d9f1b09-6e9c-4a1f-a89f-102bc11c59f5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3024628553 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_regwen.3024628553 |
Directory | /workspace/45.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_smoke.3109108024 |
Short name | T1095 |
Test name | |
Test status | |
Simulation time | 2940485735 ps |
CPU time | 27.64 seconds |
Started | Aug 13 06:28:40 PM PDT 24 |
Finished | Aug 13 06:29:08 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-f6b4ab4a-5751-4a4d-a088-28040aa892ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3109108024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_smoke.3109108024 |
Directory | /workspace/45.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_test_access.2748182749 |
Short name | T927 |
Test name | |
Test status | |
Simulation time | 587585812 ps |
CPU time | 8.04 seconds |
Started | Aug 13 06:28:35 PM PDT 24 |
Finished | Aug 13 06:28:43 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-44dbdb9a-4906-4e78-b04f-bec7e7c0b0ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2748182749 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_test_access.2748182749 |
Directory | /workspace/45.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_alert_test.3647555016 |
Short name | T1074 |
Test name | |
Test status | |
Simulation time | 741475229 ps |
CPU time | 2.58 seconds |
Started | Aug 13 06:28:36 PM PDT 24 |
Finished | Aug 13 06:28:39 PM PDT 24 |
Peak memory | 240612 kb |
Host | smart-298bfdf6-f2f4-48d9-ae62-44ebb6da3640 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3647555016 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_alert_test.3647555016 |
Directory | /workspace/46.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_check_fail.3666524705 |
Short name | T849 |
Test name | |
Test status | |
Simulation time | 144208611 ps |
CPU time | 4.28 seconds |
Started | Aug 13 06:28:35 PM PDT 24 |
Finished | Aug 13 06:28:39 PM PDT 24 |
Peak memory | 247436 kb |
Host | smart-b36fce73-a0e1-45c6-a859-25f5624f4c34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3666524705 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_check_fail.3666524705 |
Directory | /workspace/46.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_dai_errs.463181876 |
Short name | T917 |
Test name | |
Test status | |
Simulation time | 1129864700 ps |
CPU time | 16.62 seconds |
Started | Aug 13 06:28:35 PM PDT 24 |
Finished | Aug 13 06:28:52 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-19af0e4e-c7eb-4eac-a920-e34e0858f4c4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=463181876 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_errs.463181876 |
Directory | /workspace/46.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_dai_lock.2788569431 |
Short name | T919 |
Test name | |
Test status | |
Simulation time | 595677659 ps |
CPU time | 12.41 seconds |
Started | Aug 13 06:28:41 PM PDT 24 |
Finished | Aug 13 06:28:53 PM PDT 24 |
Peak memory | 242836 kb |
Host | smart-51610c1d-0634-4aa4-8185-bd21bda31d3d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2788569431 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_lock.2788569431 |
Directory | /workspace/46.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_init_fail.4281674951 |
Short name | T580 |
Test name | |
Test status | |
Simulation time | 271406926 ps |
CPU time | 4.55 seconds |
Started | Aug 13 06:28:38 PM PDT 24 |
Finished | Aug 13 06:28:42 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-ec75f5f3-3e9d-4eb2-bd7f-eb0c9e5ca4bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4281674951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_init_fail.4281674951 |
Directory | /workspace/46.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_macro_errs.36721974 |
Short name | T985 |
Test name | |
Test status | |
Simulation time | 2340808789 ps |
CPU time | 17.9 seconds |
Started | Aug 13 06:28:35 PM PDT 24 |
Finished | Aug 13 06:28:53 PM PDT 24 |
Peak memory | 244768 kb |
Host | smart-fe7271d4-f083-4330-8be1-a105fe8033e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=36721974 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_macro_errs.36721974 |
Directory | /workspace/46.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_key_req.3032972183 |
Short name | T731 |
Test name | |
Test status | |
Simulation time | 2351753507 ps |
CPU time | 22.02 seconds |
Started | Aug 13 06:28:42 PM PDT 24 |
Finished | Aug 13 06:29:04 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-17fc9004-699d-4a72-8a89-eecbb1c3e0aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3032972183 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_key_req.3032972183 |
Directory | /workspace/46.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_lc_esc.2760231544 |
Short name | T667 |
Test name | |
Test status | |
Simulation time | 448513702 ps |
CPU time | 6.51 seconds |
Started | Aug 13 06:28:35 PM PDT 24 |
Finished | Aug 13 06:28:42 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-f5ba0542-19e4-4200-a3cf-a40b827a3b6a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2760231544 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_esc.2760231544 |
Directory | /workspace/46.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_lc_req.341543008 |
Short name | T761 |
Test name | |
Test status | |
Simulation time | 1311217511 ps |
CPU time | 17.88 seconds |
Started | Aug 13 06:28:37 PM PDT 24 |
Finished | Aug 13 06:28:55 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-5a71164b-19f2-4dbf-bf1a-00ab172b0953 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=341543008 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_req.341543008 |
Directory | /workspace/46.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_regwen.745831242 |
Short name | T118 |
Test name | |
Test status | |
Simulation time | 4828046419 ps |
CPU time | 10.84 seconds |
Started | Aug 13 06:28:37 PM PDT 24 |
Finished | Aug 13 06:28:48 PM PDT 24 |
Peak memory | 243532 kb |
Host | smart-4a3386ca-8673-4dee-bc9c-9c71ac84ee1e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=745831242 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_regwen.745831242 |
Directory | /workspace/46.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_smoke.1292221283 |
Short name | T850 |
Test name | |
Test status | |
Simulation time | 465180939 ps |
CPU time | 5.36 seconds |
Started | Aug 13 06:28:43 PM PDT 24 |
Finished | Aug 13 06:28:48 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-994bbcc6-ea41-4640-a2e1-a254eedb641b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1292221283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_smoke.1292221283 |
Directory | /workspace/46.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_stress_all.1692769769 |
Short name | T303 |
Test name | |
Test status | |
Simulation time | 8075204666 ps |
CPU time | 165.75 seconds |
Started | Aug 13 06:28:38 PM PDT 24 |
Finished | Aug 13 06:31:24 PM PDT 24 |
Peak memory | 273780 kb |
Host | smart-f4c108a2-850c-4eb1-b455-c0b5c6113776 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1692769769 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all .1692769769 |
Directory | /workspace/46.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_test_access.164938935 |
Short name | T636 |
Test name | |
Test status | |
Simulation time | 129310683 ps |
CPU time | 5.53 seconds |
Started | Aug 13 06:28:43 PM PDT 24 |
Finished | Aug 13 06:28:48 PM PDT 24 |
Peak memory | 242732 kb |
Host | smart-7ca72c14-b873-4741-bb4a-87823d510834 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=164938935 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_test_access.164938935 |
Directory | /workspace/46.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_alert_test.3949778369 |
Short name | T1162 |
Test name | |
Test status | |
Simulation time | 100035761 ps |
CPU time | 1.89 seconds |
Started | Aug 13 06:28:38 PM PDT 24 |
Finished | Aug 13 06:28:40 PM PDT 24 |
Peak memory | 240652 kb |
Host | smart-89cd42ee-2408-412a-88b7-7832c6b8dd2a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3949778369 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_alert_test.3949778369 |
Directory | /workspace/47.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_check_fail.1260768732 |
Short name | T858 |
Test name | |
Test status | |
Simulation time | 662915216 ps |
CPU time | 4.34 seconds |
Started | Aug 13 06:28:42 PM PDT 24 |
Finished | Aug 13 06:28:47 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-91b6b27b-6db4-49a2-a734-9587daddd29d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1260768732 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_check_fail.1260768732 |
Directory | /workspace/47.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_dai_errs.1790295459 |
Short name | T498 |
Test name | |
Test status | |
Simulation time | 2173266243 ps |
CPU time | 36.3 seconds |
Started | Aug 13 06:28:36 PM PDT 24 |
Finished | Aug 13 06:29:13 PM PDT 24 |
Peak memory | 248712 kb |
Host | smart-59f10ef2-aed4-4219-bd7a-7ee7b1423a83 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1790295459 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_errs.1790295459 |
Directory | /workspace/47.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_dai_lock.3403485144 |
Short name | T450 |
Test name | |
Test status | |
Simulation time | 389177750 ps |
CPU time | 11.07 seconds |
Started | Aug 13 06:28:35 PM PDT 24 |
Finished | Aug 13 06:28:46 PM PDT 24 |
Peak memory | 242812 kb |
Host | smart-88acb261-5ebe-4073-a2e8-d5f000f3f8c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3403485144 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_lock.3403485144 |
Directory | /workspace/47.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_init_fail.568189954 |
Short name | T637 |
Test name | |
Test status | |
Simulation time | 106909695 ps |
CPU time | 3.58 seconds |
Started | Aug 13 06:28:34 PM PDT 24 |
Finished | Aug 13 06:28:38 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-c107917d-a2fd-410b-bec1-15fd01535738 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=568189954 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_init_fail.568189954 |
Directory | /workspace/47.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_macro_errs.1313092341 |
Short name | T965 |
Test name | |
Test status | |
Simulation time | 4125466163 ps |
CPU time | 9.82 seconds |
Started | Aug 13 06:28:40 PM PDT 24 |
Finished | Aug 13 06:28:50 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-7d01eafe-1b97-4cea-bb4f-aabc1bc0dc5c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1313092341 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_macro_errs.1313092341 |
Directory | /workspace/47.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_key_req.163018560 |
Short name | T753 |
Test name | |
Test status | |
Simulation time | 4861534980 ps |
CPU time | 29.35 seconds |
Started | Aug 13 06:28:35 PM PDT 24 |
Finished | Aug 13 06:29:04 PM PDT 24 |
Peak memory | 243264 kb |
Host | smart-213e4dde-4f56-4609-b8df-9a722c596e68 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=163018560 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_key_req.163018560 |
Directory | /workspace/47.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_lc_esc.3169622016 |
Short name | T349 |
Test name | |
Test status | |
Simulation time | 651179128 ps |
CPU time | 7.97 seconds |
Started | Aug 13 06:28:34 PM PDT 24 |
Finished | Aug 13 06:28:42 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-309f2b54-40f2-41d6-93d2-08910360b399 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3169622016 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_esc.3169622016 |
Directory | /workspace/47.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_lc_req.656297420 |
Short name | T935 |
Test name | |
Test status | |
Simulation time | 10928817905 ps |
CPU time | 35.35 seconds |
Started | Aug 13 06:28:41 PM PDT 24 |
Finished | Aug 13 06:29:16 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-65b901d6-3b64-48b0-b065-e8abe2e2e230 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=656297420 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_req.656297420 |
Directory | /workspace/47.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_regwen.2746214848 |
Short name | T641 |
Test name | |
Test status | |
Simulation time | 1979794377 ps |
CPU time | 5.78 seconds |
Started | Aug 13 06:28:41 PM PDT 24 |
Finished | Aug 13 06:28:52 PM PDT 24 |
Peak memory | 242744 kb |
Host | smart-1cf6762c-0414-4ba5-9951-199c2dc07bd5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2746214848 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_regwen.2746214848 |
Directory | /workspace/47.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_smoke.894374892 |
Short name | T1020 |
Test name | |
Test status | |
Simulation time | 3900873825 ps |
CPU time | 10.54 seconds |
Started | Aug 13 06:28:37 PM PDT 24 |
Finished | Aug 13 06:28:48 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-15d7d8e2-b09e-407d-8032-4bf0e3ee5cd2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=894374892 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_smoke.894374892 |
Directory | /workspace/47.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_stress_all_with_rand_reset.3516397184 |
Short name | T324 |
Test name | |
Test status | |
Simulation time | 47020843652 ps |
CPU time | 123.78 seconds |
Started | Aug 13 06:28:39 PM PDT 24 |
Finished | Aug 13 06:30:43 PM PDT 24 |
Peak memory | 249264 kb |
Host | smart-dd1c1d1d-b1a0-4d46-bb67-4b75dd7ba800 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3516397184 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all_with_rand_reset.3516397184 |
Directory | /workspace/47.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_test_access.1238120932 |
Short name | T1077 |
Test name | |
Test status | |
Simulation time | 408296484 ps |
CPU time | 9.29 seconds |
Started | Aug 13 06:28:41 PM PDT 24 |
Finished | Aug 13 06:28:50 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-43397e16-0e27-4cd5-bfe8-fbc3d4a29c9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1238120932 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_test_access.1238120932 |
Directory | /workspace/47.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_alert_test.3711379086 |
Short name | T406 |
Test name | |
Test status | |
Simulation time | 634398981 ps |
CPU time | 2.04 seconds |
Started | Aug 13 06:28:46 PM PDT 24 |
Finished | Aug 13 06:28:48 PM PDT 24 |
Peak memory | 241012 kb |
Host | smart-2f742a8e-725d-4590-b886-1604c441aafa |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3711379086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_alert_test.3711379086 |
Directory | /workspace/48.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_check_fail.2139231116 |
Short name | T70 |
Test name | |
Test status | |
Simulation time | 598153202 ps |
CPU time | 13.09 seconds |
Started | Aug 13 06:28:41 PM PDT 24 |
Finished | Aug 13 06:28:54 PM PDT 24 |
Peak memory | 249100 kb |
Host | smart-88a698bc-2f5e-4674-bfee-3f81857b9bb7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2139231116 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_check_fail.2139231116 |
Directory | /workspace/48.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_dai_errs.3209511959 |
Short name | T647 |
Test name | |
Test status | |
Simulation time | 350924875 ps |
CPU time | 15.72 seconds |
Started | Aug 13 06:28:37 PM PDT 24 |
Finished | Aug 13 06:28:53 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-fa135f7e-d374-47cb-8df0-bb078fe234a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3209511959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_errs.3209511959 |
Directory | /workspace/48.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_dai_lock.1794002627 |
Short name | T382 |
Test name | |
Test status | |
Simulation time | 2529636239 ps |
CPU time | 11.9 seconds |
Started | Aug 13 06:28:37 PM PDT 24 |
Finished | Aug 13 06:28:49 PM PDT 24 |
Peak memory | 243296 kb |
Host | smart-68b2ccd7-ea32-408d-9a0f-f7f2a1df165c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1794002627 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_lock.1794002627 |
Directory | /workspace/48.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_init_fail.783687698 |
Short name | T219 |
Test name | |
Test status | |
Simulation time | 361998569 ps |
CPU time | 4.77 seconds |
Started | Aug 13 06:28:38 PM PDT 24 |
Finished | Aug 13 06:28:43 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-67218146-35ee-4517-8edf-6a1aa2c4bf58 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=783687698 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_init_fail.783687698 |
Directory | /workspace/48.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_macro_errs.2605094589 |
Short name | T594 |
Test name | |
Test status | |
Simulation time | 3773972096 ps |
CPU time | 44.05 seconds |
Started | Aug 13 06:28:41 PM PDT 24 |
Finished | Aug 13 06:29:25 PM PDT 24 |
Peak memory | 257436 kb |
Host | smart-4d66bac8-fa50-40f3-832e-855faa26d148 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2605094589 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_macro_errs.2605094589 |
Directory | /workspace/48.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_key_req.529651039 |
Short name | T107 |
Test name | |
Test status | |
Simulation time | 2056001442 ps |
CPU time | 14.94 seconds |
Started | Aug 13 06:28:33 PM PDT 24 |
Finished | Aug 13 06:28:48 PM PDT 24 |
Peak memory | 242764 kb |
Host | smart-7f052935-2caa-44c6-9ad5-60337f3a224b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=529651039 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_key_req.529651039 |
Directory | /workspace/48.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_lc_esc.1021395060 |
Short name | T299 |
Test name | |
Test status | |
Simulation time | 361471616 ps |
CPU time | 7.95 seconds |
Started | Aug 13 06:28:43 PM PDT 24 |
Finished | Aug 13 06:28:51 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-861f2103-cb8d-4d1c-82b3-c5de5c018b92 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1021395060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_esc.1021395060 |
Directory | /workspace/48.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_lc_req.1190011902 |
Short name | T767 |
Test name | |
Test status | |
Simulation time | 838286037 ps |
CPU time | 12.96 seconds |
Started | Aug 13 06:28:38 PM PDT 24 |
Finished | Aug 13 06:28:51 PM PDT 24 |
Peak memory | 249060 kb |
Host | smart-b132f3c7-6993-4367-bdd4-29f6b406b96b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1190011902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_req.1190011902 |
Directory | /workspace/48.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_regwen.2230853493 |
Short name | T438 |
Test name | |
Test status | |
Simulation time | 197126100 ps |
CPU time | 5.23 seconds |
Started | Aug 13 06:28:42 PM PDT 24 |
Finished | Aug 13 06:28:47 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-06f22f7c-6b05-4aa9-be4e-2a1783db99bd |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2230853493 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_regwen.2230853493 |
Directory | /workspace/48.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_smoke.1827721451 |
Short name | T1034 |
Test name | |
Test status | |
Simulation time | 5256180778 ps |
CPU time | 12.33 seconds |
Started | Aug 13 06:28:38 PM PDT 24 |
Finished | Aug 13 06:28:51 PM PDT 24 |
Peak memory | 242812 kb |
Host | smart-5d8a9f07-4d02-464d-a804-4fe93f897a01 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1827721451 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_smoke.1827721451 |
Directory | /workspace/48.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_stress_all.461161283 |
Short name | T803 |
Test name | |
Test status | |
Simulation time | 41601554985 ps |
CPU time | 118.65 seconds |
Started | Aug 13 06:28:41 PM PDT 24 |
Finished | Aug 13 06:30:40 PM PDT 24 |
Peak memory | 251096 kb |
Host | smart-6d9c26f9-bbb7-43af-afe0-941a52a9d222 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=461161283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all. 461161283 |
Directory | /workspace/48.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_test_access.655714426 |
Short name | T789 |
Test name | |
Test status | |
Simulation time | 3553189233 ps |
CPU time | 34.17 seconds |
Started | Aug 13 06:28:42 PM PDT 24 |
Finished | Aug 13 06:29:16 PM PDT 24 |
Peak memory | 242972 kb |
Host | smart-6e6157d6-d780-4457-99f2-32a626afedd1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=655714426 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_test_access.655714426 |
Directory | /workspace/48.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_alert_test.29437289 |
Short name | T550 |
Test name | |
Test status | |
Simulation time | 198714506 ps |
CPU time | 1.75 seconds |
Started | Aug 13 06:28:46 PM PDT 24 |
Finished | Aug 13 06:28:48 PM PDT 24 |
Peak memory | 240988 kb |
Host | smart-e83da3b2-7217-4a88-bb68-643716655b1d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=29437289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_alert_test.29437289 |
Directory | /workspace/49.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_check_fail.4286701632 |
Short name | T802 |
Test name | |
Test status | |
Simulation time | 210186821 ps |
CPU time | 5.04 seconds |
Started | Aug 13 06:28:49 PM PDT 24 |
Finished | Aug 13 06:28:55 PM PDT 24 |
Peak memory | 242812 kb |
Host | smart-c005b08c-97c4-4e87-b3c6-90aa112cfaf1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4286701632 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_check_fail.4286701632 |
Directory | /workspace/49.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_dai_errs.3643615335 |
Short name | T320 |
Test name | |
Test status | |
Simulation time | 2895512013 ps |
CPU time | 24.69 seconds |
Started | Aug 13 06:28:50 PM PDT 24 |
Finished | Aug 13 06:29:15 PM PDT 24 |
Peak memory | 242656 kb |
Host | smart-87263bcd-5dc9-43ff-b57d-a483de3998d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3643615335 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_errs.3643615335 |
Directory | /workspace/49.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_dai_lock.3382458093 |
Short name | T379 |
Test name | |
Test status | |
Simulation time | 22318131240 ps |
CPU time | 36.68 seconds |
Started | Aug 13 06:28:49 PM PDT 24 |
Finished | Aug 13 06:29:26 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-8de7ccb3-637b-4143-a15b-a037d3a8519a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3382458093 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_lock.3382458093 |
Directory | /workspace/49.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_init_fail.1740015389 |
Short name | T52 |
Test name | |
Test status | |
Simulation time | 282562888 ps |
CPU time | 4.18 seconds |
Started | Aug 13 06:28:50 PM PDT 24 |
Finished | Aug 13 06:28:54 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-965e8546-9877-4d39-a8d9-c50f70652f0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1740015389 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_init_fail.1740015389 |
Directory | /workspace/49.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_macro_errs.1822937117 |
Short name | T931 |
Test name | |
Test status | |
Simulation time | 2162553984 ps |
CPU time | 19.08 seconds |
Started | Aug 13 06:28:45 PM PDT 24 |
Finished | Aug 13 06:29:04 PM PDT 24 |
Peak memory | 243128 kb |
Host | smart-55a904f4-8434-4f33-b2e5-84d6aeb71ce7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1822937117 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_macro_errs.1822937117 |
Directory | /workspace/49.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_key_req.2428371643 |
Short name | T807 |
Test name | |
Test status | |
Simulation time | 1048640326 ps |
CPU time | 17.24 seconds |
Started | Aug 13 06:28:49 PM PDT 24 |
Finished | Aug 13 06:29:07 PM PDT 24 |
Peak memory | 242784 kb |
Host | smart-fa6118b7-ddc5-443c-a5de-c11a6bfb1fa3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2428371643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_key_req.2428371643 |
Directory | /workspace/49.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_lc_esc.3676240424 |
Short name | T247 |
Test name | |
Test status | |
Simulation time | 744310260 ps |
CPU time | 9.28 seconds |
Started | Aug 13 06:28:56 PM PDT 24 |
Finished | Aug 13 06:29:06 PM PDT 24 |
Peak memory | 248884 kb |
Host | smart-96db5de9-c624-4f57-ab40-7c713ad54092 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3676240424 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_esc.3676240424 |
Directory | /workspace/49.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_lc_req.2700866150 |
Short name | T907 |
Test name | |
Test status | |
Simulation time | 2408137159 ps |
CPU time | 21.6 seconds |
Started | Aug 13 06:28:45 PM PDT 24 |
Finished | Aug 13 06:29:07 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-0b028452-666d-4e15-9233-93cb92682654 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2700866150 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_req.2700866150 |
Directory | /workspace/49.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_regwen.1759858130 |
Short name | T434 |
Test name | |
Test status | |
Simulation time | 172026962 ps |
CPU time | 5.16 seconds |
Started | Aug 13 06:28:50 PM PDT 24 |
Finished | Aug 13 06:28:55 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-b7ed7853-7ead-43bc-8aec-5468524074f8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1759858130 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_regwen.1759858130 |
Directory | /workspace/49.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_smoke.19373571 |
Short name | T686 |
Test name | |
Test status | |
Simulation time | 1643054137 ps |
CPU time | 4.37 seconds |
Started | Aug 13 06:28:46 PM PDT 24 |
Finished | Aug 13 06:28:50 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-9b03aa58-6833-441d-8b0f-9127a5b744d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=19373571 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_smoke.19373571 |
Directory | /workspace/49.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_stress_all.2031235187 |
Short name | T132 |
Test name | |
Test status | |
Simulation time | 44661561433 ps |
CPU time | 136.37 seconds |
Started | Aug 13 06:28:44 PM PDT 24 |
Finished | Aug 13 06:31:01 PM PDT 24 |
Peak memory | 265380 kb |
Host | smart-e75bc260-8826-4ff0-8067-970212e23253 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2031235187 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all .2031235187 |
Directory | /workspace/49.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_stress_all_with_rand_reset.4106779894 |
Short name | T292 |
Test name | |
Test status | |
Simulation time | 31058125776 ps |
CPU time | 72.14 seconds |
Started | Aug 13 06:28:46 PM PDT 24 |
Finished | Aug 13 06:29:58 PM PDT 24 |
Peak memory | 257412 kb |
Host | smart-61f18fbd-bb38-42e6-bf1c-d00db7e84123 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4106779894 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all_with_rand_reset.4106779894 |
Directory | /workspace/49.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_test_access.3637028011 |
Short name | T1035 |
Test name | |
Test status | |
Simulation time | 4225815884 ps |
CPU time | 26.44 seconds |
Started | Aug 13 06:28:46 PM PDT 24 |
Finished | Aug 13 06:29:12 PM PDT 24 |
Peak memory | 243548 kb |
Host | smart-2d915cd3-d446-42cb-8002-c709a6cb4ead |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3637028011 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_test_access.3637028011 |
Directory | /workspace/49.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_alert_test.1397520994 |
Short name | T635 |
Test name | |
Test status | |
Simulation time | 100183265 ps |
CPU time | 1.68 seconds |
Started | Aug 13 06:27:08 PM PDT 24 |
Finished | Aug 13 06:27:10 PM PDT 24 |
Peak memory | 240824 kb |
Host | smart-47a8416b-9f04-4a71-a99c-7a91968cc4fc |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1397520994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_alert_test.1397520994 |
Directory | /workspace/5.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_background_chks.2496888796 |
Short name | T744 |
Test name | |
Test status | |
Simulation time | 1905878179 ps |
CPU time | 14.73 seconds |
Started | Aug 13 06:27:09 PM PDT 24 |
Finished | Aug 13 06:27:24 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-a384981e-bdfc-41e8-be04-7b8d0d702ce9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2496888796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_background_chks.2496888796 |
Directory | /workspace/5.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_dai_errs.195784201 |
Short name | T970 |
Test name | |
Test status | |
Simulation time | 11416344195 ps |
CPU time | 28.49 seconds |
Started | Aug 13 06:27:15 PM PDT 24 |
Finished | Aug 13 06:27:43 PM PDT 24 |
Peak memory | 243132 kb |
Host | smart-be38f3a9-cb00-4762-b0b0-51584097c6de |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=195784201 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_errs.195784201 |
Directory | /workspace/5.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_dai_lock.270246172 |
Short name | T387 |
Test name | |
Test status | |
Simulation time | 15749743969 ps |
CPU time | 26.12 seconds |
Started | Aug 13 06:27:08 PM PDT 24 |
Finished | Aug 13 06:27:35 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-acf8ad71-dd97-41af-b138-933aa02750fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=270246172 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_lock.270246172 |
Directory | /workspace/5.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_init_fail.3661193808 |
Short name | T1087 |
Test name | |
Test status | |
Simulation time | 480492969 ps |
CPU time | 3.86 seconds |
Started | Aug 13 06:27:14 PM PDT 24 |
Finished | Aug 13 06:27:18 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-21f9b7b7-927a-4ba3-90ca-7e10400db363 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3661193808 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_init_fail.3661193808 |
Directory | /workspace/5.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_macro_errs.1427806847 |
Short name | T205 |
Test name | |
Test status | |
Simulation time | 412055870 ps |
CPU time | 6 seconds |
Started | Aug 13 06:27:06 PM PDT 24 |
Finished | Aug 13 06:27:12 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-a0003cbb-f005-4180-9add-60290d461cd0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1427806847 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_macro_errs.1427806847 |
Directory | /workspace/5.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_key_req.2486525897 |
Short name | T1158 |
Test name | |
Test status | |
Simulation time | 1048742316 ps |
CPU time | 8.01 seconds |
Started | Aug 13 06:27:09 PM PDT 24 |
Finished | Aug 13 06:27:17 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-54888663-15ea-4fa8-ba89-d328f2003837 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2486525897 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_key_req.2486525897 |
Directory | /workspace/5.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_lc_esc.2869946103 |
Short name | T238 |
Test name | |
Test status | |
Simulation time | 890411262 ps |
CPU time | 6.43 seconds |
Started | Aug 13 06:27:10 PM PDT 24 |
Finished | Aug 13 06:27:16 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-eee7fa9c-2682-4464-8e49-e02ab6ae7b65 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2869946103 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_esc.2869946103 |
Directory | /workspace/5.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_lc_req.210177727 |
Short name | T586 |
Test name | |
Test status | |
Simulation time | 1024633238 ps |
CPU time | 8.55 seconds |
Started | Aug 13 06:27:09 PM PDT 24 |
Finished | Aug 13 06:27:18 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-0a154881-4837-491b-a581-519613d7dbb4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=210177727 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_req.210177727 |
Directory | /workspace/5.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_regwen.3669842277 |
Short name | T344 |
Test name | |
Test status | |
Simulation time | 303584834 ps |
CPU time | 7.22 seconds |
Started | Aug 13 06:27:08 PM PDT 24 |
Finished | Aug 13 06:27:15 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-6e6fbda1-f0ba-46dc-ad46-606ba53b2b76 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3669842277 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_regwen.3669842277 |
Directory | /workspace/5.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_smoke.1045476614 |
Short name | T696 |
Test name | |
Test status | |
Simulation time | 393845743 ps |
CPU time | 12.35 seconds |
Started | Aug 13 06:26:59 PM PDT 24 |
Finished | Aug 13 06:27:12 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-11475ffa-37b8-4f2e-9414-be5e372a9f07 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1045476614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_smoke.1045476614 |
Directory | /workspace/5.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_stress_all.2481655310 |
Short name | T369 |
Test name | |
Test status | |
Simulation time | 5796584034 ps |
CPU time | 77.65 seconds |
Started | Aug 13 06:27:12 PM PDT 24 |
Finished | Aug 13 06:28:29 PM PDT 24 |
Peak memory | 249072 kb |
Host | smart-05201bc2-62ad-4d1b-9825-3a6ee9350572 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2481655310 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all. 2481655310 |
Directory | /workspace/5.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_stress_all_with_rand_reset.2608594720 |
Short name | T298 |
Test name | |
Test status | |
Simulation time | 8840820681 ps |
CPU time | 17.96 seconds |
Started | Aug 13 06:27:11 PM PDT 24 |
Finished | Aug 13 06:27:29 PM PDT 24 |
Peak memory | 249248 kb |
Host | smart-2be80d03-face-4110-9d15-c5cbfa938b19 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2608594720 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all_with_rand_reset.2608594720 |
Directory | /workspace/5.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_test_access.2460450281 |
Short name | T521 |
Test name | |
Test status | |
Simulation time | 3831233552 ps |
CPU time | 36.63 seconds |
Started | Aug 13 06:27:10 PM PDT 24 |
Finished | Aug 13 06:27:47 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-b9bfb2bc-1e49-4e99-a2b6-0a96b55b1822 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2460450281 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_test_access.2460450281 |
Directory | /workspace/5.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_init_fail.3302375679 |
Short name | T961 |
Test name | |
Test status | |
Simulation time | 152386936 ps |
CPU time | 3 seconds |
Started | Aug 13 06:28:45 PM PDT 24 |
Finished | Aug 13 06:28:48 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-721aed60-38b6-40b9-aa3c-054166207d35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3302375679 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_init_fail.3302375679 |
Directory | /workspace/50.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_parallel_lc_esc.4061840344 |
Short name | T613 |
Test name | |
Test status | |
Simulation time | 171710678 ps |
CPU time | 5.01 seconds |
Started | Aug 13 06:28:45 PM PDT 24 |
Finished | Aug 13 06:28:50 PM PDT 24 |
Peak memory | 242660 kb |
Host | smart-22a466d4-871c-4f57-bbc7-4e35fc998e92 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4061840344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_parallel_lc_esc.4061840344 |
Directory | /workspace/50.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_init_fail.2353084914 |
Short name | T1078 |
Test name | |
Test status | |
Simulation time | 174747230 ps |
CPU time | 3.97 seconds |
Started | Aug 13 06:28:45 PM PDT 24 |
Finished | Aug 13 06:28:50 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-c4a60312-9eaf-4cac-954a-cad2b7fd1823 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2353084914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_init_fail.2353084914 |
Directory | /workspace/51.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_parallel_lc_esc.2534498048 |
Short name | T165 |
Test name | |
Test status | |
Simulation time | 246531564 ps |
CPU time | 6.23 seconds |
Started | Aug 13 06:28:47 PM PDT 24 |
Finished | Aug 13 06:28:53 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-b35a9a8a-1b4c-44c6-a744-e1f4f753b4ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2534498048 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_parallel_lc_esc.2534498048 |
Directory | /workspace/51.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_init_fail.1843053578 |
Short name | T488 |
Test name | |
Test status | |
Simulation time | 98946127 ps |
CPU time | 3.68 seconds |
Started | Aug 13 06:28:48 PM PDT 24 |
Finished | Aug 13 06:28:52 PM PDT 24 |
Peak memory | 242656 kb |
Host | smart-1714c30a-bc1e-48ab-b6d9-9346d07db7f9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1843053578 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_init_fail.1843053578 |
Directory | /workspace/52.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_parallel_lc_esc.3657206438 |
Short name | T646 |
Test name | |
Test status | |
Simulation time | 693204326 ps |
CPU time | 9.37 seconds |
Started | Aug 13 06:28:46 PM PDT 24 |
Finished | Aug 13 06:28:56 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-584b7267-051a-4a8d-8e83-66cf109b5f11 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3657206438 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_parallel_lc_esc.3657206438 |
Directory | /workspace/52.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_init_fail.1944122668 |
Short name | T878 |
Test name | |
Test status | |
Simulation time | 121083702 ps |
CPU time | 3.82 seconds |
Started | Aug 13 06:28:46 PM PDT 24 |
Finished | Aug 13 06:28:50 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-310eebf7-eedf-4d1b-b78c-40fe60719797 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1944122668 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_init_fail.1944122668 |
Directory | /workspace/53.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_parallel_lc_esc.892523025 |
Short name | T419 |
Test name | |
Test status | |
Simulation time | 1218937292 ps |
CPU time | 16.41 seconds |
Started | Aug 13 06:28:46 PM PDT 24 |
Finished | Aug 13 06:29:03 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-5ca912ed-eb71-4233-937a-acbb8900dc22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=892523025 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_parallel_lc_esc.892523025 |
Directory | /workspace/53.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_stress_all_with_rand_reset.1763653886 |
Short name | T1154 |
Test name | |
Test status | |
Simulation time | 4874746084 ps |
CPU time | 45.85 seconds |
Started | Aug 13 06:28:49 PM PDT 24 |
Finished | Aug 13 06:29:35 PM PDT 24 |
Peak memory | 248968 kb |
Host | smart-b3f6f877-ec26-4419-a401-0dd2af9b36eb |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1763653886 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_stress_all_with_rand_reset.1763653886 |
Directory | /workspace/53.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_init_fail.3962276387 |
Short name | T892 |
Test name | |
Test status | |
Simulation time | 526187682 ps |
CPU time | 4.86 seconds |
Started | Aug 13 06:28:48 PM PDT 24 |
Finished | Aug 13 06:28:53 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-929314ba-a45e-4ba6-86d2-38b1e2df3697 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3962276387 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_init_fail.3962276387 |
Directory | /workspace/54.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_parallel_lc_esc.2335240105 |
Short name | T455 |
Test name | |
Test status | |
Simulation time | 788868033 ps |
CPU time | 6.26 seconds |
Started | Aug 13 06:28:49 PM PDT 24 |
Finished | Aug 13 06:28:56 PM PDT 24 |
Peak memory | 242108 kb |
Host | smart-99e0191d-fffc-4686-b6d0-8128f40e2457 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2335240105 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_parallel_lc_esc.2335240105 |
Directory | /workspace/54.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_init_fail.269664162 |
Short name | T588 |
Test name | |
Test status | |
Simulation time | 287100186 ps |
CPU time | 4.48 seconds |
Started | Aug 13 06:28:47 PM PDT 24 |
Finished | Aug 13 06:28:52 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-de5da1f7-a914-415a-81ba-381ec75c23cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=269664162 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_init_fail.269664162 |
Directory | /workspace/55.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_parallel_lc_esc.4257508310 |
Short name | T164 |
Test name | |
Test status | |
Simulation time | 140390028 ps |
CPU time | 5.85 seconds |
Started | Aug 13 06:28:44 PM PDT 24 |
Finished | Aug 13 06:28:50 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-af1be45d-b4b0-40ec-b0d1-0302d465cedd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4257508310 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_parallel_lc_esc.4257508310 |
Directory | /workspace/55.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_stress_all_with_rand_reset.1734941345 |
Short name | T481 |
Test name | |
Test status | |
Simulation time | 11330013239 ps |
CPU time | 121.65 seconds |
Started | Aug 13 06:28:46 PM PDT 24 |
Finished | Aug 13 06:30:48 PM PDT 24 |
Peak memory | 262724 kb |
Host | smart-2abaac5e-73e8-4747-a525-3328b7d7bcdc |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1734941345 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_stress_all_with_rand_reset.1734941345 |
Directory | /workspace/55.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_init_fail.3181139124 |
Short name | T1026 |
Test name | |
Test status | |
Simulation time | 361091549 ps |
CPU time | 4.01 seconds |
Started | Aug 13 06:28:55 PM PDT 24 |
Finished | Aug 13 06:28:59 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-cd1dd33d-8d97-4460-8def-2572d1518f0f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3181139124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_init_fail.3181139124 |
Directory | /workspace/56.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_parallel_lc_esc.420462379 |
Short name | T1066 |
Test name | |
Test status | |
Simulation time | 135419444 ps |
CPU time | 6.63 seconds |
Started | Aug 13 06:28:45 PM PDT 24 |
Finished | Aug 13 06:28:51 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-40628d49-7715-4f59-9fe6-0bc1b5aed6b7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=420462379 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_parallel_lc_esc.420462379 |
Directory | /workspace/56.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_init_fail.2012700393 |
Short name | T194 |
Test name | |
Test status | |
Simulation time | 426047758 ps |
CPU time | 3.64 seconds |
Started | Aug 13 06:28:50 PM PDT 24 |
Finished | Aug 13 06:28:54 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-9b81db57-64e2-4128-bb05-fbb6cbc3a2a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2012700393 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_init_fail.2012700393 |
Directory | /workspace/57.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_parallel_lc_esc.715345558 |
Short name | T695 |
Test name | |
Test status | |
Simulation time | 2060179492 ps |
CPU time | 3.97 seconds |
Started | Aug 13 06:28:45 PM PDT 24 |
Finished | Aug 13 06:28:50 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-725b0c21-5184-4f85-a2b7-d6ea36d87eac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=715345558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_parallel_lc_esc.715345558 |
Directory | /workspace/57.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_init_fail.2789081910 |
Short name | T1068 |
Test name | |
Test status | |
Simulation time | 316357808 ps |
CPU time | 3.52 seconds |
Started | Aug 13 06:28:48 PM PDT 24 |
Finished | Aug 13 06:28:51 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-77ff0cc9-8a78-45d4-9569-be9ce0ed6e81 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2789081910 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_init_fail.2789081910 |
Directory | /workspace/58.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_parallel_lc_esc.848358477 |
Short name | T1072 |
Test name | |
Test status | |
Simulation time | 444619829 ps |
CPU time | 5.76 seconds |
Started | Aug 13 06:28:48 PM PDT 24 |
Finished | Aug 13 06:28:54 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-2ec18c88-871b-4555-8b21-06d72fcdcac9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=848358477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_parallel_lc_esc.848358477 |
Directory | /workspace/58.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_init_fail.3505978855 |
Short name | T441 |
Test name | |
Test status | |
Simulation time | 368116089 ps |
CPU time | 3.95 seconds |
Started | Aug 13 06:28:48 PM PDT 24 |
Finished | Aug 13 06:28:52 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-95912439-a8b9-4981-8848-b1a37665fa7d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3505978855 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_init_fail.3505978855 |
Directory | /workspace/59.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_parallel_lc_esc.1927296726 |
Short name | T155 |
Test name | |
Test status | |
Simulation time | 185630810 ps |
CPU time | 5.84 seconds |
Started | Aug 13 06:28:48 PM PDT 24 |
Finished | Aug 13 06:28:54 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-753b7c1e-5589-4929-bae7-40d92f1b75d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1927296726 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_parallel_lc_esc.1927296726 |
Directory | /workspace/59.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_alert_test.3625987083 |
Short name | T426 |
Test name | |
Test status | |
Simulation time | 54486902 ps |
CPU time | 1.72 seconds |
Started | Aug 13 06:27:06 PM PDT 24 |
Finished | Aug 13 06:27:08 PM PDT 24 |
Peak memory | 240916 kb |
Host | smart-02e72377-db8a-48bc-8ae6-a55e149a871f |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3625987083 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_alert_test.3625987083 |
Directory | /workspace/6.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_background_chks.619709579 |
Short name | T1097 |
Test name | |
Test status | |
Simulation time | 4391938667 ps |
CPU time | 27.12 seconds |
Started | Aug 13 06:27:10 PM PDT 24 |
Finished | Aug 13 06:27:38 PM PDT 24 |
Peak memory | 242844 kb |
Host | smart-d6ac8a19-4d03-4269-83ec-6a67f9c0dafb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=619709579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_background_chks.619709579 |
Directory | /workspace/6.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_check_fail.2126846099 |
Short name | T127 |
Test name | |
Test status | |
Simulation time | 2066949304 ps |
CPU time | 4.28 seconds |
Started | Aug 13 06:27:08 PM PDT 24 |
Finished | Aug 13 06:27:13 PM PDT 24 |
Peak memory | 248920 kb |
Host | smart-f3d650ba-0ad8-400b-b39d-8abea6db2653 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2126846099 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_check_fail.2126846099 |
Directory | /workspace/6.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_dai_errs.3695008187 |
Short name | T694 |
Test name | |
Test status | |
Simulation time | 1354905652 ps |
CPU time | 26.74 seconds |
Started | Aug 13 06:27:09 PM PDT 24 |
Finished | Aug 13 06:27:36 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-a2e2b592-25b2-46ba-87a9-b2b74a249900 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3695008187 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_errs.3695008187 |
Directory | /workspace/6.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_dai_lock.3259296154 |
Short name | T870 |
Test name | |
Test status | |
Simulation time | 1851544806 ps |
CPU time | 21.59 seconds |
Started | Aug 13 06:27:13 PM PDT 24 |
Finished | Aug 13 06:27:35 PM PDT 24 |
Peak memory | 243232 kb |
Host | smart-5348ebb9-307c-44a6-aafe-8ffc9270e0ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3259296154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_lock.3259296154 |
Directory | /workspace/6.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_init_fail.2704831339 |
Short name | T517 |
Test name | |
Test status | |
Simulation time | 396987169 ps |
CPU time | 4.46 seconds |
Started | Aug 13 06:27:12 PM PDT 24 |
Finished | Aug 13 06:27:17 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-7678139b-e93a-4e9d-a815-7033e9e972c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2704831339 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_init_fail.2704831339 |
Directory | /workspace/6.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_macro_errs.2366498293 |
Short name | T1082 |
Test name | |
Test status | |
Simulation time | 293731595 ps |
CPU time | 5.78 seconds |
Started | Aug 13 06:27:06 PM PDT 24 |
Finished | Aug 13 06:27:12 PM PDT 24 |
Peak memory | 249084 kb |
Host | smart-cc847afc-00f9-437d-a75a-e40a0d60205a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2366498293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_macro_errs.2366498293 |
Directory | /workspace/6.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_key_req.2082935483 |
Short name | T690 |
Test name | |
Test status | |
Simulation time | 4512789704 ps |
CPU time | 29.71 seconds |
Started | Aug 13 06:27:14 PM PDT 24 |
Finished | Aug 13 06:27:43 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-6d79c844-fc9d-439f-ae91-c09c565fe407 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2082935483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_key_req.2082935483 |
Directory | /workspace/6.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_lc_esc.566802834 |
Short name | T625 |
Test name | |
Test status | |
Simulation time | 530343708 ps |
CPU time | 7.14 seconds |
Started | Aug 13 06:27:09 PM PDT 24 |
Finished | Aug 13 06:27:16 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-dac72d95-b563-4f9d-8017-2ef185fef382 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=566802834 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_esc.566802834 |
Directory | /workspace/6.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_lc_req.232566916 |
Short name | T377 |
Test name | |
Test status | |
Simulation time | 1309271756 ps |
CPU time | 21.61 seconds |
Started | Aug 13 06:27:13 PM PDT 24 |
Finished | Aug 13 06:27:34 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-7e7f5699-255e-4232-8037-d972b44f0faf |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=232566916 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_req.232566916 |
Directory | /workspace/6.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_regwen.1587764483 |
Short name | T967 |
Test name | |
Test status | |
Simulation time | 536051727 ps |
CPU time | 4.29 seconds |
Started | Aug 13 06:27:08 PM PDT 24 |
Finished | Aug 13 06:27:12 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-301cb765-b8a3-4899-8419-2d574806da21 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1587764483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_regwen.1587764483 |
Directory | /workspace/6.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_smoke.2234303807 |
Short name | T780 |
Test name | |
Test status | |
Simulation time | 1089635804 ps |
CPU time | 6.67 seconds |
Started | Aug 13 06:27:09 PM PDT 24 |
Finished | Aug 13 06:27:16 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-d3dca682-bfbc-4ea6-80e4-bb36a5078cbc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2234303807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_smoke.2234303807 |
Directory | /workspace/6.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_stress_all.611413377 |
Short name | T272 |
Test name | |
Test status | |
Simulation time | 13432517644 ps |
CPU time | 264.54 seconds |
Started | Aug 13 06:27:12 PM PDT 24 |
Finished | Aug 13 06:31:37 PM PDT 24 |
Peak memory | 273672 kb |
Host | smart-0dc8a220-3cfb-4cc0-b79b-9c9c1cb383aa |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=611413377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all.611413377 |
Directory | /workspace/6.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_stress_all_with_rand_reset.881417971 |
Short name | T19 |
Test name | |
Test status | |
Simulation time | 22592409832 ps |
CPU time | 164.53 seconds |
Started | Aug 13 06:27:14 PM PDT 24 |
Finished | Aug 13 06:29:59 PM PDT 24 |
Peak memory | 257464 kb |
Host | smart-693b86ce-123b-4e62-84c5-b6be5dfaf4c9 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=881417971 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all_with_rand_reset.881417971 |
Directory | /workspace/6.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_test_access.885969571 |
Short name | T727 |
Test name | |
Test status | |
Simulation time | 389507127 ps |
CPU time | 5.7 seconds |
Started | Aug 13 06:27:11 PM PDT 24 |
Finished | Aug 13 06:27:17 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-f15d5652-a36b-4d5f-99e6-c472e631ff8d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=885969571 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_test_access.885969571 |
Directory | /workspace/6.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_init_fail.2290574011 |
Short name | T216 |
Test name | |
Test status | |
Simulation time | 129032730 ps |
CPU time | 4.2 seconds |
Started | Aug 13 06:28:44 PM PDT 24 |
Finished | Aug 13 06:28:48 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-9f736011-1f5e-4174-87a6-51049d5ead90 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2290574011 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_init_fail.2290574011 |
Directory | /workspace/60.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_parallel_lc_esc.781832648 |
Short name | T243 |
Test name | |
Test status | |
Simulation time | 377430033 ps |
CPU time | 4.67 seconds |
Started | Aug 13 06:28:50 PM PDT 24 |
Finished | Aug 13 06:28:55 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-a80e0227-7687-4818-b882-631a361efbaf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=781832648 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_parallel_lc_esc.781832648 |
Directory | /workspace/60.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_stress_all_with_rand_reset.4120060600 |
Short name | T291 |
Test name | |
Test status | |
Simulation time | 41452795063 ps |
CPU time | 73.32 seconds |
Started | Aug 13 06:28:48 PM PDT 24 |
Finished | Aug 13 06:30:01 PM PDT 24 |
Peak memory | 257468 kb |
Host | smart-6ebbae79-5a5c-4aa9-8707-3ad0502ef50f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4120060600 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_stress_all_with_rand_reset.4120060600 |
Directory | /workspace/60.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_init_fail.1240990831 |
Short name | T631 |
Test name | |
Test status | |
Simulation time | 158411603 ps |
CPU time | 4.63 seconds |
Started | Aug 13 06:28:59 PM PDT 24 |
Finished | Aug 13 06:29:04 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-74422c35-6ff5-48fc-be3f-4eea4d4b1dfd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1240990831 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_init_fail.1240990831 |
Directory | /workspace/61.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_parallel_lc_esc.165484144 |
Short name | T202 |
Test name | |
Test status | |
Simulation time | 502360661 ps |
CPU time | 7.6 seconds |
Started | Aug 13 06:28:46 PM PDT 24 |
Finished | Aug 13 06:28:53 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-b9d76ca2-9958-4704-aead-a2d76eed7c4f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=165484144 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_parallel_lc_esc.165484144 |
Directory | /workspace/61.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_parallel_lc_esc.2444295262 |
Short name | T848 |
Test name | |
Test status | |
Simulation time | 1164962051 ps |
CPU time | 3.88 seconds |
Started | Aug 13 06:28:54 PM PDT 24 |
Finished | Aug 13 06:28:58 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-a8cc4aaf-9ebd-4873-b6dc-21e93a1689d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2444295262 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_parallel_lc_esc.2444295262 |
Directory | /workspace/62.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_init_fail.1796720367 |
Short name | T179 |
Test name | |
Test status | |
Simulation time | 2116919971 ps |
CPU time | 5.15 seconds |
Started | Aug 13 06:28:45 PM PDT 24 |
Finished | Aug 13 06:28:50 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-674a591d-da31-456d-8efe-42ac173dce43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1796720367 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_init_fail.1796720367 |
Directory | /workspace/63.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_parallel_lc_esc.3862604095 |
Short name | T880 |
Test name | |
Test status | |
Simulation time | 162055026 ps |
CPU time | 3.01 seconds |
Started | Aug 13 06:28:54 PM PDT 24 |
Finished | Aug 13 06:28:58 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-e3414f6f-1596-4bad-9762-ea2bfa89fce7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3862604095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_parallel_lc_esc.3862604095 |
Directory | /workspace/63.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_init_fail.750769624 |
Short name | T177 |
Test name | |
Test status | |
Simulation time | 115262924 ps |
CPU time | 3.3 seconds |
Started | Aug 13 06:28:48 PM PDT 24 |
Finished | Aug 13 06:28:52 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-5d38fc62-d97a-47b3-8f78-d33725665c89 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=750769624 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_init_fail.750769624 |
Directory | /workspace/64.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_parallel_lc_esc.464493099 |
Short name | T260 |
Test name | |
Test status | |
Simulation time | 128289423 ps |
CPU time | 5.39 seconds |
Started | Aug 13 06:28:54 PM PDT 24 |
Finished | Aug 13 06:29:00 PM PDT 24 |
Peak memory | 242760 kb |
Host | smart-1c2edd95-1a5d-49fe-8d25-0919004ad4cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=464493099 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_parallel_lc_esc.464493099 |
Directory | /workspace/64.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_init_fail.2507788472 |
Short name | T34 |
Test name | |
Test status | |
Simulation time | 488767476 ps |
CPU time | 3.74 seconds |
Started | Aug 13 06:28:54 PM PDT 24 |
Finished | Aug 13 06:28:58 PM PDT 24 |
Peak memory | 242720 kb |
Host | smart-bede19e7-fb18-4f8e-8648-fe62a6f6063f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2507788472 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_init_fail.2507788472 |
Directory | /workspace/65.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_parallel_lc_esc.3997643711 |
Short name | T775 |
Test name | |
Test status | |
Simulation time | 397536979 ps |
CPU time | 4.39 seconds |
Started | Aug 13 06:28:56 PM PDT 24 |
Finished | Aug 13 06:29:00 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-4aadc626-1db8-4d1a-8a69-297fb787e56a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3997643711 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_parallel_lc_esc.3997643711 |
Directory | /workspace/65.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_parallel_lc_esc.3229903301 |
Short name | T602 |
Test name | |
Test status | |
Simulation time | 289500997 ps |
CPU time | 4.18 seconds |
Started | Aug 13 06:28:49 PM PDT 24 |
Finished | Aug 13 06:28:53 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-034b5c0d-5f63-4fac-9e6f-a4a568189b13 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3229903301 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_parallel_lc_esc.3229903301 |
Directory | /workspace/66.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_parallel_lc_esc.1129036694 |
Short name | T449 |
Test name | |
Test status | |
Simulation time | 1666330874 ps |
CPU time | 17.48 seconds |
Started | Aug 13 06:28:47 PM PDT 24 |
Finished | Aug 13 06:29:05 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-411aeb7d-1c93-41b9-8c8c-73b0ceb1aa00 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1129036694 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_parallel_lc_esc.1129036694 |
Directory | /workspace/67.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_init_fail.1971666042 |
Short name | T737 |
Test name | |
Test status | |
Simulation time | 198778296 ps |
CPU time | 5.34 seconds |
Started | Aug 13 06:28:48 PM PDT 24 |
Finished | Aug 13 06:28:54 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-c1d54a4c-6978-483b-8762-4f289e7aea07 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1971666042 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_init_fail.1971666042 |
Directory | /workspace/68.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_parallel_lc_esc.95440893 |
Short name | T808 |
Test name | |
Test status | |
Simulation time | 528428566 ps |
CPU time | 7.93 seconds |
Started | Aug 13 06:28:47 PM PDT 24 |
Finished | Aug 13 06:28:55 PM PDT 24 |
Peak memory | 242128 kb |
Host | smart-28a053b4-c973-4650-9036-d0b341f15487 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=95440893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_parallel_lc_esc.95440893 |
Directory | /workspace/68.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_init_fail.3483975541 |
Short name | T881 |
Test name | |
Test status | |
Simulation time | 291619792 ps |
CPU time | 3.71 seconds |
Started | Aug 13 06:28:48 PM PDT 24 |
Finished | Aug 13 06:28:52 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-f7be57b8-058f-41de-aa3f-b095f03a287f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3483975541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_init_fail.3483975541 |
Directory | /workspace/69.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_parallel_lc_esc.531269541 |
Short name | T572 |
Test name | |
Test status | |
Simulation time | 281557116 ps |
CPU time | 6.72 seconds |
Started | Aug 13 06:28:55 PM PDT 24 |
Finished | Aug 13 06:29:02 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-3d7e5eee-94a9-445a-acf8-f78bfaf69869 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=531269541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_parallel_lc_esc.531269541 |
Directory | /workspace/69.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_alert_test.3839452775 |
Short name | T559 |
Test name | |
Test status | |
Simulation time | 172244292 ps |
CPU time | 1.87 seconds |
Started | Aug 13 06:27:09 PM PDT 24 |
Finished | Aug 13 06:27:11 PM PDT 24 |
Peak memory | 241004 kb |
Host | smart-ca0d88da-360f-4d20-b16a-00a32f10631b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3839452775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_alert_test.3839452775 |
Directory | /workspace/7.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_background_chks.2872170384 |
Short name | T629 |
Test name | |
Test status | |
Simulation time | 887921821 ps |
CPU time | 20.82 seconds |
Started | Aug 13 06:27:11 PM PDT 24 |
Finished | Aug 13 06:27:32 PM PDT 24 |
Peak memory | 242704 kb |
Host | smart-606ae5ab-b4ba-43f9-8e3e-49b3a7bd7ced |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2872170384 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_background_chks.2872170384 |
Directory | /workspace/7.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_check_fail.3775318073 |
Short name | T58 |
Test name | |
Test status | |
Simulation time | 12196773193 ps |
CPU time | 38.3 seconds |
Started | Aug 13 06:27:06 PM PDT 24 |
Finished | Aug 13 06:27:44 PM PDT 24 |
Peak memory | 243236 kb |
Host | smart-bb1131ab-569b-44d0-b6b5-a40c0f4d23e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3775318073 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_check_fail.3775318073 |
Directory | /workspace/7.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_dai_errs.4088256672 |
Short name | T412 |
Test name | |
Test status | |
Simulation time | 391845112 ps |
CPU time | 22.06 seconds |
Started | Aug 13 06:27:16 PM PDT 24 |
Finished | Aug 13 06:27:38 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-a3282d82-f364-45e4-8c3e-837bb6f6b193 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4088256672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_errs.4088256672 |
Directory | /workspace/7.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_dai_lock.1418493064 |
Short name | T596 |
Test name | |
Test status | |
Simulation time | 768282933 ps |
CPU time | 6.09 seconds |
Started | Aug 13 06:27:08 PM PDT 24 |
Finished | Aug 13 06:27:14 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-961d4635-7a34-4e79-8ecf-78b1c611b6a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1418493064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_lock.1418493064 |
Directory | /workspace/7.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_init_fail.2189659364 |
Short name | T579 |
Test name | |
Test status | |
Simulation time | 106760530 ps |
CPU time | 4.29 seconds |
Started | Aug 13 06:27:10 PM PDT 24 |
Finished | Aug 13 06:27:14 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-04ef5ff7-3791-4d5e-8701-87e8ce5e20cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2189659364 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_init_fail.2189659364 |
Directory | /workspace/7.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_macro_errs.3715626009 |
Short name | T1080 |
Test name | |
Test status | |
Simulation time | 2261527786 ps |
CPU time | 21.73 seconds |
Started | Aug 13 06:27:08 PM PDT 24 |
Finished | Aug 13 06:27:30 PM PDT 24 |
Peak memory | 242744 kb |
Host | smart-27584b8d-18f0-43fc-b705-1265e94df874 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3715626009 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_macro_errs.3715626009 |
Directory | /workspace/7.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_key_req.1020201355 |
Short name | T108 |
Test name | |
Test status | |
Simulation time | 436752576 ps |
CPU time | 18.97 seconds |
Started | Aug 13 06:27:08 PM PDT 24 |
Finished | Aug 13 06:27:27 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-893d640c-e342-474c-a72d-9920d2273617 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1020201355 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_key_req.1020201355 |
Directory | /workspace/7.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_lc_esc.2384219833 |
Short name | T711 |
Test name | |
Test status | |
Simulation time | 238519172 ps |
CPU time | 12.12 seconds |
Started | Aug 13 06:27:14 PM PDT 24 |
Finished | Aug 13 06:27:26 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-80631732-a862-44cb-90b1-8aef57be894d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2384219833 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_esc.2384219833 |
Directory | /workspace/7.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_lc_req.2955225535 |
Short name | T246 |
Test name | |
Test status | |
Simulation time | 803413857 ps |
CPU time | 8.99 seconds |
Started | Aug 13 06:27:15 PM PDT 24 |
Finished | Aug 13 06:27:24 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-bae3c272-64e3-4d5c-93ec-93f0b6532d0e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2955225535 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_req.2955225535 |
Directory | /workspace/7.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_regwen.3169990308 |
Short name | T1119 |
Test name | |
Test status | |
Simulation time | 655141916 ps |
CPU time | 9.78 seconds |
Started | Aug 13 06:27:11 PM PDT 24 |
Finished | Aug 13 06:27:21 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-2dc6f1a1-997f-4d4a-b65d-6e69837eb512 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3169990308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_regwen.3169990308 |
Directory | /workspace/7.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_smoke.3586184128 |
Short name | T396 |
Test name | |
Test status | |
Simulation time | 581539068 ps |
CPU time | 8.91 seconds |
Started | Aug 13 06:27:12 PM PDT 24 |
Finished | Aug 13 06:27:21 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-4ab09acf-1c39-4ce8-9a84-300a9c1f5aea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3586184128 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_smoke.3586184128 |
Directory | /workspace/7.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_stress_all.1707037595 |
Short name | T829 |
Test name | |
Test status | |
Simulation time | 283822231 ps |
CPU time | 6.51 seconds |
Started | Aug 13 06:27:12 PM PDT 24 |
Finished | Aug 13 06:27:19 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-f5a45ee7-fce0-4484-ad17-4a67323e33da |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1707037595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all. 1707037595 |
Directory | /workspace/7.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_stress_all_with_rand_reset.536708682 |
Short name | T231 |
Test name | |
Test status | |
Simulation time | 2840787139 ps |
CPU time | 104.73 seconds |
Started | Aug 13 06:27:08 PM PDT 24 |
Finished | Aug 13 06:28:53 PM PDT 24 |
Peak memory | 249208 kb |
Host | smart-4f94f265-6c4c-41cd-bc3f-42b6b5f86941 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=536708682 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all_with_rand_reset.536708682 |
Directory | /workspace/7.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_test_access.2946676432 |
Short name | T983 |
Test name | |
Test status | |
Simulation time | 1271855415 ps |
CPU time | 19.16 seconds |
Started | Aug 13 06:27:12 PM PDT 24 |
Finished | Aug 13 06:27:31 PM PDT 24 |
Peak memory | 242792 kb |
Host | smart-f3e3481e-95c7-44e0-9f6f-7d6915c5d084 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2946676432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_test_access.2946676432 |
Directory | /workspace/7.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_init_fail.1852744451 |
Short name | T863 |
Test name | |
Test status | |
Simulation time | 1663677281 ps |
CPU time | 6.66 seconds |
Started | Aug 13 06:28:54 PM PDT 24 |
Finished | Aug 13 06:29:01 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-bb79bbff-3ef6-4b0d-a866-b2c60f03a334 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1852744451 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_init_fail.1852744451 |
Directory | /workspace/70.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_parallel_lc_esc.1484500781 |
Short name | T1065 |
Test name | |
Test status | |
Simulation time | 5134999206 ps |
CPU time | 15.87 seconds |
Started | Aug 13 06:28:47 PM PDT 24 |
Finished | Aug 13 06:29:03 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-c8e376b3-8481-48ab-934d-a1899b79217c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1484500781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_parallel_lc_esc.1484500781 |
Directory | /workspace/70.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_init_fail.3188739797 |
Short name | T1165 |
Test name | |
Test status | |
Simulation time | 149541879 ps |
CPU time | 3.08 seconds |
Started | Aug 13 06:28:51 PM PDT 24 |
Finished | Aug 13 06:28:55 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-b2c805c7-4e23-4ef9-a7b8-345904cb4bd4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3188739797 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_init_fail.3188739797 |
Directory | /workspace/71.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_parallel_lc_esc.28816471 |
Short name | T578 |
Test name | |
Test status | |
Simulation time | 1129142908 ps |
CPU time | 13.93 seconds |
Started | Aug 13 06:28:53 PM PDT 24 |
Finished | Aug 13 06:29:07 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-105134ff-d1b8-4029-9bc0-ab23c531cd3f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=28816471 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_parallel_lc_esc.28816471 |
Directory | /workspace/71.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_init_fail.1568344250 |
Short name | T655 |
Test name | |
Test status | |
Simulation time | 187292517 ps |
CPU time | 4.08 seconds |
Started | Aug 13 06:28:50 PM PDT 24 |
Finished | Aug 13 06:28:55 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-17e98662-5d95-4138-8bc2-51925ca0d2fd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1568344250 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_init_fail.1568344250 |
Directory | /workspace/72.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_parallel_lc_esc.219398905 |
Short name | T948 |
Test name | |
Test status | |
Simulation time | 74981397 ps |
CPU time | 3.34 seconds |
Started | Aug 13 06:28:56 PM PDT 24 |
Finished | Aug 13 06:28:59 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-6639efbe-89ab-43df-bdeb-40137e9c05d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=219398905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_parallel_lc_esc.219398905 |
Directory | /workspace/72.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_init_fail.1862687784 |
Short name | T212 |
Test name | |
Test status | |
Simulation time | 2314320047 ps |
CPU time | 6.64 seconds |
Started | Aug 13 06:28:56 PM PDT 24 |
Finished | Aug 13 06:29:03 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-d26e5606-9b4b-4ac3-85ee-e1bd559f587e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1862687784 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_init_fail.1862687784 |
Directory | /workspace/73.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_parallel_lc_esc.464047263 |
Short name | T669 |
Test name | |
Test status | |
Simulation time | 634286995 ps |
CPU time | 9.02 seconds |
Started | Aug 13 06:28:58 PM PDT 24 |
Finished | Aug 13 06:29:07 PM PDT 24 |
Peak memory | 242732 kb |
Host | smart-62386207-b832-4b33-8dec-bcc4c78ddf3f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=464047263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_parallel_lc_esc.464047263 |
Directory | /workspace/73.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_stress_all_with_rand_reset.3011522810 |
Short name | T376 |
Test name | |
Test status | |
Simulation time | 1756762522 ps |
CPU time | 85.14 seconds |
Started | Aug 13 06:28:57 PM PDT 24 |
Finished | Aug 13 06:30:22 PM PDT 24 |
Peak memory | 264896 kb |
Host | smart-ee6d40bb-e052-481f-a3fe-02a48e7e8db4 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3011522810 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_stress_all_with_rand_reset.3011522810 |
Directory | /workspace/73.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_init_fail.1263746272 |
Short name | T754 |
Test name | |
Test status | |
Simulation time | 147157396 ps |
CPU time | 4.1 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:10 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-348ca996-16b5-4484-9d5e-643842969354 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1263746272 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_init_fail.1263746272 |
Directory | /workspace/74.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_parallel_lc_esc.2822687595 |
Short name | T157 |
Test name | |
Test status | |
Simulation time | 413856108 ps |
CPU time | 5.21 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:10 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-1128698b-2e37-443b-9145-7a6b77300b71 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2822687595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_parallel_lc_esc.2822687595 |
Directory | /workspace/74.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_stress_all_with_rand_reset.75343308 |
Short name | T373 |
Test name | |
Test status | |
Simulation time | 10543128324 ps |
CPU time | 126.44 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:31:10 PM PDT 24 |
Peak memory | 249360 kb |
Host | smart-875a73a7-d0b2-4d6b-a8ec-a34d294830fe |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=75343308 -assert nopos tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_stress_all_with_rand_reset.75343308 |
Directory | /workspace/74.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_init_fail.2402300478 |
Short name | T53 |
Test name | |
Test status | |
Simulation time | 305716137 ps |
CPU time | 5.12 seconds |
Started | Aug 13 06:29:02 PM PDT 24 |
Finished | Aug 13 06:29:07 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-8b4da2a5-52dc-448e-a7e7-f4a1427387f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2402300478 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_init_fail.2402300478 |
Directory | /workspace/75.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_parallel_lc_esc.2116642748 |
Short name | T430 |
Test name | |
Test status | |
Simulation time | 1920801232 ps |
CPU time | 17.69 seconds |
Started | Aug 13 06:28:59 PM PDT 24 |
Finished | Aug 13 06:29:17 PM PDT 24 |
Peak memory | 242136 kb |
Host | smart-a47551dc-5037-4756-a539-b4994206dc40 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2116642748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_parallel_lc_esc.2116642748 |
Directory | /workspace/75.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_init_fail.3066090773 |
Short name | T979 |
Test name | |
Test status | |
Simulation time | 545220046 ps |
CPU time | 5.28 seconds |
Started | Aug 13 06:28:56 PM PDT 24 |
Finished | Aug 13 06:29:02 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-01ba69e5-e74a-4968-82a8-46ba46fed4e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3066090773 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_init_fail.3066090773 |
Directory | /workspace/76.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_parallel_lc_esc.3723955733 |
Short name | T153 |
Test name | |
Test status | |
Simulation time | 791353928 ps |
CPU time | 13.55 seconds |
Started | Aug 13 06:29:00 PM PDT 24 |
Finished | Aug 13 06:29:13 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-04920c4e-302b-4161-9482-a4b8e68a8f0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3723955733 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_parallel_lc_esc.3723955733 |
Directory | /workspace/76.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_init_fail.2150508527 |
Short name | T1135 |
Test name | |
Test status | |
Simulation time | 121037239 ps |
CPU time | 4.41 seconds |
Started | Aug 13 06:28:55 PM PDT 24 |
Finished | Aug 13 06:28:59 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-6fe1d27d-5a9d-4e4c-908f-393c2faf34bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2150508527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_init_fail.2150508527 |
Directory | /workspace/77.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_parallel_lc_esc.1387999583 |
Short name | T389 |
Test name | |
Test status | |
Simulation time | 3951501874 ps |
CPU time | 34.78 seconds |
Started | Aug 13 06:29:03 PM PDT 24 |
Finished | Aug 13 06:29:38 PM PDT 24 |
Peak memory | 242632 kb |
Host | smart-26aa93fc-1191-4dfa-a02b-1a31db165bf8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1387999583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_parallel_lc_esc.1387999583 |
Directory | /workspace/77.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_init_fail.4126674857 |
Short name | T129 |
Test name | |
Test status | |
Simulation time | 2474472667 ps |
CPU time | 5.11 seconds |
Started | Aug 13 06:28:58 PM PDT 24 |
Finished | Aug 13 06:29:04 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-77203bb6-ef53-4489-b6a4-352121a5427c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4126674857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_init_fail.4126674857 |
Directory | /workspace/78.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_parallel_lc_esc.2413653684 |
Short name | T534 |
Test name | |
Test status | |
Simulation time | 1592992448 ps |
CPU time | 12.51 seconds |
Started | Aug 13 06:28:55 PM PDT 24 |
Finished | Aug 13 06:29:08 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-284f68fa-b907-4196-93e3-76840654aeee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2413653684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_parallel_lc_esc.2413653684 |
Directory | /workspace/78.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_init_fail.2724119758 |
Short name | T188 |
Test name | |
Test status | |
Simulation time | 213400933 ps |
CPU time | 4.58 seconds |
Started | Aug 13 06:28:58 PM PDT 24 |
Finished | Aug 13 06:29:03 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-c00f2a8a-a18f-4d68-8071-4bd4afe2631f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2724119758 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_init_fail.2724119758 |
Directory | /workspace/79.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_parallel_lc_esc.3105866494 |
Short name | T135 |
Test name | |
Test status | |
Simulation time | 164610803 ps |
CPU time | 6.99 seconds |
Started | Aug 13 06:29:01 PM PDT 24 |
Finished | Aug 13 06:29:08 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-9a4a7a48-9208-4bda-903f-f47a04b325b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3105866494 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_parallel_lc_esc.3105866494 |
Directory | /workspace/79.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_alert_test.3773695330 |
Short name | T991 |
Test name | |
Test status | |
Simulation time | 227596635 ps |
CPU time | 2.39 seconds |
Started | Aug 13 06:27:15 PM PDT 24 |
Finished | Aug 13 06:27:17 PM PDT 24 |
Peak memory | 240984 kb |
Host | smart-19b688c1-675a-434d-b4df-d366536bf9a8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3773695330 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_alert_test.3773695330 |
Directory | /workspace/8.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_background_chks.290176684 |
Short name | T137 |
Test name | |
Test status | |
Simulation time | 17733685685 ps |
CPU time | 33.27 seconds |
Started | Aug 13 06:27:10 PM PDT 24 |
Finished | Aug 13 06:27:43 PM PDT 24 |
Peak memory | 243448 kb |
Host | smart-1aabdf7c-9ba9-4932-aded-be27d55f297b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=290176684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_background_chks.290176684 |
Directory | /workspace/8.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_check_fail.2961395983 |
Short name | T1090 |
Test name | |
Test status | |
Simulation time | 1892745112 ps |
CPU time | 26.35 seconds |
Started | Aug 13 06:27:12 PM PDT 24 |
Finished | Aug 13 06:27:39 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-7cf9c069-5b96-481a-a6d1-ebc1cb557c10 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2961395983 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_check_fail.2961395983 |
Directory | /workspace/8.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_dai_errs.200009349 |
Short name | T473 |
Test name | |
Test status | |
Simulation time | 922314598 ps |
CPU time | 14.59 seconds |
Started | Aug 13 06:27:10 PM PDT 24 |
Finished | Aug 13 06:27:25 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-7e7ff213-287e-42aa-9270-42767a29cf57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=200009349 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_errs.200009349 |
Directory | /workspace/8.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_dai_lock.318389846 |
Short name | T564 |
Test name | |
Test status | |
Simulation time | 522076386 ps |
CPU time | 12.81 seconds |
Started | Aug 13 06:27:07 PM PDT 24 |
Finished | Aug 13 06:27:20 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-3c40fc92-9a84-4c36-a642-f0e3c9d9c8b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=318389846 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_lock.318389846 |
Directory | /workspace/8.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_init_fail.2515306255 |
Short name | T595 |
Test name | |
Test status | |
Simulation time | 267679365 ps |
CPU time | 3.91 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:21 PM PDT 24 |
Peak memory | 242820 kb |
Host | smart-43f41233-51fb-403a-9d00-8bf2b199fc98 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2515306255 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_init_fail.2515306255 |
Directory | /workspace/8.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_macro_errs.601242348 |
Short name | T1148 |
Test name | |
Test status | |
Simulation time | 1705018149 ps |
CPU time | 25.27 seconds |
Started | Aug 13 06:27:16 PM PDT 24 |
Finished | Aug 13 06:27:42 PM PDT 24 |
Peak memory | 244696 kb |
Host | smart-3483f0ba-992c-4f2b-b35c-dd4734304544 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=601242348 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_macro_errs.601242348 |
Directory | /workspace/8.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_key_req.1907743787 |
Short name | T688 |
Test name | |
Test status | |
Simulation time | 11116103971 ps |
CPU time | 33.26 seconds |
Started | Aug 13 06:27:11 PM PDT 24 |
Finished | Aug 13 06:27:45 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-329e2aea-c408-4ecc-b275-b7fcff0a83d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1907743787 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_key_req.1907743787 |
Directory | /workspace/8.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_lc_esc.3793810456 |
Short name | T821 |
Test name | |
Test status | |
Simulation time | 239713964 ps |
CPU time | 8.04 seconds |
Started | Aug 13 06:27:10 PM PDT 24 |
Finished | Aug 13 06:27:18 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-2b351d54-8524-4f37-bee1-eb4c18a505d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3793810456 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_esc.3793810456 |
Directory | /workspace/8.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_lc_req.1007739728 |
Short name | T758 |
Test name | |
Test status | |
Simulation time | 5494131495 ps |
CPU time | 15.47 seconds |
Started | Aug 13 06:27:09 PM PDT 24 |
Finished | Aug 13 06:27:25 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-5003cb2e-168c-45e0-9ba6-23c3f4617dfc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1007739728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_req.1007739728 |
Directory | /workspace/8.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_regwen.103657452 |
Short name | T1047 |
Test name | |
Test status | |
Simulation time | 361486400 ps |
CPU time | 6.2 seconds |
Started | Aug 13 06:27:12 PM PDT 24 |
Finished | Aug 13 06:27:18 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-ee3bf061-05c3-44ab-9a9e-f6fc62e2b1dc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=103657452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_regwen.103657452 |
Directory | /workspace/8.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_smoke.1141437653 |
Short name | T1115 |
Test name | |
Test status | |
Simulation time | 8976593941 ps |
CPU time | 9.36 seconds |
Started | Aug 13 06:27:08 PM PDT 24 |
Finished | Aug 13 06:27:18 PM PDT 24 |
Peak memory | 242808 kb |
Host | smart-060bf80a-989b-466c-af79-cfe08bd46a30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1141437653 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_smoke.1141437653 |
Directory | /workspace/8.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_stress_all_with_rand_reset.2302471070 |
Short name | T20 |
Test name | |
Test status | |
Simulation time | 3772090546 ps |
CPU time | 67.83 seconds |
Started | Aug 13 06:27:11 PM PDT 24 |
Finished | Aug 13 06:28:19 PM PDT 24 |
Peak memory | 249416 kb |
Host | smart-c8b51a24-d384-4774-ba93-1b5e7713ebcb |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2302471070 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all_with_rand_reset.2302471070 |
Directory | /workspace/8.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_test_access.3190307503 |
Short name | T628 |
Test name | |
Test status | |
Simulation time | 2917219512 ps |
CPU time | 7.71 seconds |
Started | Aug 13 06:27:10 PM PDT 24 |
Finished | Aug 13 06:27:18 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-9f447447-f450-4846-9c92-a3ba3c3a6858 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3190307503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_test_access.3190307503 |
Directory | /workspace/8.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_init_fail.3395589214 |
Short name | T190 |
Test name | |
Test status | |
Simulation time | 174780481 ps |
CPU time | 3.23 seconds |
Started | Aug 13 06:28:59 PM PDT 24 |
Finished | Aug 13 06:29:02 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-7ec7f4c4-e4aa-455e-80a1-f740f8e62131 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3395589214 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_init_fail.3395589214 |
Directory | /workspace/80.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_parallel_lc_esc.2014170317 |
Short name | T1130 |
Test name | |
Test status | |
Simulation time | 457819913 ps |
CPU time | 3.98 seconds |
Started | Aug 13 06:28:58 PM PDT 24 |
Finished | Aug 13 06:29:02 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-02397fbe-009d-4694-abe4-3476183697a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2014170317 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_parallel_lc_esc.2014170317 |
Directory | /workspace/80.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_parallel_lc_esc.1816471893 |
Short name | T313 |
Test name | |
Test status | |
Simulation time | 444858747 ps |
CPU time | 11.07 seconds |
Started | Aug 13 06:28:54 PM PDT 24 |
Finished | Aug 13 06:29:05 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-cd94774d-31ec-4a69-9653-602477e5140d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1816471893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_parallel_lc_esc.1816471893 |
Directory | /workspace/81.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_init_fail.4228727603 |
Short name | T196 |
Test name | |
Test status | |
Simulation time | 126924379 ps |
CPU time | 3.97 seconds |
Started | Aug 13 06:28:59 PM PDT 24 |
Finished | Aug 13 06:29:03 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-ea83ce8b-f78e-41c3-a7d6-4e66e75f5dc0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4228727603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_init_fail.4228727603 |
Directory | /workspace/82.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_parallel_lc_esc.681231842 |
Short name | T236 |
Test name | |
Test status | |
Simulation time | 699341123 ps |
CPU time | 10.6 seconds |
Started | Aug 13 06:28:54 PM PDT 24 |
Finished | Aug 13 06:29:05 PM PDT 24 |
Peak memory | 242092 kb |
Host | smart-03b33cc6-590b-433c-a78b-51cf66910ede |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=681231842 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_parallel_lc_esc.681231842 |
Directory | /workspace/82.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_stress_all_with_rand_reset.3902925642 |
Short name | T39 |
Test name | |
Test status | |
Simulation time | 7624181163 ps |
CPU time | 170.43 seconds |
Started | Aug 13 06:28:54 PM PDT 24 |
Finished | Aug 13 06:31:45 PM PDT 24 |
Peak memory | 265688 kb |
Host | smart-01cdfa83-98b0-4b32-8515-9fbbf26aaf85 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3902925642 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_stress_all_with_rand_reset.3902925642 |
Directory | /workspace/82.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_init_fail.146653657 |
Short name | T663 |
Test name | |
Test status | |
Simulation time | 343501868 ps |
CPU time | 3.57 seconds |
Started | Aug 13 06:28:54 PM PDT 24 |
Finished | Aug 13 06:28:57 PM PDT 24 |
Peak memory | 242460 kb |
Host | smart-63fd0e39-736a-4fee-ad10-43d34cf9ce3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=146653657 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_init_fail.146653657 |
Directory | /workspace/83.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_parallel_lc_esc.3088349939 |
Short name | T76 |
Test name | |
Test status | |
Simulation time | 849916436 ps |
CPU time | 11.15 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:16 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-2112b41c-66c0-4bf5-bd86-c001dc730fec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3088349939 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_parallel_lc_esc.3088349939 |
Directory | /workspace/83.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_stress_all_with_rand_reset.1782486254 |
Short name | T147 |
Test name | |
Test status | |
Simulation time | 1570283184 ps |
CPU time | 50.11 seconds |
Started | Aug 13 06:28:56 PM PDT 24 |
Finished | Aug 13 06:29:46 PM PDT 24 |
Peak memory | 249236 kb |
Host | smart-fe0c3a33-06cc-43f2-b031-3d63591384e8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1782486254 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_stress_all_with_rand_reset.1782486254 |
Directory | /workspace/83.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_init_fail.3478248012 |
Short name | T422 |
Test name | |
Test status | |
Simulation time | 284875942 ps |
CPU time | 3.84 seconds |
Started | Aug 13 06:29:01 PM PDT 24 |
Finished | Aug 13 06:29:05 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-7c0247f0-5765-41db-ba83-82b1be143114 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3478248012 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_init_fail.3478248012 |
Directory | /workspace/84.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_parallel_lc_esc.1309163364 |
Short name | T726 |
Test name | |
Test status | |
Simulation time | 1446883618 ps |
CPU time | 12.59 seconds |
Started | Aug 13 06:28:54 PM PDT 24 |
Finished | Aug 13 06:29:07 PM PDT 24 |
Peak memory | 242436 kb |
Host | smart-a00186b4-ae43-438a-a8b6-06908a8f4b32 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1309163364 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_parallel_lc_esc.1309163364 |
Directory | /workspace/84.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_stress_all_with_rand_reset.3532994968 |
Short name | T567 |
Test name | |
Test status | |
Simulation time | 7268173053 ps |
CPU time | 125.39 seconds |
Started | Aug 13 06:28:57 PM PDT 24 |
Finished | Aug 13 06:31:02 PM PDT 24 |
Peak memory | 249292 kb |
Host | smart-e78e83e0-3175-4b70-a8bb-c18c0e6cf161 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3532994968 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_stress_all_with_rand_reset.3532994968 |
Directory | /workspace/84.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_init_fail.2384512663 |
Short name | T1145 |
Test name | |
Test status | |
Simulation time | 266608073 ps |
CPU time | 4 seconds |
Started | Aug 13 06:29:02 PM PDT 24 |
Finished | Aug 13 06:29:06 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-b356b068-ac52-4263-84d7-548374e7c758 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2384512663 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_init_fail.2384512663 |
Directory | /workspace/85.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_parallel_lc_esc.2005095218 |
Short name | T816 |
Test name | |
Test status | |
Simulation time | 198401399 ps |
CPU time | 4.12 seconds |
Started | Aug 13 06:29:01 PM PDT 24 |
Finished | Aug 13 06:29:06 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-925daa42-2acc-4b90-8a53-47374589c8c4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2005095218 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_parallel_lc_esc.2005095218 |
Directory | /workspace/85.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_init_fail.1436032017 |
Short name | T25 |
Test name | |
Test status | |
Simulation time | 2102509350 ps |
CPU time | 5.87 seconds |
Started | Aug 13 06:28:53 PM PDT 24 |
Finished | Aug 13 06:28:59 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-d82848e4-e326-4008-8833-c57e9420b872 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1436032017 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_init_fail.1436032017 |
Directory | /workspace/86.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_parallel_lc_esc.2609019716 |
Short name | T1012 |
Test name | |
Test status | |
Simulation time | 377263921 ps |
CPU time | 5.38 seconds |
Started | Aug 13 06:29:03 PM PDT 24 |
Finished | Aug 13 06:29:08 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-3b939f13-249c-4f15-987b-a6aa233e6ed0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2609019716 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_parallel_lc_esc.2609019716 |
Directory | /workspace/86.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_stress_all_with_rand_reset.2647576236 |
Short name | T2 |
Test name | |
Test status | |
Simulation time | 27295268507 ps |
CPU time | 143.95 seconds |
Started | Aug 13 06:28:54 PM PDT 24 |
Finished | Aug 13 06:31:18 PM PDT 24 |
Peak memory | 258876 kb |
Host | smart-52a789db-d2be-4543-ab85-4335ac66af19 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2647576236 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_stress_all_with_rand_reset.2647576236 |
Directory | /workspace/86.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_init_fail.2440542838 |
Short name | T487 |
Test name | |
Test status | |
Simulation time | 290036424 ps |
CPU time | 4.47 seconds |
Started | Aug 13 06:28:57 PM PDT 24 |
Finished | Aug 13 06:29:01 PM PDT 24 |
Peak memory | 242656 kb |
Host | smart-8d796dcc-26b6-4ec9-8a32-7b20ada0751c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2440542838 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_init_fail.2440542838 |
Directory | /workspace/87.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_parallel_lc_esc.597269890 |
Short name | T308 |
Test name | |
Test status | |
Simulation time | 529214839 ps |
CPU time | 6.49 seconds |
Started | Aug 13 06:28:56 PM PDT 24 |
Finished | Aug 13 06:29:03 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-2e906ccb-3f3f-4f25-8fd5-fe659176aa67 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=597269890 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_parallel_lc_esc.597269890 |
Directory | /workspace/87.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_init_fail.2540423917 |
Short name | T466 |
Test name | |
Test status | |
Simulation time | 636440975 ps |
CPU time | 4.31 seconds |
Started | Aug 13 06:28:55 PM PDT 24 |
Finished | Aug 13 06:28:59 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-6d49b807-4a9f-4479-99f4-59c1c4a75baf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2540423917 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_init_fail.2540423917 |
Directory | /workspace/88.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_parallel_lc_esc.4077190878 |
Short name | T499 |
Test name | |
Test status | |
Simulation time | 154721837 ps |
CPU time | 3.71 seconds |
Started | Aug 13 06:29:00 PM PDT 24 |
Finished | Aug 13 06:29:04 PM PDT 24 |
Peak memory | 242192 kb |
Host | smart-6b7969b9-5ae5-4bd3-bbaf-e38bb5057de8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4077190878 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_parallel_lc_esc.4077190878 |
Directory | /workspace/88.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_init_fail.2919651559 |
Short name | T830 |
Test name | |
Test status | |
Simulation time | 100470839 ps |
CPU time | 3.62 seconds |
Started | Aug 13 06:29:00 PM PDT 24 |
Finished | Aug 13 06:29:04 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-636f7229-6e1e-4352-b0a0-943370c8548f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2919651559 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_init_fail.2919651559 |
Directory | /workspace/89.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_parallel_lc_esc.390330739 |
Short name | T769 |
Test name | |
Test status | |
Simulation time | 156523136 ps |
CPU time | 2.59 seconds |
Started | Aug 13 06:29:06 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-02e7f9ad-6de4-446b-b3ef-444be3fe6370 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=390330739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_parallel_lc_esc.390330739 |
Directory | /workspace/89.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_alert_test.3040267104 |
Short name | T401 |
Test name | |
Test status | |
Simulation time | 235144420 ps |
CPU time | 1.94 seconds |
Started | Aug 13 06:27:16 PM PDT 24 |
Finished | Aug 13 06:27:18 PM PDT 24 |
Peak memory | 240868 kb |
Host | smart-91537259-c56f-4883-9cdc-6df90bbcd241 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3040267104 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_alert_test.3040267104 |
Directory | /workspace/9.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_background_chks.1848040214 |
Short name | T413 |
Test name | |
Test status | |
Simulation time | 1042033112 ps |
CPU time | 6.31 seconds |
Started | Aug 13 06:27:13 PM PDT 24 |
Finished | Aug 13 06:27:19 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-399396b3-7c3e-440a-9086-25580694502f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1848040214 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_background_chks.1848040214 |
Directory | /workspace/9.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_dai_errs.1991744441 |
Short name | T699 |
Test name | |
Test status | |
Simulation time | 511444985 ps |
CPU time | 10.99 seconds |
Started | Aug 13 06:27:06 PM PDT 24 |
Finished | Aug 13 06:27:18 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-a17c90f6-69f6-495b-a8dd-6e31cc4ee0bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1991744441 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_errs.1991744441 |
Directory | /workspace/9.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_dai_lock.2442214295 |
Short name | T742 |
Test name | |
Test status | |
Simulation time | 822462924 ps |
CPU time | 17.99 seconds |
Started | Aug 13 06:27:13 PM PDT 24 |
Finished | Aug 13 06:27:31 PM PDT 24 |
Peak memory | 243060 kb |
Host | smart-93cc22f3-34b9-4b46-bac5-04380aceee1f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2442214295 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_lock.2442214295 |
Directory | /workspace/9.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_init_fail.1235972373 |
Short name | T546 |
Test name | |
Test status | |
Simulation time | 205216987 ps |
CPU time | 3.15 seconds |
Started | Aug 13 06:27:13 PM PDT 24 |
Finished | Aug 13 06:27:16 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-38f604b0-6270-4a02-8cdd-bba4c94d3665 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1235972373 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_init_fail.1235972373 |
Directory | /workspace/9.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_macro_errs.4125820968 |
Short name | T797 |
Test name | |
Test status | |
Simulation time | 1560866240 ps |
CPU time | 15.93 seconds |
Started | Aug 13 06:27:11 PM PDT 24 |
Finished | Aug 13 06:27:27 PM PDT 24 |
Peak memory | 245364 kb |
Host | smart-28279594-78ba-46e4-a553-b2c3353ec5e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4125820968 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_macro_errs.4125820968 |
Directory | /workspace/9.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_key_req.1942177074 |
Short name | T1022 |
Test name | |
Test status | |
Simulation time | 1530375583 ps |
CPU time | 10.69 seconds |
Started | Aug 13 06:27:17 PM PDT 24 |
Finished | Aug 13 06:27:28 PM PDT 24 |
Peak memory | 249108 kb |
Host | smart-8c0dbdbe-8bb8-4469-b392-8b21587f9f01 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1942177074 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_key_req.1942177074 |
Directory | /workspace/9.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_lc_esc.1555021491 |
Short name | T1110 |
Test name | |
Test status | |
Simulation time | 1313568557 ps |
CPU time | 18.14 seconds |
Started | Aug 13 06:27:08 PM PDT 24 |
Finished | Aug 13 06:27:26 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-772e5cb1-8026-493b-bd8b-2f1993ccb57d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1555021491 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_esc.1555021491 |
Directory | /workspace/9.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_lc_req.1959976007 |
Short name | T616 |
Test name | |
Test status | |
Simulation time | 825213913 ps |
CPU time | 21.14 seconds |
Started | Aug 13 06:27:12 PM PDT 24 |
Finished | Aug 13 06:27:33 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-a2514040-369e-4906-bfa5-99619cf6e0ce |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1959976007 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_req.1959976007 |
Directory | /workspace/9.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_regwen.3410652228 |
Short name | T901 |
Test name | |
Test status | |
Simulation time | 560613531 ps |
CPU time | 6.75 seconds |
Started | Aug 13 06:27:15 PM PDT 24 |
Finished | Aug 13 06:27:22 PM PDT 24 |
Peak memory | 249048 kb |
Host | smart-03a01c84-21dc-43ca-a6c8-9f093b7e9456 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3410652228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_regwen.3410652228 |
Directory | /workspace/9.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_smoke.100920639 |
Short name | T713 |
Test name | |
Test status | |
Simulation time | 370290128 ps |
CPU time | 4.74 seconds |
Started | Aug 13 06:27:09 PM PDT 24 |
Finished | Aug 13 06:27:13 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-d015592b-2e8f-442a-8852-bbb5d9aa0430 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=100920639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_smoke.100920639 |
Directory | /workspace/9.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_stress_all.1804175105 |
Short name | T1037 |
Test name | |
Test status | |
Simulation time | 21416566228 ps |
CPU time | 187.58 seconds |
Started | Aug 13 06:27:18 PM PDT 24 |
Finished | Aug 13 06:30:26 PM PDT 24 |
Peak memory | 251448 kb |
Host | smart-aaa0aa46-8377-4a48-8a21-5daed8d85d77 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1804175105 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_stress_all. 1804175105 |
Directory | /workspace/9.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_stress_all_with_rand_reset.2848287978 |
Short name | T648 |
Test name | |
Test status | |
Simulation time | 4126956847 ps |
CPU time | 60.07 seconds |
Started | Aug 13 06:27:16 PM PDT 24 |
Finished | Aug 13 06:28:16 PM PDT 24 |
Peak memory | 253936 kb |
Host | smart-4103d5c3-d9fe-43e9-8e1a-ab400367c94a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2848287978 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_stress_all_with_rand_reset.2848287978 |
Directory | /workspace/9.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_test_access.127674551 |
Short name | T618 |
Test name | |
Test status | |
Simulation time | 411580110 ps |
CPU time | 5.91 seconds |
Started | Aug 13 06:27:16 PM PDT 24 |
Finished | Aug 13 06:27:22 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-987048f0-b000-4376-a7c3-1463c3c1091c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=127674551 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_test_access.127674551 |
Directory | /workspace/9.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_init_fail.4293534227 |
Short name | T408 |
Test name | |
Test status | |
Simulation time | 267537188 ps |
CPU time | 4.67 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-bdf957b6-4402-45fa-94e3-69a217aeb261 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4293534227 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_init_fail.4293534227 |
Directory | /workspace/90.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_init_fail.3895344969 |
Short name | T122 |
Test name | |
Test status | |
Simulation time | 529953201 ps |
CPU time | 4.96 seconds |
Started | Aug 13 06:29:01 PM PDT 24 |
Finished | Aug 13 06:29:06 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-d75c3209-fbd8-433b-be9a-a548d4e7f390 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3895344969 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_init_fail.3895344969 |
Directory | /workspace/91.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_parallel_lc_esc.1660364068 |
Short name | T458 |
Test name | |
Test status | |
Simulation time | 602814883 ps |
CPU time | 9.34 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:29:13 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-4184516c-0651-4184-9928-3e5324397842 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1660364068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_parallel_lc_esc.1660364068 |
Directory | /workspace/91.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_init_fail.2433037707 |
Short name | T1156 |
Test name | |
Test status | |
Simulation time | 157997154 ps |
CPU time | 4.6 seconds |
Started | Aug 13 06:29:07 PM PDT 24 |
Finished | Aug 13 06:29:12 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-09664bc9-9280-4e96-b92b-0bf9a6b6d8b9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2433037707 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_init_fail.2433037707 |
Directory | /workspace/92.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_parallel_lc_esc.1155434192 |
Short name | T654 |
Test name | |
Test status | |
Simulation time | 1387033413 ps |
CPU time | 13.42 seconds |
Started | Aug 13 06:29:03 PM PDT 24 |
Finished | Aug 13 06:29:17 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-a688e049-b134-4b2a-ab6f-768c2aafef4f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1155434192 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_parallel_lc_esc.1155434192 |
Directory | /workspace/92.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_stress_all_with_rand_reset.902622028 |
Short name | T1033 |
Test name | |
Test status | |
Simulation time | 10638985675 ps |
CPU time | 83.78 seconds |
Started | Aug 13 06:29:03 PM PDT 24 |
Finished | Aug 13 06:30:27 PM PDT 24 |
Peak memory | 249308 kb |
Host | smart-08d9b5d8-d430-4a80-95eb-f0be55c40466 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=902622028 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_stress_all_with_rand_reset.902622028 |
Directory | /workspace/92.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_init_fail.2306771115 |
Short name | T791 |
Test name | |
Test status | |
Simulation time | 303340552 ps |
CPU time | 4.33 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 242836 kb |
Host | smart-73e3c139-06ee-43ac-8a1b-7c7a3fd35994 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2306771115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_init_fail.2306771115 |
Directory | /workspace/93.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_parallel_lc_esc.4154574775 |
Short name | T805 |
Test name | |
Test status | |
Simulation time | 828919741 ps |
CPU time | 5.57 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:11 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-8ad3da53-077a-414e-b715-14b5a3b12629 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4154574775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_parallel_lc_esc.4154574775 |
Directory | /workspace/93.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_stress_all_with_rand_reset.1136533769 |
Short name | T187 |
Test name | |
Test status | |
Simulation time | 1965897142 ps |
CPU time | 60.95 seconds |
Started | Aug 13 06:29:07 PM PDT 24 |
Finished | Aug 13 06:30:08 PM PDT 24 |
Peak memory | 251284 kb |
Host | smart-a821c2df-a0fe-48b8-896f-629fbe78b02a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1136533769 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_stress_all_with_rand_reset.1136533769 |
Directory | /workspace/93.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_init_fail.408454191 |
Short name | T508 |
Test name | |
Test status | |
Simulation time | 473252778 ps |
CPU time | 4.29 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:29:08 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-dd14da1a-bea4-465b-ba5b-b4ac92798f17 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=408454191 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_init_fail.408454191 |
Directory | /workspace/94.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_parallel_lc_esc.1409638836 |
Short name | T1131 |
Test name | |
Test status | |
Simulation time | 692733540 ps |
CPU time | 9.98 seconds |
Started | Aug 13 06:29:03 PM PDT 24 |
Finished | Aug 13 06:29:14 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-090b00d5-3d14-4c82-9a38-9452ea0b1e32 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1409638836 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_parallel_lc_esc.1409638836 |
Directory | /workspace/94.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_init_fail.1539010477 |
Short name | T1124 |
Test name | |
Test status | |
Simulation time | 727255754 ps |
CPU time | 5.2 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:11 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-b9b329b8-d8c9-45e3-b360-2925d806cb29 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1539010477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_init_fail.1539010477 |
Directory | /workspace/95.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_parallel_lc_esc.4005222147 |
Short name | T244 |
Test name | |
Test status | |
Simulation time | 965674627 ps |
CPU time | 14.49 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:29:18 PM PDT 24 |
Peak memory | 242740 kb |
Host | smart-1dd218cb-41c3-4b9e-b44e-3ae8620f4709 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4005222147 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_parallel_lc_esc.4005222147 |
Directory | /workspace/95.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_init_fail.7134452 |
Short name | T994 |
Test name | |
Test status | |
Simulation time | 134924305 ps |
CPU time | 3.74 seconds |
Started | Aug 13 06:29:10 PM PDT 24 |
Finished | Aug 13 06:29:13 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-bc1473e1-82b1-41bb-97ca-2aa1ab8a8938 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=7134452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_init_fail.7134452 |
Directory | /workspace/96.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_parallel_lc_esc.3104019162 |
Short name | T740 |
Test name | |
Test status | |
Simulation time | 131617185 ps |
CPU time | 6.19 seconds |
Started | Aug 13 06:29:07 PM PDT 24 |
Finished | Aug 13 06:29:14 PM PDT 24 |
Peak memory | 242780 kb |
Host | smart-ee8177a9-70c4-4d5f-afce-842e90c75399 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3104019162 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_parallel_lc_esc.3104019162 |
Directory | /workspace/96.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_init_fail.3726811893 |
Short name | T913 |
Test name | |
Test status | |
Simulation time | 280346982 ps |
CPU time | 3.51 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-0ed78139-0c32-4b3a-beec-0333ea8e6204 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3726811893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_init_fail.3726811893 |
Directory | /workspace/97.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_parallel_lc_esc.768867949 |
Short name | T854 |
Test name | |
Test status | |
Simulation time | 235008205 ps |
CPU time | 12.38 seconds |
Started | Aug 13 06:29:03 PM PDT 24 |
Finished | Aug 13 06:29:15 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-4952b440-cc15-4915-9947-7e88e2b584c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=768867949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_parallel_lc_esc.768867949 |
Directory | /workspace/97.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_stress_all_with_rand_reset.1382103027 |
Short name | T834 |
Test name | |
Test status | |
Simulation time | 2959507217 ps |
CPU time | 87.25 seconds |
Started | Aug 13 06:29:08 PM PDT 24 |
Finished | Aug 13 06:30:35 PM PDT 24 |
Peak memory | 249288 kb |
Host | smart-560c093d-d332-4640-8a9f-4820a7dbb6ce |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1382103027 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_stress_all_with_rand_reset.1382103027 |
Directory | /workspace/97.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_init_fail.2787245725 |
Short name | T33 |
Test name | |
Test status | |
Simulation time | 350271130 ps |
CPU time | 5.42 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:11 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-b67bc0b0-8e72-4f0f-90a8-f128c5b606a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2787245725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_init_fail.2787245725 |
Directory | /workspace/98.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_parallel_lc_esc.732606864 |
Short name | T407 |
Test name | |
Test status | |
Simulation time | 120297649 ps |
CPU time | 5.51 seconds |
Started | Aug 13 06:29:04 PM PDT 24 |
Finished | Aug 13 06:29:10 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-4dc8231c-d102-4c51-84ac-09b500006037 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=732606864 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_parallel_lc_esc.732606864 |
Directory | /workspace/98.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_init_fail.933082823 |
Short name | T141 |
Test name | |
Test status | |
Simulation time | 2044263926 ps |
CPU time | 6.25 seconds |
Started | Aug 13 06:29:05 PM PDT 24 |
Finished | Aug 13 06:29:11 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-720159fd-0542-4a83-b594-a05c9178c2d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=933082823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_init_fail.933082823 |
Directory | /workspace/99.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_parallel_lc_esc.2243766216 |
Short name | T350 |
Test name | |
Test status | |
Simulation time | 266191114 ps |
CPU time | 5.96 seconds |
Started | Aug 13 06:29:03 PM PDT 24 |
Finished | Aug 13 06:29:09 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-fa1e0320-c9d1-4ea7-ad64-cc2bdb282d0c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2243766216 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_parallel_lc_esc.2243766216 |
Directory | /workspace/99.otp_ctrl_parallel_lc_esc/latest |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |