SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
94.97 | 93.81 | 96.15 | 95.68 | 92.36 | 97.10 | 96.34 | 93.35 |
T1255 | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.816116417 | Aug 15 05:52:48 PM PDT 24 | Aug 15 05:52:50 PM PDT 24 | 147933629 ps | ||
T1256 | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_mem_rw_with_rand_reset.3630175127 | Aug 15 05:53:25 PM PDT 24 | Aug 15 05:53:28 PM PDT 24 | 108045148 ps | ||
T1257 | /workspace/coverage/cover_reg_top/32.otp_ctrl_intr_test.1919975098 | Aug 15 05:53:22 PM PDT 24 | Aug 15 05:53:24 PM PDT 24 | 44195839 ps | ||
T287 | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_rw.3905145344 | Aug 15 05:52:59 PM PDT 24 | Aug 15 05:53:01 PM PDT 24 | 127646826 ps | ||
T1258 | /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.2609529457 | Aug 15 05:53:20 PM PDT 24 | Aug 15 05:53:22 PM PDT 24 | 40392535 ps | ||
T1259 | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_hw_reset.2794457918 | Aug 15 05:52:46 PM PDT 24 | Aug 15 05:52:49 PM PDT 24 | 100448856 ps | ||
T1260 | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_partial_access.948918225 | Aug 15 05:52:43 PM PDT 24 | Aug 15 05:52:49 PM PDT 24 | 131879348 ps | ||
T330 | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_intg_err.4203276986 | Aug 15 05:52:53 PM PDT 24 | Aug 15 05:53:12 PM PDT 24 | 2710689529 ps | ||
T1261 | /workspace/coverage/cover_reg_top/28.otp_ctrl_intr_test.1645254190 | Aug 15 05:53:14 PM PDT 24 | Aug 15 05:53:16 PM PDT 24 | 567555595 ps | ||
T1262 | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_rw.2456170546 | Aug 15 05:53:05 PM PDT 24 | Aug 15 05:53:07 PM PDT 24 | 42606769 ps | ||
T1263 | /workspace/coverage/cover_reg_top/6.otp_ctrl_same_csr_outstanding.369060825 | Aug 15 05:53:19 PM PDT 24 | Aug 15 05:53:21 PM PDT 24 | 104764688 ps | ||
T1264 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_mem_rw_with_rand_reset.3089922844 | Aug 15 05:52:45 PM PDT 24 | Aug 15 05:52:47 PM PDT 24 | 136229987 ps | ||
T1265 | /workspace/coverage/cover_reg_top/27.otp_ctrl_intr_test.1162101338 | Aug 15 05:53:09 PM PDT 24 | Aug 15 05:53:10 PM PDT 24 | 70535300 ps | ||
T1266 | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_errors.1572184250 | Aug 15 05:53:06 PM PDT 24 | Aug 15 05:53:10 PM PDT 24 | 154278985 ps | ||
T1267 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.1088152305 | Aug 15 05:52:49 PM PDT 24 | Aug 15 05:52:52 PM PDT 24 | 958549504 ps | ||
T1268 | /workspace/coverage/cover_reg_top/21.otp_ctrl_intr_test.1211205830 | Aug 15 05:53:14 PM PDT 24 | Aug 15 05:53:16 PM PDT 24 | 52970284 ps | ||
T1269 | /workspace/coverage/cover_reg_top/0.otp_ctrl_same_csr_outstanding.4008226056 | Aug 15 05:52:55 PM PDT 24 | Aug 15 05:52:57 PM PDT 24 | 169572174 ps | ||
T1270 | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.21362945 | Aug 15 05:53:00 PM PDT 24 | Aug 15 05:53:07 PM PDT 24 | 2628029624 ps | ||
T1271 | /workspace/coverage/cover_reg_top/1.otp_ctrl_same_csr_outstanding.1797960512 | Aug 15 05:53:22 PM PDT 24 | Aug 15 05:53:24 PM PDT 24 | 57402419 ps | ||
T1272 | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.1461262727 | Aug 15 05:52:52 PM PDT 24 | Aug 15 05:52:54 PM PDT 24 | 142258165 ps | ||
T1273 | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_mem_rw_with_rand_reset.1295816331 | Aug 15 05:53:03 PM PDT 24 | Aug 15 05:53:06 PM PDT 24 | 391574955 ps | ||
T1274 | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_rw.2241315609 | Aug 15 05:53:11 PM PDT 24 | Aug 15 05:53:13 PM PDT 24 | 639573935 ps | ||
T1275 | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_errors.23844213 | Aug 15 05:53:14 PM PDT 24 | Aug 15 05:53:20 PM PDT 24 | 150756599 ps | ||
T1276 | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_partial_access.3487610812 | Aug 15 05:53:01 PM PDT 24 | Aug 15 05:53:02 PM PDT 24 | 81133220 ps | ||
T1277 | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_mem_rw_with_rand_reset.1691913037 | Aug 15 05:53:30 PM PDT 24 | Aug 15 05:53:34 PM PDT 24 | 429747582 ps | ||
T1278 | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_rw.2271776555 | Aug 15 05:52:50 PM PDT 24 | Aug 15 05:52:52 PM PDT 24 | 79499622 ps | ||
T1279 | /workspace/coverage/cover_reg_top/42.otp_ctrl_intr_test.550575260 | Aug 15 05:53:19 PM PDT 24 | Aug 15 05:53:21 PM PDT 24 | 564464721 ps | ||
T1280 | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_errors.4003044008 | Aug 15 05:53:30 PM PDT 24 | Aug 15 05:53:35 PM PDT 24 | 201860594 ps | ||
T329 | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_intg_err.352416285 | Aug 15 05:52:57 PM PDT 24 | Aug 15 05:53:20 PM PDT 24 | 9754120962 ps | ||
T1281 | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.2783115748 | Aug 15 05:53:00 PM PDT 24 | Aug 15 05:53:04 PM PDT 24 | 387875471 ps | ||
T1282 | /workspace/coverage/cover_reg_top/41.otp_ctrl_intr_test.3795913992 | Aug 15 05:53:22 PM PDT 24 | Aug 15 05:53:23 PM PDT 24 | 141497502 ps | ||
T1283 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_rw.2511094293 | Aug 15 05:52:44 PM PDT 24 | Aug 15 05:52:46 PM PDT 24 | 148287293 ps | ||
T1284 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.2843341199 | Aug 15 05:52:53 PM PDT 24 | Aug 15 05:52:57 PM PDT 24 | 222781886 ps | ||
T1285 | /workspace/coverage/cover_reg_top/11.otp_ctrl_intr_test.685137803 | Aug 15 05:53:03 PM PDT 24 | Aug 15 05:53:05 PM PDT 24 | 45217233 ps | ||
T1286 | /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.2425965562 | Aug 15 05:53:14 PM PDT 24 | Aug 15 05:53:16 PM PDT 24 | 41325375 ps | ||
T1287 | /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.3266201281 | Aug 15 05:53:02 PM PDT 24 | Aug 15 05:53:04 PM PDT 24 | 118268611 ps | ||
T1288 | /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.1750962784 | Aug 15 05:53:16 PM PDT 24 | Aug 15 05:53:18 PM PDT 24 | 629656035 ps | ||
T263 | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.2198148604 | Aug 15 05:53:23 PM PDT 24 | Aug 15 05:53:41 PM PDT 24 | 2391971616 ps | ||
T1289 | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_mem_rw_with_rand_reset.368521576 | Aug 15 05:53:16 PM PDT 24 | Aug 15 05:53:19 PM PDT 24 | 138208299 ps | ||
T1290 | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_intg_err.2299741180 | Aug 15 05:53:15 PM PDT 24 | Aug 15 05:53:26 PM PDT 24 | 792951652 ps | ||
T1291 | /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.1335095194 | Aug 15 05:53:05 PM PDT 24 | Aug 15 05:53:07 PM PDT 24 | 88811234 ps | ||
T1292 | /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.121682376 | Aug 15 05:53:18 PM PDT 24 | Aug 15 05:53:20 PM PDT 24 | 42183921 ps | ||
T1293 | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.3483554986 | Aug 15 05:53:11 PM PDT 24 | Aug 15 05:53:35 PM PDT 24 | 4879381288 ps | ||
T1294 | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_mem_rw_with_rand_reset.3997465962 | Aug 15 05:53:09 PM PDT 24 | Aug 15 05:53:12 PM PDT 24 | 106474276 ps | ||
T1295 | /workspace/coverage/cover_reg_top/7.otp_ctrl_same_csr_outstanding.1142855251 | Aug 15 05:52:51 PM PDT 24 | Aug 15 05:52:53 PM PDT 24 | 51624615 ps |
Test location | /workspace/coverage/default/46.otp_ctrl_stress_all.3286906655 |
Short name | T4 |
Test name | |
Test status | |
Simulation time | 34355865065 ps |
CPU time | 394.18 seconds |
Started | Aug 15 06:36:08 PM PDT 24 |
Finished | Aug 15 06:42:42 PM PDT 24 |
Peak memory | 282784 kb |
Host | smart-cfe339b6-d18d-4c04-bf39-ad5333e86d84 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3286906655 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all .3286906655 |
Directory | /workspace/46.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_stress_all_with_rand_reset.1277870040 |
Short name | T7 |
Test name | |
Test status | |
Simulation time | 31500642892 ps |
CPU time | 155.84 seconds |
Started | Aug 15 06:34:58 PM PDT 24 |
Finished | Aug 15 06:37:34 PM PDT 24 |
Peak memory | 262068 kb |
Host | smart-85326ab9-19e1-4bf6-abb6-a5633e5da677 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1277870040 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all_with_rand_reset.1277870040 |
Directory | /workspace/13.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_stress_all.669069741 |
Short name | T66 |
Test name | |
Test status | |
Simulation time | 23118123871 ps |
CPU time | 160.74 seconds |
Started | Aug 15 06:34:41 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 250200 kb |
Host | smart-e46ecfb6-af31-4572-8cb1-1767e7b5eaaa |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=669069741 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all.669069741 |
Directory | /workspace/5.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_init_fail.353212169 |
Short name | T157 |
Test name | |
Test status | |
Simulation time | 498553374 ps |
CPU time | 4 seconds |
Started | Aug 15 06:34:28 PM PDT 24 |
Finished | Aug 15 06:34:32 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-10217e0f-feca-4514-b823-b4124e130452 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=353212169 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_init_fail.353212169 |
Directory | /workspace/0.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_sec_cm.3961571412 |
Short name | T5 |
Test name | |
Test status | |
Simulation time | 10931625737 ps |
CPU time | 203.19 seconds |
Started | Aug 15 06:34:41 PM PDT 24 |
Finished | Aug 15 06:38:05 PM PDT 24 |
Peak memory | 279548 kb |
Host | smart-d2c37356-d732-403f-af80-7ed4ea7a6949 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3961571412 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_sec_cm.3961571412 |
Directory | /workspace/4.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_stress_all.906526470 |
Short name | T118 |
Test name | |
Test status | |
Simulation time | 14058108870 ps |
CPU time | 177.11 seconds |
Started | Aug 15 06:35:17 PM PDT 24 |
Finished | Aug 15 06:38:15 PM PDT 24 |
Peak memory | 257344 kb |
Host | smart-a3c8a028-ba50-4ae2-9847-d4f8c1599a21 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=906526470 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all. 906526470 |
Directory | /workspace/19.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_check_fail.383680103 |
Short name | T25 |
Test name | |
Test status | |
Simulation time | 3065027104 ps |
CPU time | 25.19 seconds |
Started | Aug 15 06:35:07 PM PDT 24 |
Finished | Aug 15 06:35:32 PM PDT 24 |
Peak memory | 242704 kb |
Host | smart-420afefb-7cbb-4254-b51a-5f80d4d1e5a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=383680103 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_check_fail.383680103 |
Directory | /workspace/19.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_init_fail.1403869699 |
Short name | T21 |
Test name | |
Test status | |
Simulation time | 125129867 ps |
CPU time | 3.88 seconds |
Started | Aug 15 06:35:16 PM PDT 24 |
Finished | Aug 15 06:35:20 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-d04a4e99-5805-4235-b204-eb03babf2b1d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1403869699 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_init_fail.1403869699 |
Directory | /workspace/29.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_stress_all.3643476467 |
Short name | T247 |
Test name | |
Test status | |
Simulation time | 17721159164 ps |
CPU time | 270.19 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:40:35 PM PDT 24 |
Peak memory | 258976 kb |
Host | smart-7231eed7-9e24-4dbb-868d-5fa01cd0189c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3643476467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all .3643476467 |
Directory | /workspace/41.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_intg_err.960951938 |
Short name | T257 |
Test name | |
Test status | |
Simulation time | 5082500067 ps |
CPU time | 20.34 seconds |
Started | Aug 15 05:53:12 PM PDT 24 |
Finished | Aug 15 05:53:33 PM PDT 24 |
Peak memory | 238804 kb |
Host | smart-bf78fd50-c643-4603-9f07-c47352670706 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=960951938 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_in tg_err.960951938 |
Directory | /workspace/13.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/224.otp_ctrl_init_fail.3113490662 |
Short name | T177 |
Test name | |
Test status | |
Simulation time | 2002816326 ps |
CPU time | 5.51 seconds |
Started | Aug 15 06:37:28 PM PDT 24 |
Finished | Aug 15 06:37:34 PM PDT 24 |
Peak memory | 242692 kb |
Host | smart-78e94203-57ad-4aed-a320-de68d2aef8fa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3113490662 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 224.otp_ctrl_init_fail.3113490662 |
Directory | /workspace/224.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_stress_all_with_rand_reset.3783227548 |
Short name | T13 |
Test name | |
Test status | |
Simulation time | 8415305279 ps |
CPU time | 149.23 seconds |
Started | Aug 15 06:36:25 PM PDT 24 |
Finished | Aug 15 06:38:54 PM PDT 24 |
Peak memory | 257504 kb |
Host | smart-88cea65e-223b-4428-baf4-adf1e7504f20 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3783227548 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_stress_all_with_rand_reset.3783227548 |
Directory | /workspace/69.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_stress_all.386729934 |
Short name | T61 |
Test name | |
Test status | |
Simulation time | 51148005398 ps |
CPU time | 245.89 seconds |
Started | Aug 15 06:34:22 PM PDT 24 |
Finished | Aug 15 06:38:28 PM PDT 24 |
Peak memory | 276848 kb |
Host | smart-1a450e70-96cd-4b68-80a2-91c94edb1767 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=386729934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all.386729934 |
Directory | /workspace/2.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_init_fail.2537050494 |
Short name | T37 |
Test name | |
Test status | |
Simulation time | 2516354286 ps |
CPU time | 7.62 seconds |
Started | Aug 15 06:36:42 PM PDT 24 |
Finished | Aug 15 06:36:50 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-4e80100b-e5c0-4096-b287-e0bbc6aebb0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2537050494 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_init_fail.2537050494 |
Directory | /workspace/98.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_macro_errs.1417297721 |
Short name | T151 |
Test name | |
Test status | |
Simulation time | 28772227378 ps |
CPU time | 52.85 seconds |
Started | Aug 15 06:35:55 PM PDT 24 |
Finished | Aug 15 06:36:48 PM PDT 24 |
Peak memory | 258124 kb |
Host | smart-26bb53ed-f731-4928-a43e-09e870c1c333 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1417297721 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_macro_errs.1417297721 |
Directory | /workspace/38.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_stress_all_with_rand_reset.1642846699 |
Short name | T16 |
Test name | |
Test status | |
Simulation time | 8400133857 ps |
CPU time | 172.49 seconds |
Started | Aug 15 06:35:49 PM PDT 24 |
Finished | Aug 15 06:38:41 PM PDT 24 |
Peak memory | 265636 kb |
Host | smart-6fc19c1a-1e3f-4418-a0ca-6294db146316 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1642846699 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all_with_rand_reset.1642846699 |
Directory | /workspace/35.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/159.otp_ctrl_init_fail.3437076572 |
Short name | T42 |
Test name | |
Test status | |
Simulation time | 2566441474 ps |
CPU time | 5.68 seconds |
Started | Aug 15 06:37:01 PM PDT 24 |
Finished | Aug 15 06:37:06 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-6163f61a-4233-46fe-9411-315aae0db7dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3437076572 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_init_fail.3437076572 |
Directory | /workspace/159.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/262.otp_ctrl_init_fail.3926930985 |
Short name | T108 |
Test name | |
Test status | |
Simulation time | 225638146 ps |
CPU time | 3.53 seconds |
Started | Aug 15 06:37:21 PM PDT 24 |
Finished | Aug 15 06:37:25 PM PDT 24 |
Peak memory | 242740 kb |
Host | smart-6521d98a-be6c-4b60-a009-bfd990714f69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3926930985 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 262.otp_ctrl_init_fail.3926930985 |
Directory | /workspace/262.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_rw.1825626368 |
Short name | T270 |
Test name | |
Test status | |
Simulation time | 74696062 ps |
CPU time | 1.64 seconds |
Started | Aug 15 05:53:17 PM PDT 24 |
Finished | Aug 15 05:53:19 PM PDT 24 |
Peak memory | 240832 kb |
Host | smart-a7f8fa2d-3864-4de2-ba82-c4f20d090c24 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1825626368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_rw.1825626368 |
Directory | /workspace/16.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_stress_all_with_rand_reset.3764117409 |
Short name | T12 |
Test name | |
Test status | |
Simulation time | 14305704874 ps |
CPU time | 221.98 seconds |
Started | Aug 15 06:36:16 PM PDT 24 |
Finished | Aug 15 06:39:58 PM PDT 24 |
Peak memory | 261324 kb |
Host | smart-bbf9856c-b829-4933-bd71-23bb79d55062 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3764117409 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_stress_all_with_rand_reset.3764117409 |
Directory | /workspace/65.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/179.otp_ctrl_init_fail.2029114117 |
Short name | T29 |
Test name | |
Test status | |
Simulation time | 185549871 ps |
CPU time | 4.98 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:04 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-7736c0bd-90dd-488b-8c87-80bc3d3108bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2029114117 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_init_fail.2029114117 |
Directory | /workspace/179.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_init_fail.1567189592 |
Short name | T58 |
Test name | |
Test status | |
Simulation time | 390617810 ps |
CPU time | 5.89 seconds |
Started | Aug 15 06:36:23 PM PDT 24 |
Finished | Aug 15 06:36:29 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-79028c55-e724-4067-b740-e9649712ad3f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1567189592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_init_fail.1567189592 |
Directory | /workspace/76.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/137.otp_ctrl_init_fail.3587910933 |
Short name | T22 |
Test name | |
Test status | |
Simulation time | 169829340 ps |
CPU time | 4.77 seconds |
Started | Aug 15 06:36:48 PM PDT 24 |
Finished | Aug 15 06:36:53 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-a0fb98c9-3100-413e-81ea-383433de5a16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3587910933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_init_fail.3587910933 |
Directory | /workspace/137.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_init_fail.3987356026 |
Short name | T76 |
Test name | |
Test status | |
Simulation time | 2122231079 ps |
CPU time | 5.1 seconds |
Started | Aug 15 06:36:28 PM PDT 24 |
Finished | Aug 15 06:36:33 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-8a785079-02c1-4dd4-82a4-27b31094a434 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3987356026 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_init_fail.3987356026 |
Directory | /workspace/77.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_check_fail.1893334118 |
Short name | T71 |
Test name | |
Test status | |
Simulation time | 7568654360 ps |
CPU time | 12.97 seconds |
Started | Aug 15 06:36:05 PM PDT 24 |
Finished | Aug 15 06:36:19 PM PDT 24 |
Peak memory | 243324 kb |
Host | smart-b77fd86e-c777-4e45-9b20-cd5f5b76ad5a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1893334118 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_check_fail.1893334118 |
Directory | /workspace/48.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_check_fail.2048632233 |
Short name | T85 |
Test name | |
Test status | |
Simulation time | 864183216 ps |
CPU time | 17 seconds |
Started | Aug 15 06:35:16 PM PDT 24 |
Finished | Aug 15 06:35:33 PM PDT 24 |
Peak memory | 244276 kb |
Host | smart-f24b89b0-131a-4253-a3c3-39594cdae4bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2048632233 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_check_fail.2048632233 |
Directory | /workspace/26.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_stress_all_with_rand_reset.4004079285 |
Short name | T384 |
Test name | |
Test status | |
Simulation time | 5868763960 ps |
CPU time | 190.31 seconds |
Started | Aug 15 06:36:34 PM PDT 24 |
Finished | Aug 15 06:39:45 PM PDT 24 |
Peak memory | 265664 kb |
Host | smart-599860f8-b078-4810-a588-1bb97558cc9b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4004079285 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_stress_all_with_rand_reset.4004079285 |
Directory | /workspace/88.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/141.otp_ctrl_init_fail.1723321662 |
Short name | T611 |
Test name | |
Test status | |
Simulation time | 262798066 ps |
CPU time | 4.87 seconds |
Started | Aug 15 06:37:00 PM PDT 24 |
Finished | Aug 15 06:37:05 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-dc502ccc-3914-4159-90e9-ee7d747ed823 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1723321662 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_init_fail.1723321662 |
Directory | /workspace/141.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/199.otp_ctrl_init_fail.859098041 |
Short name | T34 |
Test name | |
Test status | |
Simulation time | 746515717 ps |
CPU time | 4.75 seconds |
Started | Aug 15 06:37:06 PM PDT 24 |
Finished | Aug 15 06:37:11 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-d83f3343-45d4-46f3-aa39-00c08466ecab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=859098041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_init_fail.859098041 |
Directory | /workspace/199.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/206.otp_ctrl_init_fail.1776878571 |
Short name | T217 |
Test name | |
Test status | |
Simulation time | 365990398 ps |
CPU time | 3.77 seconds |
Started | Aug 15 06:37:08 PM PDT 24 |
Finished | Aug 15 06:37:12 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-756b21af-2af4-4cec-89f5-f6c8304818a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1776878571 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 206.otp_ctrl_init_fail.1776878571 |
Directory | /workspace/206.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_stress_all.2651077604 |
Short name | T303 |
Test name | |
Test status | |
Simulation time | 63146154561 ps |
CPU time | 266.23 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:39:39 PM PDT 24 |
Peak memory | 281352 kb |
Host | smart-1efe0659-d115-478c-96ee-ee17335744aa |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2651077604 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all .2651077604 |
Directory | /workspace/20.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_alert_test.3409311408 |
Short name | T449 |
Test name | |
Test status | |
Simulation time | 1115542381 ps |
CPU time | 2.08 seconds |
Started | Aug 15 06:34:58 PM PDT 24 |
Finished | Aug 15 06:35:00 PM PDT 24 |
Peak memory | 240644 kb |
Host | smart-cda11f4b-dbe6-4a2c-9b7b-ebb7cfd45ef4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3409311408 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_alert_test.3409311408 |
Directory | /workspace/12.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_sec_cm.3750492755 |
Short name | T233 |
Test name | |
Test status | |
Simulation time | 165717418755 ps |
CPU time | 279.99 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:39:29 PM PDT 24 |
Peak memory | 279172 kb |
Host | smart-ed62f405-5a77-4ee6-9ea4-b0fa9a1382d8 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3750492755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_sec_cm.3750492755 |
Directory | /workspace/3.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_macro_errs.2643377325 |
Short name | T152 |
Test name | |
Test status | |
Simulation time | 1808915687 ps |
CPU time | 25.04 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:36 PM PDT 24 |
Peak memory | 245376 kb |
Host | smart-76f8c5ce-3ea8-4c6f-a2ac-9a2ec29ba165 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2643377325 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_macro_errs.2643377325 |
Directory | /workspace/26.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/117.otp_ctrl_parallel_lc_esc.881850990 |
Short name | T131 |
Test name | |
Test status | |
Simulation time | 827428503 ps |
CPU time | 7.01 seconds |
Started | Aug 15 06:36:39 PM PDT 24 |
Finished | Aug 15 06:36:46 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-9144801d-ee1c-44ce-b68f-886e34569a36 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=881850990 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_parallel_lc_esc.881850990 |
Directory | /workspace/117.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_stress_all_with_rand_reset.4053819771 |
Short name | T1076 |
Test name | |
Test status | |
Simulation time | 5229473837 ps |
CPU time | 55.3 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:36:06 PM PDT 24 |
Peak memory | 249308 kb |
Host | smart-6f5bf144-2a09-4119-b249-f638c9df6745 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4053819771 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_stress_all_with_rand_reset.4053819771 |
Directory | /workspace/23.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_regwen.364915626 |
Short name | T332 |
Test name | |
Test status | |
Simulation time | 642100302 ps |
CPU time | 11.28 seconds |
Started | Aug 15 06:35:58 PM PDT 24 |
Finished | Aug 15 06:36:10 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-3c344347-24fd-434d-8e8a-e70e91da62ce |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=364915626 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_regwen.364915626 |
Directory | /workspace/46.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/196.otp_ctrl_parallel_lc_esc.2445431666 |
Short name | T254 |
Test name | |
Test status | |
Simulation time | 470050677 ps |
CPU time | 4.64 seconds |
Started | Aug 15 06:37:07 PM PDT 24 |
Finished | Aug 15 06:37:12 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-b6e26712-19c3-4dbe-83f2-b516e0d0b4cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2445431666 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_parallel_lc_esc.2445431666 |
Directory | /workspace/196.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_stress_all_with_rand_reset.3867912186 |
Short name | T365 |
Test name | |
Test status | |
Simulation time | 42842340382 ps |
CPU time | 150.52 seconds |
Started | Aug 15 06:35:58 PM PDT 24 |
Finished | Aug 15 06:38:28 PM PDT 24 |
Peak memory | 249332 kb |
Host | smart-057f4c77-02f0-490b-a70c-f99fc851188f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3867912186 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all_with_rand_reset.3867912186 |
Directory | /workspace/42.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_intg_err.1772557647 |
Short name | T321 |
Test name | |
Test status | |
Simulation time | 5139283523 ps |
CPU time | 21.43 seconds |
Started | Aug 15 05:52:46 PM PDT 24 |
Finished | Aug 15 05:53:07 PM PDT 24 |
Peak memory | 244492 kb |
Host | smart-44cf5adb-1584-463e-9288-cc0117ff9e44 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1772557647 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_in tg_err.1772557647 |
Directory | /workspace/1.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/108.otp_ctrl_init_fail.430919048 |
Short name | T83 |
Test name | |
Test status | |
Simulation time | 158680195 ps |
CPU time | 3.95 seconds |
Started | Aug 15 06:36:44 PM PDT 24 |
Finished | Aug 15 06:36:48 PM PDT 24 |
Peak memory | 242604 kb |
Host | smart-fa05c645-8171-447d-be28-430197c2a4fa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=430919048 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_init_fail.430919048 |
Directory | /workspace/108.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_init_fail.4249799482 |
Short name | T106 |
Test name | |
Test status | |
Simulation time | 346876881 ps |
CPU time | 3.78 seconds |
Started | Aug 15 06:34:21 PM PDT 24 |
Finished | Aug 15 06:34:25 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-cdb0c33f-51cc-4529-b2e8-d245079bcd93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4249799482 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_init_fail.4249799482 |
Directory | /workspace/1.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/144.otp_ctrl_init_fail.1401650850 |
Short name | T36 |
Test name | |
Test status | |
Simulation time | 121165228 ps |
CPU time | 4.01 seconds |
Started | Aug 15 06:36:54 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242816 kb |
Host | smart-78516466-d8bd-44df-8faa-06a0eb0abff8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1401650850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_init_fail.1401650850 |
Directory | /workspace/144.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_stress_all_with_rand_reset.2744315631 |
Short name | T893 |
Test name | |
Test status | |
Simulation time | 14848526805 ps |
CPU time | 165.07 seconds |
Started | Aug 15 06:36:12 PM PDT 24 |
Finished | Aug 15 06:38:57 PM PDT 24 |
Peak memory | 259736 kb |
Host | smart-e19ecc62-b9c2-42e6-a0ae-7e54b469506e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2744315631 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_stress_all_with_rand_reset.2744315631 |
Directory | /workspace/51.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_stress_all.2021684024 |
Short name | T142 |
Test name | |
Test status | |
Simulation time | 4805130330 ps |
CPU time | 142.28 seconds |
Started | Aug 15 06:34:54 PM PDT 24 |
Finished | Aug 15 06:37:17 PM PDT 24 |
Peak memory | 247824 kb |
Host | smart-f774fd36-26b4-46b0-9663-f1a38f9940d3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2021684024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all .2021684024 |
Directory | /workspace/16.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_stress_all_with_rand_reset.4216771220 |
Short name | T174 |
Test name | |
Test status | |
Simulation time | 17510142663 ps |
CPU time | 155.34 seconds |
Started | Aug 15 06:36:06 PM PDT 24 |
Finished | Aug 15 06:38:41 PM PDT 24 |
Peak memory | 263452 kb |
Host | smart-4e77275d-cf5f-4d87-b55c-872d9856a018 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4216771220 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all_with_rand_reset.4216771220 |
Directory | /workspace/46.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_lc_esc.3245448017 |
Short name | T74 |
Test name | |
Test status | |
Simulation time | 319608508 ps |
CPU time | 9.03 seconds |
Started | Aug 15 06:36:06 PM PDT 24 |
Finished | Aug 15 06:36:15 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-82a61e24-6888-415c-a159-ad98859e855f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3245448017 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_esc.3245448017 |
Directory | /workspace/48.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_parallel_lc_esc.3048128853 |
Short name | T130 |
Test name | |
Test status | |
Simulation time | 4746292203 ps |
CPU time | 12.72 seconds |
Started | Aug 15 06:36:42 PM PDT 24 |
Finished | Aug 15 06:36:55 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-d78f6002-76c5-4e3d-bc3d-48c87efadfc2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3048128853 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_parallel_lc_esc.3048128853 |
Directory | /workspace/81.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_stress_all.610426015 |
Short name | T301 |
Test name | |
Test status | |
Simulation time | 148326168823 ps |
CPU time | 218.08 seconds |
Started | Aug 15 06:35:47 PM PDT 24 |
Finished | Aug 15 06:39:26 PM PDT 24 |
Peak memory | 291760 kb |
Host | smart-3996670f-d556-4f5f-baee-04b73c58710e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=610426015 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all. 610426015 |
Directory | /workspace/40.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_regwen.3153005957 |
Short name | T346 |
Test name | |
Test status | |
Simulation time | 327662758 ps |
CPU time | 11.39 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:05 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-8dc9a216-7d04-456a-aaa9-31b5b3d3cf52 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3153005957 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_regwen.3153005957 |
Directory | /workspace/13.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/110.otp_ctrl_init_fail.1158196653 |
Short name | T51 |
Test name | |
Test status | |
Simulation time | 553315555 ps |
CPU time | 4.67 seconds |
Started | Aug 15 06:36:45 PM PDT 24 |
Finished | Aug 15 06:36:50 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-88a9c6f2-242a-49f5-ab7b-c4c017930c0a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1158196653 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_init_fail.1158196653 |
Directory | /workspace/110.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/141.otp_ctrl_parallel_lc_esc.1612736222 |
Short name | T201 |
Test name | |
Test status | |
Simulation time | 6598383889 ps |
CPU time | 13.67 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:37:06 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-382c4620-48e0-4d33-9210-a9bbcb13c03c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1612736222 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_parallel_lc_esc.1612736222 |
Directory | /workspace/141.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/156.otp_ctrl_parallel_lc_esc.60375635 |
Short name | T117 |
Test name | |
Test status | |
Simulation time | 1961612569 ps |
CPU time | 6.29 seconds |
Started | Aug 15 06:36:54 PM PDT 24 |
Finished | Aug 15 06:37:00 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-81c5a5ce-b1e6-4b87-8735-d70b4e83ff3a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=60375635 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_parallel_lc_esc.60375635 |
Directory | /workspace/156.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_stress_all.2062659263 |
Short name | T68 |
Test name | |
Test status | |
Simulation time | 14745889430 ps |
CPU time | 147.58 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:37:48 PM PDT 24 |
Peak memory | 249100 kb |
Host | smart-a74d4e73-6ddd-43d4-a2f6-b5728258e8c1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2062659263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all .2062659263 |
Directory | /workspace/27.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_lc_esc.4028657170 |
Short name | T237 |
Test name | |
Test status | |
Simulation time | 586021925 ps |
CPU time | 4.32 seconds |
Started | Aug 15 06:35:50 PM PDT 24 |
Finished | Aug 15 06:35:55 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-86acd65d-e598-46ad-8185-9670c9d727ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4028657170 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_esc.4028657170 |
Directory | /workspace/38.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_stress_all.2990809531 |
Short name | T69 |
Test name | |
Test status | |
Simulation time | 10128557498 ps |
CPU time | 97.34 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:36:27 PM PDT 24 |
Peak memory | 258516 kb |
Host | smart-001a3672-d246-4e55-b67f-f07ffb555d73 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2990809531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all. 2990809531 |
Directory | /workspace/8.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_init_fail.1598631391 |
Short name | T45 |
Test name | |
Test status | |
Simulation time | 101733565 ps |
CPU time | 3.56 seconds |
Started | Aug 15 06:36:36 PM PDT 24 |
Finished | Aug 15 06:36:40 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-e15742b6-3a5b-42d4-b673-995d375ebabc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1598631391 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_init_fail.1598631391 |
Directory | /workspace/89.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/109.otp_ctrl_init_fail.896360355 |
Short name | T178 |
Test name | |
Test status | |
Simulation time | 246941486 ps |
CPU time | 3.74 seconds |
Started | Aug 15 06:36:39 PM PDT 24 |
Finished | Aug 15 06:36:43 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-36c31f8d-a1de-4e0e-a34e-52c787ce7ca0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=896360355 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_init_fail.896360355 |
Directory | /workspace/109.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/164.otp_ctrl_parallel_lc_esc.1837888944 |
Short name | T379 |
Test name | |
Test status | |
Simulation time | 181660812 ps |
CPU time | 3.17 seconds |
Started | Aug 15 06:37:00 PM PDT 24 |
Finished | Aug 15 06:37:03 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-6ef81b52-7915-4754-94c9-abf8e34f8c4b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1837888944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_parallel_lc_esc.1837888944 |
Directory | /workspace/164.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_check_fail.505729046 |
Short name | T46 |
Test name | |
Test status | |
Simulation time | 8511399697 ps |
CPU time | 16.71 seconds |
Started | Aug 15 06:35:06 PM PDT 24 |
Finished | Aug 15 06:35:23 PM PDT 24 |
Peak memory | 244480 kb |
Host | smart-24403e77-28e6-46cf-ab06-74fab4aa2752 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=505729046 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_check_fail.505729046 |
Directory | /workspace/22.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_check_fail.3821263053 |
Short name | T31 |
Test name | |
Test status | |
Simulation time | 3617108470 ps |
CPU time | 10.28 seconds |
Started | Aug 15 06:35:29 PM PDT 24 |
Finished | Aug 15 06:35:40 PM PDT 24 |
Peak memory | 242836 kb |
Host | smart-21d4fc30-3046-43cc-9a9a-21fd494d0a00 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3821263053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_check_fail.3821263053 |
Directory | /workspace/27.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_stress_all.2151732050 |
Short name | T198 |
Test name | |
Test status | |
Simulation time | 70761791832 ps |
CPU time | 274.47 seconds |
Started | Aug 15 06:35:47 PM PDT 24 |
Finished | Aug 15 06:40:21 PM PDT 24 |
Peak memory | 264744 kb |
Host | smart-f158f699-629b-4c03-9a2d-e06483af3b9f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2151732050 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all .2151732050 |
Directory | /workspace/36.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_init_fail.871507917 |
Short name | T86 |
Test name | |
Test status | |
Simulation time | 144606876 ps |
CPU time | 3.39 seconds |
Started | Aug 15 06:36:06 PM PDT 24 |
Finished | Aug 15 06:36:09 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-b7f865cd-8b49-40ab-a4b5-713d254ab462 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=871507917 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_init_fail.871507917 |
Directory | /workspace/45.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_check_fail.3116425227 |
Short name | T26 |
Test name | |
Test status | |
Simulation time | 919110198 ps |
CPU time | 28.88 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:35:25 PM PDT 24 |
Peak memory | 249108 kb |
Host | smart-02b392dc-2cf4-4626-badb-cab916ef3c8f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3116425227 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_check_fail.3116425227 |
Directory | /workspace/14.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_check_fail.4281207520 |
Short name | T78 |
Test name | |
Test status | |
Simulation time | 756307384 ps |
CPU time | 18.56 seconds |
Started | Aug 15 06:34:45 PM PDT 24 |
Finished | Aug 15 06:35:04 PM PDT 24 |
Peak memory | 242576 kb |
Host | smart-7145cad6-8c54-4f45-aa6d-87f7c9e540d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4281207520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_check_fail.4281207520 |
Directory | /workspace/2.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_intg_err.3999366454 |
Short name | T256 |
Test name | |
Test status | |
Simulation time | 658324820 ps |
CPU time | 10.06 seconds |
Started | Aug 15 05:53:16 PM PDT 24 |
Finished | Aug 15 05:53:26 PM PDT 24 |
Peak memory | 243200 kb |
Host | smart-51ee1a3f-5fb2-47f6-839d-26085d7e7db5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3999366454 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_i ntg_err.3999366454 |
Directory | /workspace/10.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_check_fail.1998700516 |
Short name | T52 |
Test name | |
Test status | |
Simulation time | 993590707 ps |
CPU time | 18.57 seconds |
Started | Aug 15 06:34:34 PM PDT 24 |
Finished | Aug 15 06:34:53 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-98b589cf-3b15-4afe-b9a7-45770a156c44 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1998700516 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_check_fail.1998700516 |
Directory | /workspace/7.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/113.otp_ctrl_init_fail.176270304 |
Short name | T602 |
Test name | |
Test status | |
Simulation time | 467556812 ps |
CPU time | 4.18 seconds |
Started | Aug 15 06:36:39 PM PDT 24 |
Finished | Aug 15 06:36:43 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-540529ee-e4c3-4bd4-9f2a-6bcf2d0b684a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=176270304 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_init_fail.176270304 |
Directory | /workspace/113.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_init_fail.523770958 |
Short name | T250 |
Test name | |
Test status | |
Simulation time | 210271529 ps |
CPU time | 4.67 seconds |
Started | Aug 15 06:34:52 PM PDT 24 |
Finished | Aug 15 06:34:57 PM PDT 24 |
Peak memory | 242576 kb |
Host | smart-2ca44f3d-a74e-430b-95f7-591d92daf8e4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=523770958 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_init_fail.523770958 |
Directory | /workspace/8.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_intg_err.3434143545 |
Short name | T320 |
Test name | |
Test status | |
Simulation time | 2593310055 ps |
CPU time | 17.19 seconds |
Started | Aug 15 05:53:04 PM PDT 24 |
Finished | Aug 15 05:53:22 PM PDT 24 |
Peak memory | 244088 kb |
Host | smart-9a76ec02-71d2-405b-92f0-47116e76b749 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3434143545 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_in tg_err.3434143545 |
Directory | /workspace/0.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_intg_err.352416285 |
Short name | T329 |
Test name | |
Test status | |
Simulation time | 9754120962 ps |
CPU time | 22.71 seconds |
Started | Aug 15 05:52:57 PM PDT 24 |
Finished | Aug 15 05:53:20 PM PDT 24 |
Peak memory | 238684 kb |
Host | smart-a0cbf69e-92b0-4c18-a1e9-b45849f628d9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=352416285 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_in tg_err.352416285 |
Directory | /workspace/12.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_macro_errs.2882850560 |
Short name | T650 |
Test name | |
Test status | |
Simulation time | 4085834800 ps |
CPU time | 30.64 seconds |
Started | Aug 15 06:34:17 PM PDT 24 |
Finished | Aug 15 06:34:47 PM PDT 24 |
Peak memory | 257360 kb |
Host | smart-5e892da2-0c95-4730-be75-5277940f4f23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2882850560 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_macro_errs.2882850560 |
Directory | /workspace/0.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_regwen.3847597211 |
Short name | T817 |
Test name | |
Test status | |
Simulation time | 253777572 ps |
CPU time | 8.33 seconds |
Started | Aug 15 06:34:39 PM PDT 24 |
Finished | Aug 15 06:34:48 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-7ecd2501-2e65-4fca-9b7a-cb8ae5533f02 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3847597211 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_regwen.3847597211 |
Directory | /workspace/0.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_aliasing.2784396298 |
Short name | T269 |
Test name | |
Test status | |
Simulation time | 271174437 ps |
CPU time | 4.8 seconds |
Started | Aug 15 05:52:47 PM PDT 24 |
Finished | Aug 15 05:52:52 PM PDT 24 |
Peak memory | 238592 kb |
Host | smart-84d448be-3aad-4297-b37c-87463d1442fb |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2784396298 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_alia sing.2784396298 |
Directory | /workspace/1.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_rw.1049347022 |
Short name | T285 |
Test name | |
Test status | |
Simulation time | 524122310 ps |
CPU time | 1.99 seconds |
Started | Aug 15 05:52:57 PM PDT 24 |
Finished | Aug 15 05:52:59 PM PDT 24 |
Peak memory | 240388 kb |
Host | smart-f436443a-0f42-4555-98b4-ca92d127302e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1049347022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_rw.1049347022 |
Directory | /workspace/1.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_wake_up.3888264825 |
Short name | T153 |
Test name | |
Test status | |
Simulation time | 99133699 ps |
CPU time | 1.73 seconds |
Started | Aug 15 06:34:22 PM PDT 24 |
Finished | Aug 15 06:34:24 PM PDT 24 |
Peak memory | 240592 kb |
Host | smart-24019067-22eb-4f44-be6c-4f94c28c2d1d |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3888264825 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_wake_up_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_wake_up.3888264825 |
Directory | /workspace/0.otp_ctrl_wake_up/latest |
Test location | /workspace/coverage/default/286.otp_ctrl_init_fail.323461778 |
Short name | T1045 |
Test name | |
Test status | |
Simulation time | 1721631114 ps |
CPU time | 5.16 seconds |
Started | Aug 15 06:37:16 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-7e7ca6e5-ee75-4b4c-bfaf-5b72e539b504 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=323461778 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 286.otp_ctrl_init_fail.323461778 |
Directory | /workspace/286.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.2198148604 |
Short name | T263 |
Test name | |
Test status | |
Simulation time | 2391971616 ps |
CPU time | 17.18 seconds |
Started | Aug 15 05:53:23 PM PDT 24 |
Finished | Aug 15 05:53:41 PM PDT 24 |
Peak memory | 245228 kb |
Host | smart-2bfe6212-be52-47e8-b2de-9b2fd510e40d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2198148604 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_i ntg_err.2198148604 |
Directory | /workspace/15.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_intg_err.1555356716 |
Short name | T258 |
Test name | |
Test status | |
Simulation time | 19105438707 ps |
CPU time | 26.46 seconds |
Started | Aug 15 05:53:14 PM PDT 24 |
Finished | Aug 15 05:53:40 PM PDT 24 |
Peak memory | 244504 kb |
Host | smart-55cbff3c-a1ec-46f1-8713-1ec134b0499c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1555356716 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_in tg_err.1555356716 |
Directory | /workspace/6.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/103.otp_ctrl_init_fail.2550884331 |
Short name | T242 |
Test name | |
Test status | |
Simulation time | 2063277139 ps |
CPU time | 5.49 seconds |
Started | Aug 15 06:36:36 PM PDT 24 |
Finished | Aug 15 06:36:42 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-52a0942d-fdd3-4036-a838-8df2f761d820 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2550884331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_init_fail.2550884331 |
Directory | /workspace/103.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_macro_errs.3048570418 |
Short name | T9 |
Test name | |
Test status | |
Simulation time | 3241300931 ps |
CPU time | 44.22 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:35:58 PM PDT 24 |
Peak memory | 248264 kb |
Host | smart-71641d4a-45fe-4b53-be8a-a3cde2284d1b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3048570418 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_macro_errs.3048570418 |
Directory | /workspace/27.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/116.otp_ctrl_init_fail.1461646175 |
Short name | T20 |
Test name | |
Test status | |
Simulation time | 1615584550 ps |
CPU time | 5.78 seconds |
Started | Aug 15 06:36:43 PM PDT 24 |
Finished | Aug 15 06:36:49 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-25bac061-4515-4e6e-bb96-991d1f7a0d9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1461646175 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_init_fail.1461646175 |
Directory | /workspace/116.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_init_fail.865532963 |
Short name | T88 |
Test name | |
Test status | |
Simulation time | 128755172 ps |
CPU time | 3.14 seconds |
Started | Aug 15 06:36:05 PM PDT 24 |
Finished | Aug 15 06:36:08 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-a735c57e-4391-47b3-a4e2-d26cc1cba947 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=865532963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_init_fail.865532963 |
Directory | /workspace/46.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_init_fail.2461150086 |
Short name | T72 |
Test name | |
Test status | |
Simulation time | 539856283 ps |
CPU time | 3.79 seconds |
Started | Aug 15 06:36:15 PM PDT 24 |
Finished | Aug 15 06:36:19 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-1d83b3c6-f3a0-4089-a9bf-0088daea3169 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2461150086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_init_fail.2461150086 |
Directory | /workspace/62.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_aliasing.3621505163 |
Short name | T279 |
Test name | |
Test status | |
Simulation time | 1208057980 ps |
CPU time | 6.4 seconds |
Started | Aug 15 05:53:03 PM PDT 24 |
Finished | Aug 15 05:53:09 PM PDT 24 |
Peak memory | 238540 kb |
Host | smart-b0fadbaf-65a7-41f7-b844-338dc5f94b6d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3621505163 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_alia sing.3621505163 |
Directory | /workspace/0.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_bit_bash.2107410272 |
Short name | T272 |
Test name | |
Test status | |
Simulation time | 313075471 ps |
CPU time | 4.01 seconds |
Started | Aug 15 05:52:59 PM PDT 24 |
Finished | Aug 15 05:53:04 PM PDT 24 |
Peak memory | 230324 kb |
Host | smart-2986d802-6529-45c7-bba4-94afca748bdc |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2107410272 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_bit_ bash.2107410272 |
Directory | /workspace/0.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_hw_reset.2794457918 |
Short name | T1259 |
Test name | |
Test status | |
Simulation time | 100448856 ps |
CPU time | 2.49 seconds |
Started | Aug 15 05:52:46 PM PDT 24 |
Finished | Aug 15 05:52:49 PM PDT 24 |
Peak memory | 238588 kb |
Host | smart-b9e5cea7-f771-4d44-afb7-62b6a105c8e6 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2794457918 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_hw_r eset.2794457918 |
Directory | /workspace/0.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.312632730 |
Short name | T1225 |
Test name | |
Test status | |
Simulation time | 103123516 ps |
CPU time | 2.26 seconds |
Started | Aug 15 05:52:45 PM PDT 24 |
Finished | Aug 15 05:52:48 PM PDT 24 |
Peak memory | 244516 kb |
Host | smart-0b187d2f-f755-404b-b23c-7206e3790d79 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=312632730 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_mem_rw_with_rand_reset.312632730 |
Directory | /workspace/0.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_rw.3204256553 |
Short name | T1246 |
Test name | |
Test status | |
Simulation time | 596647149 ps |
CPU time | 1.85 seconds |
Started | Aug 15 05:52:56 PM PDT 24 |
Finished | Aug 15 05:52:58 PM PDT 24 |
Peak memory | 238552 kb |
Host | smart-af9cca12-1488-460f-b3b5-d006c904d231 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3204256553 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_rw.3204256553 |
Directory | /workspace/0.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_intr_test.890805954 |
Short name | T1166 |
Test name | |
Test status | |
Simulation time | 91547383 ps |
CPU time | 1.55 seconds |
Started | Aug 15 05:53:02 PM PDT 24 |
Finished | Aug 15 05:53:03 PM PDT 24 |
Peak memory | 229640 kb |
Host | smart-e2b3f065-c661-41c6-af8e-b0aceb4ae149 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=890805954 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_intr_test.890805954 |
Directory | /workspace/0.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_partial_access.3826072478 |
Short name | T1167 |
Test name | |
Test status | |
Simulation time | 105935231 ps |
CPU time | 1.35 seconds |
Started | Aug 15 05:52:44 PM PDT 24 |
Finished | Aug 15 05:52:45 PM PDT 24 |
Peak memory | 229252 kb |
Host | smart-a9b57278-6597-4247-8dad-4c438f84ea31 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3826072478 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctr l_mem_partial_access.3826072478 |
Directory | /workspace/0.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.1461262727 |
Short name | T1272 |
Test name | |
Test status | |
Simulation time | 142258165 ps |
CPU time | 1.4 seconds |
Started | Aug 15 05:52:52 PM PDT 24 |
Finished | Aug 15 05:52:54 PM PDT 24 |
Peak memory | 229508 kb |
Host | smart-f4bd2079-2062-415a-a6e1-d7d6186db9c8 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1461262727 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_mem_walk .1461262727 |
Directory | /workspace/0.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_same_csr_outstanding.4008226056 |
Short name | T1269 |
Test name | |
Test status | |
Simulation time | 169572174 ps |
CPU time | 2.09 seconds |
Started | Aug 15 05:52:55 PM PDT 24 |
Finished | Aug 15 05:52:57 PM PDT 24 |
Peak memory | 241580 kb |
Host | smart-ac1ebb03-f48a-40a5-831e-7368918a2a1c |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4008226056 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_c trl_same_csr_outstanding.4008226056 |
Directory | /workspace/0.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_errors.681488965 |
Short name | T1200 |
Test name | |
Test status | |
Simulation time | 666156086 ps |
CPU time | 7.5 seconds |
Started | Aug 15 05:53:02 PM PDT 24 |
Finished | Aug 15 05:53:09 PM PDT 24 |
Peak memory | 245968 kb |
Host | smart-24df7e08-0409-4918-9872-c6671629f3a3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=681488965 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_errors.681488965 |
Directory | /workspace/0.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_bit_bash.3635715758 |
Short name | T291 |
Test name | |
Test status | |
Simulation time | 5535827699 ps |
CPU time | 10.14 seconds |
Started | Aug 15 05:52:47 PM PDT 24 |
Finished | Aug 15 05:52:57 PM PDT 24 |
Peak memory | 238608 kb |
Host | smart-9c6e52bd-9adb-44a0-ab45-ba032dd9165f |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3635715758 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_bit_ bash.3635715758 |
Directory | /workspace/1.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.1088152305 |
Short name | T1267 |
Test name | |
Test status | |
Simulation time | 958549504 ps |
CPU time | 2.66 seconds |
Started | Aug 15 05:52:49 PM PDT 24 |
Finished | Aug 15 05:52:52 PM PDT 24 |
Peak memory | 240100 kb |
Host | smart-0e796032-1f26-4706-97b1-564cd4096ed9 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1088152305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_hw_r eset.1088152305 |
Directory | /workspace/1.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_mem_rw_with_rand_reset.3089922844 |
Short name | T1264 |
Test name | |
Test status | |
Simulation time | 136229987 ps |
CPU time | 2.2 seconds |
Started | Aug 15 05:52:45 PM PDT 24 |
Finished | Aug 15 05:52:47 PM PDT 24 |
Peak memory | 238596 kb |
Host | smart-557cf398-72cf-427f-bd37-afb7e3f49796 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3089922844 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_mem_rw_with_rand_reset.3089922844 |
Directory | /workspace/1.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_intr_test.2751570378 |
Short name | T1178 |
Test name | |
Test status | |
Simulation time | 128460662 ps |
CPU time | 1.42 seconds |
Started | Aug 15 05:52:59 PM PDT 24 |
Finished | Aug 15 05:53:00 PM PDT 24 |
Peak memory | 230372 kb |
Host | smart-0837cb98-2451-4b77-9138-558bbbf9583c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2751570378 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_intr_test.2751570378 |
Directory | /workspace/1.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_partial_access.3487610812 |
Short name | T1276 |
Test name | |
Test status | |
Simulation time | 81133220 ps |
CPU time | 1.44 seconds |
Started | Aug 15 05:53:01 PM PDT 24 |
Finished | Aug 15 05:53:02 PM PDT 24 |
Peak memory | 229232 kb |
Host | smart-0bca8194-5a20-45b1-8a55-ef4e2ba33abb |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3487610812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctr l_mem_partial_access.3487610812 |
Directory | /workspace/1.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_walk.3787691518 |
Short name | T1216 |
Test name | |
Test status | |
Simulation time | 71939604 ps |
CPU time | 1.35 seconds |
Started | Aug 15 05:52:55 PM PDT 24 |
Finished | Aug 15 05:53:07 PM PDT 24 |
Peak memory | 229440 kb |
Host | smart-716d0db3-3b04-48d9-9d08-ded5cc66645d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3787691518 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_mem_walk .3787691518 |
Directory | /workspace/1.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_same_csr_outstanding.1797960512 |
Short name | T1271 |
Test name | |
Test status | |
Simulation time | 57402419 ps |
CPU time | 2.5 seconds |
Started | Aug 15 05:53:22 PM PDT 24 |
Finished | Aug 15 05:53:24 PM PDT 24 |
Peak memory | 238504 kb |
Host | smart-84c0dce6-4e1a-4895-b659-2a67147398b7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1797960512 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_c trl_same_csr_outstanding.1797960512 |
Directory | /workspace/1.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_errors.3380122145 |
Short name | T1251 |
Test name | |
Test status | |
Simulation time | 262140034 ps |
CPU time | 4.23 seconds |
Started | Aug 15 05:52:48 PM PDT 24 |
Finished | Aug 15 05:53:02 PM PDT 24 |
Peak memory | 245772 kb |
Host | smart-b67f1ece-8946-4520-a461-567d4ea2a237 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3380122145 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_errors.3380122145 |
Directory | /workspace/1.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_mem_rw_with_rand_reset.2317751562 |
Short name | T349 |
Test name | |
Test status | |
Simulation time | 105066192 ps |
CPU time | 1.95 seconds |
Started | Aug 15 05:53:09 PM PDT 24 |
Finished | Aug 15 05:53:13 PM PDT 24 |
Peak memory | 244248 kb |
Host | smart-ffbd70a7-2f2f-4e19-b67e-dd63909f9704 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2317751562 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_mem_rw_with_rand_reset.2317751562 |
Directory | /workspace/10.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_rw.2843514553 |
Short name | T1218 |
Test name | |
Test status | |
Simulation time | 76256467 ps |
CPU time | 1.66 seconds |
Started | Aug 15 05:53:03 PM PDT 24 |
Finished | Aug 15 05:53:04 PM PDT 24 |
Peak memory | 240616 kb |
Host | smart-034b25fa-55f5-4cec-93f1-d7e0e34b128a |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2843514553 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_rw.2843514553 |
Directory | /workspace/10.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_intr_test.544958183 |
Short name | T1222 |
Test name | |
Test status | |
Simulation time | 50114048 ps |
CPU time | 1.39 seconds |
Started | Aug 15 05:53:09 PM PDT 24 |
Finished | Aug 15 05:53:10 PM PDT 24 |
Peak memory | 230384 kb |
Host | smart-59340464-733b-4126-9902-4c40c567d3a9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=544958183 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_intr_test.544958183 |
Directory | /workspace/10.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_same_csr_outstanding.2245792882 |
Short name | T1245 |
Test name | |
Test status | |
Simulation time | 163428874 ps |
CPU time | 2.31 seconds |
Started | Aug 15 05:53:13 PM PDT 24 |
Finished | Aug 15 05:53:16 PM PDT 24 |
Peak memory | 238564 kb |
Host | smart-b0e5a392-8bb4-40ab-88e0-c39876a997ac |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2245792882 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ ctrl_same_csr_outstanding.2245792882 |
Directory | /workspace/10.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.1321330479 |
Short name | T1199 |
Test name | |
Test status | |
Simulation time | 2544438017 ps |
CPU time | 6.68 seconds |
Started | Aug 15 05:53:03 PM PDT 24 |
Finished | Aug 15 05:53:10 PM PDT 24 |
Peak memory | 246108 kb |
Host | smart-d5a4f8b5-890c-4bef-88d4-1c755dd6b290 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1321330479 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_errors.1321330479 |
Directory | /workspace/10.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_mem_rw_with_rand_reset.2364547257 |
Short name | T347 |
Test name | |
Test status | |
Simulation time | 276192006 ps |
CPU time | 2.13 seconds |
Started | Aug 15 05:53:18 PM PDT 24 |
Finished | Aug 15 05:53:20 PM PDT 24 |
Peak memory | 243856 kb |
Host | smart-1cc1b1da-3525-4508-a4f0-cb2d8a212d61 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2364547257 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_mem_rw_with_rand_reset.2364547257 |
Directory | /workspace/11.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_rw.3469478888 |
Short name | T281 |
Test name | |
Test status | |
Simulation time | 149800931 ps |
CPU time | 1.7 seconds |
Started | Aug 15 05:53:13 PM PDT 24 |
Finished | Aug 15 05:53:15 PM PDT 24 |
Peak memory | 240824 kb |
Host | smart-db4eea66-232f-4372-a050-c742255ad6a7 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3469478888 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_rw.3469478888 |
Directory | /workspace/11.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_intr_test.685137803 |
Short name | T1285 |
Test name | |
Test status | |
Simulation time | 45217233 ps |
CPU time | 1.39 seconds |
Started | Aug 15 05:53:03 PM PDT 24 |
Finished | Aug 15 05:53:05 PM PDT 24 |
Peak memory | 229864 kb |
Host | smart-63800ba0-04c7-40ba-8112-7dd083c5c2f5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=685137803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_intr_test.685137803 |
Directory | /workspace/11.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_same_csr_outstanding.199604847 |
Short name | T267 |
Test name | |
Test status | |
Simulation time | 304373203 ps |
CPU time | 3.04 seconds |
Started | Aug 15 05:52:55 PM PDT 24 |
Finished | Aug 15 05:52:59 PM PDT 24 |
Peak memory | 238608 kb |
Host | smart-300eda13-d053-45fa-8bd3-63bff73cb4cf |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=199604847 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_c trl_same_csr_outstanding.199604847 |
Directory | /workspace/11.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_errors.3362074050 |
Short name | T1203 |
Test name | |
Test status | |
Simulation time | 629633150 ps |
CPU time | 5.52 seconds |
Started | Aug 15 05:53:16 PM PDT 24 |
Finished | Aug 15 05:53:21 PM PDT 24 |
Peak memory | 245688 kb |
Host | smart-731b0994-a165-46fc-934f-de6246389707 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3362074050 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_errors.3362074050 |
Directory | /workspace/11.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_intg_err.567256437 |
Short name | T323 |
Test name | |
Test status | |
Simulation time | 10227111506 ps |
CPU time | 13.24 seconds |
Started | Aug 15 05:53:09 PM PDT 24 |
Finished | Aug 15 05:53:23 PM PDT 24 |
Peak memory | 244248 kb |
Host | smart-0aaf8d5b-18c3-4cf1-9b39-813f0a0582f9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=567256437 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_in tg_err.567256437 |
Directory | /workspace/11.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_mem_rw_with_rand_reset.2397942889 |
Short name | T1181 |
Test name | |
Test status | |
Simulation time | 100618555 ps |
CPU time | 3.23 seconds |
Started | Aug 15 05:53:13 PM PDT 24 |
Finished | Aug 15 05:53:17 PM PDT 24 |
Peak memory | 246736 kb |
Host | smart-0de8a72f-9d88-454e-867d-369aa37d4255 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2397942889 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_mem_rw_with_rand_reset.2397942889 |
Directory | /workspace/12.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_rw.898907995 |
Short name | T273 |
Test name | |
Test status | |
Simulation time | 39293290 ps |
CPU time | 1.58 seconds |
Started | Aug 15 05:53:06 PM PDT 24 |
Finished | Aug 15 05:53:08 PM PDT 24 |
Peak memory | 238572 kb |
Host | smart-0af6f9ba-30cc-4c4f-af36-81ddfa39aac2 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=898907995 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_rw.898907995 |
Directory | /workspace/12.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_intr_test.3803730893 |
Short name | T1211 |
Test name | |
Test status | |
Simulation time | 41820702 ps |
CPU time | 1.39 seconds |
Started | Aug 15 05:53:27 PM PDT 24 |
Finished | Aug 15 05:53:29 PM PDT 24 |
Peak memory | 229620 kb |
Host | smart-3d1fd87f-c3d9-4781-9495-96039626dab4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3803730893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_intr_test.3803730893 |
Directory | /workspace/12.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_same_csr_outstanding.2495265785 |
Short name | T268 |
Test name | |
Test status | |
Simulation time | 1834749279 ps |
CPU time | 4.81 seconds |
Started | Aug 15 05:53:02 PM PDT 24 |
Finished | Aug 15 05:53:07 PM PDT 24 |
Peak memory | 241620 kb |
Host | smart-4de99e83-92fa-48d0-ae34-b0bac8bb0ab9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2495265785 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ ctrl_same_csr_outstanding.2495265785 |
Directory | /workspace/12.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_errors.1103614818 |
Short name | T1195 |
Test name | |
Test status | |
Simulation time | 933910014 ps |
CPU time | 4.2 seconds |
Started | Aug 15 05:53:02 PM PDT 24 |
Finished | Aug 15 05:53:06 PM PDT 24 |
Peak memory | 245576 kb |
Host | smart-0277b807-af8e-4a9a-93c2-5ce40c7c4634 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1103614818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_errors.1103614818 |
Directory | /workspace/12.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_mem_rw_with_rand_reset.1295816331 |
Short name | T1273 |
Test name | |
Test status | |
Simulation time | 391574955 ps |
CPU time | 2.81 seconds |
Started | Aug 15 05:53:03 PM PDT 24 |
Finished | Aug 15 05:53:06 PM PDT 24 |
Peak memory | 246820 kb |
Host | smart-567bdcea-be85-406d-baf0-f80b8c38118a |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1295816331 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_mem_rw_with_rand_reset.1295816331 |
Directory | /workspace/13.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.816116417 |
Short name | T1255 |
Test name | |
Test status | |
Simulation time | 147933629 ps |
CPU time | 1.57 seconds |
Started | Aug 15 05:52:48 PM PDT 24 |
Finished | Aug 15 05:52:50 PM PDT 24 |
Peak memory | 238624 kb |
Host | smart-1c850bf2-743f-4957-8bd9-55228a8f756b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=816116417 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_rw.816116417 |
Directory | /workspace/13.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.2425965562 |
Short name | T1286 |
Test name | |
Test status | |
Simulation time | 41325375 ps |
CPU time | 1.41 seconds |
Started | Aug 15 05:53:14 PM PDT 24 |
Finished | Aug 15 05:53:16 PM PDT 24 |
Peak memory | 229908 kb |
Host | smart-a4f32657-5f01-4ddd-8c1e-61e23a4bbf21 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2425965562 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_intr_test.2425965562 |
Directory | /workspace/13.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.4148039811 |
Short name | T261 |
Test name | |
Test status | |
Simulation time | 80652218 ps |
CPU time | 2.82 seconds |
Started | Aug 15 05:53:07 PM PDT 24 |
Finished | Aug 15 05:53:10 PM PDT 24 |
Peak memory | 238612 kb |
Host | smart-62d0d2cd-fc7b-4e9c-a188-283297ce1893 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4148039811 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ ctrl_same_csr_outstanding.4148039811 |
Directory | /workspace/13.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_errors.1170475506 |
Short name | T1184 |
Test name | |
Test status | |
Simulation time | 167285909 ps |
CPU time | 6.13 seconds |
Started | Aug 15 05:53:10 PM PDT 24 |
Finished | Aug 15 05:53:16 PM PDT 24 |
Peak memory | 245624 kb |
Host | smart-aaa811c0-9e00-4873-85d2-12e44d3f8012 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1170475506 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_errors.1170475506 |
Directory | /workspace/13.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_mem_rw_with_rand_reset.64481220 |
Short name | T1177 |
Test name | |
Test status | |
Simulation time | 409714818 ps |
CPU time | 3.51 seconds |
Started | Aug 15 05:53:09 PM PDT 24 |
Finished | Aug 15 05:53:13 PM PDT 24 |
Peak memory | 246872 kb |
Host | smart-ec755260-2f05-45c7-b1c9-a736b74d16b1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=64481220 -assert nopostproc +UVM_TESTNAME=o tp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb - cm_log /dev/null -cm_name 14.otp_ctrl_csr_mem_rw_with_rand_reset.64481220 |
Directory | /workspace/14.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_rw.2241315609 |
Short name | T1274 |
Test name | |
Test status | |
Simulation time | 639573935 ps |
CPU time | 2.21 seconds |
Started | Aug 15 05:53:11 PM PDT 24 |
Finished | Aug 15 05:53:13 PM PDT 24 |
Peak memory | 237784 kb |
Host | smart-bef878e9-ccc3-4a2b-970e-f5491f1ade4d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2241315609 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_rw.2241315609 |
Directory | /workspace/14.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_intr_test.2901771122 |
Short name | T1248 |
Test name | |
Test status | |
Simulation time | 38640588 ps |
CPU time | 1.37 seconds |
Started | Aug 15 05:52:50 PM PDT 24 |
Finished | Aug 15 05:52:51 PM PDT 24 |
Peak memory | 229912 kb |
Host | smart-a997d7c6-08e7-45b9-8447-44fe9e951fb9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2901771122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_intr_test.2901771122 |
Directory | /workspace/14.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_same_csr_outstanding.1405515780 |
Short name | T262 |
Test name | |
Test status | |
Simulation time | 122627343 ps |
CPU time | 3.19 seconds |
Started | Aug 15 05:52:49 PM PDT 24 |
Finished | Aug 15 05:52:52 PM PDT 24 |
Peak memory | 238556 kb |
Host | smart-1da6c460-178e-4822-b23d-d2c43bb7dac6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1405515780 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ ctrl_same_csr_outstanding.1405515780 |
Directory | /workspace/14.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_errors.23844213 |
Short name | T1275 |
Test name | |
Test status | |
Simulation time | 150756599 ps |
CPU time | 6.53 seconds |
Started | Aug 15 05:53:14 PM PDT 24 |
Finished | Aug 15 05:53:20 PM PDT 24 |
Peak memory | 245844 kb |
Host | smart-35b164cf-e15e-425a-bc26-c26e412e95f4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=23844213 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_errors.23844213 |
Directory | /workspace/14.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_intg_err.1764116866 |
Short name | T326 |
Test name | |
Test status | |
Simulation time | 3890169834 ps |
CPU time | 24.4 seconds |
Started | Aug 15 05:53:16 PM PDT 24 |
Finished | Aug 15 05:53:41 PM PDT 24 |
Peak memory | 244524 kb |
Host | smart-991919d8-3f65-49d3-bc47-e5f8c49cc0e3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1764116866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_i ntg_err.1764116866 |
Directory | /workspace/14.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_mem_rw_with_rand_reset.538629890 |
Short name | T260 |
Test name | |
Test status | |
Simulation time | 1643833791 ps |
CPU time | 5.17 seconds |
Started | Aug 15 05:53:02 PM PDT 24 |
Finished | Aug 15 05:53:07 PM PDT 24 |
Peak memory | 246004 kb |
Host | smart-fe804076-4ba8-4026-b83a-d0086bafc42c |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=538629890 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_mem_rw_with_rand_reset.538629890 |
Directory | /workspace/15.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_rw.2271776555 |
Short name | T1278 |
Test name | |
Test status | |
Simulation time | 79499622 ps |
CPU time | 1.66 seconds |
Started | Aug 15 05:52:50 PM PDT 24 |
Finished | Aug 15 05:52:52 PM PDT 24 |
Peak memory | 240452 kb |
Host | smart-155200a8-9fd4-461b-8dcc-113738f996f5 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2271776555 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_rw.2271776555 |
Directory | /workspace/15.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_intr_test.4212384000 |
Short name | T1191 |
Test name | |
Test status | |
Simulation time | 555218710 ps |
CPU time | 1.6 seconds |
Started | Aug 15 05:53:21 PM PDT 24 |
Finished | Aug 15 05:53:23 PM PDT 24 |
Peak memory | 230380 kb |
Host | smart-9e5c7aa0-6c63-45e4-bc3a-7e5badccaeeb |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4212384000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_intr_test.4212384000 |
Directory | /workspace/15.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_same_csr_outstanding.4042661397 |
Short name | T1231 |
Test name | |
Test status | |
Simulation time | 99531326 ps |
CPU time | 2.02 seconds |
Started | Aug 15 05:53:19 PM PDT 24 |
Finished | Aug 15 05:53:22 PM PDT 24 |
Peak memory | 238492 kb |
Host | smart-9cc6c527-d043-481f-a60e-1caf34a79a88 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4042661397 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ ctrl_same_csr_outstanding.4042661397 |
Directory | /workspace/15.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_errors.2535306751 |
Short name | T1204 |
Test name | |
Test status | |
Simulation time | 154250145 ps |
CPU time | 2.55 seconds |
Started | Aug 15 05:53:14 PM PDT 24 |
Finished | Aug 15 05:53:17 PM PDT 24 |
Peak memory | 245172 kb |
Host | smart-7aac0393-a919-4bf2-9f8e-33b485cd2126 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2535306751 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_errors.2535306751 |
Directory | /workspace/15.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_mem_rw_with_rand_reset.1691913037 |
Short name | T1277 |
Test name | |
Test status | |
Simulation time | 429747582 ps |
CPU time | 3.05 seconds |
Started | Aug 15 05:53:30 PM PDT 24 |
Finished | Aug 15 05:53:34 PM PDT 24 |
Peak memory | 247084 kb |
Host | smart-d12cd12d-858d-4382-b347-64b1c836c091 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1691913037 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_mem_rw_with_rand_reset.1691913037 |
Directory | /workspace/16.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_intr_test.1566844314 |
Short name | T1232 |
Test name | |
Test status | |
Simulation time | 75974173 ps |
CPU time | 1.44 seconds |
Started | Aug 15 05:53:17 PM PDT 24 |
Finished | Aug 15 05:53:18 PM PDT 24 |
Peak memory | 229888 kb |
Host | smart-28b615ea-530d-4284-94a0-0c330390bd3b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1566844314 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_intr_test.1566844314 |
Directory | /workspace/16.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_same_csr_outstanding.2141266772 |
Short name | T288 |
Test name | |
Test status | |
Simulation time | 104523423 ps |
CPU time | 2.81 seconds |
Started | Aug 15 05:53:01 PM PDT 24 |
Finished | Aug 15 05:53:04 PM PDT 24 |
Peak memory | 238600 kb |
Host | smart-efd9db24-25ac-4e94-b426-f1097dfa8e4a |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2141266772 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ ctrl_same_csr_outstanding.2141266772 |
Directory | /workspace/16.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_errors.198208826 |
Short name | T1179 |
Test name | |
Test status | |
Simulation time | 543974764 ps |
CPU time | 5.34 seconds |
Started | Aug 15 05:53:22 PM PDT 24 |
Finished | Aug 15 05:53:27 PM PDT 24 |
Peak memory | 238764 kb |
Host | smart-d2bf8a7c-fca1-42e3-a2f6-04a9b9f70f58 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=198208826 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_errors.198208826 |
Directory | /workspace/16.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_intg_err.2417968279 |
Short name | T328 |
Test name | |
Test status | |
Simulation time | 709632163 ps |
CPU time | 10.21 seconds |
Started | Aug 15 05:53:15 PM PDT 24 |
Finished | Aug 15 05:53:26 PM PDT 24 |
Peak memory | 243492 kb |
Host | smart-633539a1-a145-49fc-bdcc-12e6b24340f7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2417968279 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_i ntg_err.2417968279 |
Directory | /workspace/16.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_mem_rw_with_rand_reset.2227372627 |
Short name | T1233 |
Test name | |
Test status | |
Simulation time | 393151144 ps |
CPU time | 3.62 seconds |
Started | Aug 15 05:53:13 PM PDT 24 |
Finished | Aug 15 05:53:16 PM PDT 24 |
Peak memory | 246948 kb |
Host | smart-2bdb6213-38e7-4897-956e-f8ee3a52a86b |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2227372627 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_mem_rw_with_rand_reset.2227372627 |
Directory | /workspace/17.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_rw.2456170546 |
Short name | T1262 |
Test name | |
Test status | |
Simulation time | 42606769 ps |
CPU time | 1.63 seconds |
Started | Aug 15 05:53:05 PM PDT 24 |
Finished | Aug 15 05:53:07 PM PDT 24 |
Peak memory | 238548 kb |
Host | smart-f985e198-e993-45e5-9e42-f937c12e71b0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2456170546 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_rw.2456170546 |
Directory | /workspace/17.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_intr_test.2008396369 |
Short name | T1250 |
Test name | |
Test status | |
Simulation time | 147225607 ps |
CPU time | 1.35 seconds |
Started | Aug 15 05:53:11 PM PDT 24 |
Finished | Aug 15 05:53:12 PM PDT 24 |
Peak memory | 230388 kb |
Host | smart-9fb43c39-a410-4744-afa6-97b7f22a9841 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2008396369 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_intr_test.2008396369 |
Directory | /workspace/17.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_same_csr_outstanding.733489629 |
Short name | T1227 |
Test name | |
Test status | |
Simulation time | 235408775 ps |
CPU time | 2.25 seconds |
Started | Aug 15 05:53:18 PM PDT 24 |
Finished | Aug 15 05:53:20 PM PDT 24 |
Peak memory | 238532 kb |
Host | smart-9293a05b-8786-40bb-8c33-dc11171a35ec |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=733489629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_c trl_same_csr_outstanding.733489629 |
Directory | /workspace/17.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_errors.1572184250 |
Short name | T1266 |
Test name | |
Test status | |
Simulation time | 154278985 ps |
CPU time | 3.63 seconds |
Started | Aug 15 05:53:06 PM PDT 24 |
Finished | Aug 15 05:53:10 PM PDT 24 |
Peak memory | 238676 kb |
Host | smart-a459538f-492d-4cd2-a930-1b23bd30c70a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1572184250 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_errors.1572184250 |
Directory | /workspace/17.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_intg_err.2027350307 |
Short name | T327 |
Test name | |
Test status | |
Simulation time | 993436627 ps |
CPU time | 10.39 seconds |
Started | Aug 15 05:53:01 PM PDT 24 |
Finished | Aug 15 05:53:11 PM PDT 24 |
Peak memory | 243440 kb |
Host | smart-125349cd-f374-4b3d-ae2b-bf06b1c20d2a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2027350307 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_i ntg_err.2027350307 |
Directory | /workspace/17.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_mem_rw_with_rand_reset.3630175127 |
Short name | T1256 |
Test name | |
Test status | |
Simulation time | 108045148 ps |
CPU time | 3.16 seconds |
Started | Aug 15 05:53:25 PM PDT 24 |
Finished | Aug 15 05:53:28 PM PDT 24 |
Peak memory | 238656 kb |
Host | smart-e3fc1b0b-e646-4122-a539-0b0f2f080b0e |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3630175127 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_mem_rw_with_rand_reset.3630175127 |
Directory | /workspace/18.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.3427943871 |
Short name | T274 |
Test name | |
Test status | |
Simulation time | 111302832 ps |
CPU time | 1.87 seconds |
Started | Aug 15 05:53:25 PM PDT 24 |
Finished | Aug 15 05:53:27 PM PDT 24 |
Peak memory | 240800 kb |
Host | smart-fcf038d5-d493-481a-b11f-596a6249f15e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3427943871 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_rw.3427943871 |
Directory | /workspace/18.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.1707759165 |
Short name | T1192 |
Test name | |
Test status | |
Simulation time | 43056107 ps |
CPU time | 1.52 seconds |
Started | Aug 15 05:53:12 PM PDT 24 |
Finished | Aug 15 05:53:14 PM PDT 24 |
Peak memory | 230336 kb |
Host | smart-607c3cf2-6520-4d9d-b711-3b41e9e650c7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1707759165 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_intr_test.1707759165 |
Directory | /workspace/18.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_same_csr_outstanding.2847331890 |
Short name | T1215 |
Test name | |
Test status | |
Simulation time | 118022949 ps |
CPU time | 2.65 seconds |
Started | Aug 15 05:53:11 PM PDT 24 |
Finished | Aug 15 05:53:14 PM PDT 24 |
Peak memory | 238600 kb |
Host | smart-0fefbd5c-e616-43b5-a72a-5237387b1e39 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2847331890 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ ctrl_same_csr_outstanding.2847331890 |
Directory | /workspace/18.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_errors.2719006632 |
Short name | T1212 |
Test name | |
Test status | |
Simulation time | 272177813 ps |
CPU time | 5.78 seconds |
Started | Aug 15 05:53:16 PM PDT 24 |
Finished | Aug 15 05:53:22 PM PDT 24 |
Peak memory | 245736 kb |
Host | smart-b3e5f967-744e-426d-987d-9475d36c8923 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2719006632 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_errors.2719006632 |
Directory | /workspace/18.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_intg_err.2299741180 |
Short name | T1290 |
Test name | |
Test status | |
Simulation time | 792951652 ps |
CPU time | 11.16 seconds |
Started | Aug 15 05:53:15 PM PDT 24 |
Finished | Aug 15 05:53:26 PM PDT 24 |
Peak memory | 243464 kb |
Host | smart-6f568ec1-50c0-4f37-b1c7-4ec72ca2014e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2299741180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_i ntg_err.2299741180 |
Directory | /workspace/18.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_mem_rw_with_rand_reset.1059518887 |
Short name | T1210 |
Test name | |
Test status | |
Simulation time | 113642931 ps |
CPU time | 3.12 seconds |
Started | Aug 15 05:53:18 PM PDT 24 |
Finished | Aug 15 05:53:21 PM PDT 24 |
Peak memory | 246848 kb |
Host | smart-4be3e146-2637-47bc-9bca-3e35f5ed1872 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1059518887 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_mem_rw_with_rand_reset.1059518887 |
Directory | /workspace/19.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_rw.4233661583 |
Short name | T1244 |
Test name | |
Test status | |
Simulation time | 132180901 ps |
CPU time | 1.47 seconds |
Started | Aug 15 05:53:13 PM PDT 24 |
Finished | Aug 15 05:53:15 PM PDT 24 |
Peak memory | 240440 kb |
Host | smart-c55686d6-3757-4441-90aa-e106fb152651 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4233661583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_rw.4233661583 |
Directory | /workspace/19.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.3266201281 |
Short name | T1287 |
Test name | |
Test status | |
Simulation time | 118268611 ps |
CPU time | 1.54 seconds |
Started | Aug 15 05:53:02 PM PDT 24 |
Finished | Aug 15 05:53:04 PM PDT 24 |
Peak memory | 229904 kb |
Host | smart-f6a94473-f18f-4ced-bd3b-546c7c19bbc3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3266201281 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_intr_test.3266201281 |
Directory | /workspace/19.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_same_csr_outstanding.3417049943 |
Short name | T1252 |
Test name | |
Test status | |
Simulation time | 73945556 ps |
CPU time | 2.24 seconds |
Started | Aug 15 05:53:17 PM PDT 24 |
Finished | Aug 15 05:53:20 PM PDT 24 |
Peak memory | 241528 kb |
Host | smart-3fc2eb0e-f8ae-4698-8df2-3f2c0544957a |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3417049943 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ ctrl_same_csr_outstanding.3417049943 |
Directory | /workspace/19.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_errors.4003044008 |
Short name | T1280 |
Test name | |
Test status | |
Simulation time | 201860594 ps |
CPU time | 4.26 seconds |
Started | Aug 15 05:53:30 PM PDT 24 |
Finished | Aug 15 05:53:35 PM PDT 24 |
Peak memory | 238776 kb |
Host | smart-dce48b23-af95-4b10-be39-4e49543d95fb |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4003044008 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_errors.4003044008 |
Directory | /workspace/19.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_intg_err.2418846711 |
Short name | T325 |
Test name | |
Test status | |
Simulation time | 1351545022 ps |
CPU time | 10.07 seconds |
Started | Aug 15 05:53:14 PM PDT 24 |
Finished | Aug 15 05:53:24 PM PDT 24 |
Peak memory | 243388 kb |
Host | smart-0c539646-420b-43f9-b672-936a4cfe15b4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2418846711 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_i ntg_err.2418846711 |
Directory | /workspace/19.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.2079901949 |
Short name | T282 |
Test name | |
Test status | |
Simulation time | 158300347 ps |
CPU time | 5.7 seconds |
Started | Aug 15 05:52:48 PM PDT 24 |
Finished | Aug 15 05:52:54 PM PDT 24 |
Peak memory | 241212 kb |
Host | smart-f99bf2be-5656-4082-b295-f5194ae1f5b6 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2079901949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_alia sing.2079901949 |
Directory | /workspace/2.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_bit_bash.985471423 |
Short name | T1253 |
Test name | |
Test status | |
Simulation time | 3726121400 ps |
CPU time | 7.32 seconds |
Started | Aug 15 05:52:44 PM PDT 24 |
Finished | Aug 15 05:52:52 PM PDT 24 |
Peak memory | 238680 kb |
Host | smart-102bb6d2-095c-4aa1-8b4a-5fb81dda48c4 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=985471423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_bit_b ash.985471423 |
Directory | /workspace/2.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_hw_reset.3631296899 |
Short name | T278 |
Test name | |
Test status | |
Simulation time | 241627103 ps |
CPU time | 2.2 seconds |
Started | Aug 15 05:53:02 PM PDT 24 |
Finished | Aug 15 05:53:04 PM PDT 24 |
Peak memory | 238532 kb |
Host | smart-7b1943c7-4043-4909-b031-ffe07d4fd5ab |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3631296899 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_hw_r eset.3631296899 |
Directory | /workspace/2.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_mem_rw_with_rand_reset.978054261 |
Short name | T1220 |
Test name | |
Test status | |
Simulation time | 125048184 ps |
CPU time | 2.89 seconds |
Started | Aug 15 05:52:46 PM PDT 24 |
Finished | Aug 15 05:52:49 PM PDT 24 |
Peak memory | 246508 kb |
Host | smart-7142f652-7c57-4efb-abbb-9f350c837643 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=978054261 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_mem_rw_with_rand_reset.978054261 |
Directory | /workspace/2.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_rw.2895195285 |
Short name | T286 |
Test name | |
Test status | |
Simulation time | 673371377 ps |
CPU time | 1.95 seconds |
Started | Aug 15 05:52:55 PM PDT 24 |
Finished | Aug 15 05:52:58 PM PDT 24 |
Peak memory | 240952 kb |
Host | smart-ac1a8efc-179c-4b0f-bdde-1f59d8edddf7 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2895195285 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_rw.2895195285 |
Directory | /workspace/2.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.1335095194 |
Short name | T1291 |
Test name | |
Test status | |
Simulation time | 88811234 ps |
CPU time | 1.53 seconds |
Started | Aug 15 05:53:05 PM PDT 24 |
Finished | Aug 15 05:53:07 PM PDT 24 |
Peak memory | 229624 kb |
Host | smart-bf452345-3f22-42cb-a3f1-4a1f9ab7e8fb |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1335095194 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_intr_test.1335095194 |
Directory | /workspace/2.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_partial_access.948918225 |
Short name | T1260 |
Test name | |
Test status | |
Simulation time | 131879348 ps |
CPU time | 1.53 seconds |
Started | Aug 15 05:52:43 PM PDT 24 |
Finished | Aug 15 05:52:49 PM PDT 24 |
Peak memory | 229244 kb |
Host | smart-2292baf8-17f0-4b5f-9a30-b8ddc6e8e4b2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=948918225 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl _mem_partial_access.948918225 |
Directory | /workspace/2.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_walk.649725478 |
Short name | T1237 |
Test name | |
Test status | |
Simulation time | 132589936 ps |
CPU time | 1.39 seconds |
Started | Aug 15 05:52:46 PM PDT 24 |
Finished | Aug 15 05:52:48 PM PDT 24 |
Peak memory | 230392 kb |
Host | smart-a977282e-5f65-415c-8872-ba79d149e5f2 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=649725478 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_mem_walk. 649725478 |
Directory | /workspace/2.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_same_csr_outstanding.4197806782 |
Short name | T289 |
Test name | |
Test status | |
Simulation time | 218813656 ps |
CPU time | 2.37 seconds |
Started | Aug 15 05:53:05 PM PDT 24 |
Finished | Aug 15 05:53:07 PM PDT 24 |
Peak memory | 238512 kb |
Host | smart-36fe7713-6136-4bd5-b3c6-6590fec4e763 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4197806782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_c trl_same_csr_outstanding.4197806782 |
Directory | /workspace/2.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_errors.1476601891 |
Short name | T1243 |
Test name | |
Test status | |
Simulation time | 153846800 ps |
CPU time | 6.25 seconds |
Started | Aug 15 05:52:43 PM PDT 24 |
Finished | Aug 15 05:52:49 PM PDT 24 |
Peak memory | 238632 kb |
Host | smart-9279aa05-0597-456f-8d35-f74a59f3578d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1476601891 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_errors.1476601891 |
Directory | /workspace/2.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_intg_err.687289823 |
Short name | T324 |
Test name | |
Test status | |
Simulation time | 4722493851 ps |
CPU time | 19.45 seconds |
Started | Aug 15 05:52:48 PM PDT 24 |
Finished | Aug 15 05:53:08 PM PDT 24 |
Peak memory | 244540 kb |
Host | smart-980d563a-2e64-4229-9fde-39a0a86993ff |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=687289823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_int g_err.687289823 |
Directory | /workspace/2.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/20.otp_ctrl_intr_test.1878266659 |
Short name | T1229 |
Test name | |
Test status | |
Simulation time | 45460243 ps |
CPU time | 1.35 seconds |
Started | Aug 15 05:53:16 PM PDT 24 |
Finished | Aug 15 05:53:18 PM PDT 24 |
Peak memory | 229632 kb |
Host | smart-f1984a91-f5d6-42e8-8bc8-dc8cb74bc4e4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1878266659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_intr_test.1878266659 |
Directory | /workspace/20.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/21.otp_ctrl_intr_test.1211205830 |
Short name | T1268 |
Test name | |
Test status | |
Simulation time | 52970284 ps |
CPU time | 1.48 seconds |
Started | Aug 15 05:53:14 PM PDT 24 |
Finished | Aug 15 05:53:16 PM PDT 24 |
Peak memory | 229620 kb |
Host | smart-b558947c-92e9-4229-a29f-32549e7c0ea0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1211205830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_intr_test.1211205830 |
Directory | /workspace/21.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/22.otp_ctrl_intr_test.2881898832 |
Short name | T1235 |
Test name | |
Test status | |
Simulation time | 60885118 ps |
CPU time | 1.54 seconds |
Started | Aug 15 05:53:06 PM PDT 24 |
Finished | Aug 15 05:53:08 PM PDT 24 |
Peak memory | 230372 kb |
Host | smart-54734bfb-2b2d-48c6-b4be-473dacd455aa |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2881898832 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_intr_test.2881898832 |
Directory | /workspace/22.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/23.otp_ctrl_intr_test.3976870153 |
Short name | T1174 |
Test name | |
Test status | |
Simulation time | 71710692 ps |
CPU time | 1.42 seconds |
Started | Aug 15 05:53:20 PM PDT 24 |
Finished | Aug 15 05:53:22 PM PDT 24 |
Peak memory | 230356 kb |
Host | smart-395a2bcd-b8bd-4cdb-93ee-c7f90bd118b4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3976870153 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_intr_test.3976870153 |
Directory | /workspace/23.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/24.otp_ctrl_intr_test.4237553330 |
Short name | T1168 |
Test name | |
Test status | |
Simulation time | 43757965 ps |
CPU time | 1.46 seconds |
Started | Aug 15 05:53:16 PM PDT 24 |
Finished | Aug 15 05:53:17 PM PDT 24 |
Peak memory | 230364 kb |
Host | smart-2cec4639-b3b5-4636-a8c3-e845896ace3c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4237553330 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_intr_test.4237553330 |
Directory | /workspace/24.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.2609529457 |
Short name | T1258 |
Test name | |
Test status | |
Simulation time | 40392535 ps |
CPU time | 1.5 seconds |
Started | Aug 15 05:53:20 PM PDT 24 |
Finished | Aug 15 05:53:22 PM PDT 24 |
Peak memory | 229704 kb |
Host | smart-b8cc5eda-8c01-47d9-8648-c6d72f0f9711 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2609529457 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_intr_test.2609529457 |
Directory | /workspace/25.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/26.otp_ctrl_intr_test.3160756420 |
Short name | T1171 |
Test name | |
Test status | |
Simulation time | 42043101 ps |
CPU time | 1.49 seconds |
Started | Aug 15 05:53:23 PM PDT 24 |
Finished | Aug 15 05:53:24 PM PDT 24 |
Peak memory | 229864 kb |
Host | smart-34645bb2-c878-4e9f-a3e1-f933e0ac4d2b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3160756420 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_intr_test.3160756420 |
Directory | /workspace/26.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/27.otp_ctrl_intr_test.1162101338 |
Short name | T1265 |
Test name | |
Test status | |
Simulation time | 70535300 ps |
CPU time | 1.48 seconds |
Started | Aug 15 05:53:09 PM PDT 24 |
Finished | Aug 15 05:53:10 PM PDT 24 |
Peak memory | 229604 kb |
Host | smart-4f40d1c6-0aee-4b59-9dbd-46aa8d87e007 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1162101338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_intr_test.1162101338 |
Directory | /workspace/27.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/28.otp_ctrl_intr_test.1645254190 |
Short name | T1261 |
Test name | |
Test status | |
Simulation time | 567555595 ps |
CPU time | 2.22 seconds |
Started | Aug 15 05:53:14 PM PDT 24 |
Finished | Aug 15 05:53:16 PM PDT 24 |
Peak memory | 229608 kb |
Host | smart-f8921664-e893-488b-85e6-027612288417 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1645254190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_intr_test.1645254190 |
Directory | /workspace/28.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/29.otp_ctrl_intr_test.2962897708 |
Short name | T1169 |
Test name | |
Test status | |
Simulation time | 73355933 ps |
CPU time | 1.44 seconds |
Started | Aug 15 05:53:19 PM PDT 24 |
Finished | Aug 15 05:53:20 PM PDT 24 |
Peak memory | 229640 kb |
Host | smart-cf7519b5-7b52-4a14-8ce4-36e80b23680d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2962897708 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_intr_test.2962897708 |
Directory | /workspace/29.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_aliasing.2577939936 |
Short name | T283 |
Test name | |
Test status | |
Simulation time | 173597651 ps |
CPU time | 5.93 seconds |
Started | Aug 15 05:52:53 PM PDT 24 |
Finished | Aug 15 05:52:59 PM PDT 24 |
Peak memory | 238564 kb |
Host | smart-fce5a973-0222-488f-bbef-bdd500363ade |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2577939936 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_alia sing.2577939936 |
Directory | /workspace/3.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_bit_bash.1825703955 |
Short name | T1187 |
Test name | |
Test status | |
Simulation time | 230745650 ps |
CPU time | 5.19 seconds |
Started | Aug 15 05:52:58 PM PDT 24 |
Finished | Aug 15 05:53:03 PM PDT 24 |
Peak memory | 238648 kb |
Host | smart-e6ab223c-79f4-4ecf-83cd-929b0a69c83d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1825703955 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_bit_ bash.1825703955 |
Directory | /workspace/3.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_hw_reset.1083555512 |
Short name | T1249 |
Test name | |
Test status | |
Simulation time | 72323602 ps |
CPU time | 2.01 seconds |
Started | Aug 15 05:53:01 PM PDT 24 |
Finished | Aug 15 05:53:04 PM PDT 24 |
Peak memory | 240208 kb |
Host | smart-7718b71d-bf5d-4e67-b715-c8c7428f1c59 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1083555512 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_hw_r eset.1083555512 |
Directory | /workspace/3.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.2843341199 |
Short name | T1284 |
Test name | |
Test status | |
Simulation time | 222781886 ps |
CPU time | 3.05 seconds |
Started | Aug 15 05:52:53 PM PDT 24 |
Finished | Aug 15 05:52:57 PM PDT 24 |
Peak memory | 246768 kb |
Host | smart-4e1a8809-6d0d-49c4-a511-80190f3f64ad |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2843341199 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_mem_rw_with_rand_reset.2843341199 |
Directory | /workspace/3.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_rw.2511094293 |
Short name | T1283 |
Test name | |
Test status | |
Simulation time | 148287293 ps |
CPU time | 1.65 seconds |
Started | Aug 15 05:52:44 PM PDT 24 |
Finished | Aug 15 05:52:46 PM PDT 24 |
Peak memory | 240488 kb |
Host | smart-18e91450-618b-4713-bf80-ee5a9cfe9bad |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2511094293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_rw.2511094293 |
Directory | /workspace/3.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_intr_test.2329389052 |
Short name | T1190 |
Test name | |
Test status | |
Simulation time | 40869176 ps |
CPU time | 1.38 seconds |
Started | Aug 15 05:52:51 PM PDT 24 |
Finished | Aug 15 05:52:52 PM PDT 24 |
Peak memory | 229904 kb |
Host | smart-82da9d65-9556-4ce8-b97e-df257134b9f0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2329389052 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_intr_test.2329389052 |
Directory | /workspace/3.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_partial_access.3459615843 |
Short name | T1224 |
Test name | |
Test status | |
Simulation time | 107649757 ps |
CPU time | 1.42 seconds |
Started | Aug 15 05:52:44 PM PDT 24 |
Finished | Aug 15 05:52:46 PM PDT 24 |
Peak memory | 229600 kb |
Host | smart-3264399c-92a0-4e4d-86be-ac123026ddeb |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3459615843 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctr l_mem_partial_access.3459615843 |
Directory | /workspace/3.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_walk.2832478955 |
Short name | T1196 |
Test name | |
Test status | |
Simulation time | 52287508 ps |
CPU time | 1.47 seconds |
Started | Aug 15 05:52:53 PM PDT 24 |
Finished | Aug 15 05:52:54 PM PDT 24 |
Peak memory | 230276 kb |
Host | smart-94110e37-cf19-4267-b64d-1c3ce0b17ba6 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2832478955 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_mem_walk .2832478955 |
Directory | /workspace/3.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_same_csr_outstanding.140413064 |
Short name | T1197 |
Test name | |
Test status | |
Simulation time | 67784662 ps |
CPU time | 2.24 seconds |
Started | Aug 15 05:53:12 PM PDT 24 |
Finished | Aug 15 05:53:15 PM PDT 24 |
Peak memory | 238548 kb |
Host | smart-7a14ddc8-8117-4846-8ff0-2e057a2a2c93 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=140413064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ct rl_same_csr_outstanding.140413064 |
Directory | /workspace/3.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.2783115748 |
Short name | T1281 |
Test name | |
Test status | |
Simulation time | 387875471 ps |
CPU time | 4.44 seconds |
Started | Aug 15 05:53:00 PM PDT 24 |
Finished | Aug 15 05:53:04 PM PDT 24 |
Peak memory | 245636 kb |
Host | smart-a73df64d-71e3-4c9a-aa30-6e1da8b628c7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2783115748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_errors.2783115748 |
Directory | /workspace/3.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_intg_err.1010984766 |
Short name | T322 |
Test name | |
Test status | |
Simulation time | 2527626935 ps |
CPU time | 18.62 seconds |
Started | Aug 15 05:52:53 PM PDT 24 |
Finished | Aug 15 05:53:12 PM PDT 24 |
Peak memory | 244324 kb |
Host | smart-4b588b57-412a-47ea-85bf-4972dc2bb45e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1010984766 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_in tg_err.1010984766 |
Directory | /workspace/3.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/30.otp_ctrl_intr_test.559362663 |
Short name | T1236 |
Test name | |
Test status | |
Simulation time | 91438852 ps |
CPU time | 1.44 seconds |
Started | Aug 15 05:53:13 PM PDT 24 |
Finished | Aug 15 05:53:15 PM PDT 24 |
Peak memory | 229924 kb |
Host | smart-198f5822-804f-4fd6-81a0-1423b2b6ce08 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=559362663 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_intr_test.559362663 |
Directory | /workspace/30.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/31.otp_ctrl_intr_test.1066207808 |
Short name | T1234 |
Test name | |
Test status | |
Simulation time | 143014779 ps |
CPU time | 1.47 seconds |
Started | Aug 15 05:53:28 PM PDT 24 |
Finished | Aug 15 05:53:29 PM PDT 24 |
Peak memory | 229912 kb |
Host | smart-bb103063-501f-49be-848f-7343ff659fca |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1066207808 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_intr_test.1066207808 |
Directory | /workspace/31.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/32.otp_ctrl_intr_test.1919975098 |
Short name | T1257 |
Test name | |
Test status | |
Simulation time | 44195839 ps |
CPU time | 1.51 seconds |
Started | Aug 15 05:53:22 PM PDT 24 |
Finished | Aug 15 05:53:24 PM PDT 24 |
Peak memory | 229608 kb |
Host | smart-0e21a392-01d4-4efa-aa91-4fb0272b0365 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1919975098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_intr_test.1919975098 |
Directory | /workspace/32.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/33.otp_ctrl_intr_test.1701903286 |
Short name | T1221 |
Test name | |
Test status | |
Simulation time | 602276671 ps |
CPU time | 2.29 seconds |
Started | Aug 15 05:53:03 PM PDT 24 |
Finished | Aug 15 05:53:05 PM PDT 24 |
Peak memory | 229932 kb |
Host | smart-4bcd691d-a50e-4568-8c24-4769fad8b2fe |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1701903286 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_intr_test.1701903286 |
Directory | /workspace/33.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/34.otp_ctrl_intr_test.1938367056 |
Short name | T1180 |
Test name | |
Test status | |
Simulation time | 86447911 ps |
CPU time | 1.43 seconds |
Started | Aug 15 05:53:15 PM PDT 24 |
Finished | Aug 15 05:53:17 PM PDT 24 |
Peak memory | 229592 kb |
Host | smart-f1d3cac0-535e-4d9d-9e5d-499b7a1a94d1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1938367056 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_intr_test.1938367056 |
Directory | /workspace/34.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.121682376 |
Short name | T1292 |
Test name | |
Test status | |
Simulation time | 42183921 ps |
CPU time | 1.49 seconds |
Started | Aug 15 05:53:18 PM PDT 24 |
Finished | Aug 15 05:53:20 PM PDT 24 |
Peak memory | 230180 kb |
Host | smart-c5a94250-bac2-4c50-85a9-945ce606b689 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=121682376 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_intr_test.121682376 |
Directory | /workspace/35.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/36.otp_ctrl_intr_test.1087187017 |
Short name | T1182 |
Test name | |
Test status | |
Simulation time | 43713627 ps |
CPU time | 1.48 seconds |
Started | Aug 15 05:53:12 PM PDT 24 |
Finished | Aug 15 05:53:13 PM PDT 24 |
Peak memory | 229668 kb |
Host | smart-486e587b-6a03-431b-9fb1-9acbbfb6587f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1087187017 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_intr_test.1087187017 |
Directory | /workspace/36.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/37.otp_ctrl_intr_test.277123506 |
Short name | T1202 |
Test name | |
Test status | |
Simulation time | 40830219 ps |
CPU time | 1.49 seconds |
Started | Aug 15 05:53:26 PM PDT 24 |
Finished | Aug 15 05:53:27 PM PDT 24 |
Peak memory | 229628 kb |
Host | smart-768de53a-38f4-44dd-94c9-2533e60ac779 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=277123506 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_intr_test.277123506 |
Directory | /workspace/37.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/38.otp_ctrl_intr_test.337836395 |
Short name | T1223 |
Test name | |
Test status | |
Simulation time | 106074709 ps |
CPU time | 1.36 seconds |
Started | Aug 15 05:53:12 PM PDT 24 |
Finished | Aug 15 05:53:13 PM PDT 24 |
Peak memory | 229876 kb |
Host | smart-7cbcd650-f33c-485a-a7cc-fa705303be7f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=337836395 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_intr_test.337836395 |
Directory | /workspace/38.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/39.otp_ctrl_intr_test.3083985305 |
Short name | T1205 |
Test name | |
Test status | |
Simulation time | 43664224 ps |
CPU time | 1.44 seconds |
Started | Aug 15 05:53:16 PM PDT 24 |
Finished | Aug 15 05:53:18 PM PDT 24 |
Peak memory | 229568 kb |
Host | smart-259a3d35-275d-4540-bd56-565640efd95f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3083985305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_intr_test.3083985305 |
Directory | /workspace/39.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_aliasing.3403410765 |
Short name | T1242 |
Test name | |
Test status | |
Simulation time | 164805446 ps |
CPU time | 5.43 seconds |
Started | Aug 15 05:52:51 PM PDT 24 |
Finished | Aug 15 05:52:56 PM PDT 24 |
Peak memory | 238552 kb |
Host | smart-06e80eba-ff53-406e-9415-8128d5cb8a94 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3403410765 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_alia sing.3403410765 |
Directory | /workspace/4.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_bit_bash.343668502 |
Short name | T1185 |
Test name | |
Test status | |
Simulation time | 248298672 ps |
CPU time | 6.39 seconds |
Started | Aug 15 05:53:12 PM PDT 24 |
Finished | Aug 15 05:53:19 PM PDT 24 |
Peak memory | 238568 kb |
Host | smart-9bb232e1-301b-4eb7-91d6-dfe4a68b4185 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=343668502 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_bit_b ash.343668502 |
Directory | /workspace/4.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_hw_reset.1756898714 |
Short name | T1240 |
Test name | |
Test status | |
Simulation time | 110311979 ps |
CPU time | 2.39 seconds |
Started | Aug 15 05:53:05 PM PDT 24 |
Finished | Aug 15 05:53:08 PM PDT 24 |
Peak memory | 240420 kb |
Host | smart-f50a2e87-025e-4e52-88a3-16d492877bb8 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1756898714 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_hw_r eset.1756898714 |
Directory | /workspace/4.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_mem_rw_with_rand_reset.570862688 |
Short name | T1207 |
Test name | |
Test status | |
Simulation time | 1138199860 ps |
CPU time | 3.59 seconds |
Started | Aug 15 05:52:53 PM PDT 24 |
Finished | Aug 15 05:52:57 PM PDT 24 |
Peak memory | 245564 kb |
Host | smart-c316b8fe-3439-477a-a148-6a508e3f19d0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=570862688 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_mem_rw_with_rand_reset.570862688 |
Directory | /workspace/4.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_rw.513962641 |
Short name | T280 |
Test name | |
Test status | |
Simulation time | 102326903 ps |
CPU time | 1.71 seconds |
Started | Aug 15 05:53:18 PM PDT 24 |
Finished | Aug 15 05:53:20 PM PDT 24 |
Peak memory | 240896 kb |
Host | smart-de991daf-2d9e-4af4-9b42-be1e0e098e59 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=513962641 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_rw.513962641 |
Directory | /workspace/4.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_intr_test.2397195973 |
Short name | T1219 |
Test name | |
Test status | |
Simulation time | 71483973 ps |
CPU time | 1.42 seconds |
Started | Aug 15 05:52:55 PM PDT 24 |
Finished | Aug 15 05:52:57 PM PDT 24 |
Peak memory | 229572 kb |
Host | smart-42df2bf3-a374-4dcb-8a18-9d358900b34d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2397195973 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_intr_test.2397195973 |
Directory | /workspace/4.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_partial_access.2278170866 |
Short name | T1217 |
Test name | |
Test status | |
Simulation time | 71729347 ps |
CPU time | 1.39 seconds |
Started | Aug 15 05:53:08 PM PDT 24 |
Finished | Aug 15 05:53:09 PM PDT 24 |
Peak memory | 229260 kb |
Host | smart-88ca0cc3-7c62-496c-b8c5-1e42308540d6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2278170866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctr l_mem_partial_access.2278170866 |
Directory | /workspace/4.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_walk.2562736077 |
Short name | T1228 |
Test name | |
Test status | |
Simulation time | 38969991 ps |
CPU time | 1.39 seconds |
Started | Aug 15 05:52:45 PM PDT 24 |
Finished | Aug 15 05:52:46 PM PDT 24 |
Peak memory | 230240 kb |
Host | smart-026e18bc-9c7c-4d1c-a2a5-cdf538357403 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2562736077 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_mem_walk .2562736077 |
Directory | /workspace/4.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_same_csr_outstanding.3723888142 |
Short name | T1206 |
Test name | |
Test status | |
Simulation time | 293375589 ps |
CPU time | 2.32 seconds |
Started | Aug 15 05:53:01 PM PDT 24 |
Finished | Aug 15 05:53:03 PM PDT 24 |
Peak memory | 238548 kb |
Host | smart-f39ed798-ea21-4e13-8a5f-557e5120cea6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3723888142 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_c trl_same_csr_outstanding.3723888142 |
Directory | /workspace/4.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_errors.1547256588 |
Short name | T1186 |
Test name | |
Test status | |
Simulation time | 151534384 ps |
CPU time | 5.8 seconds |
Started | Aug 15 05:52:51 PM PDT 24 |
Finished | Aug 15 05:52:57 PM PDT 24 |
Peak memory | 245720 kb |
Host | smart-09546e3d-9031-4f90-b30e-37358e5ab560 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1547256588 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_errors.1547256588 |
Directory | /workspace/4.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.3483554986 |
Short name | T1293 |
Test name | |
Test status | |
Simulation time | 4879381288 ps |
CPU time | 23.75 seconds |
Started | Aug 15 05:53:11 PM PDT 24 |
Finished | Aug 15 05:53:35 PM PDT 24 |
Peak memory | 244720 kb |
Host | smart-530c93fa-5387-4e8f-a47b-cf5df31f9226 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3483554986 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_in tg_err.3483554986 |
Directory | /workspace/4.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/40.otp_ctrl_intr_test.1592720658 |
Short name | T1213 |
Test name | |
Test status | |
Simulation time | 41846152 ps |
CPU time | 1.39 seconds |
Started | Aug 15 05:53:05 PM PDT 24 |
Finished | Aug 15 05:53:07 PM PDT 24 |
Peak memory | 230300 kb |
Host | smart-6af2c517-1521-4551-8a20-12f937a6705a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1592720658 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_intr_test.1592720658 |
Directory | /workspace/40.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/41.otp_ctrl_intr_test.3795913992 |
Short name | T1282 |
Test name | |
Test status | |
Simulation time | 141497502 ps |
CPU time | 1.45 seconds |
Started | Aug 15 05:53:22 PM PDT 24 |
Finished | Aug 15 05:53:23 PM PDT 24 |
Peak memory | 229552 kb |
Host | smart-b0c8c1f2-9f7c-47ac-82e5-3695617862e2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3795913992 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_intr_test.3795913992 |
Directory | /workspace/41.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/42.otp_ctrl_intr_test.550575260 |
Short name | T1279 |
Test name | |
Test status | |
Simulation time | 564464721 ps |
CPU time | 1.53 seconds |
Started | Aug 15 05:53:19 PM PDT 24 |
Finished | Aug 15 05:53:21 PM PDT 24 |
Peak memory | 229920 kb |
Host | smart-235006ff-1dfe-4468-b2da-b9090e3d1660 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=550575260 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_intr_test.550575260 |
Directory | /workspace/42.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/43.otp_ctrl_intr_test.1209019720 |
Short name | T1183 |
Test name | |
Test status | |
Simulation time | 51366377 ps |
CPU time | 1.46 seconds |
Started | Aug 15 05:53:09 PM PDT 24 |
Finished | Aug 15 05:53:10 PM PDT 24 |
Peak memory | 229596 kb |
Host | smart-9717ec79-93b0-451c-9532-06cf72f4cee9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1209019720 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_intr_test.1209019720 |
Directory | /workspace/43.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/44.otp_ctrl_intr_test.175589635 |
Short name | T1238 |
Test name | |
Test status | |
Simulation time | 39018015 ps |
CPU time | 1.41 seconds |
Started | Aug 15 05:53:03 PM PDT 24 |
Finished | Aug 15 05:53:04 PM PDT 24 |
Peak memory | 229904 kb |
Host | smart-e0e073eb-78f8-40a0-ba4b-d61bee8b92ef |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=175589635 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_intr_test.175589635 |
Directory | /workspace/44.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/45.otp_ctrl_intr_test.3427347686 |
Short name | T1198 |
Test name | |
Test status | |
Simulation time | 593154397 ps |
CPU time | 1.62 seconds |
Started | Aug 15 05:53:14 PM PDT 24 |
Finished | Aug 15 05:53:15 PM PDT 24 |
Peak memory | 229696 kb |
Host | smart-91f50b63-e796-4f88-aaac-f621e1e69e7a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3427347686 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_intr_test.3427347686 |
Directory | /workspace/45.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/46.otp_ctrl_intr_test.2921446517 |
Short name | T1172 |
Test name | |
Test status | |
Simulation time | 42403377 ps |
CPU time | 1.41 seconds |
Started | Aug 15 05:53:22 PM PDT 24 |
Finished | Aug 15 05:53:23 PM PDT 24 |
Peak memory | 229944 kb |
Host | smart-c4978111-ba89-47b1-921d-4c4ff423327d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2921446517 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_intr_test.2921446517 |
Directory | /workspace/46.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/47.otp_ctrl_intr_test.2092903137 |
Short name | T1175 |
Test name | |
Test status | |
Simulation time | 606953006 ps |
CPU time | 2.2 seconds |
Started | Aug 15 05:53:12 PM PDT 24 |
Finished | Aug 15 05:53:14 PM PDT 24 |
Peak memory | 229600 kb |
Host | smart-31d2834a-ad65-4306-b555-2ff2d18e48c0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2092903137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_intr_test.2092903137 |
Directory | /workspace/47.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/48.otp_ctrl_intr_test.204960592 |
Short name | T1201 |
Test name | |
Test status | |
Simulation time | 602551765 ps |
CPU time | 1.51 seconds |
Started | Aug 15 05:53:22 PM PDT 24 |
Finished | Aug 15 05:53:24 PM PDT 24 |
Peak memory | 229604 kb |
Host | smart-fc627b05-93df-41ab-834f-7637813f224d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=204960592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_intr_test.204960592 |
Directory | /workspace/48.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/49.otp_ctrl_intr_test.649815326 |
Short name | T1214 |
Test name | |
Test status | |
Simulation time | 150655655 ps |
CPU time | 1.65 seconds |
Started | Aug 15 05:53:16 PM PDT 24 |
Finished | Aug 15 05:53:18 PM PDT 24 |
Peak memory | 229636 kb |
Host | smart-aae0ad1a-f0f8-4ede-b6e3-9c3081aea88d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=649815326 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_intr_test.649815326 |
Directory | /workspace/49.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_mem_rw_with_rand_reset.2522021526 |
Short name | T348 |
Test name | |
Test status | |
Simulation time | 1143183604 ps |
CPU time | 3.86 seconds |
Started | Aug 15 05:52:47 PM PDT 24 |
Finished | Aug 15 05:52:51 PM PDT 24 |
Peak memory | 245676 kb |
Host | smart-f5435908-e628-46ab-8f45-8e56c0ab89fa |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2522021526 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_mem_rw_with_rand_reset.2522021526 |
Directory | /workspace/5.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_rw.3247473204 |
Short name | T1188 |
Test name | |
Test status | |
Simulation time | 557776506 ps |
CPU time | 1.75 seconds |
Started | Aug 15 05:52:47 PM PDT 24 |
Finished | Aug 15 05:52:49 PM PDT 24 |
Peak memory | 240684 kb |
Host | smart-117efae9-c93f-42b8-af8a-ee0e3aa0d98c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3247473204 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_rw.3247473204 |
Directory | /workspace/5.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.1750962784 |
Short name | T1288 |
Test name | |
Test status | |
Simulation time | 629656035 ps |
CPU time | 1.89 seconds |
Started | Aug 15 05:53:16 PM PDT 24 |
Finished | Aug 15 05:53:18 PM PDT 24 |
Peak memory | 229968 kb |
Host | smart-09193a44-b135-49da-8011-2bed15316d82 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1750962784 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_intr_test.1750962784 |
Directory | /workspace/5.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_same_csr_outstanding.915111345 |
Short name | T290 |
Test name | |
Test status | |
Simulation time | 150415924 ps |
CPU time | 2.36 seconds |
Started | Aug 15 05:53:09 PM PDT 24 |
Finished | Aug 15 05:53:12 PM PDT 24 |
Peak memory | 238548 kb |
Host | smart-465da552-fc19-45ca-a860-2d125875b693 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=915111345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ct rl_same_csr_outstanding.915111345 |
Directory | /workspace/5.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_errors.1976297270 |
Short name | T1170 |
Test name | |
Test status | |
Simulation time | 113708656 ps |
CPU time | 3.98 seconds |
Started | Aug 15 05:53:01 PM PDT 24 |
Finished | Aug 15 05:53:05 PM PDT 24 |
Peak memory | 245688 kb |
Host | smart-d3909c6c-8b42-4d3f-91da-47f74098ab99 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1976297270 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_errors.1976297270 |
Directory | /workspace/5.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_intg_err.489752023 |
Short name | T1226 |
Test name | |
Test status | |
Simulation time | 9794508888 ps |
CPU time | 20.42 seconds |
Started | Aug 15 05:52:53 PM PDT 24 |
Finished | Aug 15 05:53:14 PM PDT 24 |
Peak memory | 244020 kb |
Host | smart-be79a1b6-64e1-4e23-9a11-4646a27f532b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=489752023 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_int g_err.489752023 |
Directory | /workspace/5.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_mem_rw_with_rand_reset.3997465962 |
Short name | T1294 |
Test name | |
Test status | |
Simulation time | 106474276 ps |
CPU time | 2.79 seconds |
Started | Aug 15 05:53:09 PM PDT 24 |
Finished | Aug 15 05:53:12 PM PDT 24 |
Peak memory | 246748 kb |
Host | smart-6898a61d-b3e6-4e03-9e2d-3033ea8f087e |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3997465962 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_mem_rw_with_rand_reset.3997465962 |
Directory | /workspace/6.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_rw.3036022435 |
Short name | T271 |
Test name | |
Test status | |
Simulation time | 562407167 ps |
CPU time | 2.31 seconds |
Started | Aug 15 05:53:04 PM PDT 24 |
Finished | Aug 15 05:53:06 PM PDT 24 |
Peak memory | 240696 kb |
Host | smart-a24b4465-d4c1-44db-8856-045e747fecd0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3036022435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_rw.3036022435 |
Directory | /workspace/6.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_intr_test.1184169346 |
Short name | T1208 |
Test name | |
Test status | |
Simulation time | 76451606 ps |
CPU time | 1.42 seconds |
Started | Aug 15 05:53:16 PM PDT 24 |
Finished | Aug 15 05:53:17 PM PDT 24 |
Peak memory | 229908 kb |
Host | smart-5abaf03f-4215-45a6-82c5-5bc6aadf0d34 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1184169346 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_intr_test.1184169346 |
Directory | /workspace/6.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_same_csr_outstanding.369060825 |
Short name | T1263 |
Test name | |
Test status | |
Simulation time | 104764688 ps |
CPU time | 2.28 seconds |
Started | Aug 15 05:53:19 PM PDT 24 |
Finished | Aug 15 05:53:21 PM PDT 24 |
Peak memory | 238468 kb |
Host | smart-6e8ee0a6-2c1e-4e5b-a65f-c3b86942b2e8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=369060825 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ct rl_same_csr_outstanding.369060825 |
Directory | /workspace/6.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_errors.426110739 |
Short name | T1241 |
Test name | |
Test status | |
Simulation time | 75476145 ps |
CPU time | 4.8 seconds |
Started | Aug 15 05:52:50 PM PDT 24 |
Finished | Aug 15 05:52:55 PM PDT 24 |
Peak memory | 245772 kb |
Host | smart-92a33591-b147-436b-9520-76ce3479cb52 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=426110739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_errors.426110739 |
Directory | /workspace/6.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_mem_rw_with_rand_reset.368521576 |
Short name | T1289 |
Test name | |
Test status | |
Simulation time | 138208299 ps |
CPU time | 2.78 seconds |
Started | Aug 15 05:53:16 PM PDT 24 |
Finished | Aug 15 05:53:19 PM PDT 24 |
Peak memory | 246836 kb |
Host | smart-eb11e3be-ed1a-41d6-9bcf-7de718e46ca3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=368521576 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_mem_rw_with_rand_reset.368521576 |
Directory | /workspace/7.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.3719909216 |
Short name | T284 |
Test name | |
Test status | |
Simulation time | 152010686 ps |
CPU time | 1.6 seconds |
Started | Aug 15 05:53:23 PM PDT 24 |
Finished | Aug 15 05:53:24 PM PDT 24 |
Peak memory | 240268 kb |
Host | smart-1a66c157-b2ab-4303-9721-ab43e320a272 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3719909216 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_rw.3719909216 |
Directory | /workspace/7.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_intr_test.713576837 |
Short name | T1189 |
Test name | |
Test status | |
Simulation time | 46280386 ps |
CPU time | 1.51 seconds |
Started | Aug 15 05:53:17 PM PDT 24 |
Finished | Aug 15 05:53:19 PM PDT 24 |
Peak memory | 229572 kb |
Host | smart-80402663-c37e-41e5-8005-8c2c2d7e9a1f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=713576837 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_intr_test.713576837 |
Directory | /workspace/7.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_same_csr_outstanding.1142855251 |
Short name | T1295 |
Test name | |
Test status | |
Simulation time | 51624615 ps |
CPU time | 1.9 seconds |
Started | Aug 15 05:52:51 PM PDT 24 |
Finished | Aug 15 05:52:53 PM PDT 24 |
Peak memory | 241652 kb |
Host | smart-c3993658-38e6-45ec-9c6d-c3385e8113a0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1142855251 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_c trl_same_csr_outstanding.1142855251 |
Directory | /workspace/7.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_errors.4031787300 |
Short name | T1173 |
Test name | |
Test status | |
Simulation time | 352709795 ps |
CPU time | 3.86 seconds |
Started | Aug 15 05:53:07 PM PDT 24 |
Finished | Aug 15 05:53:11 PM PDT 24 |
Peak memory | 246004 kb |
Host | smart-44f9f17c-3eaf-4806-8959-4af3e2048c01 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4031787300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_errors.4031787300 |
Directory | /workspace/7.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_intg_err.4203276986 |
Short name | T330 |
Test name | |
Test status | |
Simulation time | 2710689529 ps |
CPU time | 17.84 seconds |
Started | Aug 15 05:52:53 PM PDT 24 |
Finished | Aug 15 05:53:12 PM PDT 24 |
Peak memory | 238812 kb |
Host | smart-21330cf5-2097-4c21-ab29-86430a3d76d6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4203276986 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_in tg_err.4203276986 |
Directory | /workspace/7.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_mem_rw_with_rand_reset.1035459409 |
Short name | T1193 |
Test name | |
Test status | |
Simulation time | 223865651 ps |
CPU time | 3.22 seconds |
Started | Aug 15 05:53:12 PM PDT 24 |
Finished | Aug 15 05:53:15 PM PDT 24 |
Peak memory | 247116 kb |
Host | smart-3f59cbdf-577d-404c-b4d7-2b47a8622916 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1035459409 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_mem_rw_with_rand_reset.1035459409 |
Directory | /workspace/8.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_rw.4111261888 |
Short name | T1209 |
Test name | |
Test status | |
Simulation time | 165831520 ps |
CPU time | 1.53 seconds |
Started | Aug 15 05:53:15 PM PDT 24 |
Finished | Aug 15 05:53:17 PM PDT 24 |
Peak memory | 238536 kb |
Host | smart-21b66150-3029-4387-93a4-bf82fdd63037 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4111261888 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_rw.4111261888 |
Directory | /workspace/8.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_intr_test.2755430521 |
Short name | T1239 |
Test name | |
Test status | |
Simulation time | 69087977 ps |
CPU time | 1.42 seconds |
Started | Aug 15 05:53:09 PM PDT 24 |
Finished | Aug 15 05:53:11 PM PDT 24 |
Peak memory | 229640 kb |
Host | smart-933d94f5-bf9a-46e8-8713-c36caae1f668 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2755430521 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_intr_test.2755430521 |
Directory | /workspace/8.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_same_csr_outstanding.2187726045 |
Short name | T1247 |
Test name | |
Test status | |
Simulation time | 73090704 ps |
CPU time | 2.19 seconds |
Started | Aug 15 05:52:49 PM PDT 24 |
Finished | Aug 15 05:52:51 PM PDT 24 |
Peak memory | 241516 kb |
Host | smart-6115e7dd-0223-4add-a0bc-8ddbd5ff3c39 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2187726045 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_c trl_same_csr_outstanding.2187726045 |
Directory | /workspace/8.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.21362945 |
Short name | T1270 |
Test name | |
Test status | |
Simulation time | 2628029624 ps |
CPU time | 7.19 seconds |
Started | Aug 15 05:53:00 PM PDT 24 |
Finished | Aug 15 05:53:07 PM PDT 24 |
Peak memory | 238740 kb |
Host | smart-42953bfc-8ae7-4d19-ab3c-13c7a50e0f68 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=21362945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_errors.21362945 |
Directory | /workspace/8.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_intg_err.2221915315 |
Short name | T1230 |
Test name | |
Test status | |
Simulation time | 1813453478 ps |
CPU time | 15.61 seconds |
Started | Aug 15 05:53:05 PM PDT 24 |
Finished | Aug 15 05:53:21 PM PDT 24 |
Peak memory | 238648 kb |
Host | smart-d0a9e615-80ef-447e-9d92-84e89b16ce02 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2221915315 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_in tg_err.2221915315 |
Directory | /workspace/8.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_mem_rw_with_rand_reset.3763398356 |
Short name | T1254 |
Test name | |
Test status | |
Simulation time | 387460705 ps |
CPU time | 3.79 seconds |
Started | Aug 15 05:53:04 PM PDT 24 |
Finished | Aug 15 05:53:08 PM PDT 24 |
Peak memory | 246920 kb |
Host | smart-15f60c8e-2ba3-4eee-9fb2-ec8d166254b7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3763398356 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_mem_rw_with_rand_reset.3763398356 |
Directory | /workspace/9.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_rw.3905145344 |
Short name | T287 |
Test name | |
Test status | |
Simulation time | 127646826 ps |
CPU time | 1.69 seconds |
Started | Aug 15 05:52:59 PM PDT 24 |
Finished | Aug 15 05:53:01 PM PDT 24 |
Peak memory | 241148 kb |
Host | smart-28e39a8e-5314-410a-a34e-46fc51e7c227 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3905145344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_rw.3905145344 |
Directory | /workspace/9.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_intr_test.1872359771 |
Short name | T1194 |
Test name | |
Test status | |
Simulation time | 49994142 ps |
CPU time | 1.49 seconds |
Started | Aug 15 05:53:20 PM PDT 24 |
Finished | Aug 15 05:53:21 PM PDT 24 |
Peak memory | 229908 kb |
Host | smart-576bfb3c-713e-4b5f-9e70-4bc944de2504 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1872359771 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_intr_test.1872359771 |
Directory | /workspace/9.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.1603305567 |
Short name | T259 |
Test name | |
Test status | |
Simulation time | 59028878 ps |
CPU time | 2.46 seconds |
Started | Aug 15 05:52:47 PM PDT 24 |
Finished | Aug 15 05:52:50 PM PDT 24 |
Peak memory | 238592 kb |
Host | smart-565d9bc0-ba3f-4948-860b-446649453945 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1603305567 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_c trl_same_csr_outstanding.1603305567 |
Directory | /workspace/9.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_errors.2225961117 |
Short name | T1176 |
Test name | |
Test status | |
Simulation time | 165243461 ps |
CPU time | 5.86 seconds |
Started | Aug 15 05:53:07 PM PDT 24 |
Finished | Aug 15 05:53:13 PM PDT 24 |
Peak memory | 246852 kb |
Host | smart-22a19010-0a64-4ad1-9967-b2e69fc326da |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2225961117 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_errors.2225961117 |
Directory | /workspace/9.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.1875128922 |
Short name | T264 |
Test name | |
Test status | |
Simulation time | 638893511 ps |
CPU time | 9.83 seconds |
Started | Aug 15 05:53:07 PM PDT 24 |
Finished | Aug 15 05:53:17 PM PDT 24 |
Peak memory | 238636 kb |
Host | smart-00d757dd-6f98-453e-b269-a940ce5e9409 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1875128922 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_in tg_err.1875128922 |
Directory | /workspace/9.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_alert_test.3332829101 |
Short name | T464 |
Test name | |
Test status | |
Simulation time | 90690228 ps |
CPU time | 1.81 seconds |
Started | Aug 15 06:34:31 PM PDT 24 |
Finished | Aug 15 06:34:33 PM PDT 24 |
Peak memory | 240812 kb |
Host | smart-263e4c26-cebf-4dd1-82b0-fa1010ed0abf |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3332829101 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_alert_test.3332829101 |
Directory | /workspace/0.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_background_chks.3808339345 |
Short name | T243 |
Test name | |
Test status | |
Simulation time | 1821173403 ps |
CPU time | 19.09 seconds |
Started | Aug 15 06:34:26 PM PDT 24 |
Finished | Aug 15 06:34:46 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-a62a8305-fdfe-4d8f-840a-7723e3e346e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3808339345 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_background_chks.3808339345 |
Directory | /workspace/0.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_check_fail.217362509 |
Short name | T597 |
Test name | |
Test status | |
Simulation time | 3211468938 ps |
CPU time | 34.87 seconds |
Started | Aug 15 06:34:22 PM PDT 24 |
Finished | Aug 15 06:34:57 PM PDT 24 |
Peak memory | 242980 kb |
Host | smart-abe66768-23ad-47bd-9b6b-f5fb9ead187e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=217362509 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_check_fail.217362509 |
Directory | /workspace/0.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_dai_errs.947329905 |
Short name | T8 |
Test name | |
Test status | |
Simulation time | 812418641 ps |
CPU time | 13.43 seconds |
Started | Aug 15 06:34:18 PM PDT 24 |
Finished | Aug 15 06:34:31 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-1a0c1d2d-ad78-44a0-97f0-797705a68a15 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=947329905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_errs.947329905 |
Directory | /workspace/0.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_dai_lock.97516736 |
Short name | T532 |
Test name | |
Test status | |
Simulation time | 6585557231 ps |
CPU time | 54.18 seconds |
Started | Aug 15 06:34:26 PM PDT 24 |
Finished | Aug 15 06:35:20 PM PDT 24 |
Peak memory | 243748 kb |
Host | smart-e353db62-d9bf-4c37-ad0f-70060c518953 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=97516736 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_lock.97516736 |
Directory | /workspace/0.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_low_freq_read.1188562243 |
Short name | T515 |
Test name | |
Test status | |
Simulation time | 3409321880 ps |
CPU time | 11.35 seconds |
Started | Aug 15 06:34:17 PM PDT 24 |
Finished | Aug 15 06:34:29 PM PDT 24 |
Peak memory | 241252 kb |
Host | smart-9a2251a2-a8ce-4b97-8ae7-da2d82ed858c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1188562243 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_low_freq_read_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_low_freq_read.1188562243 |
Directory | /workspace/0.otp_ctrl_low_freq_read/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_key_req.856292084 |
Short name | T411 |
Test name | |
Test status | |
Simulation time | 619223577 ps |
CPU time | 11.22 seconds |
Started | Aug 15 06:34:31 PM PDT 24 |
Finished | Aug 15 06:34:42 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-089dd0a9-cf14-445c-afa5-8fd7a30cf9f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=856292084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_key_req.856292084 |
Directory | /workspace/0.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_lc_esc.1238834764 |
Short name | T994 |
Test name | |
Test status | |
Simulation time | 698569011 ps |
CPU time | 12.58 seconds |
Started | Aug 15 06:34:19 PM PDT 24 |
Finished | Aug 15 06:34:32 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-2602ef3e-edbd-4bb7-85e6-fca0221e6fb6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1238834764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_esc.1238834764 |
Directory | /workspace/0.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_lc_req.2509033470 |
Short name | T833 |
Test name | |
Test status | |
Simulation time | 349814515 ps |
CPU time | 8.69 seconds |
Started | Aug 15 06:34:21 PM PDT 24 |
Finished | Aug 15 06:34:30 PM PDT 24 |
Peak memory | 242736 kb |
Host | smart-14570434-9435-4447-b2ba-3371f48b1dfe |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2509033470 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_req.2509033470 |
Directory | /workspace/0.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_partition_walk.889460081 |
Short name | T444 |
Test name | |
Test status | |
Simulation time | 1473162489 ps |
CPU time | 19.04 seconds |
Started | Aug 15 06:34:23 PM PDT 24 |
Finished | Aug 15 06:34:42 PM PDT 24 |
Peak memory | 241804 kb |
Host | smart-d5875440-8fd6-4b11-9d9a-53c5b2181f82 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=889460081 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_partition_walk_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_partition_walk.889460081 |
Directory | /workspace/0.otp_ctrl_partition_walk/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_sec_cm.2331944618 |
Short name | T19 |
Test name | |
Test status | |
Simulation time | 9437141031 ps |
CPU time | 173.86 seconds |
Started | Aug 15 06:34:18 PM PDT 24 |
Finished | Aug 15 06:37:12 PM PDT 24 |
Peak memory | 266100 kb |
Host | smart-a64ced63-ee4b-48a7-b1e3-4740c90c3698 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2331944618 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_sec_cm.2331944618 |
Directory | /workspace/0.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_smoke.580386898 |
Short name | T899 |
Test name | |
Test status | |
Simulation time | 144141411 ps |
CPU time | 5.23 seconds |
Started | Aug 15 06:34:22 PM PDT 24 |
Finished | Aug 15 06:34:28 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-a4c41726-3f6c-4ef0-b90f-52999d1c7dd2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=580386898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_smoke.580386898 |
Directory | /workspace/0.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_stress_all.135177802 |
Short name | T964 |
Test name | |
Test status | |
Simulation time | 21626316899 ps |
CPU time | 108.2 seconds |
Started | Aug 15 06:34:25 PM PDT 24 |
Finished | Aug 15 06:36:14 PM PDT 24 |
Peak memory | 249096 kb |
Host | smart-611fc06e-b574-4358-8500-f10bca7d2556 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=135177802 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all.135177802 |
Directory | /workspace/0.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_test_access.3493793109 |
Short name | T729 |
Test name | |
Test status | |
Simulation time | 10659031562 ps |
CPU time | 82.07 seconds |
Started | Aug 15 06:34:38 PM PDT 24 |
Finished | Aug 15 06:36:00 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-921f9016-3ec1-474b-a516-38df4006b35b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3493793109 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_test_access.3493793109 |
Directory | /workspace/0.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_alert_test.4198081075 |
Short name | T491 |
Test name | |
Test status | |
Simulation time | 128710090 ps |
CPU time | 2.02 seconds |
Started | Aug 15 06:34:39 PM PDT 24 |
Finished | Aug 15 06:34:41 PM PDT 24 |
Peak memory | 241260 kb |
Host | smart-a425a833-94a2-468b-b65b-760f352dc42b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4198081075 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_alert_test.4198081075 |
Directory | /workspace/1.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_background_chks.994089268 |
Short name | T399 |
Test name | |
Test status | |
Simulation time | 566639353 ps |
CPU time | 11.68 seconds |
Started | Aug 15 06:34:35 PM PDT 24 |
Finished | Aug 15 06:34:47 PM PDT 24 |
Peak memory | 242696 kb |
Host | smart-996b42c7-3a51-4286-9a61-dc67b0c8c99f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=994089268 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_background_chks.994089268 |
Directory | /workspace/1.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_check_fail.113957689 |
Short name | T125 |
Test name | |
Test status | |
Simulation time | 317361844 ps |
CPU time | 6.54 seconds |
Started | Aug 15 06:34:17 PM PDT 24 |
Finished | Aug 15 06:34:24 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-f21e367b-97d9-4e9b-8ce1-0740ad614f4e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=113957689 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_check_fail.113957689 |
Directory | /workspace/1.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_dai_errs.3588008790 |
Short name | T1135 |
Test name | |
Test status | |
Simulation time | 2130960334 ps |
CPU time | 36.07 seconds |
Started | Aug 15 06:34:21 PM PDT 24 |
Finished | Aug 15 06:34:58 PM PDT 24 |
Peak memory | 245848 kb |
Host | smart-dad5a4a3-6da9-4510-aa92-528db485d7ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3588008790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_errs.3588008790 |
Directory | /workspace/1.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_dai_lock.2083862113 |
Short name | T485 |
Test name | |
Test status | |
Simulation time | 1221666974 ps |
CPU time | 10.82 seconds |
Started | Aug 15 06:34:39 PM PDT 24 |
Finished | Aug 15 06:34:50 PM PDT 24 |
Peak memory | 242764 kb |
Host | smart-803b743e-4f2c-4cdd-8add-a3a386fefe61 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2083862113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_lock.2083862113 |
Directory | /workspace/1.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_macro_errs.3107760536 |
Short name | T206 |
Test name | |
Test status | |
Simulation time | 13379750030 ps |
CPU time | 37.61 seconds |
Started | Aug 15 06:34:42 PM PDT 24 |
Finished | Aug 15 06:35:20 PM PDT 24 |
Peak memory | 249180 kb |
Host | smart-5bfbdeb2-6ed7-4e70-9f25-70bd45f93fdf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3107760536 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_macro_errs.3107760536 |
Directory | /workspace/1.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_key_req.201129540 |
Short name | T859 |
Test name | |
Test status | |
Simulation time | 441695002 ps |
CPU time | 11.11 seconds |
Started | Aug 15 06:34:21 PM PDT 24 |
Finished | Aug 15 06:34:32 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-b23fe625-0c7d-447a-8bf5-f7d5b5aa3a6e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=201129540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_key_req.201129540 |
Directory | /workspace/1.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_lc_esc.1520987878 |
Short name | T967 |
Test name | |
Test status | |
Simulation time | 835221726 ps |
CPU time | 19.69 seconds |
Started | Aug 15 06:34:40 PM PDT 24 |
Finished | Aug 15 06:35:00 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-1002c3fc-8a69-44f3-8d91-02dce330b054 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1520987878 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_esc.1520987878 |
Directory | /workspace/1.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_lc_req.618732364 |
Short name | T375 |
Test name | |
Test status | |
Simulation time | 2004800095 ps |
CPU time | 16.73 seconds |
Started | Aug 15 06:34:46 PM PDT 24 |
Finished | Aug 15 06:35:03 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-343aa4dd-3207-49c2-9365-4bb54a7cdd63 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=618732364 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_req.618732364 |
Directory | /workspace/1.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_regwen.4023836666 |
Short name | T1151 |
Test name | |
Test status | |
Simulation time | 613364336 ps |
CPU time | 11.14 seconds |
Started | Aug 15 06:34:23 PM PDT 24 |
Finished | Aug 15 06:34:35 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-802be07a-372f-4398-b8e0-b323e7e3bacd |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4023836666 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_regwen.4023836666 |
Directory | /workspace/1.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_sec_cm.1489036419 |
Short name | T18 |
Test name | |
Test status | |
Simulation time | 173511585525 ps |
CPU time | 293.3 seconds |
Started | Aug 15 06:34:44 PM PDT 24 |
Finished | Aug 15 06:39:37 PM PDT 24 |
Peak memory | 269932 kb |
Host | smart-d5e3d2d6-6356-432b-ac75-faa0f733e536 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1489036419 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_sec_cm.1489036419 |
Directory | /workspace/1.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_smoke.2799191472 |
Short name | T593 |
Test name | |
Test status | |
Simulation time | 219533600 ps |
CPU time | 5.82 seconds |
Started | Aug 15 06:34:20 PM PDT 24 |
Finished | Aug 15 06:34:26 PM PDT 24 |
Peak memory | 242740 kb |
Host | smart-e9cc3b6a-6562-4cb8-b0e1-be94e301c500 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2799191472 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_smoke.2799191472 |
Directory | /workspace/1.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_stress_all.3319099492 |
Short name | T1057 |
Test name | |
Test status | |
Simulation time | 9012440546 ps |
CPU time | 84.95 seconds |
Started | Aug 15 06:34:33 PM PDT 24 |
Finished | Aug 15 06:35:58 PM PDT 24 |
Peak memory | 251624 kb |
Host | smart-eabf125e-adc9-4b51-8458-1d2fbebf7cac |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3319099492 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_stress_all. 3319099492 |
Directory | /workspace/1.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_test_access.289033587 |
Short name | T689 |
Test name | |
Test status | |
Simulation time | 444664346 ps |
CPU time | 10.49 seconds |
Started | Aug 15 06:34:38 PM PDT 24 |
Finished | Aug 15 06:34:49 PM PDT 24 |
Peak memory | 242068 kb |
Host | smart-a5aae90f-85c1-407b-a499-3a1a32301c61 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=289033587 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_test_access.289033587 |
Directory | /workspace/1.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_alert_test.3694694382 |
Short name | T1112 |
Test name | |
Test status | |
Simulation time | 1009296831 ps |
CPU time | 2.31 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:34:53 PM PDT 24 |
Peak memory | 240704 kb |
Host | smart-21e1f456-c3ba-4c82-a158-2d5750c97409 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3694694382 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_alert_test.3694694382 |
Directory | /workspace/10.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_check_fail.1530130107 |
Short name | T1117 |
Test name | |
Test status | |
Simulation time | 9105756313 ps |
CPU time | 25.69 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:35:16 PM PDT 24 |
Peak memory | 243032 kb |
Host | smart-0537b729-99ec-45a8-9d59-869242e5430f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1530130107 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_check_fail.1530130107 |
Directory | /workspace/10.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_dai_errs.451727156 |
Short name | T1114 |
Test name | |
Test status | |
Simulation time | 411095634 ps |
CPU time | 12.69 seconds |
Started | Aug 15 06:34:45 PM PDT 24 |
Finished | Aug 15 06:34:58 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-f1b9e382-0466-4485-89bb-01159544761e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=451727156 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_errs.451727156 |
Directory | /workspace/10.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_dai_lock.787064819 |
Short name | T1010 |
Test name | |
Test status | |
Simulation time | 8937859606 ps |
CPU time | 46.78 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:35:37 PM PDT 24 |
Peak memory | 243608 kb |
Host | smart-698101ef-7543-4757-8942-f7da809eec4f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=787064819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_lock.787064819 |
Directory | /workspace/10.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_init_fail.1804153578 |
Short name | T538 |
Test name | |
Test status | |
Simulation time | 1954138881 ps |
CPU time | 5.74 seconds |
Started | Aug 15 06:34:48 PM PDT 24 |
Finished | Aug 15 06:34:54 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-e830d77c-0f20-4536-b995-d0dfb2b27305 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1804153578 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_init_fail.1804153578 |
Directory | /workspace/10.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_macro_errs.986539893 |
Short name | T851 |
Test name | |
Test status | |
Simulation time | 3869877038 ps |
CPU time | 22.25 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:15 PM PDT 24 |
Peak memory | 249156 kb |
Host | smart-624b98ef-3145-4ba7-b619-241b2cb823ea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=986539893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_macro_errs.986539893 |
Directory | /workspace/10.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_key_req.3381612524 |
Short name | T588 |
Test name | |
Test status | |
Simulation time | 151486850 ps |
CPU time | 3.97 seconds |
Started | Aug 15 06:34:42 PM PDT 24 |
Finished | Aug 15 06:34:46 PM PDT 24 |
Peak memory | 242760 kb |
Host | smart-8542604b-4de6-4422-b53e-9f2ea50d1cb4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3381612524 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_key_req.3381612524 |
Directory | /workspace/10.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_lc_esc.3893939665 |
Short name | T576 |
Test name | |
Test status | |
Simulation time | 316544812 ps |
CPU time | 3.84 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:34:54 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-62ca3417-81da-4d0c-a56e-2a3c48b54ee7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3893939665 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_esc.3893939665 |
Directory | /workspace/10.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_lc_req.2812239541 |
Short name | T199 |
Test name | |
Test status | |
Simulation time | 742669706 ps |
CPU time | 18.22 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:11 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-75d82439-b28b-4de8-978f-68b00ca9ac65 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2812239541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_req.2812239541 |
Directory | /workspace/10.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_regwen.3560122114 |
Short name | T336 |
Test name | |
Test status | |
Simulation time | 1154227087 ps |
CPU time | 9.96 seconds |
Started | Aug 15 06:34:46 PM PDT 24 |
Finished | Aug 15 06:34:56 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-d26e0c81-0475-4b81-8f0b-80e06d44bfc0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3560122114 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_regwen.3560122114 |
Directory | /workspace/10.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_smoke.4092384965 |
Short name | T1136 |
Test name | |
Test status | |
Simulation time | 182682328 ps |
CPU time | 4.39 seconds |
Started | Aug 15 06:34:43 PM PDT 24 |
Finished | Aug 15 06:34:48 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-5fbfb3db-db6d-4e65-96d9-8bd380400392 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4092384965 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_smoke.4092384965 |
Directory | /workspace/10.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_stress_all.3091450934 |
Short name | T1039 |
Test name | |
Test status | |
Simulation time | 47075372806 ps |
CPU time | 341.15 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:40:37 PM PDT 24 |
Peak memory | 294444 kb |
Host | smart-2095ff40-3122-4ca0-8a56-e229e75f0615 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3091450934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all .3091450934 |
Directory | /workspace/10.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_stress_all_with_rand_reset.135830960 |
Short name | T1068 |
Test name | |
Test status | |
Simulation time | 32604248240 ps |
CPU time | 103.77 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:36:35 PM PDT 24 |
Peak memory | 257456 kb |
Host | smart-3833f9a1-3faa-423c-a05d-e008159a449e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=135830960 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all_with_rand_reset.135830960 |
Directory | /workspace/10.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_test_access.2180143851 |
Short name | T781 |
Test name | |
Test status | |
Simulation time | 4287498010 ps |
CPU time | 25.9 seconds |
Started | Aug 15 06:34:43 PM PDT 24 |
Finished | Aug 15 06:35:09 PM PDT 24 |
Peak memory | 243104 kb |
Host | smart-12426c77-eac8-45dd-840a-6ffd6df1b44e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2180143851 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_test_access.2180143851 |
Directory | /workspace/10.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/100.otp_ctrl_init_fail.3529281485 |
Short name | T977 |
Test name | |
Test status | |
Simulation time | 134748864 ps |
CPU time | 3.39 seconds |
Started | Aug 15 06:36:45 PM PDT 24 |
Finished | Aug 15 06:36:49 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-2b54e7a7-d4bd-4c70-a8cb-a84bc7741958 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3529281485 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_init_fail.3529281485 |
Directory | /workspace/100.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/100.otp_ctrl_parallel_lc_esc.2686553077 |
Short name | T309 |
Test name | |
Test status | |
Simulation time | 151035058 ps |
CPU time | 4.47 seconds |
Started | Aug 15 06:36:45 PM PDT 24 |
Finished | Aug 15 06:36:49 PM PDT 24 |
Peak memory | 242120 kb |
Host | smart-9c7f4122-e5ab-4301-a4d3-b68503f968a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2686553077 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_parallel_lc_esc.2686553077 |
Directory | /workspace/100.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/101.otp_ctrl_init_fail.1314337119 |
Short name | T668 |
Test name | |
Test status | |
Simulation time | 112886900 ps |
CPU time | 4.2 seconds |
Started | Aug 15 06:36:46 PM PDT 24 |
Finished | Aug 15 06:36:50 PM PDT 24 |
Peak memory | 242808 kb |
Host | smart-cb1b4eda-938b-4d89-a98a-c2447bc4e08a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1314337119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_init_fail.1314337119 |
Directory | /workspace/101.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/101.otp_ctrl_parallel_lc_esc.4119217515 |
Short name | T646 |
Test name | |
Test status | |
Simulation time | 11728064819 ps |
CPU time | 37.52 seconds |
Started | Aug 15 06:36:45 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-44ad9738-7b44-4142-b2af-8d68104571bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4119217515 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_parallel_lc_esc.4119217515 |
Directory | /workspace/101.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/102.otp_ctrl_init_fail.2903698509 |
Short name | T678 |
Test name | |
Test status | |
Simulation time | 406033307 ps |
CPU time | 5.53 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-39f2854f-43f3-499b-ae21-0667743e57da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2903698509 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_init_fail.2903698509 |
Directory | /workspace/102.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/102.otp_ctrl_parallel_lc_esc.585521676 |
Short name | T245 |
Test name | |
Test status | |
Simulation time | 366481235 ps |
CPU time | 7.46 seconds |
Started | Aug 15 06:36:44 PM PDT 24 |
Finished | Aug 15 06:36:51 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-f17752bd-8b19-4d11-9bd2-0720a2670984 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=585521676 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_parallel_lc_esc.585521676 |
Directory | /workspace/102.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/103.otp_ctrl_parallel_lc_esc.2283473700 |
Short name | T238 |
Test name | |
Test status | |
Simulation time | 18577255753 ps |
CPU time | 27.22 seconds |
Started | Aug 15 06:36:43 PM PDT 24 |
Finished | Aug 15 06:37:10 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-52b60932-f826-42df-8d58-30aa7aac6462 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2283473700 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_parallel_lc_esc.2283473700 |
Directory | /workspace/103.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/104.otp_ctrl_init_fail.3598056054 |
Short name | T945 |
Test name | |
Test status | |
Simulation time | 175986372 ps |
CPU time | 3.8 seconds |
Started | Aug 15 06:36:48 PM PDT 24 |
Finished | Aug 15 06:36:52 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-364aa25c-316b-4148-8a27-0f9304cce14f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3598056054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_init_fail.3598056054 |
Directory | /workspace/104.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/104.otp_ctrl_parallel_lc_esc.1159104603 |
Short name | T912 |
Test name | |
Test status | |
Simulation time | 146646598 ps |
CPU time | 5.22 seconds |
Started | Aug 15 06:36:43 PM PDT 24 |
Finished | Aug 15 06:36:48 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-d8bccb80-3eaa-4d01-a66d-83fa4c5a2f9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1159104603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_parallel_lc_esc.1159104603 |
Directory | /workspace/104.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/105.otp_ctrl_init_fail.2947336487 |
Short name | T1027 |
Test name | |
Test status | |
Simulation time | 254855292 ps |
CPU time | 3.74 seconds |
Started | Aug 15 06:36:43 PM PDT 24 |
Finished | Aug 15 06:36:47 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-29ce7b6f-a98c-4b01-8e59-f670ca8e4132 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2947336487 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_init_fail.2947336487 |
Directory | /workspace/105.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/105.otp_ctrl_parallel_lc_esc.2721661966 |
Short name | T305 |
Test name | |
Test status | |
Simulation time | 105884069 ps |
CPU time | 3.17 seconds |
Started | Aug 15 06:36:46 PM PDT 24 |
Finished | Aug 15 06:36:50 PM PDT 24 |
Peak memory | 247520 kb |
Host | smart-7bbddba5-371f-40a2-aa35-07421d62a008 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2721661966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_parallel_lc_esc.2721661966 |
Directory | /workspace/105.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/106.otp_ctrl_init_fail.2956781033 |
Short name | T601 |
Test name | |
Test status | |
Simulation time | 623259838 ps |
CPU time | 5.8 seconds |
Started | Aug 15 06:36:43 PM PDT 24 |
Finished | Aug 15 06:36:49 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-c93a23e0-32c2-4b88-be68-2f73fb53b4b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2956781033 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_init_fail.2956781033 |
Directory | /workspace/106.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/106.otp_ctrl_parallel_lc_esc.548459388 |
Short name | T1157 |
Test name | |
Test status | |
Simulation time | 3972587410 ps |
CPU time | 6.77 seconds |
Started | Aug 15 06:36:41 PM PDT 24 |
Finished | Aug 15 06:36:48 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-4b22a74d-54a4-46dc-8278-73d1ead131f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=548459388 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_parallel_lc_esc.548459388 |
Directory | /workspace/106.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/107.otp_ctrl_init_fail.245601643 |
Short name | T572 |
Test name | |
Test status | |
Simulation time | 189448273 ps |
CPU time | 4.67 seconds |
Started | Aug 15 06:36:51 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-2c4c9ac1-27eb-4d80-9618-b48392b059ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=245601643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_init_fail.245601643 |
Directory | /workspace/107.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/107.otp_ctrl_parallel_lc_esc.2245374028 |
Short name | T143 |
Test name | |
Test status | |
Simulation time | 260263787 ps |
CPU time | 12.15 seconds |
Started | Aug 15 06:36:46 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-7a55e288-c7db-4746-aa21-6b8b3e202fc7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2245374028 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_parallel_lc_esc.2245374028 |
Directory | /workspace/107.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/108.otp_ctrl_parallel_lc_esc.3088587690 |
Short name | T951 |
Test name | |
Test status | |
Simulation time | 3651174266 ps |
CPU time | 14.08 seconds |
Started | Aug 15 06:36:48 PM PDT 24 |
Finished | Aug 15 06:37:03 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-26d20dd0-71ec-4801-b352-db7eedf2f174 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3088587690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_parallel_lc_esc.3088587690 |
Directory | /workspace/108.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/109.otp_ctrl_parallel_lc_esc.2474666210 |
Short name | T362 |
Test name | |
Test status | |
Simulation time | 111793148 ps |
CPU time | 4.46 seconds |
Started | Aug 15 06:36:42 PM PDT 24 |
Finished | Aug 15 06:36:46 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-28c82206-7f19-4ad1-9509-6a20c06d334d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2474666210 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_parallel_lc_esc.2474666210 |
Directory | /workspace/109.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_alert_test.2106167508 |
Short name | T486 |
Test name | |
Test status | |
Simulation time | 41169752 ps |
CPU time | 1.57 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:34:53 PM PDT 24 |
Peak memory | 240520 kb |
Host | smart-69e36097-5d39-4e6d-bbd6-5c0ec920580f |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2106167508 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_alert_test.2106167508 |
Directory | /workspace/11.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_check_fail.13206622 |
Short name | T1082 |
Test name | |
Test status | |
Simulation time | 1410086219 ps |
CPU time | 8.25 seconds |
Started | Aug 15 06:35:00 PM PDT 24 |
Finished | Aug 15 06:35:08 PM PDT 24 |
Peak memory | 242812 kb |
Host | smart-d4d980e5-2765-4a1d-be42-2f64105b6e2a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=13206622 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_check_fail.13206622 |
Directory | /workspace/11.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_dai_errs.2376367973 |
Short name | T1080 |
Test name | |
Test status | |
Simulation time | 1352479844 ps |
CPU time | 21.05 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:14 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-c4407f70-ede8-4fd0-9193-2d4e5b5ccb47 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2376367973 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_errs.2376367973 |
Directory | /workspace/11.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_dai_lock.196947226 |
Short name | T462 |
Test name | |
Test status | |
Simulation time | 682407737 ps |
CPU time | 5.39 seconds |
Started | Aug 15 06:34:58 PM PDT 24 |
Finished | Aug 15 06:35:04 PM PDT 24 |
Peak memory | 242688 kb |
Host | smart-9fa45200-91c2-4343-a57d-a5782383f8a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=196947226 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_lock.196947226 |
Directory | /workspace/11.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_init_fail.1971050086 |
Short name | T531 |
Test name | |
Test status | |
Simulation time | 401208384 ps |
CPU time | 4.3 seconds |
Started | Aug 15 06:34:55 PM PDT 24 |
Finished | Aug 15 06:35:00 PM PDT 24 |
Peak memory | 242460 kb |
Host | smart-b2efd3f1-7a1a-4309-a5cc-13bbacf1aaa2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1971050086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_init_fail.1971050086 |
Directory | /workspace/11.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_macro_errs.3144124836 |
Short name | T544 |
Test name | |
Test status | |
Simulation time | 12606119581 ps |
CPU time | 24.63 seconds |
Started | Aug 15 06:34:58 PM PDT 24 |
Finished | Aug 15 06:35:23 PM PDT 24 |
Peak memory | 243816 kb |
Host | smart-e3245ae6-eeed-478a-ae10-62e07048c4ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3144124836 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_macro_errs.3144124836 |
Directory | /workspace/11.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_key_req.2044238097 |
Short name | T886 |
Test name | |
Test status | |
Simulation time | 646961973 ps |
CPU time | 15.75 seconds |
Started | Aug 15 06:34:57 PM PDT 24 |
Finished | Aug 15 06:35:13 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-95d01d4b-4d2b-4ee8-8bdd-a61b4c8e669b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2044238097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_key_req.2044238097 |
Directory | /workspace/11.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_lc_esc.2829454727 |
Short name | T682 |
Test name | |
Test status | |
Simulation time | 100991663 ps |
CPU time | 4.16 seconds |
Started | Aug 15 06:34:55 PM PDT 24 |
Finished | Aug 15 06:34:59 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-9b2c44b9-08f5-4aa9-9cce-6442e56079be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2829454727 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_esc.2829454727 |
Directory | /workspace/11.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_lc_req.1166392409 |
Short name | T1111 |
Test name | |
Test status | |
Simulation time | 12357221767 ps |
CPU time | 32.13 seconds |
Started | Aug 15 06:34:57 PM PDT 24 |
Finished | Aug 15 06:35:29 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-9abad07a-573a-4ded-a237-5349c105cab9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1166392409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_req.1166392409 |
Directory | /workspace/11.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_regwen.1638093765 |
Short name | T795 |
Test name | |
Test status | |
Simulation time | 243369729 ps |
CPU time | 7.66 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:35:04 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-e034c2ce-d60f-442e-9a6a-01dd903ead6d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1638093765 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_regwen.1638093765 |
Directory | /workspace/11.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_smoke.3220394743 |
Short name | T429 |
Test name | |
Test status | |
Simulation time | 299181312 ps |
CPU time | 7.93 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:35:04 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-ee2c2191-d1ed-4408-828c-7c800e6adfc2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3220394743 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_smoke.3220394743 |
Directory | /workspace/11.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_stress_all.1209389305 |
Short name | T1098 |
Test name | |
Test status | |
Simulation time | 179755561043 ps |
CPU time | 304.14 seconds |
Started | Aug 15 06:34:59 PM PDT 24 |
Finished | Aug 15 06:40:03 PM PDT 24 |
Peak memory | 267024 kb |
Host | smart-1939de48-9a2c-45fe-8bb0-eecad834a5a2 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1209389305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all .1209389305 |
Directory | /workspace/11.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_stress_all_with_rand_reset.3555178323 |
Short name | T240 |
Test name | |
Test status | |
Simulation time | 17206981835 ps |
CPU time | 117.55 seconds |
Started | Aug 15 06:34:57 PM PDT 24 |
Finished | Aug 15 06:36:55 PM PDT 24 |
Peak memory | 257408 kb |
Host | smart-a4c6c844-c2bc-47f4-b17f-d2936e79a4a4 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3555178323 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all_with_rand_reset.3555178323 |
Directory | /workspace/11.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_test_access.596557543 |
Short name | T607 |
Test name | |
Test status | |
Simulation time | 14388363218 ps |
CPU time | 48.86 seconds |
Started | Aug 15 06:34:52 PM PDT 24 |
Finished | Aug 15 06:35:41 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-69a312c9-6974-4146-b3a5-c17ca825c437 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=596557543 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_test_access.596557543 |
Directory | /workspace/11.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/110.otp_ctrl_parallel_lc_esc.2166645096 |
Short name | T1158 |
Test name | |
Test status | |
Simulation time | 1119232114 ps |
CPU time | 8.24 seconds |
Started | Aug 15 06:36:45 PM PDT 24 |
Finished | Aug 15 06:36:54 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-e0e55f49-cf7f-4f97-bb9c-17e561b90086 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2166645096 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_parallel_lc_esc.2166645096 |
Directory | /workspace/110.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/111.otp_ctrl_init_fail.3707774291 |
Short name | T789 |
Test name | |
Test status | |
Simulation time | 2510397201 ps |
CPU time | 6.49 seconds |
Started | Aug 15 06:36:49 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-6077864e-7df3-457a-9942-618d587c5900 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3707774291 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_init_fail.3707774291 |
Directory | /workspace/111.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/111.otp_ctrl_parallel_lc_esc.452870142 |
Short name | T1103 |
Test name | |
Test status | |
Simulation time | 859292229 ps |
CPU time | 10.04 seconds |
Started | Aug 15 06:36:39 PM PDT 24 |
Finished | Aug 15 06:36:49 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-abfc5872-8adc-4851-93f0-4826eb1632f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=452870142 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_parallel_lc_esc.452870142 |
Directory | /workspace/111.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/112.otp_ctrl_init_fail.3199106679 |
Short name | T122 |
Test name | |
Test status | |
Simulation time | 118811401 ps |
CPU time | 4.34 seconds |
Started | Aug 15 06:36:46 PM PDT 24 |
Finished | Aug 15 06:36:51 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-333b70c3-ee7b-40a3-8cdc-ed0f201b1b7e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3199106679 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_init_fail.3199106679 |
Directory | /workspace/112.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/112.otp_ctrl_parallel_lc_esc.268515756 |
Short name | T933 |
Test name | |
Test status | |
Simulation time | 1116385241 ps |
CPU time | 13.21 seconds |
Started | Aug 15 06:36:44 PM PDT 24 |
Finished | Aug 15 06:36:57 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-ed43a5e8-f6d0-49d1-aae9-ce5e87d030bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=268515756 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_parallel_lc_esc.268515756 |
Directory | /workspace/112.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/113.otp_ctrl_parallel_lc_esc.170648370 |
Short name | T203 |
Test name | |
Test status | |
Simulation time | 404201158 ps |
CPU time | 8.92 seconds |
Started | Aug 15 06:36:40 PM PDT 24 |
Finished | Aug 15 06:36:49 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-c0681045-6b3f-4867-adb8-cd2bed8749ee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=170648370 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_parallel_lc_esc.170648370 |
Directory | /workspace/113.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/114.otp_ctrl_init_fail.2951214031 |
Short name | T571 |
Test name | |
Test status | |
Simulation time | 2152065439 ps |
CPU time | 5.73 seconds |
Started | Aug 15 06:36:43 PM PDT 24 |
Finished | Aug 15 06:36:48 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-3850b175-b0d4-4662-b055-b7d46f88c954 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2951214031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_init_fail.2951214031 |
Directory | /workspace/114.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/114.otp_ctrl_parallel_lc_esc.1168099836 |
Short name | T1091 |
Test name | |
Test status | |
Simulation time | 239514276 ps |
CPU time | 3.64 seconds |
Started | Aug 15 06:36:43 PM PDT 24 |
Finished | Aug 15 06:36:47 PM PDT 24 |
Peak memory | 242112 kb |
Host | smart-c3a593ef-1adc-4962-8cb7-3e775440f519 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1168099836 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_parallel_lc_esc.1168099836 |
Directory | /workspace/114.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/115.otp_ctrl_init_fail.433416056 |
Short name | T624 |
Test name | |
Test status | |
Simulation time | 2655085212 ps |
CPU time | 7.05 seconds |
Started | Aug 15 06:36:37 PM PDT 24 |
Finished | Aug 15 06:36:44 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-19699d13-f1d7-4e58-9ea4-7814bfa447a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=433416056 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_init_fail.433416056 |
Directory | /workspace/115.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/115.otp_ctrl_parallel_lc_esc.3846892536 |
Short name | T854 |
Test name | |
Test status | |
Simulation time | 2626684171 ps |
CPU time | 10.19 seconds |
Started | Aug 15 06:36:40 PM PDT 24 |
Finished | Aug 15 06:36:50 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-24848c28-49f7-4c7a-b63b-2475de4786a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3846892536 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_parallel_lc_esc.3846892536 |
Directory | /workspace/115.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/116.otp_ctrl_parallel_lc_esc.1672287158 |
Short name | T381 |
Test name | |
Test status | |
Simulation time | 4396330968 ps |
CPU time | 8.85 seconds |
Started | Aug 15 06:36:45 PM PDT 24 |
Finished | Aug 15 06:36:54 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-77192002-6bb6-453d-8014-7733120b2666 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1672287158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_parallel_lc_esc.1672287158 |
Directory | /workspace/116.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/117.otp_ctrl_init_fail.4169972261 |
Short name | T1099 |
Test name | |
Test status | |
Simulation time | 151645791 ps |
CPU time | 4.33 seconds |
Started | Aug 15 06:36:40 PM PDT 24 |
Finished | Aug 15 06:36:45 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-594ed29a-18db-46b5-be5d-3e55b8a13a19 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4169972261 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_init_fail.4169972261 |
Directory | /workspace/117.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/118.otp_ctrl_init_fail.3361268524 |
Short name | T1121 |
Test name | |
Test status | |
Simulation time | 566734357 ps |
CPU time | 4.9 seconds |
Started | Aug 15 06:36:39 PM PDT 24 |
Finished | Aug 15 06:36:44 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-4e7cbc11-1a60-4b34-9550-ab1fe72c82af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3361268524 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_init_fail.3361268524 |
Directory | /workspace/118.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/118.otp_ctrl_parallel_lc_esc.1284769400 |
Short name | T772 |
Test name | |
Test status | |
Simulation time | 5183058416 ps |
CPU time | 11.16 seconds |
Started | Aug 15 06:36:45 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-e8fc4f9d-aded-4a4c-b6c4-9811e2ce8826 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1284769400 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_parallel_lc_esc.1284769400 |
Directory | /workspace/118.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/119.otp_ctrl_init_fail.2510661072 |
Short name | T1079 |
Test name | |
Test status | |
Simulation time | 407014670 ps |
CPU time | 3.47 seconds |
Started | Aug 15 06:36:38 PM PDT 24 |
Finished | Aug 15 06:36:42 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-103329d7-56a1-40b0-abac-e275ae1eea31 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2510661072 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_init_fail.2510661072 |
Directory | /workspace/119.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/119.otp_ctrl_parallel_lc_esc.3320033027 |
Short name | T952 |
Test name | |
Test status | |
Simulation time | 2170641064 ps |
CPU time | 5.94 seconds |
Started | Aug 15 06:36:37 PM PDT 24 |
Finished | Aug 15 06:36:43 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-d0a40f5a-870f-4dd7-bb7c-f72fe19aabe8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3320033027 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_parallel_lc_esc.3320033027 |
Directory | /workspace/119.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_check_fail.3728697789 |
Short name | T805 |
Test name | |
Test status | |
Simulation time | 251380281 ps |
CPU time | 4.8 seconds |
Started | Aug 15 06:34:48 PM PDT 24 |
Finished | Aug 15 06:34:53 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-41fde473-65ac-4b84-be40-2ab25f4cbb99 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3728697789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_check_fail.3728697789 |
Directory | /workspace/12.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_dai_errs.2853774885 |
Short name | T687 |
Test name | |
Test status | |
Simulation time | 1242372993 ps |
CPU time | 22.37 seconds |
Started | Aug 15 06:34:54 PM PDT 24 |
Finished | Aug 15 06:35:17 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-37fefb4a-2264-448d-830c-77ec34e9e31f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2853774885 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_errs.2853774885 |
Directory | /workspace/12.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_dai_lock.1740613654 |
Short name | T385 |
Test name | |
Test status | |
Simulation time | 394514972 ps |
CPU time | 8.5 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:35:05 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-4714a388-d48b-436e-b01d-a2ff0b17b7a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1740613654 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_lock.1740613654 |
Directory | /workspace/12.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_init_fail.2142519326 |
Short name | T834 |
Test name | |
Test status | |
Simulation time | 128565705 ps |
CPU time | 5.13 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:35:01 PM PDT 24 |
Peak memory | 242808 kb |
Host | smart-60e984a2-7024-4d89-9c42-aa54ed398515 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2142519326 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_init_fail.2142519326 |
Directory | /workspace/12.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_macro_errs.95393508 |
Short name | T319 |
Test name | |
Test status | |
Simulation time | 2530097564 ps |
CPU time | 34.13 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:35:25 PM PDT 24 |
Peak memory | 245540 kb |
Host | smart-f6b20d06-b4e1-43a6-967e-f30930b9e4e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=95393508 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_macro_errs.95393508 |
Directory | /workspace/12.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_key_req.573167611 |
Short name | T775 |
Test name | |
Test status | |
Simulation time | 2369836353 ps |
CPU time | 22.07 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:35:13 PM PDT 24 |
Peak memory | 242628 kb |
Host | smart-ab000533-8ee9-44b8-bf84-19c2224b5e3c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=573167611 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_key_req.573167611 |
Directory | /workspace/12.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_lc_esc.1270469644 |
Short name | T311 |
Test name | |
Test status | |
Simulation time | 586511509 ps |
CPU time | 5.32 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:34:56 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-6e0d6c3a-8cd5-43a8-90c2-d8059c484299 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1270469644 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_esc.1270469644 |
Directory | /workspace/12.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_lc_req.4235572113 |
Short name | T723 |
Test name | |
Test status | |
Simulation time | 929134010 ps |
CPU time | 10.81 seconds |
Started | Aug 15 06:34:55 PM PDT 24 |
Finished | Aug 15 06:35:06 PM PDT 24 |
Peak memory | 249016 kb |
Host | smart-983e367c-dfbb-4400-adfe-3fcb8328ab7b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4235572113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_req.4235572113 |
Directory | /workspace/12.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_regwen.1539243743 |
Short name | T331 |
Test name | |
Test status | |
Simulation time | 189948119 ps |
CPU time | 4.17 seconds |
Started | Aug 15 06:35:01 PM PDT 24 |
Finished | Aug 15 06:35:05 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-159a107b-6d5d-429d-9bc1-fe04752554ec |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1539243743 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_regwen.1539243743 |
Directory | /workspace/12.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_smoke.2450613407 |
Short name | T393 |
Test name | |
Test status | |
Simulation time | 3970883284 ps |
CPU time | 12.75 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:35:08 PM PDT 24 |
Peak memory | 242732 kb |
Host | smart-fc80b4ba-aba7-42ed-82b6-134628c055bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2450613407 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_smoke.2450613407 |
Directory | /workspace/12.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_stress_all.3128246124 |
Short name | T277 |
Test name | |
Test status | |
Simulation time | 11916407974 ps |
CPU time | 169.34 seconds |
Started | Aug 15 06:35:01 PM PDT 24 |
Finished | Aug 15 06:37:50 PM PDT 24 |
Peak memory | 259736 kb |
Host | smart-3a73532c-da6e-49c8-a87e-f2ac4835e659 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3128246124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_stress_all .3128246124 |
Directory | /workspace/12.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_test_access.3496087215 |
Short name | T801 |
Test name | |
Test status | |
Simulation time | 1006079443 ps |
CPU time | 13.4 seconds |
Started | Aug 15 06:35:01 PM PDT 24 |
Finished | Aug 15 06:35:14 PM PDT 24 |
Peak memory | 248984 kb |
Host | smart-48113a03-b518-447a-9ea0-84800f227fe0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3496087215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_test_access.3496087215 |
Directory | /workspace/12.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/120.otp_ctrl_init_fail.3114617487 |
Short name | T1109 |
Test name | |
Test status | |
Simulation time | 539805546 ps |
CPU time | 3.45 seconds |
Started | Aug 15 06:36:50 PM PDT 24 |
Finished | Aug 15 06:36:53 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-cf487686-8ebc-4941-9ec7-85770ad75b8c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3114617487 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_init_fail.3114617487 |
Directory | /workspace/120.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/120.otp_ctrl_parallel_lc_esc.654299688 |
Short name | T433 |
Test name | |
Test status | |
Simulation time | 186018316 ps |
CPU time | 4.86 seconds |
Started | Aug 15 06:36:49 PM PDT 24 |
Finished | Aug 15 06:36:54 PM PDT 24 |
Peak memory | 242132 kb |
Host | smart-5723376d-ac7e-446a-8b8b-33fa2e057c4a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=654299688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_parallel_lc_esc.654299688 |
Directory | /workspace/120.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/121.otp_ctrl_init_fail.1154202294 |
Short name | T1035 |
Test name | |
Test status | |
Simulation time | 245568333 ps |
CPU time | 3.07 seconds |
Started | Aug 15 06:37:00 PM PDT 24 |
Finished | Aug 15 06:37:03 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-d8369437-b5bb-4771-bc72-9740b12529ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1154202294 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_init_fail.1154202294 |
Directory | /workspace/121.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/121.otp_ctrl_parallel_lc_esc.256221516 |
Short name | T815 |
Test name | |
Test status | |
Simulation time | 922923699 ps |
CPU time | 6.12 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-7abcaad6-eb73-40e3-8416-cca9ffa51186 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=256221516 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_parallel_lc_esc.256221516 |
Directory | /workspace/121.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/122.otp_ctrl_init_fail.3201086139 |
Short name | T798 |
Test name | |
Test status | |
Simulation time | 2076102807 ps |
CPU time | 6.23 seconds |
Started | Aug 15 06:36:48 PM PDT 24 |
Finished | Aug 15 06:36:55 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-1570dd53-a84b-4973-9320-d28023d78120 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3201086139 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_init_fail.3201086139 |
Directory | /workspace/122.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/122.otp_ctrl_parallel_lc_esc.3378180495 |
Short name | T724 |
Test name | |
Test status | |
Simulation time | 601967083 ps |
CPU time | 9.48 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:08 PM PDT 24 |
Peak memory | 242776 kb |
Host | smart-79cc2699-f23e-4428-9064-de8eb8981c68 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3378180495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_parallel_lc_esc.3378180495 |
Directory | /workspace/122.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/123.otp_ctrl_init_fail.2185190940 |
Short name | T508 |
Test name | |
Test status | |
Simulation time | 188701428 ps |
CPU time | 4.16 seconds |
Started | Aug 15 06:36:50 PM PDT 24 |
Finished | Aug 15 06:36:55 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-7698d5f6-2cb2-4194-bee4-cb7263cc0860 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2185190940 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_init_fail.2185190940 |
Directory | /workspace/123.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/123.otp_ctrl_parallel_lc_esc.1220844973 |
Short name | T811 |
Test name | |
Test status | |
Simulation time | 143011376 ps |
CPU time | 6.39 seconds |
Started | Aug 15 06:36:51 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-3eb190cf-b5a8-440b-b1c1-0a3554e8ad15 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1220844973 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_parallel_lc_esc.1220844973 |
Directory | /workspace/123.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/124.otp_ctrl_init_fail.141754534 |
Short name | T1040 |
Test name | |
Test status | |
Simulation time | 2330596530 ps |
CPU time | 5.61 seconds |
Started | Aug 15 06:36:50 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-66b2a500-7968-4b58-8009-577e485959fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=141754534 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_init_fail.141754534 |
Directory | /workspace/124.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/124.otp_ctrl_parallel_lc_esc.902260900 |
Short name | T310 |
Test name | |
Test status | |
Simulation time | 133369598 ps |
CPU time | 5.56 seconds |
Started | Aug 15 06:36:49 PM PDT 24 |
Finished | Aug 15 06:36:55 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-ed085a0e-8b42-4e21-ade0-3ccaaa3685d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=902260900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_parallel_lc_esc.902260900 |
Directory | /workspace/124.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/125.otp_ctrl_init_fail.1547232381 |
Short name | T425 |
Test name | |
Test status | |
Simulation time | 1524231055 ps |
CPU time | 3.85 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:36:57 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-8a5edaa4-5117-41e3-ae72-dfd38893c0cd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1547232381 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_init_fail.1547232381 |
Directory | /workspace/125.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/125.otp_ctrl_parallel_lc_esc.1745333237 |
Short name | T116 |
Test name | |
Test status | |
Simulation time | 210868367 ps |
CPU time | 5.12 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-f5d24661-7e87-4cc0-b44e-d6512b1d683b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1745333237 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_parallel_lc_esc.1745333237 |
Directory | /workspace/125.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/126.otp_ctrl_init_fail.802239139 |
Short name | T581 |
Test name | |
Test status | |
Simulation time | 191088084 ps |
CPU time | 3.85 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:36:57 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-662f02e4-6760-4f89-8bed-af12e9ce7cc4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=802239139 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_init_fail.802239139 |
Directory | /workspace/126.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/126.otp_ctrl_parallel_lc_esc.4070586194 |
Short name | T640 |
Test name | |
Test status | |
Simulation time | 347439468 ps |
CPU time | 9.37 seconds |
Started | Aug 15 06:36:51 PM PDT 24 |
Finished | Aug 15 06:37:00 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-b64e8cd6-078b-4dd8-96e7-1c35120ade92 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4070586194 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_parallel_lc_esc.4070586194 |
Directory | /workspace/126.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/127.otp_ctrl_init_fail.12679324 |
Short name | T63 |
Test name | |
Test status | |
Simulation time | 344988421 ps |
CPU time | 4.11 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242760 kb |
Host | smart-b6c7cc7e-378c-43c0-a387-40fa2ed96e5a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=12679324 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_init_fail.12679324 |
Directory | /workspace/127.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/127.otp_ctrl_parallel_lc_esc.2680020884 |
Short name | T351 |
Test name | |
Test status | |
Simulation time | 4977854255 ps |
CPU time | 34.7 seconds |
Started | Aug 15 06:36:49 PM PDT 24 |
Finished | Aug 15 06:37:24 PM PDT 24 |
Peak memory | 243216 kb |
Host | smart-598f73bb-f2b6-4da3-b682-053e8c8ba432 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2680020884 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_parallel_lc_esc.2680020884 |
Directory | /workspace/127.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/128.otp_ctrl_init_fail.3489416489 |
Short name | T428 |
Test name | |
Test status | |
Simulation time | 643548526 ps |
CPU time | 4.07 seconds |
Started | Aug 15 06:36:50 PM PDT 24 |
Finished | Aug 15 06:36:54 PM PDT 24 |
Peak memory | 242688 kb |
Host | smart-6708555f-f427-4420-86cf-a3b475170b2f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3489416489 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_init_fail.3489416489 |
Directory | /workspace/128.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/128.otp_ctrl_parallel_lc_esc.1340431241 |
Short name | T478 |
Test name | |
Test status | |
Simulation time | 6648629082 ps |
CPU time | 14.39 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:37:06 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-a9dab2bb-6910-44bf-b2bc-9466ae86f555 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1340431241 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_parallel_lc_esc.1340431241 |
Directory | /workspace/128.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/129.otp_ctrl_init_fail.1422602415 |
Short name | T649 |
Test name | |
Test status | |
Simulation time | 159319234 ps |
CPU time | 4.2 seconds |
Started | Aug 15 06:36:51 PM PDT 24 |
Finished | Aug 15 06:36:55 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-8889b9f4-72e7-45e1-a7a6-d07bb629fdd0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1422602415 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_init_fail.1422602415 |
Directory | /workspace/129.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/129.otp_ctrl_parallel_lc_esc.1102724589 |
Short name | T922 |
Test name | |
Test status | |
Simulation time | 257664543 ps |
CPU time | 15.25 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:15 PM PDT 24 |
Peak memory | 242664 kb |
Host | smart-7b135069-62dd-48ef-98c8-755e91068af9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1102724589 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_parallel_lc_esc.1102724589 |
Directory | /workspace/129.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_alert_test.2727870620 |
Short name | T484 |
Test name | |
Test status | |
Simulation time | 65766311 ps |
CPU time | 2.02 seconds |
Started | Aug 15 06:35:00 PM PDT 24 |
Finished | Aug 15 06:35:03 PM PDT 24 |
Peak memory | 240540 kb |
Host | smart-eca45db5-b8a1-48e7-affe-b766288de810 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2727870620 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_alert_test.2727870620 |
Directory | /workspace/13.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_check_fail.4118725051 |
Short name | T111 |
Test name | |
Test status | |
Simulation time | 1349463887 ps |
CPU time | 21.34 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:35:12 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-d6ddb0c6-78c2-4040-bf4e-d4f87cc4e330 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4118725051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_check_fail.4118725051 |
Directory | /workspace/13.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_dai_errs.590520216 |
Short name | T527 |
Test name | |
Test status | |
Simulation time | 1568154651 ps |
CPU time | 14.24 seconds |
Started | Aug 15 06:34:52 PM PDT 24 |
Finished | Aug 15 06:35:07 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-f82626c4-5b72-4ea2-b257-49f33378a6ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=590520216 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_errs.590520216 |
Directory | /workspace/13.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_dai_lock.790492218 |
Short name | T573 |
Test name | |
Test status | |
Simulation time | 2372318795 ps |
CPU time | 22.96 seconds |
Started | Aug 15 06:34:54 PM PDT 24 |
Finished | Aug 15 06:35:17 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-36d20dd5-5b30-4ef2-bf9f-4e339a297d54 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=790492218 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_lock.790492218 |
Directory | /workspace/13.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_init_fail.3656647928 |
Short name | T512 |
Test name | |
Test status | |
Simulation time | 158676644 ps |
CPU time | 3.89 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:34:53 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-2da06693-879b-4366-a8a1-cd6a7443c033 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3656647928 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_init_fail.3656647928 |
Directory | /workspace/13.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_macro_errs.3718711205 |
Short name | T715 |
Test name | |
Test status | |
Simulation time | 841782353 ps |
CPU time | 6.7 seconds |
Started | Aug 15 06:34:55 PM PDT 24 |
Finished | Aug 15 06:35:01 PM PDT 24 |
Peak memory | 242816 kb |
Host | smart-949c4a70-0143-4c41-b5d9-5cf29af9b1a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3718711205 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_macro_errs.3718711205 |
Directory | /workspace/13.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_key_req.2940710086 |
Short name | T1071 |
Test name | |
Test status | |
Simulation time | 586901427 ps |
CPU time | 5.23 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:34:59 PM PDT 24 |
Peak memory | 242756 kb |
Host | smart-72683a35-8493-465e-a7a0-d3e063d6848e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2940710086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_key_req.2940710086 |
Directory | /workspace/13.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_lc_esc.1478982946 |
Short name | T843 |
Test name | |
Test status | |
Simulation time | 513688060 ps |
CPU time | 12.22 seconds |
Started | Aug 15 06:34:52 PM PDT 24 |
Finished | Aug 15 06:35:04 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-b3ba1d88-69c8-4e6a-b898-6365d68cd805 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1478982946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_esc.1478982946 |
Directory | /workspace/13.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_lc_req.3035336705 |
Short name | T726 |
Test name | |
Test status | |
Simulation time | 714307074 ps |
CPU time | 16.47 seconds |
Started | Aug 15 06:34:55 PM PDT 24 |
Finished | Aug 15 06:35:12 PM PDT 24 |
Peak memory | 249040 kb |
Host | smart-651badc1-e19b-4170-a234-607531e56bf2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3035336705 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_req.3035336705 |
Directory | /workspace/13.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_smoke.2009863794 |
Short name | T528 |
Test name | |
Test status | |
Simulation time | 1092732643 ps |
CPU time | 13.38 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:07 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-502bccc8-827f-489f-a022-6ab5e29107f9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2009863794 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_smoke.2009863794 |
Directory | /workspace/13.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_stress_all.841759091 |
Short name | T302 |
Test name | |
Test status | |
Simulation time | 125992402564 ps |
CPU time | 229.49 seconds |
Started | Aug 15 06:35:00 PM PDT 24 |
Finished | Aug 15 06:38:50 PM PDT 24 |
Peak memory | 293432 kb |
Host | smart-5b024928-dc39-4e8a-919e-b33783059145 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=841759091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all. 841759091 |
Directory | /workspace/13.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_test_access.1331586432 |
Short name | T477 |
Test name | |
Test status | |
Simulation time | 818904920 ps |
CPU time | 16.93 seconds |
Started | Aug 15 06:34:58 PM PDT 24 |
Finished | Aug 15 06:35:15 PM PDT 24 |
Peak memory | 249020 kb |
Host | smart-794cdaa9-0a95-42e2-a3b6-8713b7a98ba1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1331586432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_test_access.1331586432 |
Directory | /workspace/13.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/130.otp_ctrl_init_fail.2502676140 |
Short name | T812 |
Test name | |
Test status | |
Simulation time | 190159345 ps |
CPU time | 3.82 seconds |
Started | Aug 15 06:36:49 PM PDT 24 |
Finished | Aug 15 06:36:53 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-cf829a4b-1644-41f7-99e0-4622032d1bf9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2502676140 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_init_fail.2502676140 |
Directory | /workspace/130.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/130.otp_ctrl_parallel_lc_esc.3089305759 |
Short name | T513 |
Test name | |
Test status | |
Simulation time | 382841887 ps |
CPU time | 9.93 seconds |
Started | Aug 15 06:36:46 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-cf62c441-a781-49b5-9f98-66a30824810d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3089305759 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_parallel_lc_esc.3089305759 |
Directory | /workspace/130.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/131.otp_ctrl_init_fail.2977064961 |
Short name | T28 |
Test name | |
Test status | |
Simulation time | 408230559 ps |
CPU time | 4.59 seconds |
Started | Aug 15 06:36:54 PM PDT 24 |
Finished | Aug 15 06:36:59 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-d387d10a-6a5d-4fc9-8978-97a23292b14c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2977064961 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_init_fail.2977064961 |
Directory | /workspace/131.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/131.otp_ctrl_parallel_lc_esc.1832630453 |
Short name | T124 |
Test name | |
Test status | |
Simulation time | 989226771 ps |
CPU time | 12.62 seconds |
Started | Aug 15 06:36:50 PM PDT 24 |
Finished | Aug 15 06:37:03 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-c87d37ea-ee9c-4c3f-a3c7-23dfebfe4032 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1832630453 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_parallel_lc_esc.1832630453 |
Directory | /workspace/131.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/132.otp_ctrl_init_fail.2592859004 |
Short name | T883 |
Test name | |
Test status | |
Simulation time | 125456474 ps |
CPU time | 3.73 seconds |
Started | Aug 15 06:36:49 PM PDT 24 |
Finished | Aug 15 06:36:53 PM PDT 24 |
Peak memory | 242704 kb |
Host | smart-710f04bb-030e-4820-82cd-2d77f59c3f28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2592859004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_init_fail.2592859004 |
Directory | /workspace/132.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/132.otp_ctrl_parallel_lc_esc.2422446214 |
Short name | T732 |
Test name | |
Test status | |
Simulation time | 288879394 ps |
CPU time | 7.96 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:37:01 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-cf8290fd-02d2-4eca-a393-1f05e1e3cc7f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2422446214 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_parallel_lc_esc.2422446214 |
Directory | /workspace/132.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/133.otp_ctrl_init_fail.3554921286 |
Short name | T186 |
Test name | |
Test status | |
Simulation time | 127217110 ps |
CPU time | 3.41 seconds |
Started | Aug 15 06:36:47 PM PDT 24 |
Finished | Aug 15 06:36:50 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-fb3e067e-1557-407a-84f4-9ce7fb974808 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3554921286 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_init_fail.3554921286 |
Directory | /workspace/133.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/133.otp_ctrl_parallel_lc_esc.1872438653 |
Short name | T1075 |
Test name | |
Test status | |
Simulation time | 415786261 ps |
CPU time | 10.35 seconds |
Started | Aug 15 06:36:49 PM PDT 24 |
Finished | Aug 15 06:37:00 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-88728900-8ad6-4c67-a274-08e45c2b51d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1872438653 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_parallel_lc_esc.1872438653 |
Directory | /workspace/133.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/134.otp_ctrl_init_fail.4021093667 |
Short name | T803 |
Test name | |
Test status | |
Simulation time | 253116078 ps |
CPU time | 4.63 seconds |
Started | Aug 15 06:36:49 PM PDT 24 |
Finished | Aug 15 06:36:54 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-a1ff2ab5-54ff-474a-a0aa-c75494b3f828 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4021093667 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_init_fail.4021093667 |
Directory | /workspace/134.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/134.otp_ctrl_parallel_lc_esc.3713910739 |
Short name | T73 |
Test name | |
Test status | |
Simulation time | 3137698436 ps |
CPU time | 7.96 seconds |
Started | Aug 15 06:36:50 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242652 kb |
Host | smart-45674ccc-7510-43cf-8db5-dc7458b712d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3713910739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_parallel_lc_esc.3713910739 |
Directory | /workspace/134.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/135.otp_ctrl_init_fail.3389927818 |
Short name | T224 |
Test name | |
Test status | |
Simulation time | 1462653290 ps |
CPU time | 5.79 seconds |
Started | Aug 15 06:36:54 PM PDT 24 |
Finished | Aug 15 06:37:00 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-697f5da0-c550-44c7-b18a-98f50c85432d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3389927818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_init_fail.3389927818 |
Directory | /workspace/135.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/135.otp_ctrl_parallel_lc_esc.1118806316 |
Short name | T138 |
Test name | |
Test status | |
Simulation time | 226219763 ps |
CPU time | 9.15 seconds |
Started | Aug 15 06:36:47 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-615a4954-7d80-4820-89ee-5903fe956ab4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1118806316 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_parallel_lc_esc.1118806316 |
Directory | /workspace/135.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/136.otp_ctrl_init_fail.1310576092 |
Short name | T806 |
Test name | |
Test status | |
Simulation time | 348526030 ps |
CPU time | 3.91 seconds |
Started | Aug 15 06:36:49 PM PDT 24 |
Finished | Aug 15 06:36:53 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-87dffe65-2fe4-4087-9368-86a2e365a363 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1310576092 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_init_fail.1310576092 |
Directory | /workspace/136.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/136.otp_ctrl_parallel_lc_esc.36935421 |
Short name | T1008 |
Test name | |
Test status | |
Simulation time | 1758575572 ps |
CPU time | 24.46 seconds |
Started | Aug 15 06:36:49 PM PDT 24 |
Finished | Aug 15 06:37:14 PM PDT 24 |
Peak memory | 248944 kb |
Host | smart-4a9a9a9b-0944-4edc-975a-23716a80f74e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=36935421 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_parallel_lc_esc.36935421 |
Directory | /workspace/136.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/137.otp_ctrl_parallel_lc_esc.3489082822 |
Short name | T958 |
Test name | |
Test status | |
Simulation time | 134341917 ps |
CPU time | 5.33 seconds |
Started | Aug 15 06:36:50 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242128 kb |
Host | smart-ebb4a321-9789-4a18-82a6-a38892d92037 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3489082822 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_parallel_lc_esc.3489082822 |
Directory | /workspace/137.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/138.otp_ctrl_init_fail.1376300514 |
Short name | T6 |
Test name | |
Test status | |
Simulation time | 242686912 ps |
CPU time | 3.57 seconds |
Started | Aug 15 06:36:51 PM PDT 24 |
Finished | Aug 15 06:36:55 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-2808524d-2f7c-499e-bb2a-76f65fb6144a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1376300514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_init_fail.1376300514 |
Directory | /workspace/138.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/138.otp_ctrl_parallel_lc_esc.2642982433 |
Short name | T557 |
Test name | |
Test status | |
Simulation time | 1819049796 ps |
CPU time | 13.71 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:37:06 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-0b3f2858-27ea-4553-abad-fc030f3c2c76 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2642982433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_parallel_lc_esc.2642982433 |
Directory | /workspace/138.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/139.otp_ctrl_init_fail.257762732 |
Short name | T938 |
Test name | |
Test status | |
Simulation time | 591429926 ps |
CPU time | 4.72 seconds |
Started | Aug 15 06:36:51 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-7c2396c6-978c-4a52-9e53-a31b85ebe2c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=257762732 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_init_fail.257762732 |
Directory | /workspace/139.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/139.otp_ctrl_parallel_lc_esc.734498187 |
Short name | T213 |
Test name | |
Test status | |
Simulation time | 2435455596 ps |
CPU time | 10.41 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:37:03 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-df4806d6-777f-4ba8-8c20-056e78fb3114 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=734498187 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_parallel_lc_esc.734498187 |
Directory | /workspace/139.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_alert_test.1919503755 |
Short name | T923 |
Test name | |
Test status | |
Simulation time | 220674912 ps |
CPU time | 1.94 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:34:55 PM PDT 24 |
Peak memory | 240816 kb |
Host | smart-d5dfc479-c978-4a9b-8a47-a78333a1983b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1919503755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_alert_test.1919503755 |
Directory | /workspace/14.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_dai_errs.1944175684 |
Short name | T1031 |
Test name | |
Test status | |
Simulation time | 10277055701 ps |
CPU time | 35.29 seconds |
Started | Aug 15 06:35:01 PM PDT 24 |
Finished | Aug 15 06:35:37 PM PDT 24 |
Peak memory | 243104 kb |
Host | smart-865e9a2c-87d4-4294-b6f0-b944ef973035 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1944175684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_errs.1944175684 |
Directory | /workspace/14.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_dai_lock.1752045266 |
Short name | T838 |
Test name | |
Test status | |
Simulation time | 1648038986 ps |
CPU time | 18.82 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:12 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-6227d901-d014-4795-8177-c6d3982d1e6e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1752045266 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_lock.1752045266 |
Directory | /workspace/14.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_init_fail.1807371036 |
Short name | T876 |
Test name | |
Test status | |
Simulation time | 523564375 ps |
CPU time | 3.59 seconds |
Started | Aug 15 06:35:01 PM PDT 24 |
Finished | Aug 15 06:35:05 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-b28fbcb8-665b-4737-9afc-a2f697485175 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1807371036 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_init_fail.1807371036 |
Directory | /workspace/14.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_macro_errs.1528320021 |
Short name | T370 |
Test name | |
Test status | |
Simulation time | 881803783 ps |
CPU time | 15.51 seconds |
Started | Aug 15 06:35:00 PM PDT 24 |
Finished | Aug 15 06:35:16 PM PDT 24 |
Peak memory | 242808 kb |
Host | smart-93ff8df4-80bb-47ff-8d94-71e709b3c86c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1528320021 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_macro_errs.1528320021 |
Directory | /workspace/14.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_key_req.3025510303 |
Short name | T791 |
Test name | |
Test status | |
Simulation time | 2343555154 ps |
CPU time | 28.72 seconds |
Started | Aug 15 06:34:57 PM PDT 24 |
Finished | Aug 15 06:35:26 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-e0b98750-7cc1-49ba-bb7d-6eb75a356477 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3025510303 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_key_req.3025510303 |
Directory | /workspace/14.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_lc_esc.791000837 |
Short name | T903 |
Test name | |
Test status | |
Simulation time | 303369371 ps |
CPU time | 8.85 seconds |
Started | Aug 15 06:34:55 PM PDT 24 |
Finished | Aug 15 06:35:04 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-9f22861e-abb3-4398-81e2-141b1591f42a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=791000837 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_esc.791000837 |
Directory | /workspace/14.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_lc_req.177229084 |
Short name | T241 |
Test name | |
Test status | |
Simulation time | 1410773526 ps |
CPU time | 10.6 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:35:07 PM PDT 24 |
Peak memory | 242692 kb |
Host | smart-54022f87-0abe-418f-a013-de99929a8965 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=177229084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_req.177229084 |
Directory | /workspace/14.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_regwen.2130295127 |
Short name | T862 |
Test name | |
Test status | |
Simulation time | 245115999 ps |
CPU time | 7.79 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:01 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-672b4d71-6e21-4ab9-bb66-274aed77580d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2130295127 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_regwen.2130295127 |
Directory | /workspace/14.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_smoke.2411058200 |
Short name | T779 |
Test name | |
Test status | |
Simulation time | 333593722 ps |
CPU time | 6.34 seconds |
Started | Aug 15 06:34:58 PM PDT 24 |
Finished | Aug 15 06:35:04 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-202c6a63-bfb0-499d-86a0-8a9729cc4216 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2411058200 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_smoke.2411058200 |
Directory | /workspace/14.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_stress_all.1155976447 |
Short name | T145 |
Test name | |
Test status | |
Simulation time | 22824733977 ps |
CPU time | 138.78 seconds |
Started | Aug 15 06:35:03 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 274756 kb |
Host | smart-5df1b74e-cfdb-4a83-83f4-5b9c9b8e5abd |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1155976447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all .1155976447 |
Directory | /workspace/14.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_stress_all_with_rand_reset.3047882325 |
Short name | T265 |
Test name | |
Test status | |
Simulation time | 36124383359 ps |
CPU time | 113.97 seconds |
Started | Aug 15 06:34:55 PM PDT 24 |
Finished | Aug 15 06:36:49 PM PDT 24 |
Peak memory | 257676 kb |
Host | smart-fe00e653-a74f-4c3b-b9ab-6bb6d9f0a34f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3047882325 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all_with_rand_reset.3047882325 |
Directory | /workspace/14.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_test_access.2887380185 |
Short name | T744 |
Test name | |
Test status | |
Simulation time | 2227760016 ps |
CPU time | 11.42 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:35:08 PM PDT 24 |
Peak memory | 249116 kb |
Host | smart-2415968e-e83a-496d-a9e6-b0a21488423b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2887380185 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_test_access.2887380185 |
Directory | /workspace/14.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/140.otp_ctrl_init_fail.3662784008 |
Short name | T782 |
Test name | |
Test status | |
Simulation time | 189685741 ps |
CPU time | 4.04 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-9eee40ba-e323-4b66-bb3d-8fe6fcd698a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3662784008 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_init_fail.3662784008 |
Directory | /workspace/140.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/140.otp_ctrl_parallel_lc_esc.2916804863 |
Short name | T169 |
Test name | |
Test status | |
Simulation time | 3344428926 ps |
CPU time | 15.07 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:37:08 PM PDT 24 |
Peak memory | 242576 kb |
Host | smart-8a8a6f7a-d86b-4b8f-8b75-125c845d897b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2916804863 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_parallel_lc_esc.2916804863 |
Directory | /workspace/140.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/142.otp_ctrl_init_fail.438627968 |
Short name | T909 |
Test name | |
Test status | |
Simulation time | 342710041 ps |
CPU time | 3.87 seconds |
Started | Aug 15 06:36:56 PM PDT 24 |
Finished | Aug 15 06:37:00 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-287384d8-e79a-447b-9bd3-2a67af199367 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=438627968 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_init_fail.438627968 |
Directory | /workspace/142.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/142.otp_ctrl_parallel_lc_esc.277321700 |
Short name | T459 |
Test name | |
Test status | |
Simulation time | 2138538622 ps |
CPU time | 6.76 seconds |
Started | Aug 15 06:37:00 PM PDT 24 |
Finished | Aug 15 06:37:07 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-c17dab55-c2e7-4997-8443-7cedf29ffaed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=277321700 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_parallel_lc_esc.277321700 |
Directory | /workspace/142.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/143.otp_ctrl_init_fail.2087178710 |
Short name | T432 |
Test name | |
Test status | |
Simulation time | 155765379 ps |
CPU time | 3.07 seconds |
Started | Aug 15 06:36:57 PM PDT 24 |
Finished | Aug 15 06:37:00 PM PDT 24 |
Peak memory | 242648 kb |
Host | smart-b7cd5534-0bf0-4eb8-bbcd-03ba03fb620f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2087178710 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_init_fail.2087178710 |
Directory | /workspace/143.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/143.otp_ctrl_parallel_lc_esc.159788305 |
Short name | T146 |
Test name | |
Test status | |
Simulation time | 3354990411 ps |
CPU time | 27.92 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:27 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-ca924e3b-a995-47d5-8e50-3b896de4da38 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=159788305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_parallel_lc_esc.159788305 |
Directory | /workspace/143.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/144.otp_ctrl_parallel_lc_esc.2463883404 |
Short name | T575 |
Test name | |
Test status | |
Simulation time | 413618573 ps |
CPU time | 9.9 seconds |
Started | Aug 15 06:37:00 PM PDT 24 |
Finished | Aug 15 06:37:10 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-30aec7a8-2f64-4f3b-87d4-58fde02da130 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2463883404 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_parallel_lc_esc.2463883404 |
Directory | /workspace/144.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/145.otp_ctrl_init_fail.3698170167 |
Short name | T1163 |
Test name | |
Test status | |
Simulation time | 322266770 ps |
CPU time | 3.76 seconds |
Started | Aug 15 06:36:46 PM PDT 24 |
Finished | Aug 15 06:36:50 PM PDT 24 |
Peak memory | 242728 kb |
Host | smart-264e8283-7a47-420a-86a5-596e3988e7d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3698170167 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_init_fail.3698170167 |
Directory | /workspace/145.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/145.otp_ctrl_parallel_lc_esc.573730247 |
Short name | T211 |
Test name | |
Test status | |
Simulation time | 332574979 ps |
CPU time | 4.02 seconds |
Started | Aug 15 06:36:51 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-4c155482-2dbd-467b-a2c7-5d4bc6b1791b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=573730247 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_parallel_lc_esc.573730247 |
Directory | /workspace/145.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/146.otp_ctrl_init_fail.2157201391 |
Short name | T114 |
Test name | |
Test status | |
Simulation time | 130669276 ps |
CPU time | 2.9 seconds |
Started | Aug 15 06:36:50 PM PDT 24 |
Finished | Aug 15 06:36:54 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-53a7ecb0-df1c-413f-8d22-61f5b521d920 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2157201391 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_init_fail.2157201391 |
Directory | /workspace/146.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/146.otp_ctrl_parallel_lc_esc.900984819 |
Short name | T204 |
Test name | |
Test status | |
Simulation time | 3356244164 ps |
CPU time | 20.55 seconds |
Started | Aug 15 06:36:49 PM PDT 24 |
Finished | Aug 15 06:37:10 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-bf2ac0e7-e109-422d-a148-2fa63714468f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=900984819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_parallel_lc_esc.900984819 |
Directory | /workspace/146.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/147.otp_ctrl_init_fail.391561048 |
Short name | T617 |
Test name | |
Test status | |
Simulation time | 610701783 ps |
CPU time | 4.71 seconds |
Started | Aug 15 06:36:57 PM PDT 24 |
Finished | Aug 15 06:37:02 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-862036ad-cb8f-4dfa-9212-4807788bc41c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=391561048 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_init_fail.391561048 |
Directory | /workspace/147.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/147.otp_ctrl_parallel_lc_esc.1166118384 |
Short name | T1029 |
Test name | |
Test status | |
Simulation time | 4610013381 ps |
CPU time | 18.73 seconds |
Started | Aug 15 06:36:49 PM PDT 24 |
Finished | Aug 15 06:37:08 PM PDT 24 |
Peak memory | 242768 kb |
Host | smart-d6cac422-61f6-4469-82e8-66940293a8d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1166118384 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_parallel_lc_esc.1166118384 |
Directory | /workspace/147.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/148.otp_ctrl_init_fail.630644062 |
Short name | T1012 |
Test name | |
Test status | |
Simulation time | 1554112616 ps |
CPU time | 5.39 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-84aa32f2-a0ee-4172-a2b2-c7b14e3d25cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=630644062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_init_fail.630644062 |
Directory | /workspace/148.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/148.otp_ctrl_parallel_lc_esc.3930328483 |
Short name | T599 |
Test name | |
Test status | |
Simulation time | 1047430835 ps |
CPU time | 3.84 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:36:57 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-001c9aab-eeb6-41cf-b9cd-d2632ccf8111 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3930328483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_parallel_lc_esc.3930328483 |
Directory | /workspace/148.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/149.otp_ctrl_init_fail.2920428363 |
Short name | T216 |
Test name | |
Test status | |
Simulation time | 242237342 ps |
CPU time | 3.36 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-4765e088-3701-4350-b967-eb0fc3447ef4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2920428363 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_init_fail.2920428363 |
Directory | /workspace/149.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/149.otp_ctrl_parallel_lc_esc.3260472609 |
Short name | T561 |
Test name | |
Test status | |
Simulation time | 580110292 ps |
CPU time | 7.66 seconds |
Started | Aug 15 06:36:58 PM PDT 24 |
Finished | Aug 15 06:37:05 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-783df26b-d24d-4a33-abb1-c4329221f98c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3260472609 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_parallel_lc_esc.3260472609 |
Directory | /workspace/149.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_alert_test.2359935109 |
Short name | T1159 |
Test name | |
Test status | |
Simulation time | 48667763 ps |
CPU time | 1.52 seconds |
Started | Aug 15 06:34:58 PM PDT 24 |
Finished | Aug 15 06:35:00 PM PDT 24 |
Peak memory | 240552 kb |
Host | smart-1adb6b14-433c-4ec8-96b9-d42ea7f316d3 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2359935109 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_alert_test.2359935109 |
Directory | /workspace/15.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_check_fail.1057457993 |
Short name | T701 |
Test name | |
Test status | |
Simulation time | 6129421435 ps |
CPU time | 48.6 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:42 PM PDT 24 |
Peak memory | 243376 kb |
Host | smart-f6757a26-d60f-49f5-9179-862bd789bb6c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1057457993 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_check_fail.1057457993 |
Directory | /workspace/15.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_dai_errs.4009923828 |
Short name | T911 |
Test name | |
Test status | |
Simulation time | 2332707019 ps |
CPU time | 18.82 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:35:10 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-c522a087-3306-4979-9d78-35b238615ec6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4009923828 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_errs.4009923828 |
Directory | /workspace/15.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_dai_lock.3987419355 |
Short name | T612 |
Test name | |
Test status | |
Simulation time | 674704584 ps |
CPU time | 4.41 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:34:54 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-17a92bde-42c0-43e4-85eb-d188673a9e88 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3987419355 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_lock.3987419355 |
Directory | /workspace/15.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_init_fail.3716188959 |
Short name | T144 |
Test name | |
Test status | |
Simulation time | 105659805 ps |
CPU time | 4.08 seconds |
Started | Aug 15 06:34:55 PM PDT 24 |
Finished | Aug 15 06:34:59 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-cbecc4ef-3a04-461b-9766-649bb6599b7f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3716188959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_init_fail.3716188959 |
Directory | /workspace/15.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_macro_errs.4146356790 |
Short name | T1034 |
Test name | |
Test status | |
Simulation time | 1130579815 ps |
CPU time | 25.59 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:35:22 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-6f203acf-3ec9-462a-9518-8899ca4a2aca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4146356790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_macro_errs.4146356790 |
Directory | /workspace/15.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_key_req.863627596 |
Short name | T768 |
Test name | |
Test status | |
Simulation time | 966660474 ps |
CPU time | 18.17 seconds |
Started | Aug 15 06:35:02 PM PDT 24 |
Finished | Aug 15 06:35:20 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-c5042435-ac72-4863-9ca9-2daf3fe2b374 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=863627596 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_key_req.863627596 |
Directory | /workspace/15.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_lc_esc.571590162 |
Short name | T64 |
Test name | |
Test status | |
Simulation time | 402571490 ps |
CPU time | 3.61 seconds |
Started | Aug 15 06:34:54 PM PDT 24 |
Finished | Aug 15 06:34:58 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-6f8b7611-959b-424e-b341-8cff2ffb8001 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=571590162 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_esc.571590162 |
Directory | /workspace/15.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_lc_req.1011084040 |
Short name | T1108 |
Test name | |
Test status | |
Simulation time | 1415551753 ps |
CPU time | 17.29 seconds |
Started | Aug 15 06:34:57 PM PDT 24 |
Finished | Aug 15 06:35:15 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-224d4665-db61-4967-9c06-283fd0a2f360 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1011084040 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_req.1011084040 |
Directory | /workspace/15.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_regwen.3556066977 |
Short name | T962 |
Test name | |
Test status | |
Simulation time | 2280473907 ps |
CPU time | 6.58 seconds |
Started | Aug 15 06:34:59 PM PDT 24 |
Finished | Aug 15 06:35:06 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-773c8e09-68bf-4a29-b653-3b4e147d70fe |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3556066977 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_regwen.3556066977 |
Directory | /workspace/15.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_smoke.4266339657 |
Short name | T412 |
Test name | |
Test status | |
Simulation time | 1571508574 ps |
CPU time | 7.59 seconds |
Started | Aug 15 06:35:01 PM PDT 24 |
Finished | Aug 15 06:35:09 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-24236c8a-174b-46ba-9b98-2348e3755df3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4266339657 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_smoke.4266339657 |
Directory | /workspace/15.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_stress_all.3556107556 |
Short name | T1094 |
Test name | |
Test status | |
Simulation time | 54795051985 ps |
CPU time | 89.98 seconds |
Started | Aug 15 06:34:59 PM PDT 24 |
Finished | Aug 15 06:36:29 PM PDT 24 |
Peak memory | 244616 kb |
Host | smart-f2e9a545-ab34-4420-8de3-c702b4bc55d4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3556107556 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all .3556107556 |
Directory | /workspace/15.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_test_access.1551602090 |
Short name | T275 |
Test name | |
Test status | |
Simulation time | 954207136 ps |
CPU time | 30.5 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:23 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-29c339c2-b435-4d7b-bbca-14b1e2a0f40b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1551602090 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_test_access.1551602090 |
Directory | /workspace/15.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/150.otp_ctrl_init_fail.2291636104 |
Short name | T983 |
Test name | |
Test status | |
Simulation time | 541760330 ps |
CPU time | 5.4 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-438fbc35-08b8-4327-9048-a6568f02a3b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2291636104 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_init_fail.2291636104 |
Directory | /workspace/150.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/150.otp_ctrl_parallel_lc_esc.1706823674 |
Short name | T537 |
Test name | |
Test status | |
Simulation time | 2589797945 ps |
CPU time | 18.78 seconds |
Started | Aug 15 06:37:00 PM PDT 24 |
Finished | Aug 15 06:37:19 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-e46253b4-b1e5-4411-b32a-036b30d72b05 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1706823674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_parallel_lc_esc.1706823674 |
Directory | /workspace/150.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/151.otp_ctrl_init_fail.2721186179 |
Short name | T915 |
Test name | |
Test status | |
Simulation time | 521998564 ps |
CPU time | 3.95 seconds |
Started | Aug 15 06:36:54 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-f584547c-1eaa-49f9-b2dd-c00427b9e68c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2721186179 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_init_fail.2721186179 |
Directory | /workspace/151.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/151.otp_ctrl_parallel_lc_esc.45699833 |
Short name | T367 |
Test name | |
Test status | |
Simulation time | 3440027955 ps |
CPU time | 24.45 seconds |
Started | Aug 15 06:36:57 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 242652 kb |
Host | smart-eb26f737-ed9a-41d7-8632-0b9a9fa89197 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=45699833 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_parallel_lc_esc.45699833 |
Directory | /workspace/151.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/152.otp_ctrl_init_fail.1002081767 |
Short name | T1153 |
Test name | |
Test status | |
Simulation time | 2282059425 ps |
CPU time | 5.44 seconds |
Started | Aug 15 06:36:55 PM PDT 24 |
Finished | Aug 15 06:37:00 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-22c82c7e-7298-463c-b9c9-6004ab70c4f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1002081767 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_init_fail.1002081767 |
Directory | /workspace/152.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/152.otp_ctrl_parallel_lc_esc.2269827630 |
Short name | T973 |
Test name | |
Test status | |
Simulation time | 1001215761 ps |
CPU time | 12.87 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:13 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-7a9a1ddc-26bc-4c21-ba13-a6f499a8e878 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2269827630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_parallel_lc_esc.2269827630 |
Directory | /workspace/152.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/153.otp_ctrl_init_fail.550162697 |
Short name | T431 |
Test name | |
Test status | |
Simulation time | 103552634 ps |
CPU time | 2.9 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:36:57 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-5352df0e-9cf4-48ae-9caa-0e5d9e4e1388 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=550162697 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_init_fail.550162697 |
Directory | /workspace/153.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/153.otp_ctrl_parallel_lc_esc.2868087563 |
Short name | T785 |
Test name | |
Test status | |
Simulation time | 181775489 ps |
CPU time | 5.2 seconds |
Started | Aug 15 06:37:02 PM PDT 24 |
Finished | Aug 15 06:37:08 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-7b266f47-624a-41eb-8694-ea6f5932d6f9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2868087563 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_parallel_lc_esc.2868087563 |
Directory | /workspace/153.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/154.otp_ctrl_init_fail.3163080147 |
Short name | T442 |
Test name | |
Test status | |
Simulation time | 162561032 ps |
CPU time | 4.23 seconds |
Started | Aug 15 06:36:57 PM PDT 24 |
Finished | Aug 15 06:37:02 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-820fc7b0-e6a1-4d0e-931a-711d67979bbe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3163080147 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_init_fail.3163080147 |
Directory | /workspace/154.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/154.otp_ctrl_parallel_lc_esc.3821413168 |
Short name | T380 |
Test name | |
Test status | |
Simulation time | 751759888 ps |
CPU time | 9.89 seconds |
Started | Aug 15 06:36:57 PM PDT 24 |
Finished | Aug 15 06:37:07 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-54c9c8df-ee20-49d0-b655-168b17d377e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3821413168 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_parallel_lc_esc.3821413168 |
Directory | /workspace/154.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/155.otp_ctrl_init_fail.551256123 |
Short name | T40 |
Test name | |
Test status | |
Simulation time | 115165780 ps |
CPU time | 3.64 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:03 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-bc4b3bed-452f-41f9-86fd-02a5f41aad7d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=551256123 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_init_fail.551256123 |
Directory | /workspace/155.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/155.otp_ctrl_parallel_lc_esc.993162661 |
Short name | T603 |
Test name | |
Test status | |
Simulation time | 214875768 ps |
CPU time | 2.51 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:02 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-2d011433-1926-4260-becd-a23a20289e0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=993162661 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_parallel_lc_esc.993162661 |
Directory | /workspace/155.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/156.otp_ctrl_init_fail.3495423803 |
Short name | T445 |
Test name | |
Test status | |
Simulation time | 135936935 ps |
CPU time | 5.44 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:04 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-008af66c-7804-45a3-8bf3-e264d30fbcb1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3495423803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_init_fail.3495423803 |
Directory | /workspace/156.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/157.otp_ctrl_init_fail.2106190004 |
Short name | T674 |
Test name | |
Test status | |
Simulation time | 90447390 ps |
CPU time | 2.99 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-b9f09dc6-5161-4fb3-932c-c209d012cd5f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2106190004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_init_fail.2106190004 |
Directory | /workspace/157.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/157.otp_ctrl_parallel_lc_esc.2506869936 |
Short name | T533 |
Test name | |
Test status | |
Simulation time | 1645587697 ps |
CPU time | 14.07 seconds |
Started | Aug 15 06:37:01 PM PDT 24 |
Finished | Aug 15 06:37:15 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-4b7672ad-a62d-4977-ac77-55432d21b2ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2506869936 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_parallel_lc_esc.2506869936 |
Directory | /workspace/157.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/158.otp_ctrl_init_fail.115710149 |
Short name | T963 |
Test name | |
Test status | |
Simulation time | 247183108 ps |
CPU time | 3.65 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-6b885f1b-9492-4d54-a456-4757c9c7cc29 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=115710149 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_init_fail.115710149 |
Directory | /workspace/158.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/158.otp_ctrl_parallel_lc_esc.3515212695 |
Short name | T1067 |
Test name | |
Test status | |
Simulation time | 87842672 ps |
CPU time | 4.68 seconds |
Started | Aug 15 06:36:58 PM PDT 24 |
Finished | Aug 15 06:37:03 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-8d857790-5717-4fd4-aff5-132f74204c8d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3515212695 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_parallel_lc_esc.3515212695 |
Directory | /workspace/158.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/159.otp_ctrl_parallel_lc_esc.1043548238 |
Short name | T614 |
Test name | |
Test status | |
Simulation time | 801934869 ps |
CPU time | 21.7 seconds |
Started | Aug 15 06:36:55 PM PDT 24 |
Finished | Aug 15 06:37:17 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-0588738d-4d91-4659-a29c-ca19dad3004e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1043548238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_parallel_lc_esc.1043548238 |
Directory | /workspace/159.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_alert_test.2729834057 |
Short name | T1011 |
Test name | |
Test status | |
Simulation time | 169482478 ps |
CPU time | 1.93 seconds |
Started | Aug 15 06:35:23 PM PDT 24 |
Finished | Aug 15 06:35:25 PM PDT 24 |
Peak memory | 240524 kb |
Host | smart-ada3c844-2724-47d8-806c-145e0ee5320c |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2729834057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_alert_test.2729834057 |
Directory | /workspace/16.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_check_fail.341793052 |
Short name | T39 |
Test name | |
Test status | |
Simulation time | 965967477 ps |
CPU time | 11.71 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:35:08 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-43220014-a178-4e5a-a204-579f65403ae7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=341793052 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_check_fail.341793052 |
Directory | /workspace/16.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_dai_errs.2600813522 |
Short name | T469 |
Test name | |
Test status | |
Simulation time | 2601446494 ps |
CPU time | 24.66 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:35:14 PM PDT 24 |
Peak memory | 243148 kb |
Host | smart-b09690cd-5a69-41ae-9f8c-6ea680ea87f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2600813522 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_errs.2600813522 |
Directory | /workspace/16.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_dai_lock.1335105192 |
Short name | T747 |
Test name | |
Test status | |
Simulation time | 353581983 ps |
CPU time | 7.55 seconds |
Started | Aug 15 06:34:54 PM PDT 24 |
Finished | Aug 15 06:35:02 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-995cdf9c-16f5-47f5-84a0-03e4687ff7a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1335105192 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_lock.1335105192 |
Directory | /workspace/16.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_init_fail.2845162202 |
Short name | T638 |
Test name | |
Test status | |
Simulation time | 143517939 ps |
CPU time | 3.28 seconds |
Started | Aug 15 06:34:58 PM PDT 24 |
Finished | Aug 15 06:35:02 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-2c46fd45-087f-4a13-8a58-b052ae206127 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2845162202 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_init_fail.2845162202 |
Directory | /workspace/16.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_macro_errs.2375535310 |
Short name | T664 |
Test name | |
Test status | |
Simulation time | 818890186 ps |
CPU time | 20.11 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:13 PM PDT 24 |
Peak memory | 247332 kb |
Host | smart-36988f47-b294-42c2-9d09-212dcf696127 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2375535310 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_macro_errs.2375535310 |
Directory | /workspace/16.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_key_req.836849442 |
Short name | T707 |
Test name | |
Test status | |
Simulation time | 2772150877 ps |
CPU time | 20.15 seconds |
Started | Aug 15 06:34:59 PM PDT 24 |
Finished | Aug 15 06:35:19 PM PDT 24 |
Peak memory | 249068 kb |
Host | smart-0868c9ea-c18c-4f04-be1e-054aa0942c68 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=836849442 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_key_req.836849442 |
Directory | /workspace/16.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_lc_esc.1256659525 |
Short name | T236 |
Test name | |
Test status | |
Simulation time | 1293881039 ps |
CPU time | 16.6 seconds |
Started | Aug 15 06:34:58 PM PDT 24 |
Finished | Aug 15 06:35:15 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-39348c8f-d158-4c52-a191-9fa7b41abb75 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1256659525 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_esc.1256659525 |
Directory | /workspace/16.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_lc_req.1683164319 |
Short name | T737 |
Test name | |
Test status | |
Simulation time | 4035813829 ps |
CPU time | 28.48 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:35:24 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-99831ee4-a7b7-4ddb-ae2f-142858688b5e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1683164319 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_req.1683164319 |
Directory | /workspace/16.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_regwen.3084846194 |
Short name | T982 |
Test name | |
Test status | |
Simulation time | 457480120 ps |
CPU time | 7.4 seconds |
Started | Aug 15 06:35:04 PM PDT 24 |
Finished | Aug 15 06:35:11 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-b2193189-e6a2-4636-b8a1-ac0dc45ad9c3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3084846194 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_regwen.3084846194 |
Directory | /workspace/16.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_smoke.1690360415 |
Short name | T756 |
Test name | |
Test status | |
Simulation time | 1255942250 ps |
CPU time | 12.02 seconds |
Started | Aug 15 06:34:54 PM PDT 24 |
Finished | Aug 15 06:35:06 PM PDT 24 |
Peak memory | 242716 kb |
Host | smart-f04f92fa-065f-46a0-9f0a-846f1251c2d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1690360415 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_smoke.1690360415 |
Directory | /workspace/16.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_stress_all_with_rand_reset.556280347 |
Short name | T364 |
Test name | |
Test status | |
Simulation time | 9112929790 ps |
CPU time | 107.41 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:36:43 PM PDT 24 |
Peak memory | 250944 kb |
Host | smart-98476c10-c675-47e9-a18d-f33238f734d2 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=556280347 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all_with_rand_reset.556280347 |
Directory | /workspace/16.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_test_access.74488683 |
Short name | T814 |
Test name | |
Test status | |
Simulation time | 142210434 ps |
CPU time | 3.81 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:34:57 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-c88cb4ad-f546-426d-80ae-261ac8632806 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=74488683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_test_access.74488683 |
Directory | /workspace/16.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/160.otp_ctrl_init_fail.1978999037 |
Short name | T770 |
Test name | |
Test status | |
Simulation time | 329724285 ps |
CPU time | 3.34 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:02 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-943beee1-124a-4fd1-be4d-09532308abea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1978999037 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_init_fail.1978999037 |
Directory | /workspace/160.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/160.otp_ctrl_parallel_lc_esc.3374085665 |
Short name | T935 |
Test name | |
Test status | |
Simulation time | 217804481 ps |
CPU time | 5.24 seconds |
Started | Aug 15 06:36:56 PM PDT 24 |
Finished | Aug 15 06:37:01 PM PDT 24 |
Peak memory | 242692 kb |
Host | smart-2f2f855e-7054-45ce-9700-93affdd10657 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3374085665 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_parallel_lc_esc.3374085665 |
Directory | /workspace/160.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/161.otp_ctrl_init_fail.879788347 |
Short name | T716 |
Test name | |
Test status | |
Simulation time | 555708238 ps |
CPU time | 3.43 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-7c1f9a77-3e54-49da-9bac-31942bb07901 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=879788347 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_init_fail.879788347 |
Directory | /workspace/161.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/161.otp_ctrl_parallel_lc_esc.1989976462 |
Short name | T1146 |
Test name | |
Test status | |
Simulation time | 842248608 ps |
CPU time | 22.98 seconds |
Started | Aug 15 06:36:57 PM PDT 24 |
Finished | Aug 15 06:37:20 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-ac67a12a-6fa2-4870-9b9b-bffa1799921c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1989976462 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_parallel_lc_esc.1989976462 |
Directory | /workspace/161.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/162.otp_ctrl_init_fail.1335745600 |
Short name | T542 |
Test name | |
Test status | |
Simulation time | 126682095 ps |
CPU time | 4.75 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:04 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-ccb98ac6-fede-43a9-a8dc-42d00596c488 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1335745600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_init_fail.1335745600 |
Directory | /workspace/162.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/162.otp_ctrl_parallel_lc_esc.4042721036 |
Short name | T132 |
Test name | |
Test status | |
Simulation time | 1177215716 ps |
CPU time | 8.61 seconds |
Started | Aug 15 06:37:01 PM PDT 24 |
Finished | Aug 15 06:37:10 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-6bf377cb-b37b-427b-9805-5c9ebcfea9b7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4042721036 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_parallel_lc_esc.4042721036 |
Directory | /workspace/162.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/163.otp_ctrl_init_fail.2368297155 |
Short name | T554 |
Test name | |
Test status | |
Simulation time | 143583896 ps |
CPU time | 4.2 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:03 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-6dbb6011-1e3a-4c30-8136-efd836b5fe9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2368297155 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_init_fail.2368297155 |
Directory | /workspace/163.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/163.otp_ctrl_parallel_lc_esc.47208039 |
Short name | T555 |
Test name | |
Test status | |
Simulation time | 101317543 ps |
CPU time | 3.86 seconds |
Started | Aug 15 06:36:54 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-0e8f39cd-0034-4ff1-bda3-ad016a85f4ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=47208039 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_parallel_lc_esc.47208039 |
Directory | /workspace/163.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/164.otp_ctrl_init_fail.846033902 |
Short name | T415 |
Test name | |
Test status | |
Simulation time | 215386735 ps |
CPU time | 3.69 seconds |
Started | Aug 15 06:37:01 PM PDT 24 |
Finished | Aug 15 06:37:05 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-1bdfe190-06b1-4f03-92a7-731c7c1c927e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=846033902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_init_fail.846033902 |
Directory | /workspace/164.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/165.otp_ctrl_init_fail.1392357089 |
Short name | T182 |
Test name | |
Test status | |
Simulation time | 100886913 ps |
CPU time | 3.51 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:03 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-3332cf8f-4fb6-436f-bf27-f65918f7ec57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1392357089 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_init_fail.1392357089 |
Directory | /workspace/165.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/165.otp_ctrl_parallel_lc_esc.2653828160 |
Short name | T739 |
Test name | |
Test status | |
Simulation time | 246599330 ps |
CPU time | 6.44 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:06 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-711bdc54-64b2-4caa-a43d-ea2afe114c95 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2653828160 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_parallel_lc_esc.2653828160 |
Directory | /workspace/165.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/166.otp_ctrl_init_fail.3384068447 |
Short name | T176 |
Test name | |
Test status | |
Simulation time | 288422643 ps |
CPU time | 3.88 seconds |
Started | Aug 15 06:36:54 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-a88ffab6-04c5-4606-8846-7ad5f7f5662d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3384068447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_init_fail.3384068447 |
Directory | /workspace/166.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/166.otp_ctrl_parallel_lc_esc.1396008427 |
Short name | T471 |
Test name | |
Test status | |
Simulation time | 126475674 ps |
CPU time | 3.16 seconds |
Started | Aug 15 06:36:58 PM PDT 24 |
Finished | Aug 15 06:37:02 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-b7c15443-1afd-41b1-9607-ac8cfff35aaa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1396008427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_parallel_lc_esc.1396008427 |
Directory | /workspace/166.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/167.otp_ctrl_init_fail.1512536748 |
Short name | T600 |
Test name | |
Test status | |
Simulation time | 213068102 ps |
CPU time | 4.57 seconds |
Started | Aug 15 06:36:58 PM PDT 24 |
Finished | Aug 15 06:37:03 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-8fef99c7-05e0-4f5f-99f0-d169d71d7940 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1512536748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_init_fail.1512536748 |
Directory | /workspace/167.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/167.otp_ctrl_parallel_lc_esc.1607833287 |
Short name | T139 |
Test name | |
Test status | |
Simulation time | 200050173 ps |
CPU time | 11.39 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:37:03 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-224cce4a-b186-45a3-a763-efc2b4abebb2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1607833287 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_parallel_lc_esc.1607833287 |
Directory | /workspace/167.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/168.otp_ctrl_init_fail.995141423 |
Short name | T503 |
Test name | |
Test status | |
Simulation time | 200689193 ps |
CPU time | 3.84 seconds |
Started | Aug 15 06:36:54 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-1dbba8ae-75d5-4943-9c41-58e4d5f1f01b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=995141423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_init_fail.995141423 |
Directory | /workspace/168.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/168.otp_ctrl_parallel_lc_esc.2601145075 |
Short name | T766 |
Test name | |
Test status | |
Simulation time | 1158486204 ps |
CPU time | 16.01 seconds |
Started | Aug 15 06:36:57 PM PDT 24 |
Finished | Aug 15 06:37:13 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-4170a961-247f-4a7b-99f7-58887b2127da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2601145075 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_parallel_lc_esc.2601145075 |
Directory | /workspace/168.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/169.otp_ctrl_init_fail.3897747140 |
Short name | T628 |
Test name | |
Test status | |
Simulation time | 643496748 ps |
CPU time | 4.26 seconds |
Started | Aug 15 06:37:03 PM PDT 24 |
Finished | Aug 15 06:37:08 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-ff9876c2-bbaf-41fe-9d31-b041f99be335 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3897747140 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_init_fail.3897747140 |
Directory | /workspace/169.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/169.otp_ctrl_parallel_lc_esc.3395455020 |
Short name | T669 |
Test name | |
Test status | |
Simulation time | 741248026 ps |
CPU time | 15.61 seconds |
Started | Aug 15 06:36:56 PM PDT 24 |
Finished | Aug 15 06:37:11 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-cd706a54-a68b-4447-a26d-8119eff89287 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3395455020 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_parallel_lc_esc.3395455020 |
Directory | /workspace/169.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_alert_test.3251769570 |
Short name | T858 |
Test name | |
Test status | |
Simulation time | 192454007 ps |
CPU time | 1.85 seconds |
Started | Aug 15 06:35:12 PM PDT 24 |
Finished | Aug 15 06:35:14 PM PDT 24 |
Peak memory | 240828 kb |
Host | smart-ace4fbcf-5fdf-4816-a4b5-87d6c58008ed |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3251769570 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_alert_test.3251769570 |
Directory | /workspace/17.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_check_fail.3248019720 |
Short name | T27 |
Test name | |
Test status | |
Simulation time | 1998088750 ps |
CPU time | 16.64 seconds |
Started | Aug 15 06:35:08 PM PDT 24 |
Finished | Aug 15 06:35:25 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-bfaff98e-c943-4d45-9fda-c7f90af7ca8e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3248019720 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_check_fail.3248019720 |
Directory | /workspace/17.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_dai_errs.2188775998 |
Short name | T633 |
Test name | |
Test status | |
Simulation time | 723631014 ps |
CPU time | 23.65 seconds |
Started | Aug 15 06:35:17 PM PDT 24 |
Finished | Aug 15 06:35:41 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-91c61012-7d67-4495-b17f-886af2e500f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2188775998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_errs.2188775998 |
Directory | /workspace/17.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_dai_lock.500495792 |
Short name | T409 |
Test name | |
Test status | |
Simulation time | 4413777616 ps |
CPU time | 7.21 seconds |
Started | Aug 15 06:35:23 PM PDT 24 |
Finished | Aug 15 06:35:30 PM PDT 24 |
Peak memory | 242716 kb |
Host | smart-ed8c3872-6623-40fa-a7c8-9b28721ad5a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=500495792 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_lock.500495792 |
Directory | /workspace/17.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_init_fail.1447670230 |
Short name | T465 |
Test name | |
Test status | |
Simulation time | 416715140 ps |
CPU time | 4.07 seconds |
Started | Aug 15 06:35:15 PM PDT 24 |
Finished | Aug 15 06:35:19 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-de513d6c-d8e8-4fb1-9f6a-0ac05f7dba24 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1447670230 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_init_fail.1447670230 |
Directory | /workspace/17.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_macro_errs.2439890573 |
Short name | T453 |
Test name | |
Test status | |
Simulation time | 623450401 ps |
CPU time | 8.5 seconds |
Started | Aug 15 06:35:05 PM PDT 24 |
Finished | Aug 15 06:35:14 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-b75eba9a-882d-44ed-8bba-872b15dae7b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2439890573 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_macro_errs.2439890573 |
Directory | /workspace/17.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_key_req.798770577 |
Short name | T730 |
Test name | |
Test status | |
Simulation time | 1760162731 ps |
CPU time | 19.63 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:29 PM PDT 24 |
Peak memory | 242836 kb |
Host | smart-fc208c23-4b1a-4a44-97a7-aa890fa3a6e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=798770577 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_key_req.798770577 |
Directory | /workspace/17.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_lc_esc.3436024895 |
Short name | T148 |
Test name | |
Test status | |
Simulation time | 1667221105 ps |
CPU time | 7.87 seconds |
Started | Aug 15 06:35:16 PM PDT 24 |
Finished | Aug 15 06:35:24 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-79d33cda-437d-4535-8dae-5f8ff4b38ea8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3436024895 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_esc.3436024895 |
Directory | /workspace/17.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_lc_req.824180508 |
Short name | T227 |
Test name | |
Test status | |
Simulation time | 1586599262 ps |
CPU time | 12.43 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:35:28 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-f9871a9a-84a9-48b9-86d7-1e7f635787a0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=824180508 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_req.824180508 |
Directory | /workspace/17.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_regwen.1523346722 |
Short name | T496 |
Test name | |
Test status | |
Simulation time | 1447902587 ps |
CPU time | 3.74 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:17 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-77373237-78c4-49c0-a433-6248a38ea23d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1523346722 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_regwen.1523346722 |
Directory | /workspace/17.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_smoke.2084128496 |
Short name | T622 |
Test name | |
Test status | |
Simulation time | 156991369 ps |
CPU time | 5.45 seconds |
Started | Aug 15 06:35:04 PM PDT 24 |
Finished | Aug 15 06:35:09 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-f5c1e3d1-27b6-4a4b-95fa-cf1af7e0e29e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2084128496 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_smoke.2084128496 |
Directory | /workspace/17.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_stress_all.2319647156 |
Short name | T300 |
Test name | |
Test status | |
Simulation time | 21685939290 ps |
CPU time | 183.18 seconds |
Started | Aug 15 06:35:16 PM PDT 24 |
Finished | Aug 15 06:38:19 PM PDT 24 |
Peak memory | 265524 kb |
Host | smart-c04f2593-9c0c-4f0d-82a8-3de4ebb16452 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2319647156 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all .2319647156 |
Directory | /workspace/17.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_test_access.964532595 |
Short name | T594 |
Test name | |
Test status | |
Simulation time | 3197374270 ps |
CPU time | 43.14 seconds |
Started | Aug 15 06:35:07 PM PDT 24 |
Finished | Aug 15 06:35:50 PM PDT 24 |
Peak memory | 243752 kb |
Host | smart-cf20cab3-57b2-4084-9e92-a53760da6b1e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=964532595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_test_access.964532595 |
Directory | /workspace/17.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/170.otp_ctrl_init_fail.2167299542 |
Short name | T183 |
Test name | |
Test status | |
Simulation time | 615331393 ps |
CPU time | 4.26 seconds |
Started | Aug 15 06:36:52 PM PDT 24 |
Finished | Aug 15 06:36:57 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-447f438a-1bea-40f0-99b3-a2b187716cb9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2167299542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_init_fail.2167299542 |
Directory | /workspace/170.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/170.otp_ctrl_parallel_lc_esc.3506938884 |
Short name | T1137 |
Test name | |
Test status | |
Simulation time | 1174393242 ps |
CPU time | 4.24 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-69f794a3-6392-447a-8bc3-29a8522a104f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3506938884 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_parallel_lc_esc.3506938884 |
Directory | /workspace/170.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/171.otp_ctrl_init_fail.3127508778 |
Short name | T185 |
Test name | |
Test status | |
Simulation time | 255491650 ps |
CPU time | 4.04 seconds |
Started | Aug 15 06:36:57 PM PDT 24 |
Finished | Aug 15 06:37:01 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-613dc4e9-cc10-4af1-a200-7d492a966efe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3127508778 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_init_fail.3127508778 |
Directory | /workspace/171.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/171.otp_ctrl_parallel_lc_esc.705102776 |
Short name | T552 |
Test name | |
Test status | |
Simulation time | 228174194 ps |
CPU time | 5.98 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:05 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-337163cc-64fc-4559-ba39-fc3c3c882dd8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=705102776 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_parallel_lc_esc.705102776 |
Directory | /workspace/171.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/172.otp_ctrl_init_fail.1406600921 |
Short name | T698 |
Test name | |
Test status | |
Simulation time | 462049644 ps |
CPU time | 4.58 seconds |
Started | Aug 15 06:36:57 PM PDT 24 |
Finished | Aug 15 06:37:01 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-cde78f9c-69c4-404d-99c0-9b1ec4a3d5e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1406600921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_init_fail.1406600921 |
Directory | /workspace/172.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/172.otp_ctrl_parallel_lc_esc.4256872584 |
Short name | T1116 |
Test name | |
Test status | |
Simulation time | 143372857 ps |
CPU time | 6.84 seconds |
Started | Aug 15 06:36:58 PM PDT 24 |
Finished | Aug 15 06:37:05 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-ad4c6510-21b4-4abd-9283-8e4f19f585cd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4256872584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_parallel_lc_esc.4256872584 |
Directory | /workspace/172.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/173.otp_ctrl_init_fail.2375795832 |
Short name | T209 |
Test name | |
Test status | |
Simulation time | 93268758 ps |
CPU time | 3.21 seconds |
Started | Aug 15 06:36:58 PM PDT 24 |
Finished | Aug 15 06:37:01 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-a363fd74-04b8-4ad8-8bf0-54a51303c26c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2375795832 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_init_fail.2375795832 |
Directory | /workspace/173.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/173.otp_ctrl_parallel_lc_esc.2100254939 |
Short name | T565 |
Test name | |
Test status | |
Simulation time | 119925874 ps |
CPU time | 2.56 seconds |
Started | Aug 15 06:37:00 PM PDT 24 |
Finished | Aug 15 06:37:02 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-aedd4bc9-3672-4e90-85c4-bab61ec32444 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2100254939 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_parallel_lc_esc.2100254939 |
Directory | /workspace/173.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/174.otp_ctrl_init_fail.1687495895 |
Short name | T188 |
Test name | |
Test status | |
Simulation time | 497766430 ps |
CPU time | 4.89 seconds |
Started | Aug 15 06:36:56 PM PDT 24 |
Finished | Aug 15 06:37:01 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-9e66bea2-adb6-4c24-b53d-9576085dfc7e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1687495895 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_init_fail.1687495895 |
Directory | /workspace/174.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/174.otp_ctrl_parallel_lc_esc.404020130 |
Short name | T666 |
Test name | |
Test status | |
Simulation time | 3730918286 ps |
CPU time | 15.49 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:15 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-2f0d2c45-a041-412a-8c36-4f27b8b295aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=404020130 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_parallel_lc_esc.404020130 |
Directory | /workspace/174.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/175.otp_ctrl_init_fail.2647413564 |
Short name | T670 |
Test name | |
Test status | |
Simulation time | 198344982 ps |
CPU time | 3.87 seconds |
Started | Aug 15 06:37:00 PM PDT 24 |
Finished | Aug 15 06:37:04 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-2639c729-17b8-4b28-997e-b872e6556f2e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2647413564 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_init_fail.2647413564 |
Directory | /workspace/175.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/175.otp_ctrl_parallel_lc_esc.809287382 |
Short name | T871 |
Test name | |
Test status | |
Simulation time | 242751380 ps |
CPU time | 4.3 seconds |
Started | Aug 15 06:36:57 PM PDT 24 |
Finished | Aug 15 06:37:02 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-491e98d8-f972-4a0d-9e65-1df71c9564e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=809287382 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_parallel_lc_esc.809287382 |
Directory | /workspace/175.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/176.otp_ctrl_init_fail.49131548 |
Short name | T837 |
Test name | |
Test status | |
Simulation time | 310461997 ps |
CPU time | 4.21 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:36:58 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-4470145c-ae8d-42c8-a889-4b7aa5f3387b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=49131548 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_init_fail.49131548 |
Directory | /workspace/176.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/176.otp_ctrl_parallel_lc_esc.765879220 |
Short name | T764 |
Test name | |
Test status | |
Simulation time | 167662884 ps |
CPU time | 7.05 seconds |
Started | Aug 15 06:36:53 PM PDT 24 |
Finished | Aug 15 06:37:01 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-aafd9335-14ae-49d0-8e9e-3437342e3e5f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=765879220 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_parallel_lc_esc.765879220 |
Directory | /workspace/176.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/177.otp_ctrl_init_fail.259525844 |
Short name | T587 |
Test name | |
Test status | |
Simulation time | 115915758 ps |
CPU time | 3.33 seconds |
Started | Aug 15 06:37:00 PM PDT 24 |
Finished | Aug 15 06:37:04 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-3f74d152-1cad-435b-87c6-d016fe6c3951 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=259525844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_init_fail.259525844 |
Directory | /workspace/177.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/177.otp_ctrl_parallel_lc_esc.2003140800 |
Short name | T705 |
Test name | |
Test status | |
Simulation time | 120267063 ps |
CPU time | 5.2 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:05 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-7f1ffdb7-33f5-4b62-a3f5-54b91a173a7f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2003140800 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_parallel_lc_esc.2003140800 |
Directory | /workspace/177.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/178.otp_ctrl_init_fail.529487052 |
Short name | T1007 |
Test name | |
Test status | |
Simulation time | 181166958 ps |
CPU time | 5.18 seconds |
Started | Aug 15 06:37:00 PM PDT 24 |
Finished | Aug 15 06:37:05 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-c860ef32-3973-46ef-8f18-25073e23dc22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=529487052 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_init_fail.529487052 |
Directory | /workspace/178.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/178.otp_ctrl_parallel_lc_esc.1164548321 |
Short name | T884 |
Test name | |
Test status | |
Simulation time | 180113214 ps |
CPU time | 4.79 seconds |
Started | Aug 15 06:36:55 PM PDT 24 |
Finished | Aug 15 06:37:00 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-c041bdcd-627e-4f4f-b753-463b2c0dbf3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1164548321 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_parallel_lc_esc.1164548321 |
Directory | /workspace/178.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/179.otp_ctrl_parallel_lc_esc.2139410135 |
Short name | T857 |
Test name | |
Test status | |
Simulation time | 2774006774 ps |
CPU time | 6.83 seconds |
Started | Aug 15 06:37:00 PM PDT 24 |
Finished | Aug 15 06:37:07 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-64159b7a-08c7-45e8-a680-60c6be755381 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2139410135 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_parallel_lc_esc.2139410135 |
Directory | /workspace/179.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_alert_test.2909151500 |
Short name | T165 |
Test name | |
Test status | |
Simulation time | 226488482 ps |
CPU time | 2.1 seconds |
Started | Aug 15 06:35:04 PM PDT 24 |
Finished | Aug 15 06:35:06 PM PDT 24 |
Peak memory | 240756 kb |
Host | smart-60bf110e-975d-495f-8c58-a5617b085aa8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2909151500 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_alert_test.2909151500 |
Directory | /workspace/18.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_check_fail.1136993851 |
Short name | T70 |
Test name | |
Test status | |
Simulation time | 1470844924 ps |
CPU time | 12.06 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:28 PM PDT 24 |
Peak memory | 243100 kb |
Host | smart-fa27e8f1-cebd-44f9-8b6c-e472c8d86af9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1136993851 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_check_fail.1136993851 |
Directory | /workspace/18.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_dai_errs.152760351 |
Short name | T978 |
Test name | |
Test status | |
Simulation time | 779372627 ps |
CPU time | 11.05 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:24 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-62c8b55f-2442-4afd-9dea-1bf7216d1e57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=152760351 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_errs.152760351 |
Directory | /workspace/18.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_dai_lock.3227093276 |
Short name | T523 |
Test name | |
Test status | |
Simulation time | 365303818 ps |
CPU time | 7.1 seconds |
Started | Aug 15 06:35:11 PM PDT 24 |
Finished | Aug 15 06:35:18 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-9dda6d04-c65c-4d1f-b78a-2d20d577e5e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3227093276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_lock.3227093276 |
Directory | /workspace/18.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_init_fail.3961913172 |
Short name | T556 |
Test name | |
Test status | |
Simulation time | 134879080 ps |
CPU time | 3.34 seconds |
Started | Aug 15 06:35:05 PM PDT 24 |
Finished | Aug 15 06:35:08 PM PDT 24 |
Peak memory | 242720 kb |
Host | smart-efd7e823-667d-4953-ad4d-f02a644e615e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3961913172 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_init_fail.3961913172 |
Directory | /workspace/18.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_macro_errs.3553149739 |
Short name | T482 |
Test name | |
Test status | |
Simulation time | 8630380533 ps |
CPU time | 20.73 seconds |
Started | Aug 15 06:35:21 PM PDT 24 |
Finished | Aug 15 06:35:42 PM PDT 24 |
Peak memory | 244868 kb |
Host | smart-396d21ed-56f2-4540-9c6e-2c29d2b31b2f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3553149739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_macro_errs.3553149739 |
Directory | /workspace/18.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_key_req.1218611049 |
Short name | T965 |
Test name | |
Test status | |
Simulation time | 6631381462 ps |
CPU time | 21.26 seconds |
Started | Aug 15 06:35:12 PM PDT 24 |
Finished | Aug 15 06:35:33 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-84a63090-7f14-41b9-824f-a9aaf1310951 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1218611049 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_key_req.1218611049 |
Directory | /workspace/18.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_lc_esc.682090344 |
Short name | T402 |
Test name | |
Test status | |
Simulation time | 306234575 ps |
CPU time | 4.14 seconds |
Started | Aug 15 06:35:06 PM PDT 24 |
Finished | Aug 15 06:35:11 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-5261deb2-6120-4d05-b672-edb4d9a19f6d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=682090344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_esc.682090344 |
Directory | /workspace/18.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_lc_req.2658854632 |
Short name | T644 |
Test name | |
Test status | |
Simulation time | 1049259081 ps |
CPU time | 23.02 seconds |
Started | Aug 15 06:35:16 PM PDT 24 |
Finished | Aug 15 06:35:39 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-8e4eaef2-da65-4ee5-b89a-b4e1a007a909 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2658854632 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_req.2658854632 |
Directory | /workspace/18.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_regwen.3606272150 |
Short name | T835 |
Test name | |
Test status | |
Simulation time | 418840844 ps |
CPU time | 4.63 seconds |
Started | Aug 15 06:35:08 PM PDT 24 |
Finished | Aug 15 06:35:13 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-5c5cb294-cb29-4643-a5aa-b963dcc712ec |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3606272150 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_regwen.3606272150 |
Directory | /workspace/18.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_smoke.2911561687 |
Short name | T671 |
Test name | |
Test status | |
Simulation time | 815134132 ps |
CPU time | 8.87 seconds |
Started | Aug 15 06:35:12 PM PDT 24 |
Finished | Aug 15 06:35:22 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-d2711b39-4a83-48ba-9d16-b4f5d6c98865 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2911561687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_smoke.2911561687 |
Directory | /workspace/18.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_stress_all.3220743539 |
Short name | T882 |
Test name | |
Test status | |
Simulation time | 12169327487 ps |
CPU time | 89.64 seconds |
Started | Aug 15 06:35:06 PM PDT 24 |
Finished | Aug 15 06:36:36 PM PDT 24 |
Peak memory | 246180 kb |
Host | smart-890a0b55-df75-4923-be0b-5c907222596e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3220743539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all .3220743539 |
Directory | /workspace/18.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_stress_all_with_rand_reset.2821136732 |
Short name | T297 |
Test name | |
Test status | |
Simulation time | 3121944827 ps |
CPU time | 49.88 seconds |
Started | Aug 15 06:35:12 PM PDT 24 |
Finished | Aug 15 06:36:02 PM PDT 24 |
Peak memory | 249236 kb |
Host | smart-4134e105-b1a2-436a-a070-0351770377f6 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2821136732 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all_with_rand_reset.2821136732 |
Directory | /workspace/18.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_test_access.2967147521 |
Short name | T1065 |
Test name | |
Test status | |
Simulation time | 309982372 ps |
CPU time | 8.44 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:19 PM PDT 24 |
Peak memory | 249124 kb |
Host | smart-28b97c62-4385-46dd-a059-36406b607de4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2967147521 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_test_access.2967147521 |
Directory | /workspace/18.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/180.otp_ctrl_init_fail.50429685 |
Short name | T1041 |
Test name | |
Test status | |
Simulation time | 2121544349 ps |
CPU time | 6.04 seconds |
Started | Aug 15 06:36:59 PM PDT 24 |
Finished | Aug 15 06:37:05 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-9cc38f8e-61c1-4a4f-a708-837fa5ca9d52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=50429685 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_init_fail.50429685 |
Directory | /workspace/180.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/180.otp_ctrl_parallel_lc_esc.2093254324 |
Short name | T1037 |
Test name | |
Test status | |
Simulation time | 254688351 ps |
CPU time | 3.18 seconds |
Started | Aug 15 06:36:54 PM PDT 24 |
Finished | Aug 15 06:36:57 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-b0c20ac0-ecd4-406f-b5e7-be3a0df41e1a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2093254324 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_parallel_lc_esc.2093254324 |
Directory | /workspace/180.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/181.otp_ctrl_init_fail.189713039 |
Short name | T159 |
Test name | |
Test status | |
Simulation time | 137430003 ps |
CPU time | 4.12 seconds |
Started | Aug 15 06:37:00 PM PDT 24 |
Finished | Aug 15 06:37:04 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-ca940394-57a7-4d3b-bf09-66c03b3653f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=189713039 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_init_fail.189713039 |
Directory | /workspace/181.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/181.otp_ctrl_parallel_lc_esc.4128440611 |
Short name | T1104 |
Test name | |
Test status | |
Simulation time | 1878631071 ps |
CPU time | 5.09 seconds |
Started | Aug 15 06:37:02 PM PDT 24 |
Finished | Aug 15 06:37:07 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-f7ebddca-c839-4cfd-93ba-46e3b15d64eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4128440611 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_parallel_lc_esc.4128440611 |
Directory | /workspace/181.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/182.otp_ctrl_init_fail.2630320192 |
Short name | T1141 |
Test name | |
Test status | |
Simulation time | 233804736 ps |
CPU time | 3.19 seconds |
Started | Aug 15 06:36:57 PM PDT 24 |
Finished | Aug 15 06:37:00 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-9dd02fca-6883-4572-b3f3-5044e5b3f874 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2630320192 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_init_fail.2630320192 |
Directory | /workspace/182.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/182.otp_ctrl_parallel_lc_esc.2430054367 |
Short name | T1118 |
Test name | |
Test status | |
Simulation time | 120322085 ps |
CPU time | 4.73 seconds |
Started | Aug 15 06:37:02 PM PDT 24 |
Finished | Aug 15 06:37:07 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-289d481f-4242-4141-89ab-4c50ceec089e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2430054367 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_parallel_lc_esc.2430054367 |
Directory | /workspace/182.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/183.otp_ctrl_init_fail.2010663120 |
Short name | T936 |
Test name | |
Test status | |
Simulation time | 361759763 ps |
CPU time | 4.52 seconds |
Started | Aug 15 06:36:55 PM PDT 24 |
Finished | Aug 15 06:37:00 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-5d0af40b-83d1-419a-93fa-90978c0a434e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2010663120 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_init_fail.2010663120 |
Directory | /workspace/183.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/183.otp_ctrl_parallel_lc_esc.1550637516 |
Short name | T192 |
Test name | |
Test status | |
Simulation time | 252029692 ps |
CPU time | 3.33 seconds |
Started | Aug 15 06:37:09 PM PDT 24 |
Finished | Aug 15 06:37:13 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-34be799c-ed94-425d-87cd-4c79ede16b25 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1550637516 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_parallel_lc_esc.1550637516 |
Directory | /workspace/183.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/184.otp_ctrl_init_fail.2718781813 |
Short name | T49 |
Test name | |
Test status | |
Simulation time | 187728035 ps |
CPU time | 4.92 seconds |
Started | Aug 15 06:37:08 PM PDT 24 |
Finished | Aug 15 06:37:13 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-00130ec8-8909-4a06-96fe-a3101e111e03 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2718781813 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_init_fail.2718781813 |
Directory | /workspace/184.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/184.otp_ctrl_parallel_lc_esc.2584433756 |
Short name | T807 |
Test name | |
Test status | |
Simulation time | 1662524032 ps |
CPU time | 4.63 seconds |
Started | Aug 15 06:37:06 PM PDT 24 |
Finished | Aug 15 06:37:11 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-58dafdab-daa5-45f0-b1c8-7ecad4ea1360 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2584433756 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_parallel_lc_esc.2584433756 |
Directory | /workspace/184.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/185.otp_ctrl_init_fail.3983800100 |
Short name | T395 |
Test name | |
Test status | |
Simulation time | 173082099 ps |
CPU time | 4.43 seconds |
Started | Aug 15 06:37:06 PM PDT 24 |
Finished | Aug 15 06:37:10 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-9e0ecbf8-4a2f-4732-b9ee-46f76ba31f24 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3983800100 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_init_fail.3983800100 |
Directory | /workspace/185.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/185.otp_ctrl_parallel_lc_esc.3830352599 |
Short name | T308 |
Test name | |
Test status | |
Simulation time | 446341430 ps |
CPU time | 12.6 seconds |
Started | Aug 15 06:37:12 PM PDT 24 |
Finished | Aug 15 06:37:25 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-968e1861-43d0-4d79-8e9f-e52bce71d973 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3830352599 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_parallel_lc_esc.3830352599 |
Directory | /workspace/185.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/186.otp_ctrl_init_fail.1542875217 |
Short name | T563 |
Test name | |
Test status | |
Simulation time | 142285182 ps |
CPU time | 3.66 seconds |
Started | Aug 15 06:37:07 PM PDT 24 |
Finished | Aug 15 06:37:10 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-28657407-e427-41bd-9106-d81fad236440 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1542875217 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_init_fail.1542875217 |
Directory | /workspace/186.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/186.otp_ctrl_parallel_lc_esc.520879531 |
Short name | T1056 |
Test name | |
Test status | |
Simulation time | 639741414 ps |
CPU time | 10.7 seconds |
Started | Aug 15 06:37:04 PM PDT 24 |
Finished | Aug 15 06:37:15 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-a77da2e5-bf3d-4c37-9eaa-8be542eac32e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=520879531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_parallel_lc_esc.520879531 |
Directory | /workspace/186.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/187.otp_ctrl_init_fail.3261575539 |
Short name | T956 |
Test name | |
Test status | |
Simulation time | 567161829 ps |
CPU time | 3.96 seconds |
Started | Aug 15 06:37:05 PM PDT 24 |
Finished | Aug 15 06:37:09 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-cf056900-90ef-4d97-bda5-30cf5a25a308 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3261575539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_init_fail.3261575539 |
Directory | /workspace/187.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/187.otp_ctrl_parallel_lc_esc.827243982 |
Short name | T1047 |
Test name | |
Test status | |
Simulation time | 1392074735 ps |
CPU time | 10.66 seconds |
Started | Aug 15 06:37:07 PM PDT 24 |
Finished | Aug 15 06:37:18 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-718ad408-6fca-4fd8-82a1-e95bd76063bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=827243982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_parallel_lc_esc.827243982 |
Directory | /workspace/187.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/188.otp_ctrl_init_fail.3763216970 |
Short name | T158 |
Test name | |
Test status | |
Simulation time | 371908556 ps |
CPU time | 3.5 seconds |
Started | Aug 15 06:37:14 PM PDT 24 |
Finished | Aug 15 06:37:18 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-37467bf1-67b7-4326-811f-c2aa321a5443 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3763216970 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_init_fail.3763216970 |
Directory | /workspace/188.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/188.otp_ctrl_parallel_lc_esc.1491425042 |
Short name | T253 |
Test name | |
Test status | |
Simulation time | 552900894 ps |
CPU time | 7.61 seconds |
Started | Aug 15 06:37:08 PM PDT 24 |
Finished | Aug 15 06:37:15 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-6448c0c1-26a7-403a-94cf-7b85d87e9f70 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1491425042 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_parallel_lc_esc.1491425042 |
Directory | /workspace/188.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/189.otp_ctrl_init_fail.1374411830 |
Short name | T60 |
Test name | |
Test status | |
Simulation time | 174205137 ps |
CPU time | 4.15 seconds |
Started | Aug 15 06:37:04 PM PDT 24 |
Finished | Aug 15 06:37:08 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-59a65ed0-cab5-4044-abfc-233ece1d9a2b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1374411830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_init_fail.1374411830 |
Directory | /workspace/189.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/189.otp_ctrl_parallel_lc_esc.806106887 |
Short name | T966 |
Test name | |
Test status | |
Simulation time | 188623150 ps |
CPU time | 3.77 seconds |
Started | Aug 15 06:37:05 PM PDT 24 |
Finished | Aug 15 06:37:09 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-17ad12b6-c25f-4e95-976f-57c28ef586b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=806106887 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_parallel_lc_esc.806106887 |
Directory | /workspace/189.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_alert_test.183145979 |
Short name | T420 |
Test name | |
Test status | |
Simulation time | 94703395 ps |
CPU time | 1.6 seconds |
Started | Aug 15 06:35:07 PM PDT 24 |
Finished | Aug 15 06:35:09 PM PDT 24 |
Peak memory | 240560 kb |
Host | smart-ef781767-34d4-460c-a520-6d24050a2089 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=183145979 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_alert_test.183145979 |
Directory | /workspace/19.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_dai_errs.4228364501 |
Short name | T388 |
Test name | |
Test status | |
Simulation time | 18542889805 ps |
CPU time | 38.71 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:52 PM PDT 24 |
Peak memory | 251380 kb |
Host | smart-33092518-00fe-4d09-b2a7-d2963eafe39a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4228364501 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_errs.4228364501 |
Directory | /workspace/19.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_dai_lock.1429520922 |
Short name | T850 |
Test name | |
Test status | |
Simulation time | 391457442 ps |
CPU time | 14.12 seconds |
Started | Aug 15 06:35:06 PM PDT 24 |
Finished | Aug 15 06:35:20 PM PDT 24 |
Peak memory | 242844 kb |
Host | smart-98aff72b-a93c-4ec7-8bdd-b3fe149e2b0a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1429520922 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_lock.1429520922 |
Directory | /workspace/19.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_init_fail.1913015474 |
Short name | T569 |
Test name | |
Test status | |
Simulation time | 107387413 ps |
CPU time | 4.39 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:15 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-1003ea4d-9da6-42eb-9655-9e762e62f243 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1913015474 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_init_fail.1913015474 |
Directory | /workspace/19.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_macro_errs.2909477069 |
Short name | T802 |
Test name | |
Test status | |
Simulation time | 635151472 ps |
CPU time | 8.41 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:24 PM PDT 24 |
Peak memory | 242628 kb |
Host | smart-5afec546-92cc-4bcd-b1f4-24150394344c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2909477069 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_macro_errs.2909477069 |
Directory | /workspace/19.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_key_req.635038832 |
Short name | T2 |
Test name | |
Test status | |
Simulation time | 418257317 ps |
CPU time | 10.57 seconds |
Started | Aug 15 06:35:05 PM PDT 24 |
Finished | Aug 15 06:35:16 PM PDT 24 |
Peak memory | 249080 kb |
Host | smart-f5bc2b97-2688-4945-90d8-5a24a472b68e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=635038832 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_key_req.635038832 |
Directory | /workspace/19.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_lc_esc.3123942261 |
Short name | T461 |
Test name | |
Test status | |
Simulation time | 558945974 ps |
CPU time | 7.33 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:35:21 PM PDT 24 |
Peak memory | 242148 kb |
Host | smart-c05e59df-f505-4aa3-99cd-efccd8c8d4eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3123942261 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_esc.3123942261 |
Directory | /workspace/19.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_lc_req.106461686 |
Short name | T1059 |
Test name | |
Test status | |
Simulation time | 316224705 ps |
CPU time | 8.79 seconds |
Started | Aug 15 06:35:05 PM PDT 24 |
Finished | Aug 15 06:35:14 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-8f2341fb-a5e2-4f5f-9236-c78a5a9cf58a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=106461686 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_req.106461686 |
Directory | /workspace/19.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_regwen.1229905515 |
Short name | T997 |
Test name | |
Test status | |
Simulation time | 458651208 ps |
CPU time | 10.84 seconds |
Started | Aug 15 06:35:06 PM PDT 24 |
Finished | Aug 15 06:35:17 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-cc0205f0-ddcf-41d9-9252-c15d371ac0d0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1229905515 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_regwen.1229905515 |
Directory | /workspace/19.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_smoke.2825586218 |
Short name | T102 |
Test name | |
Test status | |
Simulation time | 655250756 ps |
CPU time | 5.11 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:15 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-1621a0ea-92be-4a7a-9e22-ade31a133fc9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2825586218 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_smoke.2825586218 |
Directory | /workspace/19.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_stress_all_with_rand_reset.2325660731 |
Short name | T299 |
Test name | |
Test status | |
Simulation time | 4231801624 ps |
CPU time | 37.77 seconds |
Started | Aug 15 06:35:06 PM PDT 24 |
Finished | Aug 15 06:35:49 PM PDT 24 |
Peak memory | 249252 kb |
Host | smart-a9e6ec26-e5dc-4247-aa97-c8285638184c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2325660731 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all_with_rand_reset.2325660731 |
Directory | /workspace/19.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_test_access.3218993385 |
Short name | T673 |
Test name | |
Test status | |
Simulation time | 3999535778 ps |
CPU time | 8.63 seconds |
Started | Aug 15 06:35:12 PM PDT 24 |
Finished | Aug 15 06:35:20 PM PDT 24 |
Peak memory | 242884 kb |
Host | smart-7a3d2455-e6af-4553-affb-8da4f88693d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3218993385 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_test_access.3218993385 |
Directory | /workspace/19.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/190.otp_ctrl_init_fail.3123076613 |
Short name | T583 |
Test name | |
Test status | |
Simulation time | 376673794 ps |
CPU time | 3.34 seconds |
Started | Aug 15 06:37:08 PM PDT 24 |
Finished | Aug 15 06:37:11 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-63bc4aaa-1829-4d61-8389-5c6932cd3f21 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3123076613 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_init_fail.3123076613 |
Directory | /workspace/190.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/190.otp_ctrl_parallel_lc_esc.1304244002 |
Short name | T1164 |
Test name | |
Test status | |
Simulation time | 518964254 ps |
CPU time | 11.17 seconds |
Started | Aug 15 06:37:25 PM PDT 24 |
Finished | Aug 15 06:37:36 PM PDT 24 |
Peak memory | 242696 kb |
Host | smart-eb1d2c4c-8b59-4db5-967a-0efe07ccc454 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1304244002 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_parallel_lc_esc.1304244002 |
Directory | /workspace/190.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/191.otp_ctrl_init_fail.784750898 |
Short name | T526 |
Test name | |
Test status | |
Simulation time | 242232378 ps |
CPU time | 4.22 seconds |
Started | Aug 15 06:37:06 PM PDT 24 |
Finished | Aug 15 06:37:11 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-94bc6359-ad7a-496e-9a2b-630e94ce03cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=784750898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_init_fail.784750898 |
Directory | /workspace/191.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/191.otp_ctrl_parallel_lc_esc.1878035207 |
Short name | T1030 |
Test name | |
Test status | |
Simulation time | 446354823 ps |
CPU time | 11.33 seconds |
Started | Aug 15 06:37:05 PM PDT 24 |
Finished | Aug 15 06:37:17 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-4d7e5945-fd9a-4dcf-bf05-a5f6f8f9f284 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1878035207 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_parallel_lc_esc.1878035207 |
Directory | /workspace/191.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/192.otp_ctrl_init_fail.4217709412 |
Short name | T957 |
Test name | |
Test status | |
Simulation time | 104406784 ps |
CPU time | 3.38 seconds |
Started | Aug 15 06:37:03 PM PDT 24 |
Finished | Aug 15 06:37:07 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-27e59406-196b-4e39-b094-a0e3623ea3cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4217709412 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_init_fail.4217709412 |
Directory | /workspace/192.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/192.otp_ctrl_parallel_lc_esc.2146838966 |
Short name | T566 |
Test name | |
Test status | |
Simulation time | 1052887451 ps |
CPU time | 14.19 seconds |
Started | Aug 15 06:37:06 PM PDT 24 |
Finished | Aug 15 06:37:20 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-99a76840-09ba-493f-8f52-e29ef2a77e96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2146838966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_parallel_lc_esc.2146838966 |
Directory | /workspace/192.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/193.otp_ctrl_init_fail.3664528282 |
Short name | T879 |
Test name | |
Test status | |
Simulation time | 165516633 ps |
CPU time | 3.96 seconds |
Started | Aug 15 06:37:11 PM PDT 24 |
Finished | Aug 15 06:37:15 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-a6b6b075-b9f2-426c-862d-a3f882a27df2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3664528282 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_init_fail.3664528282 |
Directory | /workspace/193.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/193.otp_ctrl_parallel_lc_esc.631043254 |
Short name | T621 |
Test name | |
Test status | |
Simulation time | 345459661 ps |
CPU time | 10.12 seconds |
Started | Aug 15 06:37:13 PM PDT 24 |
Finished | Aug 15 06:37:24 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-7f84f186-b345-4034-85aa-58a68f028651 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=631043254 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_parallel_lc_esc.631043254 |
Directory | /workspace/193.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/194.otp_ctrl_init_fail.1743483390 |
Short name | T423 |
Test name | |
Test status | |
Simulation time | 94238556 ps |
CPU time | 3.67 seconds |
Started | Aug 15 06:37:07 PM PDT 24 |
Finished | Aug 15 06:37:11 PM PDT 24 |
Peak memory | 242720 kb |
Host | smart-77f386ac-77a2-4ed8-8b93-ab54c40d84c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1743483390 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_init_fail.1743483390 |
Directory | /workspace/194.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/194.otp_ctrl_parallel_lc_esc.1649896513 |
Short name | T255 |
Test name | |
Test status | |
Simulation time | 3031776749 ps |
CPU time | 8.07 seconds |
Started | Aug 15 06:37:07 PM PDT 24 |
Finished | Aug 15 06:37:16 PM PDT 24 |
Peak memory | 242828 kb |
Host | smart-1f249cc0-a766-4724-880f-f167225e095f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1649896513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_parallel_lc_esc.1649896513 |
Directory | /workspace/194.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/195.otp_ctrl_init_fail.1175220819 |
Short name | T635 |
Test name | |
Test status | |
Simulation time | 449714980 ps |
CPU time | 3.05 seconds |
Started | Aug 15 06:37:05 PM PDT 24 |
Finished | Aug 15 06:37:08 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-06566214-ea40-4fd4-b446-73f4c26d3159 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1175220819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_init_fail.1175220819 |
Directory | /workspace/195.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/195.otp_ctrl_parallel_lc_esc.1497852270 |
Short name | T1020 |
Test name | |
Test status | |
Simulation time | 745301890 ps |
CPU time | 6.27 seconds |
Started | Aug 15 06:37:07 PM PDT 24 |
Finished | Aug 15 06:37:14 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-7381b6c5-945c-4aa9-8243-3420e3cd2f99 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1497852270 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_parallel_lc_esc.1497852270 |
Directory | /workspace/195.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/196.otp_ctrl_init_fail.3126680895 |
Short name | T645 |
Test name | |
Test status | |
Simulation time | 227277941 ps |
CPU time | 4.64 seconds |
Started | Aug 15 06:37:07 PM PDT 24 |
Finished | Aug 15 06:37:12 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-ac972442-c461-42bb-bf5f-6550985750d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3126680895 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_init_fail.3126680895 |
Directory | /workspace/196.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/197.otp_ctrl_init_fail.3690103388 |
Short name | T794 |
Test name | |
Test status | |
Simulation time | 257743177 ps |
CPU time | 4.37 seconds |
Started | Aug 15 06:37:08 PM PDT 24 |
Finished | Aug 15 06:37:12 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-9eed7d0c-9165-46f3-9062-c17816e617d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3690103388 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_init_fail.3690103388 |
Directory | /workspace/197.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/197.otp_ctrl_parallel_lc_esc.2724366526 |
Short name | T946 |
Test name | |
Test status | |
Simulation time | 335246378 ps |
CPU time | 8.08 seconds |
Started | Aug 15 06:37:09 PM PDT 24 |
Finished | Aug 15 06:37:17 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-15464990-c6d5-46cb-800c-0c8eacb64b54 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2724366526 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_parallel_lc_esc.2724366526 |
Directory | /workspace/197.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/198.otp_ctrl_init_fail.1887159186 |
Short name | T894 |
Test name | |
Test status | |
Simulation time | 174823004 ps |
CPU time | 4.59 seconds |
Started | Aug 15 06:37:08 PM PDT 24 |
Finished | Aug 15 06:37:13 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-9675412e-c6c2-427c-81b0-b092b2a3546e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1887159186 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_init_fail.1887159186 |
Directory | /workspace/198.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/198.otp_ctrl_parallel_lc_esc.1756027270 |
Short name | T239 |
Test name | |
Test status | |
Simulation time | 2719246631 ps |
CPU time | 11.67 seconds |
Started | Aug 15 06:37:06 PM PDT 24 |
Finished | Aug 15 06:37:18 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-3e0d5287-2abd-41e5-9a6e-46ca516172a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1756027270 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_parallel_lc_esc.1756027270 |
Directory | /workspace/198.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/199.otp_ctrl_parallel_lc_esc.615304753 |
Short name | T636 |
Test name | |
Test status | |
Simulation time | 518702098 ps |
CPU time | 13.71 seconds |
Started | Aug 15 06:37:05 PM PDT 24 |
Finished | Aug 15 06:37:19 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-56dfd019-f667-43c8-9da0-5185a87ab0f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=615304753 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_parallel_lc_esc.615304753 |
Directory | /workspace/199.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_alert_test.484304579 |
Short name | T953 |
Test name | |
Test status | |
Simulation time | 142086519 ps |
CPU time | 1.86 seconds |
Started | Aug 15 06:34:24 PM PDT 24 |
Finished | Aug 15 06:34:26 PM PDT 24 |
Peak memory | 240672 kb |
Host | smart-83275933-be7d-4b53-98bc-d2c28c4451b2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=484304579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_alert_test.484304579 |
Directory | /workspace/2.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_background_chks.4228806126 |
Short name | T831 |
Test name | |
Test status | |
Simulation time | 1118655220 ps |
CPU time | 20.29 seconds |
Started | Aug 15 06:34:21 PM PDT 24 |
Finished | Aug 15 06:34:41 PM PDT 24 |
Peak memory | 243000 kb |
Host | smart-f8e81d69-970f-430e-be6f-2fc5a5668df1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4228806126 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_background_chks.4228806126 |
Directory | /workspace/2.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_dai_errs.3956922359 |
Short name | T902 |
Test name | |
Test status | |
Simulation time | 313472149 ps |
CPU time | 17.12 seconds |
Started | Aug 15 06:34:27 PM PDT 24 |
Finished | Aug 15 06:34:44 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-8d85c3b4-c606-4db5-9dbb-45cafc53dd30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3956922359 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_errs.3956922359 |
Directory | /workspace/2.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_dai_lock.2408586580 |
Short name | T458 |
Test name | |
Test status | |
Simulation time | 1435799298 ps |
CPU time | 27.69 seconds |
Started | Aug 15 06:34:34 PM PDT 24 |
Finished | Aug 15 06:35:02 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-bf7f0187-5e4f-4975-9855-6fd10ac3c79f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2408586580 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_lock.2408586580 |
Directory | /workspace/2.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_init_fail.1577307493 |
Short name | T735 |
Test name | |
Test status | |
Simulation time | 305701627 ps |
CPU time | 3.94 seconds |
Started | Aug 15 06:34:35 PM PDT 24 |
Finished | Aug 15 06:34:39 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-58a91e76-abcd-4408-b208-16efafc5b62a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1577307493 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_init_fail.1577307493 |
Directory | /workspace/2.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_macro_errs.1715996639 |
Short name | T1140 |
Test name | |
Test status | |
Simulation time | 838179120 ps |
CPU time | 14.33 seconds |
Started | Aug 15 06:34:25 PM PDT 24 |
Finished | Aug 15 06:34:39 PM PDT 24 |
Peak memory | 244408 kb |
Host | smart-9bab2b24-a9a5-4be3-a086-5d7b6620c89e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1715996639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_macro_errs.1715996639 |
Directory | /workspace/2.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_key_req.2158703450 |
Short name | T244 |
Test name | |
Test status | |
Simulation time | 20237908123 ps |
CPU time | 41.45 seconds |
Started | Aug 15 06:34:40 PM PDT 24 |
Finished | Aug 15 06:35:21 PM PDT 24 |
Peak memory | 243956 kb |
Host | smart-9fbd9f4d-034b-439f-8b41-b8f6c94d3ac0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2158703450 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_key_req.2158703450 |
Directory | /workspace/2.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_lc_esc.3407359446 |
Short name | T969 |
Test name | |
Test status | |
Simulation time | 882689859 ps |
CPU time | 11.73 seconds |
Started | Aug 15 06:34:23 PM PDT 24 |
Finished | Aug 15 06:34:35 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-9ba3f7c3-4b72-4e12-8f19-50eb09c7b313 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3407359446 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_esc.3407359446 |
Directory | /workspace/2.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_lc_req.2858981750 |
Short name | T989 |
Test name | |
Test status | |
Simulation time | 284419190 ps |
CPU time | 6.56 seconds |
Started | Aug 15 06:34:21 PM PDT 24 |
Finished | Aug 15 06:34:28 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-a6c79147-8dd4-4c58-b7a6-c184a2a1d7da |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2858981750 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_req.2858981750 |
Directory | /workspace/2.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_regwen.53399594 |
Short name | T1066 |
Test name | |
Test status | |
Simulation time | 293054666 ps |
CPU time | 8.56 seconds |
Started | Aug 15 06:34:35 PM PDT 24 |
Finished | Aug 15 06:34:43 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-52275838-5768-4feb-8e09-5e9b14f4fae9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=53399594 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_regwen.53399594 |
Directory | /workspace/2.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_sec_cm.2195503916 |
Short name | T234 |
Test name | |
Test status | |
Simulation time | 173958825317 ps |
CPU time | 198.44 seconds |
Started | Aug 15 06:34:39 PM PDT 24 |
Finished | Aug 15 06:37:57 PM PDT 24 |
Peak memory | 280072 kb |
Host | smart-19b47a44-71af-4cc5-950e-08d827a6a623 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2195503916 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_sec_cm.2195503916 |
Directory | /workspace/2.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_smoke.1703803479 |
Short name | T809 |
Test name | |
Test status | |
Simulation time | 120356513 ps |
CPU time | 3.2 seconds |
Started | Aug 15 06:34:25 PM PDT 24 |
Finished | Aug 15 06:34:29 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-7f8a4945-5eb0-4deb-aee3-2414825f9dad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1703803479 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_smoke.1703803479 |
Directory | /workspace/2.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_test_access.4224394680 |
Short name | T525 |
Test name | |
Test status | |
Simulation time | 1105868145 ps |
CPU time | 14.74 seconds |
Started | Aug 15 06:34:36 PM PDT 24 |
Finished | Aug 15 06:34:51 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-058b1d90-6929-4820-a3fa-24a2affb3113 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4224394680 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_test_access.4224394680 |
Directory | /workspace/2.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_alert_test.57790254 |
Short name | T827 |
Test name | |
Test status | |
Simulation time | 623148116 ps |
CPU time | 1.93 seconds |
Started | Aug 15 06:35:05 PM PDT 24 |
Finished | Aug 15 06:35:07 PM PDT 24 |
Peak memory | 240968 kb |
Host | smart-a46f6543-43b7-48a6-832a-4d71ebf6e306 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=57790254 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_alert_test.57790254 |
Directory | /workspace/20.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_check_fail.1943535212 |
Short name | T105 |
Test name | |
Test status | |
Simulation time | 5077392503 ps |
CPU time | 22.76 seconds |
Started | Aug 15 06:35:17 PM PDT 24 |
Finished | Aug 15 06:35:40 PM PDT 24 |
Peak memory | 243364 kb |
Host | smart-1d5b71b1-ca66-453d-9cd2-1f574200e63a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1943535212 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_check_fail.1943535212 |
Directory | /workspace/20.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_dai_errs.3496025391 |
Short name | T366 |
Test name | |
Test status | |
Simulation time | 217449698 ps |
CPU time | 11.37 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:22 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-771a2fcc-2178-4af1-be07-516a1710d201 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3496025391 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_errs.3496025391 |
Directory | /workspace/20.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_dai_lock.1643757749 |
Short name | T212 |
Test name | |
Test status | |
Simulation time | 1307688082 ps |
CPU time | 24.57 seconds |
Started | Aug 15 06:35:16 PM PDT 24 |
Finished | Aug 15 06:35:41 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-4c2892e4-7191-466e-9334-b9f7696c558d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1643757749 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_lock.1643757749 |
Directory | /workspace/20.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_init_fail.595272945 |
Short name | T680 |
Test name | |
Test status | |
Simulation time | 277460882 ps |
CPU time | 4.79 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:35:19 PM PDT 24 |
Peak memory | 242716 kb |
Host | smart-a6ed9897-687c-41f2-9635-4cfb4992c155 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=595272945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_init_fail.595272945 |
Directory | /workspace/20.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_macro_errs.1633201728 |
Short name | T222 |
Test name | |
Test status | |
Simulation time | 780610471 ps |
CPU time | 10.13 seconds |
Started | Aug 15 06:35:16 PM PDT 24 |
Finished | Aug 15 06:35:27 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-0234381a-c99f-4445-a510-227166f86816 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1633201728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_macro_errs.1633201728 |
Directory | /workspace/20.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_key_req.2369016999 |
Short name | T215 |
Test name | |
Test status | |
Simulation time | 183522525 ps |
CPU time | 4.89 seconds |
Started | Aug 15 06:35:05 PM PDT 24 |
Finished | Aug 15 06:35:10 PM PDT 24 |
Peak memory | 249056 kb |
Host | smart-f56c66e1-a72d-47b3-ad40-d713931fa122 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2369016999 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_key_req.2369016999 |
Directory | /workspace/20.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_lc_esc.413230184 |
Short name | T1125 |
Test name | |
Test status | |
Simulation time | 786486566 ps |
CPU time | 9.78 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:23 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-9d12f020-e3e6-4fa0-a259-ebc3aefa3a2d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=413230184 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_esc.413230184 |
Directory | /workspace/20.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_lc_req.2436445339 |
Short name | T885 |
Test name | |
Test status | |
Simulation time | 387769089 ps |
CPU time | 3.41 seconds |
Started | Aug 15 06:35:08 PM PDT 24 |
Finished | Aug 15 06:35:12 PM PDT 24 |
Peak memory | 247644 kb |
Host | smart-fa80819a-c19e-4fb2-8efc-51381879219b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2436445339 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_req.2436445339 |
Directory | /workspace/20.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_regwen.4052758489 |
Short name | T341 |
Test name | |
Test status | |
Simulation time | 3687560706 ps |
CPU time | 14.38 seconds |
Started | Aug 15 06:35:21 PM PDT 24 |
Finished | Aug 15 06:35:36 PM PDT 24 |
Peak memory | 243212 kb |
Host | smart-ab1d707e-1016-4910-8edf-9469ef5a4aeb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4052758489 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_regwen.4052758489 |
Directory | /workspace/20.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_smoke.2474085652 |
Short name | T519 |
Test name | |
Test status | |
Simulation time | 429012780 ps |
CPU time | 6.72 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:17 PM PDT 24 |
Peak memory | 242776 kb |
Host | smart-7a90456e-ddd3-4ca6-8667-d692f9395600 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2474085652 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_smoke.2474085652 |
Directory | /workspace/20.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_stress_all_with_rand_reset.3489843029 |
Short name | T57 |
Test name | |
Test status | |
Simulation time | 4580396658 ps |
CPU time | 85.01 seconds |
Started | Aug 15 06:35:12 PM PDT 24 |
Finished | Aug 15 06:36:38 PM PDT 24 |
Peak memory | 249300 kb |
Host | smart-1dad21a1-544f-4685-bbe0-bf50b512058f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3489843029 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all_with_rand_reset.3489843029 |
Directory | /workspace/20.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_test_access.2656100839 |
Short name | T955 |
Test name | |
Test status | |
Simulation time | 2036247484 ps |
CPU time | 19.95 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:30 PM PDT 24 |
Peak memory | 249020 kb |
Host | smart-c57520fa-340e-4e73-b5cb-65c24d77554e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2656100839 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_test_access.2656100839 |
Directory | /workspace/20.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/200.otp_ctrl_init_fail.1715894812 |
Short name | T793 |
Test name | |
Test status | |
Simulation time | 117780470 ps |
CPU time | 3.42 seconds |
Started | Aug 15 06:37:06 PM PDT 24 |
Finished | Aug 15 06:37:09 PM PDT 24 |
Peak memory | 242716 kb |
Host | smart-a13dd7ee-e6e1-490e-aab9-81ee660fde8f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1715894812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 200.otp_ctrl_init_fail.1715894812 |
Directory | /workspace/200.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/201.otp_ctrl_init_fail.3925627969 |
Short name | T514 |
Test name | |
Test status | |
Simulation time | 117093001 ps |
CPU time | 4.35 seconds |
Started | Aug 15 06:37:04 PM PDT 24 |
Finished | Aug 15 06:37:09 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-0d20dcad-5986-43bd-8138-cd9433b30658 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3925627969 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 201.otp_ctrl_init_fail.3925627969 |
Directory | /workspace/201.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/202.otp_ctrl_init_fail.1718545204 |
Short name | T457 |
Test name | |
Test status | |
Simulation time | 111562986 ps |
CPU time | 3.24 seconds |
Started | Aug 15 06:37:08 PM PDT 24 |
Finished | Aug 15 06:37:12 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-c34d8d57-6f05-4f91-8b9e-aceec94b258a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1718545204 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 202.otp_ctrl_init_fail.1718545204 |
Directory | /workspace/202.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/203.otp_ctrl_init_fail.2487332296 |
Short name | T443 |
Test name | |
Test status | |
Simulation time | 123388048 ps |
CPU time | 3.63 seconds |
Started | Aug 15 06:37:06 PM PDT 24 |
Finished | Aug 15 06:37:10 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-cccf6e9e-d86f-4740-830f-6f67d65a905f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2487332296 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 203.otp_ctrl_init_fail.2487332296 |
Directory | /workspace/203.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/204.otp_ctrl_init_fail.2598282852 |
Short name | T1154 |
Test name | |
Test status | |
Simulation time | 332958214 ps |
CPU time | 4.58 seconds |
Started | Aug 15 06:37:19 PM PDT 24 |
Finished | Aug 15 06:37:24 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-bd9a88b3-e19e-4a60-a11a-f826486890d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2598282852 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 204.otp_ctrl_init_fail.2598282852 |
Directory | /workspace/204.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/205.otp_ctrl_init_fail.2707041105 |
Short name | T1053 |
Test name | |
Test status | |
Simulation time | 380220670 ps |
CPU time | 3.46 seconds |
Started | Aug 15 06:37:06 PM PDT 24 |
Finished | Aug 15 06:37:10 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-64e8a15a-9895-428c-979c-5661550a7053 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2707041105 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 205.otp_ctrl_init_fail.2707041105 |
Directory | /workspace/205.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/207.otp_ctrl_init_fail.1986591253 |
Short name | T47 |
Test name | |
Test status | |
Simulation time | 2152375078 ps |
CPU time | 7.48 seconds |
Started | Aug 15 06:37:14 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-400a43c6-50bf-416a-b8ae-16a4de2a831d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1986591253 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 207.otp_ctrl_init_fail.1986591253 |
Directory | /workspace/207.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/208.otp_ctrl_init_fail.3824145006 |
Short name | T67 |
Test name | |
Test status | |
Simulation time | 191304116 ps |
CPU time | 4.14 seconds |
Started | Aug 15 06:37:24 PM PDT 24 |
Finished | Aug 15 06:37:28 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-99b694b3-1bff-490d-be6f-4d74f189170c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3824145006 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 208.otp_ctrl_init_fail.3824145006 |
Directory | /workspace/208.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/209.otp_ctrl_init_fail.4124442671 |
Short name | T672 |
Test name | |
Test status | |
Simulation time | 146104182 ps |
CPU time | 3.89 seconds |
Started | Aug 15 06:37:10 PM PDT 24 |
Finished | Aug 15 06:37:14 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-a64c8a3b-f02a-4ea6-82f2-5596384aa99b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4124442671 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 209.otp_ctrl_init_fail.4124442671 |
Directory | /workspace/209.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_alert_test.4068341961 |
Short name | T460 |
Test name | |
Test status | |
Simulation time | 76128482 ps |
CPU time | 1.58 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:17 PM PDT 24 |
Peak memory | 240832 kb |
Host | smart-c03c03c3-e88b-4491-b012-6673dec65c8a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4068341961 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_alert_test.4068341961 |
Directory | /workspace/21.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_check_fail.534735880 |
Short name | T691 |
Test name | |
Test status | |
Simulation time | 1443535729 ps |
CPU time | 17.36 seconds |
Started | Aug 15 06:35:04 PM PDT 24 |
Finished | Aug 15 06:35:21 PM PDT 24 |
Peak memory | 243560 kb |
Host | smart-0eb9b183-f14a-4ccf-a8ab-e7f971bf25f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=534735880 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_check_fail.534735880 |
Directory | /workspace/21.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_dai_errs.3141214765 |
Short name | T694 |
Test name | |
Test status | |
Simulation time | 11994352523 ps |
CPU time | 24.11 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:38 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-687e41de-fe1f-4983-9f9b-fb2b4d12478b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3141214765 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_errs.3141214765 |
Directory | /workspace/21.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_dai_lock.825374635 |
Short name | T934 |
Test name | |
Test status | |
Simulation time | 418303475 ps |
CPU time | 6.08 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:35:21 PM PDT 24 |
Peak memory | 242876 kb |
Host | smart-108798ff-fcf5-4051-8cb9-6fe32e8fad51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=825374635 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_lock.825374635 |
Directory | /workspace/21.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_init_fail.2057961125 |
Short name | T577 |
Test name | |
Test status | |
Simulation time | 1670622369 ps |
CPU time | 4.84 seconds |
Started | Aug 15 06:35:03 PM PDT 24 |
Finished | Aug 15 06:35:08 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-5241b8b0-a54f-4532-9259-b36d859cdb78 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2057961125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_init_fail.2057961125 |
Directory | /workspace/21.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_macro_errs.1075251434 |
Short name | T317 |
Test name | |
Test status | |
Simulation time | 325552271 ps |
CPU time | 9.28 seconds |
Started | Aug 15 06:35:17 PM PDT 24 |
Finished | Aug 15 06:35:26 PM PDT 24 |
Peak memory | 243408 kb |
Host | smart-95da4200-2120-4b6f-969c-b64119ba3a2f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1075251434 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_macro_errs.1075251434 |
Directory | /workspace/21.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_key_req.3141967736 |
Short name | T686 |
Test name | |
Test status | |
Simulation time | 200182488 ps |
CPU time | 5.46 seconds |
Started | Aug 15 06:35:05 PM PDT 24 |
Finished | Aug 15 06:35:11 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-a54a0650-ac59-403c-9218-8db4e37db1b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3141967736 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_key_req.3141967736 |
Directory | /workspace/21.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_lc_esc.1765303371 |
Short name | T896 |
Test name | |
Test status | |
Simulation time | 1986630945 ps |
CPU time | 3.19 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:13 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-e82d35c9-2ff0-4b1f-909a-0982a35b3ba5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1765303371 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_esc.1765303371 |
Directory | /workspace/21.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_lc_req.1010936416 |
Short name | T950 |
Test name | |
Test status | |
Simulation time | 699030126 ps |
CPU time | 21.7 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:31 PM PDT 24 |
Peak memory | 249004 kb |
Host | smart-7cd3b5db-e116-47ad-a50e-1a3089362a10 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1010936416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_req.1010936416 |
Directory | /workspace/21.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_regwen.1316852479 |
Short name | T454 |
Test name | |
Test status | |
Simulation time | 159079188 ps |
CPU time | 4.75 seconds |
Started | Aug 15 06:35:08 PM PDT 24 |
Finished | Aug 15 06:35:13 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-8f44722d-cfc2-4cd4-a3ed-0cd2f5850482 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1316852479 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_regwen.1316852479 |
Directory | /workspace/21.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_smoke.1192122498 |
Short name | T1123 |
Test name | |
Test status | |
Simulation time | 2016711819 ps |
CPU time | 4.69 seconds |
Started | Aug 15 06:35:11 PM PDT 24 |
Finished | Aug 15 06:35:16 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-6cf2e855-4806-4c5b-bc50-2fbb64fb1780 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1192122498 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_smoke.1192122498 |
Directory | /workspace/21.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_stress_all.600059730 |
Short name | T845 |
Test name | |
Test status | |
Simulation time | 4354021884 ps |
CPU time | 158.68 seconds |
Started | Aug 15 06:35:15 PM PDT 24 |
Finished | Aug 15 06:37:54 PM PDT 24 |
Peak memory | 257276 kb |
Host | smart-1b687ef6-c08e-444f-9271-a745d114d067 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=600059730 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_stress_all. 600059730 |
Directory | /workspace/21.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_test_access.160330649 |
Short name | T94 |
Test name | |
Test status | |
Simulation time | 11380610395 ps |
CPU time | 24.42 seconds |
Started | Aug 15 06:35:17 PM PDT 24 |
Finished | Aug 15 06:35:42 PM PDT 24 |
Peak memory | 242980 kb |
Host | smart-22108cfa-ae4d-4397-8429-880f4e634901 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=160330649 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_test_access.160330649 |
Directory | /workspace/21.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/210.otp_ctrl_init_fail.3377396557 |
Short name | T1147 |
Test name | |
Test status | |
Simulation time | 529520222 ps |
CPU time | 3.69 seconds |
Started | Aug 15 06:37:09 PM PDT 24 |
Finished | Aug 15 06:37:13 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-99195520-0de0-4db7-bbd0-c92c8be4456d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3377396557 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 210.otp_ctrl_init_fail.3377396557 |
Directory | /workspace/210.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/211.otp_ctrl_init_fail.3919015042 |
Short name | T189 |
Test name | |
Test status | |
Simulation time | 387171899 ps |
CPU time | 3.76 seconds |
Started | Aug 15 06:37:05 PM PDT 24 |
Finished | Aug 15 06:37:09 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-1b6e56f8-85e3-4c82-a468-bdc4a0d74ea2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3919015042 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 211.otp_ctrl_init_fail.3919015042 |
Directory | /workspace/211.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/212.otp_ctrl_init_fail.463815684 |
Short name | T767 |
Test name | |
Test status | |
Simulation time | 214190535 ps |
CPU time | 3.91 seconds |
Started | Aug 15 06:37:20 PM PDT 24 |
Finished | Aug 15 06:37:24 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-256c5e56-1918-48bf-a4a1-ebd0364dba4b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=463815684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 212.otp_ctrl_init_fail.463815684 |
Directory | /workspace/212.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/213.otp_ctrl_init_fail.2123801104 |
Short name | T467 |
Test name | |
Test status | |
Simulation time | 1652738839 ps |
CPU time | 5.98 seconds |
Started | Aug 15 06:37:08 PM PDT 24 |
Finished | Aug 15 06:37:14 PM PDT 24 |
Peak memory | 242744 kb |
Host | smart-922b210b-40da-4c5f-954b-bc3c2e0b350a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2123801104 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 213.otp_ctrl_init_fail.2123801104 |
Directory | /workspace/213.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/214.otp_ctrl_init_fail.451867665 |
Short name | T1155 |
Test name | |
Test status | |
Simulation time | 158322108 ps |
CPU time | 5.04 seconds |
Started | Aug 15 06:37:04 PM PDT 24 |
Finished | Aug 15 06:37:10 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-ef13e261-3013-403e-8413-f0ea7a4ad71b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=451867665 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 214.otp_ctrl_init_fail.451867665 |
Directory | /workspace/214.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/215.otp_ctrl_init_fail.1975317494 |
Short name | T65 |
Test name | |
Test status | |
Simulation time | 289050840 ps |
CPU time | 3.85 seconds |
Started | Aug 15 06:37:09 PM PDT 24 |
Finished | Aug 15 06:37:13 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-a2a7a697-d036-4317-9cf5-0af853525cf2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1975317494 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 215.otp_ctrl_init_fail.1975317494 |
Directory | /workspace/215.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/216.otp_ctrl_init_fail.1105761996 |
Short name | T590 |
Test name | |
Test status | |
Simulation time | 403803517 ps |
CPU time | 3.24 seconds |
Started | Aug 15 06:37:14 PM PDT 24 |
Finished | Aug 15 06:37:18 PM PDT 24 |
Peak memory | 242216 kb |
Host | smart-c41d3ede-07b0-4537-952e-4b88be3f7d5b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1105761996 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 216.otp_ctrl_init_fail.1105761996 |
Directory | /workspace/216.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/217.otp_ctrl_init_fail.3216191586 |
Short name | T750 |
Test name | |
Test status | |
Simulation time | 466894948 ps |
CPU time | 5.11 seconds |
Started | Aug 15 06:37:30 PM PDT 24 |
Finished | Aug 15 06:37:36 PM PDT 24 |
Peak memory | 242716 kb |
Host | smart-eade6054-4e0b-4d84-9c1a-735862981cb6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3216191586 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 217.otp_ctrl_init_fail.3216191586 |
Directory | /workspace/217.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/218.otp_ctrl_init_fail.3571719613 |
Short name | T416 |
Test name | |
Test status | |
Simulation time | 283527685 ps |
CPU time | 3.93 seconds |
Started | Aug 15 06:37:16 PM PDT 24 |
Finished | Aug 15 06:37:20 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-dc34ed34-ac45-44cf-8d72-ab36941ba3e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3571719613 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 218.otp_ctrl_init_fail.3571719613 |
Directory | /workspace/218.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/219.otp_ctrl_init_fail.145734207 |
Short name | T417 |
Test name | |
Test status | |
Simulation time | 366903065 ps |
CPU time | 4.71 seconds |
Started | Aug 15 06:37:22 PM PDT 24 |
Finished | Aug 15 06:37:27 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-4028a2d7-347b-44cf-ae6a-23ebd0a617a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=145734207 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 219.otp_ctrl_init_fail.145734207 |
Directory | /workspace/219.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_alert_test.1842108038 |
Short name | T1130 |
Test name | |
Test status | |
Simulation time | 880840109 ps |
CPU time | 2.27 seconds |
Started | Aug 15 06:35:15 PM PDT 24 |
Finished | Aug 15 06:35:17 PM PDT 24 |
Peak memory | 240576 kb |
Host | smart-ced1263c-f3ce-431b-abcf-87ec7c3dd252 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1842108038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_alert_test.1842108038 |
Directory | /workspace/22.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_dai_errs.780808998 |
Short name | T315 |
Test name | |
Test status | |
Simulation time | 1359445714 ps |
CPU time | 25.21 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:38 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-421383e0-e932-4d92-b797-9accbf4f9e17 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=780808998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_errs.780808998 |
Directory | /workspace/22.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_dai_lock.3088096524 |
Short name | T96 |
Test name | |
Test status | |
Simulation time | 14479014224 ps |
CPU time | 118.93 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:37:13 PM PDT 24 |
Peak memory | 249148 kb |
Host | smart-b0f7bee6-6b7d-4265-a295-2ca97305c94d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3088096524 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_lock.3088096524 |
Directory | /workspace/22.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_init_fail.3610114926 |
Short name | T1092 |
Test name | |
Test status | |
Simulation time | 120465480 ps |
CPU time | 4.46 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:14 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-c74c59c7-61cb-4119-9909-f4d872689370 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3610114926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_init_fail.3610114926 |
Directory | /workspace/22.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_macro_errs.1705474104 |
Short name | T823 |
Test name | |
Test status | |
Simulation time | 4063449220 ps |
CPU time | 21.79 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:35 PM PDT 24 |
Peak memory | 248804 kb |
Host | smart-5d9c944e-193d-4d3e-a508-e61713907e7e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1705474104 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_macro_errs.1705474104 |
Directory | /workspace/22.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_key_req.3035571909 |
Short name | T98 |
Test name | |
Test status | |
Simulation time | 788040177 ps |
CPU time | 16.24 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:35:32 PM PDT 24 |
Peak memory | 242812 kb |
Host | smart-0f6c2816-8905-454d-902a-79d4b1052182 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3035571909 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_key_req.3035571909 |
Directory | /workspace/22.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_lc_esc.2989959041 |
Short name | T844 |
Test name | |
Test status | |
Simulation time | 325440358 ps |
CPU time | 8.85 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:22 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-545f639b-e61c-4ad6-b86b-eea4f1fcb89e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2989959041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_esc.2989959041 |
Directory | /workspace/22.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_lc_req.2473896409 |
Short name | T888 |
Test name | |
Test status | |
Simulation time | 1436966112 ps |
CPU time | 21.72 seconds |
Started | Aug 15 06:35:06 PM PDT 24 |
Finished | Aug 15 06:35:28 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-f9598b2b-267a-4644-971a-ad05ac24286c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2473896409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_req.2473896409 |
Directory | /workspace/22.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_regwen.1124154351 |
Short name | T758 |
Test name | |
Test status | |
Simulation time | 444054314 ps |
CPU time | 6.94 seconds |
Started | Aug 15 06:35:06 PM PDT 24 |
Finished | Aug 15 06:35:13 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-66b3e5ab-d2a0-4663-a2b0-b06d705032b2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1124154351 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_regwen.1124154351 |
Directory | /workspace/22.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_smoke.3698829459 |
Short name | T825 |
Test name | |
Test status | |
Simulation time | 2086967028 ps |
CPU time | 4.68 seconds |
Started | Aug 15 06:35:07 PM PDT 24 |
Finished | Aug 15 06:35:12 PM PDT 24 |
Peak memory | 242760 kb |
Host | smart-cd39ad87-8e25-4f72-9ba3-9a94f5c1176c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3698829459 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_smoke.3698829459 |
Directory | /workspace/22.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_stress_all.3755381084 |
Short name | T742 |
Test name | |
Test status | |
Simulation time | 59879113779 ps |
CPU time | 177.69 seconds |
Started | Aug 15 06:35:12 PM PDT 24 |
Finished | Aug 15 06:38:10 PM PDT 24 |
Peak memory | 257396 kb |
Host | smart-efeb8dbd-e0b3-427d-a6db-8c4c0d6b358e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3755381084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all .3755381084 |
Directory | /workspace/22.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_stress_all_with_rand_reset.1301528028 |
Short name | T1013 |
Test name | |
Test status | |
Simulation time | 10698941403 ps |
CPU time | 167.84 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:37:58 PM PDT 24 |
Peak memory | 263280 kb |
Host | smart-da38858a-599d-4597-b7f9-580d3672211f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1301528028 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all_with_rand_reset.1301528028 |
Directory | /workspace/22.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_test_access.3270099653 |
Short name | T1044 |
Test name | |
Test status | |
Simulation time | 368780064 ps |
CPU time | 5.73 seconds |
Started | Aug 15 06:35:07 PM PDT 24 |
Finished | Aug 15 06:35:13 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-50962a26-b54c-4ec5-be51-56a9fbdf4700 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3270099653 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_test_access.3270099653 |
Directory | /workspace/22.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/220.otp_ctrl_init_fail.3742494776 |
Short name | T1101 |
Test name | |
Test status | |
Simulation time | 1886200051 ps |
CPU time | 4.83 seconds |
Started | Aug 15 06:37:09 PM PDT 24 |
Finished | Aug 15 06:37:14 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-44da09aa-e649-472b-9f90-c93cfea312a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3742494776 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 220.otp_ctrl_init_fail.3742494776 |
Directory | /workspace/220.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/221.otp_ctrl_init_fail.1799066793 |
Short name | T410 |
Test name | |
Test status | |
Simulation time | 500921302 ps |
CPU time | 4.06 seconds |
Started | Aug 15 06:37:16 PM PDT 24 |
Finished | Aug 15 06:37:20 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-61847b1f-38bd-472b-9c1e-de3d1e895f68 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1799066793 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 221.otp_ctrl_init_fail.1799066793 |
Directory | /workspace/221.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/222.otp_ctrl_init_fail.329811097 |
Short name | T35 |
Test name | |
Test status | |
Simulation time | 2622005847 ps |
CPU time | 8.29 seconds |
Started | Aug 15 06:37:16 PM PDT 24 |
Finished | Aug 15 06:37:24 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-63ddf641-2cb9-44d0-841e-1bc021027865 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=329811097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 222.otp_ctrl_init_fail.329811097 |
Directory | /workspace/222.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/223.otp_ctrl_init_fail.62934962 |
Short name | T181 |
Test name | |
Test status | |
Simulation time | 121492248 ps |
CPU time | 3.59 seconds |
Started | Aug 15 06:37:26 PM PDT 24 |
Finished | Aug 15 06:37:30 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-3d6fa48c-ded9-40c3-83b2-8e16ccc5018f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=62934962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 223.otp_ctrl_init_fail.62934962 |
Directory | /workspace/223.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/225.otp_ctrl_init_fail.2416024394 |
Short name | T1074 |
Test name | |
Test status | |
Simulation time | 1729560747 ps |
CPU time | 5.08 seconds |
Started | Aug 15 06:37:19 PM PDT 24 |
Finished | Aug 15 06:37:24 PM PDT 24 |
Peak memory | 242704 kb |
Host | smart-ef884119-c247-4102-bcb5-96016c1863df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2416024394 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 225.otp_ctrl_init_fail.2416024394 |
Directory | /workspace/225.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/226.otp_ctrl_init_fail.2825061032 |
Short name | T813 |
Test name | |
Test status | |
Simulation time | 480311276 ps |
CPU time | 3.87 seconds |
Started | Aug 15 06:37:14 PM PDT 24 |
Finished | Aug 15 06:37:18 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-3f384f0f-f8f5-4ac5-897b-684e61fe51e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2825061032 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 226.otp_ctrl_init_fail.2825061032 |
Directory | /workspace/226.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/227.otp_ctrl_init_fail.3530572735 |
Short name | T219 |
Test name | |
Test status | |
Simulation time | 2462283570 ps |
CPU time | 6.82 seconds |
Started | Aug 15 06:37:27 PM PDT 24 |
Finished | Aug 15 06:37:34 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-25dffddc-7577-4e3a-8aa4-66677d678c88 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3530572735 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 227.otp_ctrl_init_fail.3530572735 |
Directory | /workspace/227.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/228.otp_ctrl_init_fail.1532122135 |
Short name | T848 |
Test name | |
Test status | |
Simulation time | 393621830 ps |
CPU time | 4.45 seconds |
Started | Aug 15 06:37:12 PM PDT 24 |
Finished | Aug 15 06:37:17 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-5fcf783e-6f5e-4682-8480-0c7301c3eb9c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1532122135 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 228.otp_ctrl_init_fail.1532122135 |
Directory | /workspace/228.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/229.otp_ctrl_init_fail.2075901017 |
Short name | T407 |
Test name | |
Test status | |
Simulation time | 156569334 ps |
CPU time | 3.92 seconds |
Started | Aug 15 06:37:22 PM PDT 24 |
Finished | Aug 15 06:37:26 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-e9ae9616-e778-4efd-a77e-4ffa3982dd2c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2075901017 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 229.otp_ctrl_init_fail.2075901017 |
Directory | /workspace/229.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_alert_test.4092814809 |
Short name | T699 |
Test name | |
Test status | |
Simulation time | 265421909 ps |
CPU time | 2.18 seconds |
Started | Aug 15 06:35:08 PM PDT 24 |
Finished | Aug 15 06:35:10 PM PDT 24 |
Peak memory | 240764 kb |
Host | smart-264f4de9-6ec3-4e18-93d1-a8aad897cdce |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4092814809 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_alert_test.4092814809 |
Directory | /workspace/23.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_check_fail.1686462478 |
Short name | T971 |
Test name | |
Test status | |
Simulation time | 647314298 ps |
CPU time | 6.62 seconds |
Started | Aug 15 06:35:03 PM PDT 24 |
Finished | Aug 15 06:35:10 PM PDT 24 |
Peak memory | 249008 kb |
Host | smart-3ec63e3e-0026-45a8-94be-737cfc72576b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1686462478 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_check_fail.1686462478 |
Directory | /workspace/23.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_dai_errs.1694622575 |
Short name | T959 |
Test name | |
Test status | |
Simulation time | 258720747 ps |
CPU time | 14.65 seconds |
Started | Aug 15 06:35:04 PM PDT 24 |
Finished | Aug 15 06:35:19 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-5009d10c-bdbb-4e33-a90b-4476f6e03290 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1694622575 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_errs.1694622575 |
Directory | /workspace/23.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_dai_lock.3208132907 |
Short name | T709 |
Test name | |
Test status | |
Simulation time | 1646723174 ps |
CPU time | 33.5 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:46 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-d347654c-49ff-495e-aefe-f637151a1e78 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3208132907 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_lock.3208132907 |
Directory | /workspace/23.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_init_fail.3562905030 |
Short name | T220 |
Test name | |
Test status | |
Simulation time | 137477666 ps |
CPU time | 4.26 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:18 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-f844ec8a-4d87-4066-b737-1c9d727e9cf6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3562905030 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_init_fail.3562905030 |
Directory | /workspace/23.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_macro_errs.4143821578 |
Short name | T568 |
Test name | |
Test status | |
Simulation time | 3226577194 ps |
CPU time | 42.67 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:52 PM PDT 24 |
Peak memory | 257396 kb |
Host | smart-fb294a35-f2ef-4d30-9446-7e6b2b4ce99c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4143821578 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_macro_errs.4143821578 |
Directory | /workspace/23.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_key_req.573432068 |
Short name | T873 |
Test name | |
Test status | |
Simulation time | 622542239 ps |
CPU time | 8.28 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:24 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-8799bae7-f04f-4bf3-9120-9a56d96791c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=573432068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_key_req.573432068 |
Directory | /workspace/23.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_lc_esc.1802457809 |
Short name | T722 |
Test name | |
Test status | |
Simulation time | 893852295 ps |
CPU time | 12.64 seconds |
Started | Aug 15 06:35:02 PM PDT 24 |
Finished | Aug 15 06:35:15 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-149de111-9bf4-46ec-bb45-f3cbb4dadbc2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1802457809 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_esc.1802457809 |
Directory | /workspace/23.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_lc_req.972510862 |
Short name | T1019 |
Test name | |
Test status | |
Simulation time | 11433774880 ps |
CPU time | 30.38 seconds |
Started | Aug 15 06:35:12 PM PDT 24 |
Finished | Aug 15 06:35:43 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-13c0e886-591a-416d-80a4-c860136eb4ae |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=972510862 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_req.972510862 |
Directory | /workspace/23.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_regwen.85416333 |
Short name | T339 |
Test name | |
Test status | |
Simulation time | 495200092 ps |
CPU time | 10.36 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:20 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-95eeeb36-d689-471e-990c-9ce4d82cbda2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=85416333 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_regwen.85416333 |
Directory | /workspace/23.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_smoke.1366485497 |
Short name | T1022 |
Test name | |
Test status | |
Simulation time | 3996799080 ps |
CPU time | 12.96 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:26 PM PDT 24 |
Peak memory | 242816 kb |
Host | smart-5531ad69-75c9-4494-9940-99c5940ffe9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1366485497 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_smoke.1366485497 |
Directory | /workspace/23.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_stress_all.3440336127 |
Short name | T363 |
Test name | |
Test status | |
Simulation time | 22536225889 ps |
CPU time | 267.8 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:39:42 PM PDT 24 |
Peak memory | 266552 kb |
Host | smart-17398674-975a-49dc-aac2-cb44d58090af |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3440336127 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_stress_all .3440336127 |
Directory | /workspace/23.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_test_access.4018410947 |
Short name | T455 |
Test name | |
Test status | |
Simulation time | 847563605 ps |
CPU time | 5.91 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:15 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-e5c5e8f4-3493-4dcb-acbc-e64543876701 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4018410947 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_test_access.4018410947 |
Directory | /workspace/23.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/230.otp_ctrl_init_fail.359016164 |
Short name | T1102 |
Test name | |
Test status | |
Simulation time | 1394933978 ps |
CPU time | 4.83 seconds |
Started | Aug 15 06:37:10 PM PDT 24 |
Finished | Aug 15 06:37:15 PM PDT 24 |
Peak memory | 242664 kb |
Host | smart-ae6059cb-1c46-4636-bc08-cd9c55c7df27 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=359016164 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 230.otp_ctrl_init_fail.359016164 |
Directory | /workspace/230.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/231.otp_ctrl_init_fail.1331131106 |
Short name | T107 |
Test name | |
Test status | |
Simulation time | 148860213 ps |
CPU time | 4.06 seconds |
Started | Aug 15 06:37:11 PM PDT 24 |
Finished | Aug 15 06:37:15 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-6d806774-c6c9-4c0a-a498-fdea3b9f67cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1331131106 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 231.otp_ctrl_init_fail.1331131106 |
Directory | /workspace/231.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/232.otp_ctrl_init_fail.3410500904 |
Short name | T1014 |
Test name | |
Test status | |
Simulation time | 110530335 ps |
CPU time | 3.92 seconds |
Started | Aug 15 06:37:24 PM PDT 24 |
Finished | Aug 15 06:37:28 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-b816801a-2710-4a2a-9c83-1584d94dac22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3410500904 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 232.otp_ctrl_init_fail.3410500904 |
Directory | /workspace/232.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/233.otp_ctrl_init_fail.813609659 |
Short name | T1156 |
Test name | |
Test status | |
Simulation time | 328550891 ps |
CPU time | 4.94 seconds |
Started | Aug 15 06:37:12 PM PDT 24 |
Finished | Aug 15 06:37:17 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-6f103335-a96d-4806-a261-f34640ff0e16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=813609659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 233.otp_ctrl_init_fail.813609659 |
Directory | /workspace/233.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/234.otp_ctrl_init_fail.2173403440 |
Short name | T221 |
Test name | |
Test status | |
Simulation time | 84770698 ps |
CPU time | 2.98 seconds |
Started | Aug 15 06:37:10 PM PDT 24 |
Finished | Aug 15 06:37:13 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-42ad1cf6-81ec-4df0-984e-5521f738509c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2173403440 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 234.otp_ctrl_init_fail.2173403440 |
Directory | /workspace/234.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/235.otp_ctrl_init_fail.1802412540 |
Short name | T1096 |
Test name | |
Test status | |
Simulation time | 154925851 ps |
CPU time | 4.06 seconds |
Started | Aug 15 06:37:27 PM PDT 24 |
Finished | Aug 15 06:37:31 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-055120a3-c9bf-4ac2-9a97-a069d3461110 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1802412540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 235.otp_ctrl_init_fail.1802412540 |
Directory | /workspace/235.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/236.otp_ctrl_init_fail.3642543401 |
Short name | T792 |
Test name | |
Test status | |
Simulation time | 1939831973 ps |
CPU time | 5.22 seconds |
Started | Aug 15 06:37:11 PM PDT 24 |
Finished | Aug 15 06:37:16 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-63d80872-37b4-4052-b74c-5b3a206b0afe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3642543401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 236.otp_ctrl_init_fail.3642543401 |
Directory | /workspace/236.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/237.otp_ctrl_init_fail.2951605900 |
Short name | T608 |
Test name | |
Test status | |
Simulation time | 212471206 ps |
CPU time | 4.83 seconds |
Started | Aug 15 06:37:17 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-3728ffac-edeb-49d7-be99-7fdd7c2a24b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2951605900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 237.otp_ctrl_init_fail.2951605900 |
Directory | /workspace/237.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/238.otp_ctrl_init_fail.2906214923 |
Short name | T562 |
Test name | |
Test status | |
Simulation time | 263082953 ps |
CPU time | 3.38 seconds |
Started | Aug 15 06:37:12 PM PDT 24 |
Finished | Aug 15 06:37:15 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-17d7faa7-fbde-4608-b703-647e09bcfc64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2906214923 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 238.otp_ctrl_init_fail.2906214923 |
Directory | /workspace/238.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/239.otp_ctrl_init_fail.4259685472 |
Short name | T187 |
Test name | |
Test status | |
Simulation time | 459858634 ps |
CPU time | 3.55 seconds |
Started | Aug 15 06:37:11 PM PDT 24 |
Finished | Aug 15 06:37:15 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-8f7e5893-840d-4410-acfe-9fc98cabaf14 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4259685472 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 239.otp_ctrl_init_fail.4259685472 |
Directory | /workspace/239.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_alert_test.1907089750 |
Short name | T391 |
Test name | |
Test status | |
Simulation time | 54823256 ps |
CPU time | 1.85 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:12 PM PDT 24 |
Peak memory | 240860 kb |
Host | smart-f86b1328-eab9-474a-932d-39c2f0092979 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1907089750 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_alert_test.1907089750 |
Directory | /workspace/24.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_check_fail.750012673 |
Short name | T104 |
Test name | |
Test status | |
Simulation time | 453408677 ps |
CPU time | 4.19 seconds |
Started | Aug 15 06:35:08 PM PDT 24 |
Finished | Aug 15 06:35:13 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-15529b05-97f7-41bd-aeee-4cadfb22188a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=750012673 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_check_fail.750012673 |
Directory | /workspace/24.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_dai_errs.2017225508 |
Short name | T627 |
Test name | |
Test status | |
Simulation time | 516690700 ps |
CPU time | 16.87 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:26 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-68e4cf90-4adf-4291-a2dd-83647ddf0117 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2017225508 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_errs.2017225508 |
Directory | /workspace/24.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_dai_lock.3871681298 |
Short name | T990 |
Test name | |
Test status | |
Simulation time | 8181623874 ps |
CPU time | 73.42 seconds |
Started | Aug 15 06:35:06 PM PDT 24 |
Finished | Aug 15 06:36:19 PM PDT 24 |
Peak memory | 243672 kb |
Host | smart-26118ee5-51cd-47e5-bc55-a4d3ac3296f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3871681298 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_lock.3871681298 |
Directory | /workspace/24.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_init_fail.411514017 |
Short name | T48 |
Test name | |
Test status | |
Simulation time | 542103529 ps |
CPU time | 4.69 seconds |
Started | Aug 15 06:35:11 PM PDT 24 |
Finished | Aug 15 06:35:16 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-72381cad-9180-40d5-8d08-b62ad86a368e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=411514017 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_init_fail.411514017 |
Directory | /workspace/24.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_macro_errs.1620968258 |
Short name | T749 |
Test name | |
Test status | |
Simulation time | 15652840127 ps |
CPU time | 24.13 seconds |
Started | Aug 15 06:35:03 PM PDT 24 |
Finished | Aug 15 06:35:28 PM PDT 24 |
Peak memory | 245556 kb |
Host | smart-f6be9b26-3e46-4de3-8d25-222c6abcbdb1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1620968258 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_macro_errs.1620968258 |
Directory | /workspace/24.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_key_req.30600261 |
Short name | T383 |
Test name | |
Test status | |
Simulation time | 1919450495 ps |
CPU time | 22.18 seconds |
Started | Aug 15 06:35:12 PM PDT 24 |
Finished | Aug 15 06:35:35 PM PDT 24 |
Peak memory | 242652 kb |
Host | smart-64ef0d1b-6dd4-44c8-bad1-f8fcbc256e9b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=30600261 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_key_req.30600261 |
Directory | /workspace/24.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_lc_esc.1060986498 |
Short name | T389 |
Test name | |
Test status | |
Simulation time | 329387001 ps |
CPU time | 3.77 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:13 PM PDT 24 |
Peak memory | 242732 kb |
Host | smart-a68db314-5f3e-4635-8990-3ee62193a496 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1060986498 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_esc.1060986498 |
Directory | /workspace/24.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_lc_req.2938835654 |
Short name | T591 |
Test name | |
Test status | |
Simulation time | 1527781484 ps |
CPU time | 25.04 seconds |
Started | Aug 15 06:35:04 PM PDT 24 |
Finished | Aug 15 06:35:29 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-811b6aa6-8cc3-4cc1-a7b2-73b0634d8984 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2938835654 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_req.2938835654 |
Directory | /workspace/24.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_regwen.1428486785 |
Short name | T340 |
Test name | |
Test status | |
Simulation time | 1267417470 ps |
CPU time | 11.76 seconds |
Started | Aug 15 06:35:12 PM PDT 24 |
Finished | Aug 15 06:35:24 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-6f45fc02-99ca-40d9-8e2e-a41b857e6403 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1428486785 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_regwen.1428486785 |
Directory | /workspace/24.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_smoke.2002174130 |
Short name | T543 |
Test name | |
Test status | |
Simulation time | 679557865 ps |
CPU time | 11.44 seconds |
Started | Aug 15 06:35:05 PM PDT 24 |
Finished | Aug 15 06:35:16 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-e6ea4277-a2bd-4bcf-bb9e-811e79211b5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2002174130 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_smoke.2002174130 |
Directory | /workspace/24.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_stress_all.61578861 |
Short name | T595 |
Test name | |
Test status | |
Simulation time | 6960272630 ps |
CPU time | 104.95 seconds |
Started | Aug 15 06:35:04 PM PDT 24 |
Finished | Aug 15 06:36:50 PM PDT 24 |
Peak memory | 249060 kb |
Host | smart-9d651236-4cdb-46d9-8cfa-670c17191b10 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=61578861 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress_ all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all.61578861 |
Directory | /workspace/24.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_test_access.152393377 |
Short name | T276 |
Test name | |
Test status | |
Simulation time | 15668194829 ps |
CPU time | 44.78 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:54 PM PDT 24 |
Peak memory | 243680 kb |
Host | smart-1a15050d-2096-43e5-a452-aca44e06cd6b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=152393377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_test_access.152393377 |
Directory | /workspace/24.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/240.otp_ctrl_init_fail.4290156638 |
Short name | T940 |
Test name | |
Test status | |
Simulation time | 124937365 ps |
CPU time | 3.22 seconds |
Started | Aug 15 06:37:13 PM PDT 24 |
Finished | Aug 15 06:37:17 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-89dce1b3-91da-434c-9c83-954d9f7e48b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4290156638 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 240.otp_ctrl_init_fail.4290156638 |
Directory | /workspace/240.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/241.otp_ctrl_init_fail.15724567 |
Short name | T625 |
Test name | |
Test status | |
Simulation time | 153305317 ps |
CPU time | 4.31 seconds |
Started | Aug 15 06:37:16 PM PDT 24 |
Finished | Aug 15 06:37:21 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-20189663-face-468b-90a6-a0633ccc4e94 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=15724567 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 241.otp_ctrl_init_fail.15724567 |
Directory | /workspace/241.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/242.otp_ctrl_init_fail.2186762441 |
Short name | T1006 |
Test name | |
Test status | |
Simulation time | 1821581549 ps |
CPU time | 6.63 seconds |
Started | Aug 15 06:37:22 PM PDT 24 |
Finished | Aug 15 06:37:29 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-0fb0a925-21aa-4de6-a3a2-0b9866075307 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2186762441 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 242.otp_ctrl_init_fail.2186762441 |
Directory | /workspace/242.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/243.otp_ctrl_init_fail.2540768032 |
Short name | T509 |
Test name | |
Test status | |
Simulation time | 290442022 ps |
CPU time | 3.84 seconds |
Started | Aug 15 06:37:10 PM PDT 24 |
Finished | Aug 15 06:37:14 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-7e552050-7771-49ae-8e0b-d9852d3dfa74 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2540768032 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 243.otp_ctrl_init_fail.2540768032 |
Directory | /workspace/243.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/244.otp_ctrl_init_fail.1805923755 |
Short name | T59 |
Test name | |
Test status | |
Simulation time | 335604209 ps |
CPU time | 4.7 seconds |
Started | Aug 15 06:37:10 PM PDT 24 |
Finished | Aug 15 06:37:15 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-0ae127be-7f47-42e2-b4a0-f623043a092a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1805923755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 244.otp_ctrl_init_fail.1805923755 |
Directory | /workspace/244.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/245.otp_ctrl_init_fail.1293147645 |
Short name | T56 |
Test name | |
Test status | |
Simulation time | 447229772 ps |
CPU time | 3.53 seconds |
Started | Aug 15 06:37:27 PM PDT 24 |
Finished | Aug 15 06:37:30 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-98b7bc94-ecc6-4ff7-b994-05ff764d098c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1293147645 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 245.otp_ctrl_init_fail.1293147645 |
Directory | /workspace/245.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/246.otp_ctrl_init_fail.2028871233 |
Short name | T685 |
Test name | |
Test status | |
Simulation time | 204495517 ps |
CPU time | 3.88 seconds |
Started | Aug 15 06:37:16 PM PDT 24 |
Finished | Aug 15 06:37:20 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-537eaa6c-3154-47cd-bc1c-c0f65bcd4fbd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2028871233 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 246.otp_ctrl_init_fail.2028871233 |
Directory | /workspace/246.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/247.otp_ctrl_init_fail.2275803597 |
Short name | T881 |
Test name | |
Test status | |
Simulation time | 1596553585 ps |
CPU time | 5.3 seconds |
Started | Aug 15 06:37:15 PM PDT 24 |
Finished | Aug 15 06:37:20 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-6bfd43d9-2302-46a7-a13c-536c25e83b08 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2275803597 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 247.otp_ctrl_init_fail.2275803597 |
Directory | /workspace/247.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/248.otp_ctrl_init_fail.703281264 |
Short name | T763 |
Test name | |
Test status | |
Simulation time | 270503234 ps |
CPU time | 3.83 seconds |
Started | Aug 15 06:37:16 PM PDT 24 |
Finished | Aug 15 06:37:20 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-02d6381a-db95-4b21-9537-187a4cc09d25 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=703281264 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 248.otp_ctrl_init_fail.703281264 |
Directory | /workspace/248.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/249.otp_ctrl_init_fail.1568337304 |
Short name | T545 |
Test name | |
Test status | |
Simulation time | 574951645 ps |
CPU time | 4.41 seconds |
Started | Aug 15 06:37:13 PM PDT 24 |
Finished | Aug 15 06:37:18 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-1b8d2274-26c3-40c8-9d18-0e514c8e79b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1568337304 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 249.otp_ctrl_init_fail.1568337304 |
Directory | /workspace/249.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_alert_test.3033213982 |
Short name | T929 |
Test name | |
Test status | |
Simulation time | 108579574 ps |
CPU time | 1.88 seconds |
Started | Aug 15 06:35:15 PM PDT 24 |
Finished | Aug 15 06:35:18 PM PDT 24 |
Peak memory | 241024 kb |
Host | smart-ce544b5f-194c-45e3-8a5c-c3783fbc6afe |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3033213982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_alert_test.3033213982 |
Directory | /workspace/25.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_check_fail.1496804254 |
Short name | T1033 |
Test name | |
Test status | |
Simulation time | 3399680719 ps |
CPU time | 36.42 seconds |
Started | Aug 15 06:35:07 PM PDT 24 |
Finished | Aug 15 06:35:43 PM PDT 24 |
Peak memory | 246116 kb |
Host | smart-a56aac48-f04e-4904-9c2a-8ef586e5f75b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1496804254 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_check_fail.1496804254 |
Directory | /workspace/25.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_dai_errs.2813763009 |
Short name | T821 |
Test name | |
Test status | |
Simulation time | 814144352 ps |
CPU time | 22.01 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:32 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-5912fde0-6bbb-44f7-a514-cbde1a626fe0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2813763009 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_errs.2813763009 |
Directory | /workspace/25.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_dai_lock.1828515332 |
Short name | T521 |
Test name | |
Test status | |
Simulation time | 2105675426 ps |
CPU time | 17.62 seconds |
Started | Aug 15 06:35:03 PM PDT 24 |
Finished | Aug 15 06:35:21 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-2c7fe086-d2bf-4cb0-98d1-d580ecf505bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1828515332 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_lock.1828515332 |
Directory | /workspace/25.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_init_fail.3831290004 |
Short name | T172 |
Test name | |
Test status | |
Simulation time | 203960929 ps |
CPU time | 4.01 seconds |
Started | Aug 15 06:35:08 PM PDT 24 |
Finished | Aug 15 06:35:12 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-7d80aa50-7dae-4e3c-9fca-a0dc829bc23a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3831290004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_init_fail.3831290004 |
Directory | /workspace/25.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_macro_errs.267901870 |
Short name | T1054 |
Test name | |
Test status | |
Simulation time | 20292287628 ps |
CPU time | 41.82 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:51 PM PDT 24 |
Peak memory | 257292 kb |
Host | smart-60df2359-fb0c-4fb4-a38f-98e0a5b3ed45 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=267901870 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_macro_errs.267901870 |
Directory | /workspace/25.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_key_req.3914175237 |
Short name | T1077 |
Test name | |
Test status | |
Simulation time | 2553967627 ps |
CPU time | 29.94 seconds |
Started | Aug 15 06:35:02 PM PDT 24 |
Finished | Aug 15 06:35:32 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-3d36a326-13fa-4059-a9fb-feab11688f9b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3914175237 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_key_req.3914175237 |
Directory | /workspace/25.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_lc_esc.1678494054 |
Short name | T1126 |
Test name | |
Test status | |
Simulation time | 1314177712 ps |
CPU time | 14.9 seconds |
Started | Aug 15 06:35:15 PM PDT 24 |
Finished | Aug 15 06:35:30 PM PDT 24 |
Peak memory | 242716 kb |
Host | smart-eef3de17-c508-4e6e-b94f-6dc3c76b29c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1678494054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_esc.1678494054 |
Directory | /workspace/25.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_lc_req.1359171418 |
Short name | T757 |
Test name | |
Test status | |
Simulation time | 553942925 ps |
CPU time | 19.65 seconds |
Started | Aug 15 06:35:06 PM PDT 24 |
Finished | Aug 15 06:35:25 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-a4587b66-9dfa-40f7-97c9-6dcd8f0b0149 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1359171418 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_req.1359171418 |
Directory | /workspace/25.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_regwen.1381995517 |
Short name | T1001 |
Test name | |
Test status | |
Simulation time | 267775552 ps |
CPU time | 9.25 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:35:23 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-9e4c37b1-d9d9-4546-a075-d6eef4165cd1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1381995517 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_regwen.1381995517 |
Directory | /workspace/25.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_smoke.171484028 |
Short name | T780 |
Test name | |
Test status | |
Simulation time | 1289618533 ps |
CPU time | 14.43 seconds |
Started | Aug 15 06:35:05 PM PDT 24 |
Finished | Aug 15 06:35:20 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-1dd41d83-f798-4b01-9e45-8ed9f17ecb7a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=171484028 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_smoke.171484028 |
Directory | /workspace/25.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_stress_all.3356502677 |
Short name | T919 |
Test name | |
Test status | |
Simulation time | 21515135140 ps |
CPU time | 122.37 seconds |
Started | Aug 15 06:35:18 PM PDT 24 |
Finished | Aug 15 06:37:20 PM PDT 24 |
Peak memory | 246356 kb |
Host | smart-41216f06-fafe-4f37-a68f-c98234729bba |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3356502677 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all .3356502677 |
Directory | /workspace/25.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_stress_all_with_rand_reset.2244734013 |
Short name | T17 |
Test name | |
Test status | |
Simulation time | 6555150501 ps |
CPU time | 51.31 seconds |
Started | Aug 15 06:35:17 PM PDT 24 |
Finished | Aug 15 06:36:08 PM PDT 24 |
Peak memory | 249132 kb |
Host | smart-7ea76c25-21f1-40a9-94be-23540d474126 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2244734013 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all_with_rand_reset.2244734013 |
Directory | /workspace/25.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_test_access.1989758968 |
Short name | T232 |
Test name | |
Test status | |
Simulation time | 13316458683 ps |
CPU time | 25.41 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:36 PM PDT 24 |
Peak memory | 243040 kb |
Host | smart-374a7eef-a3fb-45b1-a0b9-62ac46eed19c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1989758968 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_test_access.1989758968 |
Directory | /workspace/25.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/250.otp_ctrl_init_fail.2534632511 |
Short name | T651 |
Test name | |
Test status | |
Simulation time | 166952059 ps |
CPU time | 4.37 seconds |
Started | Aug 15 06:37:21 PM PDT 24 |
Finished | Aug 15 06:37:25 PM PDT 24 |
Peak memory | 242588 kb |
Host | smart-32c195dd-4b45-425f-ab77-b7fc1e1c447d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2534632511 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 250.otp_ctrl_init_fail.2534632511 |
Directory | /workspace/250.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/251.otp_ctrl_init_fail.320352798 |
Short name | T892 |
Test name | |
Test status | |
Simulation time | 2488979219 ps |
CPU time | 5.56 seconds |
Started | Aug 15 06:37:15 PM PDT 24 |
Finished | Aug 15 06:37:21 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-7bab6cd4-7c69-4d41-8054-03b74f233f34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=320352798 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 251.otp_ctrl_init_fail.320352798 |
Directory | /workspace/251.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/252.otp_ctrl_init_fail.910461100 |
Short name | T1058 |
Test name | |
Test status | |
Simulation time | 98977048 ps |
CPU time | 3.88 seconds |
Started | Aug 15 06:37:24 PM PDT 24 |
Finished | Aug 15 06:37:28 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-b103015b-cd22-40f7-8b07-b5ce25d84f5b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=910461100 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 252.otp_ctrl_init_fail.910461100 |
Directory | /workspace/252.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/253.otp_ctrl_init_fail.3433804543 |
Short name | T1113 |
Test name | |
Test status | |
Simulation time | 169927613 ps |
CPU time | 3.08 seconds |
Started | Aug 15 06:37:30 PM PDT 24 |
Finished | Aug 15 06:37:33 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-a221dff1-3788-4e9d-a353-8740e7191fdb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3433804543 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 253.otp_ctrl_init_fail.3433804543 |
Directory | /workspace/253.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/254.otp_ctrl_init_fail.3385800070 |
Short name | T112 |
Test name | |
Test status | |
Simulation time | 293064766 ps |
CPU time | 4.67 seconds |
Started | Aug 15 06:37:18 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-d21c5876-132a-4997-a9e4-a5d0ac9dc97b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3385800070 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 254.otp_ctrl_init_fail.3385800070 |
Directory | /workspace/254.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/255.otp_ctrl_init_fail.50126752 |
Short name | T41 |
Test name | |
Test status | |
Simulation time | 382639786 ps |
CPU time | 5.41 seconds |
Started | Aug 15 06:37:24 PM PDT 24 |
Finished | Aug 15 06:37:30 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-8b48bf2f-2090-47d9-93ad-23b79d0d1de2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=50126752 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 255.otp_ctrl_init_fail.50126752 |
Directory | /workspace/255.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/256.otp_ctrl_init_fail.1835337021 |
Short name | T589 |
Test name | |
Test status | |
Simulation time | 168300502 ps |
CPU time | 4.58 seconds |
Started | Aug 15 06:37:16 PM PDT 24 |
Finished | Aug 15 06:37:21 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-11f35727-91ec-4528-8503-ddde6476a2f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1835337021 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 256.otp_ctrl_init_fail.1835337021 |
Directory | /workspace/256.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/257.otp_ctrl_init_fail.4230800374 |
Short name | T50 |
Test name | |
Test status | |
Simulation time | 192057341 ps |
CPU time | 3.81 seconds |
Started | Aug 15 06:37:29 PM PDT 24 |
Finished | Aug 15 06:37:33 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-d8f97c78-b4b6-47b1-8a6e-9568d1697225 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4230800374 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 257.otp_ctrl_init_fail.4230800374 |
Directory | /workspace/257.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/258.otp_ctrl_init_fail.1853941159 |
Short name | T1115 |
Test name | |
Test status | |
Simulation time | 599474376 ps |
CPU time | 3.6 seconds |
Started | Aug 15 06:37:27 PM PDT 24 |
Finished | Aug 15 06:37:31 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-5574eb87-a781-440d-a707-0e13f8a995a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1853941159 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 258.otp_ctrl_init_fail.1853941159 |
Directory | /workspace/258.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/259.otp_ctrl_init_fail.1133330401 |
Short name | T55 |
Test name | |
Test status | |
Simulation time | 1737842376 ps |
CPU time | 4.99 seconds |
Started | Aug 15 06:37:22 PM PDT 24 |
Finished | Aug 15 06:37:27 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-53782580-acdf-46ef-a38b-c2b7c9942ba3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1133330401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 259.otp_ctrl_init_fail.1133330401 |
Directory | /workspace/259.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_alert_test.2549098698 |
Short name | T494 |
Test name | |
Test status | |
Simulation time | 77661260 ps |
CPU time | 1.72 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:11 PM PDT 24 |
Peak memory | 240560 kb |
Host | smart-07f1004c-cf8e-4835-a25c-9ef6f1a27e92 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2549098698 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_alert_test.2549098698 |
Directory | /workspace/26.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_dai_errs.2932652764 |
Short name | T316 |
Test name | |
Test status | |
Simulation time | 15208420856 ps |
CPU time | 53.39 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:36:03 PM PDT 24 |
Peak memory | 246480 kb |
Host | smart-4fbe603b-5fe2-4051-a8c0-d56b4c7aefd7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2932652764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_errs.2932652764 |
Directory | /workspace/26.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_dai_lock.2694462254 |
Short name | T606 |
Test name | |
Test status | |
Simulation time | 2224156337 ps |
CPU time | 32.59 seconds |
Started | Aug 15 06:35:29 PM PDT 24 |
Finished | Aug 15 06:36:02 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-65eea73f-b98a-43f5-973a-07ee188e3888 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2694462254 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_lock.2694462254 |
Directory | /workspace/26.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_init_fail.2157300643 |
Short name | T948 |
Test name | |
Test status | |
Simulation time | 324887561 ps |
CPU time | 3.9 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:14 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-ffc96b6e-cafa-4f6d-b161-95af1a600c7a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2157300643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_init_fail.2157300643 |
Directory | /workspace/26.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_key_req.2399124631 |
Short name | T1086 |
Test name | |
Test status | |
Simulation time | 1231414950 ps |
CPU time | 9.57 seconds |
Started | Aug 15 06:35:08 PM PDT 24 |
Finished | Aug 15 06:35:18 PM PDT 24 |
Peak memory | 249120 kb |
Host | smart-edb286ed-3706-4d8e-8904-8d1b32749b55 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2399124631 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_key_req.2399124631 |
Directory | /workspace/26.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_lc_esc.1733652121 |
Short name | T307 |
Test name | |
Test status | |
Simulation time | 154079822 ps |
CPU time | 6.38 seconds |
Started | Aug 15 06:35:08 PM PDT 24 |
Finished | Aug 15 06:35:15 PM PDT 24 |
Peak memory | 242660 kb |
Host | smart-895c91a6-94e2-4d26-984d-ec2f585e3985 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1733652121 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_esc.1733652121 |
Directory | /workspace/26.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_lc_req.2481975852 |
Short name | T891 |
Test name | |
Test status | |
Simulation time | 826746830 ps |
CPU time | 12.04 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:35:27 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-0a4b4d0a-8473-46fe-967a-b7a073661fed |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2481975852 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_req.2481975852 |
Directory | /workspace/26.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_regwen.1293783600 |
Short name | T403 |
Test name | |
Test status | |
Simulation time | 122735925 ps |
CPU time | 5.41 seconds |
Started | Aug 15 06:35:10 PM PDT 24 |
Finished | Aug 15 06:35:16 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-e2a12411-2cc9-423a-8034-66623fc9c732 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1293783600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_regwen.1293783600 |
Directory | /workspace/26.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_smoke.2040737872 |
Short name | T427 |
Test name | |
Test status | |
Simulation time | 4161521865 ps |
CPU time | 9.58 seconds |
Started | Aug 15 06:35:15 PM PDT 24 |
Finished | Aug 15 06:35:25 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-b075032e-ab48-4d06-956e-1bd85fb99e0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2040737872 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_smoke.2040737872 |
Directory | /workspace/26.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_stress_all.1229905271 |
Short name | T924 |
Test name | |
Test status | |
Simulation time | 3092090451 ps |
CPU time | 25.82 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:35:41 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-6bd9acbb-dd60-4e47-b7e9-52fcdb493770 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1229905271 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_stress_all .1229905271 |
Directory | /workspace/26.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_test_access.3966806408 |
Short name | T11 |
Test name | |
Test status | |
Simulation time | 853097875 ps |
CPU time | 24.52 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:34 PM PDT 24 |
Peak memory | 243012 kb |
Host | smart-04cd2b3b-428e-40e5-9ba1-172be5c50f96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3966806408 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_test_access.3966806408 |
Directory | /workspace/26.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/260.otp_ctrl_init_fail.674744321 |
Short name | T89 |
Test name | |
Test status | |
Simulation time | 2486736572 ps |
CPU time | 5.75 seconds |
Started | Aug 15 06:37:29 PM PDT 24 |
Finished | Aug 15 06:37:35 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-0e83c575-0cef-45c0-926b-b2c8af89d808 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=674744321 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 260.otp_ctrl_init_fail.674744321 |
Directory | /workspace/260.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/261.otp_ctrl_init_fail.3276554887 |
Short name | T207 |
Test name | |
Test status | |
Simulation time | 330509519 ps |
CPU time | 4.84 seconds |
Started | Aug 15 06:37:24 PM PDT 24 |
Finished | Aug 15 06:37:29 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-1d87db05-de08-4306-b316-b340f38ff332 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3276554887 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 261.otp_ctrl_init_fail.3276554887 |
Directory | /workspace/261.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/263.otp_ctrl_init_fail.2404165137 |
Short name | T733 |
Test name | |
Test status | |
Simulation time | 384928983 ps |
CPU time | 3.95 seconds |
Started | Aug 15 06:37:32 PM PDT 24 |
Finished | Aug 15 06:37:36 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-a00cd26b-5c73-42fc-9557-dbdef65876a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2404165137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 263.otp_ctrl_init_fail.2404165137 |
Directory | /workspace/263.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/264.otp_ctrl_init_fail.2326706612 |
Short name | T679 |
Test name | |
Test status | |
Simulation time | 129341245 ps |
CPU time | 3.5 seconds |
Started | Aug 15 06:37:16 PM PDT 24 |
Finished | Aug 15 06:37:19 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-b05e3ddd-8dc9-4fc4-b25d-d61817d4e499 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2326706612 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 264.otp_ctrl_init_fail.2326706612 |
Directory | /workspace/264.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/265.otp_ctrl_init_fail.2781847371 |
Short name | T917 |
Test name | |
Test status | |
Simulation time | 157156041 ps |
CPU time | 4.01 seconds |
Started | Aug 15 06:37:17 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-551a4d4a-1be7-4a47-bd02-91cc22b5eb2a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2781847371 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 265.otp_ctrl_init_fail.2781847371 |
Directory | /workspace/265.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/266.otp_ctrl_init_fail.194609912 |
Short name | T927 |
Test name | |
Test status | |
Simulation time | 336718581 ps |
CPU time | 4.33 seconds |
Started | Aug 15 06:37:30 PM PDT 24 |
Finished | Aug 15 06:37:35 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-5b03a525-fb7b-43e4-b9cc-e2ffa3880596 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=194609912 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 266.otp_ctrl_init_fail.194609912 |
Directory | /workspace/266.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/267.otp_ctrl_init_fail.3137322302 |
Short name | T939 |
Test name | |
Test status | |
Simulation time | 533751018 ps |
CPU time | 4.26 seconds |
Started | Aug 15 06:37:17 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-6bde3812-9124-46be-9af7-bd459a8de567 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3137322302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 267.otp_ctrl_init_fail.3137322302 |
Directory | /workspace/267.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/268.otp_ctrl_init_fail.3881381499 |
Short name | T160 |
Test name | |
Test status | |
Simulation time | 1652903942 ps |
CPU time | 3.5 seconds |
Started | Aug 15 06:37:16 PM PDT 24 |
Finished | Aug 15 06:37:20 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-ea8907a8-5159-4aff-95c9-475757687de0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3881381499 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 268.otp_ctrl_init_fail.3881381499 |
Directory | /workspace/268.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/269.otp_ctrl_init_fail.1959032228 |
Short name | T981 |
Test name | |
Test status | |
Simulation time | 196119338 ps |
CPU time | 3.78 seconds |
Started | Aug 15 06:37:17 PM PDT 24 |
Finished | Aug 15 06:37:21 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-ca049794-53d0-4bcf-9fd8-3f246b5edf9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1959032228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 269.otp_ctrl_init_fail.1959032228 |
Directory | /workspace/269.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_alert_test.3877304678 |
Short name | T468 |
Test name | |
Test status | |
Simulation time | 184487113 ps |
CPU time | 1.82 seconds |
Started | Aug 15 06:35:21 PM PDT 24 |
Finished | Aug 15 06:35:23 PM PDT 24 |
Peak memory | 240864 kb |
Host | smart-934830c4-2d39-4786-8ca5-2e2c3515bf75 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3877304678 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_alert_test.3877304678 |
Directory | /workspace/27.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_dai_errs.3854854322 |
Short name | T925 |
Test name | |
Test status | |
Simulation time | 3284099460 ps |
CPU time | 36.61 seconds |
Started | Aug 15 06:35:09 PM PDT 24 |
Finished | Aug 15 06:35:45 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-b923f6cb-ecb8-4087-9680-0dac72ca8530 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3854854322 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_errs.3854854322 |
Directory | /workspace/27.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_dai_lock.2241126691 |
Short name | T648 |
Test name | |
Test status | |
Simulation time | 3842389170 ps |
CPU time | 6.93 seconds |
Started | Aug 15 06:35:15 PM PDT 24 |
Finished | Aug 15 06:35:22 PM PDT 24 |
Peak memory | 242820 kb |
Host | smart-52046f3e-6c65-4194-8a05-d3ed2abd9d35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2241126691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_lock.2241126691 |
Directory | /workspace/27.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_init_fail.2731892532 |
Short name | T127 |
Test name | |
Test status | |
Simulation time | 283847571 ps |
CPU time | 4.09 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:20 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-de5b135a-3f5f-435e-bc77-9dd6f767c5ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2731892532 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_init_fail.2731892532 |
Directory | /workspace/27.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_key_req.1547394180 |
Short name | T1055 |
Test name | |
Test status | |
Simulation time | 12673060461 ps |
CPU time | 35.96 seconds |
Started | Aug 15 06:35:14 PM PDT 24 |
Finished | Aug 15 06:35:50 PM PDT 24 |
Peak memory | 243048 kb |
Host | smart-72d8d55d-3b09-4f1d-b9a6-f77802461254 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1547394180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_key_req.1547394180 |
Directory | /workspace/27.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_lc_esc.2504507190 |
Short name | T113 |
Test name | |
Test status | |
Simulation time | 375982357 ps |
CPU time | 11.12 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:24 PM PDT 24 |
Peak memory | 242100 kb |
Host | smart-e3288dc8-b88b-4003-a557-09d7b676286d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2504507190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_esc.2504507190 |
Directory | /workspace/27.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_lc_req.2561405540 |
Short name | T191 |
Test name | |
Test status | |
Simulation time | 1280764640 ps |
CPU time | 18.92 seconds |
Started | Aug 15 06:35:23 PM PDT 24 |
Finished | Aug 15 06:35:42 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-f742865d-2fc4-4152-a196-489279bf836e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2561405540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_req.2561405540 |
Directory | /workspace/27.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_regwen.4013470381 |
Short name | T338 |
Test name | |
Test status | |
Simulation time | 251952595 ps |
CPU time | 9.97 seconds |
Started | Aug 15 06:35:12 PM PDT 24 |
Finished | Aug 15 06:35:22 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-54848abe-32e4-440a-8b04-5c02ca9af80d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4013470381 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_regwen.4013470381 |
Directory | /workspace/27.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_smoke.1044639356 |
Short name | T681 |
Test name | |
Test status | |
Simulation time | 4104101781 ps |
CPU time | 7.13 seconds |
Started | Aug 15 06:35:13 PM PDT 24 |
Finished | Aug 15 06:35:20 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-a9b7d132-1217-4e20-ada5-ee76e3df560a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1044639356 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_smoke.1044639356 |
Directory | /workspace/27.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_test_access.2380847417 |
Short name | T932 |
Test name | |
Test status | |
Simulation time | 575379456 ps |
CPU time | 9.87 seconds |
Started | Aug 15 06:35:12 PM PDT 24 |
Finished | Aug 15 06:35:22 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-dd7f5a54-ef8d-4377-907b-9462ea503398 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2380847417 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_test_access.2380847417 |
Directory | /workspace/27.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/270.otp_ctrl_init_fail.2194633541 |
Short name | T605 |
Test name | |
Test status | |
Simulation time | 137048160 ps |
CPU time | 3.65 seconds |
Started | Aug 15 06:37:19 PM PDT 24 |
Finished | Aug 15 06:37:23 PM PDT 24 |
Peak memory | 242460 kb |
Host | smart-71ed5d86-34ad-4387-b3b8-820512494bb1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2194633541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 270.otp_ctrl_init_fail.2194633541 |
Directory | /workspace/270.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/271.otp_ctrl_init_fail.792386195 |
Short name | T497 |
Test name | |
Test status | |
Simulation time | 404043618 ps |
CPU time | 4.08 seconds |
Started | Aug 15 06:37:30 PM PDT 24 |
Finished | Aug 15 06:37:34 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-49d13385-de84-4699-95ed-9484d6833026 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=792386195 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 271.otp_ctrl_init_fail.792386195 |
Directory | /workspace/271.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/272.otp_ctrl_init_fail.1013820914 |
Short name | T33 |
Test name | |
Test status | |
Simulation time | 215134440 ps |
CPU time | 4.56 seconds |
Started | Aug 15 06:37:31 PM PDT 24 |
Finished | Aug 15 06:37:36 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-06a6a094-abf4-4a99-9626-8e8ebf5aca00 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1013820914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 272.otp_ctrl_init_fail.1013820914 |
Directory | /workspace/272.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/273.otp_ctrl_init_fail.1245294075 |
Short name | T218 |
Test name | |
Test status | |
Simulation time | 232488395 ps |
CPU time | 3.77 seconds |
Started | Aug 15 06:37:22 PM PDT 24 |
Finished | Aug 15 06:37:26 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-0a880edc-958b-4e8f-86ad-7b1401138b43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1245294075 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 273.otp_ctrl_init_fail.1245294075 |
Directory | /workspace/273.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/274.otp_ctrl_init_fail.3693887982 |
Short name | T1048 |
Test name | |
Test status | |
Simulation time | 613239922 ps |
CPU time | 4.96 seconds |
Started | Aug 15 06:37:21 PM PDT 24 |
Finished | Aug 15 06:37:26 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-d1928446-7fc5-4105-bf12-b491f19c813e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3693887982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 274.otp_ctrl_init_fail.3693887982 |
Directory | /workspace/274.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/275.otp_ctrl_init_fail.2678040775 |
Short name | T1089 |
Test name | |
Test status | |
Simulation time | 532140042 ps |
CPU time | 3.72 seconds |
Started | Aug 15 06:37:17 PM PDT 24 |
Finished | Aug 15 06:37:21 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-e4da5f33-996b-4145-be04-8790c756d194 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2678040775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 275.otp_ctrl_init_fail.2678040775 |
Directory | /workspace/275.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/276.otp_ctrl_init_fail.2873368513 |
Short name | T596 |
Test name | |
Test status | |
Simulation time | 142387332 ps |
CPU time | 4.12 seconds |
Started | Aug 15 06:37:24 PM PDT 24 |
Finished | Aug 15 06:37:28 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-ae749be9-e59c-4328-9c49-cc756cde1110 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2873368513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 276.otp_ctrl_init_fail.2873368513 |
Directory | /workspace/276.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/277.otp_ctrl_init_fail.1530308641 |
Short name | T639 |
Test name | |
Test status | |
Simulation time | 412010714 ps |
CPU time | 4.6 seconds |
Started | Aug 15 06:37:17 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 242688 kb |
Host | smart-24ba10df-b6cc-494c-bb17-61134d43338a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1530308641 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 277.otp_ctrl_init_fail.1530308641 |
Directory | /workspace/277.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/278.otp_ctrl_init_fail.1575953846 |
Short name | T564 |
Test name | |
Test status | |
Simulation time | 367426813 ps |
CPU time | 3.43 seconds |
Started | Aug 15 06:37:16 PM PDT 24 |
Finished | Aug 15 06:37:20 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-23a5afa2-b131-4171-8587-e4851b3bdd14 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1575953846 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 278.otp_ctrl_init_fail.1575953846 |
Directory | /workspace/278.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/279.otp_ctrl_init_fail.3107382410 |
Short name | T734 |
Test name | |
Test status | |
Simulation time | 421169600 ps |
CPU time | 4.12 seconds |
Started | Aug 15 06:37:24 PM PDT 24 |
Finished | Aug 15 06:37:28 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-3f969f8d-5766-4d7b-8b27-431d96845278 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3107382410 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 279.otp_ctrl_init_fail.3107382410 |
Directory | /workspace/279.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_alert_test.178991962 |
Short name | T1 |
Test name | |
Test status | |
Simulation time | 53725100 ps |
CPU time | 1.84 seconds |
Started | Aug 15 06:35:19 PM PDT 24 |
Finished | Aug 15 06:35:21 PM PDT 24 |
Peak memory | 240868 kb |
Host | smart-42db09aa-42a0-49ce-8aed-11453206bb68 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=178991962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_alert_test.178991962 |
Directory | /workspace/28.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_check_fail.1755159058 |
Short name | T54 |
Test name | |
Test status | |
Simulation time | 2467632738 ps |
CPU time | 34.18 seconds |
Started | Aug 15 06:35:21 PM PDT 24 |
Finished | Aug 15 06:35:55 PM PDT 24 |
Peak memory | 249120 kb |
Host | smart-e9f347dc-185d-4ef5-9e1b-5ed717963751 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1755159058 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_check_fail.1755159058 |
Directory | /workspace/28.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_dai_errs.3634832007 |
Short name | T752 |
Test name | |
Test status | |
Simulation time | 1492398503 ps |
CPU time | 12.5 seconds |
Started | Aug 15 06:35:21 PM PDT 24 |
Finished | Aug 15 06:35:33 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-6b79470d-647c-477a-bf0e-894e74898f3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3634832007 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_errs.3634832007 |
Directory | /workspace/28.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_dai_lock.1883437993 |
Short name | T773 |
Test name | |
Test status | |
Simulation time | 132129396 ps |
CPU time | 4.36 seconds |
Started | Aug 15 06:35:17 PM PDT 24 |
Finished | Aug 15 06:35:22 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-c985201e-9f32-419f-bd3a-fe0877232675 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1883437993 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_lock.1883437993 |
Directory | /workspace/28.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_init_fail.1029324162 |
Short name | T226 |
Test name | |
Test status | |
Simulation time | 129681718 ps |
CPU time | 4.2 seconds |
Started | Aug 15 06:35:15 PM PDT 24 |
Finished | Aug 15 06:35:20 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-4c313b6b-b563-4a97-aebd-2de9d6b24e73 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1029324162 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_init_fail.1029324162 |
Directory | /workspace/28.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_macro_errs.3233318125 |
Short name | T547 |
Test name | |
Test status | |
Simulation time | 1141001634 ps |
CPU time | 17.92 seconds |
Started | Aug 15 06:35:26 PM PDT 24 |
Finished | Aug 15 06:35:44 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-02267241-741c-41f7-89c8-486ab9671d48 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3233318125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_macro_errs.3233318125 |
Directory | /workspace/28.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_key_req.1213468881 |
Short name | T501 |
Test name | |
Test status | |
Simulation time | 290466965 ps |
CPU time | 12.58 seconds |
Started | Aug 15 06:35:25 PM PDT 24 |
Finished | Aug 15 06:35:38 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-7b00c19d-f740-4420-b7a1-60a2787ccf59 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1213468881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_key_req.1213468881 |
Directory | /workspace/28.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_lc_esc.4052827753 |
Short name | T641 |
Test name | |
Test status | |
Simulation time | 2941560183 ps |
CPU time | 9.62 seconds |
Started | Aug 15 06:35:27 PM PDT 24 |
Finished | Aug 15 06:35:37 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-9c1231c7-f54b-4ab4-bc8b-cffc0128d10a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4052827753 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_esc.4052827753 |
Directory | /workspace/28.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_lc_req.650382445 |
Short name | T987 |
Test name | |
Test status | |
Simulation time | 6008102477 ps |
CPU time | 15.7 seconds |
Started | Aug 15 06:35:27 PM PDT 24 |
Finished | Aug 15 06:35:43 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-9c0e89d3-d49e-4c8c-a7d6-ae7838b9b7e2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=650382445 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_req.650382445 |
Directory | /workspace/28.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_regwen.3331243878 |
Short name | T345 |
Test name | |
Test status | |
Simulation time | 5170790841 ps |
CPU time | 14.34 seconds |
Started | Aug 15 06:35:30 PM PDT 24 |
Finished | Aug 15 06:35:45 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-f8d6047c-c32e-4845-8a9a-238e5f72ee44 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3331243878 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_regwen.3331243878 |
Directory | /workspace/28.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_smoke.598982066 |
Short name | T991 |
Test name | |
Test status | |
Simulation time | 271967134 ps |
CPU time | 6.67 seconds |
Started | Aug 15 06:35:25 PM PDT 24 |
Finished | Aug 15 06:35:31 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-83886a2c-6969-4d4f-bd65-277612c24518 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=598982066 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_smoke.598982066 |
Directory | /workspace/28.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_stress_all.2157509874 |
Short name | T3 |
Test name | |
Test status | |
Simulation time | 141416439 ps |
CPU time | 3.34 seconds |
Started | Aug 15 06:35:19 PM PDT 24 |
Finished | Aug 15 06:35:22 PM PDT 24 |
Peak memory | 241948 kb |
Host | smart-3976f624-b8f2-4b42-96fe-40114ffe8985 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2157509874 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all .2157509874 |
Directory | /workspace/28.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_test_access.3652129200 |
Short name | T1026 |
Test name | |
Test status | |
Simulation time | 373084206 ps |
CPU time | 6.4 seconds |
Started | Aug 15 06:35:25 PM PDT 24 |
Finished | Aug 15 06:35:31 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-e3590f65-0b33-4077-b0cb-0c193723e391 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3652129200 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_test_access.3652129200 |
Directory | /workspace/28.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/280.otp_ctrl_init_fail.1617382857 |
Short name | T1093 |
Test name | |
Test status | |
Simulation time | 2015097789 ps |
CPU time | 6.69 seconds |
Started | Aug 15 06:37:45 PM PDT 24 |
Finished | Aug 15 06:37:52 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-12b0880f-ccfc-4f3b-9d68-a95de3c8a5c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1617382857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 280.otp_ctrl_init_fail.1617382857 |
Directory | /workspace/280.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/281.otp_ctrl_init_fail.3095225482 |
Short name | T746 |
Test name | |
Test status | |
Simulation time | 153415769 ps |
CPU time | 3.63 seconds |
Started | Aug 15 06:37:25 PM PDT 24 |
Finished | Aug 15 06:37:28 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-25113a08-6114-44de-9e8f-568f2af821ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3095225482 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 281.otp_ctrl_init_fail.3095225482 |
Directory | /workspace/281.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/282.otp_ctrl_init_fail.2419244909 |
Short name | T481 |
Test name | |
Test status | |
Simulation time | 2703483089 ps |
CPU time | 7.56 seconds |
Started | Aug 15 06:37:29 PM PDT 24 |
Finished | Aug 15 06:37:42 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-14e4b677-16a8-47f0-a562-abe1d11d6043 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2419244909 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 282.otp_ctrl_init_fail.2419244909 |
Directory | /workspace/282.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/283.otp_ctrl_init_fail.1006714999 |
Short name | T931 |
Test name | |
Test status | |
Simulation time | 217043063 ps |
CPU time | 3.92 seconds |
Started | Aug 15 06:37:26 PM PDT 24 |
Finished | Aug 15 06:37:31 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-d7c9e08b-6685-4b05-a973-1187966d1487 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1006714999 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 283.otp_ctrl_init_fail.1006714999 |
Directory | /workspace/283.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/284.otp_ctrl_init_fail.402440201 |
Short name | T988 |
Test name | |
Test status | |
Simulation time | 368258259 ps |
CPU time | 4.69 seconds |
Started | Aug 15 06:37:24 PM PDT 24 |
Finished | Aug 15 06:37:29 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-c5baa761-7802-4d91-b4fd-a832444f7dea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=402440201 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 284.otp_ctrl_init_fail.402440201 |
Directory | /workspace/284.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/285.otp_ctrl_init_fail.3210756056 |
Short name | T1120 |
Test name | |
Test status | |
Simulation time | 104287825 ps |
CPU time | 3.99 seconds |
Started | Aug 15 06:37:17 PM PDT 24 |
Finished | Aug 15 06:37:21 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-8dec3544-8f9e-4816-ae7b-e2d79f8992db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3210756056 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 285.otp_ctrl_init_fail.3210756056 |
Directory | /workspace/285.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/287.otp_ctrl_init_fail.3968264315 |
Short name | T179 |
Test name | |
Test status | |
Simulation time | 419451169 ps |
CPU time | 4.72 seconds |
Started | Aug 15 06:37:21 PM PDT 24 |
Finished | Aug 15 06:37:26 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-2f00e2c1-9a9d-46f5-90d1-61cf355993ad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3968264315 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 287.otp_ctrl_init_fail.3968264315 |
Directory | /workspace/287.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/288.otp_ctrl_init_fail.2989386302 |
Short name | T872 |
Test name | |
Test status | |
Simulation time | 106678795 ps |
CPU time | 3.53 seconds |
Started | Aug 15 06:37:22 PM PDT 24 |
Finished | Aug 15 06:37:26 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-40575082-8817-42f0-be75-8ad8a138dce2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2989386302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 288.otp_ctrl_init_fail.2989386302 |
Directory | /workspace/288.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/289.otp_ctrl_init_fail.602616718 |
Short name | T570 |
Test name | |
Test status | |
Simulation time | 120601552 ps |
CPU time | 3.44 seconds |
Started | Aug 15 06:37:17 PM PDT 24 |
Finished | Aug 15 06:37:21 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-a6e860f3-a2d5-4879-91ea-2f4ae83caa2b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=602616718 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 289.otp_ctrl_init_fail.602616718 |
Directory | /workspace/289.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_alert_test.1184844654 |
Short name | T629 |
Test name | |
Test status | |
Simulation time | 74494162 ps |
CPU time | 1.73 seconds |
Started | Aug 15 06:35:38 PM PDT 24 |
Finished | Aug 15 06:35:39 PM PDT 24 |
Peak memory | 240692 kb |
Host | smart-a15acb14-e901-4c6b-a1e1-018b33b27e2e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1184844654 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_alert_test.1184844654 |
Directory | /workspace/29.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_check_fail.1125494900 |
Short name | T84 |
Test name | |
Test status | |
Simulation time | 664935513 ps |
CPU time | 13.23 seconds |
Started | Aug 15 06:35:19 PM PDT 24 |
Finished | Aug 15 06:35:32 PM PDT 24 |
Peak memory | 242688 kb |
Host | smart-413e3aa6-c084-4dd7-9188-2e29283fa98d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1125494900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_check_fail.1125494900 |
Directory | /workspace/29.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_dai_errs.3560766085 |
Short name | T156 |
Test name | |
Test status | |
Simulation time | 1083281188 ps |
CPU time | 33.32 seconds |
Started | Aug 15 06:35:16 PM PDT 24 |
Finished | Aug 15 06:35:50 PM PDT 24 |
Peak memory | 244400 kb |
Host | smart-3a5811c2-508f-4b2c-9d89-1b8b844fc1db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3560766085 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_errs.3560766085 |
Directory | /workspace/29.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_dai_lock.3973926301 |
Short name | T910 |
Test name | |
Test status | |
Simulation time | 551958043 ps |
CPU time | 11.09 seconds |
Started | Aug 15 06:35:24 PM PDT 24 |
Finished | Aug 15 06:35:36 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-caa970a0-baca-4591-87a4-0dabb055934e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3973926301 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_lock.3973926301 |
Directory | /workspace/29.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_macro_errs.1725077081 |
Short name | T790 |
Test name | |
Test status | |
Simulation time | 1094841765 ps |
CPU time | 12.36 seconds |
Started | Aug 15 06:35:27 PM PDT 24 |
Finished | Aug 15 06:35:40 PM PDT 24 |
Peak memory | 242916 kb |
Host | smart-b7b690d1-002d-41f8-bd3b-36b22103cb9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1725077081 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_macro_errs.1725077081 |
Directory | /workspace/29.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_key_req.1069820959 |
Short name | T826 |
Test name | |
Test status | |
Simulation time | 709839264 ps |
CPU time | 11.76 seconds |
Started | Aug 15 06:35:33 PM PDT 24 |
Finished | Aug 15 06:35:44 PM PDT 24 |
Peak memory | 242648 kb |
Host | smart-bfa5e4d9-249c-431d-a8d1-0f4bdec0f1cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1069820959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_key_req.1069820959 |
Directory | /workspace/29.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_lc_esc.2581266435 |
Short name | T808 |
Test name | |
Test status | |
Simulation time | 365177033 ps |
CPU time | 7.62 seconds |
Started | Aug 15 06:35:17 PM PDT 24 |
Finished | Aug 15 06:35:25 PM PDT 24 |
Peak memory | 242084 kb |
Host | smart-73c72a03-3ff4-4f53-b299-8e7e77d0c4ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2581266435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_esc.2581266435 |
Directory | /workspace/29.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_lc_req.3576013219 |
Short name | T355 |
Test name | |
Test status | |
Simulation time | 1624247337 ps |
CPU time | 27.63 seconds |
Started | Aug 15 06:35:26 PM PDT 24 |
Finished | Aug 15 06:35:54 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-c6364463-d8a5-4f66-b004-b9eca183b5c8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3576013219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_req.3576013219 |
Directory | /workspace/29.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_regwen.1533979772 |
Short name | T579 |
Test name | |
Test status | |
Simulation time | 270026201 ps |
CPU time | 6.03 seconds |
Started | Aug 15 06:35:31 PM PDT 24 |
Finished | Aug 15 06:35:37 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-8bfe0cf8-96ff-459e-9988-b195e1f984ca |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1533979772 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_regwen.1533979772 |
Directory | /workspace/29.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_smoke.1895240656 |
Short name | T1095 |
Test name | |
Test status | |
Simulation time | 178971161 ps |
CPU time | 6.65 seconds |
Started | Aug 15 06:35:18 PM PDT 24 |
Finished | Aug 15 06:35:24 PM PDT 24 |
Peak memory | 242436 kb |
Host | smart-e7c65137-c194-4fa2-8334-a0cc33f577c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1895240656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_smoke.1895240656 |
Directory | /workspace/29.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_stress_all.1212982010 |
Short name | T119 |
Test name | |
Test status | |
Simulation time | 31844524844 ps |
CPU time | 229.88 seconds |
Started | Aug 15 06:35:30 PM PDT 24 |
Finished | Aug 15 06:39:20 PM PDT 24 |
Peak memory | 263248 kb |
Host | smart-75395d1a-91df-4e62-8f41-819312acecdc |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1212982010 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all .1212982010 |
Directory | /workspace/29.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_test_access.1599867985 |
Short name | T95 |
Test name | |
Test status | |
Simulation time | 931206958 ps |
CPU time | 10.58 seconds |
Started | Aug 15 06:35:27 PM PDT 24 |
Finished | Aug 15 06:35:38 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-29ee26c3-0f9e-4cb8-8781-c885194709c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1599867985 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_test_access.1599867985 |
Directory | /workspace/29.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/290.otp_ctrl_init_fail.413242031 |
Short name | T223 |
Test name | |
Test status | |
Simulation time | 335468161 ps |
CPU time | 4.42 seconds |
Started | Aug 15 06:37:17 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-fead7893-2c87-41a0-b4f2-dd8ca9d14ebd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=413242031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 290.otp_ctrl_init_fail.413242031 |
Directory | /workspace/290.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/291.otp_ctrl_init_fail.3878930430 |
Short name | T435 |
Test name | |
Test status | |
Simulation time | 282416612 ps |
CPU time | 4.07 seconds |
Started | Aug 15 06:37:18 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-291f763c-7f06-4821-8964-f25055ec7f30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3878930430 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 291.otp_ctrl_init_fail.3878930430 |
Directory | /workspace/291.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/292.otp_ctrl_init_fail.1977992283 |
Short name | T1129 |
Test name | |
Test status | |
Simulation time | 135600121 ps |
CPU time | 3.9 seconds |
Started | Aug 15 06:37:42 PM PDT 24 |
Finished | Aug 15 06:37:46 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-819f686e-d9de-41a4-abe7-ea773436c99d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1977992283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 292.otp_ctrl_init_fail.1977992283 |
Directory | /workspace/292.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/293.otp_ctrl_init_fail.3525568379 |
Short name | T797 |
Test name | |
Test status | |
Simulation time | 162454085 ps |
CPU time | 4.08 seconds |
Started | Aug 15 06:37:31 PM PDT 24 |
Finished | Aug 15 06:37:35 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-5f3468de-2f20-4493-b5d7-daac816fed05 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3525568379 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 293.otp_ctrl_init_fail.3525568379 |
Directory | /workspace/293.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/294.otp_ctrl_init_fail.618930201 |
Short name | T1100 |
Test name | |
Test status | |
Simulation time | 164458691 ps |
CPU time | 3.91 seconds |
Started | Aug 15 06:37:23 PM PDT 24 |
Finished | Aug 15 06:37:27 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-e0879a60-d40c-4c44-b003-389fd6757a5f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=618930201 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 294.otp_ctrl_init_fail.618930201 |
Directory | /workspace/294.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/295.otp_ctrl_init_fail.1041790969 |
Short name | T44 |
Test name | |
Test status | |
Simulation time | 151748359 ps |
CPU time | 4.11 seconds |
Started | Aug 15 06:37:32 PM PDT 24 |
Finished | Aug 15 06:37:37 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-cf9cb1eb-e739-429f-a609-35b779f7e96d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1041790969 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 295.otp_ctrl_init_fail.1041790969 |
Directory | /workspace/295.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/296.otp_ctrl_init_fail.753967002 |
Short name | T502 |
Test name | |
Test status | |
Simulation time | 224422543 ps |
CPU time | 4.57 seconds |
Started | Aug 15 06:37:30 PM PDT 24 |
Finished | Aug 15 06:37:35 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-9cdd9da8-9f00-4dde-bda7-0baf1381ca18 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=753967002 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 296.otp_ctrl_init_fail.753967002 |
Directory | /workspace/296.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/297.otp_ctrl_init_fail.1368214993 |
Short name | T727 |
Test name | |
Test status | |
Simulation time | 148522841 ps |
CPU time | 5.35 seconds |
Started | Aug 15 06:37:32 PM PDT 24 |
Finished | Aug 15 06:37:37 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-6ed04629-c09d-45b0-954e-23a5260a987e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1368214993 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 297.otp_ctrl_init_fail.1368214993 |
Directory | /workspace/297.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/298.otp_ctrl_init_fail.74460635 |
Short name | T184 |
Test name | |
Test status | |
Simulation time | 152338670 ps |
CPU time | 4.11 seconds |
Started | Aug 15 06:37:28 PM PDT 24 |
Finished | Aug 15 06:37:33 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-0d241b4e-214c-47e1-9d09-2d9a9dec925f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=74460635 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 298.otp_ctrl_init_fail.74460635 |
Directory | /workspace/298.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/299.otp_ctrl_init_fail.744173658 |
Short name | T907 |
Test name | |
Test status | |
Simulation time | 125329116 ps |
CPU time | 3.23 seconds |
Started | Aug 15 06:37:33 PM PDT 24 |
Finished | Aug 15 06:37:37 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-cde0d31d-3f95-4dc8-9515-3196a14ef773 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=744173658 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 299.otp_ctrl_init_fail.744173658 |
Directory | /workspace/299.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_alert_test.3722182019 |
Short name | T796 |
Test name | |
Test status | |
Simulation time | 64072938 ps |
CPU time | 1.71 seconds |
Started | Aug 15 06:34:20 PM PDT 24 |
Finished | Aug 15 06:34:23 PM PDT 24 |
Peak memory | 240820 kb |
Host | smart-740e95d4-439b-4994-9ea2-ef9c08e4271f |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3722182019 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_alert_test.3722182019 |
Directory | /workspace/3.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_background_chks.4119929947 |
Short name | T980 |
Test name | |
Test status | |
Simulation time | 9374439488 ps |
CPU time | 16.94 seconds |
Started | Aug 15 06:34:33 PM PDT 24 |
Finished | Aug 15 06:34:50 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-06fbb9be-bd7f-45a0-9ab4-e32832c98208 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4119929947 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_background_chks.4119929947 |
Directory | /workspace/3.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_check_fail.1946229206 |
Short name | T53 |
Test name | |
Test status | |
Simulation time | 406369918 ps |
CPU time | 14.49 seconds |
Started | Aug 15 06:34:44 PM PDT 24 |
Finished | Aug 15 06:34:58 PM PDT 24 |
Peak memory | 242824 kb |
Host | smart-b0fd3762-da37-4065-a8b3-5dfd7511bce0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1946229206 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_check_fail.1946229206 |
Directory | /workspace/3.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_dai_errs.2632794991 |
Short name | T695 |
Test name | |
Test status | |
Simulation time | 449210553 ps |
CPU time | 14.15 seconds |
Started | Aug 15 06:34:39 PM PDT 24 |
Finished | Aug 15 06:34:53 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-ca789f66-dc81-48e3-9bcb-533970041584 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2632794991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_errs.2632794991 |
Directory | /workspace/3.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_dai_lock.2231554363 |
Short name | T358 |
Test name | |
Test status | |
Simulation time | 2494887781 ps |
CPU time | 27.89 seconds |
Started | Aug 15 06:34:31 PM PDT 24 |
Finished | Aug 15 06:34:59 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-0dc0dcff-387b-4f52-b3d5-0c030c89a519 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2231554363 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_lock.2231554363 |
Directory | /workspace/3.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_init_fail.3354918684 |
Short name | T1106 |
Test name | |
Test status | |
Simulation time | 206604363 ps |
CPU time | 5.16 seconds |
Started | Aug 15 06:34:26 PM PDT 24 |
Finished | Aug 15 06:34:31 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-a193145c-e74c-4d6a-9f13-b64f6a3f7054 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3354918684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_init_fail.3354918684 |
Directory | /workspace/3.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_macro_errs.2377143480 |
Short name | T1063 |
Test name | |
Test status | |
Simulation time | 1848525810 ps |
CPU time | 19.37 seconds |
Started | Aug 15 06:34:22 PM PDT 24 |
Finished | Aug 15 06:34:42 PM PDT 24 |
Peak memory | 243576 kb |
Host | smart-68e703bb-e027-4989-89ce-a9b896fc0294 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2377143480 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_macro_errs.2377143480 |
Directory | /workspace/3.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_key_req.3422281782 |
Short name | T1021 |
Test name | |
Test status | |
Simulation time | 1205774417 ps |
CPU time | 26.94 seconds |
Started | Aug 15 06:34:38 PM PDT 24 |
Finished | Aug 15 06:35:05 PM PDT 24 |
Peak memory | 242604 kb |
Host | smart-a1c57d73-6c53-4151-bfff-c213f87c4b72 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3422281782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_key_req.3422281782 |
Directory | /workspace/3.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_lc_esc.3125425684 |
Short name | T306 |
Test name | |
Test status | |
Simulation time | 533293671 ps |
CPU time | 9.7 seconds |
Started | Aug 15 06:34:36 PM PDT 24 |
Finished | Aug 15 06:34:46 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-640c5227-73af-47f5-a6d5-511787ce1a5c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3125425684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_esc.3125425684 |
Directory | /workspace/3.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_lc_req.26888927 |
Short name | T163 |
Test name | |
Test status | |
Simulation time | 612150374 ps |
CPU time | 9.47 seconds |
Started | Aug 15 06:34:22 PM PDT 24 |
Finished | Aug 15 06:34:32 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-06a500ca-b60f-458a-98ef-57cd61641ed7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=26888927 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_req.26888927 |
Directory | /workspace/3.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_regwen.822968447 |
Short name | T706 |
Test name | |
Test status | |
Simulation time | 1023213701 ps |
CPU time | 10.39 seconds |
Started | Aug 15 06:34:38 PM PDT 24 |
Finished | Aug 15 06:34:49 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-6dd9290c-60c9-4a9a-82fc-cac9aeafc1dc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=822968447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_regwen.822968447 |
Directory | /workspace/3.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_smoke.2123826955 |
Short name | T615 |
Test name | |
Test status | |
Simulation time | 123508410 ps |
CPU time | 3.99 seconds |
Started | Aug 15 06:34:35 PM PDT 24 |
Finished | Aug 15 06:34:39 PM PDT 24 |
Peak memory | 242656 kb |
Host | smart-c4380b3f-1604-4adb-abba-5fcb739bc243 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2123826955 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_smoke.2123826955 |
Directory | /workspace/3.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_stress_all.2952440083 |
Short name | T382 |
Test name | |
Test status | |
Simulation time | 11176088744 ps |
CPU time | 99.8 seconds |
Started | Aug 15 06:34:34 PM PDT 24 |
Finished | Aug 15 06:36:14 PM PDT 24 |
Peak memory | 260344 kb |
Host | smart-a7cd2421-1e5b-4a07-b511-606a63b04b43 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2952440083 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all. 2952440083 |
Directory | /workspace/3.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_stress_all_with_rand_reset.2583924647 |
Short name | T1161 |
Test name | |
Test status | |
Simulation time | 8068539572 ps |
CPU time | 88.66 seconds |
Started | Aug 15 06:34:25 PM PDT 24 |
Finished | Aug 15 06:35:54 PM PDT 24 |
Peak memory | 249000 kb |
Host | smart-10b69bb0-137b-4bf0-ba69-a0c5e3670b51 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2583924647 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all_with_rand_reset.2583924647 |
Directory | /workspace/3.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_test_access.831545351 |
Short name | T839 |
Test name | |
Test status | |
Simulation time | 2838591635 ps |
CPU time | 32.85 seconds |
Started | Aug 15 06:34:20 PM PDT 24 |
Finished | Aug 15 06:34:54 PM PDT 24 |
Peak memory | 249064 kb |
Host | smart-f264158f-44e1-4811-b9b8-b153465a7e61 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=831545351 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_test_access.831545351 |
Directory | /workspace/3.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_alert_test.1824392447 |
Short name | T652 |
Test name | |
Test status | |
Simulation time | 624763994 ps |
CPU time | 5.87 seconds |
Started | Aug 15 06:35:43 PM PDT 24 |
Finished | Aug 15 06:35:49 PM PDT 24 |
Peak memory | 240812 kb |
Host | smart-c4a82014-9c53-49cd-929b-12495eb6ff50 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1824392447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_alert_test.1824392447 |
Directory | /workspace/30.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_check_fail.1380186950 |
Short name | T123 |
Test name | |
Test status | |
Simulation time | 4775526471 ps |
CPU time | 30.42 seconds |
Started | Aug 15 06:35:28 PM PDT 24 |
Finished | Aug 15 06:35:59 PM PDT 24 |
Peak memory | 249140 kb |
Host | smart-776c247e-5246-4d32-9097-b726e71787e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1380186950 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_check_fail.1380186950 |
Directory | /workspace/30.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_dai_errs.2220901082 |
Short name | T865 |
Test name | |
Test status | |
Simulation time | 476059791 ps |
CPU time | 20.91 seconds |
Started | Aug 15 06:35:41 PM PDT 24 |
Finished | Aug 15 06:36:02 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-e57d4b75-1b4f-4dfd-b8a9-b4035f5b4e3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2220901082 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_errs.2220901082 |
Directory | /workspace/30.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_dai_lock.2216504462 |
Short name | T708 |
Test name | |
Test status | |
Simulation time | 491564946 ps |
CPU time | 9.81 seconds |
Started | Aug 15 06:35:27 PM PDT 24 |
Finished | Aug 15 06:35:37 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-0ba98368-f29a-47d5-b0e3-2c9872afa346 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2216504462 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_lock.2216504462 |
Directory | /workspace/30.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_init_fail.2707882079 |
Short name | T507 |
Test name | |
Test status | |
Simulation time | 213872526 ps |
CPU time | 4.34 seconds |
Started | Aug 15 06:35:29 PM PDT 24 |
Finished | Aug 15 06:35:33 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-d8c3f169-a0f7-4252-afc6-a0aeb60a0ff5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2707882079 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_init_fail.2707882079 |
Directory | /workspace/30.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_macro_errs.2195475125 |
Short name | T853 |
Test name | |
Test status | |
Simulation time | 323966278 ps |
CPU time | 6.28 seconds |
Started | Aug 15 06:35:26 PM PDT 24 |
Finished | Aug 15 06:35:33 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-c2257f07-9525-444e-89f7-e09417473263 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2195475125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_macro_errs.2195475125 |
Directory | /workspace/30.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_key_req.2079579183 |
Short name | T194 |
Test name | |
Test status | |
Simulation time | 564873794 ps |
CPU time | 15.31 seconds |
Started | Aug 15 06:35:28 PM PDT 24 |
Finished | Aug 15 06:35:43 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-14ff873e-edb0-43c9-a4ac-68d21e08e7ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2079579183 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_key_req.2079579183 |
Directory | /workspace/30.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_lc_esc.3692527185 |
Short name | T473 |
Test name | |
Test status | |
Simulation time | 222803642 ps |
CPU time | 4.99 seconds |
Started | Aug 15 06:35:28 PM PDT 24 |
Finished | Aug 15 06:35:33 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-edaea681-d075-40f4-a7fb-1f6988165e1b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3692527185 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_esc.3692527185 |
Directory | /workspace/30.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_lc_req.872941585 |
Short name | T784 |
Test name | |
Test status | |
Simulation time | 584236399 ps |
CPU time | 16.54 seconds |
Started | Aug 15 06:35:39 PM PDT 24 |
Finished | Aug 15 06:35:55 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-0b2d2b1c-b8c7-43be-b70b-fd5431f2e82d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=872941585 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_req.872941585 |
Directory | /workspace/30.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_regwen.2826607463 |
Short name | T1060 |
Test name | |
Test status | |
Simulation time | 961359997 ps |
CPU time | 8.15 seconds |
Started | Aug 15 06:35:45 PM PDT 24 |
Finished | Aug 15 06:35:53 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-41e4f383-d2af-4d45-9894-acfe348eb527 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2826607463 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_regwen.2826607463 |
Directory | /workspace/30.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_smoke.1701889293 |
Short name | T529 |
Test name | |
Test status | |
Simulation time | 415565078 ps |
CPU time | 5.67 seconds |
Started | Aug 15 06:35:26 PM PDT 24 |
Finished | Aug 15 06:35:32 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-c9774048-410d-4150-a456-75ae41361b77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1701889293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_smoke.1701889293 |
Directory | /workspace/30.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_stress_all.3447265181 |
Short name | T162 |
Test name | |
Test status | |
Simulation time | 22171150684 ps |
CPU time | 196.72 seconds |
Started | Aug 15 06:35:32 PM PDT 24 |
Finished | Aug 15 06:38:49 PM PDT 24 |
Peak memory | 257324 kb |
Host | smart-fba3cd44-275d-4bdb-8de3-f55418f9efc5 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3447265181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_stress_all .3447265181 |
Directory | /workspace/30.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_stress_all_with_rand_reset.4290408127 |
Short name | T359 |
Test name | |
Test status | |
Simulation time | 62271398546 ps |
CPU time | 232.5 seconds |
Started | Aug 15 06:35:42 PM PDT 24 |
Finished | Aug 15 06:39:34 PM PDT 24 |
Peak memory | 264280 kb |
Host | smart-e506ef2d-7fef-44ea-92f3-a0d95f08e375 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4290408127 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_stress_all_with_rand_reset.4290408127 |
Directory | /workspace/30.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_test_access.1634004447 |
Short name | T406 |
Test name | |
Test status | |
Simulation time | 2849863107 ps |
CPU time | 15.98 seconds |
Started | Aug 15 06:35:39 PM PDT 24 |
Finished | Aug 15 06:35:55 PM PDT 24 |
Peak memory | 243148 kb |
Host | smart-a247b338-5f75-42e0-8613-eb8969d87c40 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1634004447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_test_access.1634004447 |
Directory | /workspace/30.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_alert_test.1219932053 |
Short name | T1023 |
Test name | |
Test status | |
Simulation time | 263246537 ps |
CPU time | 2.13 seconds |
Started | Aug 15 06:35:37 PM PDT 24 |
Finished | Aug 15 06:35:40 PM PDT 24 |
Peak memory | 240544 kb |
Host | smart-c283d69e-a7ca-4c70-895b-64b7afb5057a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1219932053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_alert_test.1219932053 |
Directory | /workspace/31.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_check_fail.171370398 |
Short name | T855 |
Test name | |
Test status | |
Simulation time | 1916896506 ps |
CPU time | 17.14 seconds |
Started | Aug 15 06:35:47 PM PDT 24 |
Finished | Aug 15 06:36:05 PM PDT 24 |
Peak memory | 243292 kb |
Host | smart-12102d9e-df2d-4b34-a4ed-73494302d897 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=171370398 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_check_fail.171370398 |
Directory | /workspace/31.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_dai_errs.1906049603 |
Short name | T913 |
Test name | |
Test status | |
Simulation time | 789004864 ps |
CPU time | 21.46 seconds |
Started | Aug 15 06:35:43 PM PDT 24 |
Finished | Aug 15 06:36:05 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-89923cc4-405a-4274-aeee-b46a6ee0c604 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1906049603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_errs.1906049603 |
Directory | /workspace/31.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_dai_lock.543133445 |
Short name | T197 |
Test name | |
Test status | |
Simulation time | 513017282 ps |
CPU time | 18.14 seconds |
Started | Aug 15 06:35:30 PM PDT 24 |
Finished | Aug 15 06:35:48 PM PDT 24 |
Peak memory | 242768 kb |
Host | smart-1133771a-b7e1-4133-a2a1-94fc40b34f42 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=543133445 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_lock.543133445 |
Directory | /workspace/31.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_init_fail.3088590406 |
Short name | T1043 |
Test name | |
Test status | |
Simulation time | 680592402 ps |
CPU time | 5.08 seconds |
Started | Aug 15 06:35:36 PM PDT 24 |
Finished | Aug 15 06:35:41 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-abb3924e-2d85-4292-9c83-6768d75d942b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3088590406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_init_fail.3088590406 |
Directory | /workspace/31.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_macro_errs.3937657806 |
Short name | T840 |
Test name | |
Test status | |
Simulation time | 18986687536 ps |
CPU time | 24.4 seconds |
Started | Aug 15 06:35:32 PM PDT 24 |
Finished | Aug 15 06:35:57 PM PDT 24 |
Peak memory | 244456 kb |
Host | smart-cb57cbbb-0f3a-4438-a911-23aee11142c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3937657806 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_macro_errs.3937657806 |
Directory | /workspace/31.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_key_req.82416444 |
Short name | T887 |
Test name | |
Test status | |
Simulation time | 9780999001 ps |
CPU time | 36.77 seconds |
Started | Aug 15 06:35:41 PM PDT 24 |
Finished | Aug 15 06:36:18 PM PDT 24 |
Peak memory | 243860 kb |
Host | smart-22332eb4-4204-41fc-a58f-98dabd888e11 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=82416444 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_key_req.82416444 |
Directory | /workspace/31.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_lc_esc.788344223 |
Short name | T440 |
Test name | |
Test status | |
Simulation time | 418509021 ps |
CPU time | 7.19 seconds |
Started | Aug 15 06:35:40 PM PDT 24 |
Finished | Aug 15 06:35:48 PM PDT 24 |
Peak memory | 242760 kb |
Host | smart-ef2bc2de-fdcc-43b7-964e-f806ed0b3ecb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=788344223 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_esc.788344223 |
Directory | /workspace/31.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_lc_req.4054330620 |
Short name | T1015 |
Test name | |
Test status | |
Simulation time | 3512584408 ps |
CPU time | 11.18 seconds |
Started | Aug 15 06:35:37 PM PDT 24 |
Finished | Aug 15 06:35:49 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-e8285b91-0dec-48ef-9678-7c31ed2d224f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4054330620 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_req.4054330620 |
Directory | /workspace/31.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_regwen.3400441870 |
Short name | T337 |
Test name | |
Test status | |
Simulation time | 428569211 ps |
CPU time | 10.07 seconds |
Started | Aug 15 06:35:45 PM PDT 24 |
Finished | Aug 15 06:35:55 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-38720edb-2c82-48ef-b340-b1847c76350b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3400441870 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_regwen.3400441870 |
Directory | /workspace/31.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_smoke.2146730648 |
Short name | T414 |
Test name | |
Test status | |
Simulation time | 251477140 ps |
CPU time | 5.97 seconds |
Started | Aug 15 06:35:43 PM PDT 24 |
Finished | Aug 15 06:35:49 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-cd6635fd-ab83-4a8a-a83a-ac0a4ea11a62 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2146730648 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_smoke.2146730648 |
Directory | /workspace/31.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_stress_all.3007254842 |
Short name | T1127 |
Test name | |
Test status | |
Simulation time | 54950538028 ps |
CPU time | 175.62 seconds |
Started | Aug 15 06:35:44 PM PDT 24 |
Finished | Aug 15 06:38:40 PM PDT 24 |
Peak memory | 258720 kb |
Host | smart-ac044f49-5525-4f63-aa44-f578264cde60 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3007254842 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all .3007254842 |
Directory | /workspace/31.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_stress_all_with_rand_reset.2080256698 |
Short name | T141 |
Test name | |
Test status | |
Simulation time | 15086953558 ps |
CPU time | 115.1 seconds |
Started | Aug 15 06:35:45 PM PDT 24 |
Finished | Aug 15 06:37:40 PM PDT 24 |
Peak memory | 256468 kb |
Host | smart-e2e17033-1a89-433e-93dc-b5b6afd5dd4c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2080256698 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all_with_rand_reset.2080256698 |
Directory | /workspace/31.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_test_access.1411291524 |
Short name | T99 |
Test name | |
Test status | |
Simulation time | 1608272180 ps |
CPU time | 11.62 seconds |
Started | Aug 15 06:35:42 PM PDT 24 |
Finished | Aug 15 06:35:54 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-493cd8c7-eac1-4d47-9e51-4efa474c4bae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1411291524 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_test_access.1411291524 |
Directory | /workspace/31.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_alert_test.3148380748 |
Short name | T1070 |
Test name | |
Test status | |
Simulation time | 75053807 ps |
CPU time | 1.73 seconds |
Started | Aug 15 06:35:37 PM PDT 24 |
Finished | Aug 15 06:35:39 PM PDT 24 |
Peak memory | 240996 kb |
Host | smart-0ecadf1b-cc82-4d74-93d9-7b47380fbb83 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3148380748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_alert_test.3148380748 |
Directory | /workspace/32.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_check_fail.2328568741 |
Short name | T984 |
Test name | |
Test status | |
Simulation time | 368926979 ps |
CPU time | 13.1 seconds |
Started | Aug 15 06:35:39 PM PDT 24 |
Finished | Aug 15 06:35:53 PM PDT 24 |
Peak memory | 243332 kb |
Host | smart-e5020872-0dc7-4550-a58e-a6ea45e9df7e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2328568741 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_check_fail.2328568741 |
Directory | /workspace/32.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_dai_errs.1870889133 |
Short name | T314 |
Test name | |
Test status | |
Simulation time | 969010726 ps |
CPU time | 32.98 seconds |
Started | Aug 15 06:35:39 PM PDT 24 |
Finished | Aug 15 06:36:12 PM PDT 24 |
Peak memory | 246672 kb |
Host | smart-338ecda8-0c15-4135-885e-67504585258f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1870889133 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_errs.1870889133 |
Directory | /workspace/32.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_dai_lock.1604735068 |
Short name | T760 |
Test name | |
Test status | |
Simulation time | 1768438197 ps |
CPU time | 15.61 seconds |
Started | Aug 15 06:35:42 PM PDT 24 |
Finished | Aug 15 06:35:58 PM PDT 24 |
Peak memory | 242696 kb |
Host | smart-269a858e-7de3-4865-a98e-f42a2c4fa34f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1604735068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_lock.1604735068 |
Directory | /workspace/32.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_init_fail.1661247372 |
Short name | T1083 |
Test name | |
Test status | |
Simulation time | 426871492 ps |
CPU time | 4.05 seconds |
Started | Aug 15 06:35:43 PM PDT 24 |
Finished | Aug 15 06:35:47 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-3a303783-0053-46a6-8159-623e473a8c0e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1661247372 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_init_fail.1661247372 |
Directory | /workspace/32.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_macro_errs.872153141 |
Short name | T613 |
Test name | |
Test status | |
Simulation time | 912958650 ps |
CPU time | 7.97 seconds |
Started | Aug 15 06:35:44 PM PDT 24 |
Finished | Aug 15 06:35:53 PM PDT 24 |
Peak memory | 242776 kb |
Host | smart-2802d5ed-90f0-401a-93d2-c5c5379374e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=872153141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_macro_errs.872153141 |
Directory | /workspace/32.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_key_req.3723843840 |
Short name | T356 |
Test name | |
Test status | |
Simulation time | 439996275 ps |
CPU time | 16.9 seconds |
Started | Aug 15 06:35:42 PM PDT 24 |
Finished | Aug 15 06:36:00 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-6e96be6a-498f-4494-a37d-154aed16bb9b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3723843840 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_key_req.3723843840 |
Directory | /workspace/32.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_lc_esc.3776835069 |
Short name | T659 |
Test name | |
Test status | |
Simulation time | 236273177 ps |
CPU time | 5.37 seconds |
Started | Aug 15 06:35:43 PM PDT 24 |
Finished | Aug 15 06:35:49 PM PDT 24 |
Peak memory | 247732 kb |
Host | smart-183ae43a-89b1-458e-82ae-7f50972de065 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3776835069 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_esc.3776835069 |
Directory | /workspace/32.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_lc_req.2114192721 |
Short name | T372 |
Test name | |
Test status | |
Simulation time | 8963805818 ps |
CPU time | 24.16 seconds |
Started | Aug 15 06:35:45 PM PDT 24 |
Finished | Aug 15 06:36:10 PM PDT 24 |
Peak memory | 242732 kb |
Host | smart-f4633cd4-6d6b-4481-ac4f-7de9d2960d38 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2114192721 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_req.2114192721 |
Directory | /workspace/32.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_regwen.3125363499 |
Short name | T1148 |
Test name | |
Test status | |
Simulation time | 116361126 ps |
CPU time | 5.19 seconds |
Started | Aug 15 06:35:42 PM PDT 24 |
Finished | Aug 15 06:35:48 PM PDT 24 |
Peak memory | 242436 kb |
Host | smart-14347da6-3100-4482-8feb-f1b591f0e428 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3125363499 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_regwen.3125363499 |
Directory | /workspace/32.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_smoke.976886878 |
Short name | T1032 |
Test name | |
Test status | |
Simulation time | 680449981 ps |
CPU time | 8.48 seconds |
Started | Aug 15 06:35:31 PM PDT 24 |
Finished | Aug 15 06:35:40 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-bc0e19ba-4e9a-4bed-97fa-5f63ba116a39 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=976886878 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_smoke.976886878 |
Directory | /workspace/32.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_stress_all.2665852915 |
Short name | T979 |
Test name | |
Test status | |
Simulation time | 29096099896 ps |
CPU time | 237.57 seconds |
Started | Aug 15 06:35:34 PM PDT 24 |
Finished | Aug 15 06:39:31 PM PDT 24 |
Peak memory | 258340 kb |
Host | smart-fbf04fef-3f02-4d4a-a059-2ff9f6579f1b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2665852915 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all .2665852915 |
Directory | /workspace/32.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_stress_all_with_rand_reset.2795095018 |
Short name | T298 |
Test name | |
Test status | |
Simulation time | 3440918266 ps |
CPU time | 49.15 seconds |
Started | Aug 15 06:35:46 PM PDT 24 |
Finished | Aug 15 06:36:35 PM PDT 24 |
Peak memory | 249344 kb |
Host | smart-e0ca0d13-9c34-4671-a223-ded90ee700f3 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2795095018 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all_with_rand_reset.2795095018 |
Directory | /workspace/32.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_test_access.4078178686 |
Short name | T842 |
Test name | |
Test status | |
Simulation time | 1184256738 ps |
CPU time | 20.13 seconds |
Started | Aug 15 06:35:44 PM PDT 24 |
Finished | Aug 15 06:36:05 PM PDT 24 |
Peak memory | 242588 kb |
Host | smart-340a09f8-e3d8-45da-b0dd-0425e4cef610 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4078178686 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_test_access.4078178686 |
Directory | /workspace/32.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_alert_test.3521301553 |
Short name | T725 |
Test name | |
Test status | |
Simulation time | 872782437 ps |
CPU time | 2.98 seconds |
Started | Aug 15 06:35:49 PM PDT 24 |
Finished | Aug 15 06:35:52 PM PDT 24 |
Peak memory | 240620 kb |
Host | smart-8de43997-b1ce-4021-88b2-7a6b3a1c0962 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3521301553 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_alert_test.3521301553 |
Directory | /workspace/33.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_check_fail.796572803 |
Short name | T474 |
Test name | |
Test status | |
Simulation time | 1367174051 ps |
CPU time | 13.18 seconds |
Started | Aug 15 06:35:42 PM PDT 24 |
Finished | Aug 15 06:35:55 PM PDT 24 |
Peak memory | 242916 kb |
Host | smart-f5f2c405-e133-477b-a8ad-ca6b355f111b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=796572803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_check_fail.796572803 |
Directory | /workspace/33.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_dai_errs.138915057 |
Short name | T662 |
Test name | |
Test status | |
Simulation time | 327370019 ps |
CPU time | 16.09 seconds |
Started | Aug 15 06:35:41 PM PDT 24 |
Finished | Aug 15 06:35:57 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-6a9c37d1-e702-4903-9a57-74d651a0afb5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=138915057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_errs.138915057 |
Directory | /workspace/33.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_dai_lock.3794535124 |
Short name | T374 |
Test name | |
Test status | |
Simulation time | 626282831 ps |
CPU time | 10.57 seconds |
Started | Aug 15 06:35:42 PM PDT 24 |
Finished | Aug 15 06:35:54 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-93257565-c4d7-46bb-9bca-7c0a6e6ef41d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3794535124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_lock.3794535124 |
Directory | /workspace/33.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_init_fail.141694626 |
Short name | T642 |
Test name | |
Test status | |
Simulation time | 598326223 ps |
CPU time | 3.97 seconds |
Started | Aug 15 06:35:39 PM PDT 24 |
Finished | Aug 15 06:35:43 PM PDT 24 |
Peak memory | 242760 kb |
Host | smart-eeefcb43-b125-43b7-94e4-8fc94a1567d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=141694626 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_init_fail.141694626 |
Directory | /workspace/33.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_macro_errs.2227177931 |
Short name | T150 |
Test name | |
Test status | |
Simulation time | 898344057 ps |
CPU time | 15.13 seconds |
Started | Aug 15 06:35:45 PM PDT 24 |
Finished | Aug 15 06:36:00 PM PDT 24 |
Peak memory | 242868 kb |
Host | smart-b5297a7c-ab12-4e1b-8fef-d8099e12acd8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2227177931 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_macro_errs.2227177931 |
Directory | /workspace/33.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_key_req.3926813416 |
Short name | T580 |
Test name | |
Test status | |
Simulation time | 469124051 ps |
CPU time | 21.89 seconds |
Started | Aug 15 06:35:40 PM PDT 24 |
Finished | Aug 15 06:36:03 PM PDT 24 |
Peak memory | 242756 kb |
Host | smart-4490efb0-a013-48e7-b9f6-1fc10393d675 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3926813416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_key_req.3926813416 |
Directory | /workspace/33.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_lc_esc.849991971 |
Short name | T404 |
Test name | |
Test status | |
Simulation time | 671639552 ps |
CPU time | 6.8 seconds |
Started | Aug 15 06:35:32 PM PDT 24 |
Finished | Aug 15 06:35:39 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-30496aad-a26a-4eaa-a47c-0c2a62f79f63 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=849991971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_esc.849991971 |
Directory | /workspace/33.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_lc_req.1324203946 |
Short name | T999 |
Test name | |
Test status | |
Simulation time | 1603794109 ps |
CPU time | 28.27 seconds |
Started | Aug 15 06:35:42 PM PDT 24 |
Finished | Aug 15 06:36:11 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-123633cc-3134-4deb-8749-8a3ff07841a5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1324203946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_req.1324203946 |
Directory | /workspace/33.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_regwen.4175587100 |
Short name | T841 |
Test name | |
Test status | |
Simulation time | 205869625 ps |
CPU time | 2.81 seconds |
Started | Aug 15 06:35:46 PM PDT 24 |
Finished | Aug 15 06:35:49 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-5c84ff5d-9ce0-4d6d-9fc6-ce019c02138f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4175587100 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_regwen.4175587100 |
Directory | /workspace/33.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_smoke.3439382200 |
Short name | T901 |
Test name | |
Test status | |
Simulation time | 1098726742 ps |
CPU time | 6.82 seconds |
Started | Aug 15 06:35:34 PM PDT 24 |
Finished | Aug 15 06:35:41 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-f463fbf3-f7a5-4906-b80a-546be36f6528 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3439382200 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_smoke.3439382200 |
Directory | /workspace/33.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_stress_all.3065032796 |
Short name | T762 |
Test name | |
Test status | |
Simulation time | 45448516850 ps |
CPU time | 256.83 seconds |
Started | Aug 15 06:35:38 PM PDT 24 |
Finished | Aug 15 06:39:55 PM PDT 24 |
Peak memory | 273712 kb |
Host | smart-fafcc95f-def8-41e7-9359-21c6c0c760aa |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3065032796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all .3065032796 |
Directory | /workspace/33.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_test_access.3392951688 |
Short name | T1133 |
Test name | |
Test status | |
Simulation time | 6720253247 ps |
CPU time | 14.89 seconds |
Started | Aug 15 06:35:40 PM PDT 24 |
Finished | Aug 15 06:35:55 PM PDT 24 |
Peak memory | 243496 kb |
Host | smart-4add34c4-c442-45ca-bff6-ccea57f6a020 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3392951688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_test_access.3392951688 |
Directory | /workspace/33.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_alert_test.3359467977 |
Short name | T516 |
Test name | |
Test status | |
Simulation time | 167070553 ps |
CPU time | 1.83 seconds |
Started | Aug 15 06:35:50 PM PDT 24 |
Finished | Aug 15 06:35:52 PM PDT 24 |
Peak memory | 240660 kb |
Host | smart-ed36db58-c6c6-4c18-a50a-91fb528a1214 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3359467977 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_alert_test.3359467977 |
Directory | /workspace/34.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_check_fail.3932275289 |
Short name | T517 |
Test name | |
Test status | |
Simulation time | 3245781049 ps |
CPU time | 24.77 seconds |
Started | Aug 15 06:35:43 PM PDT 24 |
Finished | Aug 15 06:36:08 PM PDT 24 |
Peak memory | 249100 kb |
Host | smart-00c690cb-f97c-4ec0-ba50-346b936c54d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3932275289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_check_fail.3932275289 |
Directory | /workspace/34.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_dai_errs.4039760563 |
Short name | T312 |
Test name | |
Test status | |
Simulation time | 1725325678 ps |
CPU time | 13.82 seconds |
Started | Aug 15 06:35:43 PM PDT 24 |
Finished | Aug 15 06:35:57 PM PDT 24 |
Peak memory | 242652 kb |
Host | smart-1e5e4508-4db5-458f-9bd5-c9d6e4ddcc28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4039760563 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_errs.4039760563 |
Directory | /workspace/34.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_dai_lock.2796473664 |
Short name | T353 |
Test name | |
Test status | |
Simulation time | 2595497220 ps |
CPU time | 14.93 seconds |
Started | Aug 15 06:35:46 PM PDT 24 |
Finished | Aug 15 06:36:01 PM PDT 24 |
Peak memory | 249148 kb |
Host | smart-c34d85d6-5361-46e7-8bce-3251c7c26b1f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2796473664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_lock.2796473664 |
Directory | /workspace/34.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_init_fail.834155782 |
Short name | T677 |
Test name | |
Test status | |
Simulation time | 285446656 ps |
CPU time | 4.12 seconds |
Started | Aug 15 06:35:45 PM PDT 24 |
Finished | Aug 15 06:35:50 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-0b31a47a-b3f0-4c00-b444-d051310da873 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=834155782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_init_fail.834155782 |
Directory | /workspace/34.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_macro_errs.1742300665 |
Short name | T318 |
Test name | |
Test status | |
Simulation time | 3417106795 ps |
CPU time | 30.22 seconds |
Started | Aug 15 06:35:48 PM PDT 24 |
Finished | Aug 15 06:36:18 PM PDT 24 |
Peak memory | 244760 kb |
Host | smart-9ca4f812-ef95-4678-954d-91ee5ce446d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1742300665 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_macro_errs.1742300665 |
Directory | /workspace/34.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_key_req.641295556 |
Short name | T483 |
Test name | |
Test status | |
Simulation time | 2430313801 ps |
CPU time | 28.73 seconds |
Started | Aug 15 06:35:53 PM PDT 24 |
Finished | Aug 15 06:36:22 PM PDT 24 |
Peak memory | 243076 kb |
Host | smart-81752fd3-dbab-426b-ba72-3fdfd1225b20 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=641295556 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_key_req.641295556 |
Directory | /workspace/34.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_lc_esc.1088349198 |
Short name | T134 |
Test name | |
Test status | |
Simulation time | 166257252 ps |
CPU time | 5.67 seconds |
Started | Aug 15 06:35:51 PM PDT 24 |
Finished | Aug 15 06:35:57 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-7140c030-a57b-44b7-b0b5-f07dbed2bf91 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1088349198 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_esc.1088349198 |
Directory | /workspace/34.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_lc_req.911071960 |
Short name | T665 |
Test name | |
Test status | |
Simulation time | 785431468 ps |
CPU time | 18.78 seconds |
Started | Aug 15 06:35:45 PM PDT 24 |
Finished | Aug 15 06:36:04 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-2c3a8010-7e3e-42f1-845a-49365d530312 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=911071960 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_req.911071960 |
Directory | /workspace/34.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_regwen.1255178796 |
Short name | T344 |
Test name | |
Test status | |
Simulation time | 615825017 ps |
CPU time | 5.69 seconds |
Started | Aug 15 06:35:40 PM PDT 24 |
Finished | Aug 15 06:35:46 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-32763104-b6ca-41cb-ae74-311963835491 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1255178796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_regwen.1255178796 |
Directory | /workspace/34.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_smoke.1353986054 |
Short name | T949 |
Test name | |
Test status | |
Simulation time | 393089661 ps |
CPU time | 8.35 seconds |
Started | Aug 15 06:35:39 PM PDT 24 |
Finished | Aug 15 06:35:48 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-2c307df9-5656-497c-ab8c-8617960ddbd1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1353986054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_smoke.1353986054 |
Directory | /workspace/34.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_stress_all.2163909215 |
Short name | T170 |
Test name | |
Test status | |
Simulation time | 6012025209 ps |
CPU time | 66.84 seconds |
Started | Aug 15 06:35:48 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 247680 kb |
Host | smart-f3fd8c71-8f2f-4c66-bf3a-4f4068fdd887 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2163909215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all .2163909215 |
Directory | /workspace/34.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_stress_all_with_rand_reset.79076739 |
Short name | T128 |
Test name | |
Test status | |
Simulation time | 60817717869 ps |
CPU time | 219.71 seconds |
Started | Aug 15 06:35:46 PM PDT 24 |
Finished | Aug 15 06:39:26 PM PDT 24 |
Peak memory | 265672 kb |
Host | smart-f1f86add-32ee-4ab9-aff5-7c1890742477 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=79076739 -assert nopos tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all_with_rand_reset.79076739 |
Directory | /workspace/34.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_test_access.1808585493 |
Short name | T1050 |
Test name | |
Test status | |
Simulation time | 11421361235 ps |
CPU time | 31.08 seconds |
Started | Aug 15 06:35:46 PM PDT 24 |
Finished | Aug 15 06:36:17 PM PDT 24 |
Peak memory | 242772 kb |
Host | smart-65027e00-1687-4ed0-ae16-c1432bb75c9d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1808585493 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_test_access.1808585493 |
Directory | /workspace/34.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_alert_test.3878435245 |
Short name | T208 |
Test name | |
Test status | |
Simulation time | 51143327 ps |
CPU time | 1.66 seconds |
Started | Aug 15 06:35:44 PM PDT 24 |
Finished | Aug 15 06:35:46 PM PDT 24 |
Peak memory | 241052 kb |
Host | smart-9ef13c85-f78b-40de-8186-7440736d0a58 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3878435245 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_alert_test.3878435245 |
Directory | /workspace/35.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_check_fail.3794671176 |
Short name | T103 |
Test name | |
Test status | |
Simulation time | 1652240271 ps |
CPU time | 29.04 seconds |
Started | Aug 15 06:35:45 PM PDT 24 |
Finished | Aug 15 06:36:14 PM PDT 24 |
Peak memory | 243276 kb |
Host | smart-a72573df-47db-4569-b511-381ec84bf294 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3794671176 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_check_fail.3794671176 |
Directory | /workspace/35.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_dai_errs.3889841344 |
Short name | T852 |
Test name | |
Test status | |
Simulation time | 2271048019 ps |
CPU time | 28.56 seconds |
Started | Aug 15 06:35:43 PM PDT 24 |
Finished | Aug 15 06:36:11 PM PDT 24 |
Peak memory | 246020 kb |
Host | smart-86496ead-dd48-490d-9dbc-ed7bb3dc6509 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3889841344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_errs.3889841344 |
Directory | /workspace/35.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_dai_lock.475173627 |
Short name | T961 |
Test name | |
Test status | |
Simulation time | 6520614296 ps |
CPU time | 60.08 seconds |
Started | Aug 15 06:35:44 PM PDT 24 |
Finished | Aug 15 06:36:44 PM PDT 24 |
Peak memory | 249180 kb |
Host | smart-49db9ea6-5272-4454-acb8-e2d89fedd615 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=475173627 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_lock.475173627 |
Directory | /workspace/35.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_init_fail.3876869527 |
Short name | T643 |
Test name | |
Test status | |
Simulation time | 409661305 ps |
CPU time | 5.07 seconds |
Started | Aug 15 06:35:44 PM PDT 24 |
Finished | Aug 15 06:35:49 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-54eec737-2bf5-4b58-8884-df979ddeb44f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3876869527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_init_fail.3876869527 |
Directory | /workspace/35.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_macro_errs.1749584446 |
Short name | T1085 |
Test name | |
Test status | |
Simulation time | 4939177416 ps |
CPU time | 12.83 seconds |
Started | Aug 15 06:35:46 PM PDT 24 |
Finished | Aug 15 06:35:58 PM PDT 24 |
Peak memory | 243224 kb |
Host | smart-5e9397c0-5a15-4f55-b9e9-a33d02c0beef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1749584446 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_macro_errs.1749584446 |
Directory | /workspace/35.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_key_req.3117388898 |
Short name | T357 |
Test name | |
Test status | |
Simulation time | 1344646304 ps |
CPU time | 10.35 seconds |
Started | Aug 15 06:35:48 PM PDT 24 |
Finished | Aug 15 06:35:59 PM PDT 24 |
Peak memory | 242832 kb |
Host | smart-4c18af6c-78c2-4aae-898d-550f7bc58785 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3117388898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_key_req.3117388898 |
Directory | /workspace/35.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_lc_esc.3017049741 |
Short name | T703 |
Test name | |
Test status | |
Simulation time | 546929896 ps |
CPU time | 6.7 seconds |
Started | Aug 15 06:35:43 PM PDT 24 |
Finished | Aug 15 06:35:50 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-e41503df-3560-4890-b5a7-8926beefef20 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3017049741 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_esc.3017049741 |
Directory | /workspace/35.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_lc_req.721016330 |
Short name | T867 |
Test name | |
Test status | |
Simulation time | 3022756908 ps |
CPU time | 5.63 seconds |
Started | Aug 15 06:35:47 PM PDT 24 |
Finished | Aug 15 06:35:53 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-25f5b2e6-4578-4269-af69-b81a7b2824ae |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=721016330 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_req.721016330 |
Directory | /workspace/35.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_regwen.1662442806 |
Short name | T658 |
Test name | |
Test status | |
Simulation time | 309315756 ps |
CPU time | 5.73 seconds |
Started | Aug 15 06:35:44 PM PDT 24 |
Finished | Aug 15 06:35:50 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-bd227a00-db6d-40b4-94c2-2ee4ae2ac469 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1662442806 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_regwen.1662442806 |
Directory | /workspace/35.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_smoke.2387964065 |
Short name | T1150 |
Test name | |
Test status | |
Simulation time | 494345758 ps |
CPU time | 11.23 seconds |
Started | Aug 15 06:35:41 PM PDT 24 |
Finished | Aug 15 06:35:53 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-6b4e2419-ee13-4596-bf5d-cfe7411d62fa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2387964065 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_smoke.2387964065 |
Directory | /workspace/35.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_stress_all.4128283060 |
Short name | T918 |
Test name | |
Test status | |
Simulation time | 2163858894 ps |
CPU time | 22.75 seconds |
Started | Aug 15 06:35:44 PM PDT 24 |
Finished | Aug 15 06:36:07 PM PDT 24 |
Peak memory | 245744 kb |
Host | smart-b6899d62-a61e-4987-abdd-df3471975987 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4128283060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all .4128283060 |
Directory | /workspace/35.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_test_access.318327704 |
Short name | T820 |
Test name | |
Test status | |
Simulation time | 61065737131 ps |
CPU time | 237.98 seconds |
Started | Aug 15 06:35:47 PM PDT 24 |
Finished | Aug 15 06:39:45 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-a8cef244-a813-45e9-8c88-3cddfdc2f163 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=318327704 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_test_access.318327704 |
Directory | /workspace/35.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_alert_test.739729733 |
Short name | T230 |
Test name | |
Test status | |
Simulation time | 151818582 ps |
CPU time | 2.14 seconds |
Started | Aug 15 06:35:44 PM PDT 24 |
Finished | Aug 15 06:35:46 PM PDT 24 |
Peak memory | 240612 kb |
Host | smart-9d0013ba-ae2e-4767-9daf-ea344def1dd8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=739729733 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_alert_test.739729733 |
Directory | /workspace/36.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_check_fail.1958430000 |
Short name | T1152 |
Test name | |
Test status | |
Simulation time | 94287951 ps |
CPU time | 2.7 seconds |
Started | Aug 15 06:35:40 PM PDT 24 |
Finished | Aug 15 06:35:43 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-ba6833f7-7928-4cc4-9c7e-4cfc3f95b058 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1958430000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_check_fail.1958430000 |
Directory | /workspace/36.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_dai_errs.3027699309 |
Short name | T804 |
Test name | |
Test status | |
Simulation time | 527724374 ps |
CPU time | 13.53 seconds |
Started | Aug 15 06:35:41 PM PDT 24 |
Finished | Aug 15 06:35:55 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-3ed261d1-5a8e-43c4-a3bf-25af8aaf43a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3027699309 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_errs.3027699309 |
Directory | /workspace/36.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_dai_lock.1894604401 |
Short name | T619 |
Test name | |
Test status | |
Simulation time | 1428265605 ps |
CPU time | 24.28 seconds |
Started | Aug 15 06:35:47 PM PDT 24 |
Finished | Aug 15 06:36:11 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-9960e713-db64-4aea-b969-c3501a8272be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1894604401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_lock.1894604401 |
Directory | /workspace/36.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_init_fail.553070847 |
Short name | T721 |
Test name | |
Test status | |
Simulation time | 244503286 ps |
CPU time | 5.04 seconds |
Started | Aug 15 06:35:44 PM PDT 24 |
Finished | Aug 15 06:35:49 PM PDT 24 |
Peak memory | 242604 kb |
Host | smart-d4c6d015-3b29-476d-98dd-cdd44d445b49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=553070847 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_init_fail.553070847 |
Directory | /workspace/36.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_macro_errs.1378602995 |
Short name | T774 |
Test name | |
Test status | |
Simulation time | 663557792 ps |
CPU time | 13.67 seconds |
Started | Aug 15 06:35:52 PM PDT 24 |
Finished | Aug 15 06:36:06 PM PDT 24 |
Peak memory | 249032 kb |
Host | smart-dd41324f-5a18-4ac5-a23c-29def2d81eae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1378602995 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_macro_errs.1378602995 |
Directory | /workspace/36.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_key_req.2685518868 |
Short name | T620 |
Test name | |
Test status | |
Simulation time | 4129599196 ps |
CPU time | 8.82 seconds |
Started | Aug 15 06:35:48 PM PDT 24 |
Finished | Aug 15 06:35:57 PM PDT 24 |
Peak memory | 242944 kb |
Host | smart-0b00b4cf-d7cd-4ee6-b4b0-a0c73e88b838 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2685518868 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_key_req.2685518868 |
Directory | /workspace/36.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_lc_esc.2656266995 |
Short name | T609 |
Test name | |
Test status | |
Simulation time | 1646585092 ps |
CPU time | 4.22 seconds |
Started | Aug 15 06:35:42 PM PDT 24 |
Finished | Aug 15 06:35:47 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-491470d2-ea71-40ff-9e33-296b9746c6a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2656266995 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_esc.2656266995 |
Directory | /workspace/36.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_lc_req.1710106946 |
Short name | T97 |
Test name | |
Test status | |
Simulation time | 5564779016 ps |
CPU time | 12.82 seconds |
Started | Aug 15 06:35:52 PM PDT 24 |
Finished | Aug 15 06:36:05 PM PDT 24 |
Peak memory | 249136 kb |
Host | smart-a34a9098-b6fa-49fc-b36c-74d1804b771a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1710106946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_req.1710106946 |
Directory | /workspace/36.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_regwen.4147321552 |
Short name | T342 |
Test name | |
Test status | |
Simulation time | 3815008377 ps |
CPU time | 10.55 seconds |
Started | Aug 15 06:35:48 PM PDT 24 |
Finished | Aug 15 06:35:59 PM PDT 24 |
Peak memory | 249172 kb |
Host | smart-4072cb85-a05d-4d4a-bfed-3ddbb95bb2fb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4147321552 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_regwen.4147321552 |
Directory | /workspace/36.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_smoke.4277416823 |
Short name | T1016 |
Test name | |
Test status | |
Simulation time | 6030532374 ps |
CPU time | 16.92 seconds |
Started | Aug 15 06:35:50 PM PDT 24 |
Finished | Aug 15 06:36:07 PM PDT 24 |
Peak memory | 243160 kb |
Host | smart-132228fc-5c89-4903-b8cc-2d5b5fa125d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4277416823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_smoke.4277416823 |
Directory | /workspace/36.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_stress_all_with_rand_reset.3590283503 |
Short name | T294 |
Test name | |
Test status | |
Simulation time | 4818405908 ps |
CPU time | 134.81 seconds |
Started | Aug 15 06:35:47 PM PDT 24 |
Finished | Aug 15 06:38:02 PM PDT 24 |
Peak memory | 257448 kb |
Host | smart-eb165322-49d4-42a7-9dae-74a2105d501d |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3590283503 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all_with_rand_reset.3590283503 |
Directory | /workspace/36.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_test_access.1546146440 |
Short name | T836 |
Test name | |
Test status | |
Simulation time | 1529462430 ps |
CPU time | 34.9 seconds |
Started | Aug 15 06:35:44 PM PDT 24 |
Finished | Aug 15 06:36:19 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-fab491e3-2102-4021-b209-5b55d663c030 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1546146440 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_test_access.1546146440 |
Directory | /workspace/36.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_alert_test.2018418363 |
Short name | T229 |
Test name | |
Test status | |
Simulation time | 177056314 ps |
CPU time | 1.81 seconds |
Started | Aug 15 06:35:49 PM PDT 24 |
Finished | Aug 15 06:35:51 PM PDT 24 |
Peak memory | 240756 kb |
Host | smart-272f475c-0850-4286-9ad4-2fbde62fbcce |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2018418363 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_alert_test.2018418363 |
Directory | /workspace/37.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_check_fail.2685054336 |
Short name | T540 |
Test name | |
Test status | |
Simulation time | 2937290239 ps |
CPU time | 8.15 seconds |
Started | Aug 15 06:35:49 PM PDT 24 |
Finished | Aug 15 06:35:58 PM PDT 24 |
Peak memory | 249220 kb |
Host | smart-2fe1c782-1f4b-497d-8c10-509107bd0675 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2685054336 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_check_fail.2685054336 |
Directory | /workspace/37.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_dai_errs.2362591981 |
Short name | T654 |
Test name | |
Test status | |
Simulation time | 1882995062 ps |
CPU time | 15.08 seconds |
Started | Aug 15 06:35:41 PM PDT 24 |
Finished | Aug 15 06:35:57 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-b71a95dd-db97-4a0f-a284-75542116a43f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2362591981 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_errs.2362591981 |
Directory | /workspace/37.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_dai_lock.4238860541 |
Short name | T394 |
Test name | |
Test status | |
Simulation time | 1205777608 ps |
CPU time | 14.06 seconds |
Started | Aug 15 06:35:43 PM PDT 24 |
Finished | Aug 15 06:35:58 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-ab73d228-c6c6-4b5e-a0a7-c6580ba1e047 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4238860541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_lock.4238860541 |
Directory | /workspace/37.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_init_fail.3427312439 |
Short name | T120 |
Test name | |
Test status | |
Simulation time | 176499124 ps |
CPU time | 4.04 seconds |
Started | Aug 15 06:35:49 PM PDT 24 |
Finished | Aug 15 06:35:54 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-ff624c5c-87b1-4fe3-99bd-eeb6d978e433 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3427312439 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_init_fail.3427312439 |
Directory | /workspace/37.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_macro_errs.769723877 |
Short name | T93 |
Test name | |
Test status | |
Simulation time | 11665311141 ps |
CPU time | 31.36 seconds |
Started | Aug 15 06:35:41 PM PDT 24 |
Finished | Aug 15 06:36:13 PM PDT 24 |
Peak memory | 246940 kb |
Host | smart-02cfc649-e3d1-42ca-ac55-c18f83b6145a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=769723877 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_macro_errs.769723877 |
Directory | /workspace/37.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_key_req.701580681 |
Short name | T895 |
Test name | |
Test status | |
Simulation time | 11749802190 ps |
CPU time | 32.98 seconds |
Started | Aug 15 06:35:55 PM PDT 24 |
Finished | Aug 15 06:36:28 PM PDT 24 |
Peak memory | 244024 kb |
Host | smart-77ebf174-2353-4585-aaf4-034eb99a1771 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=701580681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_key_req.701580681 |
Directory | /workspace/37.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_lc_esc.4139900039 |
Short name | T626 |
Test name | |
Test status | |
Simulation time | 4170493602 ps |
CPU time | 11.79 seconds |
Started | Aug 15 06:35:46 PM PDT 24 |
Finished | Aug 15 06:35:58 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-f1375662-ab97-4711-a484-307150f1c406 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4139900039 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_esc.4139900039 |
Directory | /workspace/37.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_lc_req.3142715067 |
Short name | T769 |
Test name | |
Test status | |
Simulation time | 8022260163 ps |
CPU time | 17.45 seconds |
Started | Aug 15 06:35:49 PM PDT 24 |
Finished | Aug 15 06:36:06 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-3f02442f-cf6d-49bf-85c2-e14fd576ff95 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3142715067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_req.3142715067 |
Directory | /workspace/37.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_regwen.1845026816 |
Short name | T413 |
Test name | |
Test status | |
Simulation time | 192382880 ps |
CPU time | 4.58 seconds |
Started | Aug 15 06:35:55 PM PDT 24 |
Finished | Aug 15 06:36:00 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-9f21e35c-da6e-476b-b55f-2ecadb70f151 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1845026816 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_regwen.1845026816 |
Directory | /workspace/37.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_smoke.1817498326 |
Short name | T492 |
Test name | |
Test status | |
Simulation time | 237512845 ps |
CPU time | 6.25 seconds |
Started | Aug 15 06:35:41 PM PDT 24 |
Finished | Aug 15 06:35:47 PM PDT 24 |
Peak memory | 242628 kb |
Host | smart-ebb26bcb-3f8d-49a1-9156-2d294eb9441d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1817498326 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_smoke.1817498326 |
Directory | /workspace/37.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_stress_all.2527949295 |
Short name | T361 |
Test name | |
Test status | |
Simulation time | 33307979024 ps |
CPU time | 142.86 seconds |
Started | Aug 15 06:35:57 PM PDT 24 |
Finished | Aug 15 06:38:20 PM PDT 24 |
Peak memory | 257300 kb |
Host | smart-8e641869-73a9-44b3-b891-19aece670d10 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2527949295 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all .2527949295 |
Directory | /workspace/37.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_stress_all_with_rand_reset.3413288171 |
Short name | T129 |
Test name | |
Test status | |
Simulation time | 7609026946 ps |
CPU time | 93.72 seconds |
Started | Aug 15 06:35:58 PM PDT 24 |
Finished | Aug 15 06:37:32 PM PDT 24 |
Peak memory | 265704 kb |
Host | smart-cacf68bd-2a7d-4020-8474-a3aec1d2b47f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3413288171 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all_with_rand_reset.3413288171 |
Directory | /workspace/37.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_test_access.185870317 |
Short name | T530 |
Test name | |
Test status | |
Simulation time | 181212749 ps |
CPU time | 4.3 seconds |
Started | Aug 15 06:35:51 PM PDT 24 |
Finished | Aug 15 06:35:56 PM PDT 24 |
Peak memory | 242648 kb |
Host | smart-90c706c9-ee30-4cb0-99cf-f88a789ec4ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=185870317 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_test_access.185870317 |
Directory | /workspace/37.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_alert_test.3184613387 |
Short name | T490 |
Test name | |
Test status | |
Simulation time | 84556742 ps |
CPU time | 1.64 seconds |
Started | Aug 15 06:35:47 PM PDT 24 |
Finished | Aug 15 06:35:49 PM PDT 24 |
Peak memory | 240520 kb |
Host | smart-121df69f-6881-43d2-8b3c-4a980215ce7b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3184613387 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_alert_test.3184613387 |
Directory | /workspace/38.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_check_fail.3718033117 |
Short name | T942 |
Test name | |
Test status | |
Simulation time | 497733661 ps |
CPU time | 17.55 seconds |
Started | Aug 15 06:35:50 PM PDT 24 |
Finished | Aug 15 06:36:08 PM PDT 24 |
Peak memory | 249064 kb |
Host | smart-e18f9963-8790-46a2-a4a4-21ebf4f778ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3718033117 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_check_fail.3718033117 |
Directory | /workspace/38.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_dai_errs.4132352079 |
Short name | T710 |
Test name | |
Test status | |
Simulation time | 759597790 ps |
CPU time | 13.39 seconds |
Started | Aug 15 06:35:57 PM PDT 24 |
Finished | Aug 15 06:36:11 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-b4ca080d-0368-485c-a580-3c2ebc78621c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4132352079 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_errs.4132352079 |
Directory | /workspace/38.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_dai_lock.4267449171 |
Short name | T765 |
Test name | |
Test status | |
Simulation time | 6680296060 ps |
CPU time | 31.15 seconds |
Started | Aug 15 06:35:49 PM PDT 24 |
Finished | Aug 15 06:36:21 PM PDT 24 |
Peak memory | 242944 kb |
Host | smart-8c08d92b-5813-4df1-b501-4a01fb5b4756 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4267449171 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_lock.4267449171 |
Directory | /workspace/38.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_init_fail.739624263 |
Short name | T168 |
Test name | |
Test status | |
Simulation time | 212407137 ps |
CPU time | 3.41 seconds |
Started | Aug 15 06:35:49 PM PDT 24 |
Finished | Aug 15 06:35:53 PM PDT 24 |
Peak memory | 242716 kb |
Host | smart-3e057ccd-8850-47f2-8185-2df2a2a48651 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=739624263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_init_fail.739624263 |
Directory | /workspace/38.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_key_req.650230289 |
Short name | T1025 |
Test name | |
Test status | |
Simulation time | 8456326631 ps |
CPU time | 21.81 seconds |
Started | Aug 15 06:35:50 PM PDT 24 |
Finished | Aug 15 06:36:12 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-309b90e3-e80c-4cd5-a278-c4aa18a040a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=650230289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_key_req.650230289 |
Directory | /workspace/38.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_lc_req.3280095660 |
Short name | T161 |
Test name | |
Test status | |
Simulation time | 497041170 ps |
CPU time | 8.59 seconds |
Started | Aug 15 06:35:52 PM PDT 24 |
Finished | Aug 15 06:36:01 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-a9024166-2010-43b0-8261-e7ee4fd9b075 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3280095660 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_req.3280095660 |
Directory | /workspace/38.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_regwen.1506809608 |
Short name | T776 |
Test name | |
Test status | |
Simulation time | 646718769 ps |
CPU time | 10.52 seconds |
Started | Aug 15 06:35:52 PM PDT 24 |
Finished | Aug 15 06:36:03 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-8fddcabd-96dd-44db-abf8-b4c3cbe9e29a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1506809608 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_regwen.1506809608 |
Directory | /workspace/38.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_smoke.1799464991 |
Short name | T534 |
Test name | |
Test status | |
Simulation time | 3822566924 ps |
CPU time | 12.99 seconds |
Started | Aug 15 06:35:48 PM PDT 24 |
Finished | Aug 15 06:36:02 PM PDT 24 |
Peak memory | 242436 kb |
Host | smart-606a4ecc-672b-43d6-912d-5c003e377abf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1799464991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_smoke.1799464991 |
Directory | /workspace/38.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_stress_all.3053628033 |
Short name | T438 |
Test name | |
Test status | |
Simulation time | 1833428923 ps |
CPU time | 27.13 seconds |
Started | Aug 15 06:35:55 PM PDT 24 |
Finished | Aug 15 06:36:22 PM PDT 24 |
Peak memory | 243460 kb |
Host | smart-1535a71a-a3fd-4a64-b299-150a0d965499 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3053628033 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all .3053628033 |
Directory | /workspace/38.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_test_access.3272229992 |
Short name | T439 |
Test name | |
Test status | |
Simulation time | 15888411220 ps |
CPU time | 78.99 seconds |
Started | Aug 15 06:35:47 PM PDT 24 |
Finished | Aug 15 06:37:06 PM PDT 24 |
Peak memory | 243948 kb |
Host | smart-20d237d8-8c65-4e63-9086-50f3278ded33 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3272229992 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_test_access.3272229992 |
Directory | /workspace/38.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_alert_test.2357392833 |
Short name | T759 |
Test name | |
Test status | |
Simulation time | 59524879 ps |
CPU time | 2.03 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:35:58 PM PDT 24 |
Peak memory | 240488 kb |
Host | smart-6d94c1ae-8fae-409e-9d94-67ce0ba52726 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2357392833 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_alert_test.2357392833 |
Directory | /workspace/39.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_check_fail.3310902588 |
Short name | T472 |
Test name | |
Test status | |
Simulation time | 190021370 ps |
CPU time | 3.18 seconds |
Started | Aug 15 06:35:50 PM PDT 24 |
Finished | Aug 15 06:35:53 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-4835a3ea-f9d1-4230-a986-0e393c89c2a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3310902588 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_check_fail.3310902588 |
Directory | /workspace/39.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_dai_errs.930265914 |
Short name | T193 |
Test name | |
Test status | |
Simulation time | 536470415 ps |
CPU time | 21.48 seconds |
Started | Aug 15 06:35:52 PM PDT 24 |
Finished | Aug 15 06:36:14 PM PDT 24 |
Peak memory | 242760 kb |
Host | smart-4c41192c-b2bc-4369-b1e8-e6dd78545b4d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=930265914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_errs.930265914 |
Directory | /workspace/39.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_dai_lock.763531483 |
Short name | T943 |
Test name | |
Test status | |
Simulation time | 10275273831 ps |
CPU time | 25.3 seconds |
Started | Aug 15 06:35:45 PM PDT 24 |
Finished | Aug 15 06:36:11 PM PDT 24 |
Peak memory | 243512 kb |
Host | smart-4324eca2-4094-41d3-8dc6-27d6b3e7617b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=763531483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_lock.763531483 |
Directory | /workspace/39.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_init_fail.1841912610 |
Short name | T743 |
Test name | |
Test status | |
Simulation time | 139464860 ps |
CPU time | 3.73 seconds |
Started | Aug 15 06:35:47 PM PDT 24 |
Finished | Aug 15 06:35:51 PM PDT 24 |
Peak memory | 242216 kb |
Host | smart-d8215e3b-81af-46da-9d39-1eb51611d326 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1841912610 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_init_fail.1841912610 |
Directory | /workspace/39.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_macro_errs.141588914 |
Short name | T657 |
Test name | |
Test status | |
Simulation time | 3209563192 ps |
CPU time | 38.22 seconds |
Started | Aug 15 06:35:55 PM PDT 24 |
Finished | Aug 15 06:36:33 PM PDT 24 |
Peak memory | 246436 kb |
Host | smart-22a1421b-08eb-40a4-a9c5-1d22b1db63a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=141588914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_macro_errs.141588914 |
Directory | /workspace/39.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_key_req.1465982443 |
Short name | T541 |
Test name | |
Test status | |
Simulation time | 951969349 ps |
CPU time | 13.37 seconds |
Started | Aug 15 06:35:49 PM PDT 24 |
Finished | Aug 15 06:36:02 PM PDT 24 |
Peak memory | 242664 kb |
Host | smart-2fccb517-5832-4595-998b-0e396472fb43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1465982443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_key_req.1465982443 |
Directory | /workspace/39.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_lc_esc.2140496064 |
Short name | T456 |
Test name | |
Test status | |
Simulation time | 658992435 ps |
CPU time | 10.21 seconds |
Started | Aug 15 06:36:00 PM PDT 24 |
Finished | Aug 15 06:36:11 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-722e0936-8337-4033-86a0-03983b93dae8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2140496064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_esc.2140496064 |
Directory | /workspace/39.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_lc_req.1431132513 |
Short name | T480 |
Test name | |
Test status | |
Simulation time | 3577449159 ps |
CPU time | 14.32 seconds |
Started | Aug 15 06:35:52 PM PDT 24 |
Finished | Aug 15 06:36:06 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-44dccef1-853a-45ca-9b9e-90381463c0f6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1431132513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_req.1431132513 |
Directory | /workspace/39.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_regwen.3207501196 |
Short name | T937 |
Test name | |
Test status | |
Simulation time | 435957114 ps |
CPU time | 4.01 seconds |
Started | Aug 15 06:35:52 PM PDT 24 |
Finished | Aug 15 06:35:56 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-10983609-8a99-427d-88de-ed4e4cef5e1e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3207501196 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_regwen.3207501196 |
Directory | /workspace/39.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_smoke.3667653367 |
Short name | T498 |
Test name | |
Test status | |
Simulation time | 650220041 ps |
CPU time | 5.68 seconds |
Started | Aug 15 06:36:03 PM PDT 24 |
Finished | Aug 15 06:36:09 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-81e1b6b9-5364-4982-b94d-fee1b09af3fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3667653367 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_smoke.3667653367 |
Directory | /workspace/39.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_stress_all.2739299884 |
Short name | T293 |
Test name | |
Test status | |
Simulation time | 42481777354 ps |
CPU time | 212.28 seconds |
Started | Aug 15 06:35:55 PM PDT 24 |
Finished | Aug 15 06:39:28 PM PDT 24 |
Peak memory | 281912 kb |
Host | smart-c4ac3dd8-47e7-4460-8051-101c5c875821 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2739299884 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all .2739299884 |
Directory | /workspace/39.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_stress_all_with_rand_reset.1877005775 |
Short name | T800 |
Test name | |
Test status | |
Simulation time | 34991929690 ps |
CPU time | 128.88 seconds |
Started | Aug 15 06:35:55 PM PDT 24 |
Finished | Aug 15 06:38:04 PM PDT 24 |
Peak memory | 257484 kb |
Host | smart-768191bb-30fa-48d1-8c1a-19e55ebb954f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1877005775 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all_with_rand_reset.1877005775 |
Directory | /workspace/39.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_test_access.2003365085 |
Short name | T985 |
Test name | |
Test status | |
Simulation time | 709683251 ps |
CPU time | 13.99 seconds |
Started | Aug 15 06:35:48 PM PDT 24 |
Finished | Aug 15 06:36:02 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-6a5dc541-2a18-4e0a-9734-41b63e4470bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2003365085 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_test_access.2003365085 |
Directory | /workspace/39.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_alert_test.3376356997 |
Short name | T866 |
Test name | |
Test status | |
Simulation time | 128167128 ps |
CPU time | 1.86 seconds |
Started | Aug 15 06:34:48 PM PDT 24 |
Finished | Aug 15 06:34:50 PM PDT 24 |
Peak memory | 240632 kb |
Host | smart-954e1569-a221-4d56-af18-c24a1e5baed0 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3376356997 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_alert_test.3376356997 |
Directory | /workspace/4.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_background_chks.3423733004 |
Short name | T1134 |
Test name | |
Test status | |
Simulation time | 2158157002 ps |
CPU time | 26.7 seconds |
Started | Aug 15 06:34:21 PM PDT 24 |
Finished | Aug 15 06:34:48 PM PDT 24 |
Peak memory | 249188 kb |
Host | smart-813c162b-4702-4109-86fa-dd41942e91c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3423733004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_background_chks.3423733004 |
Directory | /workspace/4.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_check_fail.1194419782 |
Short name | T748 |
Test name | |
Test status | |
Simulation time | 2729450026 ps |
CPU time | 8.06 seconds |
Started | Aug 15 06:34:23 PM PDT 24 |
Finished | Aug 15 06:34:31 PM PDT 24 |
Peak memory | 248304 kb |
Host | smart-f40fee58-22db-4002-982f-2153b002b8b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1194419782 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_check_fail.1194419782 |
Directory | /workspace/4.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_dai_errs.1068265690 |
Short name | T986 |
Test name | |
Test status | |
Simulation time | 344494830 ps |
CPU time | 18.07 seconds |
Started | Aug 15 06:34:32 PM PDT 24 |
Finished | Aug 15 06:34:50 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-3edded92-5e21-4f32-b3e7-60c27a25e671 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1068265690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_errs.1068265690 |
Directory | /workspace/4.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_dai_lock.255674155 |
Short name | T251 |
Test name | |
Test status | |
Simulation time | 3861184527 ps |
CPU time | 10.9 seconds |
Started | Aug 15 06:34:38 PM PDT 24 |
Finished | Aug 15 06:34:49 PM PDT 24 |
Peak memory | 242820 kb |
Host | smart-fcb528be-2212-49fb-a2a9-cb5440a632d1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=255674155 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_lock.255674155 |
Directory | /workspace/4.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_init_fail.3388517983 |
Short name | T121 |
Test name | |
Test status | |
Simulation time | 209704074 ps |
CPU time | 3.2 seconds |
Started | Aug 15 06:34:23 PM PDT 24 |
Finished | Aug 15 06:34:27 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-39eb3c8e-af51-4b0d-ad4f-2e53e17a5e9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3388517983 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_init_fail.3388517983 |
Directory | /workspace/4.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_macro_errs.2800380170 |
Short name | T510 |
Test name | |
Test status | |
Simulation time | 1992171958 ps |
CPU time | 10.72 seconds |
Started | Aug 15 06:34:37 PM PDT 24 |
Finished | Aug 15 06:34:48 PM PDT 24 |
Peak memory | 242992 kb |
Host | smart-9326612b-8cf7-4eb4-89c1-656f22dc829f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2800380170 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_macro_errs.2800380170 |
Directory | /workspace/4.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_key_req.2394757159 |
Short name | T663 |
Test name | |
Test status | |
Simulation time | 7141553550 ps |
CPU time | 21.64 seconds |
Started | Aug 15 06:34:33 PM PDT 24 |
Finished | Aug 15 06:34:55 PM PDT 24 |
Peak memory | 243840 kb |
Host | smart-245bef74-56ac-4ffb-a974-f79c8c0bcf97 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2394757159 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_key_req.2394757159 |
Directory | /workspace/4.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_lc_esc.1361998255 |
Short name | T856 |
Test name | |
Test status | |
Simulation time | 191843117 ps |
CPU time | 8.99 seconds |
Started | Aug 15 06:34:31 PM PDT 24 |
Finished | Aug 15 06:34:40 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-d9811b0f-81de-4747-a3dc-f7d66dbf5216 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1361998255 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_esc.1361998255 |
Directory | /workspace/4.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_lc_req.475512241 |
Short name | T574 |
Test name | |
Test status | |
Simulation time | 751713520 ps |
CPU time | 13.67 seconds |
Started | Aug 15 06:34:22 PM PDT 24 |
Finished | Aug 15 06:34:36 PM PDT 24 |
Peak memory | 242664 kb |
Host | smart-bcc60f4d-6f83-4fe0-ac29-e9b440eba289 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=475512241 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_req.475512241 |
Directory | /workspace/4.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_regwen.2688467410 |
Short name | T335 |
Test name | |
Test status | |
Simulation time | 901263808 ps |
CPU time | 8.62 seconds |
Started | Aug 15 06:34:44 PM PDT 24 |
Finished | Aug 15 06:34:53 PM PDT 24 |
Peak memory | 242692 kb |
Host | smart-9d63b17b-dca0-4d52-bafe-14c9be1a7c0f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2688467410 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_regwen.2688467410 |
Directory | /workspace/4.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_smoke.1541315673 |
Short name | T418 |
Test name | |
Test status | |
Simulation time | 1177735126 ps |
CPU time | 9.21 seconds |
Started | Aug 15 06:34:40 PM PDT 24 |
Finished | Aug 15 06:34:49 PM PDT 24 |
Peak memory | 242976 kb |
Host | smart-aeb7d67b-b82b-48c5-853a-f6c0b5385ddc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1541315673 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_smoke.1541315673 |
Directory | /workspace/4.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_stress_all.3963743050 |
Short name | T548 |
Test name | |
Test status | |
Simulation time | 4652771307 ps |
CPU time | 146.64 seconds |
Started | Aug 15 06:34:44 PM PDT 24 |
Finished | Aug 15 06:37:10 PM PDT 24 |
Peak memory | 249244 kb |
Host | smart-79d30fab-d404-446c-865e-effe259ef4ff |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3963743050 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all. 3963743050 |
Directory | /workspace/4.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_test_access.4057358095 |
Short name | T101 |
Test name | |
Test status | |
Simulation time | 748928710 ps |
CPU time | 15.45 seconds |
Started | Aug 15 06:34:41 PM PDT 24 |
Finished | Aug 15 06:34:57 PM PDT 24 |
Peak memory | 249036 kb |
Host | smart-e978d6df-1e1a-45e5-b9a6-743210b3efd5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4057358095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_test_access.4057358095 |
Directory | /workspace/4.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_alert_test.1728509654 |
Short name | T630 |
Test name | |
Test status | |
Simulation time | 1429146926 ps |
CPU time | 2.32 seconds |
Started | Aug 15 06:35:54 PM PDT 24 |
Finished | Aug 15 06:35:57 PM PDT 24 |
Peak memory | 240988 kb |
Host | smart-a6b570bf-6853-4465-bfdb-3afe75c7272d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1728509654 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_alert_test.1728509654 |
Directory | /workspace/40.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_check_fail.4081658094 |
Short name | T62 |
Test name | |
Test status | |
Simulation time | 884978952 ps |
CPU time | 5.64 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:36:02 PM PDT 24 |
Peak memory | 249112 kb |
Host | smart-56fe992e-9990-41b6-a9cd-4fabc0cde124 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4081658094 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_check_fail.4081658094 |
Directory | /workspace/40.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_dai_errs.3302300034 |
Short name | T1002 |
Test name | |
Test status | |
Simulation time | 1095022668 ps |
CPU time | 22.5 seconds |
Started | Aug 15 06:35:50 PM PDT 24 |
Finished | Aug 15 06:36:13 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-06148b0f-0d55-4187-a37f-7e127155a18e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3302300034 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_errs.3302300034 |
Directory | /workspace/40.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_dai_lock.585992242 |
Short name | T637 |
Test name | |
Test status | |
Simulation time | 10385233908 ps |
CPU time | 23.51 seconds |
Started | Aug 15 06:35:53 PM PDT 24 |
Finished | Aug 15 06:36:17 PM PDT 24 |
Peak memory | 243392 kb |
Host | smart-7b2b4aa7-b506-46a6-a137-dac1344d75c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=585992242 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_lock.585992242 |
Directory | /workspace/40.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_init_fail.3248330831 |
Short name | T783 |
Test name | |
Test status | |
Simulation time | 330192364 ps |
CPU time | 4.5 seconds |
Started | Aug 15 06:35:55 PM PDT 24 |
Finished | Aug 15 06:35:59 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-afb2c4a9-9027-4142-a9d9-da4aec1b780b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3248330831 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_init_fail.3248330831 |
Directory | /workspace/40.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_macro_errs.3226341033 |
Short name | T504 |
Test name | |
Test status | |
Simulation time | 119838328 ps |
CPU time | 2.54 seconds |
Started | Aug 15 06:35:57 PM PDT 24 |
Finished | Aug 15 06:36:00 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-d5c47203-a6bc-4f8f-be7a-1d72e722e00a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3226341033 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_macro_errs.3226341033 |
Directory | /workspace/40.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_key_req.4157467206 |
Short name | T738 |
Test name | |
Test status | |
Simulation time | 972960832 ps |
CPU time | 14.81 seconds |
Started | Aug 15 06:35:49 PM PDT 24 |
Finished | Aug 15 06:36:05 PM PDT 24 |
Peak memory | 249016 kb |
Host | smart-a71c31e0-b8db-4e56-a225-261351bc2da7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4157467206 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_key_req.4157467206 |
Directory | /workspace/40.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_lc_esc.1974268125 |
Short name | T976 |
Test name | |
Test status | |
Simulation time | 813293880 ps |
CPU time | 10.7 seconds |
Started | Aug 15 06:35:54 PM PDT 24 |
Finished | Aug 15 06:36:05 PM PDT 24 |
Peak memory | 242704 kb |
Host | smart-4d93b914-7b8a-42f7-9b90-4dd753ee85a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1974268125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_esc.1974268125 |
Directory | /workspace/40.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_lc_req.2613470863 |
Short name | T592 |
Test name | |
Test status | |
Simulation time | 307665613 ps |
CPU time | 4.44 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:36:01 PM PDT 24 |
Peak memory | 249044 kb |
Host | smart-89216802-fa04-4e60-8b4d-47cee0274d27 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2613470863 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_req.2613470863 |
Directory | /workspace/40.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_regwen.546796352 |
Short name | T1069 |
Test name | |
Test status | |
Simulation time | 219980553 ps |
CPU time | 5.64 seconds |
Started | Aug 15 06:35:53 PM PDT 24 |
Finished | Aug 15 06:35:59 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-f72ed034-1fd7-43cd-a826-c95bc5517631 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=546796352 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_regwen.546796352 |
Directory | /workspace/40.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_smoke.2918639601 |
Short name | T405 |
Test name | |
Test status | |
Simulation time | 1062289558 ps |
CPU time | 6.73 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:36:03 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-de067734-8a3b-4772-bfe2-59d11fc5a36c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2918639601 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_smoke.2918639601 |
Directory | /workspace/40.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_test_access.3775784015 |
Short name | T634 |
Test name | |
Test status | |
Simulation time | 395143423 ps |
CPU time | 8.1 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:36:04 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-f47e4a53-faed-47dd-a561-25b231d12235 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3775784015 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_test_access.3775784015 |
Directory | /workspace/40.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_alert_test.1298111619 |
Short name | T647 |
Test name | |
Test status | |
Simulation time | 54736643 ps |
CPU time | 1.75 seconds |
Started | Aug 15 06:35:57 PM PDT 24 |
Finished | Aug 15 06:35:59 PM PDT 24 |
Peak memory | 240736 kb |
Host | smart-19fcaed4-38ba-4d2e-9a36-d4071ba934b6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1298111619 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_alert_test.1298111619 |
Directory | /workspace/41.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_check_fail.3974925205 |
Short name | T110 |
Test name | |
Test status | |
Simulation time | 900635048 ps |
CPU time | 9.62 seconds |
Started | Aug 15 06:35:50 PM PDT 24 |
Finished | Aug 15 06:36:00 PM PDT 24 |
Peak memory | 243796 kb |
Host | smart-ab08c868-419c-4646-8be5-631332824c8d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3974925205 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_check_fail.3974925205 |
Directory | /workspace/41.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_dai_errs.1304712042 |
Short name | T313 |
Test name | |
Test status | |
Simulation time | 1795423856 ps |
CPU time | 24.65 seconds |
Started | Aug 15 06:35:58 PM PDT 24 |
Finished | Aug 15 06:36:23 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-a81792bf-0f2e-4f96-9f64-8d9dcdab851c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1304712042 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_errs.1304712042 |
Directory | /workspace/41.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_dai_lock.2510286667 |
Short name | T398 |
Test name | |
Test status | |
Simulation time | 2294266683 ps |
CPU time | 6.59 seconds |
Started | Aug 15 06:35:54 PM PDT 24 |
Finished | Aug 15 06:36:00 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-7cb77092-34a2-4548-a0a9-9af9b9cf13a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2510286667 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_lock.2510286667 |
Directory | /workspace/41.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_init_fail.63866469 |
Short name | T470 |
Test name | |
Test status | |
Simulation time | 264234113 ps |
CPU time | 4.16 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:36:00 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-061f7906-de6a-4414-9ba4-5fd1242bc41e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=63866469 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_init_fail.63866469 |
Directory | /workspace/41.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_macro_errs.4172928552 |
Short name | T553 |
Test name | |
Test status | |
Simulation time | 504225020 ps |
CPU time | 11.56 seconds |
Started | Aug 15 06:35:54 PM PDT 24 |
Finished | Aug 15 06:36:06 PM PDT 24 |
Peak memory | 242884 kb |
Host | smart-ba8281c3-1ac6-4fda-b2bd-0cae114f8b0d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4172928552 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_macro_errs.4172928552 |
Directory | /workspace/41.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_key_req.838448013 |
Short name | T688 |
Test name | |
Test status | |
Simulation time | 14138369133 ps |
CPU time | 21.75 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:36:18 PM PDT 24 |
Peak memory | 243128 kb |
Host | smart-d02ca2ca-e3dc-4d4b-93f9-9644ea0f5006 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=838448013 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_key_req.838448013 |
Directory | /workspace/41.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_lc_esc.3033762577 |
Short name | T819 |
Test name | |
Test status | |
Simulation time | 687751743 ps |
CPU time | 16.59 seconds |
Started | Aug 15 06:35:58 PM PDT 24 |
Finished | Aug 15 06:36:15 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-0fcf5076-9909-4e42-9630-5f6abfe4f880 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3033762577 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_esc.3033762577 |
Directory | /workspace/41.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_lc_req.1441287503 |
Short name | T173 |
Test name | |
Test status | |
Simulation time | 660640481 ps |
CPU time | 10.3 seconds |
Started | Aug 15 06:36:05 PM PDT 24 |
Finished | Aug 15 06:36:15 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-b7476ede-6cb3-4598-bf90-32e7e7ebccf0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1441287503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_req.1441287503 |
Directory | /workspace/41.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_regwen.1577344804 |
Short name | T334 |
Test name | |
Test status | |
Simulation time | 4506552250 ps |
CPU time | 13.74 seconds |
Started | Aug 15 06:35:54 PM PDT 24 |
Finished | Aug 15 06:36:08 PM PDT 24 |
Peak memory | 242736 kb |
Host | smart-f38eafc5-4aad-497e-9137-c7b14576090f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1577344804 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_regwen.1577344804 |
Directory | /workspace/41.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_smoke.372861658 |
Short name | T1162 |
Test name | |
Test status | |
Simulation time | 443392787 ps |
CPU time | 9.97 seconds |
Started | Aug 15 06:35:55 PM PDT 24 |
Finished | Aug 15 06:36:05 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-f1cc38a7-c8ea-49d6-a7ff-775721d1233d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=372861658 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_smoke.372861658 |
Directory | /workspace/41.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_stress_all_with_rand_reset.3009487966 |
Short name | T266 |
Test name | |
Test status | |
Simulation time | 2418230768 ps |
CPU time | 95.38 seconds |
Started | Aug 15 06:35:57 PM PDT 24 |
Finished | Aug 15 06:37:33 PM PDT 24 |
Peak memory | 257492 kb |
Host | smart-6a35b3e4-0810-40f9-9b22-6df20d181c18 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3009487966 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all_with_rand_reset.3009487966 |
Directory | /workspace/41.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_test_access.3249637110 |
Short name | T1049 |
Test name | |
Test status | |
Simulation time | 1226460430 ps |
CPU time | 7.11 seconds |
Started | Aug 15 06:35:59 PM PDT 24 |
Finished | Aug 15 06:36:07 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-679cd0cb-188c-4065-aea7-5039e5a367c8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3249637110 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_test_access.3249637110 |
Directory | /workspace/41.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_alert_test.4028825982 |
Short name | T676 |
Test name | |
Test status | |
Simulation time | 114687260 ps |
CPU time | 2.16 seconds |
Started | Aug 15 06:35:58 PM PDT 24 |
Finished | Aug 15 06:36:00 PM PDT 24 |
Peak memory | 240788 kb |
Host | smart-a206cef5-8397-4ff5-b6c6-502fd67b94a4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4028825982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_alert_test.4028825982 |
Directory | /workspace/42.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_check_fail.614117780 |
Short name | T877 |
Test name | |
Test status | |
Simulation time | 1284053631 ps |
CPU time | 19.03 seconds |
Started | Aug 15 06:35:57 PM PDT 24 |
Finished | Aug 15 06:36:16 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-432c1a10-6807-46ee-b650-42cfa6b1ec35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=614117780 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_check_fail.614117780 |
Directory | /workspace/42.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_dai_errs.842876380 |
Short name | T426 |
Test name | |
Test status | |
Simulation time | 332310472 ps |
CPU time | 12.75 seconds |
Started | Aug 15 06:35:55 PM PDT 24 |
Finished | Aug 15 06:36:08 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-81f81af5-fa57-481b-9a3c-858bed940d16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=842876380 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_errs.842876380 |
Directory | /workspace/42.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_dai_lock.2569190464 |
Short name | T524 |
Test name | |
Test status | |
Simulation time | 271817060 ps |
CPU time | 10.05 seconds |
Started | Aug 15 06:36:05 PM PDT 24 |
Finished | Aug 15 06:36:15 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-2193abe9-1cd9-4b82-862b-8d59f9194c87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2569190464 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_lock.2569190464 |
Directory | /workspace/42.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_init_fail.3810124213 |
Short name | T777 |
Test name | |
Test status | |
Simulation time | 153373248 ps |
CPU time | 4.61 seconds |
Started | Aug 15 06:36:05 PM PDT 24 |
Finished | Aug 15 06:36:10 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-5099e68f-7f05-46e4-93a1-5f808432e4df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3810124213 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_init_fail.3810124213 |
Directory | /workspace/42.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_macro_errs.191839114 |
Short name | T488 |
Test name | |
Test status | |
Simulation time | 453722093 ps |
CPU time | 11.13 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:36:08 PM PDT 24 |
Peak memory | 243392 kb |
Host | smart-b9009ab6-6d92-4d46-a195-d45ba7cfa8b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=191839114 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_macro_errs.191839114 |
Directory | /workspace/42.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_key_req.4145474724 |
Short name | T1110 |
Test name | |
Test status | |
Simulation time | 5559880550 ps |
CPU time | 15.1 seconds |
Started | Aug 15 06:35:57 PM PDT 24 |
Finished | Aug 15 06:36:13 PM PDT 24 |
Peak memory | 243176 kb |
Host | smart-ef4ba326-142b-447f-9d99-89ee947dd960 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4145474724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_key_req.4145474724 |
Directory | /workspace/42.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_lc_esc.1605716396 |
Short name | T147 |
Test name | |
Test status | |
Simulation time | 877074870 ps |
CPU time | 16.36 seconds |
Started | Aug 15 06:36:08 PM PDT 24 |
Finished | Aug 15 06:36:24 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-6686f3f8-9a00-4b99-a375-21c9ad018251 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1605716396 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_esc.1605716396 |
Directory | /workspace/42.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_lc_req.1772593901 |
Short name | T1061 |
Test name | |
Test status | |
Simulation time | 1241968429 ps |
CPU time | 28.27 seconds |
Started | Aug 15 06:35:58 PM PDT 24 |
Finished | Aug 15 06:36:27 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-29cdcc5b-541f-4796-8c0c-b27a7a61adc0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1772593901 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_req.1772593901 |
Directory | /workspace/42.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_regwen.4002437836 |
Short name | T1132 |
Test name | |
Test status | |
Simulation time | 461520443 ps |
CPU time | 6.89 seconds |
Started | Aug 15 06:35:57 PM PDT 24 |
Finished | Aug 15 06:36:04 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-15720744-b22a-4a99-b357-cee0efa5385a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4002437836 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_regwen.4002437836 |
Directory | /workspace/42.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_smoke.3205468760 |
Short name | T386 |
Test name | |
Test status | |
Simulation time | 563009723 ps |
CPU time | 6.34 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:36:02 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-2cbaee83-b13d-4996-a721-ef05f3bae440 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3205468760 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_smoke.3205468760 |
Directory | /workspace/42.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_stress_all.4065698754 |
Short name | T1052 |
Test name | |
Test status | |
Simulation time | 24036219334 ps |
CPU time | 261.26 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:40:18 PM PDT 24 |
Peak memory | 259868 kb |
Host | smart-749685cc-ce43-4c14-8d3d-2bb047e55862 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4065698754 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all .4065698754 |
Directory | /workspace/42.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_test_access.2834663626 |
Short name | T696 |
Test name | |
Test status | |
Simulation time | 1778946001 ps |
CPU time | 32.46 seconds |
Started | Aug 15 06:36:01 PM PDT 24 |
Finished | Aug 15 06:36:34 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-96359e1b-a094-4fa2-9558-d1a19433c892 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2834663626 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_test_access.2834663626 |
Directory | /workspace/42.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_alert_test.3685790746 |
Short name | T520 |
Test name | |
Test status | |
Simulation time | 191628069 ps |
CPU time | 2.21 seconds |
Started | Aug 15 06:36:05 PM PDT 24 |
Finished | Aug 15 06:36:07 PM PDT 24 |
Peak memory | 240784 kb |
Host | smart-768be403-4643-4d3a-b69a-34c8ca4122f5 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3685790746 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_alert_test.3685790746 |
Directory | /workspace/43.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_check_fail.3356759622 |
Short name | T1145 |
Test name | |
Test status | |
Simulation time | 8410442968 ps |
CPU time | 16.28 seconds |
Started | Aug 15 06:36:07 PM PDT 24 |
Finished | Aug 15 06:36:23 PM PDT 24 |
Peak memory | 249060 kb |
Host | smart-1d8fb223-8a2f-4ffd-b1f1-98449250935c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3356759622 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_check_fail.3356759622 |
Directory | /workspace/43.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_dai_errs.1982840750 |
Short name | T824 |
Test name | |
Test status | |
Simulation time | 8358558790 ps |
CPU time | 21.2 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:25 PM PDT 24 |
Peak memory | 242812 kb |
Host | smart-b56a670a-a421-44ca-9a46-9ce99d75230c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1982840750 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_errs.1982840750 |
Directory | /workspace/43.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_dai_lock.739053789 |
Short name | T441 |
Test name | |
Test status | |
Simulation time | 591703385 ps |
CPU time | 14.2 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:18 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-20ae760f-0069-484a-974c-418645490e03 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=739053789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_lock.739053789 |
Directory | /workspace/43.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_init_fail.2425994531 |
Short name | T585 |
Test name | |
Test status | |
Simulation time | 2143744731 ps |
CPU time | 6.13 seconds |
Started | Aug 15 06:35:57 PM PDT 24 |
Finished | Aug 15 06:36:04 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-98e2062f-6faf-4344-bc6c-c7fe24248779 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2425994531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_init_fail.2425994531 |
Directory | /workspace/43.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_macro_errs.17361778 |
Short name | T849 |
Test name | |
Test status | |
Simulation time | 887134324 ps |
CPU time | 14.95 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:36:12 PM PDT 24 |
Peak memory | 243028 kb |
Host | smart-55604e46-bcc9-4516-97cd-a80cf7035346 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=17361778 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_macro_errs.17361778 |
Directory | /workspace/43.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_key_req.1088640441 |
Short name | T166 |
Test name | |
Test status | |
Simulation time | 346361114 ps |
CPU time | 10.24 seconds |
Started | Aug 15 06:36:00 PM PDT 24 |
Finished | Aug 15 06:36:10 PM PDT 24 |
Peak memory | 249028 kb |
Host | smart-433f2fe0-8b53-4979-a553-321ce06d78f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1088640441 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_key_req.1088640441 |
Directory | /workspace/43.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_lc_esc.2382713977 |
Short name | T631 |
Test name | |
Test status | |
Simulation time | 1487538223 ps |
CPU time | 12.1 seconds |
Started | Aug 15 06:36:02 PM PDT 24 |
Finished | Aug 15 06:36:14 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-35608277-2037-409a-a24c-6e26eda019c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2382713977 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_esc.2382713977 |
Directory | /workspace/43.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_lc_req.1151795467 |
Short name | T656 |
Test name | |
Test status | |
Simulation time | 988716512 ps |
CPU time | 16 seconds |
Started | Aug 15 06:36:02 PM PDT 24 |
Finished | Aug 15 06:36:19 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-61c2b9b1-69e8-459d-b409-fec9885fc909 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1151795467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_req.1151795467 |
Directory | /workspace/43.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_regwen.3282975541 |
Short name | T550 |
Test name | |
Test status | |
Simulation time | 259988513 ps |
CPU time | 6.47 seconds |
Started | Aug 15 06:36:03 PM PDT 24 |
Finished | Aug 15 06:36:10 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-3c9ab07c-de6c-48ff-8fc4-541c5125580e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3282975541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_regwen.3282975541 |
Directory | /workspace/43.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_smoke.2152954131 |
Short name | T704 |
Test name | |
Test status | |
Simulation time | 235820222 ps |
CPU time | 3.18 seconds |
Started | Aug 15 06:35:58 PM PDT 24 |
Finished | Aug 15 06:36:02 PM PDT 24 |
Peak memory | 248512 kb |
Host | smart-349da29f-12ff-47c8-9ab6-3d39ef412fbd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2152954131 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_smoke.2152954131 |
Directory | /workspace/43.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_stress_all.271621745 |
Short name | T1005 |
Test name | |
Test status | |
Simulation time | 20699065927 ps |
CPU time | 126.1 seconds |
Started | Aug 15 06:35:55 PM PDT 24 |
Finished | Aug 15 06:38:02 PM PDT 24 |
Peak memory | 249152 kb |
Host | smart-544ff2c9-f61f-4329-9ece-3d86e5d9e434 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=271621745 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_stress_all. 271621745 |
Directory | /workspace/43.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_test_access.2952141305 |
Short name | T354 |
Test name | |
Test status | |
Simulation time | 1015711926 ps |
CPU time | 20.32 seconds |
Started | Aug 15 06:36:03 PM PDT 24 |
Finished | Aug 15 06:36:23 PM PDT 24 |
Peak memory | 242828 kb |
Host | smart-3819eb4e-d875-4e19-a4f0-df6d1fcf313e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2952141305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_test_access.2952141305 |
Directory | /workspace/43.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_alert_test.2767839600 |
Short name | T535 |
Test name | |
Test status | |
Simulation time | 134480508 ps |
CPU time | 2.13 seconds |
Started | Aug 15 06:36:07 PM PDT 24 |
Finished | Aug 15 06:36:10 PM PDT 24 |
Peak memory | 240668 kb |
Host | smart-8fba282f-b3b2-4aa6-92c4-7b5ede5b32c0 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2767839600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_alert_test.2767839600 |
Directory | /workspace/44.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_check_fail.4102192853 |
Short name | T499 |
Test name | |
Test status | |
Simulation time | 528428668 ps |
CPU time | 15.39 seconds |
Started | Aug 15 06:36:09 PM PDT 24 |
Finished | Aug 15 06:36:25 PM PDT 24 |
Peak memory | 243104 kb |
Host | smart-e0419b7e-40ec-48d7-b11e-d8927ab9f302 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4102192853 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_check_fail.4102192853 |
Directory | /workspace/44.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_dai_errs.3122797411 |
Short name | T390 |
Test name | |
Test status | |
Simulation time | 1150436231 ps |
CPU time | 28.08 seconds |
Started | Aug 15 06:35:58 PM PDT 24 |
Finished | Aug 15 06:36:26 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-0ac8d56a-eb81-4503-aa06-1875b007e979 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3122797411 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_errs.3122797411 |
Directory | /workspace/44.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_dai_lock.2712258932 |
Short name | T1122 |
Test name | |
Test status | |
Simulation time | 125645897 ps |
CPU time | 4.9 seconds |
Started | Aug 15 06:35:55 PM PDT 24 |
Finished | Aug 15 06:36:00 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-7d321f04-1204-4122-81b4-e828ef9d4025 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2712258932 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_lock.2712258932 |
Directory | /workspace/44.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_init_fail.2630481572 |
Short name | T632 |
Test name | |
Test status | |
Simulation time | 363825472 ps |
CPU time | 4.68 seconds |
Started | Aug 15 06:36:00 PM PDT 24 |
Finished | Aug 15 06:36:04 PM PDT 24 |
Peak memory | 242736 kb |
Host | smart-b374a389-ef73-4272-8525-14b790c2d9f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2630481572 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_init_fail.2630481572 |
Directory | /workspace/44.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_macro_errs.665214761 |
Short name | T1144 |
Test name | |
Test status | |
Simulation time | 298082480 ps |
CPU time | 5.3 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:36:02 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-7cb31d88-9c66-4938-934d-e0b22452feac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=665214761 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_macro_errs.665214761 |
Directory | /workspace/44.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_key_req.3726305470 |
Short name | T493 |
Test name | |
Test status | |
Simulation time | 473429322 ps |
CPU time | 18.93 seconds |
Started | Aug 15 06:35:57 PM PDT 24 |
Finished | Aug 15 06:36:16 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-72f65bea-1f39-4f9c-a93b-e626fc907b59 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3726305470 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_key_req.3726305470 |
Directory | /workspace/44.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_lc_esc.1278828045 |
Short name | T1160 |
Test name | |
Test status | |
Simulation time | 345288130 ps |
CPU time | 5.95 seconds |
Started | Aug 15 06:35:58 PM PDT 24 |
Finished | Aug 15 06:36:04 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-5f95c938-3c15-46ca-b188-bd827830639d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1278828045 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_esc.1278828045 |
Directory | /workspace/44.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_lc_req.1009533491 |
Short name | T787 |
Test name | |
Test status | |
Simulation time | 1307168096 ps |
CPU time | 20.16 seconds |
Started | Aug 15 06:35:58 PM PDT 24 |
Finished | Aug 15 06:36:19 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-f9d186df-a0e4-4dc0-a3d9-1ab8f357442a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1009533491 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_req.1009533491 |
Directory | /workspace/44.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_regwen.1395893097 |
Short name | T446 |
Test name | |
Test status | |
Simulation time | 494081613 ps |
CPU time | 6.21 seconds |
Started | Aug 15 06:36:03 PM PDT 24 |
Finished | Aug 15 06:36:10 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-c12cd9d4-b6a7-4635-aa64-b54a9c1ddf6a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1395893097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_regwen.1395893097 |
Directory | /workspace/44.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_smoke.2769912651 |
Short name | T1062 |
Test name | |
Test status | |
Simulation time | 252658310 ps |
CPU time | 3.51 seconds |
Started | Aug 15 06:35:57 PM PDT 24 |
Finished | Aug 15 06:36:01 PM PDT 24 |
Peak memory | 242664 kb |
Host | smart-bbe4ca21-e478-43a4-a088-b834ff23da53 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2769912651 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_smoke.2769912651 |
Directory | /workspace/44.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_stress_all.3453726167 |
Short name | T623 |
Test name | |
Test status | |
Simulation time | 251778485 ps |
CPU time | 2.16 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:35:58 PM PDT 24 |
Peak memory | 241628 kb |
Host | smart-4089374b-3674-4e33-bae7-f9e3302e72b4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3453726167 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all .3453726167 |
Directory | /workspace/44.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_stress_all_with_rand_reset.1171480319 |
Short name | T604 |
Test name | |
Test status | |
Simulation time | 29329123030 ps |
CPU time | 98.61 seconds |
Started | Aug 15 06:35:56 PM PDT 24 |
Finished | Aug 15 06:37:35 PM PDT 24 |
Peak memory | 257500 kb |
Host | smart-d21bae34-e7e4-4941-8725-eeaaeba996b7 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1171480319 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all_with_rand_reset.1171480319 |
Directory | /workspace/44.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_test_access.113862654 |
Short name | T190 |
Test name | |
Test status | |
Simulation time | 1546656180 ps |
CPU time | 22.45 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:27 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-d549ccbe-315c-4c3b-8c9f-5b8da6c494c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=113862654 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_test_access.113862654 |
Directory | /workspace/44.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_alert_test.3423184274 |
Short name | T522 |
Test name | |
Test status | |
Simulation time | 192780552 ps |
CPU time | 2.04 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:06 PM PDT 24 |
Peak memory | 240864 kb |
Host | smart-033bdc98-1d43-4bcf-98fa-3f4ec80a0452 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3423184274 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_alert_test.3423184274 |
Directory | /workspace/45.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_check_fail.1916820089 |
Short name | T1003 |
Test name | |
Test status | |
Simulation time | 4073900562 ps |
CPU time | 23.72 seconds |
Started | Aug 15 06:36:00 PM PDT 24 |
Finished | Aug 15 06:36:24 PM PDT 24 |
Peak memory | 243280 kb |
Host | smart-41199b57-1985-4458-a5cc-ee9a3a8db577 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1916820089 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_check_fail.1916820089 |
Directory | /workspace/45.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_dai_errs.192857739 |
Short name | T584 |
Test name | |
Test status | |
Simulation time | 1991755366 ps |
CPU time | 18.39 seconds |
Started | Aug 15 06:36:07 PM PDT 24 |
Finished | Aug 15 06:36:26 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-6b910ecb-d319-4c66-8fc8-95e5975faa44 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=192857739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_errs.192857739 |
Directory | /workspace/45.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_dai_lock.399588957 |
Short name | T906 |
Test name | |
Test status | |
Simulation time | 3348477900 ps |
CPU time | 44.05 seconds |
Started | Aug 15 06:35:59 PM PDT 24 |
Finished | Aug 15 06:36:43 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-5e544a44-3c32-485e-9ccb-eb6f620fab92 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=399588957 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_lock.399588957 |
Directory | /workspace/45.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_macro_errs.1628338244 |
Short name | T1081 |
Test name | |
Test status | |
Simulation time | 1608920808 ps |
CPU time | 18.98 seconds |
Started | Aug 15 06:35:59 PM PDT 24 |
Finished | Aug 15 06:36:19 PM PDT 24 |
Peak memory | 244204 kb |
Host | smart-0eb07be9-6e64-453a-b9b8-382c480d5e21 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1628338244 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_macro_errs.1628338244 |
Directory | /workspace/45.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_key_req.3373436477 |
Short name | T419 |
Test name | |
Test status | |
Simulation time | 16135270315 ps |
CPU time | 35.26 seconds |
Started | Aug 15 06:35:59 PM PDT 24 |
Finished | Aug 15 06:36:35 PM PDT 24 |
Peak memory | 243696 kb |
Host | smart-3ff411e5-d78b-44f6-b531-5d317d32ab70 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3373436477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_key_req.3373436477 |
Directory | /workspace/45.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_lc_esc.499882122 |
Short name | T437 |
Test name | |
Test status | |
Simulation time | 6343559164 ps |
CPU time | 14.78 seconds |
Started | Aug 15 06:35:57 PM PDT 24 |
Finished | Aug 15 06:36:12 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-04959657-75b6-4577-8abd-5b09f6e6af9e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=499882122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_esc.499882122 |
Directory | /workspace/45.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_lc_req.2773172347 |
Short name | T713 |
Test name | |
Test status | |
Simulation time | 1546961783 ps |
CPU time | 13.34 seconds |
Started | Aug 15 06:36:01 PM PDT 24 |
Finished | Aug 15 06:36:14 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-de5c4d99-4a5f-4dc7-acda-264872d78e1f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2773172347 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_req.2773172347 |
Directory | /workspace/45.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_regwen.3768794321 |
Short name | T333 |
Test name | |
Test status | |
Simulation time | 326422775 ps |
CPU time | 6.81 seconds |
Started | Aug 15 06:36:00 PM PDT 24 |
Finished | Aug 15 06:36:07 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-37bfa649-9850-403d-ade2-0cf9ceaec790 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3768794321 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_regwen.3768794321 |
Directory | /workspace/45.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_smoke.671871814 |
Short name | T397 |
Test name | |
Test status | |
Simulation time | 786234158 ps |
CPU time | 6.38 seconds |
Started | Aug 15 06:36:08 PM PDT 24 |
Finished | Aug 15 06:36:14 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-c0321221-2c5e-4f0f-8300-e30169b40bd8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=671871814 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_smoke.671871814 |
Directory | /workspace/45.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_stress_all.872182247 |
Short name | T424 |
Test name | |
Test status | |
Simulation time | 1171921283 ps |
CPU time | 29.41 seconds |
Started | Aug 15 06:35:58 PM PDT 24 |
Finished | Aug 15 06:36:27 PM PDT 24 |
Peak memory | 243236 kb |
Host | smart-193790ae-f4c6-4e64-aa24-8a33defbbc2f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=872182247 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_stress_all. 872182247 |
Directory | /workspace/45.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_test_access.3677280724 |
Short name | T436 |
Test name | |
Test status | |
Simulation time | 3215084549 ps |
CPU time | 23.49 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:28 PM PDT 24 |
Peak memory | 249052 kb |
Host | smart-88a0dd93-d457-453f-8923-fe0aed27bfda |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3677280724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_test_access.3677280724 |
Directory | /workspace/45.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_alert_test.3054836762 |
Short name | T874 |
Test name | |
Test status | |
Simulation time | 904642066 ps |
CPU time | 3.07 seconds |
Started | Aug 15 06:36:09 PM PDT 24 |
Finished | Aug 15 06:36:12 PM PDT 24 |
Peak memory | 240820 kb |
Host | smart-d34c1c4a-8f9d-434d-aa69-40415d6dd164 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3054836762 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_alert_test.3054836762 |
Directory | /workspace/46.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_check_fail.1926144824 |
Short name | T975 |
Test name | |
Test status | |
Simulation time | 1784178811 ps |
CPU time | 24.28 seconds |
Started | Aug 15 06:36:02 PM PDT 24 |
Finished | Aug 15 06:36:26 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-fdbb12e5-0587-4f9c-b6a6-262ac8c425cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1926144824 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_check_fail.1926144824 |
Directory | /workspace/46.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_dai_errs.1646430515 |
Short name | T14 |
Test name | |
Test status | |
Simulation time | 532305055 ps |
CPU time | 17.02 seconds |
Started | Aug 15 06:36:07 PM PDT 24 |
Finished | Aug 15 06:36:24 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-ca1075e5-03d2-44f1-8b72-252e0c33e3f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1646430515 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_errs.1646430515 |
Directory | /workspace/46.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_dai_lock.3722413259 |
Short name | T1046 |
Test name | |
Test status | |
Simulation time | 753437061 ps |
CPU time | 17.99 seconds |
Started | Aug 15 06:36:03 PM PDT 24 |
Finished | Aug 15 06:36:21 PM PDT 24 |
Peak memory | 242692 kb |
Host | smart-9278bd2d-70bf-4d4f-a339-1041122ed90d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3722413259 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_lock.3722413259 |
Directory | /workspace/46.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_macro_errs.4122957194 |
Short name | T155 |
Test name | |
Test status | |
Simulation time | 1138765585 ps |
CPU time | 25.88 seconds |
Started | Aug 15 06:36:06 PM PDT 24 |
Finished | Aug 15 06:36:33 PM PDT 24 |
Peak memory | 248964 kb |
Host | smart-6ec85e44-dc54-4423-9d98-06a76b36ad23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4122957194 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_macro_errs.4122957194 |
Directory | /workspace/46.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_key_req.1543788317 |
Short name | T751 |
Test name | |
Test status | |
Simulation time | 326133980 ps |
CPU time | 4.35 seconds |
Started | Aug 15 06:36:03 PM PDT 24 |
Finished | Aug 15 06:36:08 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-210616e5-9eca-46ea-85ab-17270aff6d52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1543788317 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_key_req.1543788317 |
Directory | /workspace/46.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_lc_esc.3623462708 |
Short name | T728 |
Test name | |
Test status | |
Simulation time | 257385941 ps |
CPU time | 3.83 seconds |
Started | Aug 15 06:36:03 PM PDT 24 |
Finished | Aug 15 06:36:08 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-d36a95d1-db31-4fe8-b823-d64a82545425 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3623462708 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_esc.3623462708 |
Directory | /workspace/46.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_lc_req.2337151389 |
Short name | T660 |
Test name | |
Test status | |
Simulation time | 8945143629 ps |
CPU time | 17.59 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:22 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-b25df362-6766-4c5b-9f14-7335d6bd2f19 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2337151389 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_req.2337151389 |
Directory | /workspace/46.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_smoke.338479428 |
Short name | T693 |
Test name | |
Test status | |
Simulation time | 358941358 ps |
CPU time | 7.63 seconds |
Started | Aug 15 06:36:00 PM PDT 24 |
Finished | Aug 15 06:36:08 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-7a9960c3-8217-4cdf-9b71-1baab0adc3e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=338479428 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_smoke.338479428 |
Directory | /workspace/46.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_test_access.388118921 |
Short name | T195 |
Test name | |
Test status | |
Simulation time | 19459206338 ps |
CPU time | 38.71 seconds |
Started | Aug 15 06:36:06 PM PDT 24 |
Finished | Aug 15 06:36:45 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-2dee6a1b-a5df-46e9-984d-eda4c1413a05 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=388118921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_test_access.388118921 |
Directory | /workspace/46.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_alert_test.3478796531 |
Short name | T475 |
Test name | |
Test status | |
Simulation time | 825448350 ps |
CPU time | 2.03 seconds |
Started | Aug 15 06:36:03 PM PDT 24 |
Finished | Aug 15 06:36:05 PM PDT 24 |
Peak memory | 240584 kb |
Host | smart-78a1c881-07a4-4823-b5e1-a71003db9324 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3478796531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_alert_test.3478796531 |
Directory | /workspace/47.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_check_fail.2597088627 |
Short name | T1073 |
Test name | |
Test status | |
Simulation time | 808674431 ps |
CPU time | 12.81 seconds |
Started | Aug 15 06:36:09 PM PDT 24 |
Finished | Aug 15 06:36:22 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-c0e29cec-ca00-4da3-be9b-db61050d7480 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2597088627 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_check_fail.2597088627 |
Directory | /workspace/47.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_dai_errs.3299845981 |
Short name | T661 |
Test name | |
Test status | |
Simulation time | 1091169242 ps |
CPU time | 27.69 seconds |
Started | Aug 15 06:36:09 PM PDT 24 |
Finished | Aug 15 06:36:37 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-0cd8adc8-b5e5-4d48-b317-72fba93531f8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3299845981 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_errs.3299845981 |
Directory | /workspace/47.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_dai_lock.2513466293 |
Short name | T616 |
Test name | |
Test status | |
Simulation time | 13675749932 ps |
CPU time | 33.05 seconds |
Started | Aug 15 06:36:10 PM PDT 24 |
Finished | Aug 15 06:36:43 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-55f0eda3-5270-491d-8064-aed84128d7fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2513466293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_lock.2513466293 |
Directory | /workspace/47.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_init_fail.633018685 |
Short name | T506 |
Test name | |
Test status | |
Simulation time | 141870269 ps |
CPU time | 3.72 seconds |
Started | Aug 15 06:36:03 PM PDT 24 |
Finished | Aug 15 06:36:08 PM PDT 24 |
Peak memory | 242732 kb |
Host | smart-feba81f0-e6cf-4a1b-bd19-0ab39700f2b9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=633018685 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_init_fail.633018685 |
Directory | /workspace/47.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_macro_errs.1713154392 |
Short name | T830 |
Test name | |
Test status | |
Simulation time | 12484743841 ps |
CPU time | 37.27 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:42 PM PDT 24 |
Peak memory | 246600 kb |
Host | smart-96a56e4c-0d21-45ea-a8f1-42dba9bba191 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1713154392 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_macro_errs.1713154392 |
Directory | /workspace/47.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_key_req.2414805432 |
Short name | T489 |
Test name | |
Test status | |
Simulation time | 422159388 ps |
CPU time | 8.12 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:12 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-dd7a3bc0-cda3-4af3-88ce-de4fd573876b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2414805432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_key_req.2414805432 |
Directory | /workspace/47.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_lc_esc.2293762398 |
Short name | T736 |
Test name | |
Test status | |
Simulation time | 193587969 ps |
CPU time | 6.93 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:12 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-d3f8eeb3-cc80-4cf2-b23c-2b76dadddd20 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2293762398 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_esc.2293762398 |
Directory | /workspace/47.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_lc_req.1189858840 |
Short name | T908 |
Test name | |
Test status | |
Simulation time | 11113224347 ps |
CPU time | 27.38 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:32 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-a4509fe2-98b0-44d4-933e-a6f91ee729f4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1189858840 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_req.1189858840 |
Directory | /workspace/47.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_regwen.1972278714 |
Short name | T898 |
Test name | |
Test status | |
Simulation time | 2580989477 ps |
CPU time | 7.2 seconds |
Started | Aug 15 06:36:02 PM PDT 24 |
Finished | Aug 15 06:36:09 PM PDT 24 |
Peak memory | 242728 kb |
Host | smart-651c9e2b-e512-4c54-93f4-8d29c17e42a5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1972278714 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_regwen.1972278714 |
Directory | /workspace/47.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_smoke.1905945934 |
Short name | T447 |
Test name | |
Test status | |
Simulation time | 160369792 ps |
CPU time | 6.9 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:11 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-6e678458-8735-4ee4-9d01-e3c10022e668 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1905945934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_smoke.1905945934 |
Directory | /workspace/47.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_stress_all.957910552 |
Short name | T928 |
Test name | |
Test status | |
Simulation time | 39070241949 ps |
CPU time | 244.15 seconds |
Started | Aug 15 06:36:10 PM PDT 24 |
Finished | Aug 15 06:40:14 PM PDT 24 |
Peak memory | 265528 kb |
Host | smart-4ef38ec1-32a0-4a06-b8d0-f78930bd3c35 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=957910552 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all. 957910552 |
Directory | /workspace/47.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_test_access.817625264 |
Short name | T371 |
Test name | |
Test status | |
Simulation time | 6133980616 ps |
CPU time | 13.34 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:18 PM PDT 24 |
Peak memory | 242936 kb |
Host | smart-2275ce0a-4e01-4258-bf45-b29d909b9561 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=817625264 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_test_access.817625264 |
Directory | /workspace/47.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_alert_test.3345095379 |
Short name | T684 |
Test name | |
Test status | |
Simulation time | 212849172 ps |
CPU time | 1.89 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:06 PM PDT 24 |
Peak memory | 240996 kb |
Host | smart-32965c61-5eec-4dca-bb53-d26543093bc9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3345095379 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_alert_test.3345095379 |
Directory | /workspace/48.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_dai_errs.3571975721 |
Short name | T154 |
Test name | |
Test status | |
Simulation time | 4526844568 ps |
CPU time | 33.68 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:38 PM PDT 24 |
Peak memory | 246968 kb |
Host | smart-4a89a0c5-1c5c-47c4-8088-5b04caf7f2c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3571975721 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_errs.3571975721 |
Directory | /workspace/48.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_dai_lock.811527477 |
Short name | T24 |
Test name | |
Test status | |
Simulation time | 3492284967 ps |
CPU time | 32.56 seconds |
Started | Aug 15 06:36:10 PM PDT 24 |
Finished | Aug 15 06:36:42 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-9041e80b-6446-4610-84d1-e141595ab0b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=811527477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_lock.811527477 |
Directory | /workspace/48.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_init_fail.509753293 |
Short name | T890 |
Test name | |
Test status | |
Simulation time | 2216577886 ps |
CPU time | 4.36 seconds |
Started | Aug 15 06:36:10 PM PDT 24 |
Finished | Aug 15 06:36:14 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-1d57c95d-727e-43e1-becf-cd02b8fd2e87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=509753293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_init_fail.509753293 |
Directory | /workspace/48.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_macro_errs.115024505 |
Short name | T551 |
Test name | |
Test status | |
Simulation time | 633764991 ps |
CPU time | 9 seconds |
Started | Aug 15 06:36:07 PM PDT 24 |
Finished | Aug 15 06:36:16 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-f6722e92-46bc-4c5c-8e60-d0f4777bdd43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=115024505 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_macro_errs.115024505 |
Directory | /workspace/48.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_key_req.2294066814 |
Short name | T816 |
Test name | |
Test status | |
Simulation time | 1014264923 ps |
CPU time | 12.01 seconds |
Started | Aug 15 06:36:05 PM PDT 24 |
Finished | Aug 15 06:36:17 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-9403cb3b-2a17-46b0-b235-5defa822ec06 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2294066814 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_key_req.2294066814 |
Directory | /workspace/48.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_lc_req.4134788520 |
Short name | T422 |
Test name | |
Test status | |
Simulation time | 1276203479 ps |
CPU time | 22.05 seconds |
Started | Aug 15 06:36:09 PM PDT 24 |
Finished | Aug 15 06:36:31 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-42558420-5ffa-4621-8d25-1f216010191b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4134788520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_req.4134788520 |
Directory | /workspace/48.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_regwen.631985213 |
Short name | T1138 |
Test name | |
Test status | |
Simulation time | 278879506 ps |
CPU time | 4.53 seconds |
Started | Aug 15 06:36:23 PM PDT 24 |
Finished | Aug 15 06:36:27 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-fdc64ee3-a91e-40db-aa3a-685d342d495b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=631985213 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_regwen.631985213 |
Directory | /workspace/48.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_smoke.664284825 |
Short name | T91 |
Test name | |
Test status | |
Simulation time | 329860413 ps |
CPU time | 5.08 seconds |
Started | Aug 15 06:36:22 PM PDT 24 |
Finished | Aug 15 06:36:27 PM PDT 24 |
Peak memory | 242688 kb |
Host | smart-ff1f6afa-db48-44a4-9190-42cd7d7d2469 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=664284825 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_smoke.664284825 |
Directory | /workspace/48.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_stress_all.2021966144 |
Short name | T126 |
Test name | |
Test status | |
Simulation time | 18575431617 ps |
CPU time | 83.43 seconds |
Started | Aug 15 06:36:06 PM PDT 24 |
Finished | Aug 15 06:37:30 PM PDT 24 |
Peak memory | 250480 kb |
Host | smart-f471d4d7-94ec-4a6a-8d98-098e24355c54 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2021966144 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all .2021966144 |
Directory | /workspace/48.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_test_access.665104888 |
Short name | T408 |
Test name | |
Test status | |
Simulation time | 1260644784 ps |
CPU time | 13.08 seconds |
Started | Aug 15 06:36:05 PM PDT 24 |
Finished | Aug 15 06:36:18 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-52bf0dd2-7e89-4d18-b7d0-a65cfc0509a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=665104888 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_test_access.665104888 |
Directory | /workspace/48.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_alert_test.2009405921 |
Short name | T387 |
Test name | |
Test status | |
Simulation time | 156339096 ps |
CPU time | 2.55 seconds |
Started | Aug 15 06:36:06 PM PDT 24 |
Finished | Aug 15 06:36:09 PM PDT 24 |
Peak memory | 241036 kb |
Host | smart-1707c8b4-166e-478a-a3f6-7e4f5dd494e6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2009405921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_alert_test.2009405921 |
Directory | /workspace/49.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_check_fail.252665826 |
Short name | T32 |
Test name | |
Test status | |
Simulation time | 1473389658 ps |
CPU time | 19.12 seconds |
Started | Aug 15 06:36:20 PM PDT 24 |
Finished | Aug 15 06:36:40 PM PDT 24 |
Peak memory | 243156 kb |
Host | smart-389c3a94-6bf5-4a60-951a-ae5fb6316709 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=252665826 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_check_fail.252665826 |
Directory | /workspace/49.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_dai_errs.1162587625 |
Short name | T360 |
Test name | |
Test status | |
Simulation time | 207373257 ps |
CPU time | 10.27 seconds |
Started | Aug 15 06:36:03 PM PDT 24 |
Finished | Aug 15 06:36:14 PM PDT 24 |
Peak memory | 248336 kb |
Host | smart-8636a70c-6f47-49d0-8071-e21c105ab7bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1162587625 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_errs.1162587625 |
Directory | /workspace/49.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_dai_lock.3573438723 |
Short name | T1124 |
Test name | |
Test status | |
Simulation time | 1305273503 ps |
CPU time | 28.49 seconds |
Started | Aug 15 06:36:06 PM PDT 24 |
Finished | Aug 15 06:36:35 PM PDT 24 |
Peak memory | 242652 kb |
Host | smart-a6c7b71c-3829-492a-ab02-1b05a994f465 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3573438723 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_lock.3573438723 |
Directory | /workspace/49.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_init_fail.4136908328 |
Short name | T38 |
Test name | |
Test status | |
Simulation time | 2538618696 ps |
CPU time | 5.09 seconds |
Started | Aug 15 06:36:06 PM PDT 24 |
Finished | Aug 15 06:36:11 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-26229ec0-7d74-4b0f-823a-52ef13d662bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4136908328 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_init_fail.4136908328 |
Directory | /workspace/49.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_macro_errs.2884954706 |
Short name | T205 |
Test name | |
Test status | |
Simulation time | 812888205 ps |
CPU time | 13.55 seconds |
Started | Aug 15 06:36:09 PM PDT 24 |
Finished | Aug 15 06:36:22 PM PDT 24 |
Peak memory | 242864 kb |
Host | smart-35eb1fed-0d9c-4fac-bd30-2c1de36ff225 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2884954706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_macro_errs.2884954706 |
Directory | /workspace/49.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_key_req.1386195744 |
Short name | T995 |
Test name | |
Test status | |
Simulation time | 169072884 ps |
CPU time | 7.08 seconds |
Started | Aug 15 06:36:09 PM PDT 24 |
Finished | Aug 15 06:36:16 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-f7f2d119-c8fb-41e0-8659-48ad6e9c94aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1386195744 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_key_req.1386195744 |
Directory | /workspace/49.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_lc_esc.2327871300 |
Short name | T352 |
Test name | |
Test status | |
Simulation time | 2018418207 ps |
CPU time | 14 seconds |
Started | Aug 15 06:36:05 PM PDT 24 |
Finished | Aug 15 06:36:19 PM PDT 24 |
Peak memory | 242120 kb |
Host | smart-b7278bc2-4db5-458c-9985-6f2e102ade1c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2327871300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_esc.2327871300 |
Directory | /workspace/49.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_lc_req.3347117893 |
Short name | T968 |
Test name | |
Test status | |
Simulation time | 659611100 ps |
CPU time | 11.32 seconds |
Started | Aug 15 06:36:09 PM PDT 24 |
Finished | Aug 15 06:36:21 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-9ff1c82a-683a-4642-95ce-ab431a574b71 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3347117893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_req.3347117893 |
Directory | /workspace/49.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_regwen.277266961 |
Short name | T972 |
Test name | |
Test status | |
Simulation time | 132132759 ps |
CPU time | 4.13 seconds |
Started | Aug 15 06:36:22 PM PDT 24 |
Finished | Aug 15 06:36:27 PM PDT 24 |
Peak memory | 248744 kb |
Host | smart-f4ef4fc1-e10e-4199-af8a-3172d225c2bd |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=277266961 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_regwen.277266961 |
Directory | /workspace/49.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_smoke.2619958971 |
Short name | T400 |
Test name | |
Test status | |
Simulation time | 122864876 ps |
CPU time | 5.94 seconds |
Started | Aug 15 06:36:05 PM PDT 24 |
Finished | Aug 15 06:36:11 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-916afde8-03d2-4a19-b667-5df75f6e52c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2619958971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_smoke.2619958971 |
Directory | /workspace/49.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_stress_all.2585532844 |
Short name | T137 |
Test name | |
Test status | |
Simulation time | 1884810184 ps |
CPU time | 49.29 seconds |
Started | Aug 15 06:36:05 PM PDT 24 |
Finished | Aug 15 06:36:55 PM PDT 24 |
Peak memory | 246608 kb |
Host | smart-a38d804e-2d7a-472b-9ee7-f8826636b1ac |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2585532844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all .2585532844 |
Directory | /workspace/49.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_test_access.2817138043 |
Short name | T92 |
Test name | |
Test status | |
Simulation time | 246389882 ps |
CPU time | 7.3 seconds |
Started | Aug 15 06:36:07 PM PDT 24 |
Finished | Aug 15 06:36:15 PM PDT 24 |
Peak memory | 242436 kb |
Host | smart-b4e31072-ed02-438c-98fe-fe6549852bc0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2817138043 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_test_access.2817138043 |
Directory | /workspace/49.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_alert_test.2280227533 |
Short name | T392 |
Test name | |
Test status | |
Simulation time | 168350100 ps |
CPU time | 2.3 seconds |
Started | Aug 15 06:34:38 PM PDT 24 |
Finished | Aug 15 06:34:41 PM PDT 24 |
Peak memory | 240748 kb |
Host | smart-4ad61ec8-8a6d-4589-a1f0-157ca25f9622 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2280227533 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_alert_test.2280227533 |
Directory | /workspace/5.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_background_chks.1351758983 |
Short name | T1036 |
Test name | |
Test status | |
Simulation time | 1211598340 ps |
CPU time | 26.01 seconds |
Started | Aug 15 06:34:37 PM PDT 24 |
Finished | Aug 15 06:35:04 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-e4c84e07-7d95-4603-a1a8-0a044b2d830a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1351758983 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_background_chks.1351758983 |
Directory | /workspace/5.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_check_fail.872269183 |
Short name | T109 |
Test name | |
Test status | |
Simulation time | 487326099 ps |
CPU time | 8.29 seconds |
Started | Aug 15 06:34:47 PM PDT 24 |
Finished | Aug 15 06:34:55 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-f2e33db4-cdb5-4f7a-9d32-c9d989483cd9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=872269183 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_check_fail.872269183 |
Directory | /workspace/5.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_dai_errs.2367670580 |
Short name | T974 |
Test name | |
Test status | |
Simulation time | 4494578998 ps |
CPU time | 18.11 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:35:07 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-f14ce33a-6d44-481e-9692-8e89c7fcfa64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2367670580 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_errs.2367670580 |
Directory | /workspace/5.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_dai_lock.1710452668 |
Short name | T196 |
Test name | |
Test status | |
Simulation time | 1381230062 ps |
CPU time | 15.11 seconds |
Started | Aug 15 06:34:39 PM PDT 24 |
Finished | Aug 15 06:34:54 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-c9e8f184-e867-4ddc-b8cb-08d9de008672 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1710452668 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_lock.1710452668 |
Directory | /workspace/5.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_init_fail.3435052707 |
Short name | T846 |
Test name | |
Test status | |
Simulation time | 622931463 ps |
CPU time | 4.62 seconds |
Started | Aug 15 06:34:44 PM PDT 24 |
Finished | Aug 15 06:34:49 PM PDT 24 |
Peak memory | 242756 kb |
Host | smart-c7942fb8-23a4-4677-ae6a-a013183fc5c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3435052707 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_init_fail.3435052707 |
Directory | /workspace/5.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_macro_errs.3499593062 |
Short name | T993 |
Test name | |
Test status | |
Simulation time | 1051108632 ps |
CPU time | 36.46 seconds |
Started | Aug 15 06:34:42 PM PDT 24 |
Finished | Aug 15 06:35:19 PM PDT 24 |
Peak memory | 249072 kb |
Host | smart-0192bc59-c7c0-4ee2-be4d-e858f10acf8b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3499593062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_macro_errs.3499593062 |
Directory | /workspace/5.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_key_req.1961187427 |
Short name | T860 |
Test name | |
Test status | |
Simulation time | 208874658 ps |
CPU time | 10.13 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:35:00 PM PDT 24 |
Peak memory | 242728 kb |
Host | smart-27a72292-9f93-4a4d-898d-315a5ca7256d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1961187427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_key_req.1961187427 |
Directory | /workspace/5.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_lc_esc.97230880 |
Short name | T868 |
Test name | |
Test status | |
Simulation time | 290708699 ps |
CPU time | 4.63 seconds |
Started | Aug 15 06:34:44 PM PDT 24 |
Finished | Aug 15 06:34:49 PM PDT 24 |
Peak memory | 242124 kb |
Host | smart-3bfae19e-8330-4c6c-abb9-bc2107e6a9f3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=97230880 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_esc.97230880 |
Directory | /workspace/5.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_lc_req.1675586549 |
Short name | T788 |
Test name | |
Test status | |
Simulation time | 6486169092 ps |
CPU time | 15.1 seconds |
Started | Aug 15 06:34:42 PM PDT 24 |
Finished | Aug 15 06:34:57 PM PDT 24 |
Peak memory | 242812 kb |
Host | smart-f1d24dfd-a61d-46a3-a55f-2043fff2e44b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1675586549 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_req.1675586549 |
Directory | /workspace/5.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_regwen.3435329432 |
Short name | T921 |
Test name | |
Test status | |
Simulation time | 559816585 ps |
CPU time | 11.11 seconds |
Started | Aug 15 06:34:34 PM PDT 24 |
Finished | Aug 15 06:34:45 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-6e9a5685-6f29-45da-8f82-2fd11ae4a122 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3435329432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_regwen.3435329432 |
Directory | /workspace/5.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_smoke.4282874963 |
Short name | T711 |
Test name | |
Test status | |
Simulation time | 472458161 ps |
CPU time | 5.8 seconds |
Started | Aug 15 06:34:44 PM PDT 24 |
Finished | Aug 15 06:34:50 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-4502e2b3-75c2-4814-a0aa-f3bc0f65336e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4282874963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_smoke.4282874963 |
Directory | /workspace/5.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_test_access.987633567 |
Short name | T690 |
Test name | |
Test status | |
Simulation time | 587679622 ps |
CPU time | 11.8 seconds |
Started | Aug 15 06:34:52 PM PDT 24 |
Finished | Aug 15 06:35:04 PM PDT 24 |
Peak memory | 249084 kb |
Host | smart-0f0b2a85-d81b-4d8e-845d-6e9f950a16f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=987633567 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_test_access.987633567 |
Directory | /workspace/5.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_init_fail.2118522122 |
Short name | T847 |
Test name | |
Test status | |
Simulation time | 325297798 ps |
CPU time | 4.73 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:10 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-af2b1bd4-2a23-4fa7-9c59-0d829bd7d954 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2118522122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_init_fail.2118522122 |
Directory | /workspace/50.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_parallel_lc_esc.2338592858 |
Short name | T880 |
Test name | |
Test status | |
Simulation time | 1003763947 ps |
CPU time | 17.71 seconds |
Started | Aug 15 06:36:09 PM PDT 24 |
Finished | Aug 15 06:36:27 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-d80b741d-6c02-4c50-aeee-b8378b644147 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2338592858 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_parallel_lc_esc.2338592858 |
Directory | /workspace/50.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_init_fail.1733539791 |
Short name | T655 |
Test name | |
Test status | |
Simulation time | 384847922 ps |
CPU time | 4.01 seconds |
Started | Aug 15 06:36:06 PM PDT 24 |
Finished | Aug 15 06:36:11 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-406193de-b1dd-4a75-b2f6-b128e0c883a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1733539791 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_init_fail.1733539791 |
Directory | /workspace/51.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_parallel_lc_esc.3072626167 |
Short name | T1131 |
Test name | |
Test status | |
Simulation time | 356958233 ps |
CPU time | 4.69 seconds |
Started | Aug 15 06:36:22 PM PDT 24 |
Finished | Aug 15 06:36:27 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-98cf61c3-7c0e-4894-9e32-a670abda1136 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3072626167 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_parallel_lc_esc.3072626167 |
Directory | /workspace/51.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_init_fail.992424119 |
Short name | T1105 |
Test name | |
Test status | |
Simulation time | 2453751864 ps |
CPU time | 4.63 seconds |
Started | Aug 15 06:36:07 PM PDT 24 |
Finished | Aug 15 06:36:12 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-137f0758-766e-46fe-88d1-04002386182d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=992424119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_init_fail.992424119 |
Directory | /workspace/52.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_parallel_lc_esc.2207622828 |
Short name | T667 |
Test name | |
Test status | |
Simulation time | 957034809 ps |
CPU time | 2.83 seconds |
Started | Aug 15 06:36:11 PM PDT 24 |
Finished | Aug 15 06:36:14 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-c975b2e4-74a7-47bf-98c7-ba61081d3e41 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2207622828 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_parallel_lc_esc.2207622828 |
Directory | /workspace/52.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_init_fail.2117355257 |
Short name | T79 |
Test name | |
Test status | |
Simulation time | 156743254 ps |
CPU time | 4.45 seconds |
Started | Aug 15 06:36:09 PM PDT 24 |
Finished | Aug 15 06:36:14 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-06d9fde9-1fa4-4ca7-9e64-f3dde18b3c9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2117355257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_init_fail.2117355257 |
Directory | /workspace/53.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_parallel_lc_esc.1726415935 |
Short name | T996 |
Test name | |
Test status | |
Simulation time | 488839119 ps |
CPU time | 14.04 seconds |
Started | Aug 15 06:36:12 PM PDT 24 |
Finished | Aug 15 06:36:26 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-62654737-6d17-4bcb-bbef-63169a7b29d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1726415935 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_parallel_lc_esc.1726415935 |
Directory | /workspace/53.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_stress_all_with_rand_reset.2516563775 |
Short name | T295 |
Test name | |
Test status | |
Simulation time | 11503781137 ps |
CPU time | 86.33 seconds |
Started | Aug 15 06:36:10 PM PDT 24 |
Finished | Aug 15 06:37:37 PM PDT 24 |
Peak memory | 249236 kb |
Host | smart-850db426-facc-4d4a-abac-6dec8d5b4d11 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2516563775 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_stress_all_with_rand_reset.2516563775 |
Directory | /workspace/53.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_init_fail.3256011583 |
Short name | T863 |
Test name | |
Test status | |
Simulation time | 116231650 ps |
CPU time | 4.6 seconds |
Started | Aug 15 06:36:22 PM PDT 24 |
Finished | Aug 15 06:36:27 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-a30a4c34-3441-4044-96c6-1a73e015fa92 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3256011583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_init_fail.3256011583 |
Directory | /workspace/54.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_parallel_lc_esc.4062156942 |
Short name | T1128 |
Test name | |
Test status | |
Simulation time | 347642521 ps |
CPU time | 4.81 seconds |
Started | Aug 15 06:36:11 PM PDT 24 |
Finished | Aug 15 06:36:16 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-f38523a0-2d02-4a4e-969f-1a8e0d076d8d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4062156942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_parallel_lc_esc.4062156942 |
Directory | /workspace/54.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_init_fail.3704699994 |
Short name | T1017 |
Test name | |
Test status | |
Simulation time | 198147233 ps |
CPU time | 3.73 seconds |
Started | Aug 15 06:36:16 PM PDT 24 |
Finished | Aug 15 06:36:20 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-f018acb0-582b-43e6-a09a-fc19f50a82fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3704699994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_init_fail.3704699994 |
Directory | /workspace/55.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_parallel_lc_esc.3877161207 |
Short name | T200 |
Test name | |
Test status | |
Simulation time | 774452852 ps |
CPU time | 6.95 seconds |
Started | Aug 15 06:36:12 PM PDT 24 |
Finished | Aug 15 06:36:19 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-5db138a7-bbdb-49e2-b055-9cc395738b84 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3877161207 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_parallel_lc_esc.3877161207 |
Directory | /workspace/55.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_init_fail.3423939168 |
Short name | T536 |
Test name | |
Test status | |
Simulation time | 453316078 ps |
CPU time | 5.12 seconds |
Started | Aug 15 06:36:05 PM PDT 24 |
Finished | Aug 15 06:36:10 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-028856b0-3b37-4264-a056-f4a66f5c9e34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3423939168 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_init_fail.3423939168 |
Directory | /workspace/56.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_parallel_lc_esc.2588702022 |
Short name | T518 |
Test name | |
Test status | |
Simulation time | 162368236 ps |
CPU time | 4.12 seconds |
Started | Aug 15 06:36:04 PM PDT 24 |
Finished | Aug 15 06:36:08 PM PDT 24 |
Peak memory | 242108 kb |
Host | smart-66563077-9e7a-4edc-8208-778637dbbe1a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2588702022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_parallel_lc_esc.2588702022 |
Directory | /workspace/56.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_init_fail.1903445807 |
Short name | T466 |
Test name | |
Test status | |
Simulation time | 136416965 ps |
CPU time | 4.68 seconds |
Started | Aug 15 06:36:17 PM PDT 24 |
Finished | Aug 15 06:36:22 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-c3eef78a-7051-413c-8670-7793c061ad1a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1903445807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_init_fail.1903445807 |
Directory | /workspace/57.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_parallel_lc_esc.4076690471 |
Short name | T1084 |
Test name | |
Test status | |
Simulation time | 312067421 ps |
CPU time | 5.58 seconds |
Started | Aug 15 06:36:17 PM PDT 24 |
Finished | Aug 15 06:36:23 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-44c1ec42-a1c8-4321-bda7-e17585543719 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4076690471 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_parallel_lc_esc.4076690471 |
Directory | /workspace/57.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_init_fail.3717724383 |
Short name | T889 |
Test name | |
Test status | |
Simulation time | 2187237663 ps |
CPU time | 6.17 seconds |
Started | Aug 15 06:36:27 PM PDT 24 |
Finished | Aug 15 06:36:33 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-5c357a29-51cb-486a-8a46-eb4f643178f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3717724383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_init_fail.3717724383 |
Directory | /workspace/58.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_parallel_lc_esc.1766526495 |
Short name | T718 |
Test name | |
Test status | |
Simulation time | 150044466 ps |
CPU time | 7.52 seconds |
Started | Aug 15 06:36:12 PM PDT 24 |
Finished | Aug 15 06:36:20 PM PDT 24 |
Peak memory | 242216 kb |
Host | smart-23025015-2a7f-45a7-9a87-1fc99e3110bf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1766526495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_parallel_lc_esc.1766526495 |
Directory | /workspace/58.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_init_fail.1147807451 |
Short name | T80 |
Test name | |
Test status | |
Simulation time | 209596346 ps |
CPU time | 4.64 seconds |
Started | Aug 15 06:36:27 PM PDT 24 |
Finished | Aug 15 06:36:32 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-ff606894-1e31-4d21-9d7c-3bfecb983e05 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1147807451 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_init_fail.1147807451 |
Directory | /workspace/59.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_parallel_lc_esc.3040050381 |
Short name | T904 |
Test name | |
Test status | |
Simulation time | 272257945 ps |
CPU time | 3.78 seconds |
Started | Aug 15 06:36:26 PM PDT 24 |
Finished | Aug 15 06:36:29 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-e3f3d3c6-8b5e-462b-b05a-2ad4c86077ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3040050381 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_parallel_lc_esc.3040050381 |
Directory | /workspace/59.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_alert_test.4178335263 |
Short name | T396 |
Test name | |
Test status | |
Simulation time | 87261421 ps |
CPU time | 1.7 seconds |
Started | Aug 15 06:34:42 PM PDT 24 |
Finished | Aug 15 06:34:44 PM PDT 24 |
Peak memory | 240552 kb |
Host | smart-1e8ff2bb-7240-4ab2-a162-f6cfe1fd7ce7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4178335263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_alert_test.4178335263 |
Directory | /workspace/6.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_background_chks.1973890100 |
Short name | T171 |
Test name | |
Test status | |
Simulation time | 1497565516 ps |
CPU time | 32.58 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:35:22 PM PDT 24 |
Peak memory | 243412 kb |
Host | smart-3e211256-c683-4a91-b7f9-32f799761d81 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1973890100 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_background_chks.1973890100 |
Directory | /workspace/6.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_check_fail.3319055652 |
Short name | T1097 |
Test name | |
Test status | |
Simulation time | 132211548 ps |
CPU time | 2.94 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:34:55 PM PDT 24 |
Peak memory | 247220 kb |
Host | smart-25be70c1-5bde-47dd-80cb-0342a3e1eefb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3319055652 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_check_fail.3319055652 |
Directory | /workspace/6.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_dai_errs.964016809 |
Short name | T618 |
Test name | |
Test status | |
Simulation time | 2158438322 ps |
CPU time | 17.79 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:35:08 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-620a7a3a-a90c-4023-a81a-7fa417dc2592 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=964016809 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_errs.964016809 |
Directory | /workspace/6.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_dai_lock.1452451349 |
Short name | T970 |
Test name | |
Test status | |
Simulation time | 4535295383 ps |
CPU time | 28.35 seconds |
Started | Aug 15 06:34:40 PM PDT 24 |
Finished | Aug 15 06:35:10 PM PDT 24 |
Peak memory | 242804 kb |
Host | smart-eb456f52-a27f-470f-a01c-07dd582d0654 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1452451349 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_lock.1452451349 |
Directory | /workspace/6.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_init_fail.4092389790 |
Short name | T799 |
Test name | |
Test status | |
Simulation time | 181467681 ps |
CPU time | 4.96 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:34:56 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-b45a5418-f241-45b8-a838-35b5840cefa4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4092389790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_init_fail.4092389790 |
Directory | /workspace/6.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_macro_errs.3258715289 |
Short name | T175 |
Test name | |
Test status | |
Simulation time | 25915651607 ps |
CPU time | 54.32 seconds |
Started | Aug 15 06:34:39 PM PDT 24 |
Finished | Aug 15 06:35:34 PM PDT 24 |
Peak memory | 258124 kb |
Host | smart-21f36633-5984-4c43-a139-be24926f5e08 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3258715289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_macro_errs.3258715289 |
Directory | /workspace/6.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_key_req.2147655129 |
Short name | T829 |
Test name | |
Test status | |
Simulation time | 1711703280 ps |
CPU time | 35.3 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:35:26 PM PDT 24 |
Peak memory | 243128 kb |
Host | smart-3daccef1-2ba2-4645-8b43-9dbf07fc9b1a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2147655129 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_key_req.2147655129 |
Directory | /workspace/6.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_lc_esc.4265031683 |
Short name | T10 |
Test name | |
Test status | |
Simulation time | 215953810 ps |
CPU time | 4.7 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:34:56 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-426d8703-3404-4ee2-864d-b464436b2e62 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4265031683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_esc.4265031683 |
Directory | /workspace/6.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_lc_req.3038688541 |
Short name | T430 |
Test name | |
Test status | |
Simulation time | 627877064 ps |
CPU time | 9.47 seconds |
Started | Aug 15 06:34:40 PM PDT 24 |
Finished | Aug 15 06:34:51 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-26c1f03d-d15e-42db-b3b8-b9e7fae63008 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3038688541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_req.3038688541 |
Directory | /workspace/6.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_regwen.1213833938 |
Short name | T741 |
Test name | |
Test status | |
Simulation time | 3305119355 ps |
CPU time | 6.98 seconds |
Started | Aug 15 06:34:41 PM PDT 24 |
Finished | Aug 15 06:34:48 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-63ccb95e-d2fb-4346-a0f2-8dab84046ade |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1213833938 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_regwen.1213833938 |
Directory | /workspace/6.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_smoke.2703970906 |
Short name | T878 |
Test name | |
Test status | |
Simulation time | 542168109 ps |
CPU time | 9.56 seconds |
Started | Aug 15 06:34:47 PM PDT 24 |
Finished | Aug 15 06:34:57 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-b440e1f2-a5f9-47b5-99f4-1a72352fc3b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2703970906 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_smoke.2703970906 |
Directory | /workspace/6.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_stress_all.843882755 |
Short name | T100 |
Test name | |
Test status | |
Simulation time | 1856132929 ps |
CPU time | 21.14 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:35:10 PM PDT 24 |
Peak memory | 242028 kb |
Host | smart-f0f951fc-faf3-43af-ae86-fd45ae04254c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=843882755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all.843882755 |
Directory | /workspace/6.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_stress_all_with_rand_reset.3385763315 |
Short name | T235 |
Test name | |
Test status | |
Simulation time | 68200728338 ps |
CPU time | 157.97 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:37:27 PM PDT 24 |
Peak memory | 259324 kb |
Host | smart-09f852da-8327-4165-9280-549afb61b8bc |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3385763315 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all_with_rand_reset.3385763315 |
Directory | /workspace/6.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_test_access.1892908966 |
Short name | T864 |
Test name | |
Test status | |
Simulation time | 950485403 ps |
CPU time | 32.22 seconds |
Started | Aug 15 06:34:39 PM PDT 24 |
Finished | Aug 15 06:35:12 PM PDT 24 |
Peak memory | 242808 kb |
Host | smart-70fd7019-4de1-43c6-addf-37eb1e9e176c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1892908966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_test_access.1892908966 |
Directory | /workspace/6.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_init_fail.1068884743 |
Short name | T598 |
Test name | |
Test status | |
Simulation time | 102868380 ps |
CPU time | 2.99 seconds |
Started | Aug 15 06:36:11 PM PDT 24 |
Finished | Aug 15 06:36:14 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-72fc2d8b-b59a-47ca-b5c4-c2a2c05807f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1068884743 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_init_fail.1068884743 |
Directory | /workspace/60.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_parallel_lc_esc.123377978 |
Short name | T559 |
Test name | |
Test status | |
Simulation time | 2634858026 ps |
CPU time | 33.87 seconds |
Started | Aug 15 06:36:19 PM PDT 24 |
Finished | Aug 15 06:36:53 PM PDT 24 |
Peak memory | 242716 kb |
Host | smart-6ceffe53-e542-4776-99d3-0b03d2bfffcc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=123377978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_parallel_lc_esc.123377978 |
Directory | /workspace/60.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_init_fail.1364081885 |
Short name | T692 |
Test name | |
Test status | |
Simulation time | 175329490 ps |
CPU time | 4.26 seconds |
Started | Aug 15 06:36:15 PM PDT 24 |
Finished | Aug 15 06:36:19 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-78623f8a-793b-4fef-a779-c4ae293254f3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1364081885 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_init_fail.1364081885 |
Directory | /workspace/61.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_parallel_lc_esc.795443561 |
Short name | T712 |
Test name | |
Test status | |
Simulation time | 16149033105 ps |
CPU time | 25.66 seconds |
Started | Aug 15 06:36:15 PM PDT 24 |
Finished | Aug 15 06:36:41 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-b1833e1f-406a-4267-bf28-17f5ec239ee2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=795443561 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_parallel_lc_esc.795443561 |
Directory | /workspace/61.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_parallel_lc_esc.2740692404 |
Short name | T75 |
Test name | |
Test status | |
Simulation time | 769617936 ps |
CPU time | 6.47 seconds |
Started | Aug 15 06:36:27 PM PDT 24 |
Finished | Aug 15 06:36:33 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-f9a37565-fdca-41a6-a3c4-48179df7dad9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2740692404 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_parallel_lc_esc.2740692404 |
Directory | /workspace/62.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_init_fail.1061220812 |
Short name | T505 |
Test name | |
Test status | |
Simulation time | 554843865 ps |
CPU time | 3.88 seconds |
Started | Aug 15 06:36:12 PM PDT 24 |
Finished | Aug 15 06:36:16 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-6001a8e2-cdc1-4a9f-bd40-305a655f92bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1061220812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_init_fail.1061220812 |
Directory | /workspace/63.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_parallel_lc_esc.1303771569 |
Short name | T717 |
Test name | |
Test status | |
Simulation time | 3070021458 ps |
CPU time | 8.97 seconds |
Started | Aug 15 06:36:30 PM PDT 24 |
Finished | Aug 15 06:36:39 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-5a5b891f-6512-4a5d-ad46-fb298cf3b01d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1303771569 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_parallel_lc_esc.1303771569 |
Directory | /workspace/63.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_stress_all_with_rand_reset.674872032 |
Short name | T249 |
Test name | |
Test status | |
Simulation time | 4371124629 ps |
CPU time | 39.55 seconds |
Started | Aug 15 06:36:30 PM PDT 24 |
Finished | Aug 15 06:37:10 PM PDT 24 |
Peak memory | 249348 kb |
Host | smart-d89a582e-793f-48dc-b078-b18bc28f83e0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=674872032 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_stress_all_with_rand_reset.674872032 |
Directory | /workspace/63.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_init_fail.1945252261 |
Short name | T1024 |
Test name | |
Test status | |
Simulation time | 413327670 ps |
CPU time | 4.18 seconds |
Started | Aug 15 06:36:15 PM PDT 24 |
Finished | Aug 15 06:36:19 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-ae784518-ee53-4694-8dde-11764788b2f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1945252261 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_init_fail.1945252261 |
Directory | /workspace/64.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_parallel_lc_esc.542307297 |
Short name | T822 |
Test name | |
Test status | |
Simulation time | 177182886 ps |
CPU time | 9.38 seconds |
Started | Aug 15 06:36:21 PM PDT 24 |
Finished | Aug 15 06:36:31 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-c3a60131-7171-4b1e-ad7b-25c70068fd0a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=542307297 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_parallel_lc_esc.542307297 |
Directory | /workspace/64.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_stress_all_with_rand_reset.2866285527 |
Short name | T164 |
Test name | |
Test status | |
Simulation time | 10459699074 ps |
CPU time | 97.85 seconds |
Started | Aug 15 06:36:36 PM PDT 24 |
Finished | Aug 15 06:38:14 PM PDT 24 |
Peak memory | 249316 kb |
Host | smart-c6c5679a-1dd5-4db8-9c6c-60f95cf1f87b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2866285527 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_stress_all_with_rand_reset.2866285527 |
Directory | /workspace/64.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_init_fail.1647453642 |
Short name | T1018 |
Test name | |
Test status | |
Simulation time | 2256563196 ps |
CPU time | 4.49 seconds |
Started | Aug 15 06:36:12 PM PDT 24 |
Finished | Aug 15 06:36:17 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-41845954-01cc-4721-af8b-205b5af4e392 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1647453642 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_init_fail.1647453642 |
Directory | /workspace/65.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_parallel_lc_esc.440766290 |
Short name | T1042 |
Test name | |
Test status | |
Simulation time | 293169540 ps |
CPU time | 6.94 seconds |
Started | Aug 15 06:36:14 PM PDT 24 |
Finished | Aug 15 06:36:21 PM PDT 24 |
Peak memory | 242112 kb |
Host | smart-9c902f26-bba2-4b41-adaa-f5833a32bcab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=440766290 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_parallel_lc_esc.440766290 |
Directory | /workspace/65.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_init_fail.43916760 |
Short name | T941 |
Test name | |
Test status | |
Simulation time | 175202200 ps |
CPU time | 3.88 seconds |
Started | Aug 15 06:36:13 PM PDT 24 |
Finished | Aug 15 06:36:17 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-079c8815-38d3-4c58-91d2-12e34ced3d66 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=43916760 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_init_fail.43916760 |
Directory | /workspace/66.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_parallel_lc_esc.3083991760 |
Short name | T560 |
Test name | |
Test status | |
Simulation time | 518277053 ps |
CPU time | 11.02 seconds |
Started | Aug 15 06:36:28 PM PDT 24 |
Finished | Aug 15 06:36:39 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-356511e4-3fe5-49b4-8807-88b4d7b671cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3083991760 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_parallel_lc_esc.3083991760 |
Directory | /workspace/66.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_stress_all_with_rand_reset.2250559905 |
Short name | T869 |
Test name | |
Test status | |
Simulation time | 1413863117 ps |
CPU time | 63.69 seconds |
Started | Aug 15 06:36:11 PM PDT 24 |
Finished | Aug 15 06:37:14 PM PDT 24 |
Peak memory | 249164 kb |
Host | smart-a85a8176-9c8b-4e02-a049-602505a5faf7 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2250559905 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_stress_all_with_rand_reset.2250559905 |
Directory | /workspace/66.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_init_fail.1468472452 |
Short name | T90 |
Test name | |
Test status | |
Simulation time | 1972982293 ps |
CPU time | 4.26 seconds |
Started | Aug 15 06:36:17 PM PDT 24 |
Finished | Aug 15 06:36:21 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-c9ae7750-4213-4175-9094-5e1512e777db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1468472452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_init_fail.1468472452 |
Directory | /workspace/67.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_parallel_lc_esc.604300642 |
Short name | T818 |
Test name | |
Test status | |
Simulation time | 8395036538 ps |
CPU time | 25.16 seconds |
Started | Aug 15 06:36:23 PM PDT 24 |
Finished | Aug 15 06:36:48 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-ee6bc4bf-4cfd-4c82-b1f3-10e753fd8258 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=604300642 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_parallel_lc_esc.604300642 |
Directory | /workspace/67.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_init_fail.1369981916 |
Short name | T115 |
Test name | |
Test status | |
Simulation time | 272287144 ps |
CPU time | 3.22 seconds |
Started | Aug 15 06:36:23 PM PDT 24 |
Finished | Aug 15 06:36:26 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-ea240c4e-1a58-4a4d-bac1-9be723944333 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1369981916 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_init_fail.1369981916 |
Directory | /workspace/68.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_parallel_lc_esc.4204058454 |
Short name | T1072 |
Test name | |
Test status | |
Simulation time | 2263454272 ps |
CPU time | 10.87 seconds |
Started | Aug 15 06:36:37 PM PDT 24 |
Finished | Aug 15 06:36:48 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-1cd772d6-a530-4b73-8d91-091afe596514 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4204058454 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_parallel_lc_esc.4204058454 |
Directory | /workspace/68.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_stress_all_with_rand_reset.384827219 |
Short name | T23 |
Test name | |
Test status | |
Simulation time | 12633234753 ps |
CPU time | 161.13 seconds |
Started | Aug 15 06:36:26 PM PDT 24 |
Finished | Aug 15 06:39:08 PM PDT 24 |
Peak memory | 257604 kb |
Host | smart-798ad61f-784d-419e-b534-31674465bc66 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=384827219 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_stress_all_with_rand_reset.384827219 |
Directory | /workspace/68.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_init_fail.1477223853 |
Short name | T1107 |
Test name | |
Test status | |
Simulation time | 282735623 ps |
CPU time | 4.01 seconds |
Started | Aug 15 06:36:37 PM PDT 24 |
Finished | Aug 15 06:36:41 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-9a025f5e-80e5-42c8-92f2-851d87866a75 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1477223853 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_init_fail.1477223853 |
Directory | /workspace/69.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_parallel_lc_esc.1272937202 |
Short name | T900 |
Test name | |
Test status | |
Simulation time | 1539405441 ps |
CPU time | 4.71 seconds |
Started | Aug 15 06:36:21 PM PDT 24 |
Finished | Aug 15 06:36:26 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-3eba19d5-d17d-44a6-bfd4-41bf3b736785 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1272937202 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_parallel_lc_esc.1272937202 |
Directory | /workspace/69.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_alert_test.852816686 |
Short name | T586 |
Test name | |
Test status | |
Simulation time | 219177759 ps |
CPU time | 2.15 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:34:58 PM PDT 24 |
Peak memory | 240744 kb |
Host | smart-938585bd-4b87-4621-a2bd-76a6ea616c97 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=852816686 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_alert_test.852816686 |
Directory | /workspace/7.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_background_chks.1700796457 |
Short name | T539 |
Test name | |
Test status | |
Simulation time | 2217070302 ps |
CPU time | 12.06 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:35:01 PM PDT 24 |
Peak memory | 243240 kb |
Host | smart-b075f932-2183-419d-a75d-c0f06c2a2040 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1700796457 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_background_chks.1700796457 |
Directory | /workspace/7.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_dai_errs.1964820688 |
Short name | T914 |
Test name | |
Test status | |
Simulation time | 9156218149 ps |
CPU time | 23.31 seconds |
Started | Aug 15 06:34:42 PM PDT 24 |
Finished | Aug 15 06:35:05 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-c459677b-03d7-4357-8822-39ab60022caf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1964820688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_errs.1964820688 |
Directory | /workspace/7.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_dai_lock.1554751046 |
Short name | T1119 |
Test name | |
Test status | |
Simulation time | 1031600109 ps |
CPU time | 21.23 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:35:11 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-196637af-1078-4495-b193-2692ca4f0273 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1554751046 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_lock.1554751046 |
Directory | /workspace/7.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_init_fail.4101159365 |
Short name | T77 |
Test name | |
Test status | |
Simulation time | 125614810 ps |
CPU time | 3.26 seconds |
Started | Aug 15 06:34:47 PM PDT 24 |
Finished | Aug 15 06:34:50 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-6743a0ad-5878-4fbf-9f06-6e7a8b18c0a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4101159365 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_init_fail.4101159365 |
Directory | /workspace/7.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_macro_errs.3783887095 |
Short name | T1038 |
Test name | |
Test status | |
Simulation time | 3569346684 ps |
CPU time | 37.63 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:30 PM PDT 24 |
Peak memory | 243956 kb |
Host | smart-a60cd30c-5cea-45c1-ac51-a474a34e026c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3783887095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_macro_errs.3783887095 |
Directory | /workspace/7.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_key_req.1185599315 |
Short name | T610 |
Test name | |
Test status | |
Simulation time | 2674702300 ps |
CPU time | 56.63 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:35:48 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-a7acc42b-12a5-40f5-9951-4e770e95f944 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1185599315 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_key_req.1185599315 |
Directory | /workspace/7.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_lc_esc.2917251669 |
Short name | T731 |
Test name | |
Test status | |
Simulation time | 207880961 ps |
CPU time | 5.12 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:34:56 PM PDT 24 |
Peak memory | 242128 kb |
Host | smart-af52bb5d-6741-4ec3-a4d7-60d024285130 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2917251669 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_esc.2917251669 |
Directory | /workspace/7.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_lc_req.1876720630 |
Short name | T401 |
Test name | |
Test status | |
Simulation time | 292913023 ps |
CPU time | 8.87 seconds |
Started | Aug 15 06:34:47 PM PDT 24 |
Finished | Aug 15 06:34:56 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-33b50e77-84c4-478a-b02a-a4ed9e523040 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1876720630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_req.1876720630 |
Directory | /workspace/7.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_regwen.776270068 |
Short name | T944 |
Test name | |
Test status | |
Simulation time | 560931486 ps |
CPU time | 6.01 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:34:57 PM PDT 24 |
Peak memory | 248980 kb |
Host | smart-62a1243f-6855-4bbd-805a-8497990bc91c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=776270068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_regwen.776270068 |
Directory | /workspace/7.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_smoke.2304314975 |
Short name | T231 |
Test name | |
Test status | |
Simulation time | 146509294 ps |
CPU time | 5.03 seconds |
Started | Aug 15 06:34:48 PM PDT 24 |
Finished | Aug 15 06:34:54 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-52e29443-bb8d-4fdc-8323-0eb9ae4b10e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2304314975 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_smoke.2304314975 |
Directory | /workspace/7.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_stress_all.695313119 |
Short name | T1088 |
Test name | |
Test status | |
Simulation time | 87944496137 ps |
CPU time | 249.22 seconds |
Started | Aug 15 06:34:54 PM PDT 24 |
Finished | Aug 15 06:39:03 PM PDT 24 |
Peak memory | 250772 kb |
Host | smart-eedbf0c7-41e2-4654-8964-dd4118307f8c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=695313119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all.695313119 |
Directory | /workspace/7.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_test_access.469470613 |
Short name | T479 |
Test name | |
Test status | |
Simulation time | 2283691008 ps |
CPU time | 18.43 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:35:09 PM PDT 24 |
Peak memory | 242744 kb |
Host | smart-c5cd5f97-db48-4ed0-b5c3-f854ccd805d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=469470613 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_test_access.469470613 |
Directory | /workspace/7.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_init_fail.751210055 |
Short name | T954 |
Test name | |
Test status | |
Simulation time | 117512604 ps |
CPU time | 3.5 seconds |
Started | Aug 15 06:36:23 PM PDT 24 |
Finished | Aug 15 06:36:26 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-71df8b6f-25cb-4ca1-9bc5-43ad624cf6cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=751210055 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_init_fail.751210055 |
Directory | /workspace/70.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_parallel_lc_esc.1631993053 |
Short name | T246 |
Test name | |
Test status | |
Simulation time | 596686017 ps |
CPU time | 14.99 seconds |
Started | Aug 15 06:36:34 PM PDT 24 |
Finished | Aug 15 06:36:49 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-c28b2984-87fa-4db8-9bb1-c31bd430bff6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1631993053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_parallel_lc_esc.1631993053 |
Directory | /workspace/70.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_stress_all_with_rand_reset.1586425027 |
Short name | T15 |
Test name | |
Test status | |
Simulation time | 2099178768 ps |
CPU time | 51.03 seconds |
Started | Aug 15 06:36:31 PM PDT 24 |
Finished | Aug 15 06:37:22 PM PDT 24 |
Peak memory | 257400 kb |
Host | smart-614d6049-0dec-4693-980f-6aad99cd596c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1586425027 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_stress_all_with_rand_reset.1586425027 |
Directory | /workspace/70.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_init_fail.1812210912 |
Short name | T1051 |
Test name | |
Test status | |
Simulation time | 1574279111 ps |
CPU time | 4.82 seconds |
Started | Aug 15 06:36:24 PM PDT 24 |
Finished | Aug 15 06:36:29 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-fbf482f0-151d-4a2d-ac9d-9f1e68151da1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1812210912 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_init_fail.1812210912 |
Directory | /workspace/71.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_parallel_lc_esc.342255390 |
Short name | T292 |
Test name | |
Test status | |
Simulation time | 415858216 ps |
CPU time | 3.27 seconds |
Started | Aug 15 06:36:32 PM PDT 24 |
Finished | Aug 15 06:36:36 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-aef7820e-8b7a-43ec-aa5f-ab8a4df9f34d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=342255390 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_parallel_lc_esc.342255390 |
Directory | /workspace/71.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_init_fail.2602264967 |
Short name | T558 |
Test name | |
Test status | |
Simulation time | 564696422 ps |
CPU time | 4.25 seconds |
Started | Aug 15 06:36:31 PM PDT 24 |
Finished | Aug 15 06:36:35 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-22c60f31-68b7-48e3-85c8-6163f8c051a9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2602264967 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_init_fail.2602264967 |
Directory | /workspace/72.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_parallel_lc_esc.2209416860 |
Short name | T1004 |
Test name | |
Test status | |
Simulation time | 357977632 ps |
CPU time | 3.14 seconds |
Started | Aug 15 06:36:22 PM PDT 24 |
Finished | Aug 15 06:36:25 PM PDT 24 |
Peak memory | 242044 kb |
Host | smart-5364f4b7-87cd-4989-a7b2-a6101352efea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2209416860 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_parallel_lc_esc.2209416860 |
Directory | /workspace/72.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_init_fail.3633414207 |
Short name | T43 |
Test name | |
Test status | |
Simulation time | 261615313 ps |
CPU time | 4.21 seconds |
Started | Aug 15 06:36:38 PM PDT 24 |
Finished | Aug 15 06:36:42 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-561f0534-b331-4636-bdf4-82f76dfc5209 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3633414207 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_init_fail.3633414207 |
Directory | /workspace/73.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_parallel_lc_esc.342588441 |
Short name | T149 |
Test name | |
Test status | |
Simulation time | 170074565 ps |
CPU time | 3.72 seconds |
Started | Aug 15 06:36:37 PM PDT 24 |
Finished | Aug 15 06:36:41 PM PDT 24 |
Peak memory | 242116 kb |
Host | smart-879763a4-9998-4bb6-bac6-93d20ad14bc6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=342588441 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_parallel_lc_esc.342588441 |
Directory | /workspace/73.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_stress_all_with_rand_reset.3097732987 |
Short name | T368 |
Test name | |
Test status | |
Simulation time | 7713309769 ps |
CPU time | 140.93 seconds |
Started | Aug 15 06:36:22 PM PDT 24 |
Finished | Aug 15 06:38:43 PM PDT 24 |
Peak memory | 261756 kb |
Host | smart-dec1d2e2-65c6-4631-9ba4-bf83d316fcd8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3097732987 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_stress_all_with_rand_reset.3097732987 |
Directory | /workspace/73.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_init_fail.122648914 |
Short name | T1064 |
Test name | |
Test status | |
Simulation time | 161997306 ps |
CPU time | 4.7 seconds |
Started | Aug 15 06:36:32 PM PDT 24 |
Finished | Aug 15 06:36:37 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-8758356c-35f3-4d78-ac2c-a3f18236af96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=122648914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_init_fail.122648914 |
Directory | /workspace/74.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_parallel_lc_esc.1506656377 |
Short name | T500 |
Test name | |
Test status | |
Simulation time | 995315374 ps |
CPU time | 8.03 seconds |
Started | Aug 15 06:36:22 PM PDT 24 |
Finished | Aug 15 06:36:30 PM PDT 24 |
Peak memory | 242144 kb |
Host | smart-ffa0a45b-22fe-4311-936b-93358ec51d32 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1506656377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_parallel_lc_esc.1506656377 |
Directory | /workspace/74.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_stress_all_with_rand_reset.3327885487 |
Short name | T1028 |
Test name | |
Test status | |
Simulation time | 1282745860 ps |
CPU time | 43.98 seconds |
Started | Aug 15 06:36:23 PM PDT 24 |
Finished | Aug 15 06:37:07 PM PDT 24 |
Peak memory | 257468 kb |
Host | smart-cfcab77e-9c73-412d-bde5-7686055c4a0d |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3327885487 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_stress_all_with_rand_reset.3327885487 |
Directory | /workspace/74.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_init_fail.1388932640 |
Short name | T549 |
Test name | |
Test status | |
Simulation time | 103756327 ps |
CPU time | 3.83 seconds |
Started | Aug 15 06:36:24 PM PDT 24 |
Finished | Aug 15 06:36:27 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-4f22d1f2-48e1-437f-b4db-0ffad374074d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1388932640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_init_fail.1388932640 |
Directory | /workspace/75.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_parallel_lc_esc.993783513 |
Short name | T140 |
Test name | |
Test status | |
Simulation time | 464468157 ps |
CPU time | 6.25 seconds |
Started | Aug 15 06:36:32 PM PDT 24 |
Finished | Aug 15 06:36:39 PM PDT 24 |
Peak memory | 242180 kb |
Host | smart-a52cb247-5b2e-4134-8dbd-60abdcaba877 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=993783513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_parallel_lc_esc.993783513 |
Directory | /workspace/75.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_parallel_lc_esc.3225355423 |
Short name | T582 |
Test name | |
Test status | |
Simulation time | 9599067895 ps |
CPU time | 21.47 seconds |
Started | Aug 15 06:36:21 PM PDT 24 |
Finished | Aug 15 06:36:43 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-48a30366-715b-404f-8c21-590e4ac6bb73 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3225355423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_parallel_lc_esc.3225355423 |
Directory | /workspace/76.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_parallel_lc_esc.3214317562 |
Short name | T1143 |
Test name | |
Test status | |
Simulation time | 166310922 ps |
CPU time | 3.45 seconds |
Started | Aug 15 06:36:32 PM PDT 24 |
Finished | Aug 15 06:36:36 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-fd8d542f-4a46-4ff1-8b14-b8c9f470ed98 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3214317562 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_parallel_lc_esc.3214317562 |
Directory | /workspace/77.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_stress_all_with_rand_reset.118519936 |
Short name | T248 |
Test name | |
Test status | |
Simulation time | 34515237102 ps |
CPU time | 93.03 seconds |
Started | Aug 15 06:36:22 PM PDT 24 |
Finished | Aug 15 06:37:55 PM PDT 24 |
Peak memory | 257484 kb |
Host | smart-23340cd7-0894-445a-b318-b237c846a25b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=118519936 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_stress_all_with_rand_reset.118519936 |
Directory | /workspace/77.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_init_fail.2559598611 |
Short name | T180 |
Test name | |
Test status | |
Simulation time | 144333248 ps |
CPU time | 3.99 seconds |
Started | Aug 15 06:36:38 PM PDT 24 |
Finished | Aug 15 06:36:42 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-9bc6ae15-f7cb-4553-83d0-f794e5ace7c8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2559598611 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_init_fail.2559598611 |
Directory | /workspace/78.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_parallel_lc_esc.2783156843 |
Short name | T136 |
Test name | |
Test status | |
Simulation time | 2514525400 ps |
CPU time | 16.78 seconds |
Started | Aug 15 06:36:32 PM PDT 24 |
Finished | Aug 15 06:36:49 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-52533ef3-26b4-49b6-af10-1ea6e6f3e3a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2783156843 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_parallel_lc_esc.2783156843 |
Directory | /workspace/78.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_stress_all_with_rand_reset.3190686101 |
Short name | T1139 |
Test name | |
Test status | |
Simulation time | 26648994931 ps |
CPU time | 125.16 seconds |
Started | Aug 15 06:36:32 PM PDT 24 |
Finished | Aug 15 06:38:37 PM PDT 24 |
Peak memory | 257480 kb |
Host | smart-69a4bc04-09f7-4395-a390-3adaecf3dbb5 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3190686101 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_stress_all_with_rand_reset.3190686101 |
Directory | /workspace/78.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_init_fail.4277105423 |
Short name | T214 |
Test name | |
Test status | |
Simulation time | 1679419943 ps |
CPU time | 5.7 seconds |
Started | Aug 15 06:36:24 PM PDT 24 |
Finished | Aug 15 06:36:29 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-f9a2cc5e-d47f-4991-9e2d-8a57d23b5a53 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4277105423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_init_fail.4277105423 |
Directory | /workspace/79.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_parallel_lc_esc.1362069727 |
Short name | T719 |
Test name | |
Test status | |
Simulation time | 287339006 ps |
CPU time | 7.09 seconds |
Started | Aug 15 06:36:22 PM PDT 24 |
Finished | Aug 15 06:36:30 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-91b0f4ca-4e1b-41db-9ce6-480165710aaa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1362069727 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_parallel_lc_esc.1362069727 |
Directory | /workspace/79.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_stress_all_with_rand_reset.3059731798 |
Short name | T992 |
Test name | |
Test status | |
Simulation time | 7615870518 ps |
CPU time | 82.72 seconds |
Started | Aug 15 06:36:24 PM PDT 24 |
Finished | Aug 15 06:37:47 PM PDT 24 |
Peak memory | 257496 kb |
Host | smart-14678271-97b8-4471-8f18-5e9e53849246 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3059731798 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_stress_all_with_rand_reset.3059731798 |
Directory | /workspace/79.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_alert_test.4280428426 |
Short name | T450 |
Test name | |
Test status | |
Simulation time | 856332604 ps |
CPU time | 2.06 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:34:52 PM PDT 24 |
Peak memory | 240712 kb |
Host | smart-14f92a81-b352-4722-9a43-21e5dbcb330d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4280428426 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_alert_test.4280428426 |
Directory | /workspace/8.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_background_chks.2000966415 |
Short name | T745 |
Test name | |
Test status | |
Simulation time | 665366699 ps |
CPU time | 14.85 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:35:06 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-2b1e8fb4-7c12-4c1a-8ec7-11d6b97d996b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2000966415 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_background_chks.2000966415 |
Directory | /workspace/8.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_check_fail.2848520629 |
Short name | T81 |
Test name | |
Test status | |
Simulation time | 1198007422 ps |
CPU time | 24.3 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:35:15 PM PDT 24 |
Peak memory | 245684 kb |
Host | smart-ffb2a10a-3fd8-4f9c-9348-fb88f3186fc9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2848520629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_check_fail.2848520629 |
Directory | /workspace/8.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_dai_errs.547459526 |
Short name | T463 |
Test name | |
Test status | |
Simulation time | 3606782777 ps |
CPU time | 35.11 seconds |
Started | Aug 15 06:34:48 PM PDT 24 |
Finished | Aug 15 06:35:23 PM PDT 24 |
Peak memory | 246000 kb |
Host | smart-e65671a3-8b3b-4855-a21c-fc1ec3ae6d47 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=547459526 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_errs.547459526 |
Directory | /workspace/8.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_dai_lock.768821982 |
Short name | T228 |
Test name | |
Test status | |
Simulation time | 2073164137 ps |
CPU time | 13.07 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:35:03 PM PDT 24 |
Peak memory | 242704 kb |
Host | smart-822266f6-d08c-4939-a4a4-35e787bc7863 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=768821982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_lock.768821982 |
Directory | /workspace/8.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_macro_errs.988716497 |
Short name | T1090 |
Test name | |
Test status | |
Simulation time | 316380767 ps |
CPU time | 5.05 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:34:55 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-444a0d1c-9535-47dd-832c-cb5496c47c42 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=988716497 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_macro_errs.988716497 |
Directory | /workspace/8.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_key_req.3717062085 |
Short name | T720 |
Test name | |
Test status | |
Simulation time | 1398226765 ps |
CPU time | 12.57 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:05 PM PDT 24 |
Peak memory | 242656 kb |
Host | smart-dde79733-5de4-466f-be48-841042a4b9e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3717062085 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_key_req.3717062085 |
Directory | /workspace/8.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_lc_esc.2019702124 |
Short name | T487 |
Test name | |
Test status | |
Simulation time | 162190496 ps |
CPU time | 4.23 seconds |
Started | Aug 15 06:34:59 PM PDT 24 |
Finished | Aug 15 06:35:03 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-8302d14e-8436-49b9-9d43-005cb8286812 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2019702124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_esc.2019702124 |
Directory | /workspace/8.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_lc_req.2944918766 |
Short name | T930 |
Test name | |
Test status | |
Simulation time | 912566217 ps |
CPU time | 27.3 seconds |
Started | Aug 15 06:34:47 PM PDT 24 |
Finished | Aug 15 06:35:15 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-094a72f0-4c90-4958-ad69-830131236421 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2944918766 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_req.2944918766 |
Directory | /workspace/8.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_regwen.4282885994 |
Short name | T343 |
Test name | |
Test status | |
Simulation time | 226130475 ps |
CPU time | 5.27 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:34:55 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-48c58c90-12ed-4638-b091-6412276397b8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4282885994 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_regwen.4282885994 |
Directory | /workspace/8.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_smoke.3135681600 |
Short name | T947 |
Test name | |
Test status | |
Simulation time | 625581009 ps |
CPU time | 7.05 seconds |
Started | Aug 15 06:34:55 PM PDT 24 |
Finished | Aug 15 06:35:02 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-75ae24fd-2904-48b5-9fd5-2aeff8813ca3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3135681600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_smoke.3135681600 |
Directory | /workspace/8.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_test_access.1041868621 |
Short name | T167 |
Test name | |
Test status | |
Simulation time | 1368108198 ps |
CPU time | 17.27 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:35:06 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-9c7988d6-8972-42a1-b9e7-fa2e52e13d58 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1041868621 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_test_access.1041868621 |
Directory | /workspace/8.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_init_fail.965729306 |
Short name | T225 |
Test name | |
Test status | |
Simulation time | 370260333 ps |
CPU time | 4.49 seconds |
Started | Aug 15 06:36:24 PM PDT 24 |
Finished | Aug 15 06:36:29 PM PDT 24 |
Peak memory | 242804 kb |
Host | smart-ec52f578-5d23-4a1f-bf77-7eec5d40e285 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=965729306 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_init_fail.965729306 |
Directory | /workspace/80.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_parallel_lc_esc.3556747677 |
Short name | T567 |
Test name | |
Test status | |
Simulation time | 1698017148 ps |
CPU time | 20.66 seconds |
Started | Aug 15 06:36:23 PM PDT 24 |
Finished | Aug 15 06:36:44 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-62bab1ad-a9c4-4feb-afb1-93042f0b6ea7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3556747677 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_parallel_lc_esc.3556747677 |
Directory | /workspace/80.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_stress_all_with_rand_reset.3480058658 |
Short name | T376 |
Test name | |
Test status | |
Simulation time | 2032304758 ps |
CPU time | 80.01 seconds |
Started | Aug 15 06:36:36 PM PDT 24 |
Finished | Aug 15 06:37:56 PM PDT 24 |
Peak memory | 257464 kb |
Host | smart-54733d35-e8b1-4dd2-8516-9c11fc648da3 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3480058658 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_stress_all_with_rand_reset.3480058658 |
Directory | /workspace/80.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_init_fail.2215820886 |
Short name | T1142 |
Test name | |
Test status | |
Simulation time | 151614677 ps |
CPU time | 3.88 seconds |
Started | Aug 15 06:36:28 PM PDT 24 |
Finished | Aug 15 06:36:32 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-d084c0f5-ec32-48c0-853c-19a9ebae6e65 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2215820886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_init_fail.2215820886 |
Directory | /workspace/81.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_stress_all_with_rand_reset.1666814739 |
Short name | T377 |
Test name | |
Test status | |
Simulation time | 10006508623 ps |
CPU time | 155.87 seconds |
Started | Aug 15 06:36:37 PM PDT 24 |
Finished | Aug 15 06:39:13 PM PDT 24 |
Peak memory | 264804 kb |
Host | smart-9bf39799-ab13-43bc-bac6-d3124d01524d |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1666814739 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_stress_all_with_rand_reset.1666814739 |
Directory | /workspace/81.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_init_fail.71232764 |
Short name | T448 |
Test name | |
Test status | |
Simulation time | 158497795 ps |
CPU time | 4.41 seconds |
Started | Aug 15 06:36:38 PM PDT 24 |
Finished | Aug 15 06:36:42 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-d45bde42-53f8-4bce-9a14-09a8baacd716 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=71232764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_init_fail.71232764 |
Directory | /workspace/82.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_parallel_lc_esc.2819899612 |
Short name | T1149 |
Test name | |
Test status | |
Simulation time | 194189793 ps |
CPU time | 8.11 seconds |
Started | Aug 15 06:36:38 PM PDT 24 |
Finished | Aug 15 06:36:46 PM PDT 24 |
Peak memory | 248456 kb |
Host | smart-57c7eb48-d832-4a0f-9661-c49a11ec2db6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2819899612 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_parallel_lc_esc.2819899612 |
Directory | /workspace/82.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_stress_all_with_rand_reset.996651620 |
Short name | T369 |
Test name | |
Test status | |
Simulation time | 10688655367 ps |
CPU time | 163.98 seconds |
Started | Aug 15 06:36:32 PM PDT 24 |
Finished | Aug 15 06:39:16 PM PDT 24 |
Peak memory | 257464 kb |
Host | smart-a584024b-2076-4ade-967e-bed6426ad0ad |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=996651620 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_stress_all_with_rand_reset.996651620 |
Directory | /workspace/82.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_init_fail.4194744434 |
Short name | T578 |
Test name | |
Test status | |
Simulation time | 191910449 ps |
CPU time | 4.34 seconds |
Started | Aug 15 06:36:39 PM PDT 24 |
Finished | Aug 15 06:36:44 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-4b2189bc-97b7-413d-85f8-4b232b61497a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4194744434 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_init_fail.4194744434 |
Directory | /workspace/83.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_parallel_lc_esc.158014670 |
Short name | T675 |
Test name | |
Test status | |
Simulation time | 176292229 ps |
CPU time | 7.66 seconds |
Started | Aug 15 06:36:40 PM PDT 24 |
Finished | Aug 15 06:36:48 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-5d6ef098-e848-4f93-9216-4ccecf0b6b73 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=158014670 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_parallel_lc_esc.158014670 |
Directory | /workspace/83.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_stress_all_with_rand_reset.1389689634 |
Short name | T960 |
Test name | |
Test status | |
Simulation time | 18001403233 ps |
CPU time | 56.22 seconds |
Started | Aug 15 06:36:35 PM PDT 24 |
Finished | Aug 15 06:37:32 PM PDT 24 |
Peak memory | 258940 kb |
Host | smart-66465f0a-b949-4d9a-9d96-3778c07681e6 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1389689634 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_stress_all_with_rand_reset.1389689634 |
Directory | /workspace/83.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_init_fail.3254231830 |
Short name | T1009 |
Test name | |
Test status | |
Simulation time | 135438685 ps |
CPU time | 4.17 seconds |
Started | Aug 15 06:36:44 PM PDT 24 |
Finished | Aug 15 06:36:48 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-c82fbb3a-ee1c-4d1e-a4b0-965b6a494038 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3254231830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_init_fail.3254231830 |
Directory | /workspace/84.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_parallel_lc_esc.3126547978 |
Short name | T378 |
Test name | |
Test status | |
Simulation time | 357995291 ps |
CPU time | 10.24 seconds |
Started | Aug 15 06:36:36 PM PDT 24 |
Finished | Aug 15 06:36:46 PM PDT 24 |
Peak memory | 248336 kb |
Host | smart-14dcd9a8-d5c3-4f4d-9e67-648b6a2fde8c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3126547978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_parallel_lc_esc.3126547978 |
Directory | /workspace/84.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_init_fail.128369076 |
Short name | T786 |
Test name | |
Test status | |
Simulation time | 158587070 ps |
CPU time | 4.52 seconds |
Started | Aug 15 06:36:36 PM PDT 24 |
Finished | Aug 15 06:36:41 PM PDT 24 |
Peak memory | 242628 kb |
Host | smart-062df825-a12c-4caa-a028-bfa7e5594215 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=128369076 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_init_fail.128369076 |
Directory | /workspace/85.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_parallel_lc_esc.2158064659 |
Short name | T761 |
Test name | |
Test status | |
Simulation time | 5029434563 ps |
CPU time | 14.32 seconds |
Started | Aug 15 06:36:40 PM PDT 24 |
Finished | Aug 15 06:36:54 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-c4bfb561-d9a7-4934-8c5c-e63ee740c44d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2158064659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_parallel_lc_esc.2158064659 |
Directory | /workspace/85.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_stress_all_with_rand_reset.811345260 |
Short name | T905 |
Test name | |
Test status | |
Simulation time | 9760848294 ps |
CPU time | 90.63 seconds |
Started | Aug 15 06:36:32 PM PDT 24 |
Finished | Aug 15 06:38:03 PM PDT 24 |
Peak memory | 257472 kb |
Host | smart-a986c986-bb46-4c4a-b57a-14fd4c20d72a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=811345260 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_stress_all_with_rand_reset.811345260 |
Directory | /workspace/85.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_init_fail.1015534396 |
Short name | T832 |
Test name | |
Test status | |
Simulation time | 230098309 ps |
CPU time | 5.17 seconds |
Started | Aug 15 06:36:28 PM PDT 24 |
Finished | Aug 15 06:36:33 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-15139d82-806e-492d-b834-36d3d0ba8bd3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1015534396 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_init_fail.1015534396 |
Directory | /workspace/86.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_parallel_lc_esc.253276273 |
Short name | T202 |
Test name | |
Test status | |
Simulation time | 351828072 ps |
CPU time | 7.3 seconds |
Started | Aug 15 06:36:30 PM PDT 24 |
Finished | Aug 15 06:36:38 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-71108b42-385d-4585-b90b-ed3857458735 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=253276273 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_parallel_lc_esc.253276273 |
Directory | /workspace/86.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_stress_all_with_rand_reset.835790460 |
Short name | T1087 |
Test name | |
Test status | |
Simulation time | 2259320672 ps |
CPU time | 66.64 seconds |
Started | Aug 15 06:36:38 PM PDT 24 |
Finished | Aug 15 06:37:45 PM PDT 24 |
Peak memory | 257532 kb |
Host | smart-3b323b6c-ab5c-49eb-b058-47c6bc9e202e |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=835790460 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_stress_all_with_rand_reset.835790460 |
Directory | /workspace/86.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_init_fail.1812347063 |
Short name | T546 |
Test name | |
Test status | |
Simulation time | 175726623 ps |
CPU time | 4.2 seconds |
Started | Aug 15 06:36:34 PM PDT 24 |
Finished | Aug 15 06:36:39 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-6d485425-dcf7-41b4-8c0f-56ce5755a469 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1812347063 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_init_fail.1812347063 |
Directory | /workspace/87.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_parallel_lc_esc.1687253557 |
Short name | T495 |
Test name | |
Test status | |
Simulation time | 535598123 ps |
CPU time | 5.95 seconds |
Started | Aug 15 06:36:41 PM PDT 24 |
Finished | Aug 15 06:36:47 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-6a1889c0-5cfe-4478-b822-8c19c461707e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1687253557 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_parallel_lc_esc.1687253557 |
Directory | /workspace/87.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_stress_all_with_rand_reset.3845117921 |
Short name | T373 |
Test name | |
Test status | |
Simulation time | 5060606689 ps |
CPU time | 55.54 seconds |
Started | Aug 15 06:36:36 PM PDT 24 |
Finished | Aug 15 06:37:32 PM PDT 24 |
Peak memory | 257460 kb |
Host | smart-6fb60990-abb1-4307-b412-afd008203200 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3845117921 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_stress_all_with_rand_reset.3845117921 |
Directory | /workspace/87.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_init_fail.1448535649 |
Short name | T30 |
Test name | |
Test status | |
Simulation time | 212596150 ps |
CPU time | 4.12 seconds |
Started | Aug 15 06:36:29 PM PDT 24 |
Finished | Aug 15 06:36:33 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-19c57206-5f4a-4d29-8e1e-266eb388bfa7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1448535649 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_init_fail.1448535649 |
Directory | /workspace/88.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_parallel_lc_esc.3624872747 |
Short name | T653 |
Test name | |
Test status | |
Simulation time | 492471004 ps |
CPU time | 13.62 seconds |
Started | Aug 15 06:36:28 PM PDT 24 |
Finished | Aug 15 06:36:42 PM PDT 24 |
Peak memory | 242704 kb |
Host | smart-82b28549-c6f5-48ca-a9c2-0bf73a01fd01 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3624872747 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_parallel_lc_esc.3624872747 |
Directory | /workspace/88.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_parallel_lc_esc.3264779648 |
Short name | T897 |
Test name | |
Test status | |
Simulation time | 1148851814 ps |
CPU time | 19.74 seconds |
Started | Aug 15 06:36:30 PM PDT 24 |
Finished | Aug 15 06:36:50 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-c52a7d8d-1ad5-4577-8736-0bbba96f6167 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3264779648 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_parallel_lc_esc.3264779648 |
Directory | /workspace/89.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_stress_all_with_rand_reset.3026323312 |
Short name | T828 |
Test name | |
Test status | |
Simulation time | 13291838646 ps |
CPU time | 115.09 seconds |
Started | Aug 15 06:36:28 PM PDT 24 |
Finished | Aug 15 06:38:24 PM PDT 24 |
Peak memory | 257452 kb |
Host | smart-33677427-625d-4fa0-a9b1-589becfb00c3 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3026323312 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_stress_all_with_rand_reset.3026323312 |
Directory | /workspace/89.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_alert_test.2084816807 |
Short name | T702 |
Test name | |
Test status | |
Simulation time | 941453654 ps |
CPU time | 2.99 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:34:53 PM PDT 24 |
Peak memory | 240596 kb |
Host | smart-ece1dfcf-bb89-4ff1-84d7-f27a9fe8a5ea |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2084816807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_alert_test.2084816807 |
Directory | /workspace/9.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_background_chks.1464631674 |
Short name | T916 |
Test name | |
Test status | |
Simulation time | 1372587995 ps |
CPU time | 18.91 seconds |
Started | Aug 15 06:34:51 PM PDT 24 |
Finished | Aug 15 06:35:10 PM PDT 24 |
Peak memory | 243012 kb |
Host | smart-5a513a69-043b-416b-ae2e-5a9ae656089b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1464631674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_background_chks.1464631674 |
Directory | /workspace/9.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_check_fail.2496511471 |
Short name | T714 |
Test name | |
Test status | |
Simulation time | 805678662 ps |
CPU time | 5.31 seconds |
Started | Aug 15 06:34:49 PM PDT 24 |
Finished | Aug 15 06:34:54 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-bf453565-b253-4688-9cae-287b8f0797dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2496511471 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_check_fail.2496511471 |
Directory | /workspace/9.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_dai_errs.872988863 |
Short name | T697 |
Test name | |
Test status | |
Simulation time | 877862225 ps |
CPU time | 21.62 seconds |
Started | Aug 15 06:34:55 PM PDT 24 |
Finished | Aug 15 06:35:17 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-6faaa244-b7da-4ddc-b202-f5cebbe6f725 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=872988863 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_errs.872988863 |
Directory | /workspace/9.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_dai_lock.2306103474 |
Short name | T252 |
Test name | |
Test status | |
Simulation time | 4847946785 ps |
CPU time | 28.96 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:35:22 PM PDT 24 |
Peak memory | 244348 kb |
Host | smart-a02ccc92-8bc6-4fd0-999f-b83df31844d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2306103474 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_lock.2306103474 |
Directory | /workspace/9.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_init_fail.1199522430 |
Short name | T82 |
Test name | |
Test status | |
Simulation time | 152102696 ps |
CPU time | 4.01 seconds |
Started | Aug 15 06:34:56 PM PDT 24 |
Finished | Aug 15 06:35:00 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-7d5ea599-90ef-4372-98d3-1faf0af72d51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1199522430 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_init_fail.1199522430 |
Directory | /workspace/9.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_macro_errs.1599564372 |
Short name | T754 |
Test name | |
Test status | |
Simulation time | 7652704160 ps |
CPU time | 24.46 seconds |
Started | Aug 15 06:34:50 PM PDT 24 |
Finished | Aug 15 06:35:15 PM PDT 24 |
Peak memory | 242828 kb |
Host | smart-de73000d-aaaa-4cf5-aa0d-36cecea1601b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1599564372 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_macro_errs.1599564372 |
Directory | /workspace/9.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_key_req.2297064136 |
Short name | T304 |
Test name | |
Test status | |
Simulation time | 258446852 ps |
CPU time | 8.89 seconds |
Started | Aug 15 06:34:48 PM PDT 24 |
Finished | Aug 15 06:34:58 PM PDT 24 |
Peak memory | 242840 kb |
Host | smart-11602e83-2564-4886-b4c7-8aee36545e4b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2297064136 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_key_req.2297064136 |
Directory | /workspace/9.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_lc_esc.3212406405 |
Short name | T1000 |
Test name | |
Test status | |
Simulation time | 470927439 ps |
CPU time | 10.78 seconds |
Started | Aug 15 06:34:45 PM PDT 24 |
Finished | Aug 15 06:34:56 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-25293911-878e-4d61-a69b-4737697dc70b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3212406405 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_esc.3212406405 |
Directory | /workspace/9.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_lc_req.1126708329 |
Short name | T753 |
Test name | |
Test status | |
Simulation time | 535606109 ps |
CPU time | 7.73 seconds |
Started | Aug 15 06:34:59 PM PDT 24 |
Finished | Aug 15 06:35:07 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-787009a2-08b6-42a3-951f-1c9a06014a66 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1126708329 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_req.1126708329 |
Directory | /workspace/9.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_regwen.3431479945 |
Short name | T861 |
Test name | |
Test status | |
Simulation time | 4101504139 ps |
CPU time | 13.93 seconds |
Started | Aug 15 06:34:52 PM PDT 24 |
Finished | Aug 15 06:35:06 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-1a0759c5-63a2-46f9-9045-a75d3ad843f1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3431479945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_regwen.3431479945 |
Directory | /workspace/9.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_smoke.1027691796 |
Short name | T421 |
Test name | |
Test status | |
Simulation time | 3448733412 ps |
CPU time | 5.53 seconds |
Started | Aug 15 06:34:40 PM PDT 24 |
Finished | Aug 15 06:34:45 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-e12f966e-cdb9-4dcc-9111-38d0a7c4d9d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1027691796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_smoke.1027691796 |
Directory | /workspace/9.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_stress_all.2946653850 |
Short name | T683 |
Test name | |
Test status | |
Simulation time | 19656988391 ps |
CPU time | 146.81 seconds |
Started | Aug 15 06:34:48 PM PDT 24 |
Finished | Aug 15 06:37:15 PM PDT 24 |
Peak memory | 257340 kb |
Host | smart-943e8036-5f0c-4b89-b4b3-3d6cad2f90ac |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2946653850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_stress_all. 2946653850 |
Directory | /workspace/9.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_test_access.1362896419 |
Short name | T476 |
Test name | |
Test status | |
Simulation time | 567946254 ps |
CPU time | 5.56 seconds |
Started | Aug 15 06:34:53 PM PDT 24 |
Finished | Aug 15 06:34:59 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-cd77c87e-a64d-4430-931f-2509b03205f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1362896419 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_test_access.1362896419 |
Directory | /workspace/9.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_init_fail.1857156814 |
Short name | T700 |
Test name | |
Test status | |
Simulation time | 398497653 ps |
CPU time | 4.05 seconds |
Started | Aug 15 06:36:44 PM PDT 24 |
Finished | Aug 15 06:36:48 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-3d626fae-50f4-4877-a7e1-8125d4c8b6ee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1857156814 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_init_fail.1857156814 |
Directory | /workspace/90.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_parallel_lc_esc.4033250747 |
Short name | T870 |
Test name | |
Test status | |
Simulation time | 5079687398 ps |
CPU time | 18.75 seconds |
Started | Aug 15 06:36:37 PM PDT 24 |
Finished | Aug 15 06:36:56 PM PDT 24 |
Peak memory | 242576 kb |
Host | smart-8d948c74-c562-478f-bbe9-86493072d6a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4033250747 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_parallel_lc_esc.4033250747 |
Directory | /workspace/90.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_stress_all_with_rand_reset.2416665810 |
Short name | T296 |
Test name | |
Test status | |
Simulation time | 4276856664 ps |
CPU time | 60.73 seconds |
Started | Aug 15 06:36:29 PM PDT 24 |
Finished | Aug 15 06:37:30 PM PDT 24 |
Peak memory | 258472 kb |
Host | smart-ca86ca91-2958-40df-a801-e660ef011c32 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2416665810 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_stress_all_with_rand_reset.2416665810 |
Directory | /workspace/90.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_init_fail.265040336 |
Short name | T511 |
Test name | |
Test status | |
Simulation time | 150721960 ps |
CPU time | 3.58 seconds |
Started | Aug 15 06:36:41 PM PDT 24 |
Finished | Aug 15 06:36:44 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-9c13f134-5429-4799-98d8-04b88d7b7041 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=265040336 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_init_fail.265040336 |
Directory | /workspace/91.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_parallel_lc_esc.3284204278 |
Short name | T350 |
Test name | |
Test status | |
Simulation time | 135814036 ps |
CPU time | 6.76 seconds |
Started | Aug 15 06:36:34 PM PDT 24 |
Finished | Aug 15 06:36:41 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-fea39df2-a54e-438f-90eb-ecbfd1b81335 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3284204278 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_parallel_lc_esc.3284204278 |
Directory | /workspace/91.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_init_fail.3404482731 |
Short name | T875 |
Test name | |
Test status | |
Simulation time | 139984660 ps |
CPU time | 4.79 seconds |
Started | Aug 15 06:36:31 PM PDT 24 |
Finished | Aug 15 06:36:36 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-db955ec0-61ba-4ca1-8b24-3e9d3d31fd83 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3404482731 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_init_fail.3404482731 |
Directory | /workspace/92.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_parallel_lc_esc.1206686519 |
Short name | T920 |
Test name | |
Test status | |
Simulation time | 4168984801 ps |
CPU time | 12.88 seconds |
Started | Aug 15 06:36:38 PM PDT 24 |
Finished | Aug 15 06:36:51 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-5621c8aa-ae45-41a7-a9f3-f779573ce3c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1206686519 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_parallel_lc_esc.1206686519 |
Directory | /workspace/92.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_stress_all_with_rand_reset.3991956470 |
Short name | T451 |
Test name | |
Test status | |
Simulation time | 1260645118 ps |
CPU time | 34.71 seconds |
Started | Aug 15 06:36:35 PM PDT 24 |
Finished | Aug 15 06:37:10 PM PDT 24 |
Peak memory | 249252 kb |
Host | smart-9ce7c44e-be41-4222-afb1-5299494a6a6d |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3991956470 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_stress_all_with_rand_reset.3991956470 |
Directory | /workspace/92.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_init_fail.3522244880 |
Short name | T434 |
Test name | |
Test status | |
Simulation time | 122009041 ps |
CPU time | 4.96 seconds |
Started | Aug 15 06:36:31 PM PDT 24 |
Finished | Aug 15 06:36:36 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-fda37eff-5671-443e-9581-01ced1e805be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3522244880 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_init_fail.3522244880 |
Directory | /workspace/93.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_parallel_lc_esc.3768142151 |
Short name | T740 |
Test name | |
Test status | |
Simulation time | 4304403889 ps |
CPU time | 32.18 seconds |
Started | Aug 15 06:36:36 PM PDT 24 |
Finished | Aug 15 06:37:08 PM PDT 24 |
Peak memory | 243356 kb |
Host | smart-49a8c6da-4c09-47c8-820f-02eea4010429 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3768142151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_parallel_lc_esc.3768142151 |
Directory | /workspace/93.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_stress_all_with_rand_reset.93199543 |
Short name | T133 |
Test name | |
Test status | |
Simulation time | 16009558100 ps |
CPU time | 66.79 seconds |
Started | Aug 15 06:36:35 PM PDT 24 |
Finished | Aug 15 06:37:42 PM PDT 24 |
Peak memory | 248972 kb |
Host | smart-f92493fa-ef1a-402c-9ef5-3a29370bd0be |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=93199543 -assert nopos tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_stress_all_with_rand_reset.93199543 |
Directory | /workspace/93.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_init_fail.3229972317 |
Short name | T87 |
Test name | |
Test status | |
Simulation time | 2230909558 ps |
CPU time | 7.44 seconds |
Started | Aug 15 06:36:36 PM PDT 24 |
Finished | Aug 15 06:36:43 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-868f90a0-a9ed-42af-8544-690388151a3f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3229972317 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_init_fail.3229972317 |
Directory | /workspace/94.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_parallel_lc_esc.2842454191 |
Short name | T210 |
Test name | |
Test status | |
Simulation time | 229751987 ps |
CPU time | 5.51 seconds |
Started | Aug 15 06:36:37 PM PDT 24 |
Finished | Aug 15 06:36:43 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-557b7ad5-16ac-484c-a9ce-028df9300092 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2842454191 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_parallel_lc_esc.2842454191 |
Directory | /workspace/94.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_init_fail.3498541428 |
Short name | T926 |
Test name | |
Test status | |
Simulation time | 206229654 ps |
CPU time | 3.92 seconds |
Started | Aug 15 06:36:39 PM PDT 24 |
Finished | Aug 15 06:36:43 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-471ea949-bf97-41ed-9a69-bce19c1dff47 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3498541428 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_init_fail.3498541428 |
Directory | /workspace/95.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_parallel_lc_esc.1805276041 |
Short name | T135 |
Test name | |
Test status | |
Simulation time | 567454154 ps |
CPU time | 13.51 seconds |
Started | Aug 15 06:36:31 PM PDT 24 |
Finished | Aug 15 06:36:45 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-72aeab35-beec-48bb-935d-989825433d68 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1805276041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_parallel_lc_esc.1805276041 |
Directory | /workspace/95.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_stress_all_with_rand_reset.1699344341 |
Short name | T1078 |
Test name | |
Test status | |
Simulation time | 13977384159 ps |
CPU time | 168.18 seconds |
Started | Aug 15 06:36:46 PM PDT 24 |
Finished | Aug 15 06:39:34 PM PDT 24 |
Peak memory | 257528 kb |
Host | smart-990d95b1-7ba7-4fdd-a399-fb4db99bd69f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1699344341 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_stress_all_with_rand_reset.1699344341 |
Directory | /workspace/95.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_init_fail.4219243602 |
Short name | T771 |
Test name | |
Test status | |
Simulation time | 485676109 ps |
CPU time | 4.78 seconds |
Started | Aug 15 06:36:45 PM PDT 24 |
Finished | Aug 15 06:36:50 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-dc7bd11b-0b9d-454a-a822-ee22532db139 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4219243602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_init_fail.4219243602 |
Directory | /workspace/96.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_parallel_lc_esc.4119988475 |
Short name | T755 |
Test name | |
Test status | |
Simulation time | 3682295362 ps |
CPU time | 12.84 seconds |
Started | Aug 15 06:36:46 PM PDT 24 |
Finished | Aug 15 06:36:59 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-93f82310-b3e4-4bc0-81f1-9e2b00915319 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4119988475 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_parallel_lc_esc.4119988475 |
Directory | /workspace/96.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_init_fail.1759874103 |
Short name | T810 |
Test name | |
Test status | |
Simulation time | 2063467047 ps |
CPU time | 8.04 seconds |
Started | Aug 15 06:36:40 PM PDT 24 |
Finished | Aug 15 06:36:48 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-3c3989c2-1602-45e5-9ad1-df278bfd4511 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1759874103 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_init_fail.1759874103 |
Directory | /workspace/97.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_parallel_lc_esc.206036033 |
Short name | T778 |
Test name | |
Test status | |
Simulation time | 761586174 ps |
CPU time | 22.1 seconds |
Started | Aug 15 06:36:42 PM PDT 24 |
Finished | Aug 15 06:37:04 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-bfed187f-8ca8-4cdf-92e3-dd7c4e9a1900 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=206036033 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_parallel_lc_esc.206036033 |
Directory | /workspace/97.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_parallel_lc_esc.4134193498 |
Short name | T998 |
Test name | |
Test status | |
Simulation time | 214117421 ps |
CPU time | 5.56 seconds |
Started | Aug 15 06:36:41 PM PDT 24 |
Finished | Aug 15 06:36:47 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-5287dbee-7e32-4dd2-9b77-6a2cbe7bdca4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4134193498 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_parallel_lc_esc.4134193498 |
Directory | /workspace/98.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_init_fail.1897567160 |
Short name | T452 |
Test name | |
Test status | |
Simulation time | 346597163 ps |
CPU time | 4.71 seconds |
Started | Aug 15 06:36:40 PM PDT 24 |
Finished | Aug 15 06:36:45 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-156112ce-aa2d-46e6-9e34-2fbbb2cc95a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1897567160 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_init_fail.1897567160 |
Directory | /workspace/99.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_parallel_lc_esc.4248969587 |
Short name | T1165 |
Test name | |
Test status | |
Simulation time | 751612967 ps |
CPU time | 5.52 seconds |
Started | Aug 15 06:36:37 PM PDT 24 |
Finished | Aug 15 06:36:43 PM PDT 24 |
Peak memory | 242156 kb |
Host | smart-e7110b78-96ae-41ba-ba27-0dcbcb4285ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4248969587 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_parallel_lc_esc.4248969587 |
Directory | /workspace/99.otp_ctrl_parallel_lc_esc/latest |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |