Summary for Variable cp_intr_pin
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
2 |
0 |
2 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
142968 |
1 |
|
|
T1 |
82 |
|
T2 |
63 |
|
T3 |
91 |
all_pins[1] |
142968 |
1 |
|
|
T1 |
82 |
|
T2 |
63 |
|
T3 |
91 |
Summary for Variable cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0x0] |
224920 |
1 |
|
|
T1 |
164 |
|
T2 |
63 |
|
T3 |
182 |
values[0x1] |
61016 |
1 |
|
|
T2 |
63 |
|
T4 |
101 |
|
T10 |
14 |
transitions[0x0=>0x1] |
44986 |
1 |
|
|
T2 |
63 |
|
T4 |
59 |
|
T10 |
13 |
transitions[0x1=>0x0] |
44899 |
1 |
|
|
T2 |
62 |
|
T4 |
59 |
|
T10 |
14 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
8 |
0 |
8 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
values[0x0] |
98326 |
1 |
|
|
T1 |
82 |
|
T3 |
91 |
|
T4 |
16 |
all_pins[0] |
values[0x1] |
44642 |
1 |
|
|
T2 |
63 |
|
T4 |
80 |
|
T5 |
41 |
all_pins[0] |
transitions[0x0=>0x1] |
36678 |
1 |
|
|
T2 |
63 |
|
T4 |
59 |
|
T5 |
30 |
all_pins[0] |
transitions[0x1=>0x0] |
8410 |
1 |
|
|
T10 |
14 |
|
T5 |
7 |
|
T12 |
26 |
all_pins[1] |
values[0x0] |
126594 |
1 |
|
|
T1 |
82 |
|
T2 |
63 |
|
T3 |
91 |
all_pins[1] |
values[0x1] |
16374 |
1 |
|
|
T4 |
21 |
|
T10 |
14 |
|
T5 |
18 |
all_pins[1] |
transitions[0x0=>0x1] |
8308 |
1 |
|
|
T10 |
13 |
|
T5 |
8 |
|
T12 |
26 |
all_pins[1] |
transitions[0x1=>0x0] |
36489 |
1 |
|
|
T2 |
62 |
|
T4 |
59 |
|
T5 |
31 |