Tests
dashboard | hierarchy | modlist | groups | tests | asserts
Total Coverage Summary 
SCORELINECONDTOGGLEFSMBRANCHASSERTGROUP
94.88 93.79 96.13 95.96 91.65 97.05 96.34 93.21


Total test records in report: 1295
tests.html | tests1.html | tests2.html | tests3.html | tests4.html | tests5.html | tests6.html | tests7.html | tests8.html | tests9.html | tests10.html | tests11.html | tests12.html | tests13.html | tests14.html | tests15.html | tests16.html | tests17.html | tests18.html | tests19.html | tests20.html | tests21.html | tests22.html | tests23.html | tests24.html | tests25.html | tests26.html

T1257 /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_mem_rw_with_rand_reset.1242775618 Aug 19 04:46:52 PM PDT 24 Aug 19 04:46:55 PM PDT 24 252649257 ps
T1258 /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.3323819969 Aug 19 04:47:25 PM PDT 24 Aug 19 04:47:27 PM PDT 24 152838061 ps
T1259 /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.806500527 Aug 19 04:47:02 PM PDT 24 Aug 19 04:47:05 PM PDT 24 67748445 ps
T1260 /workspace/coverage/cover_reg_top/31.otp_ctrl_intr_test.3669629740 Aug 19 04:47:22 PM PDT 24 Aug 19 04:47:24 PM PDT 24 49540221 ps
T1261 /workspace/coverage/cover_reg_top/16.otp_ctrl_intr_test.2547370106 Aug 19 04:47:08 PM PDT 24 Aug 19 04:47:10 PM PDT 24 132892504 ps
T1262 /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_errors.4254071372 Aug 19 04:46:42 PM PDT 24 Aug 19 04:46:46 PM PDT 24 206125387 ps
T1263 /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.3301812941 Aug 19 04:46:25 PM PDT 24 Aug 19 04:46:27 PM PDT 24 229576630 ps
T1264 /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.412967206 Aug 19 04:46:44 PM PDT 24 Aug 19 04:46:48 PM PDT 24 101419124 ps
T1265 /workspace/coverage/cover_reg_top/20.otp_ctrl_intr_test.2261123351 Aug 19 04:47:23 PM PDT 24 Aug 19 04:47:24 PM PDT 24 39008013 ps
T1266 /workspace/coverage/cover_reg_top/2.otp_ctrl_same_csr_outstanding.1452102063 Aug 19 04:46:38 PM PDT 24 Aug 19 04:46:40 PM PDT 24 111526066 ps
T299 /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.165905681 Aug 19 04:46:34 PM PDT 24 Aug 19 04:46:38 PM PDT 24 844966622 ps
T1267 /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_hw_reset.3937755520 Aug 19 04:46:31 PM PDT 24 Aug 19 04:46:33 PM PDT 24 65001012 ps
T1268 /workspace/coverage/cover_reg_top/6.otp_ctrl_same_csr_outstanding.4046798590 Aug 19 04:46:51 PM PDT 24 Aug 19 04:46:54 PM PDT 24 1107494745 ps
T300 /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_rw.386003294 Aug 19 04:46:55 PM PDT 24 Aug 19 04:46:57 PM PDT 24 585003390 ps
T339 /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_intg_err.1701805124 Aug 19 04:47:20 PM PDT 24 Aug 19 04:47:32 PM PDT 24 1253301028 ps
T1269 /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_intg_err.3970478035 Aug 19 04:46:27 PM PDT 24 Aug 19 04:46:37 PM PDT 24 700428926 ps
T1270 /workspace/coverage/cover_reg_top/3.otp_ctrl_intr_test.3958615945 Aug 19 04:46:34 PM PDT 24 Aug 19 04:46:35 PM PDT 24 134627884 ps
T1271 /workspace/coverage/cover_reg_top/10.otp_ctrl_same_csr_outstanding.3624737566 Aug 19 04:47:01 PM PDT 24 Aug 19 04:47:03 PM PDT 24 172822832 ps
T1272 /workspace/coverage/cover_reg_top/32.otp_ctrl_intr_test.3835571291 Aug 19 04:47:27 PM PDT 24 Aug 19 04:47:28 PM PDT 24 59345159 ps
T1273 /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.2669389928 Aug 19 04:47:01 PM PDT 24 Aug 19 04:47:04 PM PDT 24 92214317 ps
T1274 /workspace/coverage/cover_reg_top/14.otp_ctrl_same_csr_outstanding.3894287844 Aug 19 04:47:11 PM PDT 24 Aug 19 04:47:14 PM PDT 24 1045105792 ps
T1275 /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.4284104173 Aug 19 04:47:26 PM PDT 24 Aug 19 04:47:28 PM PDT 24 552322973 ps
T301 /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_rw.539541879 Aug 19 04:47:09 PM PDT 24 Aug 19 04:47:11 PM PDT 24 570850357 ps
T1276 /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_errors.1862679623 Aug 19 04:46:53 PM PDT 24 Aug 19 04:46:58 PM PDT 24 1160595640 ps
T1277 /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.1106874425 Aug 19 04:46:52 PM PDT 24 Aug 19 04:46:54 PM PDT 24 574445514 ps
T1278 /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_rw.712868403 Aug 19 04:47:27 PM PDT 24 Aug 19 04:47:28 PM PDT 24 52684238 ps
T1279 /workspace/coverage/cover_reg_top/4.otp_ctrl_same_csr_outstanding.3210467896 Aug 19 04:46:45 PM PDT 24 Aug 19 04:46:47 PM PDT 24 71395722 ps
T1280 /workspace/coverage/cover_reg_top/12.otp_ctrl_same_csr_outstanding.74047324 Aug 19 04:47:11 PM PDT 24 Aug 19 04:47:15 PM PDT 24 140339524 ps
T1281 /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_mem_rw_with_rand_reset.3775094483 Aug 19 04:46:52 PM PDT 24 Aug 19 04:46:54 PM PDT 24 75947159 ps
T1282 /workspace/coverage/cover_reg_top/34.otp_ctrl_intr_test.2129641878 Aug 19 04:47:28 PM PDT 24 Aug 19 04:47:29 PM PDT 24 85814069 ps
T1283 /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.3978328766 Aug 19 04:47:09 PM PDT 24 Aug 19 04:47:11 PM PDT 24 62160154 ps
T1284 /workspace/coverage/cover_reg_top/24.otp_ctrl_intr_test.1712565811 Aug 19 04:47:27 PM PDT 24 Aug 19 04:47:28 PM PDT 24 141447948 ps
T1285 /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_intg_err.2752982592 Aug 19 04:47:02 PM PDT 24 Aug 19 04:47:22 PM PDT 24 1308926356 ps
T1286 /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_errors.2079254739 Aug 19 04:47:22 PM PDT 24 Aug 19 04:47:25 PM PDT 24 67962775 ps
T1287 /workspace/coverage/cover_reg_top/11.otp_ctrl_same_csr_outstanding.1529370874 Aug 19 04:47:00 PM PDT 24 Aug 19 04:47:03 PM PDT 24 539536788 ps
T337 /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.4103619593 Aug 19 04:46:51 PM PDT 24 Aug 19 04:47:10 PM PDT 24 1510351384 ps
T1288 /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_mem_rw_with_rand_reset.3038616361 Aug 19 04:47:11 PM PDT 24 Aug 19 04:47:14 PM PDT 24 183970967 ps
T342 /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_intg_err.15399133 Aug 19 04:46:38 PM PDT 24 Aug 19 04:46:48 PM PDT 24 2508603650 ps
T1289 /workspace/coverage/cover_reg_top/15.otp_ctrl_same_csr_outstanding.1287704648 Aug 19 04:47:09 PM PDT 24 Aug 19 04:47:12 PM PDT 24 72009765 ps
T1290 /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.121992562 Aug 19 04:46:33 PM PDT 24 Aug 19 04:46:42 PM PDT 24 2773881476 ps
T1291 /workspace/coverage/cover_reg_top/11.otp_ctrl_intr_test.2906068072 Aug 19 04:47:01 PM PDT 24 Aug 19 04:47:03 PM PDT 24 138742548 ps
T1292 /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_mem_rw_with_rand_reset.832883112 Aug 19 04:47:23 PM PDT 24 Aug 19 04:47:25 PM PDT 24 75619611 ps
T1293 /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_rw.3778492753 Aug 19 04:46:35 PM PDT 24 Aug 19 04:46:36 PM PDT 24 40990434 ps
T1294 /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_errors.4183065858 Aug 19 04:46:52 PM PDT 24 Aug 19 04:46:56 PM PDT 24 181050033 ps
T1295 /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_intg_err.4253298262 Aug 19 04:47:10 PM PDT 24 Aug 19 04:47:21 PM PDT 24 1306873219 ps


Test location /workspace/coverage/default/3.otp_ctrl_background_chks.72108799
Short name T2
Test name
Test status
Simulation time 579664795 ps
CPU time 18.78 seconds
Started Aug 19 06:15:36 PM PDT 24
Finished Aug 19 06:15:55 PM PDT 24
Peak memory 242740 kb
Host smart-cee20791-e890-461f-baf3-491b6477e555
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=72108799 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_background_chks.72108799
Directory /workspace/3.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/45.otp_ctrl_stress_all.1478323037
Short name T6
Test name
Test status
Simulation time 70396160492 ps
CPU time 282 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:22:32 PM PDT 24
Peak memory 298384 kb
Host smart-f61b0b0f-61c0-4067-9071-d15e2307f9b2
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1478323037 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_stress_all
.1478323037
Directory /workspace/45.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/2.otp_ctrl_stress_all_with_rand_reset.1333920663
Short name T14
Test name
Test status
Simulation time 3486025818 ps
CPU time 27.78 seconds
Started Aug 19 06:15:35 PM PDT 24
Finished Aug 19 06:16:03 PM PDT 24
Peak memory 249284 kb
Host smart-da6bde23-17d3-42e8-8a75-f1a163d017be
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1333920663 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all_with_rand_reset.1333920663
Directory /workspace/2.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/38.otp_ctrl_stress_all.2810294474
Short name T134
Test name
Test status
Simulation time 26026510410 ps
CPU time 253.06 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:21:37 PM PDT 24
Peak memory 275800 kb
Host smart-96e4be19-8a0b-41c9-9cf6-a916af39653c
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2810294474 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all
.2810294474
Directory /workspace/38.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/31.otp_ctrl_stress_all.1039259949
Short name T16
Test name
Test status
Simulation time 2525206969 ps
CPU time 82.43 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:18:27 PM PDT 24
Peak memory 250980 kb
Host smart-e0e9dc29-dd31-44b9-ab3d-90d96b8323d1
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1039259949 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all
.1039259949
Directory /workspace/31.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/85.otp_ctrl_init_fail.2179800396
Short name T85
Test name
Test status
Simulation time 2003892373 ps
CPU time 4.3 seconds
Started Aug 19 06:18:15 PM PDT 24
Finished Aug 19 06:18:20 PM PDT 24
Peak memory 242336 kb
Host smart-5bf25c51-2cf5-4d27-addd-5cf20eeb81d8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2179800396 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_init_fail.2179800396
Directory /workspace/85.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/0.otp_ctrl_sec_cm.2145539793
Short name T239
Test name
Test status
Simulation time 14915699576 ps
CPU time 224.59 seconds
Started Aug 19 06:15:21 PM PDT 24
Finished Aug 19 06:19:06 PM PDT 24
Peak memory 279536 kb
Host smart-6c3ad26b-275e-48e6-86e9-d1c08782560a
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2145539793 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_sec_cm.2145539793
Directory /workspace/0.otp_ctrl_sec_cm/latest


Test location /workspace/coverage/default/37.otp_ctrl_check_fail.3916859062
Short name T43
Test name
Test status
Simulation time 1107077731 ps
CPU time 31.4 seconds
Started Aug 19 06:17:29 PM PDT 24
Finished Aug 19 06:18:01 PM PDT 24
Peak memory 242612 kb
Host smart-7874cf83-e68d-465b-8d46-474537b58d7c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3916859062 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_check_fail.3916859062
Directory /workspace/37.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/13.otp_ctrl_stress_all.1298142195
Short name T182
Test name
Test status
Simulation time 16182692067 ps
CPU time 171.22 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:19:12 PM PDT 24
Peak memory 258808 kb
Host smart-873e9488-117a-42ab-9150-771ba139df5f
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1298142195 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all
.1298142195
Directory /workspace/13.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/72.otp_ctrl_init_fail.1845725099
Short name T28
Test name
Test status
Simulation time 422119580 ps
CPU time 4.3 seconds
Started Aug 19 06:18:23 PM PDT 24
Finished Aug 19 06:18:28 PM PDT 24
Peak memory 242580 kb
Host smart-c8e4d890-f3fa-46af-956a-e5e040697fb6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1845725099 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_init_fail.1845725099
Directory /workspace/72.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/129.otp_ctrl_init_fail.1630640880
Short name T73
Test name
Test status
Simulation time 120820039 ps
CPU time 3.56 seconds
Started Aug 19 06:18:36 PM PDT 24
Finished Aug 19 06:18:40 PM PDT 24
Peak memory 242768 kb
Host smart-178b4d92-5cf2-4991-bd16-253350666db2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1630640880 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_init_fail.1630640880
Directory /workspace/129.otp_ctrl_init_fail/latest


Test location /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.4026059100
Short name T267
Test name
Test status
Simulation time 19962433070 ps
CPU time 27.21 seconds
Started Aug 19 04:47:11 PM PDT 24
Finished Aug 19 04:47:38 PM PDT 24
Peak memory 238812 kb
Host smart-c251371b-3d0e-4b71-bd90-bd6705b74fa0
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4026059100 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_i
ntg_err.4026059100
Directory /workspace/15.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/default/36.otp_ctrl_stress_all_with_rand_reset.1007961177
Short name T144
Test name
Test status
Simulation time 7340523059 ps
CPU time 158.05 seconds
Started Aug 19 06:17:27 PM PDT 24
Finished Aug 19 06:20:05 PM PDT 24
Peak memory 258788 kb
Host smart-be217f0b-d287-43e5-9d8e-5ec595132a97
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1007961177 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all_with_rand_reset.1007961177
Directory /workspace/36.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/20.otp_ctrl_test_access.1502747249
Short name T108
Test name
Test status
Simulation time 4941782083 ps
CPU time 49.75 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:17:35 PM PDT 24
Peak memory 242940 kb
Host smart-a32c5589-18c1-4fc7-90ca-e73fd44964db
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1502747249 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_test_access.1502747249
Directory /workspace/20.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/195.otp_ctrl_init_fail.2730427481
Short name T54
Test name
Test status
Simulation time 599010383 ps
CPU time 4.86 seconds
Started Aug 19 06:18:47 PM PDT 24
Finished Aug 19 06:18:52 PM PDT 24
Peak memory 242348 kb
Host smart-16eb264a-c411-4b05-a40b-98b75e76ba34
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2730427481 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_init_fail.2730427481
Directory /workspace/195.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/27.otp_ctrl_macro_errs.480120915
Short name T214
Test name
Test status
Simulation time 17691035330 ps
CPU time 38.43 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:17:30 PM PDT 24
Peak memory 249216 kb
Host smart-74513736-f9ae-41b3-94bc-87678a130c56
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=480120915 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_macro_errs.480120915
Directory /workspace/27.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/27.otp_ctrl_check_fail.552469377
Short name T65
Test name
Test status
Simulation time 4279298981 ps
CPU time 26.96 seconds
Started Aug 19 06:16:53 PM PDT 24
Finished Aug 19 06:17:20 PM PDT 24
Peak memory 243824 kb
Host smart-fa5e15a1-542a-443b-97ab-c81ea54ad7bf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=552469377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_check_fail.552469377
Directory /workspace/27.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/21.otp_ctrl_stress_all.459159371
Short name T128
Test name
Test status
Simulation time 61176567918 ps
CPU time 179.32 seconds
Started Aug 19 06:16:44 PM PDT 24
Finished Aug 19 06:19:43 PM PDT 24
Peak memory 266544 kb
Host smart-4a9bf428-1147-4b07-9c56-93bef4f634fc
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=459159371 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_stress_all.
459159371
Directory /workspace/21.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/16.otp_ctrl_stress_all.3533507509
Short name T110
Test name
Test status
Simulation time 34718124045 ps
CPU time 155.52 seconds
Started Aug 19 06:16:30 PM PDT 24
Finished Aug 19 06:19:06 PM PDT 24
Peak memory 259692 kb
Host smart-b7b48dff-9335-45d8-9f33-741f0e27cb58
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3533507509 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all
.3533507509
Directory /workspace/16.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/0.otp_ctrl_stress_all_with_rand_reset.2768036423
Short name T22
Test name
Test status
Simulation time 4076319108 ps
CPU time 170.36 seconds
Started Aug 19 06:15:22 PM PDT 24
Finished Aug 19 06:18:13 PM PDT 24
Peak memory 264072 kb
Host smart-1141c7d7-080a-4322-9e2d-84c6bf01e021
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2768036423 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all_with_rand_reset.2768036423
Directory /workspace/0.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/11.otp_ctrl_alert_test.3758893323
Short name T8
Test name
Test status
Simulation time 78972888 ps
CPU time 2 seconds
Started Aug 19 06:16:09 PM PDT 24
Finished Aug 19 06:16:12 PM PDT 24
Peak memory 241032 kb
Host smart-9db3bdbd-6e10-4bc5-9e66-aa809e98b9e9
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3758893323 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_alert_test.3758893323
Directory /workspace/11.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/163.otp_ctrl_init_fail.1626164734
Short name T64
Test name
Test status
Simulation time 716756145 ps
CPU time 5.68 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:18:46 PM PDT 24
Peak memory 242832 kb
Host smart-dc966f84-c395-4f83-845a-d083ac0e65b5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1626164734 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_init_fail.1626164734
Directory /workspace/163.otp_ctrl_init_fail/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_aliasing.116147769
Short name T277
Test name
Test status
Simulation time 60140519 ps
CPU time 3.11 seconds
Started Aug 19 04:46:35 PM PDT 24
Finished Aug 19 04:46:38 PM PDT 24
Peak memory 240852 kb
Host smart-d1f63caa-2ac8-4bfd-9baf-06da8f7176d0
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=116147769 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo
n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_alias
ing.116147769
Directory /workspace/1.otp_ctrl_csr_aliasing/latest


Test location /workspace/coverage/default/4.otp_ctrl_stress_all_with_rand_reset.2616175005
Short name T132
Test name
Test status
Simulation time 8331519210 ps
CPU time 187.86 seconds
Started Aug 19 06:15:55 PM PDT 24
Finished Aug 19 06:19:03 PM PDT 24
Peak memory 252304 kb
Host smart-5cdb76f0-4f57-4d3b-89a4-eed7dadfea9c
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2616175005 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all_with_rand_reset.2616175005
Directory /workspace/4.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/153.otp_ctrl_init_fail.1953825976
Short name T12
Test name
Test status
Simulation time 148603748 ps
CPU time 3.9 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:18:44 PM PDT 24
Peak memory 242276 kb
Host smart-b253691d-dccb-43a6-b1c3-6c7708d6658d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1953825976 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_init_fail.1953825976
Directory /workspace/153.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/32.otp_ctrl_check_fail.3163724867
Short name T52
Test name
Test status
Simulation time 1338665688 ps
CPU time 15.85 seconds
Started Aug 19 06:17:21 PM PDT 24
Finished Aug 19 06:17:37 PM PDT 24
Peak memory 242640 kb
Host smart-6aeee640-ab4b-4684-a3d2-71ebdf630fa2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3163724867 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_check_fail.3163724867
Directory /workspace/32.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/172.otp_ctrl_init_fail.999365823
Short name T69
Test name
Test status
Simulation time 782936863 ps
CPU time 5.87 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:18:54 PM PDT 24
Peak memory 242564 kb
Host smart-b2c28446-7e17-40b1-a694-1c77765d31ac
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=999365823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_init_fail.999365823
Directory /workspace/172.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/20.otp_ctrl_stress_all.3542985479
Short name T154
Test name
Test status
Simulation time 146472132040 ps
CPU time 204.92 seconds
Started Aug 19 06:16:41 PM PDT 24
Finished Aug 19 06:20:06 PM PDT 24
Peak memory 273732 kb
Host smart-d3c99513-a437-4595-94f2-eececbb72846
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3542985479 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all
.3542985479
Directory /workspace/20.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/200.otp_ctrl_init_fail.2426042457
Short name T62
Test name
Test status
Simulation time 155015860 ps
CPU time 4.32 seconds
Started Aug 19 06:18:58 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 242400 kb
Host smart-d5da71a9-a829-443f-bdd2-ed5f85f5e7fa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2426042457 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 200.otp_ctrl_init_fail.2426042457
Directory /workspace/200.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/121.otp_ctrl_init_fail.701940984
Short name T175
Test name
Test status
Simulation time 362689756 ps
CPU time 3.48 seconds
Started Aug 19 06:18:28 PM PDT 24
Finished Aug 19 06:18:32 PM PDT 24
Peak memory 242656 kb
Host smart-46311e5c-0285-4b6d-9f77-c05bb01e2f76
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=701940984 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_init_fail.701940984
Directory /workspace/121.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/18.otp_ctrl_macro_errs.3463112971
Short name T172
Test name
Test status
Simulation time 13901095783 ps
CPU time 35.7 seconds
Started Aug 19 06:16:31 PM PDT 24
Finished Aug 19 06:17:07 PM PDT 24
Peak memory 246660 kb
Host smart-f865a0a6-e8de-4df6-820f-e40def3542eb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3463112971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_macro_errs.3463112971
Directory /workspace/18.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/286.otp_ctrl_init_fail.666462962
Short name T63
Test name
Test status
Simulation time 493809900 ps
CPU time 4.88 seconds
Started Aug 19 06:19:09 PM PDT 24
Finished Aug 19 06:19:14 PM PDT 24
Peak memory 242580 kb
Host smart-d336731a-00b5-4d92-ac1b-b36e6f142aea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=666462962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 286.otp_ctrl_init_fail.666462962
Directory /workspace/286.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/30.otp_ctrl_init_fail.1895676238
Short name T122
Test name
Test status
Simulation time 245665149 ps
CPU time 3.38 seconds
Started Aug 19 06:17:06 PM PDT 24
Finished Aug 19 06:17:09 PM PDT 24
Peak memory 242276 kb
Host smart-4e066dc3-e676-49e0-8fd0-f1597c389a2e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1895676238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_init_fail.1895676238
Directory /workspace/30.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/52.otp_ctrl_init_fail.3582710807
Short name T36
Test name
Test status
Simulation time 544122066 ps
CPU time 5.52 seconds
Started Aug 19 06:18:07 PM PDT 24
Finished Aug 19 06:18:12 PM PDT 24
Peak memory 242244 kb
Host smart-2f26cb0d-8975-410d-baef-331e5ae1ed16
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3582710807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_init_fail.3582710807
Directory /workspace/52.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/71.otp_ctrl_stress_all_with_rand_reset.1639753218
Short name T146
Test name
Test status
Simulation time 3462484023 ps
CPU time 98.49 seconds
Started Aug 19 06:18:10 PM PDT 24
Finished Aug 19 06:19:49 PM PDT 24
Peak memory 257536 kb
Host smart-0178941c-5e58-4a70-bf60-949a393be5bb
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1639753218 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_stress_all_with_rand_reset.1639753218
Directory /workspace/71.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/111.otp_ctrl_init_fail.2105019193
Short name T46
Test name
Test status
Simulation time 197364661 ps
CPU time 5.17 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:30 PM PDT 24
Peak memory 242564 kb
Host smart-d3f816a6-b0aa-4726-b23c-6de189e988dc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2105019193 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_init_fail.2105019193
Directory /workspace/111.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/17.otp_ctrl_stress_all_with_rand_reset.2745946427
Short name T312
Test name
Test status
Simulation time 7380397741 ps
CPU time 112.37 seconds
Started Aug 19 06:16:36 PM PDT 24
Finished Aug 19 06:18:29 PM PDT 24
Peak memory 257528 kb
Host smart-35154c5e-77ec-4ade-b3ef-3ccced50c186
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2745946427 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all_with_rand_reset.2745946427
Directory /workspace/17.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/70.otp_ctrl_stress_all_with_rand_reset.2024012734
Short name T879
Test name
Test status
Simulation time 9936960190 ps
CPU time 223.08 seconds
Started Aug 19 06:18:06 PM PDT 24
Finished Aug 19 06:21:49 PM PDT 24
Peak memory 262936 kb
Host smart-468eb980-f575-49b4-903e-623f18aef47f
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2024012734 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_stress_all_with_rand_reset.2024012734
Directory /workspace/70.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/104.otp_ctrl_init_fail.198107272
Short name T196
Test name
Test status
Simulation time 532134919 ps
CPU time 4.3 seconds
Started Aug 19 06:18:30 PM PDT 24
Finished Aug 19 06:18:34 PM PDT 24
Peak memory 242292 kb
Host smart-16373197-2583-42c1-a865-c3c94173d698
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=198107272 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_init_fail.198107272
Directory /workspace/104.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/23.otp_ctrl_regwen.510263598
Short name T343
Test name
Test status
Simulation time 1241762338 ps
CPU time 9.91 seconds
Started Aug 19 06:16:46 PM PDT 24
Finished Aug 19 06:16:56 PM PDT 24
Peak memory 242412 kb
Host smart-4b442f01-a2af-4ff5-a80d-033017464908
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=510263598 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_regwen.510263598
Directory /workspace/23.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/11.otp_ctrl_stress_all.2331776691
Short name T135
Test name
Test status
Simulation time 11620740793 ps
CPU time 71.58 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:17:17 PM PDT 24
Peak memory 246144 kb
Host smart-d4c22227-bc2c-495f-b5b8-44fbc921d74a
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2331776691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all
.2331776691
Directory /workspace/11.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/19.otp_ctrl_parallel_lc_esc.4167326266
Short name T264
Test name
Test status
Simulation time 224563841 ps
CPU time 5.75 seconds
Started Aug 19 06:16:34 PM PDT 24
Finished Aug 19 06:16:40 PM PDT 24
Peak memory 242744 kb
Host smart-38721bdc-d3f8-44ed-b3de-a1315492d765
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4167326266 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_esc.4167326266
Directory /workspace/19.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/62.otp_ctrl_parallel_lc_esc.3934260363
Short name T360
Test name
Test status
Simulation time 159729816 ps
CPU time 8.18 seconds
Started Aug 19 06:18:01 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 242492 kb
Host smart-6ea27fac-22d4-4ed2-9404-cd6b72780493
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3934260363 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_parallel_lc_esc.3934260363
Directory /workspace/62.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/29.otp_ctrl_stress_all.1821881024
Short name T209
Test name
Test status
Simulation time 21379772040 ps
CPU time 109.08 seconds
Started Aug 19 06:17:08 PM PDT 24
Finished Aug 19 06:18:57 PM PDT 24
Peak memory 257320 kb
Host smart-df9ae5aa-043c-4065-93a0-8557eecbcafe
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1821881024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all
.1821881024
Directory /workspace/29.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/1.otp_ctrl_macro_errs.3305821734
Short name T166
Test name
Test status
Simulation time 2644466393 ps
CPU time 27.3 seconds
Started Aug 19 06:15:34 PM PDT 24
Finished Aug 19 06:16:02 PM PDT 24
Peak memory 245372 kb
Host smart-768021d4-4e76-4623-8672-2e719a14d2d7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3305821734 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_macro_errs.3305821734
Directory /workspace/1.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/59.otp_ctrl_stress_all_with_rand_reset.3866560592
Short name T311
Test name
Test status
Simulation time 12175268189 ps
CPU time 131.62 seconds
Started Aug 19 06:18:04 PM PDT 24
Finished Aug 19 06:20:16 PM PDT 24
Peak memory 262976 kb
Host smart-cde332ad-3b7a-4c65-92a3-b7d45eeb365c
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3866560592 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_stress_all_with_rand_reset.3866560592
Directory /workspace/59.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/72.otp_ctrl_stress_all_with_rand_reset.3862348237
Short name T160
Test name
Test status
Simulation time 43588701605 ps
CPU time 195.11 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:21:24 PM PDT 24
Peak memory 269812 kb
Host smart-51d089e8-1b37-489d-9a09-ff9a77165a28
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3862348237 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_stress_all_with_rand_reset.3862348237
Directory /workspace/72.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_intg_err.864158405
Short name T272
Test name
Test status
Simulation time 2303238422 ps
CPU time 17.37 seconds
Started Aug 19 04:47:09 PM PDT 24
Finished Aug 19 04:47:27 PM PDT 24
Peak memory 244024 kb
Host smart-09312b48-9dfd-42c5-85ee-d6679d702198
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=864158405 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_in
tg_err.864158405
Directory /workspace/17.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/default/4.otp_ctrl_stress_all.4122527706
Short name T250
Test name
Test status
Simulation time 19939095783 ps
CPU time 107.05 seconds
Started Aug 19 06:15:48 PM PDT 24
Finished Aug 19 06:17:35 PM PDT 24
Peak memory 260368 kb
Host smart-689f1060-2ab7-4122-a786-bf2f1367afec
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4122527706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all.
4122527706
Directory /workspace/4.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/21.otp_ctrl_check_fail.117280512
Short name T72
Test name
Test status
Simulation time 1387173550 ps
CPU time 30.22 seconds
Started Aug 19 06:16:47 PM PDT 24
Finished Aug 19 06:17:17 PM PDT 24
Peak memory 245224 kb
Host smart-f84bb6bf-0660-4fbc-a7e5-800722e7fec1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=117280512 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_check_fail.117280512
Directory /workspace/21.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/246.otp_ctrl_init_fail.3638061703
Short name T127
Test name
Test status
Simulation time 240066886 ps
CPU time 3.48 seconds
Started Aug 19 06:18:58 PM PDT 24
Finished Aug 19 06:19:01 PM PDT 24
Peak memory 242692 kb
Host smart-b442840a-a3ca-407a-8d77-f01035809453
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3638061703 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 246.otp_ctrl_init_fail.3638061703
Directory /workspace/246.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/34.otp_ctrl_check_fail.1496115421
Short name T94
Test name
Test status
Simulation time 2605557620 ps
CPU time 18.36 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:35 PM PDT 24
Peak memory 243208 kb
Host smart-a0a30b00-7431-4547-ba6e-ce9f11fd5a3c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1496115421 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_check_fail.1496115421
Directory /workspace/34.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/103.otp_ctrl_parallel_lc_esc.597075138
Short name T1024
Test name
Test status
Simulation time 461437181 ps
CPU time 8.42 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:34 PM PDT 24
Peak memory 242276 kb
Host smart-62dbf8be-718f-477a-ae82-f747b191bdf1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=597075138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_parallel_lc_esc.597075138
Directory /workspace/103.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/128.otp_ctrl_parallel_lc_esc.3341731503
Short name T79
Test name
Test status
Simulation time 8125451898 ps
CPU time 18.37 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:58 PM PDT 24
Peak memory 242276 kb
Host smart-04f518d9-3852-4941-9916-d7af966eda23
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3341731503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_parallel_lc_esc.3341731503
Directory /workspace/128.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/153.otp_ctrl_parallel_lc_esc.2484804224
Short name T158
Test name
Test status
Simulation time 519042096 ps
CPU time 6.44 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:45 PM PDT 24
Peak memory 242232 kb
Host smart-0a11f5c5-48e9-4e1a-ba02-cd335111aab4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2484804224 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_parallel_lc_esc.2484804224
Directory /workspace/153.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/24.otp_ctrl_init_fail.1420021725
Short name T67
Test name
Test status
Simulation time 180413890 ps
CPU time 4.55 seconds
Started Aug 19 06:16:43 PM PDT 24
Finished Aug 19 06:16:47 PM PDT 24
Peak memory 242572 kb
Host smart-8c961272-eb4b-47d6-b96d-c55f1e528670
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1420021725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_init_fail.1420021725
Directory /workspace/24.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/64.otp_ctrl_parallel_lc_esc.1161716674
Short name T212
Test name
Test status
Simulation time 3419307400 ps
CPU time 13.88 seconds
Started Aug 19 06:18:03 PM PDT 24
Finished Aug 19 06:18:17 PM PDT 24
Peak memory 242364 kb
Host smart-e3649cbc-b25f-4b6b-a5a3-bbb86b47cb20
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1161716674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_parallel_lc_esc.1161716674
Directory /workspace/64.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/10.otp_ctrl_regwen.2017351226
Short name T356
Test name
Test status
Simulation time 275521086 ps
CPU time 7.78 seconds
Started Aug 19 06:16:04 PM PDT 24
Finished Aug 19 06:16:12 PM PDT 24
Peak memory 242756 kb
Host smart-7f2131c0-a792-4e2f-886d-274eaa1058ad
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2017351226 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_regwen.2017351226
Directory /workspace/10.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/40.otp_ctrl_stress_all_with_rand_reset.3395339092
Short name T374
Test name
Test status
Simulation time 10022567633 ps
CPU time 203.09 seconds
Started Aug 19 06:17:38 PM PDT 24
Finished Aug 19 06:21:01 PM PDT 24
Peak memory 249248 kb
Host smart-6c4e945f-4b0a-405c-8f7e-9043c2667029
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3395339092 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all_with_rand_reset.3395339092
Directory /workspace/40.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/41.otp_ctrl_stress_all_with_rand_reset.949246464
Short name T1140
Test name
Test status
Simulation time 4733147894 ps
CPU time 73.48 seconds
Started Aug 19 06:17:38 PM PDT 24
Finished Aug 19 06:18:52 PM PDT 24
Peak memory 262100 kb
Host smart-4bb4245d-eb3c-49fe-ab51-d6c24d798801
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=949246464 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all_with_rand_reset.949246464
Directory /workspace/41.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.4103619593
Short name T337
Test name
Test status
Simulation time 1510351384 ps
CPU time 18.39 seconds
Started Aug 19 04:46:51 PM PDT 24
Finished Aug 19 04:47:10 PM PDT 24
Peak memory 243804 kb
Host smart-7109a2ae-1392-4041-871f-9090b7297bee
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4103619593 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_in
tg_err.4103619593
Directory /workspace/9.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_rw.1404031038
Short name T304
Test name
Test status
Simulation time 90519173 ps
CPU time 1.79 seconds
Started Aug 19 04:46:26 PM PDT 24
Finished Aug 19 04:46:28 PM PDT 24
Peak memory 238536 kb
Host smart-8818f12f-a1fa-41f9-8ad1-247848e78ee1
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1404031038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_rw.1404031038
Directory /workspace/0.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/default/11.otp_ctrl_parallel_lc_req.4054820735
Short name T9
Test name
Test status
Simulation time 900084640 ps
CPU time 23.73 seconds
Started Aug 19 06:16:04 PM PDT 24
Finished Aug 19 06:16:28 PM PDT 24
Peak memory 242364 kb
Host smart-7f591684-d752-4b02-903d-ff26bbb53e1d
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4054820735 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_req.4054820735
Directory /workspace/11.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/221.otp_ctrl_init_fail.309385950
Short name T39
Test name
Test status
Simulation time 97535340 ps
CPU time 3.32 seconds
Started Aug 19 06:18:59 PM PDT 24
Finished Aug 19 06:19:03 PM PDT 24
Peak memory 242516 kb
Host smart-ce0881e0-d5ba-44a5-8098-d83b794cfce9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=309385950 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 221.otp_ctrl_init_fail.309385950
Directory /workspace/221.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/62.otp_ctrl_init_fail.1681935859
Short name T258
Test name
Test status
Simulation time 183358531 ps
CPU time 4.23 seconds
Started Aug 19 06:18:01 PM PDT 24
Finished Aug 19 06:18:05 PM PDT 24
Peak memory 242580 kb
Host smart-1d94573c-8cd9-4076-868e-b5b8b9c1bf42
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1681935859 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_init_fail.1681935859
Directory /workspace/62.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/39.otp_ctrl_parallel_lc_req.1756567135
Short name T216
Test name
Test status
Simulation time 1009101913 ps
CPU time 16.73 seconds
Started Aug 19 06:17:29 PM PDT 24
Finished Aug 19 06:17:45 PM PDT 24
Peak memory 242348 kb
Host smart-bb3bfb5c-1876-4b8b-9ed9-8ccd224ecfcd
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1756567135 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_req.1756567135
Directory /workspace/39.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/279.otp_ctrl_init_fail.2952251985
Short name T75
Test name
Test status
Simulation time 190288135 ps
CPU time 3.86 seconds
Started Aug 19 06:19:02 PM PDT 24
Finished Aug 19 06:19:06 PM PDT 24
Peak memory 242252 kb
Host smart-642da831-c00a-48b8-a5f8-1537cdf53d5e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2952251985 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 279.otp_ctrl_init_fail.2952251985
Directory /workspace/279.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/122.otp_ctrl_init_fail.4057571809
Short name T50
Test name
Test status
Simulation time 121155267 ps
CPU time 3.47 seconds
Started Aug 19 06:18:28 PM PDT 24
Finished Aug 19 06:18:32 PM PDT 24
Peak memory 242228 kb
Host smart-8b89dba6-d0c6-4229-9b4c-e880de36744c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4057571809 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_init_fail.4057571809
Directory /workspace/122.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/156.otp_ctrl_init_fail.1243505677
Short name T92
Test name
Test status
Simulation time 1419363605 ps
CPU time 3.5 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:18:44 PM PDT 24
Peak memory 242860 kb
Host smart-260eaff0-3be0-46cd-be1f-097ca40cbaad
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1243505677 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_init_fail.1243505677
Directory /workspace/156.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/1.otp_ctrl_init_fail.1041581443
Short name T695
Test name
Test status
Simulation time 174357223 ps
CPU time 3.57 seconds
Started Aug 19 06:15:21 PM PDT 24
Finished Aug 19 06:15:24 PM PDT 24
Peak memory 242428 kb
Host smart-df737368-2d8e-4116-8bea-5fefc063106c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1041581443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_init_fail.1041581443
Directory /workspace/1.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/11.otp_ctrl_init_fail.411369363
Short name T232
Test name
Test status
Simulation time 381225513 ps
CPU time 4.58 seconds
Started Aug 19 06:16:07 PM PDT 24
Finished Aug 19 06:16:12 PM PDT 24
Peak memory 242484 kb
Host smart-17a3374a-b714-4620-b6b7-92ab6c33d31e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=411369363 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_init_fail.411369363
Directory /workspace/11.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/117.otp_ctrl_init_fail.2301751898
Short name T1065
Test name
Test status
Simulation time 113850060 ps
CPU time 3.23 seconds
Started Aug 19 06:18:24 PM PDT 24
Finished Aug 19 06:18:27 PM PDT 24
Peak memory 242360 kb
Host smart-8733d0d8-6fb5-4cdf-95e1-a4c18e6577e9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2301751898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_init_fail.2301751898
Directory /workspace/117.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/13.otp_ctrl_regwen.1483828121
Short name T1037
Test name
Test status
Simulation time 1088692350 ps
CPU time 11.22 seconds
Started Aug 19 06:16:22 PM PDT 24
Finished Aug 19 06:16:33 PM PDT 24
Peak memory 242408 kb
Host smart-806fd93b-b393-42e1-9293-af31313b3932
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1483828121 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_regwen.1483828121
Directory /workspace/13.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/14.otp_ctrl_regwen.1648011032
Short name T357
Test name
Test status
Simulation time 544618864 ps
CPU time 9.11 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:16:31 PM PDT 24
Peak memory 242528 kb
Host smart-f4d148f2-7470-4842-be77-ca57673bc952
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1648011032 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_regwen.1648011032
Directory /workspace/14.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/31.otp_ctrl_regwen.1255531434
Short name T404
Test name
Test status
Simulation time 3878949752 ps
CPU time 10.39 seconds
Started Aug 19 06:17:07 PM PDT 24
Finished Aug 19 06:17:18 PM PDT 24
Peak memory 242608 kb
Host smart-7bb3aa1b-6056-46d6-a1fb-38cde5795b5e
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1255531434 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_regwen.1255531434
Directory /workspace/31.otp_ctrl_regwen/latest


Test location /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_rw.539541879
Short name T301
Test name
Test status
Simulation time 570850357 ps
CPU time 1.87 seconds
Started Aug 19 04:47:09 PM PDT 24
Finished Aug 19 04:47:11 PM PDT 24
Peak memory 240096 kb
Host smart-7f35d811-b13e-4857-afb1-de8f5ac27e39
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=539541879 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_rw.539541879
Directory /workspace/14.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/default/0.otp_ctrl_wake_up.1587637523
Short name T10
Test name
Test status
Simulation time 53080119 ps
CPU time 1.68 seconds
Started Aug 19 06:15:18 PM PDT 24
Finished Aug 19 06:15:20 PM PDT 24
Peak memory 240880 kb
Host smart-5212f802-68b7-4ebe-bae1-f5142dde39b8
User root
Command /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h
w/dv/tools/sim.tcl +ntb_random_seed=1587637523 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_wake_up_vseq +en_cov=1 -
cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_wake_up.1587637523
Directory /workspace/0.otp_ctrl_wake_up/latest


Test location /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_intg_err.1539885143
Short name T271
Test name
Test status
Simulation time 2556016093 ps
CPU time 18.07 seconds
Started Aug 19 04:47:21 PM PDT 24
Finished Aug 19 04:47:39 PM PDT 24
Peak memory 244164 kb
Host smart-254d1edd-4e18-4466-9e1b-12d8e210eec8
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1539885143 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_i
ntg_err.1539885143
Directory /workspace/18.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/default/175.otp_ctrl_parallel_lc_esc.2369751747
Short name T248
Test name
Test status
Simulation time 8825956727 ps
CPU time 25.39 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:19:14 PM PDT 24
Peak memory 242372 kb
Host smart-4eef9aeb-2f24-4e68-86a3-430bbad6dcef
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2369751747 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_parallel_lc_esc.2369751747
Directory /workspace/175.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/62.otp_ctrl_stress_all_with_rand_reset.1690701822
Short name T20
Test name
Test status
Simulation time 17584337720 ps
CPU time 167.56 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:20:56 PM PDT 24
Peak memory 259384 kb
Host smart-30838528-1881-405a-a595-d2b5f8248f78
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1690701822 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_stress_all_with_rand_reset.1690701822
Directory /workspace/62.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/217.otp_ctrl_init_fail.3603458378
Short name T96
Test name
Test status
Simulation time 104189935 ps
CPU time 4.34 seconds
Started Aug 19 06:18:59 PM PDT 24
Finished Aug 19 06:19:03 PM PDT 24
Peak memory 242428 kb
Host smart-62841271-5e7a-41f7-939f-7f3496a98373
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3603458378 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 217.otp_ctrl_init_fail.3603458378
Directory /workspace/217.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/2.otp_ctrl_stress_all.1408910204
Short name T367
Test name
Test status
Simulation time 42308179331 ps
CPU time 262.99 seconds
Started Aug 19 06:15:36 PM PDT 24
Finished Aug 19 06:19:59 PM PDT 24
Peak memory 276120 kb
Host smart-0034dbd6-a877-4025-ace0-880e2b42ea3d
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1408910204 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all.
1408910204
Directory /workspace/2.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/230.otp_ctrl_init_fail.3176354715
Short name T93
Test name
Test status
Simulation time 171262816 ps
CPU time 3.83 seconds
Started Aug 19 06:19:01 PM PDT 24
Finished Aug 19 06:19:05 PM PDT 24
Peak memory 242516 kb
Host smart-2b783a81-a373-4d0b-bdd4-fad2926e9601
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3176354715 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 230.otp_ctrl_init_fail.3176354715
Directory /workspace/230.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/296.otp_ctrl_init_fail.3591735238
Short name T97
Test name
Test status
Simulation time 351864457 ps
CPU time 3.96 seconds
Started Aug 19 06:19:08 PM PDT 24
Finished Aug 19 06:19:12 PM PDT 24
Peak memory 242740 kb
Host smart-4dff6e34-8574-45c9-9cbf-3d66d9121a95
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3591735238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 296.otp_ctrl_init_fail.3591735238
Directory /workspace/296.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/10.otp_ctrl_smoke.471756432
Short name T235
Test name
Test status
Simulation time 1118158760 ps
CPU time 8.75 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:16:14 PM PDT 24
Peak memory 242424 kb
Host smart-d4e8d1cf-f894-48ba-a79b-180f2df022c6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=471756432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_smoke.471756432
Directory /workspace/10.otp_ctrl_smoke/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_aliasing.2186223894
Short name T280
Test name
Test status
Simulation time 206921044 ps
CPU time 6.34 seconds
Started Aug 19 04:46:23 PM PDT 24
Finished Aug 19 04:46:29 PM PDT 24
Peak memory 238532 kb
Host smart-44e70a66-81e8-4978-b9d7-6dcd0d68b400
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2186223894 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_alia
sing.2186223894
Directory /workspace/0.otp_ctrl_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_bit_bash.975965202
Short name T1221
Test name
Test status
Simulation time 513750261 ps
CPU time 9.35 seconds
Started Aug 19 04:46:24 PM PDT 24
Finished Aug 19 04:46:33 PM PDT 24
Peak memory 238464 kb
Host smart-316326a5-24b2-43b6-a939-1d264906844e
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=975965202 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo
n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_bit_b
ash.975965202
Directory /workspace/0.otp_ctrl_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_hw_reset.3931895489
Short name T290
Test name
Test status
Simulation time 129827993 ps
CPU time 1.86 seconds
Started Aug 19 04:46:24 PM PDT 24
Finished Aug 19 04:46:26 PM PDT 24
Peak memory 240600 kb
Host smart-3f732f2c-d97d-460f-975d-cc009094055d
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3931895489 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_hw_r
eset.3931895489
Directory /workspace/0.otp_ctrl_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.4258867203
Short name T1243
Test name
Test status
Simulation time 113032219 ps
CPU time 2.72 seconds
Started Aug 19 04:46:27 PM PDT 24
Finished Aug 19 04:46:30 PM PDT 24
Peak memory 246796 kb
Host smart-c93d1b27-51f5-41fd-a621-72a7d20ac5bb
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4258867203 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 0.otp_ctrl_csr_mem_rw_with_rand_reset.4258867203
Directory /workspace/0.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_intr_test.3699874129
Short name T1180
Test name
Test status
Simulation time 79067440 ps
CPU time 1.4 seconds
Started Aug 19 04:46:24 PM PDT 24
Finished Aug 19 04:46:26 PM PDT 24
Peak memory 229628 kb
Host smart-19c4005c-798a-42ef-bf36-94099979d8be
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3699874129 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_intr_test.3699874129
Directory /workspace/0.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_partial_access.817315947
Short name T1222
Test name
Test status
Simulation time 72758151 ps
CPU time 1.43 seconds
Started Aug 19 04:46:26 PM PDT 24
Finished Aug 19 04:46:27 PM PDT 24
Peak memory 229212 kb
Host smart-c21e01fb-80b9-49ab-ba4a-0c89878d2f64
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=817315947 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_
ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl
_mem_partial_access.817315947
Directory /workspace/0.otp_ctrl_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.30902124
Short name T1178
Test name
Test status
Simulation time 39986601 ps
CPU time 1.31 seconds
Started Aug 19 04:46:22 PM PDT 24
Finished Aug 19 04:46:24 PM PDT 24
Peak memory 229480 kb
Host smart-93334345-13a1-4d9e-9e63-ec0496228115
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=30902124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common
_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_mem_walk.30902124
Directory /workspace/0.otp_ctrl_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_same_csr_outstanding.2116754803
Short name T1246
Test name
Test status
Simulation time 117251651 ps
CPU time 3.06 seconds
Started Aug 19 04:46:24 PM PDT 24
Finished Aug 19 04:46:27 PM PDT 24
Peak memory 238460 kb
Host smart-beac9e46-852e-489e-a465-94bb4bb04464
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2116754803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_c
trl_same_csr_outstanding.2116754803
Directory /workspace/0.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_errors.745492102
Short name T1202
Test name
Test status
Simulation time 78136503 ps
CPU time 5.5 seconds
Started Aug 19 04:46:16 PM PDT 24
Finished Aug 19 04:46:22 PM PDT 24
Peak memory 246264 kb
Host smart-0a7c7cb1-3044-428c-9905-cee3dc973a14
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=745492102 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_errors.745492102
Directory /workspace/0.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_intg_err.1808159661
Short name T333
Test name
Test status
Simulation time 1274277714 ps
CPU time 10.58 seconds
Started Aug 19 04:46:24 PM PDT 24
Finished Aug 19 04:46:34 PM PDT 24
Peak memory 243268 kb
Host smart-3129b384-6a6d-41bf-ba19-9ba9b70a1b27
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1808159661 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_in
tg_err.1808159661
Directory /workspace/0.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_bit_bash.3093442313
Short name T282
Test name
Test status
Simulation time 1964335132 ps
CPU time 6.54 seconds
Started Aug 19 04:46:38 PM PDT 24
Finished Aug 19 04:46:45 PM PDT 24
Peak memory 230352 kb
Host smart-7a1aaa04-827a-44a4-8860-cbc78ea1b2c4
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3093442313 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_bit_
bash.3093442313
Directory /workspace/1.otp_ctrl_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.3301812941
Short name T1263
Test name
Test status
Simulation time 229576630 ps
CPU time 2.27 seconds
Started Aug 19 04:46:25 PM PDT 24
Finished Aug 19 04:46:27 PM PDT 24
Peak memory 238532 kb
Host smart-b8c7bea4-a416-4b6f-b96f-32b37b4c4d5d
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3301812941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_hw_r
eset.3301812941
Directory /workspace/1.otp_ctrl_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_mem_rw_with_rand_reset.80800039
Short name T1224
Test name
Test status
Simulation time 98712457 ps
CPU time 2.87 seconds
Started Aug 19 04:46:32 PM PDT 24
Finished Aug 19 04:46:35 PM PDT 24
Peak memory 246712 kb
Host smart-f0c4f478-a6b1-4ba7-bed8-ebe4829a1076
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=80800039 -assert nopostproc +UVM_TESTNAME=o
tp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -
cm_log /dev/null -cm_name 1.otp_ctrl_csr_mem_rw_with_rand_reset.80800039
Directory /workspace/1.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_rw.3778492753
Short name T1293
Test name
Test status
Simulation time 40990434 ps
CPU time 1.44 seconds
Started Aug 19 04:46:35 PM PDT 24
Finished Aug 19 04:46:36 PM PDT 24
Peak memory 238576 kb
Host smart-286564a8-9635-423e-9ea4-9287ca8e1359
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3778492753 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_rw.3778492753
Directory /workspace/1.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_intr_test.3419251189
Short name T1203
Test name
Test status
Simulation time 149962005 ps
CPU time 1.35 seconds
Started Aug 19 04:46:23 PM PDT 24
Finished Aug 19 04:46:25 PM PDT 24
Peak memory 229488 kb
Host smart-440ade24-9d16-400d-a5e0-2d3a634bcd65
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3419251189 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_intr_test.3419251189
Directory /workspace/1.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_partial_access.3932301660
Short name T1208
Test name
Test status
Simulation time 127977116 ps
CPU time 1.4 seconds
Started Aug 19 04:46:25 PM PDT 24
Finished Aug 19 04:46:26 PM PDT 24
Peak memory 229508 kb
Host smart-80af9fa3-cec0-4dab-b084-a2ecef5d1b19
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3932301660 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp
_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctr
l_mem_partial_access.3932301660
Directory /workspace/1.otp_ctrl_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_walk.1320571622
Short name T1173
Test name
Test status
Simulation time 135608039 ps
CPU time 1.3 seconds
Started Aug 19 04:46:23 PM PDT 24
Finished Aug 19 04:46:25 PM PDT 24
Peak memory 229660 kb
Host smart-0bd3085b-81fa-47d9-ac96-32f4a0292ddd
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1320571622 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_mem_walk
.1320571622
Directory /workspace/1.otp_ctrl_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_same_csr_outstanding.1885362257
Short name T302
Test name
Test status
Simulation time 63581025 ps
CPU time 2.14 seconds
Started Aug 19 04:46:36 PM PDT 24
Finished Aug 19 04:46:38 PM PDT 24
Peak memory 238456 kb
Host smart-a21d3cdd-1fe0-44dd-afdc-75223d542968
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1885362257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_c
trl_same_csr_outstanding.1885362257
Directory /workspace/1.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_errors.2295249528
Short name T1182
Test name
Test status
Simulation time 1427420963 ps
CPU time 6.68 seconds
Started Aug 19 04:46:23 PM PDT 24
Finished Aug 19 04:46:30 PM PDT 24
Peak memory 245904 kb
Host smart-f49d53ba-7d55-41f6-946d-5370c459d4fa
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2295249528 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_errors.2295249528
Directory /workspace/1.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_intg_err.3970478035
Short name T1269
Test name
Test status
Simulation time 700428926 ps
CPU time 9.62 seconds
Started Aug 19 04:46:27 PM PDT 24
Finished Aug 19 04:46:37 PM PDT 24
Peak memory 238600 kb
Host smart-f90dabba-ec34-4206-bf93-9b1ed51206d7
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3970478035 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_in
tg_err.3970478035
Directory /workspace/1.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_mem_rw_with_rand_reset.2256865073
Short name T268
Test name
Test status
Simulation time 1636152881 ps
CPU time 4.07 seconds
Started Aug 19 04:47:01 PM PDT 24
Finished Aug 19 04:47:05 PM PDT 24
Peak memory 246600 kb
Host smart-6c00f1aa-ede3-4d64-adb3-6635610a40e4
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2256865073 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 10.otp_ctrl_csr_mem_rw_with_rand_reset.2256865073
Directory /workspace/10.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_rw.3261629433
Short name T279
Test name
Test status
Simulation time 152342039 ps
CPU time 1.8 seconds
Started Aug 19 04:47:00 PM PDT 24
Finished Aug 19 04:47:02 PM PDT 24
Peak memory 240024 kb
Host smart-ab7a313f-8f1f-40db-885b-2fbb9f64edf0
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3261629433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_rw.3261629433
Directory /workspace/10.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/10.otp_ctrl_intr_test.3110941991
Short name T1189
Test name
Test status
Simulation time 74613636 ps
CPU time 1.49 seconds
Started Aug 19 04:47:00 PM PDT 24
Finished Aug 19 04:47:02 PM PDT 24
Peak memory 229688 kb
Host smart-3307dd1d-ac01-49e5-bca2-36815cc6050d
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3110941991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_intr_test.3110941991
Directory /workspace/10.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/10.otp_ctrl_same_csr_outstanding.3624737566
Short name T1271
Test name
Test status
Simulation time 172822832 ps
CPU time 2.14 seconds
Started Aug 19 04:47:01 PM PDT 24
Finished Aug 19 04:47:03 PM PDT 24
Peak memory 238564 kb
Host smart-52dd96ea-4ce8-418a-bce9-ca74c8ca6398
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3624737566 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_
ctrl_same_csr_outstanding.3624737566
Directory /workspace/10.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.806500527
Short name T1259
Test name
Test status
Simulation time 67748445 ps
CPU time 3.04 seconds
Started Aug 19 04:47:02 PM PDT 24
Finished Aug 19 04:47:05 PM PDT 24
Peak memory 245940 kb
Host smart-bf82f94b-af41-4a88-a5a2-64c796d55d06
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=806500527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_errors.806500527
Directory /workspace/10.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_intg_err.2752982592
Short name T1285
Test name
Test status
Simulation time 1308926356 ps
CPU time 20.51 seconds
Started Aug 19 04:47:02 PM PDT 24
Finished Aug 19 04:47:22 PM PDT 24
Peak memory 243812 kb
Host smart-9273426d-52cc-456f-ba17-2a378ad37305
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2752982592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_i
ntg_err.2752982592
Directory /workspace/10.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_rw.181190376
Short name T1253
Test name
Test status
Simulation time 84964321 ps
CPU time 1.71 seconds
Started Aug 19 04:47:00 PM PDT 24
Finished Aug 19 04:47:02 PM PDT 24
Peak memory 240616 kb
Host smart-2d2a8dff-0291-437a-99f3-36ba87537ec5
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=181190376 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_rw.181190376
Directory /workspace/11.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/11.otp_ctrl_intr_test.2906068072
Short name T1291
Test name
Test status
Simulation time 138742548 ps
CPU time 1.54 seconds
Started Aug 19 04:47:01 PM PDT 24
Finished Aug 19 04:47:03 PM PDT 24
Peak memory 229596 kb
Host smart-9d8b75fe-86fa-4b68-8684-83bf51f5bb2a
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2906068072 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_intr_test.2906068072
Directory /workspace/11.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/11.otp_ctrl_same_csr_outstanding.1529370874
Short name T1287
Test name
Test status
Simulation time 539536788 ps
CPU time 3.46 seconds
Started Aug 19 04:47:00 PM PDT 24
Finished Aug 19 04:47:03 PM PDT 24
Peak memory 238460 kb
Host smart-5ee768c2-3038-452b-8736-f24a3e36b372
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1529370874 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_
ctrl_same_csr_outstanding.1529370874
Directory /workspace/11.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_errors.285326745
Short name T1254
Test name
Test status
Simulation time 139061290 ps
CPU time 4.83 seconds
Started Aug 19 04:47:01 PM PDT 24
Finished Aug 19 04:47:07 PM PDT 24
Peak memory 245832 kb
Host smart-426b8adf-f6d9-4ce2-9506-554af13abc2a
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=285326745 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_errors.285326745
Directory /workspace/11.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_intg_err.2376325923
Short name T340
Test name
Test status
Simulation time 3080187809 ps
CPU time 21.29 seconds
Started Aug 19 04:47:02 PM PDT 24
Finished Aug 19 04:47:24 PM PDT 24
Peak memory 238720 kb
Host smart-6bcea02a-81bf-4787-ae14-bfc07deb4f0c
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2376325923 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_i
ntg_err.2376325923
Directory /workspace/11.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_mem_rw_with_rand_reset.3038616361
Short name T1288
Test name
Test status
Simulation time 183970967 ps
CPU time 2.44 seconds
Started Aug 19 04:47:11 PM PDT 24
Finished Aug 19 04:47:14 PM PDT 24
Peak memory 245448 kb
Host smart-711e317a-b1a2-46d4-ae67-effdd1089019
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3038616361 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 12.otp_ctrl_csr_mem_rw_with_rand_reset.3038616361
Directory /workspace/12.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_rw.1868403261
Short name T1220
Test name
Test status
Simulation time 81902180 ps
CPU time 1.64 seconds
Started Aug 19 04:47:10 PM PDT 24
Finished Aug 19 04:47:12 PM PDT 24
Peak memory 240556 kb
Host smart-19c48cfb-7382-4da3-a210-aee1d79edc07
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1868403261 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_rw.1868403261
Directory /workspace/12.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/12.otp_ctrl_intr_test.4212220428
Short name T1186
Test name
Test status
Simulation time 42058363 ps
CPU time 1.35 seconds
Started Aug 19 04:47:10 PM PDT 24
Finished Aug 19 04:47:12 PM PDT 24
Peak memory 229888 kb
Host smart-81327614-b3b8-4913-97a4-9080d5ebfad9
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4212220428 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_intr_test.4212220428
Directory /workspace/12.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/12.otp_ctrl_same_csr_outstanding.74047324
Short name T1280
Test name
Test status
Simulation time 140339524 ps
CPU time 3.88 seconds
Started Aug 19 04:47:11 PM PDT 24
Finished Aug 19 04:47:15 PM PDT 24
Peak memory 241816 kb
Host smart-80ec57ef-35f8-41f0-97c0-f1a06fb37d8d
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=74047324 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp
_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ct
rl_same_csr_outstanding.74047324
Directory /workspace/12.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_errors.2517238028
Short name T1210
Test name
Test status
Simulation time 1893003301 ps
CPU time 5.47 seconds
Started Aug 19 04:47:01 PM PDT 24
Finished Aug 19 04:47:07 PM PDT 24
Peak memory 245816 kb
Host smart-636abe46-6c9e-42cc-8060-70f13a1a8c38
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2517238028 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_errors.2517238028
Directory /workspace/12.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_intg_err.148511639
Short name T1225
Test name
Test status
Simulation time 1271927551 ps
CPU time 10.58 seconds
Started Aug 19 04:47:10 PM PDT 24
Finished Aug 19 04:47:20 PM PDT 24
Peak memory 238548 kb
Host smart-43c3593c-4857-4798-9219-b49ba97fb62f
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=148511639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co
mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_in
tg_err.148511639
Directory /workspace/12.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_mem_rw_with_rand_reset.3289024476
Short name T1192
Test name
Test status
Simulation time 270758315 ps
CPU time 2.49 seconds
Started Aug 19 04:47:09 PM PDT 24
Finished Aug 19 04:47:11 PM PDT 24
Peak memory 244668 kb
Host smart-9d9085de-0e47-4fe9-ad4b-0edc8b484560
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3289024476 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 13.otp_ctrl_csr_mem_rw_with_rand_reset.3289024476
Directory /workspace/13.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.2693298228
Short name T307
Test name
Test status
Simulation time 121386537 ps
CPU time 1.63 seconds
Started Aug 19 04:47:11 PM PDT 24
Finished Aug 19 04:47:13 PM PDT 24
Peak memory 240428 kb
Host smart-98cf4dea-974e-4e71-8742-fb15b8fdc336
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2693298228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_rw.2693298228
Directory /workspace/13.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.2806013723
Short name T1201
Test name
Test status
Simulation time 575068197 ps
CPU time 1.65 seconds
Started Aug 19 04:47:10 PM PDT 24
Finished Aug 19 04:47:12 PM PDT 24
Peak memory 229592 kb
Host smart-7632b2fb-a84e-4db5-bba6-788028aaf476
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2806013723 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_intr_test.2806013723
Directory /workspace/13.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.3978328766
Short name T1283
Test name
Test status
Simulation time 62160154 ps
CPU time 1.95 seconds
Started Aug 19 04:47:09 PM PDT 24
Finished Aug 19 04:47:11 PM PDT 24
Peak memory 238540 kb
Host smart-2ee4f554-36d8-4c5b-a2c8-16b438f9d799
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3978328766 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_
ctrl_same_csr_outstanding.3978328766
Directory /workspace/13.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_errors.1145257196
Short name T1185
Test name
Test status
Simulation time 175768691 ps
CPU time 6.26 seconds
Started Aug 19 04:47:09 PM PDT 24
Finished Aug 19 04:47:15 PM PDT 24
Peak memory 245856 kb
Host smart-ddb59c3d-58ef-43ae-bb21-61f4f3e726b4
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1145257196 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_errors.1145257196
Directory /workspace/13.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_intg_err.3041672369
Short name T334
Test name
Test status
Simulation time 2553756058 ps
CPU time 11.64 seconds
Started Aug 19 04:47:12 PM PDT 24
Finished Aug 19 04:47:24 PM PDT 24
Peak memory 243872 kb
Host smart-9e10b958-a69d-4a3b-ab36-8005ff0a6ebd
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3041672369 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_i
ntg_err.3041672369
Directory /workspace/13.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_mem_rw_with_rand_reset.918325779
Short name T1223
Test name
Test status
Simulation time 66969644 ps
CPU time 2.18 seconds
Started Aug 19 04:47:12 PM PDT 24
Finished Aug 19 04:47:14 PM PDT 24
Peak memory 243640 kb
Host smart-be33065c-131a-4816-8509-540cdbcb86b7
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=918325779 -assert nopostproc +UVM_TESTNAME=
otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 14.otp_ctrl_csr_mem_rw_with_rand_reset.918325779
Directory /workspace/14.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/14.otp_ctrl_intr_test.3957177060
Short name T1218
Test name
Test status
Simulation time 140363940 ps
CPU time 1.5 seconds
Started Aug 19 04:47:09 PM PDT 24
Finished Aug 19 04:47:11 PM PDT 24
Peak memory 230336 kb
Host smart-6cb63347-ff64-40a5-9607-4e826b197cfb
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3957177060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_intr_test.3957177060
Directory /workspace/14.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/14.otp_ctrl_same_csr_outstanding.3894287844
Short name T1274
Test name
Test status
Simulation time 1045105792 ps
CPU time 3.14 seconds
Started Aug 19 04:47:11 PM PDT 24
Finished Aug 19 04:47:14 PM PDT 24
Peak memory 238492 kb
Host smart-6a16b34f-b9a4-4ec4-9ae9-8a5206dc14db
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3894287844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_
ctrl_same_csr_outstanding.3894287844
Directory /workspace/14.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_errors.4124648200
Short name T1191
Test name
Test status
Simulation time 114901130 ps
CPU time 3.85 seconds
Started Aug 19 04:47:12 PM PDT 24
Finished Aug 19 04:47:16 PM PDT 24
Peak memory 246576 kb
Host smart-0317bc3c-9c1c-4b8c-9685-1440f14dedeb
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4124648200 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_errors.4124648200
Directory /workspace/14.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_intg_err.4253298262
Short name T1295
Test name
Test status
Simulation time 1306873219 ps
CPU time 11.09 seconds
Started Aug 19 04:47:10 PM PDT 24
Finished Aug 19 04:47:21 PM PDT 24
Peak memory 243196 kb
Host smart-deff2268-1103-4862-94af-cd100d94e17f
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4253298262 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_i
ntg_err.4253298262
Directory /workspace/14.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_mem_rw_with_rand_reset.3894425678
Short name T1212
Test name
Test status
Simulation time 169637734 ps
CPU time 2.26 seconds
Started Aug 19 04:47:09 PM PDT 24
Finished Aug 19 04:47:11 PM PDT 24
Peak memory 238720 kb
Host smart-5f2c3f1e-3e35-4743-87b8-2f7e4c2ff1fd
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3894425678 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 15.otp_ctrl_csr_mem_rw_with_rand_reset.3894425678
Directory /workspace/15.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_rw.910399968
Short name T295
Test name
Test status
Simulation time 45413124 ps
CPU time 1.75 seconds
Started Aug 19 04:47:11 PM PDT 24
Finished Aug 19 04:47:13 PM PDT 24
Peak memory 240516 kb
Host smart-fa593928-24a7-4943-8dc6-ed1a667d94fe
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=910399968 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_rw.910399968
Directory /workspace/15.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/15.otp_ctrl_intr_test.1973507470
Short name T1240
Test name
Test status
Simulation time 45529946 ps
CPU time 1.39 seconds
Started Aug 19 04:47:09 PM PDT 24
Finished Aug 19 04:47:11 PM PDT 24
Peak memory 230300 kb
Host smart-c25dea1f-c280-45ff-add2-dcf384b8e5c7
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1973507470 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_intr_test.1973507470
Directory /workspace/15.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/15.otp_ctrl_same_csr_outstanding.1287704648
Short name T1289
Test name
Test status
Simulation time 72009765 ps
CPU time 2.3 seconds
Started Aug 19 04:47:09 PM PDT 24
Finished Aug 19 04:47:12 PM PDT 24
Peak memory 241456 kb
Host smart-b23a18c4-be89-443e-ac8f-59532e2f1e04
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1287704648 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_
ctrl_same_csr_outstanding.1287704648
Directory /workspace/15.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_errors.3360991866
Short name T1198
Test name
Test status
Simulation time 72942789 ps
CPU time 4.88 seconds
Started Aug 19 04:47:11 PM PDT 24
Finished Aug 19 04:47:16 PM PDT 24
Peak memory 246120 kb
Host smart-9f6a1084-faed-4528-8261-ff0bd5bb0fa9
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3360991866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_errors.3360991866
Directory /workspace/15.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_mem_rw_with_rand_reset.3710771976
Short name T358
Test name
Test status
Simulation time 144010663 ps
CPU time 2.46 seconds
Started Aug 19 04:47:12 PM PDT 24
Finished Aug 19 04:47:15 PM PDT 24
Peak memory 246688 kb
Host smart-8a056c63-4ef2-4464-9d33-91e5ead78dcf
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3710771976 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 16.otp_ctrl_csr_mem_rw_with_rand_reset.3710771976
Directory /workspace/16.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_rw.1650258020
Short name T294
Test name
Test status
Simulation time 92965659 ps
CPU time 1.54 seconds
Started Aug 19 04:47:10 PM PDT 24
Finished Aug 19 04:47:12 PM PDT 24
Peak memory 238520 kb
Host smart-090bf20f-ca29-450b-8e28-fa5d1fc0d924
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1650258020 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_rw.1650258020
Directory /workspace/16.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/16.otp_ctrl_intr_test.2547370106
Short name T1261
Test name
Test status
Simulation time 132892504 ps
CPU time 1.36 seconds
Started Aug 19 04:47:08 PM PDT 24
Finished Aug 19 04:47:10 PM PDT 24
Peak memory 229916 kb
Host smart-ee369384-e05b-4018-98b4-4623e48ef98f
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2547370106 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_intr_test.2547370106
Directory /workspace/16.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/16.otp_ctrl_same_csr_outstanding.494752930
Short name T303
Test name
Test status
Simulation time 677455752 ps
CPU time 2.18 seconds
Started Aug 19 04:47:11 PM PDT 24
Finished Aug 19 04:47:14 PM PDT 24
Peak memory 241548 kb
Host smart-88018f87-dea4-4889-a9b9-9e9c7acee29a
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=494752930 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot
p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_c
trl_same_csr_outstanding.494752930
Directory /workspace/16.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_errors.2417079520
Short name T1216
Test name
Test status
Simulation time 50785483 ps
CPU time 2.82 seconds
Started Aug 19 04:47:11 PM PDT 24
Finished Aug 19 04:47:14 PM PDT 24
Peak memory 245716 kb
Host smart-aaf3f058-5cdd-4daa-ac0a-b175df7b1fef
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2417079520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_errors.2417079520
Directory /workspace/16.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_intg_err.2788565407
Short name T1248
Test name
Test status
Simulation time 2564102149 ps
CPU time 20.01 seconds
Started Aug 19 04:47:11 PM PDT 24
Finished Aug 19 04:47:31 PM PDT 24
Peak memory 244164 kb
Host smart-c5aa2c35-fc83-4c26-85f5-13234d0f3f7d
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2788565407 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_i
ntg_err.2788565407
Directory /workspace/16.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_mem_rw_with_rand_reset.1315263995
Short name T1232
Test name
Test status
Simulation time 153629637 ps
CPU time 2.12 seconds
Started Aug 19 04:47:20 PM PDT 24
Finished Aug 19 04:47:23 PM PDT 24
Peak memory 244428 kb
Host smart-502d5387-be62-4975-9f5c-965df73f0a6c
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1315263995 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 17.otp_ctrl_csr_mem_rw_with_rand_reset.1315263995
Directory /workspace/17.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_rw.993097635
Short name T281
Test name
Test status
Simulation time 43885958 ps
CPU time 1.59 seconds
Started Aug 19 04:47:24 PM PDT 24
Finished Aug 19 04:47:26 PM PDT 24
Peak memory 240544 kb
Host smart-595e2976-e71c-41b4-b060-5fc4d9d78e89
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=993097635 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_rw.993097635
Directory /workspace/17.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/17.otp_ctrl_intr_test.2214254141
Short name T1195
Test name
Test status
Simulation time 553488828 ps
CPU time 1.67 seconds
Started Aug 19 04:47:22 PM PDT 24
Finished Aug 19 04:47:24 PM PDT 24
Peak memory 229892 kb
Host smart-fd5da5cf-e6c3-4d97-b7c9-1c285c82eb62
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2214254141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_intr_test.2214254141
Directory /workspace/17.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/17.otp_ctrl_same_csr_outstanding.2714508866
Short name T269
Test name
Test status
Simulation time 137555152 ps
CPU time 2.38 seconds
Started Aug 19 04:47:22 PM PDT 24
Finished Aug 19 04:47:25 PM PDT 24
Peak memory 238496 kb
Host smart-4f845e4c-0b2f-439e-98e5-d2deb7e35698
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2714508866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_
ctrl_same_csr_outstanding.2714508866
Directory /workspace/17.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_errors.3171138968
Short name T1172
Test name
Test status
Simulation time 181473341 ps
CPU time 3.97 seconds
Started Aug 19 04:47:09 PM PDT 24
Finished Aug 19 04:47:13 PM PDT 24
Peak memory 245536 kb
Host smart-097f4f61-f143-421c-bac3-214c8e284d0f
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3171138968 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_errors.3171138968
Directory /workspace/17.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_mem_rw_with_rand_reset.3342594343
Short name T1226
Test name
Test status
Simulation time 1711271990 ps
CPU time 3.41 seconds
Started Aug 19 04:47:19 PM PDT 24
Finished Aug 19 04:47:23 PM PDT 24
Peak memory 246696 kb
Host smart-017d7ddf-790c-4598-8765-91d36d8fdba7
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3342594343 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 18.otp_ctrl_csr_mem_rw_with_rand_reset.3342594343
Directory /workspace/18.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.3445735427
Short name T278
Test name
Test status
Simulation time 606104369 ps
CPU time 2.48 seconds
Started Aug 19 04:47:22 PM PDT 24
Finished Aug 19 04:47:25 PM PDT 24
Peak memory 240340 kb
Host smart-d58c633b-4879-4341-91af-719d9d690488
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3445735427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_rw.3445735427
Directory /workspace/18.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.4284104173
Short name T1275
Test name
Test status
Simulation time 552322973 ps
CPU time 1.75 seconds
Started Aug 19 04:47:26 PM PDT 24
Finished Aug 19 04:47:28 PM PDT 24
Peak memory 230328 kb
Host smart-bd6aa8cf-4671-42e5-913d-941498f0566a
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4284104173 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_intr_test.4284104173
Directory /workspace/18.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/18.otp_ctrl_same_csr_outstanding.207400862
Short name T284
Test name
Test status
Simulation time 49500389 ps
CPU time 2.04 seconds
Started Aug 19 04:47:21 PM PDT 24
Finished Aug 19 04:47:23 PM PDT 24
Peak memory 238436 kb
Host smart-25bf20b3-6a04-4763-a789-37d30c6853b9
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=207400862 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot
p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_c
trl_same_csr_outstanding.207400862
Directory /workspace/18.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_errors.2079254739
Short name T1286
Test name
Test status
Simulation time 67962775 ps
CPU time 3.63 seconds
Started Aug 19 04:47:22 PM PDT 24
Finished Aug 19 04:47:25 PM PDT 24
Peak memory 246368 kb
Host smart-4084d8cc-3709-4d54-a25b-a22ee39e8fca
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2079254739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_errors.2079254739
Directory /workspace/18.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_mem_rw_with_rand_reset.832883112
Short name T1292
Test name
Test status
Simulation time 75619611 ps
CPU time 2.12 seconds
Started Aug 19 04:47:23 PM PDT 24
Finished Aug 19 04:47:25 PM PDT 24
Peak memory 244076 kb
Host smart-0bacd826-d5ac-4147-a49e-6b80951ea233
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=832883112 -assert nopostproc +UVM_TESTNAME=
otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 19.otp_ctrl_csr_mem_rw_with_rand_reset.832883112
Directory /workspace/19.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_rw.712868403
Short name T1278
Test name
Test status
Simulation time 52684238 ps
CPU time 1.59 seconds
Started Aug 19 04:47:27 PM PDT 24
Finished Aug 19 04:47:28 PM PDT 24
Peak memory 240292 kb
Host smart-890cf62b-f418-4c08-a456-28f873c72e26
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=712868403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_rw.712868403
Directory /workspace/19.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.2498935768
Short name T1242
Test name
Test status
Simulation time 78244731 ps
CPU time 1.56 seconds
Started Aug 19 04:47:21 PM PDT 24
Finished Aug 19 04:47:23 PM PDT 24
Peak memory 229924 kb
Host smart-b55821a8-9c8a-4d0d-be89-9411d827a489
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2498935768 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_intr_test.2498935768
Directory /workspace/19.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/19.otp_ctrl_same_csr_outstanding.1377934606
Short name T305
Test name
Test status
Simulation time 218382758 ps
CPU time 2.56 seconds
Started Aug 19 04:47:21 PM PDT 24
Finished Aug 19 04:47:24 PM PDT 24
Peak memory 238460 kb
Host smart-36cdbb65-28e3-4f9d-90f1-c8ccb2742ed9
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1377934606 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_
ctrl_same_csr_outstanding.1377934606
Directory /workspace/19.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_errors.3377263091
Short name T1204
Test name
Test status
Simulation time 863125914 ps
CPU time 4.57 seconds
Started Aug 19 04:47:22 PM PDT 24
Finished Aug 19 04:47:27 PM PDT 24
Peak memory 245280 kb
Host smart-03132b31-30c1-4b01-b34e-a254cb49238b
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3377263091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_errors.3377263091
Directory /workspace/19.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_intg_err.1701805124
Short name T339
Test name
Test status
Simulation time 1253301028 ps
CPU time 11.83 seconds
Started Aug 19 04:47:20 PM PDT 24
Finished Aug 19 04:47:32 PM PDT 24
Peak memory 243404 kb
Host smart-01799463-4fe1-4a86-8287-fb496144a58a
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1701805124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_i
ntg_err.1701805124
Directory /workspace/19.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.165905681
Short name T299
Test name
Test status
Simulation time 844966622 ps
CPU time 4.05 seconds
Started Aug 19 04:46:34 PM PDT 24
Finished Aug 19 04:46:38 PM PDT 24
Peak memory 238504 kb
Host smart-3880a2c5-a9a6-4f02-866d-85025db7998d
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=165905681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo
n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_alias
ing.165905681
Directory /workspace/2.otp_ctrl_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_bit_bash.2154768095
Short name T1215
Test name
Test status
Simulation time 3067570789 ps
CPU time 9.01 seconds
Started Aug 19 04:46:34 PM PDT 24
Finished Aug 19 04:46:44 PM PDT 24
Peak memory 238616 kb
Host smart-1746a5af-2c7d-4ea7-8c41-0aa9cdcefc9f
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2154768095 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_bit_
bash.2154768095
Directory /workspace/2.otp_ctrl_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_hw_reset.3937755520
Short name T1267
Test name
Test status
Simulation time 65001012 ps
CPU time 1.89 seconds
Started Aug 19 04:46:31 PM PDT 24
Finished Aug 19 04:46:33 PM PDT 24
Peak memory 240244 kb
Host smart-a52f4f64-7376-4799-9afb-475d42874ca8
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3937755520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_hw_r
eset.3937755520
Directory /workspace/2.otp_ctrl_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_mem_rw_with_rand_reset.488478629
Short name T1236
Test name
Test status
Simulation time 95244547 ps
CPU time 2.46 seconds
Started Aug 19 04:46:32 PM PDT 24
Finished Aug 19 04:46:35 PM PDT 24
Peak memory 245516 kb
Host smart-496a363b-ff1d-4349-9e60-ee9d0d352278
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=488478629 -assert nopostproc +UVM_TESTNAME=
otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 2.otp_ctrl_csr_mem_rw_with_rand_reset.488478629
Directory /workspace/2.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_rw.14497598
Short name T297
Test name
Test status
Simulation time 68856428 ps
CPU time 1.55 seconds
Started Aug 19 04:46:33 PM PDT 24
Finished Aug 19 04:46:35 PM PDT 24
Peak memory 238536 kb
Host smart-d4068041-f94f-41d9-8440-356c24c50f82
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=14497598 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_rw.14497598
Directory /workspace/2.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.4092818962
Short name T1247
Test name
Test status
Simulation time 47324270 ps
CPU time 1.47 seconds
Started Aug 19 04:46:34 PM PDT 24
Finished Aug 19 04:46:35 PM PDT 24
Peak memory 230264 kb
Host smart-38ad9b1c-2237-4089-8460-aebe425acd2f
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4092818962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_intr_test.4092818962
Directory /workspace/2.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_partial_access.1994581975
Short name T1171
Test name
Test status
Simulation time 129571915 ps
CPU time 1.51 seconds
Started Aug 19 04:46:31 PM PDT 24
Finished Aug 19 04:46:33 PM PDT 24
Peak memory 230148 kb
Host smart-63e8d707-d05d-40c7-aa29-c25eef2ad46c
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1994581975 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp
_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctr
l_mem_partial_access.1994581975
Directory /workspace/2.otp_ctrl_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_walk.1999830459
Short name T1187
Test name
Test status
Simulation time 532742373 ps
CPU time 2.08 seconds
Started Aug 19 04:46:33 PM PDT 24
Finished Aug 19 04:46:35 PM PDT 24
Peak memory 229392 kb
Host smart-61dbd753-de30-4b7b-a1c7-3d9e099aebc7
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1999830459 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_mem_walk
.1999830459
Directory /workspace/2.otp_ctrl_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_same_csr_outstanding.1452102063
Short name T1266
Test name
Test status
Simulation time 111526066 ps
CPU time 2.32 seconds
Started Aug 19 04:46:38 PM PDT 24
Finished Aug 19 04:46:40 PM PDT 24
Peak memory 238472 kb
Host smart-86c8826b-afca-42d6-b620-1396dbb997cd
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1452102063 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_c
trl_same_csr_outstanding.1452102063
Directory /workspace/2.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_errors.1741118885
Short name T1205
Test name
Test status
Simulation time 74032594 ps
CPU time 5.12 seconds
Started Aug 19 04:46:33 PM PDT 24
Finished Aug 19 04:46:38 PM PDT 24
Peak memory 245788 kb
Host smart-2ccc2db3-f083-4479-85fc-e6ba5209326e
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1741118885 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_errors.1741118885
Directory /workspace/2.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_intg_err.15399133
Short name T342
Test name
Test status
Simulation time 2508603650 ps
CPU time 9.98 seconds
Started Aug 19 04:46:38 PM PDT 24
Finished Aug 19 04:46:48 PM PDT 24
Peak memory 238820 kb
Host smart-693897be-a5c9-4d78-84f8-66e66d93346b
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=15399133 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_intg
_err.15399133
Directory /workspace/2.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/20.otp_ctrl_intr_test.2261123351
Short name T1265
Test name
Test status
Simulation time 39008013 ps
CPU time 1.4 seconds
Started Aug 19 04:47:23 PM PDT 24
Finished Aug 19 04:47:24 PM PDT 24
Peak memory 229608 kb
Host smart-d95e9522-863d-49b0-935e-2b9401c4ba01
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2261123351 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_intr_test.2261123351
Directory /workspace/20.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/21.otp_ctrl_intr_test.3978679878
Short name T1190
Test name
Test status
Simulation time 45024582 ps
CPU time 1.41 seconds
Started Aug 19 04:47:20 PM PDT 24
Finished Aug 19 04:47:22 PM PDT 24
Peak memory 230344 kb
Host smart-5f0d0bab-5375-4fd6-8931-7f951d52914d
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3978679878 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_intr_test.3978679878
Directory /workspace/21.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/22.otp_ctrl_intr_test.3638138683
Short name T1174
Test name
Test status
Simulation time 41982833 ps
CPU time 1.45 seconds
Started Aug 19 04:47:24 PM PDT 24
Finished Aug 19 04:47:26 PM PDT 24
Peak memory 229940 kb
Host smart-2b3813d5-f338-446b-9ac5-3aa0d8b46df7
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3638138683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_intr_test.3638138683
Directory /workspace/22.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/23.otp_ctrl_intr_test.1859998450
Short name T1177
Test name
Test status
Simulation time 148936193 ps
CPU time 1.5 seconds
Started Aug 19 04:47:22 PM PDT 24
Finished Aug 19 04:47:24 PM PDT 24
Peak memory 229920 kb
Host smart-f6741d78-80c8-49c3-8fbd-66d3390f8794
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1859998450 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_intr_test.1859998450
Directory /workspace/23.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/24.otp_ctrl_intr_test.1712565811
Short name T1284
Test name
Test status
Simulation time 141447948 ps
CPU time 1.6 seconds
Started Aug 19 04:47:27 PM PDT 24
Finished Aug 19 04:47:28 PM PDT 24
Peak memory 229816 kb
Host smart-1969aa94-7dfb-4127-9c4e-927d86a3aaa8
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1712565811 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_intr_test.1712565811
Directory /workspace/24.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.2521046558
Short name T1238
Test name
Test status
Simulation time 136208935 ps
CPU time 1.59 seconds
Started Aug 19 04:47:28 PM PDT 24
Finished Aug 19 04:47:30 PM PDT 24
Peak memory 229868 kb
Host smart-b4817bde-1609-446f-9024-9b612be55719
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2521046558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_intr_test.2521046558
Directory /workspace/25.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/26.otp_ctrl_intr_test.984955637
Short name T1249
Test name
Test status
Simulation time 78939117 ps
CPU time 1.5 seconds
Started Aug 19 04:47:23 PM PDT 24
Finished Aug 19 04:47:25 PM PDT 24
Peak memory 230348 kb
Host smart-7a734748-b3b1-4603-b9c5-8d4762051b1d
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=984955637 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_intr_test.984955637
Directory /workspace/26.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/27.otp_ctrl_intr_test.176778623
Short name T1239
Test name
Test status
Simulation time 48185919 ps
CPU time 1.5 seconds
Started Aug 19 04:47:24 PM PDT 24
Finished Aug 19 04:47:25 PM PDT 24
Peak memory 229664 kb
Host smart-7697e5ef-8493-4c08-b11f-fefe827a262a
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=176778623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_intr_test.176778623
Directory /workspace/27.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/28.otp_ctrl_intr_test.451272500
Short name T1179
Test name
Test status
Simulation time 154454501 ps
CPU time 1.48 seconds
Started Aug 19 04:47:27 PM PDT 24
Finished Aug 19 04:47:28 PM PDT 24
Peak memory 230324 kb
Host smart-b0f56510-6b5a-4894-ba8c-162664ff52b5
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=451272500 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_intr_test.451272500
Directory /workspace/28.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/29.otp_ctrl_intr_test.3594424439
Short name T1234
Test name
Test status
Simulation time 77934366 ps
CPU time 1.39 seconds
Started Aug 19 04:47:23 PM PDT 24
Finished Aug 19 04:47:25 PM PDT 24
Peak memory 229584 kb
Host smart-9d2d61da-0655-4c46-91c1-0ca3108a40b0
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3594424439 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_intr_test.3594424439
Directory /workspace/29.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_aliasing.2536297217
Short name T291
Test name
Test status
Simulation time 653555098 ps
CPU time 7.06 seconds
Started Aug 19 04:46:44 PM PDT 24
Finished Aug 19 04:46:51 PM PDT 24
Peak memory 238524 kb
Host smart-6b3a1b9a-82c8-44a9-86d3-3d0c4b727369
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2536297217 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_alia
sing.2536297217
Directory /workspace/3.otp_ctrl_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_bit_bash.2824858612
Short name T309
Test name
Test status
Simulation time 499012817 ps
CPU time 6.73 seconds
Started Aug 19 04:46:43 PM PDT 24
Finished Aug 19 04:46:50 PM PDT 24
Peak memory 238452 kb
Host smart-03a7c1cc-3c67-49c7-96fb-4cd677a1f472
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2824858612 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_bit_
bash.2824858612
Directory /workspace/3.otp_ctrl_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_hw_reset.2579653809
Short name T276
Test name
Test status
Simulation time 183434907 ps
CPU time 2.28 seconds
Started Aug 19 04:46:34 PM PDT 24
Finished Aug 19 04:46:36 PM PDT 24
Peak memory 238532 kb
Host smart-92fdf955-c85a-41b6-8d0f-1f55b541fa21
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2579653809 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_hw_r
eset.2579653809
Directory /workspace/3.otp_ctrl_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.412967206
Short name T1264
Test name
Test status
Simulation time 101419124 ps
CPU time 3.29 seconds
Started Aug 19 04:46:44 PM PDT 24
Finished Aug 19 04:46:48 PM PDT 24
Peak memory 245940 kb
Host smart-bf90e857-4760-4e9f-8f50-694df6d6a556
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=412967206 -assert nopostproc +UVM_TESTNAME=
otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 3.otp_ctrl_csr_mem_rw_with_rand_reset.412967206
Directory /workspace/3.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_rw.1922080023
Short name T1250
Test name
Test status
Simulation time 75252212 ps
CPU time 1.74 seconds
Started Aug 19 04:46:42 PM PDT 24
Finished Aug 19 04:46:44 PM PDT 24
Peak memory 238468 kb
Host smart-5f5842dc-afa3-41d5-92ce-b5b7fe4097f7
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1922080023 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_rw.1922080023
Directory /workspace/3.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_intr_test.3958615945
Short name T1270
Test name
Test status
Simulation time 134627884 ps
CPU time 1.47 seconds
Started Aug 19 04:46:34 PM PDT 24
Finished Aug 19 04:46:35 PM PDT 24
Peak memory 230344 kb
Host smart-9c20ce5a-3179-46d8-8e68-911f7e015dab
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3958615945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_intr_test.3958615945
Directory /workspace/3.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_partial_access.1696974639
Short name T1237
Test name
Test status
Simulation time 69169468 ps
CPU time 1.38 seconds
Started Aug 19 04:46:35 PM PDT 24
Finished Aug 19 04:46:36 PM PDT 24
Peak memory 229508 kb
Host smart-c8b21cd5-689a-4928-94df-441816206173
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1696974639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp
_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctr
l_mem_partial_access.1696974639
Directory /workspace/3.otp_ctrl_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_walk.1643604302
Short name T1207
Test name
Test status
Simulation time 90719230 ps
CPU time 1.34 seconds
Started Aug 19 04:46:34 PM PDT 24
Finished Aug 19 04:46:35 PM PDT 24
Peak memory 229636 kb
Host smart-1b934e7a-46fa-4ae9-b3b6-07363ad926ce
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1643604302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_mem_walk
.1643604302
Directory /workspace/3.otp_ctrl_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_same_csr_outstanding.720019722
Short name T1230
Test name
Test status
Simulation time 72496426 ps
CPU time 2.13 seconds
Started Aug 19 04:46:44 PM PDT 24
Finished Aug 19 04:46:46 PM PDT 24
Peak memory 238484 kb
Host smart-4b9005ee-4188-4fe5-8a7e-6e42b964c795
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=720019722 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot
p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ct
rl_same_csr_outstanding.720019722
Directory /workspace/3.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.121992562
Short name T1290
Test name
Test status
Simulation time 2773881476 ps
CPU time 9.66 seconds
Started Aug 19 04:46:33 PM PDT 24
Finished Aug 19 04:46:42 PM PDT 24
Peak memory 246004 kb
Host smart-e2ea8c99-ed6d-4c58-9840-dc36132e60c5
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=121992562 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_errors.121992562
Directory /workspace/3.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_intg_err.2416991431
Short name T338
Test name
Test status
Simulation time 1382680140 ps
CPU time 19.68 seconds
Started Aug 19 04:46:34 PM PDT 24
Finished Aug 19 04:46:54 PM PDT 24
Peak memory 238620 kb
Host smart-5c9afe8d-c557-4c02-bc27-a5f23aaffa98
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2416991431 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_in
tg_err.2416991431
Directory /workspace/3.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/30.otp_ctrl_intr_test.3337734246
Short name T1255
Test name
Test status
Simulation time 129996505 ps
CPU time 1.46 seconds
Started Aug 19 04:47:26 PM PDT 24
Finished Aug 19 04:47:28 PM PDT 24
Peak memory 229680 kb
Host smart-1e2d83d7-3d59-45a2-8c8a-27b36a5b00f7
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3337734246 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_intr_test.3337734246
Directory /workspace/30.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/31.otp_ctrl_intr_test.3669629740
Short name T1260
Test name
Test status
Simulation time 49540221 ps
CPU time 1.6 seconds
Started Aug 19 04:47:22 PM PDT 24
Finished Aug 19 04:47:24 PM PDT 24
Peak memory 229568 kb
Host smart-52be831c-6fa2-47ce-8746-3a25b8012bcd
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3669629740 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_intr_test.3669629740
Directory /workspace/31.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/32.otp_ctrl_intr_test.3835571291
Short name T1272
Test name
Test status
Simulation time 59345159 ps
CPU time 1.54 seconds
Started Aug 19 04:47:27 PM PDT 24
Finished Aug 19 04:47:28 PM PDT 24
Peak memory 229848 kb
Host smart-5142a0a0-cebc-4860-ab97-ea12c85b7021
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3835571291 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_intr_test.3835571291
Directory /workspace/32.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/33.otp_ctrl_intr_test.1903302266
Short name T1219
Test name
Test status
Simulation time 72276513 ps
CPU time 1.4 seconds
Started Aug 19 04:47:31 PM PDT 24
Finished Aug 19 04:47:33 PM PDT 24
Peak memory 229884 kb
Host smart-f896e467-a61b-493e-9db3-5938bd8a7c7e
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1903302266 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_intr_test.1903302266
Directory /workspace/33.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/34.otp_ctrl_intr_test.2129641878
Short name T1282
Test name
Test status
Simulation time 85814069 ps
CPU time 1.36 seconds
Started Aug 19 04:47:28 PM PDT 24
Finished Aug 19 04:47:29 PM PDT 24
Peak memory 229852 kb
Host smart-d962e823-abfb-430a-9ea9-3d12f856c57a
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2129641878 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_intr_test.2129641878
Directory /workspace/34.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.3323819969
Short name T1258
Test name
Test status
Simulation time 152838061 ps
CPU time 1.4 seconds
Started Aug 19 04:47:25 PM PDT 24
Finished Aug 19 04:47:27 PM PDT 24
Peak memory 229608 kb
Host smart-e043b30d-2f06-4b60-8e05-ea91dea5b58b
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3323819969 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_intr_test.3323819969
Directory /workspace/35.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/36.otp_ctrl_intr_test.2842734896
Short name T1181
Test name
Test status
Simulation time 53009005 ps
CPU time 1.44 seconds
Started Aug 19 04:47:28 PM PDT 24
Finished Aug 19 04:47:30 PM PDT 24
Peak memory 229880 kb
Host smart-87a76f92-09da-4e43-b7b7-1c4a365f8718
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2842734896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_intr_test.2842734896
Directory /workspace/36.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/37.otp_ctrl_intr_test.3889798119
Short name T1229
Test name
Test status
Simulation time 40397069 ps
CPU time 1.38 seconds
Started Aug 19 04:47:29 PM PDT 24
Finished Aug 19 04:47:30 PM PDT 24
Peak memory 230340 kb
Host smart-f011ef1c-2386-4f30-82bd-1d952b5b3225
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3889798119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_intr_test.3889798119
Directory /workspace/37.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/38.otp_ctrl_intr_test.4220235031
Short name T1209
Test name
Test status
Simulation time 38354226 ps
CPU time 1.5 seconds
Started Aug 19 04:47:27 PM PDT 24
Finished Aug 19 04:47:29 PM PDT 24
Peak memory 229896 kb
Host smart-742545cf-b268-48dd-a09b-7e1af2f0dbc7
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4220235031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_intr_test.4220235031
Directory /workspace/38.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/39.otp_ctrl_intr_test.3852721368
Short name T1206
Test name
Test status
Simulation time 69289906 ps
CPU time 1.46 seconds
Started Aug 19 04:47:29 PM PDT 24
Finished Aug 19 04:47:31 PM PDT 24
Peak memory 229880 kb
Host smart-2bb34478-23e7-4f46-98c1-e99f37768621
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3852721368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_intr_test.3852721368
Directory /workspace/39.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_aliasing.4289232908
Short name T308
Test name
Test status
Simulation time 81511567 ps
CPU time 4.69 seconds
Started Aug 19 04:46:42 PM PDT 24
Finished Aug 19 04:46:47 PM PDT 24
Peak memory 238480 kb
Host smart-a9e21328-5048-4980-b9f8-0b686e5c3383
User root
Command /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4289232908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_alia
sing.4289232908
Directory /workspace/4.otp_ctrl_csr_aliasing/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_bit_bash.1616036757
Short name T283
Test name
Test status
Simulation time 85530592 ps
CPU time 3.95 seconds
Started Aug 19 04:46:45 PM PDT 24
Finished Aug 19 04:46:49 PM PDT 24
Peak memory 238540 kb
Host smart-bd47df6d-24ff-4997-9709-f7437f6105e7
User root
Command /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1616036757 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_bit_
bash.1616036757
Directory /workspace/4.otp_ctrl_csr_bit_bash/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_hw_reset.1464227844
Short name T292
Test name
Test status
Simulation time 131136650 ps
CPU time 1.95 seconds
Started Aug 19 04:46:44 PM PDT 24
Finished Aug 19 04:46:46 PM PDT 24
Peak memory 238520 kb
Host smart-b9fee054-3463-4825-84ea-78c84deeca54
User root
Command /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1464227844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm
on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_hw_r
eset.1464227844
Directory /workspace/4.otp_ctrl_csr_hw_reset/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_mem_rw_with_rand_reset.3403767648
Short name T1231
Test name
Test status
Simulation time 403643710 ps
CPU time 3.14 seconds
Started Aug 19 04:46:51 PM PDT 24
Finished Aug 19 04:46:55 PM PDT 24
Peak memory 246708 kb
Host smart-03118101-72e2-48be-b6ae-cef182531d19
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3403767648 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 4.otp_ctrl_csr_mem_rw_with_rand_reset.3403767648
Directory /workspace/4.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_rw.3765627905
Short name T1252
Test name
Test status
Simulation time 129956864 ps
CPU time 1.74 seconds
Started Aug 19 04:46:43 PM PDT 24
Finished Aug 19 04:46:44 PM PDT 24
Peak memory 240560 kb
Host smart-e1156798-a1f8-4c44-b75c-286d3651f658
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3765627905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_rw.3765627905
Directory /workspace/4.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_intr_test.2793464265
Short name T1244
Test name
Test status
Simulation time 45321931 ps
CPU time 1.45 seconds
Started Aug 19 04:46:45 PM PDT 24
Finished Aug 19 04:46:47 PM PDT 24
Peak memory 229644 kb
Host smart-9e6de055-269e-4e2b-8281-9e3ed0184b27
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2793464265 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_intr_test.2793464265
Directory /workspace/4.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_partial_access.3466224468
Short name T1241
Test name
Test status
Simulation time 70291369 ps
CPU time 1.38 seconds
Started Aug 19 04:46:46 PM PDT 24
Finished Aug 19 04:46:47 PM PDT 24
Peak memory 229224 kb
Host smart-79d4c3f8-2ebb-48ef-bc96-ad9d6ed22804
User root
Command /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli
-do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3466224468 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp
_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctr
l_mem_partial_access.3466224468
Directory /workspace/4.otp_ctrl_mem_partial_access/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_walk.441431404
Short name T1214
Test name
Test status
Simulation time 86412418 ps
CPU time 1.38 seconds
Started Aug 19 04:46:47 PM PDT 24
Finished Aug 19 04:46:48 PM PDT 24
Peak memory 230332 kb
Host smart-86254449-a55f-4d64-880a-316773e9223b
User root
Command /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work
space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=441431404 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo
n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_mem_walk.
441431404
Directory /workspace/4.otp_ctrl_mem_walk/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_same_csr_outstanding.3210467896
Short name T1279
Test name
Test status
Simulation time 71395722 ps
CPU time 2.36 seconds
Started Aug 19 04:46:45 PM PDT 24
Finished Aug 19 04:46:47 PM PDT 24
Peak memory 241440 kb
Host smart-6391bf62-c114-4216-b4cf-537f15ddea7a
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3210467896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_c
trl_same_csr_outstanding.3210467896
Directory /workspace/4.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_errors.4254071372
Short name T1262
Test name
Test status
Simulation time 206125387 ps
CPU time 4.09 seconds
Started Aug 19 04:46:42 PM PDT 24
Finished Aug 19 04:46:46 PM PDT 24
Peak memory 238804 kb
Host smart-7eb46c16-4955-486b-a64c-29b27b5e43eb
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4254071372 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_errors.4254071372
Directory /workspace/4.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.4257438397
Short name T266
Test name
Test status
Simulation time 925081905 ps
CPU time 10.26 seconds
Started Aug 19 04:46:41 PM PDT 24
Finished Aug 19 04:46:51 PM PDT 24
Peak memory 238524 kb
Host smart-e1ec5cb6-4433-48be-88f4-c9f15963e818
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4257438397 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_in
tg_err.4257438397
Directory /workspace/4.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/40.otp_ctrl_intr_test.577664614
Short name T1199
Test name
Test status
Simulation time 45332296 ps
CPU time 1.47 seconds
Started Aug 19 04:47:28 PM PDT 24
Finished Aug 19 04:47:29 PM PDT 24
Peak memory 229556 kb
Host smart-d686ed46-73f3-4f35-99e8-b90d5e8bc35f
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=577664614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_intr_test.577664614
Directory /workspace/40.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/41.otp_ctrl_intr_test.33523436
Short name T1251
Test name
Test status
Simulation time 142668825 ps
CPU time 1.39 seconds
Started Aug 19 04:47:28 PM PDT 24
Finished Aug 19 04:47:29 PM PDT 24
Peak memory 229644 kb
Host smart-6a4717ea-7275-419b-99f0-c7361ec8b5e2
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=33523436 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en
_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_intr_test.33523436
Directory /workspace/41.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/42.otp_ctrl_intr_test.800461656
Short name T1228
Test name
Test status
Simulation time 118505237 ps
CPU time 1.37 seconds
Started Aug 19 04:47:30 PM PDT 24
Finished Aug 19 04:47:32 PM PDT 24
Peak memory 230328 kb
Host smart-4731be6f-6e17-4ca7-8231-3f8352f26414
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=800461656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_intr_test.800461656
Directory /workspace/42.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/43.otp_ctrl_intr_test.3953155924
Short name T1200
Test name
Test status
Simulation time 144758482 ps
CPU time 1.68 seconds
Started Aug 19 04:47:28 PM PDT 24
Finished Aug 19 04:47:30 PM PDT 24
Peak memory 229520 kb
Host smart-7cadd892-bd18-48dc-9476-f0942cca98cb
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3953155924 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_intr_test.3953155924
Directory /workspace/43.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/44.otp_ctrl_intr_test.1562279358
Short name T1193
Test name
Test status
Simulation time 70768486 ps
CPU time 1.49 seconds
Started Aug 19 04:47:28 PM PDT 24
Finished Aug 19 04:47:30 PM PDT 24
Peak memory 229616 kb
Host smart-899a668a-0d54-4ae7-ab44-956955f2183e
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1562279358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_intr_test.1562279358
Directory /workspace/44.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/45.otp_ctrl_intr_test.3354186072
Short name T1183
Test name
Test status
Simulation time 40920975 ps
CPU time 1.49 seconds
Started Aug 19 04:47:30 PM PDT 24
Finished Aug 19 04:47:32 PM PDT 24
Peak memory 229616 kb
Host smart-88113672-1187-4f5d-b5ad-b4471f98c2dc
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3354186072 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_intr_test.3354186072
Directory /workspace/45.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/46.otp_ctrl_intr_test.3532639781
Short name T1217
Test name
Test status
Simulation time 44155536 ps
CPU time 1.53 seconds
Started Aug 19 04:47:30 PM PDT 24
Finished Aug 19 04:47:31 PM PDT 24
Peak memory 229664 kb
Host smart-33c34609-5dd6-437f-ba6d-5d22e094b84c
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3532639781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_intr_test.3532639781
Directory /workspace/46.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/47.otp_ctrl_intr_test.1850954674
Short name T1175
Test name
Test status
Simulation time 76008006 ps
CPU time 1.35 seconds
Started Aug 19 04:47:31 PM PDT 24
Finished Aug 19 04:47:32 PM PDT 24
Peak memory 230328 kb
Host smart-3bc0006a-f4bc-4d12-85b8-03bffe3dbafe
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1850954674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_intr_test.1850954674
Directory /workspace/47.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/48.otp_ctrl_intr_test.198457858
Short name T1196
Test name
Test status
Simulation time 132076691 ps
CPU time 1.38 seconds
Started Aug 19 04:47:29 PM PDT 24
Finished Aug 19 04:47:31 PM PDT 24
Peak memory 229832 kb
Host smart-5b1c1006-ff8f-440d-bc5d-3a29cd5af5e8
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=198457858 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_intr_test.198457858
Directory /workspace/48.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/49.otp_ctrl_intr_test.529905861
Short name T1184
Test name
Test status
Simulation time 76311889 ps
CPU time 1.47 seconds
Started Aug 19 04:47:29 PM PDT 24
Finished Aug 19 04:47:31 PM PDT 24
Peak memory 230348 kb
Host smart-e92c4c11-53e9-4498-ad1e-3b595298f999
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=529905861 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_intr_test.529905861
Directory /workspace/49.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_mem_rw_with_rand_reset.3775094483
Short name T1281
Test name
Test status
Simulation time 75947159 ps
CPU time 2.23 seconds
Started Aug 19 04:46:52 PM PDT 24
Finished Aug 19 04:46:54 PM PDT 24
Peak memory 244860 kb
Host smart-ba352f41-fd17-4102-a319-982e02160fda
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3775094483 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 5.otp_ctrl_csr_mem_rw_with_rand_reset.3775094483
Directory /workspace/5.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_rw.2315812525
Short name T298
Test name
Test status
Simulation time 87349441 ps
CPU time 1.77 seconds
Started Aug 19 04:46:53 PM PDT 24
Finished Aug 19 04:46:55 PM PDT 24
Peak memory 240720 kb
Host smart-8e63173f-7ce6-462b-a6e9-69ea1f489373
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2315812525 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_rw.2315812525
Directory /workspace/5.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.2886094125
Short name T1197
Test name
Test status
Simulation time 35804078 ps
CPU time 1.37 seconds
Started Aug 19 04:46:52 PM PDT 24
Finished Aug 19 04:46:53 PM PDT 24
Peak memory 230340 kb
Host smart-e4463322-3236-4c23-9abb-ee53ce6812b8
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2886094125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_intr_test.2886094125
Directory /workspace/5.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/5.otp_ctrl_same_csr_outstanding.2256612048
Short name T270
Test name
Test status
Simulation time 46771889 ps
CPU time 1.96 seconds
Started Aug 19 04:46:50 PM PDT 24
Finished Aug 19 04:46:52 PM PDT 24
Peak memory 241552 kb
Host smart-dc1e07bc-4475-4191-a88d-56a3e58b438c
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2256612048 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_c
trl_same_csr_outstanding.2256612048
Directory /workspace/5.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_errors.3400075197
Short name T1176
Test name
Test status
Simulation time 1837946288 ps
CPU time 5.52 seconds
Started Aug 19 04:46:51 PM PDT 24
Finished Aug 19 04:46:56 PM PDT 24
Peak memory 238664 kb
Host smart-86e57ffa-b7da-44e1-9901-f72186d16398
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3400075197 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_errors.3400075197
Directory /workspace/5.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_intg_err.21599187
Short name T336
Test name
Test status
Simulation time 18847402913 ps
CPU time 26.94 seconds
Started Aug 19 04:46:53 PM PDT 24
Finished Aug 19 04:47:20 PM PDT 24
Peak memory 244428 kb
Host smart-cd7862fb-fe6b-47c5-95f8-5b68e37574dc
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=21599187 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_com
mon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_intg
_err.21599187
Directory /workspace/5.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_mem_rw_with_rand_reset.2171088267
Short name T1227
Test name
Test status
Simulation time 199660945 ps
CPU time 3.34 seconds
Started Aug 19 04:46:51 PM PDT 24
Finished Aug 19 04:46:54 PM PDT 24
Peak memory 246824 kb
Host smart-11fe8fe3-48c3-4ba5-94d5-18fadce4bd4c
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2171088267 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 6.otp_ctrl_csr_mem_rw_with_rand_reset.2171088267
Directory /workspace/6.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_rw.713638531
Short name T293
Test name
Test status
Simulation time 39656609 ps
CPU time 1.53 seconds
Started Aug 19 04:46:51 PM PDT 24
Finished Aug 19 04:46:53 PM PDT 24
Peak memory 246732 kb
Host smart-41291b5f-6127-403f-a62a-b6fb48f5ff44
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=713638531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_rw.713638531
Directory /workspace/6.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/6.otp_ctrl_intr_test.3291519944
Short name T1233
Test name
Test status
Simulation time 619466704 ps
CPU time 2.1 seconds
Started Aug 19 04:46:52 PM PDT 24
Finished Aug 19 04:46:54 PM PDT 24
Peak memory 229928 kb
Host smart-edd78a0d-d357-46ca-8392-7abde7219a0f
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3291519944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_intr_test.3291519944
Directory /workspace/6.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/6.otp_ctrl_same_csr_outstanding.4046798590
Short name T1268
Test name
Test status
Simulation time 1107494745 ps
CPU time 2.78 seconds
Started Aug 19 04:46:51 PM PDT 24
Finished Aug 19 04:46:54 PM PDT 24
Peak memory 238572 kb
Host smart-9edf3b77-b9a0-4974-a5b5-7cc917050c4d
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4046798590 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_c
trl_same_csr_outstanding.4046798590
Directory /workspace/6.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_errors.1862679623
Short name T1276
Test name
Test status
Simulation time 1160595640 ps
CPU time 5.73 seconds
Started Aug 19 04:46:53 PM PDT 24
Finished Aug 19 04:46:58 PM PDT 24
Peak memory 246004 kb
Host smart-eb428a61-3c41-48cc-b01a-226f4d4236fb
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1862679623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_errors.1862679623
Directory /workspace/6.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_intg_err.2773301679
Short name T265
Test name
Test status
Simulation time 754931441 ps
CPU time 9.88 seconds
Started Aug 19 04:46:51 PM PDT 24
Finished Aug 19 04:47:01 PM PDT 24
Peak memory 243388 kb
Host smart-afe1490e-bc3c-458f-92e1-8acd75fc5acf
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2773301679 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_in
tg_err.2773301679
Directory /workspace/6.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_mem_rw_with_rand_reset.3865506078
Short name T1256
Test name
Test status
Simulation time 132990762 ps
CPU time 2.3 seconds
Started Aug 19 04:46:53 PM PDT 24
Finished Aug 19 04:46:55 PM PDT 24
Peak memory 246732 kb
Host smart-472e70f6-1060-47df-9db8-2708376ac6b3
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3865506078 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 7.otp_ctrl_csr_mem_rw_with_rand_reset.3865506078
Directory /workspace/7.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.1106874425
Short name T1277
Test name
Test status
Simulation time 574445514 ps
CPU time 1.96 seconds
Started Aug 19 04:46:52 PM PDT 24
Finished Aug 19 04:46:54 PM PDT 24
Peak memory 240600 kb
Host smart-970a1023-78a2-4cb7-8805-c865d42bc268
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1106874425 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_rw.1106874425
Directory /workspace/7.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/7.otp_ctrl_intr_test.183036307
Short name T1235
Test name
Test status
Simulation time 166507766 ps
CPU time 1.36 seconds
Started Aug 19 04:46:51 PM PDT 24
Finished Aug 19 04:46:52 PM PDT 24
Peak memory 230356 kb
Host smart-0fa56bbd-e3f6-4a5e-ab33-bdbb19596823
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=183036307 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_intr_test.183036307
Directory /workspace/7.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/7.otp_ctrl_same_csr_outstanding.1187182000
Short name T306
Test name
Test status
Simulation time 207629997 ps
CPU time 2.41 seconds
Started Aug 19 04:46:53 PM PDT 24
Finished Aug 19 04:46:56 PM PDT 24
Peak memory 238464 kb
Host smart-8513970d-aa11-4205-b548-0ed3aa3d28a9
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1187182000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_c
trl_same_csr_outstanding.1187182000
Directory /workspace/7.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_errors.4183065858
Short name T1294
Test name
Test status
Simulation time 181050033 ps
CPU time 3.91 seconds
Started Aug 19 04:46:52 PM PDT 24
Finished Aug 19 04:46:56 PM PDT 24
Peak memory 245544 kb
Host smart-fb630000-bb4a-42a2-8000-c57103296686
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4183065858 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_errors.4183065858
Directory /workspace/7.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_intg_err.2018659535
Short name T335
Test name
Test status
Simulation time 1283621131 ps
CPU time 20 seconds
Started Aug 19 04:46:53 PM PDT 24
Finished Aug 19 04:47:13 PM PDT 24
Peak memory 244664 kb
Host smart-e220025b-6965-40c6-88c2-52b69a7f2e67
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2018659535 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_in
tg_err.2018659535
Directory /workspace/7.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_mem_rw_with_rand_reset.1242775618
Short name T1257
Test name
Test status
Simulation time 252649257 ps
CPU time 2.27 seconds
Started Aug 19 04:46:52 PM PDT 24
Finished Aug 19 04:46:55 PM PDT 24
Peak memory 246356 kb
Host smart-057d09e5-13bc-422e-90ac-ebdeb25fa64b
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1242775618 -assert nopostproc +UVM_TESTNAME
=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 8.otp_ctrl_csr_mem_rw_with_rand_reset.1242775618
Directory /workspace/8.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_rw.386003294
Short name T300
Test name
Test status
Simulation time 585003390 ps
CPU time 1.83 seconds
Started Aug 19 04:46:55 PM PDT 24
Finished Aug 19 04:46:57 PM PDT 24
Peak memory 238532 kb
Host smart-a2a1c2b8-720c-4407-9278-a4b060bcac22
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=386003294 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_rw.386003294
Directory /workspace/8.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/8.otp_ctrl_intr_test.1033854719
Short name T1245
Test name
Test status
Simulation time 39945200 ps
CPU time 1.38 seconds
Started Aug 19 04:46:53 PM PDT 24
Finished Aug 19 04:46:54 PM PDT 24
Peak memory 229632 kb
Host smart-b486c92c-b8a8-4e69-b995-9863511c57ad
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1033854719 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_intr_test.1033854719
Directory /workspace/8.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/8.otp_ctrl_same_csr_outstanding.841486602
Short name T289
Test name
Test status
Simulation time 103212964 ps
CPU time 2.06 seconds
Started Aug 19 04:46:51 PM PDT 24
Finished Aug 19 04:46:53 PM PDT 24
Peak memory 238468 kb
Host smart-a2446a53-7999-4557-899e-957f4afb28ac
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=841486602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot
p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ct
rl_same_csr_outstanding.841486602
Directory /workspace/8.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.2429166338
Short name T1211
Test name
Test status
Simulation time 2954169336 ps
CPU time 10.98 seconds
Started Aug 19 04:46:54 PM PDT 24
Finished Aug 19 04:47:05 PM PDT 24
Peak memory 246772 kb
Host smart-a6eea515-eda1-46b6-9c10-6bb15a3f9782
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2429166338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_errors.2429166338
Directory /workspace/8.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_intg_err.1512062171
Short name T341
Test name
Test status
Simulation time 2090363945 ps
CPU time 10.45 seconds
Started Aug 19 04:46:55 PM PDT 24
Finished Aug 19 04:47:05 PM PDT 24
Peak memory 243256 kb
Host smart-6769977a-634e-4cb5-bcce-2cb4f2814863
User root
Command /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w
orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1512062171 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c
ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_in
tg_err.1512062171
Directory /workspace/8.otp_ctrl_tl_intg_err/latest


Test location /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_mem_rw_with_rand_reset.785486240
Short name T1213
Test name
Test status
Simulation time 1503035352 ps
CPU time 3.17 seconds
Started Aug 19 04:47:02 PM PDT 24
Finished Aug 19 04:47:05 PM PDT 24
Peak memory 246760 kb
Host smart-7b7cf944-e525-401e-acee-8c65d76a5cd5
User root
Command /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +
UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=785486240 -assert nopostproc +UVM_TESTNAME=
otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb
-cm_log /dev/null -cm_name 9.otp_ctrl_csr_mem_rw_with_rand_reset.785486240
Directory /workspace/9.otp_ctrl_csr_mem_rw_with_rand_reset/latest


Test location /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_rw.378879065
Short name T296
Test name
Test status
Simulation time 46626764 ps
CPU time 1.58 seconds
Started Aug 19 04:47:00 PM PDT 24
Finished Aug 19 04:47:02 PM PDT 24
Peak memory 238524 kb
Host smart-fd0bbbad-d92c-42be-af49-63968234d0cf
User root
Command /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/
mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=378879065 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_rw.378879065
Directory /workspace/9.otp_ctrl_csr_rw/latest


Test location /workspace/coverage/cover_reg_top/9.otp_ctrl_intr_test.924923291
Short name T1194
Test name
Test status
Simulation time 75966825 ps
CPU time 1.41 seconds
Started Aug 19 04:47:00 PM PDT 24
Finished Aug 19 04:47:01 PM PDT 24
Peak memory 230324 kb
Host smart-12040d67-4760-49e3-97b2-0d6b9c033a50
User root
Command /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=924923291 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e
n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_intr_test.924923291
Directory /workspace/9.otp_ctrl_intr_test/latest


Test location /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.2669389928
Short name T1273
Test name
Test status
Simulation time 92214317 ps
CPU time 2.89 seconds
Started Aug 19 04:47:01 PM PDT 24
Finished Aug 19 04:47:04 PM PDT 24
Peak memory 241628 kb
Host smart-c1310ada-6a96-4b9f-97b6-cf0fbbcd0b31
User root
Command /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc
li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2669389928 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o
tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_c
trl_same_csr_outstanding.2669389928
Directory /workspace/9.otp_ctrl_same_csr_outstanding/latest


Test location /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_errors.4087191143
Short name T1188
Test name
Test status
Simulation time 1075875803 ps
CPU time 4.86 seconds
Started Aug 19 04:46:51 PM PDT 24
Finished Aug 19 04:46:56 PM PDT 24
Peak memory 246684 kb
Host smart-f63b9b19-9cb0-46be-b441-31137cc8ac0e
User root
Command /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt
/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4087191143 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +
en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_errors.4087191143
Directory /workspace/9.otp_ctrl_tl_errors/latest


Test location /workspace/coverage/default/0.otp_ctrl_alert_test.1300431392
Short name T561
Test name
Test status
Simulation time 229598432 ps
CPU time 2.07 seconds
Started Aug 19 06:15:29 PM PDT 24
Finished Aug 19 06:15:31 PM PDT 24
Peak memory 240964 kb
Host smart-833a27fa-7dd7-428a-8e9b-5a93bf8192ff
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1300431392 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_alert_test.1300431392
Directory /workspace/0.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/0.otp_ctrl_background_chks.300471902
Short name T1083
Test name
Test status
Simulation time 421051159 ps
CPU time 11.09 seconds
Started Aug 19 06:15:23 PM PDT 24
Finished Aug 19 06:15:34 PM PDT 24
Peak memory 242812 kb
Host smart-04b3add0-f65d-45f8-9144-ece9ad8b4567
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=300471902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_background_chks.300471902
Directory /workspace/0.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/0.otp_ctrl_check_fail.2802799180
Short name T45
Test name
Test status
Simulation time 20351659202 ps
CPU time 35.74 seconds
Started Aug 19 06:15:29 PM PDT 24
Finished Aug 19 06:16:04 PM PDT 24
Peak memory 249236 kb
Host smart-d80f31a0-0ff5-45ad-837b-c171852aeb17
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2802799180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_check_fail.2802799180
Directory /workspace/0.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/0.otp_ctrl_dai_errs.3881240659
Short name T331
Test name
Test status
Simulation time 1007554234 ps
CPU time 28.62 seconds
Started Aug 19 06:15:22 PM PDT 24
Finished Aug 19 06:15:51 PM PDT 24
Peak memory 242488 kb
Host smart-4c19baf2-9f0d-4d72-a461-fef684d4fba5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3881240659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_errs.3881240659
Directory /workspace/0.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/0.otp_ctrl_dai_lock.453428443
Short name T261
Test name
Test status
Simulation time 2476387265 ps
CPU time 27.09 seconds
Started Aug 19 06:15:22 PM PDT 24
Finished Aug 19 06:15:49 PM PDT 24
Peak memory 242680 kb
Host smart-863872f8-e48e-4480-bb17-9c27f6cc6d77
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=453428443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_lock.453428443
Directory /workspace/0.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/0.otp_ctrl_init_fail.4075398749
Short name T553
Test name
Test status
Simulation time 288742344 ps
CPU time 3.85 seconds
Started Aug 19 06:15:22 PM PDT 24
Finished Aug 19 06:15:26 PM PDT 24
Peak memory 242852 kb
Host smart-98e02c45-642b-4221-b554-1ac9e37fde9a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4075398749 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_init_fail.4075398749
Directory /workspace/0.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/0.otp_ctrl_low_freq_read.1015525663
Short name T486
Test name
Test status
Simulation time 3029257643 ps
CPU time 11.11 seconds
Started Aug 19 06:15:22 PM PDT 24
Finished Aug 19 06:15:34 PM PDT 24
Peak memory 241232 kb
Host smart-eb5966eb-a0d3-4101-9534-76ec3b28343a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1015525663 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_low_freq_read_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_low_freq_read.1015525663
Directory /workspace/0.otp_ctrl_low_freq_read/latest


Test location /workspace/coverage/default/0.otp_ctrl_macro_errs.203486893
Short name T494
Test name
Test status
Simulation time 1597629688 ps
CPU time 23.72 seconds
Started Aug 19 06:15:22 PM PDT 24
Finished Aug 19 06:15:46 PM PDT 24
Peak memory 248308 kb
Host smart-397e7fad-6591-4523-b81d-370ef83458ab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=203486893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_macro_errs.203486893
Directory /workspace/0.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/0.otp_ctrl_parallel_key_req.1052646781
Short name T940
Test name
Test status
Simulation time 2181307878 ps
CPU time 22.29 seconds
Started Aug 19 06:15:23 PM PDT 24
Finished Aug 19 06:15:46 PM PDT 24
Peak memory 242784 kb
Host smart-0795e327-fc91-42ef-8fcf-c624395b7ccc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1052646781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_key_req.1052646781
Directory /workspace/0.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/0.otp_ctrl_parallel_lc_esc.1010647445
Short name T164
Test name
Test status
Simulation time 2344500746 ps
CPU time 34.68 seconds
Started Aug 19 06:15:21 PM PDT 24
Finished Aug 19 06:15:56 PM PDT 24
Peak memory 242380 kb
Host smart-5767f0e7-30d5-4f0d-9ffd-778e97ce17c3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1010647445 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_esc.1010647445
Directory /workspace/0.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/0.otp_ctrl_parallel_lc_req.648670425
Short name T781
Test name
Test status
Simulation time 1222718578 ps
CPU time 24.49 seconds
Started Aug 19 06:15:29 PM PDT 24
Finished Aug 19 06:15:53 PM PDT 24
Peak memory 242632 kb
Host smart-abb4ea0d-9739-44f7-a8d0-17037aa0c058
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=648670425 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_req.648670425
Directory /workspace/0.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/0.otp_ctrl_partition_walk.973615566
Short name T550
Test name
Test status
Simulation time 626908666 ps
CPU time 20.34 seconds
Started Aug 19 06:15:23 PM PDT 24
Finished Aug 19 06:15:43 PM PDT 24
Peak memory 241980 kb
Host smart-e54d8146-c534-4bf9-a5cb-8c746774bbdb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=973615566 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_partition_walk_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_partition_walk.973615566
Directory /workspace/0.otp_ctrl_partition_walk/latest


Test location /workspace/coverage/default/0.otp_ctrl_regwen.2435758693
Short name T260
Test name
Test status
Simulation time 311329356 ps
CPU time 6.97 seconds
Started Aug 19 06:15:29 PM PDT 24
Finished Aug 19 06:15:36 PM PDT 24
Peak memory 242820 kb
Host smart-58725300-b04e-4965-8868-68e98798384f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2435758693 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_regwen.2435758693
Directory /workspace/0.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/0.otp_ctrl_smoke.2544947356
Short name T406
Test name
Test status
Simulation time 152545720 ps
CPU time 4.3 seconds
Started Aug 19 06:15:21 PM PDT 24
Finished Aug 19 06:15:25 PM PDT 24
Peak memory 242460 kb
Host smart-ab771661-fe59-4716-be27-b65cfe2e6fd4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2544947356 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_smoke.2544947356
Directory /workspace/0.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/0.otp_ctrl_stress_all.2180557533
Short name T770
Test name
Test status
Simulation time 2776145933 ps
CPU time 9.58 seconds
Started Aug 19 06:15:21 PM PDT 24
Finished Aug 19 06:15:31 PM PDT 24
Peak memory 242128 kb
Host smart-1955261d-220b-42a6-8697-c0ba3df8b438
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2180557533 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all.
2180557533
Directory /workspace/0.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/0.otp_ctrl_test_access.551810856
Short name T627
Test name
Test status
Simulation time 8422180096 ps
CPU time 17.53 seconds
Started Aug 19 06:15:22 PM PDT 24
Finished Aug 19 06:15:40 PM PDT 24
Peak memory 242692 kb
Host smart-d0e2648b-26d4-45d9-a47d-21f86241782f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=551810856 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_test_access.551810856
Directory /workspace/0.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/1.otp_ctrl_alert_test.1008923323
Short name T583
Test name
Test status
Simulation time 767840955 ps
CPU time 2.18 seconds
Started Aug 19 06:15:35 PM PDT 24
Finished Aug 19 06:15:37 PM PDT 24
Peak memory 240604 kb
Host smart-375ec09a-0410-4e43-8722-03df58c07156
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1008923323 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_alert_test.1008923323
Directory /workspace/1.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/1.otp_ctrl_background_chks.658228842
Short name T1030
Test name
Test status
Simulation time 399037121 ps
CPU time 4.89 seconds
Started Aug 19 06:15:23 PM PDT 24
Finished Aug 19 06:15:28 PM PDT 24
Peak memory 242360 kb
Host smart-54d1c41f-3fdf-4c9c-a89c-ccc71d7347d3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=658228842 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_background_chks.658228842
Directory /workspace/1.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/1.otp_ctrl_check_fail.3659474422
Short name T124
Test name
Test status
Simulation time 7677965076 ps
CPU time 24.63 seconds
Started Aug 19 06:15:36 PM PDT 24
Finished Aug 19 06:16:01 PM PDT 24
Peak memory 243136 kb
Host smart-b44f1693-c644-47f2-88ff-9b54c6d92071
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3659474422 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_check_fail.3659474422
Directory /workspace/1.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/1.otp_ctrl_dai_errs.327655208
Short name T1014
Test name
Test status
Simulation time 709370331 ps
CPU time 18.64 seconds
Started Aug 19 06:15:22 PM PDT 24
Finished Aug 19 06:15:41 PM PDT 24
Peak memory 242192 kb
Host smart-5d6bff6f-c49e-4e46-801a-4a78795bbc15
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=327655208 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_errs.327655208
Directory /workspace/1.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/1.otp_ctrl_dai_lock.2027447694
Short name T719
Test name
Test status
Simulation time 5690016704 ps
CPU time 33.23 seconds
Started Aug 19 06:15:21 PM PDT 24
Finished Aug 19 06:15:55 PM PDT 24
Peak memory 243308 kb
Host smart-0f3125b3-dd15-4d58-85a8-4351b8f26602
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2027447694 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_lock.2027447694
Directory /workspace/1.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/1.otp_ctrl_parallel_key_req.3013417617
Short name T673
Test name
Test status
Simulation time 1827787764 ps
CPU time 13.74 seconds
Started Aug 19 06:15:35 PM PDT 24
Finished Aug 19 06:15:48 PM PDT 24
Peak memory 242816 kb
Host smart-3be61d52-9d6e-4c9b-9ad9-ba2dec5f1fc5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3013417617 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_key_req.3013417617
Directory /workspace/1.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/1.otp_ctrl_parallel_lc_esc.553654962
Short name T1072
Test name
Test status
Simulation time 1729019769 ps
CPU time 11.63 seconds
Started Aug 19 06:15:22 PM PDT 24
Finished Aug 19 06:15:34 PM PDT 24
Peak memory 242156 kb
Host smart-1d3b390a-9fb6-4a22-8f7b-6ebd84146907
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=553654962 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_esc.553654962
Directory /workspace/1.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/1.otp_ctrl_parallel_lc_req.1229768807
Short name T1059
Test name
Test status
Simulation time 2306889604 ps
CPU time 18.26 seconds
Started Aug 19 06:15:24 PM PDT 24
Finished Aug 19 06:15:43 PM PDT 24
Peak memory 242336 kb
Host smart-397a7b81-be6a-4dd4-bc30-b0ef9ef0aa85
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1229768807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_req.1229768807
Directory /workspace/1.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/1.otp_ctrl_regwen.2939710850
Short name T1050
Test name
Test status
Simulation time 259037754 ps
CPU time 4.35 seconds
Started Aug 19 06:15:33 PM PDT 24
Finished Aug 19 06:15:37 PM PDT 24
Peak memory 242492 kb
Host smart-ebd29a02-68f0-450a-bfe7-e9f49ee23c10
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2939710850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_regwen.2939710850
Directory /workspace/1.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/1.otp_ctrl_sec_cm.1382866098
Short name T240
Test name
Test status
Simulation time 19602041471 ps
CPU time 174.74 seconds
Started Aug 19 06:15:36 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 263164 kb
Host smart-c8caeb48-de57-4a43-8932-cb3329550682
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1382866098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_sec_cm.1382866098
Directory /workspace/1.otp_ctrl_sec_cm/latest


Test location /workspace/coverage/default/1.otp_ctrl_smoke.1397649058
Short name T748
Test name
Test status
Simulation time 794596809 ps
CPU time 5.98 seconds
Started Aug 19 06:15:21 PM PDT 24
Finished Aug 19 06:15:27 PM PDT 24
Peak memory 242536 kb
Host smart-f185ea17-8876-4a5e-bf5c-761b839139c8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1397649058 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_smoke.1397649058
Directory /workspace/1.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/1.otp_ctrl_stress_all.556907529
Short name T656
Test name
Test status
Simulation time 4053802940 ps
CPU time 29.17 seconds
Started Aug 19 06:15:35 PM PDT 24
Finished Aug 19 06:16:04 PM PDT 24
Peak memory 244416 kb
Host smart-1f0cf0eb-1474-44ac-bc72-6edbebe81859
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=556907529 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_stress_all.556907529
Directory /workspace/1.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/1.otp_ctrl_test_access.1254819836
Short name T286
Test name
Test status
Simulation time 1210596943 ps
CPU time 22.47 seconds
Started Aug 19 06:15:34 PM PDT 24
Finished Aug 19 06:15:57 PM PDT 24
Peak memory 243104 kb
Host smart-407e0786-7b54-431f-9833-45c150c00cf3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1254819836 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_test_access.1254819836
Directory /workspace/1.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/10.otp_ctrl_alert_test.3316748548
Short name T857
Test name
Test status
Simulation time 133301551 ps
CPU time 2.31 seconds
Started Aug 19 06:16:06 PM PDT 24
Finished Aug 19 06:16:08 PM PDT 24
Peak memory 240644 kb
Host smart-fb98f630-0456-4356-af54-e6cedda32447
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3316748548 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_alert_test.3316748548
Directory /workspace/10.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/10.otp_ctrl_check_fail.1441426542
Short name T537
Test name
Test status
Simulation time 473332895 ps
CPU time 10.42 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:16:16 PM PDT 24
Peak memory 242652 kb
Host smart-c41c3287-f930-457a-af1b-1c7f004bbc23
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1441426542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_check_fail.1441426542
Directory /workspace/10.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/10.otp_ctrl_dai_errs.291949813
Short name T674
Test name
Test status
Simulation time 228314906 ps
CPU time 11.77 seconds
Started Aug 19 06:16:06 PM PDT 24
Finished Aug 19 06:16:18 PM PDT 24
Peak memory 242324 kb
Host smart-48927304-bd9f-47ec-be7b-af95fbde6760
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=291949813 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_errs.291949813
Directory /workspace/10.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/10.otp_ctrl_dai_lock.3965147409
Short name T823
Test name
Test status
Simulation time 1049028488 ps
CPU time 13.49 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:16:18 PM PDT 24
Peak memory 242332 kb
Host smart-7a0ee7bd-5688-4c0b-b4dc-fd5c83b8f848
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3965147409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_lock.3965147409
Directory /workspace/10.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/10.otp_ctrl_init_fail.2017367887
Short name T176
Test name
Test status
Simulation time 214651600 ps
CPU time 3.92 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:16:09 PM PDT 24
Peak memory 242592 kb
Host smart-0e878ceb-3b9b-458f-a7cb-34f2ad2bfaf2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2017367887 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_init_fail.2017367887
Directory /workspace/10.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/10.otp_ctrl_macro_errs.2711047056
Short name T1061
Test name
Test status
Simulation time 1099700540 ps
CPU time 12.09 seconds
Started Aug 19 06:16:04 PM PDT 24
Finished Aug 19 06:16:17 PM PDT 24
Peak memory 243536 kb
Host smart-649a95b5-a78c-44ad-b076-bf5cfaefd965
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2711047056 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_macro_errs.2711047056
Directory /workspace/10.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/10.otp_ctrl_parallel_key_req.3685402467
Short name T109
Test name
Test status
Simulation time 336059081 ps
CPU time 6.45 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:16:12 PM PDT 24
Peak memory 242552 kb
Host smart-0776b6e3-3666-4707-8c79-9cf245d991df
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3685402467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_key_req.3685402467
Directory /workspace/10.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/10.otp_ctrl_parallel_lc_esc.2186033764
Short name T473
Test name
Test status
Simulation time 198340020 ps
CPU time 10.01 seconds
Started Aug 19 06:16:06 PM PDT 24
Finished Aug 19 06:16:16 PM PDT 24
Peak memory 242216 kb
Host smart-575113cd-eaea-4c9d-9748-7a1483aa779f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2186033764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_esc.2186033764
Directory /workspace/10.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/10.otp_ctrl_parallel_lc_req.4109711309
Short name T208
Test name
Test status
Simulation time 750482231 ps
CPU time 24.21 seconds
Started Aug 19 06:16:06 PM PDT 24
Finished Aug 19 06:16:31 PM PDT 24
Peak memory 249108 kb
Host smart-cd677daa-59b0-4c1d-970d-d524780f3fbb
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4109711309 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_req.4109711309
Directory /workspace/10.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/10.otp_ctrl_stress_all.1973114699
Short name T1029
Test name
Test status
Simulation time 10143572104 ps
CPU time 76.71 seconds
Started Aug 19 06:16:07 PM PDT 24
Finished Aug 19 06:17:23 PM PDT 24
Peak memory 244700 kb
Host smart-096df07e-9adf-4b6e-bbee-498e92df46ed
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1973114699 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all
.1973114699
Directory /workspace/10.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/10.otp_ctrl_stress_all_with_rand_reset.2427854032
Short name T395
Test name
Test status
Simulation time 28399381180 ps
CPU time 57.62 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:17:03 PM PDT 24
Peak memory 249356 kb
Host smart-fdd6f4b5-fef1-4726-817b-ca6dc49e6c58
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2427854032 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all_with_rand_reset.2427854032
Directory /workspace/10.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/10.otp_ctrl_test_access.1444812783
Short name T506
Test name
Test status
Simulation time 673408863 ps
CPU time 19.03 seconds
Started Aug 19 06:16:04 PM PDT 24
Finished Aug 19 06:16:23 PM PDT 24
Peak memory 242808 kb
Host smart-f6a66e44-4de7-427d-8bdd-0921ae4761d4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1444812783 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_test_access.1444812783
Directory /workspace/10.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/100.otp_ctrl_init_fail.2062139661
Short name T559
Test name
Test status
Simulation time 637810381 ps
CPU time 4.94 seconds
Started Aug 19 06:18:27 PM PDT 24
Finished Aug 19 06:18:32 PM PDT 24
Peak memory 242584 kb
Host smart-197ca1da-d01d-4150-bad3-2ea22be36898
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2062139661 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_init_fail.2062139661
Directory /workspace/100.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/100.otp_ctrl_parallel_lc_esc.1347577677
Short name T479
Test name
Test status
Simulation time 857271262 ps
CPU time 3.7 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:29 PM PDT 24
Peak memory 242740 kb
Host smart-703e8adf-5f0c-4d76-88e0-7b18d4c580f2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1347577677 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_parallel_lc_esc.1347577677
Directory /workspace/100.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/101.otp_ctrl_init_fail.1983847098
Short name T700
Test name
Test status
Simulation time 295907378 ps
CPU time 4.58 seconds
Started Aug 19 06:18:30 PM PDT 24
Finished Aug 19 06:18:34 PM PDT 24
Peak memory 242588 kb
Host smart-cf80c40a-bf10-4c6e-8ece-f71bbcb357e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1983847098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_init_fail.1983847098
Directory /workspace/101.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/101.otp_ctrl_parallel_lc_esc.816966641
Short name T327
Test name
Test status
Simulation time 556471442 ps
CPU time 6.75 seconds
Started Aug 19 06:18:24 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 242208 kb
Host smart-d4c14da6-053c-405c-b39f-73c9357c9e69
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=816966641 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_parallel_lc_esc.816966641
Directory /workspace/101.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/102.otp_ctrl_init_fail.566590210
Short name T993
Test name
Test status
Simulation time 2364414216 ps
CPU time 5.65 seconds
Started Aug 19 06:18:24 PM PDT 24
Finished Aug 19 06:18:30 PM PDT 24
Peak memory 242340 kb
Host smart-d23284bb-48c1-42bb-a1d3-9f6ffc605b7d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=566590210 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_init_fail.566590210
Directory /workspace/102.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/102.otp_ctrl_parallel_lc_esc.1664467220
Short name T187
Test name
Test status
Simulation time 789440612 ps
CPU time 9.78 seconds
Started Aug 19 06:18:23 PM PDT 24
Finished Aug 19 06:18:33 PM PDT 24
Peak memory 242468 kb
Host smart-cbe0b905-e0fb-41e5-b6b4-4debfbdd9d3b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1664467220 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_parallel_lc_esc.1664467220
Directory /workspace/102.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/103.otp_ctrl_init_fail.3406905035
Short name T904
Test name
Test status
Simulation time 2593993676 ps
CPU time 7.27 seconds
Started Aug 19 06:18:27 PM PDT 24
Finished Aug 19 06:18:34 PM PDT 24
Peak memory 242412 kb
Host smart-748b74fc-1c32-4ebe-95b7-42cc075e5bed
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3406905035 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_init_fail.3406905035
Directory /workspace/103.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/104.otp_ctrl_parallel_lc_esc.1824366731
Short name T162
Test name
Test status
Simulation time 434654425 ps
CPU time 6.2 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 242312 kb
Host smart-8d8a6d1d-0d09-47fe-9035-e52c5a97f970
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1824366731 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_parallel_lc_esc.1824366731
Directory /workspace/104.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/105.otp_ctrl_init_fail.3171271097
Short name T841
Test name
Test status
Simulation time 2628239993 ps
CPU time 5.28 seconds
Started Aug 19 06:18:27 PM PDT 24
Finished Aug 19 06:18:32 PM PDT 24
Peak memory 242584 kb
Host smart-f072e954-1961-4ec9-baf4-853d2f68f2e8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3171271097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_init_fail.3171271097
Directory /workspace/105.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/105.otp_ctrl_parallel_lc_esc.3536990379
Short name T131
Test name
Test status
Simulation time 1013065471 ps
CPU time 11.94 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:37 PM PDT 24
Peak memory 242612 kb
Host smart-c911ff24-54b8-4583-ae48-647065b8798a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3536990379 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_parallel_lc_esc.3536990379
Directory /workspace/105.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/106.otp_ctrl_init_fail.1901939839
Short name T772
Test name
Test status
Simulation time 126939052 ps
CPU time 3.93 seconds
Started Aug 19 06:18:30 PM PDT 24
Finished Aug 19 06:18:34 PM PDT 24
Peak memory 242292 kb
Host smart-d7048690-ad8f-4c68-bfbc-a5002017db6e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1901939839 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_init_fail.1901939839
Directory /workspace/106.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/106.otp_ctrl_parallel_lc_esc.3263605043
Short name T501
Test name
Test status
Simulation time 1122750053 ps
CPU time 3.25 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:28 PM PDT 24
Peak memory 242196 kb
Host smart-846cef57-a32a-4b7e-83bd-2ebba59dca3a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3263605043 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_parallel_lc_esc.3263605043
Directory /workspace/106.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/107.otp_ctrl_init_fail.3399518030
Short name T71
Test name
Test status
Simulation time 704054948 ps
CPU time 5.74 seconds
Started Aug 19 06:18:28 PM PDT 24
Finished Aug 19 06:18:34 PM PDT 24
Peak memory 242356 kb
Host smart-bf6af108-23ea-4c66-bd87-a123e2c6e6e2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3399518030 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_init_fail.3399518030
Directory /workspace/107.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/107.otp_ctrl_parallel_lc_esc.1968640538
Short name T1079
Test name
Test status
Simulation time 1192296415 ps
CPU time 18.65 seconds
Started Aug 19 06:18:29 PM PDT 24
Finished Aug 19 06:18:47 PM PDT 24
Peak memory 242292 kb
Host smart-78bd84f0-cffa-4070-a404-cf0e6322aff5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1968640538 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_parallel_lc_esc.1968640538
Directory /workspace/107.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/108.otp_ctrl_init_fail.2481983682
Short name T853
Test name
Test status
Simulation time 233944550 ps
CPU time 4.61 seconds
Started Aug 19 06:18:23 PM PDT 24
Finished Aug 19 06:18:28 PM PDT 24
Peak memory 242532 kb
Host smart-fd3783f1-17d2-4d6b-bb16-f299d0d98d0f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2481983682 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_init_fail.2481983682
Directory /workspace/108.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/108.otp_ctrl_parallel_lc_esc.806006325
Short name T180
Test name
Test status
Simulation time 470180208 ps
CPU time 10.13 seconds
Started Aug 19 06:18:23 PM PDT 24
Finished Aug 19 06:18:34 PM PDT 24
Peak memory 242260 kb
Host smart-837809f5-0b75-49e7-a703-78fa0de9582d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=806006325 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_parallel_lc_esc.806006325
Directory /workspace/108.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/109.otp_ctrl_init_fail.4114550097
Short name T193
Test name
Test status
Simulation time 273576210 ps
CPU time 4.11 seconds
Started Aug 19 06:18:27 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 242748 kb
Host smart-be5b7343-55eb-43da-b045-780e7f971775
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4114550097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_init_fail.4114550097
Directory /workspace/109.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/109.otp_ctrl_parallel_lc_esc.1522644850
Short name T1132
Test name
Test status
Simulation time 465695275 ps
CPU time 11.24 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:36 PM PDT 24
Peak memory 242684 kb
Host smart-9bac3606-372b-4c6b-a0b9-82e63c0de9ab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1522644850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_parallel_lc_esc.1522644850
Directory /workspace/109.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/11.otp_ctrl_check_fail.1837433108
Short name T225
Test name
Test status
Simulation time 1037709790 ps
CPU time 10.61 seconds
Started Aug 19 06:16:08 PM PDT 24
Finished Aug 19 06:16:18 PM PDT 24
Peak memory 242316 kb
Host smart-0b2b9485-c4e7-45dc-ac96-9902f003ef14
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1837433108 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_check_fail.1837433108
Directory /workspace/11.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/11.otp_ctrl_dai_errs.3334861991
Short name T142
Test name
Test status
Simulation time 350127082 ps
CPU time 10.43 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:16:16 PM PDT 24
Peak memory 242228 kb
Host smart-258630f1-fc97-4282-ae84-8bea038e3535
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3334861991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_errs.3334861991
Directory /workspace/11.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/11.otp_ctrl_dai_lock.462884973
Short name T849
Test name
Test status
Simulation time 23624446948 ps
CPU time 44.98 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:17:07 PM PDT 24
Peak memory 243716 kb
Host smart-6c939f5c-7088-4e74-a058-0ef5e43849af
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=462884973 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_lock.462884973
Directory /workspace/11.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/11.otp_ctrl_macro_errs.2883290966
Short name T882
Test name
Test status
Simulation time 9761492599 ps
CPU time 22.94 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:16:28 PM PDT 24
Peak memory 244148 kb
Host smart-2643e9de-710d-4edf-acd1-7b454b507feb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2883290966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_macro_errs.2883290966
Directory /workspace/11.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/11.otp_ctrl_parallel_key_req.3982892068
Short name T718
Test name
Test status
Simulation time 10594538687 ps
CPU time 25.72 seconds
Started Aug 19 06:16:06 PM PDT 24
Finished Aug 19 06:16:32 PM PDT 24
Peak memory 243236 kb
Host smart-b8edc2f3-31ae-4f15-bf52-9c8a4ed8bad9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3982892068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_key_req.3982892068
Directory /workspace/11.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/11.otp_ctrl_parallel_lc_esc.375049615
Short name T466
Test name
Test status
Simulation time 311420789 ps
CPU time 6.16 seconds
Started Aug 19 06:16:04 PM PDT 24
Finished Aug 19 06:16:10 PM PDT 24
Peak memory 242360 kb
Host smart-d0cc3d3b-c0a4-44ee-8d57-a84e75cabccb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=375049615 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_esc.375049615
Directory /workspace/11.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/11.otp_ctrl_regwen.2516459887
Short name T350
Test name
Test status
Simulation time 164218434 ps
CPU time 6.55 seconds
Started Aug 19 06:16:06 PM PDT 24
Finished Aug 19 06:16:13 PM PDT 24
Peak memory 242736 kb
Host smart-150a6db7-1b54-4318-8d63-913fe1bc7dad
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2516459887 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_regwen.2516459887
Directory /workspace/11.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/11.otp_ctrl_smoke.1486915385
Short name T423
Test name
Test status
Simulation time 347649197 ps
CPU time 10.27 seconds
Started Aug 19 06:16:09 PM PDT 24
Finished Aug 19 06:16:20 PM PDT 24
Peak memory 242336 kb
Host smart-bdfa2e65-bd7d-44ba-b57c-74d0ed32144c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1486915385 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_smoke.1486915385
Directory /workspace/11.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/11.otp_ctrl_stress_all_with_rand_reset.3807947386
Short name T1004
Test name
Test status
Simulation time 3962683841 ps
CPU time 42.64 seconds
Started Aug 19 06:16:07 PM PDT 24
Finished Aug 19 06:16:50 PM PDT 24
Peak memory 249280 kb
Host smart-5e388d32-b8d1-49df-8b3e-20d79d7a90b3
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3807947386 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all_with_rand_reset.3807947386
Directory /workspace/11.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/11.otp_ctrl_test_access.422941957
Short name T927
Test name
Test status
Simulation time 402942785 ps
CPU time 8.28 seconds
Started Aug 19 06:16:06 PM PDT 24
Finished Aug 19 06:16:15 PM PDT 24
Peak memory 242736 kb
Host smart-7525d6ec-2fdc-4895-853a-9ce819414a06
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=422941957 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_test_access.422941957
Directory /workspace/11.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/110.otp_ctrl_init_fail.1659102160
Short name T563
Test name
Test status
Simulation time 735719416 ps
CPU time 5.53 seconds
Started Aug 19 06:18:27 PM PDT 24
Finished Aug 19 06:18:33 PM PDT 24
Peak memory 242288 kb
Host smart-72623d53-af53-4f80-b331-33486d6c92f0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1659102160 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_init_fail.1659102160
Directory /workspace/110.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/110.otp_ctrl_parallel_lc_esc.2096916513
Short name T625
Test name
Test status
Simulation time 364702384 ps
CPU time 8.08 seconds
Started Aug 19 06:18:30 PM PDT 24
Finished Aug 19 06:18:39 PM PDT 24
Peak memory 242232 kb
Host smart-d5b8a10e-d272-49f8-9fe1-7f1005176c4a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2096916513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_parallel_lc_esc.2096916513
Directory /workspace/110.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/111.otp_ctrl_parallel_lc_esc.2803861193
Short name T1099
Test name
Test status
Simulation time 582364659 ps
CPU time 16.46 seconds
Started Aug 19 06:18:28 PM PDT 24
Finished Aug 19 06:18:44 PM PDT 24
Peak memory 242528 kb
Host smart-5c60b68f-d5ce-4649-b197-29ab96aea80d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2803861193 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_parallel_lc_esc.2803861193
Directory /workspace/111.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/112.otp_ctrl_init_fail.1620552605
Short name T780
Test name
Test status
Simulation time 144733813 ps
CPU time 3.95 seconds
Started Aug 19 06:18:27 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 242312 kb
Host smart-ebfd5aa3-0909-48e4-a4fb-3e1b5a0eee98
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1620552605 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_init_fail.1620552605
Directory /workspace/112.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/112.otp_ctrl_parallel_lc_esc.2081484817
Short name T578
Test name
Test status
Simulation time 358700672 ps
CPU time 5.67 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 242352 kb
Host smart-05c7f58e-95c2-4619-9b91-05570612a216
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2081484817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_parallel_lc_esc.2081484817
Directory /workspace/112.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/113.otp_ctrl_init_fail.3979672915
Short name T617
Test name
Test status
Simulation time 100155053 ps
CPU time 3.36 seconds
Started Aug 19 06:18:26 PM PDT 24
Finished Aug 19 06:18:30 PM PDT 24
Peak memory 242840 kb
Host smart-868075b3-880f-4aa9-92fa-7c5cbe3974bb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3979672915 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_init_fail.3979672915
Directory /workspace/113.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/113.otp_ctrl_parallel_lc_esc.1800757635
Short name T157
Test name
Test status
Simulation time 239709282 ps
CPU time 4.81 seconds
Started Aug 19 06:18:30 PM PDT 24
Finished Aug 19 06:18:35 PM PDT 24
Peak memory 242300 kb
Host smart-e89f6c52-3269-427a-9740-2c48e36475fd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1800757635 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_parallel_lc_esc.1800757635
Directory /workspace/113.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/114.otp_ctrl_init_fail.3998714714
Short name T845
Test name
Test status
Simulation time 294554330 ps
CPU time 4.5 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:30 PM PDT 24
Peak memory 242520 kb
Host smart-8322e60d-404c-41ff-aba7-388adf03db74
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3998714714 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_init_fail.3998714714
Directory /workspace/114.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/114.otp_ctrl_parallel_lc_esc.3034555928
Short name T148
Test name
Test status
Simulation time 569233701 ps
CPU time 10.39 seconds
Started Aug 19 06:18:27 PM PDT 24
Finished Aug 19 06:18:38 PM PDT 24
Peak memory 242548 kb
Host smart-259b5db8-42d7-4c5d-b788-a7a438035278
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3034555928 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_parallel_lc_esc.3034555928
Directory /workspace/114.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/115.otp_ctrl_init_fail.3698504076
Short name T410
Test name
Test status
Simulation time 136553462 ps
CPU time 3.56 seconds
Started Aug 19 06:18:26 PM PDT 24
Finished Aug 19 06:18:29 PM PDT 24
Peak memory 242676 kb
Host smart-7542584a-d14a-4aa0-bc47-e7c80432f079
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3698504076 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_init_fail.3698504076
Directory /workspace/115.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/115.otp_ctrl_parallel_lc_esc.3789153178
Short name T576
Test name
Test status
Simulation time 1296563715 ps
CPU time 3.39 seconds
Started Aug 19 06:18:23 PM PDT 24
Finished Aug 19 06:18:27 PM PDT 24
Peak memory 242236 kb
Host smart-e48fb8f9-a538-4913-825c-6a42a8834e55
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3789153178 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_parallel_lc_esc.3789153178
Directory /workspace/115.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/116.otp_ctrl_init_fail.1255824388
Short name T1137
Test name
Test status
Simulation time 545733365 ps
CPU time 4.77 seconds
Started Aug 19 06:18:24 PM PDT 24
Finished Aug 19 06:18:29 PM PDT 24
Peak memory 242568 kb
Host smart-f4c34508-2631-4649-95fa-b3360c088977
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1255824388 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_init_fail.1255824388
Directory /workspace/116.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/116.otp_ctrl_parallel_lc_esc.1089547164
Short name T156
Test name
Test status
Simulation time 501288408 ps
CPU time 3.86 seconds
Started Aug 19 06:18:27 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 242212 kb
Host smart-e7fdf4d7-8d99-4d7d-a5f1-8577396f0e70
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1089547164 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_parallel_lc_esc.1089547164
Directory /workspace/116.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/117.otp_ctrl_parallel_lc_esc.2173203960
Short name T100
Test name
Test status
Simulation time 123487782 ps
CPU time 3.22 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:29 PM PDT 24
Peak memory 242268 kb
Host smart-deeccc68-d9da-41cf-80c4-8d84c88bfb12
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2173203960 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_parallel_lc_esc.2173203960
Directory /workspace/117.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/118.otp_ctrl_init_fail.372651452
Short name T516
Test name
Test status
Simulation time 350681887 ps
CPU time 4.68 seconds
Started Aug 19 06:18:26 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 242760 kb
Host smart-3787ce7e-7029-49a7-88e4-35060557e620
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=372651452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_init_fail.372651452
Directory /workspace/118.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/118.otp_ctrl_parallel_lc_esc.3268557449
Short name T133
Test name
Test status
Simulation time 710091512 ps
CPU time 6.82 seconds
Started Aug 19 06:18:27 PM PDT 24
Finished Aug 19 06:18:34 PM PDT 24
Peak memory 242292 kb
Host smart-5e5cbf52-1aef-4f1b-808f-f82de8a352bd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3268557449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_parallel_lc_esc.3268557449
Directory /workspace/118.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/119.otp_ctrl_init_fail.3121040793
Short name T1015
Test name
Test status
Simulation time 554136976 ps
CPU time 4.38 seconds
Started Aug 19 06:18:28 PM PDT 24
Finished Aug 19 06:18:32 PM PDT 24
Peak memory 242568 kb
Host smart-d548accf-3fd1-47da-a098-68242443ad3d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3121040793 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_init_fail.3121040793
Directory /workspace/119.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/119.otp_ctrl_parallel_lc_esc.939711504
Short name T794
Test name
Test status
Simulation time 391232026 ps
CPU time 10.8 seconds
Started Aug 19 06:18:29 PM PDT 24
Finished Aug 19 06:18:40 PM PDT 24
Peak memory 242292 kb
Host smart-e283577c-d50c-4348-a2a8-9303fb5b5e92
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=939711504 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_parallel_lc_esc.939711504
Directory /workspace/119.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/12.otp_ctrl_alert_test.2063478112
Short name T471
Test name
Test status
Simulation time 65666946 ps
CPU time 1.84 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:16:25 PM PDT 24
Peak memory 241068 kb
Host smart-13f6c76c-4015-4ae3-bfd2-cf13cb388ee4
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2063478112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_alert_test.2063478112
Directory /workspace/12.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/12.otp_ctrl_check_fail.2899693341
Short name T1010
Test name
Test status
Simulation time 6247225900 ps
CPU time 25.76 seconds
Started Aug 19 06:16:09 PM PDT 24
Finished Aug 19 06:16:35 PM PDT 24
Peak memory 243608 kb
Host smart-c3316ee4-30a4-4ca8-b67a-43d01e4a04be
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2899693341 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_check_fail.2899693341
Directory /workspace/12.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/12.otp_ctrl_dai_errs.1723480448
Short name T881
Test name
Test status
Simulation time 1678231543 ps
CPU time 11.05 seconds
Started Aug 19 06:16:09 PM PDT 24
Finished Aug 19 06:16:20 PM PDT 24
Peak memory 242436 kb
Host smart-3a941f48-13f5-491d-b5e2-04fb0f555489
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1723480448 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_errs.1723480448
Directory /workspace/12.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/12.otp_ctrl_dai_lock.2283465314
Short name T611
Test name
Test status
Simulation time 22807678240 ps
CPU time 68.45 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:17:14 PM PDT 24
Peak memory 244172 kb
Host smart-e013af6a-e777-4a01-9486-e84f2d58a87a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2283465314 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_lock.2283465314
Directory /workspace/12.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/12.otp_ctrl_init_fail.1558576347
Short name T1143
Test name
Test status
Simulation time 185946355 ps
CPU time 4.77 seconds
Started Aug 19 06:16:09 PM PDT 24
Finished Aug 19 06:16:14 PM PDT 24
Peak memory 242400 kb
Host smart-bf28c569-7dc2-453f-8e2c-24c2a18271aa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1558576347 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_init_fail.1558576347
Directory /workspace/12.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/12.otp_ctrl_macro_errs.2464357203
Short name T179
Test name
Test status
Simulation time 507934688 ps
CPU time 10.97 seconds
Started Aug 19 06:16:08 PM PDT 24
Finished Aug 19 06:16:19 PM PDT 24
Peak memory 242672 kb
Host smart-4f5b1080-6f1e-4af4-90f5-baa14bdbaa6a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2464357203 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_macro_errs.2464357203
Directory /workspace/12.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/12.otp_ctrl_parallel_key_req.2179768951
Short name T592
Test name
Test status
Simulation time 824434930 ps
CPU time 14.33 seconds
Started Aug 19 06:16:10 PM PDT 24
Finished Aug 19 06:16:24 PM PDT 24
Peak memory 242420 kb
Host smart-16d6d31f-314b-4d8a-bb31-407ce056c690
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2179768951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_key_req.2179768951
Directory /workspace/12.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/12.otp_ctrl_parallel_lc_esc.3526819263
Short name T427
Test name
Test status
Simulation time 169102120 ps
CPU time 3.63 seconds
Started Aug 19 06:16:09 PM PDT 24
Finished Aug 19 06:16:12 PM PDT 24
Peak memory 242744 kb
Host smart-57254017-3710-49f2-9632-0ebb8994da9c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3526819263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_esc.3526819263
Directory /workspace/12.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/12.otp_ctrl_parallel_lc_req.3470963321
Short name T980
Test name
Test status
Simulation time 355564851 ps
CPU time 4.19 seconds
Started Aug 19 06:16:08 PM PDT 24
Finished Aug 19 06:16:13 PM PDT 24
Peak memory 242680 kb
Host smart-f4f68bc2-12c8-41ff-8134-602211e2a73b
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3470963321 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_req.3470963321
Directory /workspace/12.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/12.otp_ctrl_regwen.1648223779
Short name T353
Test name
Test status
Simulation time 498250582 ps
CPU time 10 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:16:33 PM PDT 24
Peak memory 242404 kb
Host smart-2217d951-7393-437d-8c14-b0aa7aad7780
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1648223779 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_regwen.1648223779
Directory /workspace/12.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/12.otp_ctrl_smoke.2770970207
Short name T998
Test name
Test status
Simulation time 830437858 ps
CPU time 4.8 seconds
Started Aug 19 06:16:08 PM PDT 24
Finished Aug 19 06:16:13 PM PDT 24
Peak memory 242508 kb
Host smart-f6dbb29e-ec30-4db9-8dc9-a8c800cd0ce1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2770970207 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_smoke.2770970207
Directory /workspace/12.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/12.otp_ctrl_stress_all.1068073660
Short name T384
Test name
Test status
Simulation time 1732772390 ps
CPU time 52.17 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:17:13 PM PDT 24
Peak memory 243812 kb
Host smart-6956c336-c262-482d-90ce-8a301cfff4b7
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1068073660 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_stress_all
.1068073660
Directory /workspace/12.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/12.otp_ctrl_test_access.3571592970
Short name T802
Test name
Test status
Simulation time 1216047180 ps
CPU time 23.5 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:16:45 PM PDT 24
Peak memory 242908 kb
Host smart-6dda1fdd-e2ed-4aa1-b743-5406c424e3fe
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3571592970 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_test_access.3571592970
Directory /workspace/12.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/120.otp_ctrl_init_fail.2659225546
Short name T784
Test name
Test status
Simulation time 2060040923 ps
CPU time 5.84 seconds
Started Aug 19 06:18:26 PM PDT 24
Finished Aug 19 06:18:32 PM PDT 24
Peak memory 242308 kb
Host smart-21ef48ca-7110-43bf-8d80-f6941b6b0356
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2659225546 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_init_fail.2659225546
Directory /workspace/120.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/120.otp_ctrl_parallel_lc_esc.644642050
Short name T190
Test name
Test status
Simulation time 1440885391 ps
CPU time 4.62 seconds
Started Aug 19 06:18:26 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 242368 kb
Host smart-193b2448-8a0d-4dcf-8e49-42c33e64d9ad
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=644642050 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_parallel_lc_esc.644642050
Directory /workspace/120.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/121.otp_ctrl_parallel_lc_esc.3003976950
Short name T701
Test name
Test status
Simulation time 437038893 ps
CPU time 6.95 seconds
Started Aug 19 06:18:27 PM PDT 24
Finished Aug 19 06:18:34 PM PDT 24
Peak memory 242336 kb
Host smart-6d9b974d-49e2-4b1e-93eb-adfc9310e741
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3003976950 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_parallel_lc_esc.3003976950
Directory /workspace/121.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/122.otp_ctrl_parallel_lc_esc.3534980740
Short name T729
Test name
Test status
Simulation time 596591446 ps
CPU time 5.56 seconds
Started Aug 19 06:18:28 PM PDT 24
Finished Aug 19 06:18:33 PM PDT 24
Peak memory 242180 kb
Host smart-25c3a1c1-0a18-488a-9551-5aa36818e5c3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3534980740 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_parallel_lc_esc.3534980740
Directory /workspace/122.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/123.otp_ctrl_init_fail.1208094533
Short name T1066
Test name
Test status
Simulation time 2548686369 ps
CPU time 6.35 seconds
Started Aug 19 06:18:26 PM PDT 24
Finished Aug 19 06:18:33 PM PDT 24
Peak memory 242616 kb
Host smart-c0512d8c-0cc7-4a05-a39a-fd5aad3cc3e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1208094533 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_init_fail.1208094533
Directory /workspace/123.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/123.otp_ctrl_parallel_lc_esc.2970871136
Short name T776
Test name
Test status
Simulation time 485437308 ps
CPU time 6.78 seconds
Started Aug 19 06:18:28 PM PDT 24
Finished Aug 19 06:18:34 PM PDT 24
Peak memory 242528 kb
Host smart-825708e8-82d3-48f2-a8a5-70935b4d4f63
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2970871136 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_parallel_lc_esc.2970871136
Directory /workspace/123.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/124.otp_ctrl_init_fail.4143574298
Short name T137
Test name
Test status
Simulation time 323092593 ps
CPU time 3.77 seconds
Started Aug 19 06:18:28 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 242596 kb
Host smart-71257521-94b9-4c11-acf8-26b987ee0f43
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4143574298 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_init_fail.4143574298
Directory /workspace/124.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/124.otp_ctrl_parallel_lc_esc.3141070169
Short name T633
Test name
Test status
Simulation time 771388242 ps
CPU time 5.26 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:30 PM PDT 24
Peak memory 242712 kb
Host smart-d4ebe0e5-0b37-4257-8b51-5a93b2143b11
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3141070169 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_parallel_lc_esc.3141070169
Directory /workspace/124.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/125.otp_ctrl_init_fail.1478246501
Short name T522
Test name
Test status
Simulation time 535233976 ps
CPU time 4.29 seconds
Started Aug 19 06:18:28 PM PDT 24
Finished Aug 19 06:18:32 PM PDT 24
Peak memory 242356 kb
Host smart-c2b9acef-bc24-45c5-9ebd-fab82fd66dbd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1478246501 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_init_fail.1478246501
Directory /workspace/125.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/125.otp_ctrl_parallel_lc_esc.3706068889
Short name T669
Test name
Test status
Simulation time 263678369 ps
CPU time 2.41 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:42 PM PDT 24
Peak memory 242088 kb
Host smart-7b09a4b3-1ff9-4bb5-9ee6-8960a87be73e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3706068889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_parallel_lc_esc.3706068889
Directory /workspace/125.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/126.otp_ctrl_init_fail.2302097554
Short name T851
Test name
Test status
Simulation time 289720611 ps
CPU time 3.9 seconds
Started Aug 19 06:18:36 PM PDT 24
Finished Aug 19 06:18:40 PM PDT 24
Peak memory 242500 kb
Host smart-ad897ca3-d570-4567-aec7-f1c081029604
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2302097554 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_init_fail.2302097554
Directory /workspace/126.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/126.otp_ctrl_parallel_lc_esc.571504427
Short name T1170
Test name
Test status
Simulation time 1477930510 ps
CPU time 4.3 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:43 PM PDT 24
Peak memory 242320 kb
Host smart-6dce4339-0eef-4dad-a118-d91f8a5f37a9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=571504427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_parallel_lc_esc.571504427
Directory /workspace/126.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/127.otp_ctrl_init_fail.3994386545
Short name T978
Test name
Test status
Simulation time 496045306 ps
CPU time 4.3 seconds
Started Aug 19 06:18:34 PM PDT 24
Finished Aug 19 06:18:38 PM PDT 24
Peak memory 242564 kb
Host smart-1b2f99fd-4a5f-4498-b040-773b243ec3f7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3994386545 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_init_fail.3994386545
Directory /workspace/127.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/127.otp_ctrl_parallel_lc_esc.4128215478
Short name T467
Test name
Test status
Simulation time 984403645 ps
CPU time 14.09 seconds
Started Aug 19 06:18:41 PM PDT 24
Finished Aug 19 06:18:55 PM PDT 24
Peak memory 242132 kb
Host smart-077374e1-a570-4160-af9f-20630583750b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4128215478 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_parallel_lc_esc.4128215478
Directory /workspace/127.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/128.otp_ctrl_init_fail.1485360956
Short name T941
Test name
Test status
Simulation time 1732699272 ps
CPU time 3.61 seconds
Started Aug 19 06:18:38 PM PDT 24
Finished Aug 19 06:18:42 PM PDT 24
Peak memory 242480 kb
Host smart-6bf687a0-ee20-403e-80c5-9b941ae0245a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1485360956 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_init_fail.1485360956
Directory /workspace/128.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/129.otp_ctrl_parallel_lc_esc.4288904755
Short name T464
Test name
Test status
Simulation time 181492286 ps
CPU time 4.55 seconds
Started Aug 19 06:18:35 PM PDT 24
Finished Aug 19 06:18:40 PM PDT 24
Peak memory 242548 kb
Host smart-ebf713aa-567a-4f89-910c-c9bd153ea9b0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4288904755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_parallel_lc_esc.4288904755
Directory /workspace/129.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/13.otp_ctrl_alert_test.3925369803
Short name T806
Test name
Test status
Simulation time 60102303 ps
CPU time 1.98 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:16:25 PM PDT 24
Peak memory 240984 kb
Host smart-e66bbb63-0e67-4a92-ba94-0987aaa245f0
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3925369803 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_alert_test.3925369803
Directory /workspace/13.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/13.otp_ctrl_check_fail.3331488926
Short name T870
Test name
Test status
Simulation time 509909660 ps
CPU time 14.67 seconds
Started Aug 19 06:16:20 PM PDT 24
Finished Aug 19 06:16:35 PM PDT 24
Peak memory 242396 kb
Host smart-9da0e178-8f24-4e68-a9ea-624cc302a82d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3331488926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_check_fail.3331488926
Directory /workspace/13.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/13.otp_ctrl_dai_errs.1665778646
Short name T488
Test name
Test status
Simulation time 359958044 ps
CPU time 21.28 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:16:42 PM PDT 24
Peak memory 242400 kb
Host smart-a85b349c-b46a-4866-b028-a1f70658165f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1665778646 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_errs.1665778646
Directory /workspace/13.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/13.otp_ctrl_dai_lock.763316216
Short name T711
Test name
Test status
Simulation time 3647352605 ps
CPU time 21.88 seconds
Started Aug 19 06:16:25 PM PDT 24
Finished Aug 19 06:16:47 PM PDT 24
Peak memory 242600 kb
Host smart-a5ea268b-fc2e-403d-bbee-8fe63bf46f27
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=763316216 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_lock.763316216
Directory /workspace/13.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/13.otp_ctrl_init_fail.727359392
Short name T818
Test name
Test status
Simulation time 246642991 ps
CPU time 3.69 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:16:26 PM PDT 24
Peak memory 242400 kb
Host smart-5d253a4b-4ef9-45d0-826d-b543a1cf45ef
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=727359392 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_init_fail.727359392
Directory /workspace/13.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/13.otp_ctrl_macro_errs.3837602137
Short name T680
Test name
Test status
Simulation time 452600632 ps
CPU time 5.6 seconds
Started Aug 19 06:16:22 PM PDT 24
Finished Aug 19 06:16:28 PM PDT 24
Peak memory 242664 kb
Host smart-179e2612-16de-4f05-82f3-6b016329f50c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3837602137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_macro_errs.3837602137
Directory /workspace/13.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/13.otp_ctrl_parallel_key_req.3352886767
Short name T959
Test name
Test status
Simulation time 4225548812 ps
CPU time 8.85 seconds
Started Aug 19 06:16:22 PM PDT 24
Finished Aug 19 06:16:31 PM PDT 24
Peak memory 242696 kb
Host smart-7000c919-cdff-45ce-8f3d-053ce19cce8c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3352886767 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_key_req.3352886767
Directory /workspace/13.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/13.otp_ctrl_parallel_lc_esc.2208686179
Short name T795
Test name
Test status
Simulation time 229487389 ps
CPU time 12.82 seconds
Started Aug 19 06:16:20 PM PDT 24
Finished Aug 19 06:16:32 PM PDT 24
Peak memory 242416 kb
Host smart-4f4bc1b9-107e-4f2e-a986-a31504be1b46
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2208686179 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_esc.2208686179
Directory /workspace/13.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/13.otp_ctrl_parallel_lc_req.515383440
Short name T1094
Test name
Test status
Simulation time 274106166 ps
CPU time 3.93 seconds
Started Aug 19 06:16:22 PM PDT 24
Finished Aug 19 06:16:26 PM PDT 24
Peak memory 242356 kb
Host smart-714f8b7a-2cac-48c0-a1a1-9577ff722247
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=515383440 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_req.515383440
Directory /workspace/13.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/13.otp_ctrl_smoke.22226833
Short name T451
Test name
Test status
Simulation time 433865862 ps
CPU time 9.22 seconds
Started Aug 19 06:16:20 PM PDT 24
Finished Aug 19 06:16:29 PM PDT 24
Peak memory 242780 kb
Host smart-729a0373-c8a3-4557-968e-fe929e60e1c1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=22226833 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+f
sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_smoke.22226833
Directory /workspace/13.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/13.otp_ctrl_test_access.2141308125
Short name T809
Test name
Test status
Simulation time 1439958762 ps
CPU time 18.15 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:16:39 PM PDT 24
Peak memory 242316 kb
Host smart-b401ce5f-d26f-435f-a605-b83641b29c86
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2141308125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_test_access.2141308125
Directory /workspace/13.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/130.otp_ctrl_init_fail.1026554467
Short name T761
Test name
Test status
Simulation time 167491089 ps
CPU time 4.6 seconds
Started Aug 19 06:18:41 PM PDT 24
Finished Aug 19 06:18:46 PM PDT 24
Peak memory 242564 kb
Host smart-4ad51fa9-2908-414e-ada8-4209b8700d2f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1026554467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_init_fail.1026554467
Directory /workspace/130.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/130.otp_ctrl_parallel_lc_esc.3919681574
Short name T1052
Test name
Test status
Simulation time 2070149916 ps
CPU time 6.5 seconds
Started Aug 19 06:18:37 PM PDT 24
Finished Aug 19 06:18:44 PM PDT 24
Peak memory 242264 kb
Host smart-84b7a013-46e7-4513-8356-9b81897c2bdd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3919681574 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_parallel_lc_esc.3919681574
Directory /workspace/130.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/131.otp_ctrl_init_fail.3160243392
Short name T989
Test name
Test status
Simulation time 449475100 ps
CPU time 3.08 seconds
Started Aug 19 06:18:37 PM PDT 24
Finished Aug 19 06:18:40 PM PDT 24
Peak memory 242588 kb
Host smart-ffb0b0e1-b9c3-48b8-a523-500aba004d30
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3160243392 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_init_fail.3160243392
Directory /workspace/131.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/131.otp_ctrl_parallel_lc_esc.3305123619
Short name T951
Test name
Test status
Simulation time 539731952 ps
CPU time 3.84 seconds
Started Aug 19 06:18:43 PM PDT 24
Finished Aug 19 06:18:47 PM PDT 24
Peak memory 242200 kb
Host smart-926219f2-445a-44d8-b8d8-78c9f32dbf25
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3305123619 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_parallel_lc_esc.3305123619
Directory /workspace/131.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/132.otp_ctrl_init_fail.281397904
Short name T89
Test name
Test status
Simulation time 295880451 ps
CPU time 4.42 seconds
Started Aug 19 06:18:42 PM PDT 24
Finished Aug 19 06:18:46 PM PDT 24
Peak memory 242560 kb
Host smart-3a2aa341-0e8c-4647-9ab2-0d2deb5ffe61
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=281397904 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_init_fail.281397904
Directory /workspace/132.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/132.otp_ctrl_parallel_lc_esc.1503718636
Short name T147
Test name
Test status
Simulation time 1061693307 ps
CPU time 13.84 seconds
Started Aug 19 06:18:46 PM PDT 24
Finished Aug 19 06:19:00 PM PDT 24
Peak memory 242240 kb
Host smart-223556e2-7f37-4b06-a266-86c6a6aa8261
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1503718636 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_parallel_lc_esc.1503718636
Directory /workspace/132.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/133.otp_ctrl_init_fail.2274796753
Short name T457
Test name
Test status
Simulation time 376377931 ps
CPU time 3.81 seconds
Started Aug 19 06:18:35 PM PDT 24
Finished Aug 19 06:18:39 PM PDT 24
Peak memory 242296 kb
Host smart-3fe025c2-3d03-43b2-b015-bb867bf2632e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2274796753 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_init_fail.2274796753
Directory /workspace/133.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/133.otp_ctrl_parallel_lc_esc.208814331
Short name T640
Test name
Test status
Simulation time 241190541 ps
CPU time 3.08 seconds
Started Aug 19 06:18:44 PM PDT 24
Finished Aug 19 06:18:47 PM PDT 24
Peak memory 242188 kb
Host smart-322c6e63-7b80-47e9-af6f-6f54f26789a2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=208814331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_parallel_lc_esc.208814331
Directory /workspace/133.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/134.otp_ctrl_init_fail.3327451526
Short name T652
Test name
Test status
Simulation time 2508715822 ps
CPU time 6.22 seconds
Started Aug 19 06:18:41 PM PDT 24
Finished Aug 19 06:18:48 PM PDT 24
Peak memory 242564 kb
Host smart-b806eb48-d387-43cf-a643-d1e8406dad9f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3327451526 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_init_fail.3327451526
Directory /workspace/134.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/134.otp_ctrl_parallel_lc_esc.856248192
Short name T1064
Test name
Test status
Simulation time 1643491756 ps
CPU time 20.26 seconds
Started Aug 19 06:18:42 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 242288 kb
Host smart-5b982e9e-884b-495e-92e4-17523dabbd96
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=856248192 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_parallel_lc_esc.856248192
Directory /workspace/134.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/135.otp_ctrl_init_fail.3341436817
Short name T588
Test name
Test status
Simulation time 2297944147 ps
CPU time 5.44 seconds
Started Aug 19 06:18:37 PM PDT 24
Finished Aug 19 06:18:43 PM PDT 24
Peak memory 242864 kb
Host smart-a40cefb7-779a-4b87-90c4-ffc8f03dce34
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3341436817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_init_fail.3341436817
Directory /workspace/135.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/135.otp_ctrl_parallel_lc_esc.1847839462
Short name T805
Test name
Test status
Simulation time 339019093 ps
CPU time 5.3 seconds
Started Aug 19 06:18:35 PM PDT 24
Finished Aug 19 06:18:41 PM PDT 24
Peak memory 242216 kb
Host smart-d05f0839-2047-4607-b755-ff9f719f09ac
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1847839462 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_parallel_lc_esc.1847839462
Directory /workspace/135.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/136.otp_ctrl_init_fail.3271814320
Short name T204
Test name
Test status
Simulation time 511742076 ps
CPU time 4.35 seconds
Started Aug 19 06:18:42 PM PDT 24
Finished Aug 19 06:18:46 PM PDT 24
Peak memory 242340 kb
Host smart-5a8bffeb-54b4-40b6-94f1-cd67b6d11c87
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3271814320 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_init_fail.3271814320
Directory /workspace/136.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/136.otp_ctrl_parallel_lc_esc.2336555412
Short name T185
Test name
Test status
Simulation time 155574528 ps
CPU time 3.09 seconds
Started Aug 19 06:18:37 PM PDT 24
Finished Aug 19 06:18:40 PM PDT 24
Peak memory 242136 kb
Host smart-4cbbb008-a539-41de-9f84-b0e51bc18064
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2336555412 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_parallel_lc_esc.2336555412
Directory /workspace/136.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/137.otp_ctrl_init_fail.4114419149
Short name T1152
Test name
Test status
Simulation time 2118951432 ps
CPU time 8.5 seconds
Started Aug 19 06:18:41 PM PDT 24
Finished Aug 19 06:18:50 PM PDT 24
Peak memory 242312 kb
Host smart-aa40185f-0c09-4d26-9d4b-be744b78b831
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4114419149 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_init_fail.4114419149
Directory /workspace/137.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/137.otp_ctrl_parallel_lc_esc.2978914077
Short name T328
Test name
Test status
Simulation time 495992044 ps
CPU time 15.84 seconds
Started Aug 19 06:18:46 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 242284 kb
Host smart-4459e4a2-66a8-4e90-b5e7-b310a7b30489
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2978914077 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_parallel_lc_esc.2978914077
Directory /workspace/137.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/138.otp_ctrl_init_fail.1013221000
Short name T90
Test name
Test status
Simulation time 141628940 ps
CPU time 3.46 seconds
Started Aug 19 06:18:38 PM PDT 24
Finished Aug 19 06:18:41 PM PDT 24
Peak memory 242300 kb
Host smart-f83c35c0-bc0c-4997-af48-8924e629a13f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1013221000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_init_fail.1013221000
Directory /workspace/138.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/138.otp_ctrl_parallel_lc_esc.469313630
Short name T866
Test name
Test status
Simulation time 166144627 ps
CPU time 6.2 seconds
Started Aug 19 06:18:38 PM PDT 24
Finished Aug 19 06:18:45 PM PDT 24
Peak memory 242796 kb
Host smart-1316bf28-f56a-4dae-8857-1a03ae610a19
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=469313630 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_parallel_lc_esc.469313630
Directory /workspace/138.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/139.otp_ctrl_init_fail.4816463
Short name T854
Test name
Test status
Simulation time 428886747 ps
CPU time 4.73 seconds
Started Aug 19 06:18:38 PM PDT 24
Finished Aug 19 06:18:43 PM PDT 24
Peak memory 242780 kb
Host smart-ee07b42a-c49c-4c64-9b43-ef73a0f3b386
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4816463 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_init_fail.4816463
Directory /workspace/139.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/139.otp_ctrl_parallel_lc_esc.491453158
Short name T619
Test name
Test status
Simulation time 424077164 ps
CPU time 5.45 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:45 PM PDT 24
Peak memory 242460 kb
Host smart-37e3c527-7115-4346-83be-e6f83493a593
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=491453158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_parallel_lc_esc.491453158
Directory /workspace/139.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/14.otp_ctrl_alert_test.1870755903
Short name T1003
Test name
Test status
Simulation time 103102930 ps
CPU time 2.27 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:16:23 PM PDT 24
Peak memory 240708 kb
Host smart-ea79174d-2e9b-4747-9284-f3c7f9b37f99
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1870755903 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_alert_test.1870755903
Directory /workspace/14.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/14.otp_ctrl_check_fail.3095486050
Short name T1038
Test name
Test status
Simulation time 501976254 ps
CPU time 15.1 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:16:39 PM PDT 24
Peak memory 249160 kb
Host smart-ed492131-d0bb-475c-b009-a3ddc97d8308
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3095486050 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_check_fail.3095486050
Directory /workspace/14.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/14.otp_ctrl_dai_errs.1262697881
Short name T241
Test name
Test status
Simulation time 615067037 ps
CPU time 17.01 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:16:41 PM PDT 24
Peak memory 242452 kb
Host smart-f24b2c9a-98f6-4a38-b88a-c603cd95f55f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1262697881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_errs.1262697881
Directory /workspace/14.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/14.otp_ctrl_dai_lock.1107596544
Short name T244
Test name
Test status
Simulation time 595587195 ps
CPU time 17.24 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:16:40 PM PDT 24
Peak memory 243040 kb
Host smart-161683ee-ee05-4d78-a67c-0f2bae86ec15
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1107596544 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_lock.1107596544
Directory /workspace/14.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/14.otp_ctrl_init_fail.3284816150
Short name T696
Test name
Test status
Simulation time 262887406 ps
CPU time 3.16 seconds
Started Aug 19 06:16:20 PM PDT 24
Finished Aug 19 06:16:23 PM PDT 24
Peak memory 242724 kb
Host smart-5b885365-6d29-480c-b1ef-a1e7f15241b7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3284816150 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_init_fail.3284816150
Directory /workspace/14.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/14.otp_ctrl_macro_errs.3348420889
Short name T848
Test name
Test status
Simulation time 1910803664 ps
CPU time 12.27 seconds
Started Aug 19 06:16:22 PM PDT 24
Finished Aug 19 06:16:35 PM PDT 24
Peak memory 247164 kb
Host smart-b256bd09-c586-4b7e-a116-1323dd739c71
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3348420889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_macro_errs.3348420889
Directory /workspace/14.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/14.otp_ctrl_parallel_key_req.3374061053
Short name T366
Test name
Test status
Simulation time 9869146209 ps
CPU time 28.86 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:16:50 PM PDT 24
Peak memory 242564 kb
Host smart-c7a8f428-d0b4-46e2-9e02-44f5c0fc6c01
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3374061053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_key_req.3374061053
Directory /workspace/14.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/14.otp_ctrl_parallel_lc_esc.3472197025
Short name T263
Test name
Test status
Simulation time 352859608 ps
CPU time 8.39 seconds
Started Aug 19 06:16:22 PM PDT 24
Finished Aug 19 06:16:30 PM PDT 24
Peak memory 242160 kb
Host smart-98026328-72dc-4a37-bb6d-f425bc0f4fe6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3472197025 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_esc.3472197025
Directory /workspace/14.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/14.otp_ctrl_parallel_lc_req.306652639
Short name T707
Test name
Test status
Simulation time 7041078603 ps
CPU time 16.41 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:16:39 PM PDT 24
Peak memory 242416 kb
Host smart-fbc57372-7ca3-4c42-b604-0baed35686ff
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=306652639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_req.306652639
Directory /workspace/14.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/14.otp_ctrl_smoke.2630275931
Short name T1121
Test name
Test status
Simulation time 1495222119 ps
CPU time 8.63 seconds
Started Aug 19 06:16:22 PM PDT 24
Finished Aug 19 06:16:31 PM PDT 24
Peak memory 242740 kb
Host smart-e35760f8-61ae-480d-8d61-93419ed5014d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2630275931 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_smoke.2630275931
Directory /workspace/14.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/14.otp_ctrl_stress_all.2947007798
Short name T636
Test name
Test status
Simulation time 36765096901 ps
CPU time 235.26 seconds
Started Aug 19 06:16:20 PM PDT 24
Finished Aug 19 06:20:15 PM PDT 24
Peak memory 281860 kb
Host smart-66b5bc2e-8121-43ec-8ba8-d9c8065c0593
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2947007798 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all
.2947007798
Directory /workspace/14.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/14.otp_ctrl_stress_all_with_rand_reset.3939488551
Short name T31
Test name
Test status
Simulation time 85584307221 ps
CPU time 287.78 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:21:11 PM PDT 24
Peak memory 272592 kb
Host smart-1bd1f183-4e66-4339-885d-116ac5552c6b
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3939488551 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all_with_rand_reset.3939488551
Directory /workspace/14.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/14.otp_ctrl_test_access.3949968543
Short name T635
Test name
Test status
Simulation time 804546501 ps
CPU time 19.35 seconds
Started Aug 19 06:16:20 PM PDT 24
Finished Aug 19 06:16:40 PM PDT 24
Peak memory 242592 kb
Host smart-218cf72e-d0b7-42cf-8526-d1e9fb2c342e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3949968543 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_test_access.3949968543
Directory /workspace/14.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/140.otp_ctrl_init_fail.3106438044
Short name T875
Test name
Test status
Simulation time 375529389 ps
CPU time 4.36 seconds
Started Aug 19 06:18:38 PM PDT 24
Finished Aug 19 06:18:43 PM PDT 24
Peak memory 242604 kb
Host smart-9d94ff5f-c035-4a46-a2e0-b138d9bc6df4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3106438044 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_init_fail.3106438044
Directory /workspace/140.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/140.otp_ctrl_parallel_lc_esc.1451301985
Short name T149
Test name
Test status
Simulation time 599839246 ps
CPU time 8.08 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:47 PM PDT 24
Peak memory 242352 kb
Host smart-5448504e-1dc8-4176-bcd3-39336ffc22e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1451301985 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_parallel_lc_esc.1451301985
Directory /workspace/140.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/141.otp_ctrl_init_fail.987949178
Short name T675
Test name
Test status
Simulation time 1655208021 ps
CPU time 5.48 seconds
Started Aug 19 06:18:37 PM PDT 24
Finished Aug 19 06:18:42 PM PDT 24
Peak memory 242372 kb
Host smart-c2911750-5a1a-478e-ba01-48d85e911ab4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=987949178 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_init_fail.987949178
Directory /workspace/141.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/141.otp_ctrl_parallel_lc_esc.603402521
Short name T145
Test name
Test status
Simulation time 9946307535 ps
CPU time 29.87 seconds
Started Aug 19 06:18:43 PM PDT 24
Finished Aug 19 06:19:13 PM PDT 24
Peak memory 242584 kb
Host smart-aa772dae-4967-4f7b-94fb-7e42fd37cf43
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=603402521 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_parallel_lc_esc.603402521
Directory /workspace/141.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/142.otp_ctrl_init_fail.845097486
Short name T200
Test name
Test status
Simulation time 112736553 ps
CPU time 3.4 seconds
Started Aug 19 06:18:41 PM PDT 24
Finished Aug 19 06:18:45 PM PDT 24
Peak memory 242692 kb
Host smart-3d06191f-39e8-4d0d-a6ea-07d38725bbb4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=845097486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_init_fail.845097486
Directory /workspace/142.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/142.otp_ctrl_parallel_lc_esc.1962023766
Short name T825
Test name
Test status
Simulation time 102914327 ps
CPU time 3.1 seconds
Started Aug 19 06:18:36 PM PDT 24
Finished Aug 19 06:18:39 PM PDT 24
Peak memory 242228 kb
Host smart-cccadba3-a5b3-4166-8e53-d5b22dd0bb6e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1962023766 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_parallel_lc_esc.1962023766
Directory /workspace/142.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/143.otp_ctrl_init_fail.3536321658
Short name T177
Test name
Test status
Simulation time 505637393 ps
CPU time 4.32 seconds
Started Aug 19 06:18:43 PM PDT 24
Finished Aug 19 06:18:47 PM PDT 24
Peak memory 242324 kb
Host smart-f255e138-3f24-400d-bd00-c9030e11308d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3536321658 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_init_fail.3536321658
Directory /workspace/143.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/143.otp_ctrl_parallel_lc_esc.4248378208
Short name T740
Test name
Test status
Simulation time 611627078 ps
CPU time 17 seconds
Started Aug 19 06:18:36 PM PDT 24
Finished Aug 19 06:18:54 PM PDT 24
Peak memory 242304 kb
Host smart-0f5cf77a-485f-4101-8d0f-5aa8ba2be4a6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4248378208 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_parallel_lc_esc.4248378208
Directory /workspace/143.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/144.otp_ctrl_init_fail.255446729
Short name T229
Test name
Test status
Simulation time 125916772 ps
CPU time 3.91 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:43 PM PDT 24
Peak memory 242344 kb
Host smart-af407e2e-66d9-4351-9333-ef10d1b06ab6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=255446729 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_init_fail.255446729
Directory /workspace/144.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/144.otp_ctrl_parallel_lc_esc.1498630167
Short name T808
Test name
Test status
Simulation time 3012440831 ps
CPU time 12.22 seconds
Started Aug 19 06:18:37 PM PDT 24
Finished Aug 19 06:18:49 PM PDT 24
Peak memory 242624 kb
Host smart-a5bf52e1-624b-4a50-9455-0ad288cfe719
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1498630167 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_parallel_lc_esc.1498630167
Directory /workspace/144.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/145.otp_ctrl_init_fail.1283212177
Short name T184
Test name
Test status
Simulation time 1483419155 ps
CPU time 6.12 seconds
Started Aug 19 06:18:38 PM PDT 24
Finished Aug 19 06:18:44 PM PDT 24
Peak memory 242588 kb
Host smart-a2c48356-1dc9-48a2-8ef1-8302c9f20524
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1283212177 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_init_fail.1283212177
Directory /workspace/145.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/145.otp_ctrl_parallel_lc_esc.1152239362
Short name T151
Test name
Test status
Simulation time 1838063625 ps
CPU time 18.73 seconds
Started Aug 19 06:18:37 PM PDT 24
Finished Aug 19 06:18:56 PM PDT 24
Peak memory 242176 kb
Host smart-efbc4703-55b6-4da3-a7ef-e368cd2e31ca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1152239362 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_parallel_lc_esc.1152239362
Directory /workspace/145.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/146.otp_ctrl_init_fail.3890230891
Short name T630
Test name
Test status
Simulation time 91664499 ps
CPU time 3.73 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:43 PM PDT 24
Peak memory 242284 kb
Host smart-b8a06d3b-ae80-4f4b-855b-ef40beb1fbec
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3890230891 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_init_fail.3890230891
Directory /workspace/146.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/146.otp_ctrl_parallel_lc_esc.1914196952
Short name T609
Test name
Test status
Simulation time 274412985 ps
CPU time 7.19 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:46 PM PDT 24
Peak memory 242332 kb
Host smart-2b71cbd4-6a46-4469-ab5a-c7331432075f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1914196952 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_parallel_lc_esc.1914196952
Directory /workspace/146.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/147.otp_ctrl_init_fail.2165945122
Short name T815
Test name
Test status
Simulation time 231017804 ps
CPU time 3.7 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:18:43 PM PDT 24
Peak memory 242676 kb
Host smart-d86b5dc3-9e81-42c1-a1c4-f295589cf399
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2165945122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_init_fail.2165945122
Directory /workspace/147.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/147.otp_ctrl_parallel_lc_esc.3288186027
Short name T163
Test name
Test status
Simulation time 1013535773 ps
CPU time 6.85 seconds
Started Aug 19 06:18:41 PM PDT 24
Finished Aug 19 06:18:48 PM PDT 24
Peak memory 242496 kb
Host smart-c30493f9-66a8-4f61-b664-f0595e79fc16
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3288186027 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_parallel_lc_esc.3288186027
Directory /workspace/147.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/148.otp_ctrl_init_fail.2953143138
Short name T87
Test name
Test status
Simulation time 570212679 ps
CPU time 4.7 seconds
Started Aug 19 06:18:38 PM PDT 24
Finished Aug 19 06:18:42 PM PDT 24
Peak memory 242688 kb
Host smart-2ff88799-f4d2-47f1-9655-efab8b009b89
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2953143138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_init_fail.2953143138
Directory /workspace/148.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/148.otp_ctrl_parallel_lc_esc.756232537
Short name T249
Test name
Test status
Simulation time 705302291 ps
CPU time 16.48 seconds
Started Aug 19 06:18:38 PM PDT 24
Finished Aug 19 06:18:55 PM PDT 24
Peak memory 242388 kb
Host smart-5d94159d-56b1-4da8-b246-0dbb684470a5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=756232537 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_parallel_lc_esc.756232537
Directory /workspace/148.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/149.otp_ctrl_init_fail.2503711098
Short name T477
Test name
Test status
Simulation time 716869479 ps
CPU time 4.11 seconds
Started Aug 19 06:18:38 PM PDT 24
Finished Aug 19 06:18:42 PM PDT 24
Peak memory 242268 kb
Host smart-73ec9340-0fb2-4d10-9f0a-c5a902ca743d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2503711098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_init_fail.2503711098
Directory /workspace/149.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/149.otp_ctrl_parallel_lc_esc.3453964356
Short name T753
Test name
Test status
Simulation time 113052044 ps
CPU time 4 seconds
Started Aug 19 06:18:38 PM PDT 24
Finished Aug 19 06:18:42 PM PDT 24
Peak memory 242364 kb
Host smart-71ffb484-6f04-4a8c-ba6c-05e0b0a63834
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3453964356 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_parallel_lc_esc.3453964356
Directory /workspace/149.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/15.otp_ctrl_alert_test.3543234052
Short name T505
Test name
Test status
Simulation time 106545798 ps
CPU time 1.93 seconds
Started Aug 19 06:16:34 PM PDT 24
Finished Aug 19 06:16:36 PM PDT 24
Peak memory 240640 kb
Host smart-37750675-6584-4a49-8915-fd6b0644df63
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3543234052 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_alert_test.3543234052
Directory /workspace/15.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/15.otp_ctrl_check_fail.4013238428
Short name T59
Test name
Test status
Simulation time 1645102297 ps
CPU time 26.49 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:16:48 PM PDT 24
Peak memory 242332 kb
Host smart-61760191-8d01-4d84-8549-8d351ffec8ad
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4013238428 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_check_fail.4013238428
Directory /workspace/15.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/15.otp_ctrl_dai_errs.2739666861
Short name T498
Test name
Test status
Simulation time 2585155999 ps
CPU time 24.63 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:16:47 PM PDT 24
Peak memory 242556 kb
Host smart-79472ca4-a8d7-449c-a8a7-d00483926664
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2739666861 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_errs.2739666861
Directory /workspace/15.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/15.otp_ctrl_dai_lock.699264143
Short name T956
Test name
Test status
Simulation time 2559983648 ps
CPU time 27.42 seconds
Started Aug 19 06:16:24 PM PDT 24
Finished Aug 19 06:16:51 PM PDT 24
Peak memory 242664 kb
Host smart-c23840d0-4285-4dc5-a041-6d6a134f43e8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=699264143 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_lock.699264143
Directory /workspace/15.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/15.otp_ctrl_init_fail.143933710
Short name T1150
Test name
Test status
Simulation time 238524124 ps
CPU time 4.58 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:16:26 PM PDT 24
Peak memory 242416 kb
Host smart-f1ec24f9-3aab-4741-b1a9-3a194d20e1b0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=143933710 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_init_fail.143933710
Directory /workspace/15.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/15.otp_ctrl_macro_errs.189430963
Short name T982
Test name
Test status
Simulation time 7388555904 ps
CPU time 18.35 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:16:42 PM PDT 24
Peak memory 243936 kb
Host smart-8c63f515-1c10-4382-8a8d-7829583fa976
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=189430963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_macro_errs.189430963
Directory /workspace/15.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/15.otp_ctrl_parallel_key_req.1219345088
Short name T401
Test name
Test status
Simulation time 586053359 ps
CPU time 12.63 seconds
Started Aug 19 06:16:20 PM PDT 24
Finished Aug 19 06:16:33 PM PDT 24
Peak memory 242324 kb
Host smart-6b798fe4-12fb-4076-895b-3197bee17c23
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1219345088 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_key_req.1219345088
Directory /workspace/15.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/15.otp_ctrl_parallel_lc_esc.699050967
Short name T979
Test name
Test status
Simulation time 2691002857 ps
CPU time 9.17 seconds
Started Aug 19 06:16:22 PM PDT 24
Finished Aug 19 06:16:31 PM PDT 24
Peak memory 249060 kb
Host smart-788aeb0a-068f-441a-9a09-246559464735
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=699050967 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_esc.699050967
Directory /workspace/15.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/15.otp_ctrl_parallel_lc_req.3681651981
Short name T556
Test name
Test status
Simulation time 482912991 ps
CPU time 3.95 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:16:25 PM PDT 24
Peak memory 242236 kb
Host smart-b782cd76-b380-4d4f-b6c1-09e290d99574
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3681651981 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_req.3681651981
Directory /workspace/15.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/15.otp_ctrl_regwen.3158078574
Short name T934
Test name
Test status
Simulation time 136738403 ps
CPU time 3.86 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:16:27 PM PDT 24
Peak memory 242532 kb
Host smart-e1f95919-2831-4f53-a891-ee0284fd9ce1
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3158078574 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_regwen.3158078574
Directory /workspace/15.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/15.otp_ctrl_smoke.1949383093
Short name T1127
Test name
Test status
Simulation time 309742581 ps
CPU time 5.05 seconds
Started Aug 19 06:16:23 PM PDT 24
Finished Aug 19 06:16:28 PM PDT 24
Peak memory 242488 kb
Host smart-c9af860c-7edd-441a-bf56-a0100f296a24
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1949383093 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_smoke.1949383093
Directory /workspace/15.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/15.otp_ctrl_stress_all.1670649779
Short name T721
Test name
Test status
Simulation time 28669462506 ps
CPU time 232.14 seconds
Started Aug 19 06:16:33 PM PDT 24
Finished Aug 19 06:20:25 PM PDT 24
Peak memory 281936 kb
Host smart-e7676546-87a5-433d-9f4a-d0766ca743a6
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1670649779 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all
.1670649779
Directory /workspace/15.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/15.otp_ctrl_stress_all_with_rand_reset.3236459400
Short name T7
Test name
Test status
Simulation time 702495773 ps
CPU time 22.8 seconds
Started Aug 19 06:16:36 PM PDT 24
Finished Aug 19 06:16:59 PM PDT 24
Peak memory 249224 kb
Host smart-d524fecb-e220-497a-a69f-3b581eb806bd
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3236459400 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all_with_rand_reset.3236459400
Directory /workspace/15.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/15.otp_ctrl_test_access.2073738706
Short name T222
Test name
Test status
Simulation time 7286150155 ps
CPU time 21.83 seconds
Started Aug 19 06:16:33 PM PDT 24
Finished Aug 19 06:16:55 PM PDT 24
Peak memory 243148 kb
Host smart-5e6e646d-4e5e-4d18-8dd4-b4944d451cc9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2073738706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_test_access.2073738706
Directory /workspace/15.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/150.otp_ctrl_init_fail.3402872207
Short name T836
Test name
Test status
Simulation time 166368808 ps
CPU time 5.34 seconds
Started Aug 19 06:18:41 PM PDT 24
Finished Aug 19 06:18:46 PM PDT 24
Peak memory 242296 kb
Host smart-0a75ac5b-52dc-456c-8fa8-6551f17aa7ca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3402872207 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_init_fail.3402872207
Directory /workspace/150.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/150.otp_ctrl_parallel_lc_esc.715370437
Short name T161
Test name
Test status
Simulation time 583083862 ps
CPU time 8.95 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:48 PM PDT 24
Peak memory 242748 kb
Host smart-e3c8b724-6af7-4fa9-8716-5309e99545bf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=715370437 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_parallel_lc_esc.715370437
Directory /workspace/150.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/151.otp_ctrl_init_fail.1480030927
Short name T478
Test name
Test status
Simulation time 1637316141 ps
CPU time 4.93 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:44 PM PDT 24
Peak memory 242728 kb
Host smart-5531d4bd-5871-4497-a485-2efdfc8ad7be
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1480030927 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_init_fail.1480030927
Directory /workspace/151.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/151.otp_ctrl_parallel_lc_esc.2758427406
Short name T376
Test name
Test status
Simulation time 1372365107 ps
CPU time 20.33 seconds
Started Aug 19 06:18:41 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 248860 kb
Host smart-74ca4576-1a7f-4f4d-9548-353e81ba02c7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2758427406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_parallel_lc_esc.2758427406
Directory /workspace/151.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/152.otp_ctrl_init_fail.3846860812
Short name T994
Test name
Test status
Simulation time 532769271 ps
CPU time 3.89 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:18:44 PM PDT 24
Peak memory 242604 kb
Host smart-02a23617-7322-4471-ba07-2b9913a4f227
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3846860812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_init_fail.3846860812
Directory /workspace/152.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/152.otp_ctrl_parallel_lc_esc.3039404376
Short name T441
Test name
Test status
Simulation time 2178118609 ps
CPU time 13.27 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:18:53 PM PDT 24
Peak memory 242620 kb
Host smart-8181b51d-bcc9-4536-8c23-56d8d439aa9d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3039404376 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_parallel_lc_esc.3039404376
Directory /workspace/152.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/154.otp_ctrl_init_fail.2777771922
Short name T543
Test name
Test status
Simulation time 207701510 ps
CPU time 3.91 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:43 PM PDT 24
Peak memory 242364 kb
Host smart-872e5485-7861-4a67-89f9-563842f328a5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2777771922 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_init_fail.2777771922
Directory /workspace/154.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/154.otp_ctrl_parallel_lc_esc.960627014
Short name T878
Test name
Test status
Simulation time 162029492 ps
CPU time 4.5 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:18:45 PM PDT 24
Peak memory 242336 kb
Host smart-78457c5c-64f5-4d81-8dda-78d87fd663f2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=960627014 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_parallel_lc_esc.960627014
Directory /workspace/154.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/155.otp_ctrl_init_fail.1497889522
Short name T963
Test name
Test status
Simulation time 703156383 ps
CPU time 4.18 seconds
Started Aug 19 06:18:38 PM PDT 24
Finished Aug 19 06:18:43 PM PDT 24
Peak memory 242292 kb
Host smart-47760c5e-858c-46d7-8d69-20d35cf1e0c1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1497889522 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_init_fail.1497889522
Directory /workspace/155.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/155.otp_ctrl_parallel_lc_esc.839046889
Short name T655
Test name
Test status
Simulation time 440237436 ps
CPU time 11.76 seconds
Started Aug 19 06:18:41 PM PDT 24
Finished Aug 19 06:18:53 PM PDT 24
Peak memory 242216 kb
Host smart-571ef933-5e6a-47d2-b5fa-c35c02c49e5f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=839046889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_parallel_lc_esc.839046889
Directory /workspace/155.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/156.otp_ctrl_parallel_lc_esc.448525370
Short name T572
Test name
Test status
Simulation time 191158989 ps
CPU time 4.85 seconds
Started Aug 19 06:18:42 PM PDT 24
Finished Aug 19 06:18:47 PM PDT 24
Peak memory 242268 kb
Host smart-f5fe9c47-ecd5-441e-9959-380d1f321bcc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=448525370 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_parallel_lc_esc.448525370
Directory /workspace/156.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/157.otp_ctrl_init_fail.3832235888
Short name T98
Test name
Test status
Simulation time 141002048 ps
CPU time 3.9 seconds
Started Aug 19 06:18:46 PM PDT 24
Finished Aug 19 06:18:50 PM PDT 24
Peak memory 242668 kb
Host smart-cc5bab6e-2396-4e3c-8ed9-93eb0458267c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3832235888 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_init_fail.3832235888
Directory /workspace/157.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/157.otp_ctrl_parallel_lc_esc.3929546524
Short name T499
Test name
Test status
Simulation time 379599220 ps
CPU time 19.44 seconds
Started Aug 19 06:18:41 PM PDT 24
Finished Aug 19 06:19:01 PM PDT 24
Peak memory 242284 kb
Host smart-d57705df-1a61-4886-a376-53ad8eaf3931
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3929546524 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_parallel_lc_esc.3929546524
Directory /workspace/157.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/158.otp_ctrl_init_fail.4087944140
Short name T1011
Test name
Test status
Simulation time 2331848701 ps
CPU time 6.17 seconds
Started Aug 19 06:18:43 PM PDT 24
Finished Aug 19 06:18:49 PM PDT 24
Peak memory 242828 kb
Host smart-f0b894d4-f800-437b-a1ed-47b69f31ac50
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4087944140 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_init_fail.4087944140
Directory /workspace/158.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/158.otp_ctrl_parallel_lc_esc.567039877
Short name T444
Test name
Test status
Simulation time 98717563 ps
CPU time 3.96 seconds
Started Aug 19 06:18:43 PM PDT 24
Finished Aug 19 06:18:47 PM PDT 24
Peak memory 242208 kb
Host smart-d1acb2d3-3aa4-4a09-a340-c3fbe1777837
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=567039877 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_parallel_lc_esc.567039877
Directory /workspace/158.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/159.otp_ctrl_init_fail.3258001267
Short name T70
Test name
Test status
Simulation time 352424030 ps
CPU time 5.07 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:18:46 PM PDT 24
Peak memory 242524 kb
Host smart-a8b1aace-d80f-4a58-a859-2e6fdb2695a1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3258001267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_init_fail.3258001267
Directory /workspace/159.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/159.otp_ctrl_parallel_lc_esc.3115183148
Short name T434
Test name
Test status
Simulation time 2256617132 ps
CPU time 16.94 seconds
Started Aug 19 06:18:39 PM PDT 24
Finished Aug 19 06:18:56 PM PDT 24
Peak memory 242252 kb
Host smart-b53505b6-ac07-4728-ad08-d84b78e97e52
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3115183148 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_parallel_lc_esc.3115183148
Directory /workspace/159.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/16.otp_ctrl_alert_test.3084841130
Short name T607
Test name
Test status
Simulation time 186822305 ps
CPU time 2.02 seconds
Started Aug 19 06:16:38 PM PDT 24
Finished Aug 19 06:16:40 PM PDT 24
Peak memory 240984 kb
Host smart-571e84c5-6184-4f92-a303-310d722dba35
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3084841130 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_alert_test.3084841130
Directory /workspace/16.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/16.otp_ctrl_check_fail.4198454850
Short name T762
Test name
Test status
Simulation time 2704111189 ps
CPU time 15.09 seconds
Started Aug 19 06:16:33 PM PDT 24
Finished Aug 19 06:16:48 PM PDT 24
Peak memory 242704 kb
Host smart-8ec4796a-68e1-4f56-8796-8fb2a0f95422
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4198454850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_check_fail.4198454850
Directory /workspace/16.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/16.otp_ctrl_dai_errs.3913940675
Short name T883
Test name
Test status
Simulation time 490965551 ps
CPU time 12.58 seconds
Started Aug 19 06:16:33 PM PDT 24
Finished Aug 19 06:16:46 PM PDT 24
Peak memory 242640 kb
Host smart-c55125e9-901a-4897-9b4c-0b24388e1abc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3913940675 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_errs.3913940675
Directory /workspace/16.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/16.otp_ctrl_dai_lock.2094161626
Short name T112
Test name
Test status
Simulation time 3882397541 ps
CPU time 19.7 seconds
Started Aug 19 06:16:34 PM PDT 24
Finished Aug 19 06:16:54 PM PDT 24
Peak memory 243576 kb
Host smart-7ecdd050-7aec-4a09-adef-2a2fb54b0e19
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2094161626 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_lock.2094161626
Directory /workspace/16.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/16.otp_ctrl_init_fail.141830578
Short name T575
Test name
Test status
Simulation time 444216020 ps
CPU time 3.4 seconds
Started Aug 19 06:16:32 PM PDT 24
Finished Aug 19 06:16:36 PM PDT 24
Peak memory 242676 kb
Host smart-a103de1e-77ff-45ed-ac84-9879ba509767
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=141830578 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_init_fail.141830578
Directory /workspace/16.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/16.otp_ctrl_macro_errs.260249240
Short name T873
Test name
Test status
Simulation time 10903668742 ps
CPU time 26.76 seconds
Started Aug 19 06:16:32 PM PDT 24
Finished Aug 19 06:16:59 PM PDT 24
Peak memory 243992 kb
Host smart-bb1f89d4-8edf-487c-92f1-9efa7416e2d0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=260249240 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_macro_errs.260249240
Directory /workspace/16.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/16.otp_ctrl_parallel_key_req.1954915743
Short name T988
Test name
Test status
Simulation time 259689857 ps
CPU time 3.95 seconds
Started Aug 19 06:16:40 PM PDT 24
Finished Aug 19 06:16:44 PM PDT 24
Peak memory 242432 kb
Host smart-a20e3658-bb72-43e4-b957-a2b76d8204cd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1954915743 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_key_req.1954915743
Directory /workspace/16.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/16.otp_ctrl_parallel_lc_esc.611207735
Short name T935
Test name
Test status
Simulation time 545683318 ps
CPU time 16.26 seconds
Started Aug 19 06:16:32 PM PDT 24
Finished Aug 19 06:16:49 PM PDT 24
Peak memory 242216 kb
Host smart-12661e50-098b-4d42-badd-ab002ff648b3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=611207735 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_esc.611207735
Directory /workspace/16.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/16.otp_ctrl_parallel_lc_req.2047431158
Short name T521
Test name
Test status
Simulation time 205228583 ps
CPU time 5.02 seconds
Started Aug 19 06:16:32 PM PDT 24
Finished Aug 19 06:16:37 PM PDT 24
Peak memory 249028 kb
Host smart-d9919ffb-2114-4063-9114-fbfdb153c5d0
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2047431158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_req.2047431158
Directory /workspace/16.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/16.otp_ctrl_regwen.2011137780
Short name T1097
Test name
Test status
Simulation time 4481687982 ps
CPU time 13.27 seconds
Started Aug 19 06:16:32 PM PDT 24
Finished Aug 19 06:16:45 PM PDT 24
Peak memory 242536 kb
Host smart-82983287-32dc-4544-a42f-12e3ad895ee5
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2011137780 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_regwen.2011137780
Directory /workspace/16.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/16.otp_ctrl_smoke.3289260998
Short name T523
Test name
Test status
Simulation time 1599956123 ps
CPU time 13.55 seconds
Started Aug 19 06:16:31 PM PDT 24
Finished Aug 19 06:16:44 PM PDT 24
Peak memory 242436 kb
Host smart-c7396701-8acd-4bf9-97da-3453c24d948f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3289260998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_smoke.3289260998
Directory /workspace/16.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/16.otp_ctrl_stress_all_with_rand_reset.3563677908
Short name T315
Test name
Test status
Simulation time 6056115032 ps
CPU time 47.65 seconds
Started Aug 19 06:16:31 PM PDT 24
Finished Aug 19 06:17:19 PM PDT 24
Peak memory 244520 kb
Host smart-21a8756b-2703-4897-87ac-782826907047
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3563677908 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all_with_rand_reset.3563677908
Directory /workspace/16.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/16.otp_ctrl_test_access.4141583597
Short name T377
Test name
Test status
Simulation time 962415695 ps
CPU time 11.19 seconds
Started Aug 19 06:16:34 PM PDT 24
Finished Aug 19 06:16:45 PM PDT 24
Peak memory 249120 kb
Host smart-acca3247-546a-47ee-a8c8-946da60d441c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4141583597 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_test_access.4141583597
Directory /workspace/16.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/160.otp_ctrl_init_fail.795228496
Short name T1093
Test name
Test status
Simulation time 422060822 ps
CPU time 4.93 seconds
Started Aug 19 06:18:42 PM PDT 24
Finished Aug 19 06:18:47 PM PDT 24
Peak memory 242368 kb
Host smart-3afa930d-7214-42ff-ac42-cc663a6256ee
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=795228496 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_init_fail.795228496
Directory /workspace/160.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/160.otp_ctrl_parallel_lc_esc.3709091022
Short name T1161
Test name
Test status
Simulation time 529133180 ps
CPU time 5.5 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:18:53 PM PDT 24
Peak memory 241948 kb
Host smart-690abb0d-aa72-4e49-97df-82be55c6295d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3709091022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_parallel_lc_esc.3709091022
Directory /workspace/160.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/161.otp_ctrl_init_fail.3710920135
Short name T830
Test name
Test status
Simulation time 406425049 ps
CPU time 4.43 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:18:52 PM PDT 24
Peak memory 242232 kb
Host smart-b289cb20-16be-4ef9-ad2a-34ba35c1432d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3710920135 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_init_fail.3710920135
Directory /workspace/161.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/161.otp_ctrl_parallel_lc_esc.3970911130
Short name T768
Test name
Test status
Simulation time 107987192 ps
CPU time 3.28 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:18:51 PM PDT 24
Peak memory 242228 kb
Host smart-7c1eb7b9-2bed-46a6-bbed-46b0e866331c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3970911130 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_parallel_lc_esc.3970911130
Directory /workspace/161.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/162.otp_ctrl_init_fail.3874423041
Short name T60
Test name
Test status
Simulation time 164714862 ps
CPU time 5.04 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:18:53 PM PDT 24
Peak memory 242560 kb
Host smart-48de15c1-e1cd-47c8-8363-e063c341dd94
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3874423041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_init_fail.3874423041
Directory /workspace/162.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/162.otp_ctrl_parallel_lc_esc.2594409683
Short name T599
Test name
Test status
Simulation time 213394239 ps
CPU time 3.51 seconds
Started Aug 19 06:18:47 PM PDT 24
Finished Aug 19 06:18:50 PM PDT 24
Peak memory 242148 kb
Host smart-7bd01c32-70ab-4e5f-b62b-f8646791b28c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2594409683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_parallel_lc_esc.2594409683
Directory /workspace/162.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/163.otp_ctrl_parallel_lc_esc.2765136332
Short name T419
Test name
Test status
Simulation time 131507801 ps
CPU time 4.01 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:18:52 PM PDT 24
Peak memory 242016 kb
Host smart-cb455c7e-2e9b-4333-96de-649dd7d341aa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2765136332 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_parallel_lc_esc.2765136332
Directory /workspace/163.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/164.otp_ctrl_init_fail.1428053601
Short name T47
Test name
Test status
Simulation time 215905815 ps
CPU time 5.05 seconds
Started Aug 19 06:18:47 PM PDT 24
Finished Aug 19 06:18:52 PM PDT 24
Peak memory 242364 kb
Host smart-ae840b25-85f4-4c58-aa39-2a184cebc733
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1428053601 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_init_fail.1428053601
Directory /workspace/164.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/164.otp_ctrl_parallel_lc_esc.3582357473
Short name T734
Test name
Test status
Simulation time 2719342136 ps
CPU time 6.29 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:18:47 PM PDT 24
Peak memory 242592 kb
Host smart-dae24524-fbfe-47d2-a547-b3b62d4acf11
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3582357473 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_parallel_lc_esc.3582357473
Directory /workspace/164.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/165.otp_ctrl_init_fail.1132831795
Short name T1131
Test name
Test status
Simulation time 211205228 ps
CPU time 5.28 seconds
Started Aug 19 06:18:47 PM PDT 24
Finished Aug 19 06:18:53 PM PDT 24
Peak memory 242592 kb
Host smart-2f44d2c8-5ef9-4d48-a408-92c6cb2e607b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1132831795 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_init_fail.1132831795
Directory /workspace/165.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/165.otp_ctrl_parallel_lc_esc.1783793855
Short name T838
Test name
Test status
Simulation time 136332148 ps
CPU time 4.89 seconds
Started Aug 19 06:18:47 PM PDT 24
Finished Aug 19 06:18:52 PM PDT 24
Peak memory 242272 kb
Host smart-8dcff375-c24e-4dc8-b140-db1ee263ed9c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1783793855 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_parallel_lc_esc.1783793855
Directory /workspace/165.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/166.otp_ctrl_init_fail.3283017973
Short name T591
Test name
Test status
Simulation time 277843408 ps
CPU time 4.31 seconds
Started Aug 19 06:18:46 PM PDT 24
Finished Aug 19 06:18:51 PM PDT 24
Peak memory 242228 kb
Host smart-d20c3b78-70c4-4e25-bf14-ffbc6c11a7e7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3283017973 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_init_fail.3283017973
Directory /workspace/166.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/166.otp_ctrl_parallel_lc_esc.3171501010
Short name T468
Test name
Test status
Simulation time 2283908325 ps
CPU time 33.25 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:19:13 PM PDT 24
Peak memory 242484 kb
Host smart-96eebf32-5ed3-4678-a0bb-c8037a697249
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3171501010 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_parallel_lc_esc.3171501010
Directory /workspace/166.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/167.otp_ctrl_init_fail.1582889199
Short name T1116
Test name
Test status
Simulation time 296819633 ps
CPU time 4.03 seconds
Started Aug 19 06:18:46 PM PDT 24
Finished Aug 19 06:18:50 PM PDT 24
Peak memory 242532 kb
Host smart-9c6f0205-ad9d-4f4f-ab19-987ea7b2e837
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1582889199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_init_fail.1582889199
Directory /workspace/167.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/167.otp_ctrl_parallel_lc_esc.2368261454
Short name T779
Test name
Test status
Simulation time 106391375 ps
CPU time 4.05 seconds
Started Aug 19 06:18:47 PM PDT 24
Finished Aug 19 06:18:51 PM PDT 24
Peak memory 242136 kb
Host smart-850efd51-e2c3-49fd-9c5a-ada796fe54d5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2368261454 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_parallel_lc_esc.2368261454
Directory /workspace/167.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/168.otp_ctrl_init_fail.1937095948
Short name T1035
Test name
Test status
Simulation time 251571873 ps
CPU time 4.94 seconds
Started Aug 19 06:18:47 PM PDT 24
Finished Aug 19 06:18:52 PM PDT 24
Peak memory 242540 kb
Host smart-44127a62-c6f2-423d-84e2-5ecef8bcc3ca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1937095948 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_init_fail.1937095948
Directory /workspace/168.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/168.otp_ctrl_parallel_lc_esc.3587980697
Short name T417
Test name
Test status
Simulation time 556329242 ps
CPU time 9.42 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:18:49 PM PDT 24
Peak memory 242532 kb
Host smart-f0314324-3aee-4695-8141-813ed685b5b7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3587980697 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_parallel_lc_esc.3587980697
Directory /workspace/168.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/169.otp_ctrl_init_fail.2329060796
Short name T580
Test name
Test status
Simulation time 386870435 ps
CPU time 3.29 seconds
Started Aug 19 06:18:46 PM PDT 24
Finished Aug 19 06:18:49 PM PDT 24
Peak memory 242164 kb
Host smart-78597da4-bc3a-4c55-8a77-155ccd0c144d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2329060796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_init_fail.2329060796
Directory /workspace/169.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/169.otp_ctrl_parallel_lc_esc.4138445551
Short name T715
Test name
Test status
Simulation time 716319973 ps
CPU time 5.45 seconds
Started Aug 19 06:18:47 PM PDT 24
Finished Aug 19 06:18:53 PM PDT 24
Peak memory 242492 kb
Host smart-32070da9-ceb0-4705-a607-f3b1c6167123
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4138445551 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_parallel_lc_esc.4138445551
Directory /workspace/169.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/17.otp_ctrl_alert_test.1283793338
Short name T708
Test name
Test status
Simulation time 58047867 ps
CPU time 1.72 seconds
Started Aug 19 06:16:30 PM PDT 24
Finished Aug 19 06:16:32 PM PDT 24
Peak memory 240392 kb
Host smart-660c2711-2f5d-4883-8ab1-b08ae90fb1fb
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1283793338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_alert_test.1283793338
Directory /workspace/17.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/17.otp_ctrl_check_fail.1749505847
Short name T81
Test name
Test status
Simulation time 7528078647 ps
CPU time 9.46 seconds
Started Aug 19 06:16:35 PM PDT 24
Finished Aug 19 06:16:44 PM PDT 24
Peak memory 242800 kb
Host smart-5e77eb77-a50e-4eb5-b915-c60a7f196dde
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1749505847 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_check_fail.1749505847
Directory /workspace/17.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/17.otp_ctrl_dai_errs.2266368788
Short name T539
Test name
Test status
Simulation time 5384389363 ps
CPU time 25.91 seconds
Started Aug 19 06:16:40 PM PDT 24
Finished Aug 19 06:17:06 PM PDT 24
Peak memory 242592 kb
Host smart-a1a77768-0bf3-4acf-992e-bec97a68c5ab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2266368788 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_errs.2266368788
Directory /workspace/17.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/17.otp_ctrl_dai_lock.1722004804
Short name T860
Test name
Test status
Simulation time 766549215 ps
CPU time 13.8 seconds
Started Aug 19 06:16:33 PM PDT 24
Finished Aug 19 06:16:47 PM PDT 24
Peak memory 242844 kb
Host smart-3bbd5bec-b928-4aa5-8acb-7614adca03ab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1722004804 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_lock.1722004804
Directory /workspace/17.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/17.otp_ctrl_init_fail.2509562294
Short name T514
Test name
Test status
Simulation time 214978453 ps
CPU time 3.69 seconds
Started Aug 19 06:16:31 PM PDT 24
Finished Aug 19 06:16:34 PM PDT 24
Peak memory 242336 kb
Host smart-1e895dc7-f588-4d64-b269-019d93c76776
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2509562294 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_init_fail.2509562294
Directory /workspace/17.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/17.otp_ctrl_macro_errs.3510373944
Short name T570
Test name
Test status
Simulation time 48721043267 ps
CPU time 369.37 seconds
Started Aug 19 06:16:29 PM PDT 24
Finished Aug 19 06:22:39 PM PDT 24
Peak memory 245392 kb
Host smart-bbc07c2d-83dc-49c3-9494-829d2ccf9a0d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3510373944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_macro_errs.3510373944
Directory /workspace/17.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/17.otp_ctrl_parallel_key_req.39240167
Short name T811
Test name
Test status
Simulation time 4716336193 ps
CPU time 38.41 seconds
Started Aug 19 06:16:32 PM PDT 24
Finished Aug 19 06:17:11 PM PDT 24
Peak memory 242728 kb
Host smart-a98d7d8a-9820-4cf8-b8bf-f24569d2c542
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=39240167 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_key_req.39240167
Directory /workspace/17.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/17.otp_ctrl_parallel_lc_esc.1338728779
Short name T587
Test name
Test status
Simulation time 1318263804 ps
CPU time 3.67 seconds
Started Aug 19 06:16:33 PM PDT 24
Finished Aug 19 06:16:37 PM PDT 24
Peak memory 242428 kb
Host smart-4234e26c-1fff-4abd-94c8-dac05d121b9e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1338728779 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_esc.1338728779
Directory /workspace/17.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/17.otp_ctrl_parallel_lc_req.2486145134
Short name T1101
Test name
Test status
Simulation time 677491648 ps
CPU time 13.38 seconds
Started Aug 19 06:16:32 PM PDT 24
Finished Aug 19 06:16:46 PM PDT 24
Peak memory 249116 kb
Host smart-8a6a3fe6-f600-468e-baed-3f197eae566c
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2486145134 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_req.2486145134
Directory /workspace/17.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/17.otp_ctrl_regwen.1075946775
Short name T344
Test name
Test status
Simulation time 483453344 ps
CPU time 5.04 seconds
Started Aug 19 06:16:34 PM PDT 24
Finished Aug 19 06:16:39 PM PDT 24
Peak memory 242344 kb
Host smart-031f3c27-b96a-4ea8-8c57-ec000f679554
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1075946775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_regwen.1075946775
Directory /workspace/17.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/17.otp_ctrl_smoke.4005351551
Short name T1000
Test name
Test status
Simulation time 6358145326 ps
CPU time 12.35 seconds
Started Aug 19 06:16:31 PM PDT 24
Finished Aug 19 06:16:44 PM PDT 24
Peak memory 242908 kb
Host smart-d4bb5084-ebaf-4a7b-adf8-183f11735e61
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4005351551 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_smoke.4005351551
Directory /workspace/17.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/17.otp_ctrl_stress_all.3999313785
Short name T386
Test name
Test status
Simulation time 219642839526 ps
CPU time 370.22 seconds
Started Aug 19 06:16:34 PM PDT 24
Finished Aug 19 06:22:44 PM PDT 24
Peak memory 265580 kb
Host smart-60ca0b7e-5cb2-4376-868d-ef45ec0098f1
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3999313785 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all
.3999313785
Directory /workspace/17.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/17.otp_ctrl_test_access.3968648161
Short name T433
Test name
Test status
Simulation time 1230818474 ps
CPU time 16.73 seconds
Started Aug 19 06:16:31 PM PDT 24
Finished Aug 19 06:16:48 PM PDT 24
Peak memory 242660 kb
Host smart-1f5e7a4a-7066-4e19-adcb-1526d118653e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3968648161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_test_access.3968648161
Directory /workspace/17.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/170.otp_ctrl_init_fail.4180778124
Short name T512
Test name
Test status
Simulation time 609781406 ps
CPU time 4.82 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:18:45 PM PDT 24
Peak memory 242528 kb
Host smart-befb18f9-e79c-4156-af5d-c3161ca15bca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4180778124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_init_fail.4180778124
Directory /workspace/170.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/170.otp_ctrl_parallel_lc_esc.3814469844
Short name T1060
Test name
Test status
Simulation time 622548461 ps
CPU time 7.85 seconds
Started Aug 19 06:18:47 PM PDT 24
Finished Aug 19 06:18:55 PM PDT 24
Peak memory 242132 kb
Host smart-605d70bb-76e3-4354-a8b0-b516badaedd0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3814469844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_parallel_lc_esc.3814469844
Directory /workspace/170.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/171.otp_ctrl_init_fail.1488167228
Short name T918
Test name
Test status
Simulation time 2094027285 ps
CPU time 6.16 seconds
Started Aug 19 06:18:40 PM PDT 24
Finished Aug 19 06:18:46 PM PDT 24
Peak memory 242528 kb
Host smart-714d82aa-b166-4631-8dec-ecfcf01c5159
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1488167228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_init_fail.1488167228
Directory /workspace/171.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/171.otp_ctrl_parallel_lc_esc.907763603
Short name T885
Test name
Test status
Simulation time 131417536 ps
CPU time 3.37 seconds
Started Aug 19 06:18:42 PM PDT 24
Finished Aug 19 06:18:46 PM PDT 24
Peak memory 242128 kb
Host smart-e428ff30-21f8-4739-9ce9-9a5f647b8fc3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=907763603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_parallel_lc_esc.907763603
Directory /workspace/171.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/172.otp_ctrl_parallel_lc_esc.4021253749
Short name T757
Test name
Test status
Simulation time 1774402758 ps
CPU time 14.64 seconds
Started Aug 19 06:18:49 PM PDT 24
Finished Aug 19 06:19:03 PM PDT 24
Peak memory 242176 kb
Host smart-8fb18917-4524-44f4-830f-8bacf2f067f3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4021253749 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_parallel_lc_esc.4021253749
Directory /workspace/172.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/173.otp_ctrl_init_fail.4023629021
Short name T51
Test name
Test status
Simulation time 126234213 ps
CPU time 3.53 seconds
Started Aug 19 06:18:55 PM PDT 24
Finished Aug 19 06:18:59 PM PDT 24
Peak memory 242388 kb
Host smart-13aee1ae-c9f0-4894-b3e9-aea20af6c249
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4023629021 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_init_fail.4023629021
Directory /workspace/173.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/173.otp_ctrl_parallel_lc_esc.1902130534
Short name T507
Test name
Test status
Simulation time 351856829 ps
CPU time 11.55 seconds
Started Aug 19 06:18:52 PM PDT 24
Finished Aug 19 06:19:04 PM PDT 24
Peak memory 242328 kb
Host smart-770129a5-bfc1-44d2-84bf-b535bae23451
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1902130534 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_parallel_lc_esc.1902130534
Directory /workspace/173.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/174.otp_ctrl_init_fail.4246322393
Short name T1155
Test name
Test status
Simulation time 1832911451 ps
CPU time 4.6 seconds
Started Aug 19 06:18:46 PM PDT 24
Finished Aug 19 06:18:51 PM PDT 24
Peak memory 242648 kb
Host smart-955725e4-4c0e-4c25-9192-34b45f5509d1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4246322393 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_init_fail.4246322393
Directory /workspace/174.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/174.otp_ctrl_parallel_lc_esc.4285531516
Short name T1151
Test name
Test status
Simulation time 712433066 ps
CPU time 8.71 seconds
Started Aug 19 06:18:50 PM PDT 24
Finished Aug 19 06:18:59 PM PDT 24
Peak memory 242404 kb
Host smart-f6e453b0-0090-43b2-8790-52f865a16bee
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4285531516 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_parallel_lc_esc.4285531516
Directory /workspace/174.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/175.otp_ctrl_init_fail.527877228
Short name T1124
Test name
Test status
Simulation time 128138653 ps
CPU time 3.95 seconds
Started Aug 19 06:18:50 PM PDT 24
Finished Aug 19 06:18:54 PM PDT 24
Peak memory 242580 kb
Host smart-c8e52356-dc26-4910-9fbf-0d56f808968d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=527877228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_init_fail.527877228
Directory /workspace/175.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/176.otp_ctrl_init_fail.1293634278
Short name T1057
Test name
Test status
Simulation time 220727874 ps
CPU time 4.94 seconds
Started Aug 19 06:18:51 PM PDT 24
Finished Aug 19 06:18:56 PM PDT 24
Peak memory 242748 kb
Host smart-c2421ccb-0338-40ba-a1c6-7b6e74fe574e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1293634278 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_init_fail.1293634278
Directory /workspace/176.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/176.otp_ctrl_parallel_lc_esc.635295142
Short name T577
Test name
Test status
Simulation time 11771430770 ps
CPU time 29.67 seconds
Started Aug 19 06:18:56 PM PDT 24
Finished Aug 19 06:19:26 PM PDT 24
Peak memory 242296 kb
Host smart-90997539-5a60-4641-8dfe-c3b32ab717a1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=635295142 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_parallel_lc_esc.635295142
Directory /workspace/176.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/177.otp_ctrl_init_fail.1839110927
Short name T593
Test name
Test status
Simulation time 610907561 ps
CPU time 4.51 seconds
Started Aug 19 06:18:47 PM PDT 24
Finished Aug 19 06:18:51 PM PDT 24
Peak memory 242560 kb
Host smart-0c5f7794-5375-485c-a193-123167ec5586
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1839110927 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_init_fail.1839110927
Directory /workspace/177.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/177.otp_ctrl_parallel_lc_esc.1165234826
Short name T1108
Test name
Test status
Simulation time 1239265318 ps
CPU time 19.27 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:19:08 PM PDT 24
Peak memory 242264 kb
Host smart-843db7a2-21a6-409b-ade9-7bb3afe2e935
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1165234826 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_parallel_lc_esc.1165234826
Directory /workspace/177.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/178.otp_ctrl_init_fail.2017807571
Short name T443
Test name
Test status
Simulation time 124603899 ps
CPU time 3.46 seconds
Started Aug 19 06:18:46 PM PDT 24
Finished Aug 19 06:18:50 PM PDT 24
Peak memory 242316 kb
Host smart-3cf9fbbb-2a09-4a7d-9de7-572f6987dbe6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2017807571 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_init_fail.2017807571
Directory /workspace/178.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/178.otp_ctrl_parallel_lc_esc.3902276403
Short name T150
Test name
Test status
Simulation time 748586699 ps
CPU time 9.09 seconds
Started Aug 19 06:18:47 PM PDT 24
Finished Aug 19 06:18:56 PM PDT 24
Peak memory 242536 kb
Host smart-8bb0ae6e-2151-42b4-acb3-40e22873d8ee
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3902276403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_parallel_lc_esc.3902276403
Directory /workspace/178.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/179.otp_ctrl_init_fail.2508242227
Short name T907
Test name
Test status
Simulation time 212895862 ps
CPU time 3.48 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:18:52 PM PDT 24
Peak memory 242384 kb
Host smart-a2c8fd73-946e-41ca-aa07-325c7f22dae5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2508242227 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_init_fail.2508242227
Directory /workspace/179.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/179.otp_ctrl_parallel_lc_esc.544449602
Short name T117
Test name
Test status
Simulation time 569794664 ps
CPU time 6.2 seconds
Started Aug 19 06:18:52 PM PDT 24
Finished Aug 19 06:18:59 PM PDT 24
Peak memory 242628 kb
Host smart-71bb8f31-7115-4fe0-adf8-3cda64767f6b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=544449602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_parallel_lc_esc.544449602
Directory /workspace/179.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/18.otp_ctrl_alert_test.1013620450
Short name T615
Test name
Test status
Simulation time 224663181 ps
CPU time 2.14 seconds
Started Aug 19 06:16:34 PM PDT 24
Finished Aug 19 06:16:36 PM PDT 24
Peak memory 240676 kb
Host smart-949161bb-1971-415a-916b-bdfde7f9fb79
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1013620450 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_alert_test.1013620450
Directory /workspace/18.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/18.otp_ctrl_check_fail.2989905118
Short name T125
Test name
Test status
Simulation time 685397506 ps
CPU time 11.45 seconds
Started Aug 19 06:16:33 PM PDT 24
Finished Aug 19 06:16:45 PM PDT 24
Peak memory 243048 kb
Host smart-7b84a211-d557-4ffd-8714-a060550c9d4a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2989905118 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_check_fail.2989905118
Directory /workspace/18.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/18.otp_ctrl_dai_errs.3933413546
Short name T535
Test name
Test status
Simulation time 3839210224 ps
CPU time 16.56 seconds
Started Aug 19 06:16:32 PM PDT 24
Finished Aug 19 06:16:48 PM PDT 24
Peak memory 242400 kb
Host smart-d51e36ae-e595-4d7f-9ad5-3cdbc8efa3ab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3933413546 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_errs.3933413546
Directory /workspace/18.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/18.otp_ctrl_dai_lock.1912181215
Short name T645
Test name
Test status
Simulation time 1238513935 ps
CPU time 28.12 seconds
Started Aug 19 06:16:37 PM PDT 24
Finished Aug 19 06:17:05 PM PDT 24
Peak memory 242496 kb
Host smart-4d248350-b7f1-4087-b598-3b6c71ac112a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1912181215 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_lock.1912181215
Directory /workspace/18.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/18.otp_ctrl_init_fail.3131182451
Short name T495
Test name
Test status
Simulation time 473250648 ps
CPU time 4.42 seconds
Started Aug 19 06:16:33 PM PDT 24
Finished Aug 19 06:16:38 PM PDT 24
Peak memory 242660 kb
Host smart-2be4a7ca-f0ea-41bf-adf9-3437419e1244
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3131182451 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_init_fail.3131182451
Directory /workspace/18.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/18.otp_ctrl_parallel_key_req.40342392
Short name T1075
Test name
Test status
Simulation time 904279788 ps
CPU time 20.69 seconds
Started Aug 19 06:16:35 PM PDT 24
Finished Aug 19 06:16:55 PM PDT 24
Peak memory 242808 kb
Host smart-66b912c3-73c8-46a2-894a-3dc7e57766bb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=40342392 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_key_req.40342392
Directory /workspace/18.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/18.otp_ctrl_parallel_lc_esc.2230807978
Short name T647
Test name
Test status
Simulation time 289405225 ps
CPU time 15.33 seconds
Started Aug 19 06:16:31 PM PDT 24
Finished Aug 19 06:16:47 PM PDT 24
Peak memory 242208 kb
Host smart-8fc1026c-c2c4-47a6-a985-f61a33585a7a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2230807978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_esc.2230807978
Directory /workspace/18.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/18.otp_ctrl_parallel_lc_req.2949924935
Short name T217
Test name
Test status
Simulation time 905535392 ps
CPU time 24.18 seconds
Started Aug 19 06:16:40 PM PDT 24
Finished Aug 19 06:17:05 PM PDT 24
Peak memory 249128 kb
Host smart-cbed2ac2-a7d2-4652-bee4-ec9d85348b55
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2949924935 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_req.2949924935
Directory /workspace/18.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/18.otp_ctrl_regwen.3602359124
Short name T115
Test name
Test status
Simulation time 2124282667 ps
CPU time 7.28 seconds
Started Aug 19 06:16:38 PM PDT 24
Finished Aug 19 06:16:46 PM PDT 24
Peak memory 242828 kb
Host smart-8cf7de02-78a3-4e80-814d-cbb48f2ec261
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3602359124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_regwen.3602359124
Directory /workspace/18.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/18.otp_ctrl_smoke.1616499952
Short name T554
Test name
Test status
Simulation time 776111509 ps
CPU time 8.59 seconds
Started Aug 19 06:16:34 PM PDT 24
Finished Aug 19 06:16:42 PM PDT 24
Peak memory 242756 kb
Host smart-42b6cfca-ccc1-4d41-ad27-9952b6c0f597
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1616499952 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_smoke.1616499952
Directory /workspace/18.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/18.otp_ctrl_stress_all.12419346
Short name T684
Test name
Test status
Simulation time 4223936905 ps
CPU time 54.18 seconds
Started Aug 19 06:16:32 PM PDT 24
Finished Aug 19 06:17:27 PM PDT 24
Peak memory 245336 kb
Host smart-27cb9e20-8370-4e8d-a42d-413d2d9308f0
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=12419346 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress_
all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all.12419346
Directory /workspace/18.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/18.otp_ctrl_stress_all_with_rand_reset.3574478768
Short name T316
Test name
Test status
Simulation time 10809185754 ps
CPU time 84.27 seconds
Started Aug 19 06:16:34 PM PDT 24
Finished Aug 19 06:17:59 PM PDT 24
Peak memory 260764 kb
Host smart-1b67f62c-2c5c-436b-8d3f-1b3f0713ae43
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3574478768 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all_with_rand_reset.3574478768
Directory /workspace/18.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/18.otp_ctrl_test_access.117930906
Short name T898
Test name
Test status
Simulation time 1600841722 ps
CPU time 35.59 seconds
Started Aug 19 06:16:31 PM PDT 24
Finished Aug 19 06:17:06 PM PDT 24
Peak memory 249204 kb
Host smart-b533443c-96b1-40aa-bff8-3171e078ca91
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=117930906 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_test_access.117930906
Directory /workspace/18.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/180.otp_ctrl_init_fail.683144893
Short name T1163
Test name
Test status
Simulation time 137482924 ps
CPU time 4.05 seconds
Started Aug 19 06:18:49 PM PDT 24
Finished Aug 19 06:18:53 PM PDT 24
Peak memory 242592 kb
Host smart-a92ce382-b07c-472d-8865-ada81e8ad837
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=683144893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_init_fail.683144893
Directory /workspace/180.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/180.otp_ctrl_parallel_lc_esc.4156797971
Short name T642
Test name
Test status
Simulation time 366983306 ps
CPU time 9.85 seconds
Started Aug 19 06:18:56 PM PDT 24
Finished Aug 19 06:19:06 PM PDT 24
Peak memory 242216 kb
Host smart-ba837818-685d-42c0-8f18-6a8e81c13d23
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4156797971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_parallel_lc_esc.4156797971
Directory /workspace/180.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/181.otp_ctrl_init_fail.2186265131
Short name T1138
Test name
Test status
Simulation time 231001793 ps
CPU time 3.37 seconds
Started Aug 19 06:18:46 PM PDT 24
Finished Aug 19 06:18:50 PM PDT 24
Peak memory 242288 kb
Host smart-24effa42-adb8-4749-bcaa-ee1f6370850b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2186265131 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_init_fail.2186265131
Directory /workspace/181.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/181.otp_ctrl_parallel_lc_esc.630868900
Short name T532
Test name
Test status
Simulation time 5036010754 ps
CPU time 20.69 seconds
Started Aug 19 06:18:52 PM PDT 24
Finished Aug 19 06:19:13 PM PDT 24
Peak memory 242356 kb
Host smart-0e7529ab-b90c-464d-95dc-94aff0726180
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=630868900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_parallel_lc_esc.630868900
Directory /workspace/181.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/182.otp_ctrl_init_fail.1078861118
Short name T435
Test name
Test status
Simulation time 151934390 ps
CPU time 4.49 seconds
Started Aug 19 06:19:00 PM PDT 24
Finished Aug 19 06:19:05 PM PDT 24
Peak memory 242580 kb
Host smart-7c3df6c0-8bcf-4693-844f-e68af3f2c2c6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1078861118 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_init_fail.1078861118
Directory /workspace/182.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/182.otp_ctrl_parallel_lc_esc.2457767530
Short name T1102
Test name
Test status
Simulation time 4877041601 ps
CPU time 12.23 seconds
Started Aug 19 06:18:55 PM PDT 24
Finished Aug 19 06:19:08 PM PDT 24
Peak memory 242552 kb
Host smart-f86a7ed6-4c72-4e25-a551-aa1eaf017454
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2457767530 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_parallel_lc_esc.2457767530
Directory /workspace/182.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/183.otp_ctrl_init_fail.1417549502
Short name T425
Test name
Test status
Simulation time 152478721 ps
CPU time 4.17 seconds
Started Aug 19 06:19:03 PM PDT 24
Finished Aug 19 06:19:07 PM PDT 24
Peak memory 242604 kb
Host smart-888513c0-d5b7-40f0-a6bd-4affc53b819f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1417549502 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_init_fail.1417549502
Directory /workspace/183.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/183.otp_ctrl_parallel_lc_esc.2457689367
Short name T519
Test name
Test status
Simulation time 2285261252 ps
CPU time 23.17 seconds
Started Aug 19 06:18:50 PM PDT 24
Finished Aug 19 06:19:13 PM PDT 24
Peak memory 242240 kb
Host smart-cc4386de-af0a-4b56-bfc5-0343c20d4d9c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2457689367 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_parallel_lc_esc.2457689367
Directory /workspace/183.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/184.otp_ctrl_init_fail.957286106
Short name T717
Test name
Test status
Simulation time 408760012 ps
CPU time 4.22 seconds
Started Aug 19 06:18:46 PM PDT 24
Finished Aug 19 06:18:50 PM PDT 24
Peak memory 242692 kb
Host smart-c8470cbf-5a0d-40d2-b0fb-28af4a151fe9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=957286106 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_init_fail.957286106
Directory /workspace/184.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/184.otp_ctrl_parallel_lc_esc.3629372552
Short name T750
Test name
Test status
Simulation time 1153911574 ps
CPU time 27.1 seconds
Started Aug 19 06:18:56 PM PDT 24
Finished Aug 19 06:19:23 PM PDT 24
Peak memory 242192 kb
Host smart-1918be91-6b88-4938-97f3-adbc44f95a60
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3629372552 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_parallel_lc_esc.3629372552
Directory /workspace/184.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/185.otp_ctrl_init_fail.1181910220
Short name T916
Test name
Test status
Simulation time 291998088 ps
CPU time 4.53 seconds
Started Aug 19 06:18:56 PM PDT 24
Finished Aug 19 06:19:01 PM PDT 24
Peak memory 242408 kb
Host smart-a32f91fb-0cc8-42ea-9047-7460b5864a9f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1181910220 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_init_fail.1181910220
Directory /workspace/185.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/185.otp_ctrl_parallel_lc_esc.3263427383
Short name T1085
Test name
Test status
Simulation time 14712496922 ps
CPU time 30.54 seconds
Started Aug 19 06:18:49 PM PDT 24
Finished Aug 19 06:19:20 PM PDT 24
Peak memory 242664 kb
Host smart-52f27942-1b19-4188-a55d-ff44c23bd787
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3263427383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_parallel_lc_esc.3263427383
Directory /workspace/185.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/186.otp_ctrl_init_fail.5529051
Short name T557
Test name
Test status
Simulation time 128914842 ps
CPU time 4.01 seconds
Started Aug 19 06:18:51 PM PDT 24
Finished Aug 19 06:18:55 PM PDT 24
Peak memory 242916 kb
Host smart-3c52abfd-01dc-4fcd-bbef-959fd9782ccb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=5529051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_init_fail.5529051
Directory /workspace/186.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/186.otp_ctrl_parallel_lc_esc.3167420083
Short name T1144
Test name
Test status
Simulation time 2646063773 ps
CPU time 4.53 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:18:52 PM PDT 24
Peak memory 242260 kb
Host smart-4d9fc6fb-4d2e-4c20-aa3c-6545b0066d82
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3167420083 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_parallel_lc_esc.3167420083
Directory /workspace/186.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/187.otp_ctrl_init_fail.598656245
Short name T426
Test name
Test status
Simulation time 411159851 ps
CPU time 3.59 seconds
Started Aug 19 06:18:45 PM PDT 24
Finished Aug 19 06:18:49 PM PDT 24
Peak memory 242476 kb
Host smart-2ce9dc15-9961-421c-a6a9-acc13020388b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=598656245 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_init_fail.598656245
Directory /workspace/187.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/187.otp_ctrl_parallel_lc_esc.481465154
Short name T629
Test name
Test status
Simulation time 294534118 ps
CPU time 3.12 seconds
Started Aug 19 06:18:56 PM PDT 24
Finished Aug 19 06:18:59 PM PDT 24
Peak memory 242200 kb
Host smart-80574dd0-c6c1-4584-bd78-571acf958cfa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=481465154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_parallel_lc_esc.481465154
Directory /workspace/187.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/188.otp_ctrl_init_fail.2293494870
Short name T760
Test name
Test status
Simulation time 424172713 ps
CPU time 3.73 seconds
Started Aug 19 06:18:49 PM PDT 24
Finished Aug 19 06:18:53 PM PDT 24
Peak memory 242548 kb
Host smart-8a13c8f8-3e1a-41ad-8afb-11b936cd6181
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2293494870 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_init_fail.2293494870
Directory /workspace/188.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/188.otp_ctrl_parallel_lc_esc.907664290
Short name T560
Test name
Test status
Simulation time 292548318 ps
CPU time 3.96 seconds
Started Aug 19 06:18:51 PM PDT 24
Finished Aug 19 06:18:55 PM PDT 24
Peak memory 242216 kb
Host smart-ed8ae1a9-2277-406c-b2e5-d0ea409b6701
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=907664290 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_parallel_lc_esc.907664290
Directory /workspace/188.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/189.otp_ctrl_init_fail.2200774434
Short name T76
Test name
Test status
Simulation time 160267857 ps
CPU time 4.58 seconds
Started Aug 19 06:18:59 PM PDT 24
Finished Aug 19 06:19:04 PM PDT 24
Peak memory 242264 kb
Host smart-549f1832-a26b-485f-99bf-7ce2d77e432e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2200774434 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_init_fail.2200774434
Directory /workspace/189.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/189.otp_ctrl_parallel_lc_esc.3805933159
Short name T894
Test name
Test status
Simulation time 231990491 ps
CPU time 4.14 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:18:52 PM PDT 24
Peak memory 242676 kb
Host smart-28fe0dd0-bc96-4a9c-9f9a-1554b03e927e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3805933159 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_parallel_lc_esc.3805933159
Directory /workspace/189.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/19.otp_ctrl_alert_test.1649036838
Short name T889
Test name
Test status
Simulation time 276475588 ps
CPU time 2.42 seconds
Started Aug 19 06:16:32 PM PDT 24
Finished Aug 19 06:16:35 PM PDT 24
Peak memory 240724 kb
Host smart-73a09bd5-04b7-4efb-83c6-948ff554836a
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1649036838 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_alert_test.1649036838
Directory /workspace/19.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/19.otp_ctrl_check_fail.2507821826
Short name T53
Test name
Test status
Simulation time 18316037680 ps
CPU time 40.65 seconds
Started Aug 19 06:16:31 PM PDT 24
Finished Aug 19 06:17:12 PM PDT 24
Peak memory 245960 kb
Host smart-55274bf6-e4c2-43a4-b90f-3788ab163cb2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2507821826 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_check_fail.2507821826
Directory /workspace/19.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/19.otp_ctrl_dai_errs.3522458513
Short name T765
Test name
Test status
Simulation time 1077327640 ps
CPU time 19.46 seconds
Started Aug 19 06:16:39 PM PDT 24
Finished Aug 19 06:16:58 PM PDT 24
Peak memory 242912 kb
Host smart-407fac04-e742-471c-bf8d-b1c60120c945
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3522458513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_errs.3522458513
Directory /workspace/19.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/19.otp_ctrl_dai_lock.1050040639
Short name T558
Test name
Test status
Simulation time 1363250223 ps
CPU time 23.49 seconds
Started Aug 19 06:16:36 PM PDT 24
Finished Aug 19 06:16:59 PM PDT 24
Peak memory 242752 kb
Host smart-4421e9cc-68dc-4003-871e-7c0689698b5a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1050040639 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_lock.1050040639
Directory /workspace/19.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/19.otp_ctrl_init_fail.616996337
Short name T767
Test name
Test status
Simulation time 251433522 ps
CPU time 4.14 seconds
Started Aug 19 06:16:34 PM PDT 24
Finished Aug 19 06:16:39 PM PDT 24
Peak memory 242624 kb
Host smart-6b009e01-121a-410e-a060-6e458c850586
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=616996337 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_init_fail.616996337
Directory /workspace/19.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/19.otp_ctrl_macro_errs.4063917945
Short name T224
Test name
Test status
Simulation time 485831954 ps
CPU time 8.08 seconds
Started Aug 19 06:16:33 PM PDT 24
Finished Aug 19 06:16:41 PM PDT 24
Peak memory 242516 kb
Host smart-26a3be82-5f5c-4b4e-ac56-b79a5e2bdde9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4063917945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_macro_errs.4063917945
Directory /workspace/19.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/19.otp_ctrl_parallel_key_req.2814061844
Short name T962
Test name
Test status
Simulation time 949445039 ps
CPU time 8.08 seconds
Started Aug 19 06:16:31 PM PDT 24
Finished Aug 19 06:16:40 PM PDT 24
Peak memory 242752 kb
Host smart-ad7c0051-8139-4e74-ad3a-786d70b285ae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2814061844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_key_req.2814061844
Directory /workspace/19.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/19.otp_ctrl_parallel_lc_req.1545386038
Short name T1056
Test name
Test status
Simulation time 740102205 ps
CPU time 21.15 seconds
Started Aug 19 06:16:31 PM PDT 24
Finished Aug 19 06:16:53 PM PDT 24
Peak memory 242348 kb
Host smart-9c080fb0-6b52-45bd-b342-54403ed9f01a
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1545386038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_req.1545386038
Directory /workspace/19.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/19.otp_ctrl_regwen.2154784020
Short name T679
Test name
Test status
Simulation time 317551427 ps
CPU time 9.77 seconds
Started Aug 19 06:16:40 PM PDT 24
Finished Aug 19 06:16:50 PM PDT 24
Peak memory 242672 kb
Host smart-ef2ad209-83e6-4a69-8b69-711271736b29
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2154784020 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_regwen.2154784020
Directory /workspace/19.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/19.otp_ctrl_smoke.2957824847
Short name T728
Test name
Test status
Simulation time 4649737354 ps
CPU time 12.48 seconds
Started Aug 19 06:16:32 PM PDT 24
Finished Aug 19 06:16:45 PM PDT 24
Peak memory 243356 kb
Host smart-63a8af02-59a0-4ffe-959d-58874899cfb2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2957824847 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_smoke.2957824847
Directory /workspace/19.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/19.otp_ctrl_stress_all.478066141
Short name T672
Test name
Test status
Simulation time 4195136927 ps
CPU time 59.46 seconds
Started Aug 19 06:16:35 PM PDT 24
Finished Aug 19 06:17:35 PM PDT 24
Peak memory 249140 kb
Host smart-3bc49374-c151-438c-814e-c229711feab8
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=478066141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all.
478066141
Directory /workspace/19.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/19.otp_ctrl_test_access.3158133462
Short name T515
Test name
Test status
Simulation time 876375016 ps
CPU time 15.43 seconds
Started Aug 19 06:16:34 PM PDT 24
Finished Aug 19 06:16:50 PM PDT 24
Peak memory 242320 kb
Host smart-aaefc818-83d0-47ef-a0e2-14466372eea6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3158133462 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_test_access.3158133462
Directory /workspace/19.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/190.otp_ctrl_init_fail.2626383335
Short name T1133
Test name
Test status
Simulation time 594351510 ps
CPU time 4.02 seconds
Started Aug 19 06:19:00 PM PDT 24
Finished Aug 19 06:19:04 PM PDT 24
Peak memory 242524 kb
Host smart-297dde27-33b4-4730-b33c-8109b23c2bf9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2626383335 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_init_fail.2626383335
Directory /workspace/190.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/190.otp_ctrl_parallel_lc_esc.2796758011
Short name T699
Test name
Test status
Simulation time 2465036772 ps
CPU time 14.24 seconds
Started Aug 19 06:18:49 PM PDT 24
Finished Aug 19 06:19:04 PM PDT 24
Peak memory 242260 kb
Host smart-ec20f1da-f9fb-42de-a664-a031c9116d27
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2796758011 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_parallel_lc_esc.2796758011
Directory /workspace/190.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/191.otp_ctrl_init_fail.1991000675
Short name T843
Test name
Test status
Simulation time 261895593 ps
CPU time 4.42 seconds
Started Aug 19 06:18:58 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 242600 kb
Host smart-d43e60ae-630e-4da6-a940-19151ad4b97c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1991000675 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_init_fail.1991000675
Directory /workspace/191.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/191.otp_ctrl_parallel_lc_esc.2457418152
Short name T544
Test name
Test status
Simulation time 318354660 ps
CPU time 8.35 seconds
Started Aug 19 06:18:45 PM PDT 24
Finished Aug 19 06:18:53 PM PDT 24
Peak memory 242952 kb
Host smart-1c391020-0920-4570-8a45-0b43e722e3c2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2457418152 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_parallel_lc_esc.2457418152
Directory /workspace/191.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/192.otp_ctrl_init_fail.3697952131
Short name T1158
Test name
Test status
Simulation time 181363434 ps
CPU time 4.36 seconds
Started Aug 19 06:18:49 PM PDT 24
Finished Aug 19 06:18:53 PM PDT 24
Peak memory 242540 kb
Host smart-dac46ee9-4d52-4fde-b7f9-5f63ca1304f9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3697952131 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_init_fail.3697952131
Directory /workspace/192.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/192.otp_ctrl_parallel_lc_esc.578122457
Short name T323
Test name
Test status
Simulation time 534971207 ps
CPU time 12.66 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:19:00 PM PDT 24
Peak memory 242392 kb
Host smart-138b3061-3a83-4a19-b298-34c7d623acac
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=578122457 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_parallel_lc_esc.578122457
Directory /workspace/192.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/193.otp_ctrl_init_fail.3020283477
Short name T491
Test name
Test status
Simulation time 131978185 ps
CPU time 3.38 seconds
Started Aug 19 06:18:49 PM PDT 24
Finished Aug 19 06:18:52 PM PDT 24
Peak memory 242568 kb
Host smart-5725474f-66c1-4687-8f5e-0792785ea8e8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3020283477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_init_fail.3020283477
Directory /workspace/193.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/193.otp_ctrl_parallel_lc_esc.3248838657
Short name T730
Test name
Test status
Simulation time 2045771342 ps
CPU time 15.47 seconds
Started Aug 19 06:18:59 PM PDT 24
Finished Aug 19 06:19:15 PM PDT 24
Peak memory 242564 kb
Host smart-e7e2e2a6-9aa2-40e6-a157-c6b41bc2e278
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3248838657 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_parallel_lc_esc.3248838657
Directory /workspace/193.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/194.otp_ctrl_init_fail.1045622589
Short name T745
Test name
Test status
Simulation time 530452075 ps
CPU time 4.19 seconds
Started Aug 19 06:18:52 PM PDT 24
Finished Aug 19 06:18:56 PM PDT 24
Peak memory 242256 kb
Host smart-f7b836fc-bd1e-4e0c-ba35-82ef542f3cc1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1045622589 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_init_fail.1045622589
Directory /workspace/194.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/194.otp_ctrl_parallel_lc_esc.315647433
Short name T663
Test name
Test status
Simulation time 4363463970 ps
CPU time 8.58 seconds
Started Aug 19 06:18:51 PM PDT 24
Finished Aug 19 06:19:00 PM PDT 24
Peak memory 242544 kb
Host smart-44c131aa-ec44-4e52-b586-8dd04db7c23d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=315647433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_parallel_lc_esc.315647433
Directory /workspace/194.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/195.otp_ctrl_parallel_lc_esc.309021915
Short name T895
Test name
Test status
Simulation time 450985068 ps
CPU time 7.05 seconds
Started Aug 19 06:18:52 PM PDT 24
Finished Aug 19 06:18:59 PM PDT 24
Peak memory 242740 kb
Host smart-19d9db59-ee44-48ff-ba74-b7ac3e163183
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=309021915 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_parallel_lc_esc.309021915
Directory /workspace/195.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/196.otp_ctrl_init_fail.3823139419
Short name T943
Test name
Test status
Simulation time 103602967 ps
CPU time 3.07 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:18:51 PM PDT 24
Peak memory 242744 kb
Host smart-59eec660-ab0b-4afd-b11c-4b1d9643b932
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3823139419 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_init_fail.3823139419
Directory /workspace/196.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/196.otp_ctrl_parallel_lc_esc.2027822896
Short name T413
Test name
Test status
Simulation time 1888459770 ps
CPU time 25.37 seconds
Started Aug 19 06:18:45 PM PDT 24
Finished Aug 19 06:19:11 PM PDT 24
Peak memory 242236 kb
Host smart-241066f5-b27a-4c58-8c46-fc9be8d95eab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2027822896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_parallel_lc_esc.2027822896
Directory /workspace/196.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/197.otp_ctrl_init_fail.1868962418
Short name T1044
Test name
Test status
Simulation time 275989319 ps
CPU time 3.99 seconds
Started Aug 19 06:18:52 PM PDT 24
Finished Aug 19 06:18:56 PM PDT 24
Peak memory 242588 kb
Host smart-fc573e59-a6a4-4203-9aa3-191416ea0932
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1868962418 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_init_fail.1868962418
Directory /workspace/197.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/197.otp_ctrl_parallel_lc_esc.447922264
Short name T646
Test name
Test status
Simulation time 339960384 ps
CPU time 4.8 seconds
Started Aug 19 06:18:49 PM PDT 24
Finished Aug 19 06:18:54 PM PDT 24
Peak memory 242656 kb
Host smart-e113a059-daf1-4feb-a0a5-1ab1b6aa3567
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=447922264 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_parallel_lc_esc.447922264
Directory /workspace/197.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/198.otp_ctrl_init_fail.2824426161
Short name T436
Test name
Test status
Simulation time 2056845673 ps
CPU time 5.27 seconds
Started Aug 19 06:18:57 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 242392 kb
Host smart-38a360e8-80d6-47f4-94ed-73c2caefe1a3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2824426161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_init_fail.2824426161
Directory /workspace/198.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/198.otp_ctrl_parallel_lc_esc.3264588922
Short name T643
Test name
Test status
Simulation time 256727949 ps
CPU time 6.2 seconds
Started Aug 19 06:18:49 PM PDT 24
Finished Aug 19 06:18:56 PM PDT 24
Peak memory 242304 kb
Host smart-d54cb0a0-f4b2-4b0e-8ad2-1cd1dafb0030
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3264588922 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_parallel_lc_esc.3264588922
Directory /workspace/198.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/199.otp_ctrl_init_fail.3024971277
Short name T820
Test name
Test status
Simulation time 455388932 ps
CPU time 4.44 seconds
Started Aug 19 06:18:48 PM PDT 24
Finished Aug 19 06:18:53 PM PDT 24
Peak memory 242256 kb
Host smart-4a19c7f4-8e69-4cda-839e-152e6e0b86e1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3024971277 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_init_fail.3024971277
Directory /workspace/199.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/199.otp_ctrl_parallel_lc_esc.1819399363
Short name T948
Test name
Test status
Simulation time 165422561 ps
CPU time 5.09 seconds
Started Aug 19 06:18:58 PM PDT 24
Finished Aug 19 06:19:03 PM PDT 24
Peak memory 242352 kb
Host smart-c23057b5-af7c-4ed7-9899-db56ca469728
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1819399363 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_parallel_lc_esc.1819399363
Directory /workspace/199.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/2.otp_ctrl_alert_test.2078628454
Short name T846
Test name
Test status
Simulation time 221769979 ps
CPU time 1.8 seconds
Started Aug 19 06:15:37 PM PDT 24
Finished Aug 19 06:15:39 PM PDT 24
Peak memory 240924 kb
Host smart-32355db3-8e53-498c-8ea4-b8801e33476d
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2078628454 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_alert_test.2078628454
Directory /workspace/2.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/2.otp_ctrl_background_chks.2656282115
Short name T1043
Test name
Test status
Simulation time 853824915 ps
CPU time 27.04 seconds
Started Aug 19 06:15:36 PM PDT 24
Finished Aug 19 06:16:03 PM PDT 24
Peak memory 242348 kb
Host smart-74f575c5-fce5-47cc-ab44-15cced4f1f73
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2656282115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_background_chks.2656282115
Directory /workspace/2.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/2.otp_ctrl_check_fail.2774949289
Short name T33
Test name
Test status
Simulation time 2421027851 ps
CPU time 15.99 seconds
Started Aug 19 06:15:35 PM PDT 24
Finished Aug 19 06:15:51 PM PDT 24
Peak memory 242504 kb
Host smart-64573ab4-9866-4d99-b744-a54019aea6a4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2774949289 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_check_fail.2774949289
Directory /workspace/2.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/2.otp_ctrl_dai_errs.2357307835
Short name T171
Test name
Test status
Simulation time 3706636701 ps
CPU time 31.93 seconds
Started Aug 19 06:15:35 PM PDT 24
Finished Aug 19 06:16:07 PM PDT 24
Peak memory 245796 kb
Host smart-4e9e7a3d-0fb7-4df5-b522-99a96ec14623
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2357307835 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_errs.2357307835
Directory /workspace/2.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/2.otp_ctrl_dai_lock.3028815429
Short name T723
Test name
Test status
Simulation time 3592643535 ps
CPU time 19.41 seconds
Started Aug 19 06:15:35 PM PDT 24
Finished Aug 19 06:15:54 PM PDT 24
Peak memory 242836 kb
Host smart-4cb0ac57-a958-41da-b421-a89431f71f0f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3028815429 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_lock.3028815429
Directory /workspace/2.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/2.otp_ctrl_init_fail.3880404307
Short name T783
Test name
Test status
Simulation time 376889927 ps
CPU time 3.78 seconds
Started Aug 19 06:15:35 PM PDT 24
Finished Aug 19 06:15:39 PM PDT 24
Peak memory 242636 kb
Host smart-f5d979b1-fb8c-4c26-9608-4afbdfc277d5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3880404307 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_init_fail.3880404307
Directory /workspace/2.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/2.otp_ctrl_macro_errs.2436812450
Short name T660
Test name
Test status
Simulation time 1511426202 ps
CPU time 22.96 seconds
Started Aug 19 06:15:36 PM PDT 24
Finished Aug 19 06:15:59 PM PDT 24
Peak memory 242896 kb
Host smart-0711b86b-067c-4626-910a-24edb0c7a4c7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2436812450 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_macro_errs.2436812450
Directory /workspace/2.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/2.otp_ctrl_parallel_key_req.4054925400
Short name T207
Test name
Test status
Simulation time 4365110401 ps
CPU time 32.31 seconds
Started Aug 19 06:15:37 PM PDT 24
Finished Aug 19 06:16:09 PM PDT 24
Peak memory 249208 kb
Host smart-5733eed3-1198-49e4-a295-d63188ec3680
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4054925400 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_key_req.4054925400
Directory /workspace/2.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/2.otp_ctrl_parallel_lc_esc.3056433609
Short name T1027
Test name
Test status
Simulation time 935412124 ps
CPU time 6.68 seconds
Started Aug 19 06:15:33 PM PDT 24
Finished Aug 19 06:15:40 PM PDT 24
Peak memory 242768 kb
Host smart-46e5d454-3bc5-4d94-8f20-86a5d362b2ca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3056433609 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_esc.3056433609
Directory /workspace/2.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/2.otp_ctrl_parallel_lc_req.1242110768
Short name T113
Test name
Test status
Simulation time 5620788753 ps
CPU time 18.38 seconds
Started Aug 19 06:15:38 PM PDT 24
Finished Aug 19 06:15:56 PM PDT 24
Peak memory 242796 kb
Host smart-30299f5f-303b-4ee3-8674-a5e3a4495b56
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1242110768 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_req.1242110768
Directory /workspace/2.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/2.otp_ctrl_regwen.3602055898
Short name T527
Test name
Test status
Simulation time 157403312 ps
CPU time 5.59 seconds
Started Aug 19 06:15:37 PM PDT 24
Finished Aug 19 06:15:43 PM PDT 24
Peak memory 242316 kb
Host smart-a1ad19b8-3750-4d3d-90af-116743daff8a
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3602055898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_regwen.3602055898
Directory /workspace/2.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/2.otp_ctrl_sec_cm.911855534
Short name T25
Test name
Test status
Simulation time 10075742934 ps
CPU time 178.18 seconds
Started Aug 19 06:15:34 PM PDT 24
Finished Aug 19 06:18:33 PM PDT 24
Peak memory 265560 kb
Host smart-734e7663-75ff-4a16-95f1-f30d8cb755b4
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=911855534 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_sec_cm.911855534
Directory /workspace/2.otp_ctrl_sec_cm/latest


Test location /workspace/coverage/default/2.otp_ctrl_smoke.972942872
Short name T893
Test name
Test status
Simulation time 677949770 ps
CPU time 9.85 seconds
Started Aug 19 06:15:35 PM PDT 24
Finished Aug 19 06:15:45 PM PDT 24
Peak memory 242732 kb
Host smart-db605aa1-9671-41df-aa12-04846c460916
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=972942872 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_smoke.972942872
Directory /workspace/2.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/2.otp_ctrl_test_access.217515748
Short name T819
Test name
Test status
Simulation time 174030658 ps
CPU time 3.81 seconds
Started Aug 19 06:15:34 PM PDT 24
Finished Aug 19 06:15:38 PM PDT 24
Peak memory 242468 kb
Host smart-3da4d050-c1d7-48df-ab88-0b71319b8381
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=217515748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_test_access.217515748
Directory /workspace/2.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/20.otp_ctrl_alert_test.1198136817
Short name T777
Test name
Test status
Simulation time 70038356 ps
CPU time 2.03 seconds
Started Aug 19 06:16:41 PM PDT 24
Finished Aug 19 06:16:43 PM PDT 24
Peak memory 240756 kb
Host smart-78b6b513-af7a-4c9b-abcd-9231f8868445
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1198136817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_alert_test.1198136817
Directory /workspace/20.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/20.otp_ctrl_check_fail.3226124106
Short name T58
Test name
Test status
Simulation time 679229950 ps
CPU time 9.62 seconds
Started Aug 19 06:16:42 PM PDT 24
Finished Aug 19 06:16:52 PM PDT 24
Peak memory 243312 kb
Host smart-107167bd-e089-4642-b819-9e38c2a8dc26
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3226124106 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_check_fail.3226124106
Directory /workspace/20.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/20.otp_ctrl_dai_errs.2932627978
Short name T909
Test name
Test status
Simulation time 1461184954 ps
CPU time 38.06 seconds
Started Aug 19 06:16:42 PM PDT 24
Finished Aug 19 06:17:20 PM PDT 24
Peak memory 247112 kb
Host smart-eba4e288-02b9-46c5-a2cb-6031f1743927
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2932627978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_errs.2932627978
Directory /workspace/20.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/20.otp_ctrl_dai_lock.3033543833
Short name T422
Test name
Test status
Simulation time 570681842 ps
CPU time 6.08 seconds
Started Aug 19 06:16:39 PM PDT 24
Finished Aug 19 06:16:45 PM PDT 24
Peak memory 242504 kb
Host smart-153d6665-6d19-4e21-9d5b-7d81d19444d0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3033543833 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_lock.3033543833
Directory /workspace/20.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/20.otp_ctrl_init_fail.1851047486
Short name T858
Test name
Test status
Simulation time 157096319 ps
CPU time 4.31 seconds
Started Aug 19 06:16:40 PM PDT 24
Finished Aug 19 06:16:44 PM PDT 24
Peak memory 242368 kb
Host smart-60af9757-6b4f-45f7-bb93-065b2e00323b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1851047486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_init_fail.1851047486
Directory /workspace/20.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/20.otp_ctrl_macro_errs.1726024274
Short name T526
Test name
Test status
Simulation time 178623965 ps
CPU time 5.14 seconds
Started Aug 19 06:16:49 PM PDT 24
Finished Aug 19 06:16:54 PM PDT 24
Peak memory 242684 kb
Host smart-467d1f25-120b-440f-884c-34a0ed33ff59
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1726024274 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_macro_errs.1726024274
Directory /workspace/20.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/20.otp_ctrl_parallel_key_req.3904749127
Short name T365
Test name
Test status
Simulation time 1491245530 ps
CPU time 35.73 seconds
Started Aug 19 06:16:41 PM PDT 24
Finished Aug 19 06:17:17 PM PDT 24
Peak memory 242876 kb
Host smart-e980563b-2548-4470-9837-1914c72c4ea3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3904749127 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_key_req.3904749127
Directory /workspace/20.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/20.otp_ctrl_parallel_lc_esc.3935470184
Short name T13
Test name
Test status
Simulation time 931239522 ps
CPU time 6.56 seconds
Started Aug 19 06:16:44 PM PDT 24
Finished Aug 19 06:16:51 PM PDT 24
Peak memory 242216 kb
Host smart-4e19fda8-5bc7-4acf-aaf9-9ae8c1eb3031
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3935470184 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_esc.3935470184
Directory /workspace/20.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/20.otp_ctrl_parallel_lc_req.2146341380
Short name T1109
Test name
Test status
Simulation time 1154194831 ps
CPU time 24.4 seconds
Started Aug 19 06:16:47 PM PDT 24
Finished Aug 19 06:17:11 PM PDT 24
Peak memory 242292 kb
Host smart-0ad0c9bc-457e-4c5b-8ad1-95a4831f00fb
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2146341380 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_req.2146341380
Directory /workspace/20.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/20.otp_ctrl_regwen.2030797926
Short name T541
Test name
Test status
Simulation time 696208209 ps
CPU time 6.18 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:16:52 PM PDT 24
Peak memory 242888 kb
Host smart-85271c7e-e190-4968-a7cd-d11a3c95e7d4
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2030797926 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_regwen.2030797926
Directory /workspace/20.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/20.otp_ctrl_smoke.1315423533
Short name T1107
Test name
Test status
Simulation time 452591897 ps
CPU time 5.73 seconds
Started Aug 19 06:16:33 PM PDT 24
Finished Aug 19 06:16:39 PM PDT 24
Peak memory 242464 kb
Host smart-40326431-632b-44fb-82c5-db8176720cbd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1315423533 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_smoke.1315423533
Directory /workspace/20.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/20.otp_ctrl_stress_all_with_rand_reset.1222698570
Short name T1123
Test name
Test status
Simulation time 4100653821 ps
CPU time 45.04 seconds
Started Aug 19 06:16:43 PM PDT 24
Finished Aug 19 06:17:28 PM PDT 24
Peak memory 249328 kb
Host smart-4c276d45-0180-46fd-8b89-27cf8d1bb69a
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1222698570 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all_with_rand_reset.1222698570
Directory /workspace/20.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/201.otp_ctrl_init_fail.914749830
Short name T56
Test name
Test status
Simulation time 488488770 ps
CPU time 4.67 seconds
Started Aug 19 06:18:58 PM PDT 24
Finished Aug 19 06:19:03 PM PDT 24
Peak memory 242580 kb
Host smart-3f10e00b-f483-4a48-8f53-77bb13b06bbb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=914749830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 201.otp_ctrl_init_fail.914749830
Directory /workspace/201.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/202.otp_ctrl_init_fail.2088338498
Short name T610
Test name
Test status
Simulation time 364118801 ps
CPU time 5.24 seconds
Started Aug 19 06:18:50 PM PDT 24
Finished Aug 19 06:18:56 PM PDT 24
Peak memory 242756 kb
Host smart-948550e8-7ffc-457e-88bf-4e57db4c7115
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2088338498 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 202.otp_ctrl_init_fail.2088338498
Directory /workspace/202.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/203.otp_ctrl_init_fail.3917520560
Short name T702
Test name
Test status
Simulation time 135503339 ps
CPU time 3.68 seconds
Started Aug 19 06:18:58 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 242564 kb
Host smart-d1968338-b671-40bc-9519-771fb4779d63
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3917520560 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 203.otp_ctrl_init_fail.3917520560
Directory /workspace/203.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/204.otp_ctrl_init_fail.2212815833
Short name T1026
Test name
Test status
Simulation time 150150819 ps
CPU time 3.44 seconds
Started Aug 19 06:19:06 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242608 kb
Host smart-29627760-e8d3-4f32-b408-374fe5300d9d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2212815833 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 204.otp_ctrl_init_fail.2212815833
Directory /workspace/204.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/205.otp_ctrl_init_fail.2849561652
Short name T1051
Test name
Test status
Simulation time 216880216 ps
CPU time 3.32 seconds
Started Aug 19 06:19:00 PM PDT 24
Finished Aug 19 06:19:04 PM PDT 24
Peak memory 242588 kb
Host smart-a7021847-2820-4158-8f81-f60380bc8a76
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2849561652 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 205.otp_ctrl_init_fail.2849561652
Directory /workspace/205.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/206.otp_ctrl_init_fail.2273019706
Short name T84
Test name
Test status
Simulation time 305143277 ps
CPU time 4.74 seconds
Started Aug 19 06:19:04 PM PDT 24
Finished Aug 19 06:19:09 PM PDT 24
Peak memory 242780 kb
Host smart-ddbe6ad7-142f-4d59-8561-9392d11d6731
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2273019706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 206.otp_ctrl_init_fail.2273019706
Directory /workspace/206.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/207.otp_ctrl_init_fail.3738263582
Short name T905
Test name
Test status
Simulation time 333144803 ps
CPU time 4.94 seconds
Started Aug 19 06:19:00 PM PDT 24
Finished Aug 19 06:19:05 PM PDT 24
Peak memory 242304 kb
Host smart-4e6ec5a1-efe1-4b30-a7be-9f4e5d8da129
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3738263582 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 207.otp_ctrl_init_fail.3738263582
Directory /workspace/207.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/208.otp_ctrl_init_fail.1658851406
Short name T1135
Test name
Test status
Simulation time 218595758 ps
CPU time 3.99 seconds
Started Aug 19 06:19:02 PM PDT 24
Finished Aug 19 06:19:06 PM PDT 24
Peak memory 242596 kb
Host smart-5c3b1915-2751-46c1-9c66-468bdb2236f4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1658851406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 208.otp_ctrl_init_fail.1658851406
Directory /workspace/208.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/209.otp_ctrl_init_fail.1001399534
Short name T231
Test name
Test status
Simulation time 2337756725 ps
CPU time 4.54 seconds
Started Aug 19 06:19:04 PM PDT 24
Finished Aug 19 06:19:08 PM PDT 24
Peak memory 242640 kb
Host smart-d1eb0c57-1a89-4c60-bc67-e0b11cb8e421
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1001399534 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 209.otp_ctrl_init_fail.1001399534
Directory /workspace/209.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/21.otp_ctrl_alert_test.1340436885
Short name T704
Test name
Test status
Simulation time 70146780 ps
CPU time 1.99 seconds
Started Aug 19 06:16:42 PM PDT 24
Finished Aug 19 06:16:44 PM PDT 24
Peak memory 240712 kb
Host smart-74f8c277-890b-4475-a740-45f5ef971b50
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1340436885 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_alert_test.1340436885
Directory /workspace/21.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/21.otp_ctrl_dai_errs.4173675383
Short name T949
Test name
Test status
Simulation time 374392251 ps
CPU time 11.36 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:16:56 PM PDT 24
Peak memory 242396 kb
Host smart-e5143318-8c16-4e40-bb2b-d26c2c7a9ad7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4173675383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_errs.4173675383
Directory /workspace/21.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/21.otp_ctrl_dai_lock.3471996701
Short name T859
Test name
Test status
Simulation time 1582328107 ps
CPU time 36.49 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:17:21 PM PDT 24
Peak memory 243888 kb
Host smart-37c1f34d-4844-4bc1-9439-ce6b418ba2ec
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3471996701 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_lock.3471996701
Directory /workspace/21.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/21.otp_ctrl_init_fail.318560054
Short name T1087
Test name
Test status
Simulation time 155070371 ps
CPU time 3.84 seconds
Started Aug 19 06:16:39 PM PDT 24
Finished Aug 19 06:16:43 PM PDT 24
Peak memory 242580 kb
Host smart-08c38ace-8c5c-416c-b9b0-74be254898c3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=318560054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_init_fail.318560054
Directory /workspace/21.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/21.otp_ctrl_macro_errs.4143377216
Short name T4
Test name
Test status
Simulation time 4464765301 ps
CPU time 35.35 seconds
Started Aug 19 06:16:41 PM PDT 24
Finished Aug 19 06:17:16 PM PDT 24
Peak memory 247628 kb
Host smart-a75b1d07-95df-4175-b32f-e23b6065a523
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4143377216 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_macro_errs.4143377216
Directory /workspace/21.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/21.otp_ctrl_parallel_key_req.388766847
Short name T758
Test name
Test status
Simulation time 968154328 ps
CPU time 21.25 seconds
Started Aug 19 06:16:43 PM PDT 24
Finished Aug 19 06:17:04 PM PDT 24
Peak memory 242904 kb
Host smart-e1456ae1-67c8-49f1-88a6-44066784e162
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=388766847 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_key_req.388766847
Directory /workspace/21.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/21.otp_ctrl_parallel_lc_esc.2666442522
Short name T691
Test name
Test status
Simulation time 1499474143 ps
CPU time 22.08 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:17:07 PM PDT 24
Peak memory 242220 kb
Host smart-ef3fe5f0-9164-419d-b135-0428a1429020
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2666442522 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_esc.2666442522
Directory /workspace/21.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/21.otp_ctrl_parallel_lc_req.1986320392
Short name T382
Test name
Test status
Simulation time 1192741903 ps
CPU time 23.04 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:17:08 PM PDT 24
Peak memory 242288 kb
Host smart-9c68cd20-3e76-4317-8e75-04bb36e10ace
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1986320392 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_req.1986320392
Directory /workspace/21.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/21.otp_ctrl_regwen.990417190
Short name T1028
Test name
Test status
Simulation time 4432116060 ps
CPU time 13.04 seconds
Started Aug 19 06:16:44 PM PDT 24
Finished Aug 19 06:16:58 PM PDT 24
Peak memory 242528 kb
Host smart-d2b7c464-e9bc-4b5e-b6b4-c2b00b30a0cd
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=990417190 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_regwen.990417190
Directory /workspace/21.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/21.otp_ctrl_smoke.395491479
Short name T525
Test name
Test status
Simulation time 341530308 ps
CPU time 6.59 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:16:52 PM PDT 24
Peak memory 242792 kb
Host smart-07a17529-849d-421c-b4bc-e4bb6fb44f82
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=395491479 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_smoke.395491479
Directory /workspace/21.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/21.otp_ctrl_test_access.3816655346
Short name T789
Test name
Test status
Simulation time 888535293 ps
CPU time 9.62 seconds
Started Aug 19 06:16:43 PM PDT 24
Finished Aug 19 06:16:53 PM PDT 24
Peak memory 242780 kb
Host smart-e51bb671-812c-4a65-833e-e1867b146d25
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3816655346 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_test_access.3816655346
Directory /workspace/21.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/210.otp_ctrl_init_fail.3382058554
Short name T746
Test name
Test status
Simulation time 215989841 ps
CPU time 3.63 seconds
Started Aug 19 06:19:05 PM PDT 24
Finished Aug 19 06:19:08 PM PDT 24
Peak memory 242780 kb
Host smart-59ba874c-02ff-436e-a676-dcfdb89f4fa4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3382058554 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 210.otp_ctrl_init_fail.3382058554
Directory /workspace/210.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/211.otp_ctrl_init_fail.1581714243
Short name T788
Test name
Test status
Simulation time 579312903 ps
CPU time 5.44 seconds
Started Aug 19 06:19:05 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242568 kb
Host smart-f4db2717-4e1a-4fa1-8f3a-efdf81752744
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1581714243 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 211.otp_ctrl_init_fail.1581714243
Directory /workspace/211.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/212.otp_ctrl_init_fail.2680151807
Short name T61
Test name
Test status
Simulation time 462073439 ps
CPU time 5.96 seconds
Started Aug 19 06:18:56 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 242552 kb
Host smart-6671cea8-9861-4886-897f-ba7e0cde5428
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2680151807 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 212.otp_ctrl_init_fail.2680151807
Directory /workspace/212.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/213.otp_ctrl_init_fail.672890155
Short name T961
Test name
Test status
Simulation time 415013117 ps
CPU time 4.35 seconds
Started Aug 19 06:19:06 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242368 kb
Host smart-e22768ec-4df9-4161-b91d-b13fb1a57e62
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=672890155 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 213.otp_ctrl_init_fail.672890155
Directory /workspace/213.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/214.otp_ctrl_init_fail.3517456592
Short name T623
Test name
Test status
Simulation time 2150822911 ps
CPU time 5.22 seconds
Started Aug 19 06:19:06 PM PDT 24
Finished Aug 19 06:19:12 PM PDT 24
Peak memory 242616 kb
Host smart-f6839f30-bbb8-4b40-b563-f47ddb46b7e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3517456592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 214.otp_ctrl_init_fail.3517456592
Directory /workspace/214.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/215.otp_ctrl_init_fail.1377737689
Short name T1048
Test name
Test status
Simulation time 473845902 ps
CPU time 5.13 seconds
Started Aug 19 06:19:10 PM PDT 24
Finished Aug 19 06:19:15 PM PDT 24
Peak memory 242284 kb
Host smart-950b4f0c-f654-4aba-be47-0cebba676d43
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1377737689 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 215.otp_ctrl_init_fail.1377737689
Directory /workspace/215.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/216.otp_ctrl_init_fail.4198037029
Short name T197
Test name
Test status
Simulation time 197740464 ps
CPU time 3.53 seconds
Started Aug 19 06:19:05 PM PDT 24
Finished Aug 19 06:19:09 PM PDT 24
Peak memory 242584 kb
Host smart-925154d4-0f8d-4d2f-a716-966a813d6f89
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4198037029 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 216.otp_ctrl_init_fail.4198037029
Directory /workspace/216.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/218.otp_ctrl_init_fail.1808141112
Short name T1012
Test name
Test status
Simulation time 646848754 ps
CPU time 4.55 seconds
Started Aug 19 06:19:06 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242588 kb
Host smart-70a9409f-0a8b-4300-81a6-ce8ff6edd2e6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1808141112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 218.otp_ctrl_init_fail.1808141112
Directory /workspace/218.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/219.otp_ctrl_init_fail.308000112
Short name T136
Test name
Test status
Simulation time 436081381 ps
CPU time 3.7 seconds
Started Aug 19 06:19:01 PM PDT 24
Finished Aug 19 06:19:05 PM PDT 24
Peak memory 242632 kb
Host smart-d5eb25b3-3ae9-4efa-a2c1-984c258267b2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=308000112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 219.otp_ctrl_init_fail.308000112
Directory /workspace/219.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/22.otp_ctrl_alert_test.2253440762
Short name T735
Test name
Test status
Simulation time 60935317 ps
CPU time 1.8 seconds
Started Aug 19 06:16:40 PM PDT 24
Finished Aug 19 06:16:42 PM PDT 24
Peak memory 240788 kb
Host smart-fe061cf3-2230-4f96-b93f-952e545c9b9c
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2253440762 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_alert_test.2253440762
Directory /workspace/22.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/22.otp_ctrl_check_fail.953884391
Short name T44
Test name
Test status
Simulation time 885214066 ps
CPU time 17.57 seconds
Started Aug 19 06:16:43 PM PDT 24
Finished Aug 19 06:17:01 PM PDT 24
Peak memory 243036 kb
Host smart-a2c7ab71-f98c-49ac-90b6-9c02189e2c90
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=953884391 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_check_fail.953884391
Directory /workspace/22.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/22.otp_ctrl_dai_errs.795233581
Short name T581
Test name
Test status
Simulation time 377963921 ps
CPU time 11.44 seconds
Started Aug 19 06:16:44 PM PDT 24
Finished Aug 19 06:16:55 PM PDT 24
Peak memory 242232 kb
Host smart-aefbd75c-a847-491b-ab67-ff4986703846
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=795233581 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_errs.795233581
Directory /workspace/22.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/22.otp_ctrl_dai_lock.1541493132
Short name T999
Test name
Test status
Simulation time 1035843227 ps
CPU time 19.25 seconds
Started Aug 19 06:16:42 PM PDT 24
Finished Aug 19 06:17:01 PM PDT 24
Peak memory 242660 kb
Host smart-3b6d3d31-a74d-4bba-b2cf-906d1edd6d1a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1541493132 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_lock.1541493132
Directory /workspace/22.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/22.otp_ctrl_init_fail.1803474873
Short name T203
Test name
Test status
Simulation time 2118714048 ps
CPU time 6.05 seconds
Started Aug 19 06:16:41 PM PDT 24
Finished Aug 19 06:16:47 PM PDT 24
Peak memory 242272 kb
Host smart-1a3628b6-a157-4492-ad87-f7a4cd9d3555
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1803474873 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_init_fail.1803474873
Directory /workspace/22.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/22.otp_ctrl_macro_errs.76628947
Short name T11
Test name
Test status
Simulation time 9719143868 ps
CPU time 58.38 seconds
Started Aug 19 06:16:42 PM PDT 24
Finished Aug 19 06:17:40 PM PDT 24
Peak memory 258228 kb
Host smart-857747ee-afec-4f8e-9922-d896f3bc1243
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=76628947 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_macro_errs.76628947
Directory /workspace/22.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/22.otp_ctrl_parallel_key_req.2835333607
Short name T169
Test name
Test status
Simulation time 870842238 ps
CPU time 9.51 seconds
Started Aug 19 06:16:43 PM PDT 24
Finished Aug 19 06:16:53 PM PDT 24
Peak memory 242344 kb
Host smart-aebdaae5-3d37-443e-82a5-46ba8db7b944
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2835333607 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_key_req.2835333607
Directory /workspace/22.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/22.otp_ctrl_parallel_lc_esc.2234346274
Short name T483
Test name
Test status
Simulation time 13284618319 ps
CPU time 41.15 seconds
Started Aug 19 06:16:42 PM PDT 24
Finished Aug 19 06:17:23 PM PDT 24
Peak memory 242408 kb
Host smart-f57a017b-3c47-4cbd-b9c8-c97ce3c69e6f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2234346274 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_esc.2234346274
Directory /workspace/22.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/22.otp_ctrl_parallel_lc_req.2466638145
Short name T1147
Test name
Test status
Simulation time 345156688 ps
CPU time 9.84 seconds
Started Aug 19 06:16:42 PM PDT 24
Finished Aug 19 06:16:52 PM PDT 24
Peak memory 242548 kb
Host smart-36907b58-20ee-483e-ad49-dc0837a88e27
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2466638145 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_req.2466638145
Directory /workspace/22.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/22.otp_ctrl_regwen.1489827383
Short name T349
Test name
Test status
Simulation time 489302425 ps
CPU time 7.8 seconds
Started Aug 19 06:16:44 PM PDT 24
Finished Aug 19 06:16:52 PM PDT 24
Peak memory 242472 kb
Host smart-d3cd1338-88b6-4f23-a275-45dceb9d6389
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1489827383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_regwen.1489827383
Directory /workspace/22.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/22.otp_ctrl_smoke.1629116956
Short name T533
Test name
Test status
Simulation time 7136846494 ps
CPU time 19.82 seconds
Started Aug 19 06:16:44 PM PDT 24
Finished Aug 19 06:17:04 PM PDT 24
Peak memory 243400 kb
Host smart-8a9376a9-acc6-42eb-9493-baa8d4a6d57e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1629116956 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_smoke.1629116956
Directory /workspace/22.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/22.otp_ctrl_stress_all.798337032
Short name T1114
Test name
Test status
Simulation time 26189371376 ps
CPU time 224.23 seconds
Started Aug 19 06:16:41 PM PDT 24
Finished Aug 19 06:20:25 PM PDT 24
Peak memory 279732 kb
Host smart-fc2ab4e6-7116-4161-ade7-dfda238518ac
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=798337032 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all.
798337032
Directory /workspace/22.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/22.otp_ctrl_stress_all_with_rand_reset.262727515
Short name T955
Test name
Test status
Simulation time 1312369176 ps
CPU time 45.79 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:17:31 PM PDT 24
Peak memory 249040 kb
Host smart-2f1128e0-0428-496d-9e92-65b4b7a3a9b4
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=262727515 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all_with_rand_reset.262727515
Directory /workspace/22.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/22.otp_ctrl_test_access.2728590672
Short name T17
Test name
Test status
Simulation time 683659323 ps
CPU time 14.27 seconds
Started Aug 19 06:16:43 PM PDT 24
Finished Aug 19 06:16:58 PM PDT 24
Peak memory 242524 kb
Host smart-ea782bd8-255c-48a4-8396-be85115f162f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2728590672 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_test_access.2728590672
Directory /workspace/22.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/220.otp_ctrl_init_fail.1520734801
Short name T911
Test name
Test status
Simulation time 2262920259 ps
CPU time 4.88 seconds
Started Aug 19 06:18:58 PM PDT 24
Finished Aug 19 06:19:03 PM PDT 24
Peak memory 242592 kb
Host smart-add9714f-6a74-4b7a-b66b-7c918b3dda79
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1520734801 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 220.otp_ctrl_init_fail.1520734801
Directory /workspace/220.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/222.otp_ctrl_init_fail.3519394601
Short name T1055
Test name
Test status
Simulation time 1435264775 ps
CPU time 3.69 seconds
Started Aug 19 06:19:00 PM PDT 24
Finished Aug 19 06:19:03 PM PDT 24
Peak memory 242832 kb
Host smart-09938500-7e14-4e61-b3a0-af3ce81a83f6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3519394601 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 222.otp_ctrl_init_fail.3519394601
Directory /workspace/222.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/223.otp_ctrl_init_fail.2345771065
Short name T1049
Test name
Test status
Simulation time 149597055 ps
CPU time 4.36 seconds
Started Aug 19 06:19:03 PM PDT 24
Finished Aug 19 06:19:07 PM PDT 24
Peak memory 242304 kb
Host smart-88936601-4d41-4344-9fe8-67685a695926
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2345771065 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 223.otp_ctrl_init_fail.2345771065
Directory /workspace/223.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/224.otp_ctrl_init_fail.3603300735
Short name T741
Test name
Test status
Simulation time 147737562 ps
CPU time 4.31 seconds
Started Aug 19 06:19:10 PM PDT 24
Finished Aug 19 06:19:14 PM PDT 24
Peak memory 242356 kb
Host smart-e1b5711b-2df3-466f-853c-a4c2268b226e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3603300735 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 224.otp_ctrl_init_fail.3603300735
Directory /workspace/224.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/225.otp_ctrl_init_fail.2324148900
Short name T1139
Test name
Test status
Simulation time 376943156 ps
CPU time 4.6 seconds
Started Aug 19 06:19:06 PM PDT 24
Finished Aug 19 06:19:11 PM PDT 24
Peak memory 242576 kb
Host smart-60a27bcd-5cfa-48a7-bd37-cd7b0116e340
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2324148900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 225.otp_ctrl_init_fail.2324148900
Directory /workspace/225.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/226.otp_ctrl_init_fail.1650212996
Short name T664
Test name
Test status
Simulation time 146059426 ps
CPU time 4.06 seconds
Started Aug 19 06:18:57 PM PDT 24
Finished Aug 19 06:19:01 PM PDT 24
Peak memory 242636 kb
Host smart-f495e9ae-21ea-4b99-acde-9549e99cafdd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1650212996 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 226.otp_ctrl_init_fail.1650212996
Directory /workspace/226.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/227.otp_ctrl_init_fail.755878022
Short name T243
Test name
Test status
Simulation time 262290070 ps
CPU time 4.85 seconds
Started Aug 19 06:19:07 PM PDT 24
Finished Aug 19 06:19:12 PM PDT 24
Peak memory 242304 kb
Host smart-d2847ee8-ce52-49fa-aac2-831bbcc5635a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=755878022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 227.otp_ctrl_init_fail.755878022
Directory /workspace/227.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/228.otp_ctrl_init_fail.1680320886
Short name T1005
Test name
Test status
Simulation time 127319024 ps
CPU time 3.3 seconds
Started Aug 19 06:18:59 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 242232 kb
Host smart-d74e16f0-772d-41c2-b1b1-310dabb19150
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1680320886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 228.otp_ctrl_init_fail.1680320886
Directory /workspace/228.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/229.otp_ctrl_init_fail.1042511005
Short name T456
Test name
Test status
Simulation time 381195110 ps
CPU time 4.52 seconds
Started Aug 19 06:19:06 PM PDT 24
Finished Aug 19 06:19:11 PM PDT 24
Peak memory 242596 kb
Host smart-5d200723-3234-4fc8-8199-3756a17cbeb3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1042511005 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 229.otp_ctrl_init_fail.1042511005
Directory /workspace/229.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/23.otp_ctrl_alert_test.3271060912
Short name T864
Test name
Test status
Simulation time 205285971 ps
CPU time 1.88 seconds
Started Aug 19 06:16:44 PM PDT 24
Finished Aug 19 06:16:46 PM PDT 24
Peak memory 240908 kb
Host smart-28ce3301-b1cc-43aa-b757-6d845f6a5c33
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3271060912 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_alert_test.3271060912
Directory /workspace/23.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/23.otp_ctrl_check_fail.1827585596
Short name T693
Test name
Test status
Simulation time 938464456 ps
CPU time 9.42 seconds
Started Aug 19 06:16:42 PM PDT 24
Finished Aug 19 06:16:51 PM PDT 24
Peak memory 243132 kb
Host smart-c67c603d-4ab3-4cab-b1ec-9877f72eb016
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1827585596 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_check_fail.1827585596
Directory /workspace/23.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/23.otp_ctrl_dai_errs.2417403605
Short name T186
Test name
Test status
Simulation time 936429359 ps
CPU time 15.49 seconds
Started Aug 19 06:16:44 PM PDT 24
Finished Aug 19 06:17:00 PM PDT 24
Peak memory 242304 kb
Host smart-46747eb0-cb44-476a-8450-d39a57bcd07c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2417403605 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_errs.2417403605
Directory /workspace/23.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/23.otp_ctrl_dai_lock.2107768133
Short name T919
Test name
Test status
Simulation time 157543961 ps
CPU time 3.67 seconds
Started Aug 19 06:16:44 PM PDT 24
Finished Aug 19 06:16:48 PM PDT 24
Peak memory 242356 kb
Host smart-627d71e0-42a9-4cc4-8515-761bc44c538d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2107768133 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_lock.2107768133
Directory /workspace/23.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/23.otp_ctrl_init_fail.1972551139
Short name T201
Test name
Test status
Simulation time 100880889 ps
CPU time 4.3 seconds
Started Aug 19 06:16:43 PM PDT 24
Finished Aug 19 06:16:47 PM PDT 24
Peak memory 242568 kb
Host smart-115b14aa-7f6e-4790-800a-0f50e3ebf4f0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1972551139 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_init_fail.1972551139
Directory /workspace/23.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/23.otp_ctrl_macro_errs.2675191629
Short name T1125
Test name
Test status
Simulation time 577442864 ps
CPU time 18.73 seconds
Started Aug 19 06:16:44 PM PDT 24
Finished Aug 19 06:17:03 PM PDT 24
Peak memory 242756 kb
Host smart-a0e8e03a-26d6-464d-a030-ad7c14486465
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2675191629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_macro_errs.2675191629
Directory /workspace/23.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/23.otp_ctrl_parallel_key_req.2262277965
Short name T393
Test name
Test status
Simulation time 250132063 ps
CPU time 4.81 seconds
Started Aug 19 06:16:41 PM PDT 24
Finished Aug 19 06:16:46 PM PDT 24
Peak memory 247768 kb
Host smart-588219e5-8b36-4953-9df1-a473b1079791
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2262277965 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_key_req.2262277965
Directory /workspace/23.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/23.otp_ctrl_parallel_lc_esc.1414823724
Short name T861
Test name
Test status
Simulation time 348228913 ps
CPU time 11.76 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:16:57 PM PDT 24
Peak memory 241864 kb
Host smart-7c00a4c1-698c-45b4-b980-4fb0c2b5e1ac
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1414823724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_esc.1414823724
Directory /workspace/23.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/23.otp_ctrl_parallel_lc_req.1267854007
Short name T616
Test name
Test status
Simulation time 781726935 ps
CPU time 23.93 seconds
Started Aug 19 06:16:41 PM PDT 24
Finished Aug 19 06:17:05 PM PDT 24
Peak memory 249040 kb
Host smart-4eb98e10-dabb-45e3-abc3-6fa413f59007
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1267854007 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_req.1267854007
Directory /workspace/23.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/23.otp_ctrl_smoke.597230451
Short name T638
Test name
Test status
Simulation time 466040886 ps
CPU time 12.24 seconds
Started Aug 19 06:16:44 PM PDT 24
Finished Aug 19 06:16:57 PM PDT 24
Peak memory 242820 kb
Host smart-8bd2b4f1-34ec-4038-b5ad-8f7a7640cfb4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=597230451 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_smoke.597230451
Directory /workspace/23.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/23.otp_ctrl_stress_all.2863433074
Short name T971
Test name
Test status
Simulation time 30936615084 ps
CPU time 257.27 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:21:03 PM PDT 24
Peak memory 265592 kb
Host smart-12bf9ab2-65b0-4bbc-8997-cafe25f7dcd6
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2863433074 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_stress_all
.2863433074
Directory /workspace/23.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/23.otp_ctrl_test_access.1461038881
Short name T223
Test name
Test status
Simulation time 4146660130 ps
CPU time 10.16 seconds
Started Aug 19 06:16:42 PM PDT 24
Finished Aug 19 06:16:52 PM PDT 24
Peak memory 242480 kb
Host smart-d88c9f8b-1e0f-479c-96f4-ac26fe323f2a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1461038881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_test_access.1461038881
Directory /workspace/23.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/231.otp_ctrl_init_fail.3094217118
Short name T198
Test name
Test status
Simulation time 207844639 ps
CPU time 4.92 seconds
Started Aug 19 06:18:58 PM PDT 24
Finished Aug 19 06:19:03 PM PDT 24
Peak memory 242744 kb
Host smart-bf1fc5a3-8b40-436e-b961-93541ec1a512
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3094217118 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 231.otp_ctrl_init_fail.3094217118
Directory /workspace/231.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/232.otp_ctrl_init_fail.4151615946
Short name T234
Test name
Test status
Simulation time 164653031 ps
CPU time 4.63 seconds
Started Aug 19 06:19:06 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242844 kb
Host smart-1c8b9745-fca2-4c3a-99e6-8fd9dd63daea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4151615946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 232.otp_ctrl_init_fail.4151615946
Directory /workspace/232.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/233.otp_ctrl_init_fail.3634651046
Short name T1086
Test name
Test status
Simulation time 310600815 ps
CPU time 4.65 seconds
Started Aug 19 06:19:03 PM PDT 24
Finished Aug 19 06:19:08 PM PDT 24
Peak memory 242304 kb
Host smart-b53378de-622f-45c0-a537-bd867cb5683c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3634651046 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 233.otp_ctrl_init_fail.3634651046
Directory /workspace/233.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/234.otp_ctrl_init_fail.874087238
Short name T174
Test name
Test status
Simulation time 146974709 ps
CPU time 3.29 seconds
Started Aug 19 06:19:06 PM PDT 24
Finished Aug 19 06:19:09 PM PDT 24
Peak memory 242580 kb
Host smart-e12d81a6-956e-4279-908f-bacf83fcf8fd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=874087238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 234.otp_ctrl_init_fail.874087238
Directory /workspace/234.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/235.otp_ctrl_init_fail.3396968040
Short name T564
Test name
Test status
Simulation time 2125251885 ps
CPU time 5.54 seconds
Started Aug 19 06:19:04 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242312 kb
Host smart-1a8cd549-9fd5-453f-8fea-4929b3c7235e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3396968040 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 235.otp_ctrl_init_fail.3396968040
Directory /workspace/235.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/236.otp_ctrl_init_fail.401089556
Short name T671
Test name
Test status
Simulation time 1592387912 ps
CPU time 4.66 seconds
Started Aug 19 06:19:04 PM PDT 24
Finished Aug 19 06:19:08 PM PDT 24
Peak memory 242508 kb
Host smart-b6782f66-0ac2-4741-a7f4-0f428c389994
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=401089556 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 236.otp_ctrl_init_fail.401089556
Directory /workspace/236.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/237.otp_ctrl_init_fail.2178466343
Short name T747
Test name
Test status
Simulation time 442720564 ps
CPU time 4.19 seconds
Started Aug 19 06:19:04 PM PDT 24
Finished Aug 19 06:19:09 PM PDT 24
Peak memory 242776 kb
Host smart-01694b06-9e3e-4f98-b6d3-d228c9da8d9e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2178466343 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 237.otp_ctrl_init_fail.2178466343
Directory /workspace/237.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/238.otp_ctrl_init_fail.1800164718
Short name T833
Test name
Test status
Simulation time 106874939 ps
CPU time 3.35 seconds
Started Aug 19 06:19:00 PM PDT 24
Finished Aug 19 06:19:04 PM PDT 24
Peak memory 242556 kb
Host smart-67cd781f-51c5-445a-8c37-33cd137be44f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1800164718 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 238.otp_ctrl_init_fail.1800164718
Directory /workspace/238.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/239.otp_ctrl_init_fail.2947960161
Short name T542
Test name
Test status
Simulation time 610789331 ps
CPU time 5.12 seconds
Started Aug 19 06:19:10 PM PDT 24
Finished Aug 19 06:19:15 PM PDT 24
Peak memory 242420 kb
Host smart-6a3f6c34-289b-4421-b983-8df6bf202dea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2947960161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 239.otp_ctrl_init_fail.2947960161
Directory /workspace/239.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/24.otp_ctrl_alert_test.2920164318
Short name T709
Test name
Test status
Simulation time 117432833 ps
CPU time 1.8 seconds
Started Aug 19 06:16:44 PM PDT 24
Finished Aug 19 06:16:46 PM PDT 24
Peak memory 241028 kb
Host smart-b1fc4d16-91d6-4be9-9e60-5b19f084222e
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2920164318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_alert_test.2920164318
Directory /workspace/24.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/24.otp_ctrl_check_fail.1531405480
Short name T968
Test name
Test status
Simulation time 6673728964 ps
CPU time 14.79 seconds
Started Aug 19 06:16:46 PM PDT 24
Finished Aug 19 06:17:01 PM PDT 24
Peak memory 242356 kb
Host smart-38be121b-cae0-4a36-95e7-dd08c9fe4ad7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1531405480 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_check_fail.1531405480
Directory /workspace/24.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/24.otp_ctrl_dai_errs.3814959622
Short name T589
Test name
Test status
Simulation time 268788734 ps
CPU time 14.01 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:16:59 PM PDT 24
Peak memory 242736 kb
Host smart-3f1c57c6-87dd-426b-a7ad-e54b233ce5e8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3814959622 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_errs.3814959622
Directory /workspace/24.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/24.otp_ctrl_dai_lock.2873625711
Short name T774
Test name
Test status
Simulation time 1019298534 ps
CPU time 7.56 seconds
Started Aug 19 06:16:48 PM PDT 24
Finished Aug 19 06:16:56 PM PDT 24
Peak memory 242420 kb
Host smart-b9a81028-75e2-46b4-8196-79270a0bc9d1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2873625711 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_lock.2873625711
Directory /workspace/24.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/24.otp_ctrl_macro_errs.1140284880
Short name T731
Test name
Test status
Simulation time 2880952804 ps
CPU time 41.58 seconds
Started Aug 19 06:16:50 PM PDT 24
Finished Aug 19 06:17:31 PM PDT 24
Peak memory 257356 kb
Host smart-b3d7dbb4-2dd4-47f8-a4c8-6ce38c70c2af
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1140284880 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_macro_errs.1140284880
Directory /workspace/24.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/24.otp_ctrl_parallel_key_req.1127983702
Short name T1169
Test name
Test status
Simulation time 1859881598 ps
CPU time 23.25 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:17:08 PM PDT 24
Peak memory 242728 kb
Host smart-e873081d-9d41-46d8-a06e-b349429002dc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1127983702 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_key_req.1127983702
Directory /workspace/24.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/24.otp_ctrl_parallel_lc_esc.1115631507
Short name T688
Test name
Test status
Simulation time 453158223 ps
CPU time 5.04 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:16:50 PM PDT 24
Peak memory 242176 kb
Host smart-001fb4d7-4e4a-44f3-a50e-409e948291f4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1115631507 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_esc.1115631507
Directory /workspace/24.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/24.otp_ctrl_parallel_lc_req.1185606574
Short name T797
Test name
Test status
Simulation time 789159272 ps
CPU time 22.45 seconds
Started Aug 19 06:16:49 PM PDT 24
Finished Aug 19 06:17:12 PM PDT 24
Peak memory 242732 kb
Host smart-4e6589f2-243b-4206-a557-fb302f24c57f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1185606574 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_req.1185606574
Directory /workspace/24.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/24.otp_ctrl_regwen.2656116657
Short name T181
Test name
Test status
Simulation time 373632637 ps
CPU time 8.21 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:16:53 PM PDT 24
Peak memory 242284 kb
Host smart-cf53a017-5c0d-448d-ab8a-84c284bbfb91
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2656116657 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_regwen.2656116657
Directory /workspace/24.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/24.otp_ctrl_smoke.1964719006
Short name T452
Test name
Test status
Simulation time 291519348 ps
CPU time 6.22 seconds
Started Aug 19 06:16:45 PM PDT 24
Finished Aug 19 06:16:51 PM PDT 24
Peak memory 242508 kb
Host smart-eca12062-bd2b-4543-a83b-b13cd7cf675c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1964719006 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_smoke.1964719006
Directory /workspace/24.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/24.otp_ctrl_stress_all.2553072889
Short name T389
Test name
Test status
Simulation time 2304927211 ps
CPU time 32.43 seconds
Started Aug 19 06:16:41 PM PDT 24
Finished Aug 19 06:17:14 PM PDT 24
Peak memory 243388 kb
Host smart-c286e140-b871-4cca-84dd-c40529f60265
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2553072889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all
.2553072889
Directory /workspace/24.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/24.otp_ctrl_test_access.1751391017
Short name T1112
Test name
Test status
Simulation time 1690946151 ps
CPU time 37.28 seconds
Started Aug 19 06:16:50 PM PDT 24
Finished Aug 19 06:17:27 PM PDT 24
Peak memory 249088 kb
Host smart-944ca61c-54cd-47dd-9c3b-85a7af1f6949
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1751391017 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_test_access.1751391017
Directory /workspace/24.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/240.otp_ctrl_init_fail.3326939581
Short name T472
Test name
Test status
Simulation time 2134025695 ps
CPU time 5.96 seconds
Started Aug 19 06:19:01 PM PDT 24
Finished Aug 19 06:19:07 PM PDT 24
Peak memory 242572 kb
Host smart-9029fd07-5dce-4d37-b7d2-cf64715336fa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3326939581 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 240.otp_ctrl_init_fail.3326939581
Directory /workspace/240.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/241.otp_ctrl_init_fail.262138148
Short name T582
Test name
Test status
Simulation time 2927596842 ps
CPU time 6.18 seconds
Started Aug 19 06:18:58 PM PDT 24
Finished Aug 19 06:19:04 PM PDT 24
Peak memory 242356 kb
Host smart-bc8270d1-cd36-4c17-9e11-3986ecddc767
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=262138148 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 241.otp_ctrl_init_fail.262138148
Directory /workspace/241.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/242.otp_ctrl_init_fail.4084492145
Short name T600
Test name
Test status
Simulation time 185712083 ps
CPU time 4.21 seconds
Started Aug 19 06:19:10 PM PDT 24
Finished Aug 19 06:19:14 PM PDT 24
Peak memory 242564 kb
Host smart-6933fb6a-b9d1-4098-872f-cffb47c6ca72
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4084492145 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 242.otp_ctrl_init_fail.4084492145
Directory /workspace/242.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/243.otp_ctrl_init_fail.1197420391
Short name T202
Test name
Test status
Simulation time 625348480 ps
CPU time 4.83 seconds
Started Aug 19 06:19:01 PM PDT 24
Finished Aug 19 06:19:06 PM PDT 24
Peak memory 242280 kb
Host smart-c8099d12-08a2-4f16-8a2f-ab40b32fe838
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1197420391 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 243.otp_ctrl_init_fail.1197420391
Directory /workspace/243.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/244.otp_ctrl_init_fail.3937766433
Short name T95
Test name
Test status
Simulation time 1658207860 ps
CPU time 5.36 seconds
Started Aug 19 06:19:04 PM PDT 24
Finished Aug 19 06:19:09 PM PDT 24
Peak memory 242384 kb
Host smart-8f11cd42-f594-4453-b90b-02e73d65d765
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3937766433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 244.otp_ctrl_init_fail.3937766433
Directory /workspace/244.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/245.otp_ctrl_init_fail.3771423706
Short name T665
Test name
Test status
Simulation time 334518272 ps
CPU time 5.09 seconds
Started Aug 19 06:19:10 PM PDT 24
Finished Aug 19 06:19:15 PM PDT 24
Peak memory 242612 kb
Host smart-26159003-5d14-4cb6-b0a5-9ecc3b1b41b1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3771423706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 245.otp_ctrl_init_fail.3771423706
Directory /workspace/245.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/247.otp_ctrl_init_fail.1695480047
Short name T38
Test name
Test status
Simulation time 1815661764 ps
CPU time 5.26 seconds
Started Aug 19 06:19:06 PM PDT 24
Finished Aug 19 06:19:12 PM PDT 24
Peak memory 242576 kb
Host smart-a6d68cec-2898-4abd-ba28-ca8e82af8bee
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1695480047 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 247.otp_ctrl_init_fail.1695480047
Directory /workspace/247.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/248.otp_ctrl_init_fail.3001609724
Short name T650
Test name
Test status
Simulation time 123181282 ps
CPU time 4.69 seconds
Started Aug 19 06:19:01 PM PDT 24
Finished Aug 19 06:19:06 PM PDT 24
Peak memory 242604 kb
Host smart-df0bec41-3e54-4dca-8c6a-07ce53974372
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3001609724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 248.otp_ctrl_init_fail.3001609724
Directory /workspace/248.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/249.otp_ctrl_init_fail.364527491
Short name T668
Test name
Test status
Simulation time 1879819975 ps
CPU time 5.3 seconds
Started Aug 19 06:19:01 PM PDT 24
Finished Aug 19 06:19:07 PM PDT 24
Peak memory 242848 kb
Host smart-d02bb06b-038b-4854-a7e2-83ac4f4d7b1f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=364527491 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 249.otp_ctrl_init_fail.364527491
Directory /workspace/249.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/25.otp_ctrl_alert_test.3744335947
Short name T755
Test name
Test status
Simulation time 138511996 ps
CPU time 1.53 seconds
Started Aug 19 06:16:55 PM PDT 24
Finished Aug 19 06:16:56 PM PDT 24
Peak memory 240904 kb
Host smart-55a7413e-22c1-46f4-9230-b2e683253f75
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3744335947 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_alert_test.3744335947
Directory /workspace/25.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/25.otp_ctrl_check_fail.2968535769
Short name T1154
Test name
Test status
Simulation time 1042004534 ps
CPU time 22.08 seconds
Started Aug 19 06:16:55 PM PDT 24
Finished Aug 19 06:17:17 PM PDT 24
Peak memory 249096 kb
Host smart-fec057c7-5270-422d-b3e8-b1cb03fae4db
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2968535769 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_check_fail.2968535769
Directory /workspace/25.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/25.otp_ctrl_dai_errs.1305810310
Short name T475
Test name
Test status
Simulation time 611462476 ps
CPU time 18.27 seconds
Started Aug 19 06:16:54 PM PDT 24
Finished Aug 19 06:17:13 PM PDT 24
Peak memory 242208 kb
Host smart-9cbd423e-6632-4573-b8ae-94a5cadc3cf0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1305810310 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_errs.1305810310
Directory /workspace/25.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/25.otp_ctrl_dai_lock.488507399
Short name T827
Test name
Test status
Simulation time 1745519000 ps
CPU time 5.76 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:16:58 PM PDT 24
Peak memory 242420 kb
Host smart-dad4155a-b048-44eb-9416-7c69a26051ce
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=488507399 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_lock.488507399
Directory /workspace/25.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/25.otp_ctrl_init_fail.1850338359
Short name T756
Test name
Test status
Simulation time 249527517 ps
CPU time 4.37 seconds
Started Aug 19 06:16:53 PM PDT 24
Finished Aug 19 06:16:58 PM PDT 24
Peak memory 242292 kb
Host smart-7503e384-9d97-4cd6-96ed-d58b1367ccd4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1850338359 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_init_fail.1850338359
Directory /workspace/25.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/25.otp_ctrl_macro_errs.4037989187
Short name T170
Test name
Test status
Simulation time 727164235 ps
CPU time 18.62 seconds
Started Aug 19 06:16:56 PM PDT 24
Finished Aug 19 06:17:15 PM PDT 24
Peak memory 245880 kb
Host smart-fc91f306-530c-431b-9b54-7a21cd680eb3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4037989187 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_macro_errs.4037989187
Directory /workspace/25.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/25.otp_ctrl_parallel_key_req.964241338
Short name T725
Test name
Test status
Simulation time 718363085 ps
CPU time 14.78 seconds
Started Aug 19 06:16:53 PM PDT 24
Finished Aug 19 06:17:08 PM PDT 24
Peak memory 242852 kb
Host smart-0a621b9c-0a6b-4958-9938-2787042e13ff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=964241338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_key_req.964241338
Directory /workspace/25.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/25.otp_ctrl_parallel_lc_esc.1120796522
Short name T926
Test name
Test status
Simulation time 169280249 ps
CPU time 3.72 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:16:56 PM PDT 24
Peak memory 242224 kb
Host smart-56163c9b-f598-460f-aaea-f5d79a02cdb6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1120796522 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_esc.1120796522
Directory /workspace/25.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/25.otp_ctrl_parallel_lc_req.2384329868
Short name T983
Test name
Test status
Simulation time 1478889431 ps
CPU time 23.2 seconds
Started Aug 19 06:16:55 PM PDT 24
Finished Aug 19 06:17:18 PM PDT 24
Peak memory 242348 kb
Host smart-e365cd51-c663-4d55-ad8b-1fa47db5fe3d
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2384329868 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_req.2384329868
Directory /workspace/25.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/25.otp_ctrl_regwen.495729665
Short name T1031
Test name
Test status
Simulation time 226901279 ps
CPU time 4.96 seconds
Started Aug 19 06:16:53 PM PDT 24
Finished Aug 19 06:16:58 PM PDT 24
Peak memory 249096 kb
Host smart-4f858677-7973-4d41-9f9f-685659820be6
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=495729665 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_regwen.495729665
Directory /workspace/25.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/25.otp_ctrl_smoke.2473657573
Short name T906
Test name
Test status
Simulation time 285148029 ps
CPU time 5.92 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:16:58 PM PDT 24
Peak memory 242360 kb
Host smart-1c87f66a-9e94-4700-9c80-a421e5816022
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2473657573 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_smoke.2473657573
Directory /workspace/25.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/25.otp_ctrl_stress_all.2970406582
Short name T399
Test name
Test status
Simulation time 12585934187 ps
CPU time 145.78 seconds
Started Aug 19 06:16:51 PM PDT 24
Finished Aug 19 06:19:17 PM PDT 24
Peak memory 273732 kb
Host smart-be789dad-f116-450c-a373-66e696f6e5b9
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2970406582 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all
.2970406582
Directory /workspace/25.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/25.otp_ctrl_stress_all_with_rand_reset.3849794396
Short name T19
Test name
Test status
Simulation time 16132875447 ps
CPU time 43.87 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:17:36 PM PDT 24
Peak memory 249376 kb
Host smart-d7c45da3-0a03-4e9a-9a29-e64b982bcef4
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3849794396 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all_with_rand_reset.3849794396
Directory /workspace/25.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/25.otp_ctrl_test_access.1615715284
Short name T975
Test name
Test status
Simulation time 5219994398 ps
CPU time 13.6 seconds
Started Aug 19 06:16:54 PM PDT 24
Finished Aug 19 06:17:07 PM PDT 24
Peak memory 242968 kb
Host smart-4c518b28-31a6-4694-8025-b8f865016193
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1615715284 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_test_access.1615715284
Directory /workspace/25.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/250.otp_ctrl_init_fail.1856573978
Short name T1058
Test name
Test status
Simulation time 307587702 ps
CPU time 4.31 seconds
Started Aug 19 06:19:07 PM PDT 24
Finished Aug 19 06:19:11 PM PDT 24
Peak memory 242756 kb
Host smart-413644cf-8104-4605-8b05-dba9fac0786f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1856573978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 250.otp_ctrl_init_fail.1856573978
Directory /workspace/250.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/251.otp_ctrl_init_fail.3984818232
Short name T612
Test name
Test status
Simulation time 290426673 ps
CPU time 4.38 seconds
Started Aug 19 06:18:59 PM PDT 24
Finished Aug 19 06:19:03 PM PDT 24
Peak memory 242284 kb
Host smart-972417fa-9924-4e88-838d-ec1e4bd2c24c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3984818232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 251.otp_ctrl_init_fail.3984818232
Directory /workspace/251.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/252.otp_ctrl_init_fail.4233140126
Short name T1073
Test name
Test status
Simulation time 191886049 ps
CPU time 3.79 seconds
Started Aug 19 06:19:05 PM PDT 24
Finished Aug 19 06:19:09 PM PDT 24
Peak memory 242792 kb
Host smart-1566a2e9-feec-4cff-b2ee-a00daf9773f2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4233140126 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 252.otp_ctrl_init_fail.4233140126
Directory /workspace/252.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/253.otp_ctrl_init_fail.3908209413
Short name T742
Test name
Test status
Simulation time 111595011 ps
CPU time 3.47 seconds
Started Aug 19 06:18:58 PM PDT 24
Finished Aug 19 06:19:01 PM PDT 24
Peak memory 242584 kb
Host smart-f5c95eb7-ce35-43aa-abfc-c9c46d16091c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3908209413 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 253.otp_ctrl_init_fail.3908209413
Directory /workspace/253.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/254.otp_ctrl_init_fail.795116932
Short name T676
Test name
Test status
Simulation time 1473430633 ps
CPU time 3.69 seconds
Started Aug 19 06:19:02 PM PDT 24
Finished Aug 19 06:19:06 PM PDT 24
Peak memory 242292 kb
Host smart-249d0ae3-8f3a-4b6f-91e4-5a9584582d63
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=795116932 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 254.otp_ctrl_init_fail.795116932
Directory /workspace/254.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/255.otp_ctrl_init_fail.450223828
Short name T438
Test name
Test status
Simulation time 312127455 ps
CPU time 4.13 seconds
Started Aug 19 06:19:05 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242392 kb
Host smart-fbeb79f5-f988-4b81-8b55-5c0951730741
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=450223828 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 255.otp_ctrl_init_fail.450223828
Directory /workspace/255.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/256.otp_ctrl_init_fail.1291705581
Short name T91
Test name
Test status
Simulation time 459526560 ps
CPU time 4.78 seconds
Started Aug 19 06:19:04 PM PDT 24
Finished Aug 19 06:19:09 PM PDT 24
Peak memory 242332 kb
Host smart-53105919-a107-485d-acc1-0bdc2d015d54
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1291705581 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 256.otp_ctrl_init_fail.1291705581
Directory /workspace/256.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/257.otp_ctrl_init_fail.3160819932
Short name T965
Test name
Test status
Simulation time 387446135 ps
CPU time 3.79 seconds
Started Aug 19 06:19:05 PM PDT 24
Finished Aug 19 06:19:09 PM PDT 24
Peak memory 242288 kb
Host smart-d427a948-2d9d-4404-9799-41d4a11d04bd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3160819932 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 257.otp_ctrl_init_fail.3160819932
Directory /workspace/257.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/258.otp_ctrl_init_fail.2195190086
Short name T139
Test name
Test status
Simulation time 594850725 ps
CPU time 4.62 seconds
Started Aug 19 06:19:05 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242676 kb
Host smart-162a4721-d186-468b-8816-0e06c1397032
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2195190086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 258.otp_ctrl_init_fail.2195190086
Directory /workspace/258.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/259.otp_ctrl_init_fail.1290367685
Short name T840
Test name
Test status
Simulation time 132150926 ps
CPU time 5.15 seconds
Started Aug 19 06:19:03 PM PDT 24
Finished Aug 19 06:19:08 PM PDT 24
Peak memory 242404 kb
Host smart-2c398c71-0e99-4936-aa65-51c7f58a84ec
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1290367685 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 259.otp_ctrl_init_fail.1290367685
Directory /workspace/259.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/26.otp_ctrl_alert_test.2482165728
Short name T487
Test name
Test status
Simulation time 103440675 ps
CPU time 1.87 seconds
Started Aug 19 06:16:55 PM PDT 24
Finished Aug 19 06:16:57 PM PDT 24
Peak memory 240628 kb
Host smart-5f560044-e911-4128-9a59-a26e5b21813f
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2482165728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_alert_test.2482165728
Directory /workspace/26.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/26.otp_ctrl_check_fail.3096403398
Short name T83
Test name
Test status
Simulation time 342027698 ps
CPU time 7.55 seconds
Started Aug 19 06:16:50 PM PDT 24
Finished Aug 19 06:16:58 PM PDT 24
Peak memory 242296 kb
Host smart-5940c100-8b92-4978-a4f6-14512740e674
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3096403398 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_check_fail.3096403398
Directory /workspace/26.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/26.otp_ctrl_dai_errs.2196327907
Short name T1159
Test name
Test status
Simulation time 842534580 ps
CPU time 16.06 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:17:08 PM PDT 24
Peak memory 242324 kb
Host smart-cea712b7-b79e-49b7-a910-9e548fae72bd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2196327907 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_errs.2196327907
Directory /workspace/26.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/26.otp_ctrl_dai_lock.759827312
Short name T3
Test name
Test status
Simulation time 141084292 ps
CPU time 4.13 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:16:56 PM PDT 24
Peak memory 249088 kb
Host smart-7d8163a6-ad40-4161-bcad-9170179ca567
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=759827312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_lock.759827312
Directory /workspace/26.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/26.otp_ctrl_init_fail.1434434574
Short name T503
Test name
Test status
Simulation time 553987382 ps
CPU time 5.47 seconds
Started Aug 19 06:16:54 PM PDT 24
Finished Aug 19 06:16:59 PM PDT 24
Peak memory 242572 kb
Host smart-8f456896-3af7-4dff-a1c9-c2d62bd2e2bc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1434434574 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_init_fail.1434434574
Directory /workspace/26.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/26.otp_ctrl_macro_errs.1319904667
Short name T1020
Test name
Test status
Simulation time 727549338 ps
CPU time 14.85 seconds
Started Aug 19 06:16:54 PM PDT 24
Finished Aug 19 06:17:09 PM PDT 24
Peak memory 242980 kb
Host smart-96ff50c4-f7f2-4414-a304-d161d709f323
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1319904667 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_macro_errs.1319904667
Directory /workspace/26.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/26.otp_ctrl_parallel_key_req.1690387697
Short name T931
Test name
Test status
Simulation time 3247879319 ps
CPU time 6.75 seconds
Started Aug 19 06:16:54 PM PDT 24
Finished Aug 19 06:17:00 PM PDT 24
Peak memory 242380 kb
Host smart-465a5e51-d39f-49a1-9c5c-7d1f7cbed1f2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1690387697 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_key_req.1690387697
Directory /workspace/26.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/26.otp_ctrl_parallel_lc_esc.745130733
Short name T1110
Test name
Test status
Simulation time 233929583 ps
CPU time 4.22 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:16:57 PM PDT 24
Peak memory 242192 kb
Host smart-bfd30e52-432d-4b41-b2ea-89f6d4b8ad73
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=745130733 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_esc.745130733
Directory /workspace/26.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/26.otp_ctrl_parallel_lc_req.309624955
Short name T431
Test name
Test status
Simulation time 1224577175 ps
CPU time 15.75 seconds
Started Aug 19 06:16:54 PM PDT 24
Finished Aug 19 06:17:10 PM PDT 24
Peak memory 242528 kb
Host smart-b6b804e0-6f6e-4e31-bc4c-0b8a0ba42187
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=309624955 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_req.309624955
Directory /workspace/26.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/26.otp_ctrl_regwen.1610815312
Short name T771
Test name
Test status
Simulation time 2485693876 ps
CPU time 7.7 seconds
Started Aug 19 06:16:53 PM PDT 24
Finished Aug 19 06:17:01 PM PDT 24
Peak memory 242792 kb
Host smart-4078f584-d41b-41d2-8960-ea015e7eabe8
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1610815312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_regwen.1610815312
Directory /workspace/26.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/26.otp_ctrl_smoke.1629256514
Short name T567
Test name
Test status
Simulation time 577302891 ps
CPU time 4.3 seconds
Started Aug 19 06:16:50 PM PDT 24
Finished Aug 19 06:16:55 PM PDT 24
Peak memory 242680 kb
Host smart-7a35f6ca-5161-4577-aae8-1bafcb0d242b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1629256514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_smoke.1629256514
Directory /workspace/26.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/26.otp_ctrl_stress_all.2383902656
Short name T378
Test name
Test status
Simulation time 17538340510 ps
CPU time 229.97 seconds
Started Aug 19 06:16:55 PM PDT 24
Finished Aug 19 06:20:45 PM PDT 24
Peak memory 249112 kb
Host smart-f0658477-295c-4139-8e78-1b613bb7aa1e
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2383902656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_stress_all
.2383902656
Directory /workspace/26.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/26.otp_ctrl_test_access.610374823
Short name T421
Test name
Test status
Simulation time 1441244829 ps
CPU time 9.36 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:17:01 PM PDT 24
Peak memory 242280 kb
Host smart-9a594874-65cd-4546-b2df-4eb85e4e4690
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=610374823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_test_access.610374823
Directory /workspace/26.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/260.otp_ctrl_init_fail.2123839523
Short name T228
Test name
Test status
Simulation time 286008612 ps
CPU time 4.25 seconds
Started Aug 19 06:18:56 PM PDT 24
Finished Aug 19 06:19:01 PM PDT 24
Peak memory 242316 kb
Host smart-7fab8d78-c21a-4b68-84da-e601d6364e2b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2123839523 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 260.otp_ctrl_init_fail.2123839523
Directory /workspace/260.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/261.otp_ctrl_init_fail.3886097272
Short name T429
Test name
Test status
Simulation time 1705108652 ps
CPU time 5.85 seconds
Started Aug 19 06:19:01 PM PDT 24
Finished Aug 19 06:19:07 PM PDT 24
Peak memory 242300 kb
Host smart-81c99a58-4981-4c9c-bc33-e57f7d5b5510
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3886097272 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 261.otp_ctrl_init_fail.3886097272
Directory /workspace/261.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/262.otp_ctrl_init_fail.1174460127
Short name T828
Test name
Test status
Simulation time 331917956 ps
CPU time 3.3 seconds
Started Aug 19 06:18:58 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 242280 kb
Host smart-c11b1a6e-b997-46e6-82c4-6cd3542bb005
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1174460127 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 262.otp_ctrl_init_fail.1174460127
Directory /workspace/262.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/263.otp_ctrl_init_fail.4008508027
Short name T990
Test name
Test status
Simulation time 220936866 ps
CPU time 3.17 seconds
Started Aug 19 06:19:05 PM PDT 24
Finished Aug 19 06:19:08 PM PDT 24
Peak memory 242248 kb
Host smart-c121ea5b-5a87-4c53-b015-6454e318850c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4008508027 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 263.otp_ctrl_init_fail.4008508027
Directory /workspace/263.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/264.otp_ctrl_init_fail.4290644793
Short name T571
Test name
Test status
Simulation time 117614519 ps
CPU time 3.68 seconds
Started Aug 19 06:18:59 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 242280 kb
Host smart-46f24cff-8271-46eb-a664-4e282ce92e6f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4290644793 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 264.otp_ctrl_init_fail.4290644793
Directory /workspace/264.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/265.otp_ctrl_init_fail.530195092
Short name T685
Test name
Test status
Simulation time 268897594 ps
CPU time 4.03 seconds
Started Aug 19 06:18:59 PM PDT 24
Finished Aug 19 06:19:04 PM PDT 24
Peak memory 242564 kb
Host smart-4478834c-06d9-412a-8cf5-b62d970526dc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=530195092 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 265.otp_ctrl_init_fail.530195092
Directory /workspace/265.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/266.otp_ctrl_init_fail.3885869314
Short name T738
Test name
Test status
Simulation time 469770458 ps
CPU time 4.34 seconds
Started Aug 19 06:18:57 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 242552 kb
Host smart-5ff645d5-9a6e-4669-a645-39f37d4bf969
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3885869314 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 266.otp_ctrl_init_fail.3885869314
Directory /workspace/266.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/267.otp_ctrl_init_fail.2967155678
Short name T732
Test name
Test status
Simulation time 241439150 ps
CPU time 3.65 seconds
Started Aug 19 06:19:06 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242312 kb
Host smart-581175b3-a108-40b8-b547-c99b6865e812
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2967155678 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 267.otp_ctrl_init_fail.2967155678
Directory /workspace/267.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/268.otp_ctrl_init_fail.172857456
Short name T416
Test name
Test status
Simulation time 294443798 ps
CPU time 4.26 seconds
Started Aug 19 06:19:06 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242636 kb
Host smart-ed045606-1aae-4c08-8e87-a164a43c874d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=172857456 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 268.otp_ctrl_init_fail.172857456
Directory /workspace/268.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/269.otp_ctrl_init_fail.1278373202
Short name T868
Test name
Test status
Simulation time 3103009870 ps
CPU time 8.18 seconds
Started Aug 19 06:19:07 PM PDT 24
Finished Aug 19 06:19:16 PM PDT 24
Peak memory 242560 kb
Host smart-360b89fa-305d-48bb-b386-0d8cac9c49b8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1278373202 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 269.otp_ctrl_init_fail.1278373202
Directory /workspace/269.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/27.otp_ctrl_alert_test.2650777543
Short name T608
Test name
Test status
Simulation time 1056045798 ps
CPU time 2.16 seconds
Started Aug 19 06:16:51 PM PDT 24
Finished Aug 19 06:16:53 PM PDT 24
Peak memory 241112 kb
Host smart-798e59bb-6d1c-4c8a-b919-73c6e8d31ffb
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2650777543 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_alert_test.2650777543
Directory /workspace/27.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/27.otp_ctrl_dai_errs.460566505
Short name T751
Test name
Test status
Simulation time 516877812 ps
CPU time 12.82 seconds
Started Aug 19 06:16:56 PM PDT 24
Finished Aug 19 06:17:08 PM PDT 24
Peak memory 242400 kb
Host smart-6169298d-b394-4e3c-8ae1-49b28db6013d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=460566505 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_errs.460566505
Directory /workspace/27.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/27.otp_ctrl_dai_lock.1504536920
Short name T915
Test name
Test status
Simulation time 4275432041 ps
CPU time 25.1 seconds
Started Aug 19 06:16:53 PM PDT 24
Finished Aug 19 06:17:18 PM PDT 24
Peak memory 242660 kb
Host smart-213b94bb-1848-4eb5-a606-e6d7233ebfca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1504536920 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_lock.1504536920
Directory /workspace/27.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/27.otp_ctrl_init_fail.1062815420
Short name T450
Test name
Test status
Simulation time 145001282 ps
CPU time 4.33 seconds
Started Aug 19 06:16:54 PM PDT 24
Finished Aug 19 06:16:58 PM PDT 24
Peak memory 242884 kb
Host smart-3e8ff64d-9079-4585-9909-9e5e76b17881
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1062815420 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_init_fail.1062815420
Directory /workspace/27.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/27.otp_ctrl_parallel_key_req.3772409099
Short name T373
Test name
Test status
Simulation time 651823903 ps
CPU time 16.07 seconds
Started Aug 19 06:16:50 PM PDT 24
Finished Aug 19 06:17:07 PM PDT 24
Peak memory 242788 kb
Host smart-563f780b-6d5f-4c19-8647-f1ed4f1ed4cf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3772409099 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_key_req.3772409099
Directory /workspace/27.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/27.otp_ctrl_parallel_lc_esc.1657871321
Short name T804
Test name
Test status
Simulation time 153755749 ps
CPU time 6.85 seconds
Started Aug 19 06:16:57 PM PDT 24
Finished Aug 19 06:17:04 PM PDT 24
Peak memory 242728 kb
Host smart-02e15bbf-b13e-4410-87bb-a6c34b9a9923
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1657871321 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_esc.1657871321
Directory /workspace/27.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/27.otp_ctrl_parallel_lc_req.4068458275
Short name T430
Test name
Test status
Simulation time 9876576451 ps
CPU time 27.64 seconds
Started Aug 19 06:16:53 PM PDT 24
Finished Aug 19 06:17:20 PM PDT 24
Peak memory 242592 kb
Host smart-e0a03e55-7fa5-45f1-85ea-c744141afa87
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4068458275 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_req.4068458275
Directory /workspace/27.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/27.otp_ctrl_regwen.2829399541
Short name T933
Test name
Test status
Simulation time 324363135 ps
CPU time 10.4 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:17:02 PM PDT 24
Peak memory 242596 kb
Host smart-804a0773-e003-4b29-b479-36c636608bec
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2829399541 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_regwen.2829399541
Directory /workspace/27.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/27.otp_ctrl_smoke.3127896775
Short name T461
Test name
Test status
Simulation time 4127137124 ps
CPU time 11.8 seconds
Started Aug 19 06:16:57 PM PDT 24
Finished Aug 19 06:17:09 PM PDT 24
Peak memory 242488 kb
Host smart-b6c23068-907f-4543-bc23-a81a1b27a943
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3127896775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_smoke.3127896775
Directory /workspace/27.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/27.otp_ctrl_stress_all.3426418435
Short name T618
Test name
Test status
Simulation time 29873932411 ps
CPU time 300.86 seconds
Started Aug 19 06:16:53 PM PDT 24
Finished Aug 19 06:21:54 PM PDT 24
Peak memory 273836 kb
Host smart-9e6322c1-1678-40b9-98ed-3a6281002b6d
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3426418435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all
.3426418435
Directory /workspace/27.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/27.otp_ctrl_test_access.3768996024
Short name T18
Test name
Test status
Simulation time 367033739 ps
CPU time 8.76 seconds
Started Aug 19 06:16:57 PM PDT 24
Finished Aug 19 06:17:06 PM PDT 24
Peak memory 242616 kb
Host smart-e64314c5-82f7-4fdc-993f-48b6c39061bc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3768996024 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_test_access.3768996024
Directory /workspace/27.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/270.otp_ctrl_init_fail.307290616
Short name T565
Test name
Test status
Simulation time 110119117 ps
CPU time 4.01 seconds
Started Aug 19 06:19:06 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242664 kb
Host smart-1def32c1-538b-45cd-9cf6-b0b5bab8f79a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=307290616 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 270.otp_ctrl_init_fail.307290616
Directory /workspace/270.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/271.otp_ctrl_init_fail.2351353369
Short name T877
Test name
Test status
Simulation time 206418140 ps
CPU time 5.49 seconds
Started Aug 19 06:19:00 PM PDT 24
Finished Aug 19 06:19:05 PM PDT 24
Peak memory 242532 kb
Host smart-50af8c58-6e7e-4862-9b63-1d394d3115ad
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2351353369 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 271.otp_ctrl_init_fail.2351353369
Directory /workspace/271.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/272.otp_ctrl_init_fail.1044466211
Short name T817
Test name
Test status
Simulation time 2140923620 ps
CPU time 7.53 seconds
Started Aug 19 06:19:00 PM PDT 24
Finished Aug 19 06:19:08 PM PDT 24
Peak memory 242672 kb
Host smart-01e7240e-65c3-48e5-be0d-99154340bf53
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1044466211 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 272.otp_ctrl_init_fail.1044466211
Directory /workspace/272.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/273.otp_ctrl_init_fail.2023385924
Short name T847
Test name
Test status
Simulation time 120381754 ps
CPU time 3.31 seconds
Started Aug 19 06:19:01 PM PDT 24
Finished Aug 19 06:19:04 PM PDT 24
Peak memory 242572 kb
Host smart-c9f06b89-4a41-48c8-8bbe-4650e9f546c8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2023385924 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 273.otp_ctrl_init_fail.2023385924
Directory /workspace/273.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/274.otp_ctrl_init_fail.3345162615
Short name T1088
Test name
Test status
Simulation time 174421581 ps
CPU time 4.14 seconds
Started Aug 19 06:19:07 PM PDT 24
Finished Aug 19 06:19:11 PM PDT 24
Peak memory 242288 kb
Host smart-c29508f4-f4d2-4873-b729-dad220f2b14c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3345162615 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 274.otp_ctrl_init_fail.3345162615
Directory /workspace/274.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/275.otp_ctrl_init_fail.2387815319
Short name T55
Test name
Test status
Simulation time 2534428121 ps
CPU time 6.44 seconds
Started Aug 19 06:19:07 PM PDT 24
Finished Aug 19 06:19:14 PM PDT 24
Peak memory 242624 kb
Host smart-6bdde8d1-b597-42ff-9cd3-2c88c99e5d22
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2387815319 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 275.otp_ctrl_init_fail.2387815319
Directory /workspace/275.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/276.otp_ctrl_init_fail.3348597069
Short name T459
Test name
Test status
Simulation time 2120833069 ps
CPU time 4.6 seconds
Started Aug 19 06:19:08 PM PDT 24
Finished Aug 19 06:19:12 PM PDT 24
Peak memory 242340 kb
Host smart-760d8ee9-fb33-4667-85ad-deac039b5f76
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3348597069 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 276.otp_ctrl_init_fail.3348597069
Directory /workspace/276.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/277.otp_ctrl_init_fail.1457504193
Short name T631
Test name
Test status
Simulation time 151746348 ps
CPU time 3.58 seconds
Started Aug 19 06:18:58 PM PDT 24
Finished Aug 19 06:19:02 PM PDT 24
Peak memory 242544 kb
Host smart-ece16c68-1a29-4a03-a7a1-c13be598b1d7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1457504193 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 277.otp_ctrl_init_fail.1457504193
Directory /workspace/277.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/278.otp_ctrl_init_fail.4257734059
Short name T670
Test name
Test status
Simulation time 637420898 ps
CPU time 5.66 seconds
Started Aug 19 06:19:05 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242780 kb
Host smart-4d73c6be-4b78-4588-a5ee-5567933a608a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4257734059 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 278.otp_ctrl_init_fail.4257734059
Directory /workspace/278.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/28.otp_ctrl_alert_test.2328630552
Short name T1047
Test name
Test status
Simulation time 223130027 ps
CPU time 2.34 seconds
Started Aug 19 06:17:07 PM PDT 24
Finished Aug 19 06:17:10 PM PDT 24
Peak memory 240732 kb
Host smart-c1672834-9477-43ff-b4b7-1dab60835143
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2328630552 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_alert_test.2328630552
Directory /workspace/28.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/28.otp_ctrl_check_fail.346296041
Short name T66
Test name
Test status
Simulation time 1939440896 ps
CPU time 20.39 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:17:13 PM PDT 24
Peak memory 243392 kb
Host smart-f16892ef-20df-478c-afa9-ce4994d5b773
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=346296041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_check_fail.346296041
Directory /workspace/28.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/28.otp_ctrl_dai_errs.1189178690
Short name T743
Test name
Test status
Simulation time 6588707974 ps
CPU time 53.98 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:17:46 PM PDT 24
Peak memory 260584 kb
Host smart-a098b5c3-6c23-4226-b1b2-9efcb1abe6a4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1189178690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_errs.1189178690
Directory /workspace/28.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/28.otp_ctrl_dai_lock.1031143331
Short name T138
Test name
Test status
Simulation time 882535252 ps
CPU time 31.83 seconds
Started Aug 19 06:16:57 PM PDT 24
Finished Aug 19 06:17:29 PM PDT 24
Peak memory 242900 kb
Host smart-cbe582bc-04e9-4fc9-9fa5-bae4be21aa59
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1031143331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_lock.1031143331
Directory /workspace/28.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/28.otp_ctrl_init_fail.121946900
Short name T852
Test name
Test status
Simulation time 190911994 ps
CPU time 3.57 seconds
Started Aug 19 06:16:53 PM PDT 24
Finished Aug 19 06:16:58 PM PDT 24
Peak memory 242452 kb
Host smart-05aa39da-68eb-4a62-969e-c82cb3e18b71
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=121946900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_init_fail.121946900
Directory /workspace/28.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/28.otp_ctrl_macro_errs.2256751856
Short name T168
Test name
Test status
Simulation time 14435554940 ps
CPU time 27.47 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:17:19 PM PDT 24
Peak memory 248300 kb
Host smart-00ce6c92-9e91-4139-a663-c06a4cc51ea1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2256751856 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_macro_errs.2256751856
Directory /workspace/28.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/28.otp_ctrl_parallel_key_req.1516210997
Short name T712
Test name
Test status
Simulation time 624002537 ps
CPU time 12.93 seconds
Started Aug 19 06:17:07 PM PDT 24
Finished Aug 19 06:17:20 PM PDT 24
Peak memory 242804 kb
Host smart-f2283415-a8e6-4f71-8140-1c35c3c12b41
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1516210997 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_key_req.1516210997
Directory /workspace/28.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/28.otp_ctrl_parallel_lc_esc.2432489409
Short name T1120
Test name
Test status
Simulation time 1641841943 ps
CPU time 22.59 seconds
Started Aug 19 06:16:52 PM PDT 24
Finished Aug 19 06:17:14 PM PDT 24
Peak memory 242740 kb
Host smart-f61bc46d-d497-4f80-aaf9-ec8f6e33db40
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2432489409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_esc.2432489409
Directory /workspace/28.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/28.otp_ctrl_parallel_lc_req.397791534
Short name T710
Test name
Test status
Simulation time 571755727 ps
CPU time 15.87 seconds
Started Aug 19 06:16:56 PM PDT 24
Finished Aug 19 06:17:12 PM PDT 24
Peak memory 242796 kb
Host smart-144b50c4-fb4d-468c-99ba-0821c2fe8d94
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=397791534 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_req.397791534
Directory /workspace/28.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/28.otp_ctrl_regwen.1564534634
Short name T1041
Test name
Test status
Simulation time 222262118 ps
CPU time 4.46 seconds
Started Aug 19 06:17:02 PM PDT 24
Finished Aug 19 06:17:07 PM PDT 24
Peak memory 242324 kb
Host smart-3d355f36-0209-4b06-978c-d82c16e30a55
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1564534634 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_regwen.1564534634
Directory /workspace/28.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/28.otp_ctrl_smoke.3652761889
Short name T601
Test name
Test status
Simulation time 3304216369 ps
CPU time 9.22 seconds
Started Aug 19 06:16:55 PM PDT 24
Finished Aug 19 06:17:04 PM PDT 24
Peak memory 249252 kb
Host smart-069e485a-3a88-4011-8d9a-8713683a03ad
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3652761889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_smoke.3652761889
Directory /workspace/28.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/28.otp_ctrl_stress_all.3105086387
Short name T1074
Test name
Test status
Simulation time 23963602075 ps
CPU time 252.35 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:21:18 PM PDT 24
Peak memory 247928 kb
Host smart-2042b1f8-ed20-4c79-ac10-b0c08b091cca
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3105086387 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all
.3105086387
Directory /workspace/28.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/28.otp_ctrl_stress_all_with_rand_reset.4173734820
Short name T21
Test name
Test status
Simulation time 2346384433 ps
CPU time 75.28 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:18:20 PM PDT 24
Peak memory 249276 kb
Host smart-127ecd82-db3a-4105-ad91-dbf29434d6bc
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4173734820 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all_with_rand_reset.4173734820
Directory /workspace/28.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/28.otp_ctrl_test_access.4085398413
Short name T242
Test name
Test status
Simulation time 672130289 ps
CPU time 10.49 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:17:15 PM PDT 24
Peak memory 242736 kb
Host smart-17304e48-fffc-450c-b7e0-b38fd8063c99
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4085398413 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_test_access.4085398413
Directory /workspace/28.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/280.otp_ctrl_init_fail.1821173959
Short name T981
Test name
Test status
Simulation time 168766888 ps
CPU time 4.44 seconds
Started Aug 19 06:19:05 PM PDT 24
Finished Aug 19 06:19:10 PM PDT 24
Peak memory 242288 kb
Host smart-438d5773-9dc5-45ab-b26d-10fe79162a9b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1821173959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 280.otp_ctrl_init_fail.1821173959
Directory /workspace/280.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/281.otp_ctrl_init_fail.482576715
Short name T597
Test name
Test status
Simulation time 129487826 ps
CPU time 3.82 seconds
Started Aug 19 06:19:08 PM PDT 24
Finished Aug 19 06:19:12 PM PDT 24
Peak memory 242560 kb
Host smart-123434e3-1b1b-441b-adf0-1340ae4ceeb2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=482576715 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 281.otp_ctrl_init_fail.482576715
Directory /workspace/281.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/282.otp_ctrl_init_fail.1581377027
Short name T49
Test name
Test status
Simulation time 171166185 ps
CPU time 3.78 seconds
Started Aug 19 06:19:05 PM PDT 24
Finished Aug 19 06:19:09 PM PDT 24
Peak memory 242776 kb
Host smart-d38f3252-37af-4577-990d-0657741fc575
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1581377027 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 282.otp_ctrl_init_fail.1581377027
Directory /workspace/282.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/283.otp_ctrl_init_fail.2894225252
Short name T901
Test name
Test status
Simulation time 155436273 ps
CPU time 4.27 seconds
Started Aug 19 06:19:09 PM PDT 24
Finished Aug 19 06:19:14 PM PDT 24
Peak memory 242776 kb
Host smart-08ca841d-c5c0-4583-adfb-e830d484e719
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2894225252 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 283.otp_ctrl_init_fail.2894225252
Directory /workspace/283.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/284.otp_ctrl_init_fail.1357098022
Short name T538
Test name
Test status
Simulation time 253596297 ps
CPU time 3.77 seconds
Started Aug 19 06:19:09 PM PDT 24
Finished Aug 19 06:19:13 PM PDT 24
Peak memory 242576 kb
Host smart-32ee4b55-62ae-4a95-a481-8970a6f8979c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1357098022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 284.otp_ctrl_init_fail.1357098022
Directory /workspace/284.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/285.otp_ctrl_init_fail.2757749219
Short name T37
Test name
Test status
Simulation time 1874221640 ps
CPU time 5.76 seconds
Started Aug 19 06:19:07 PM PDT 24
Finished Aug 19 06:19:13 PM PDT 24
Peak memory 242576 kb
Host smart-182cdd01-d4a0-4062-b660-616129b6407e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2757749219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 285.otp_ctrl_init_fail.2757749219
Directory /workspace/285.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/287.otp_ctrl_init_fail.1560629047
Short name T1104
Test name
Test status
Simulation time 368299386 ps
CPU time 4.43 seconds
Started Aug 19 06:19:09 PM PDT 24
Finished Aug 19 06:19:14 PM PDT 24
Peak memory 242248 kb
Host smart-e18edcf9-5dc1-48b3-b4db-e793d1778852
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1560629047 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 287.otp_ctrl_init_fail.1560629047
Directory /workspace/287.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/288.otp_ctrl_init_fail.590748543
Short name T1089
Test name
Test status
Simulation time 171778586 ps
CPU time 4.53 seconds
Started Aug 19 06:19:07 PM PDT 24
Finished Aug 19 06:19:11 PM PDT 24
Peak memory 242184 kb
Host smart-2a579bbd-73ca-445b-803a-d55859ab726d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=590748543 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 288.otp_ctrl_init_fail.590748543
Directory /workspace/288.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/289.otp_ctrl_init_fail.410780958
Short name T925
Test name
Test status
Simulation time 1802906639 ps
CPU time 4.05 seconds
Started Aug 19 06:19:08 PM PDT 24
Finished Aug 19 06:19:12 PM PDT 24
Peak memory 242308 kb
Host smart-8b8bee33-473e-420b-83fc-89ce4b0a3cb1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=410780958 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 289.otp_ctrl_init_fail.410780958
Directory /workspace/289.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/29.otp_ctrl_alert_test.1972418097
Short name T1069
Test name
Test status
Simulation time 820784304 ps
CPU time 2.93 seconds
Started Aug 19 06:17:07 PM PDT 24
Finished Aug 19 06:17:10 PM PDT 24
Peak memory 240680 kb
Host smart-0eb22316-d09d-457b-8781-2eb2dea9b1a1
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1972418097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_alert_test.1972418097
Directory /workspace/29.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/29.otp_ctrl_check_fail.3702889873
Short name T480
Test name
Test status
Simulation time 4259712622 ps
CPU time 28.71 seconds
Started Aug 19 06:17:06 PM PDT 24
Finished Aug 19 06:17:34 PM PDT 24
Peak memory 245268 kb
Host smart-a9985a48-8d4c-419c-a764-e20b1af4b127
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3702889873 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_check_fail.3702889873
Directory /workspace/29.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/29.otp_ctrl_dai_errs.307350151
Short name T326
Test name
Test status
Simulation time 1500202943 ps
CPU time 21.26 seconds
Started Aug 19 06:17:09 PM PDT 24
Finished Aug 19 06:17:31 PM PDT 24
Peak memory 242352 kb
Host smart-945c77f6-5531-451e-ab3a-540a52c190d1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=307350151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_errs.307350151
Directory /workspace/29.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/29.otp_ctrl_dai_lock.3230245709
Short name T114
Test name
Test status
Simulation time 702330294 ps
CPU time 16.06 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:17:21 PM PDT 24
Peak memory 243200 kb
Host smart-6a73569e-d7fb-41c0-9f6c-65dd1ebfb1d3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3230245709 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_lock.3230245709
Directory /workspace/29.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/29.otp_ctrl_init_fail.2844820516
Short name T764
Test name
Test status
Simulation time 1874159107 ps
CPU time 4.31 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:17:10 PM PDT 24
Peak memory 242536 kb
Host smart-0bae973c-2101-4980-bf07-0dfbff4bcbc0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2844820516 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_init_fail.2844820516
Directory /workspace/29.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/29.otp_ctrl_macro_errs.1646322294
Short name T221
Test name
Test status
Simulation time 11362482479 ps
CPU time 22.22 seconds
Started Aug 19 06:17:06 PM PDT 24
Finished Aug 19 06:17:29 PM PDT 24
Peak memory 249224 kb
Host smart-f0115886-1de9-420a-8a8d-3a591b78865c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1646322294 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_macro_errs.1646322294
Directory /workspace/29.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/29.otp_ctrl_parallel_key_req.3023101383
Short name T362
Test name
Test status
Simulation time 190865085 ps
CPU time 7.03 seconds
Started Aug 19 06:17:07 PM PDT 24
Finished Aug 19 06:17:14 PM PDT 24
Peak memory 242864 kb
Host smart-fd71deb4-6349-403c-b923-56b6586256b6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3023101383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_key_req.3023101383
Directory /workspace/29.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/29.otp_ctrl_parallel_lc_esc.2083820333
Short name T964
Test name
Test status
Simulation time 131647113 ps
CPU time 6.49 seconds
Started Aug 19 06:17:06 PM PDT 24
Finished Aug 19 06:17:12 PM PDT 24
Peak memory 242464 kb
Host smart-a01749ab-42d7-4968-9dcd-57e574afac59
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2083820333 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_esc.2083820333
Directory /workspace/29.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/29.otp_ctrl_parallel_lc_req.3166388697
Short name T1033
Test name
Test status
Simulation time 806170168 ps
CPU time 12.33 seconds
Started Aug 19 06:17:03 PM PDT 24
Finished Aug 19 06:17:15 PM PDT 24
Peak memory 242268 kb
Host smart-7ece5e8d-d290-4b77-b57b-8785708b2f76
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3166388697 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_req.3166388697
Directory /workspace/29.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/29.otp_ctrl_regwen.1784733633
Short name T352
Test name
Test status
Simulation time 2543905076 ps
CPU time 7.35 seconds
Started Aug 19 06:17:06 PM PDT 24
Finished Aug 19 06:17:13 PM PDT 24
Peak memory 242660 kb
Host smart-a0592f7b-1128-41e2-945c-5a9375939209
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1784733633 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_regwen.1784733633
Directory /workspace/29.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/29.otp_ctrl_smoke.3951834338
Short name T102
Test name
Test status
Simulation time 456964141 ps
CPU time 9.61 seconds
Started Aug 19 06:17:06 PM PDT 24
Finished Aug 19 06:17:16 PM PDT 24
Peak memory 242528 kb
Host smart-b89ad7f3-2fc4-41dc-8ecf-027f7b8cccd6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3951834338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_smoke.3951834338
Directory /workspace/29.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/29.otp_ctrl_stress_all_with_rand_reset.2672059983
Short name T313
Test name
Test status
Simulation time 18711266497 ps
CPU time 194.36 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:20:20 PM PDT 24
Peak memory 257568 kb
Host smart-dec53da7-b307-4662-b29b-eef784506776
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2672059983 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all_with_rand_reset.2672059983
Directory /workspace/29.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/29.otp_ctrl_test_access.148673721
Short name T947
Test name
Test status
Simulation time 277745264 ps
CPU time 5.71 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:17:11 PM PDT 24
Peak memory 242440 kb
Host smart-2039a55b-4247-4d95-9a91-db2e147ec7da
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=148673721 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_test_access.148673721
Directory /workspace/29.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/290.otp_ctrl_init_fail.3513887560
Short name T863
Test name
Test status
Simulation time 2366415217 ps
CPU time 6.73 seconds
Started Aug 19 06:19:11 PM PDT 24
Finished Aug 19 06:19:18 PM PDT 24
Peak memory 242644 kb
Host smart-5edbeaa5-332f-484e-9ab3-0701eee7416b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3513887560 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 290.otp_ctrl_init_fail.3513887560
Directory /workspace/290.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/291.otp_ctrl_init_fail.2780734879
Short name T1054
Test name
Test status
Simulation time 182990361 ps
CPU time 3.64 seconds
Started Aug 19 06:19:08 PM PDT 24
Finished Aug 19 06:19:12 PM PDT 24
Peak memory 242748 kb
Host smart-19391ba1-c19d-493a-b81d-e4e99133673d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2780734879 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 291.otp_ctrl_init_fail.2780734879
Directory /workspace/291.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/292.otp_ctrl_init_fail.152902464
Short name T594
Test name
Test status
Simulation time 718070850 ps
CPU time 4.39 seconds
Started Aug 19 06:19:09 PM PDT 24
Finished Aug 19 06:19:14 PM PDT 24
Peak memory 242252 kb
Host smart-b362be13-8889-4e20-a687-3b48d9384e76
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=152902464 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 292.otp_ctrl_init_fail.152902464
Directory /workspace/292.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/293.otp_ctrl_init_fail.287436152
Short name T644
Test name
Test status
Simulation time 414555516 ps
CPU time 4.23 seconds
Started Aug 19 06:19:07 PM PDT 24
Finished Aug 19 06:19:11 PM PDT 24
Peak memory 242384 kb
Host smart-f6caeade-83ab-4edd-a709-38bb3c437460
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=287436152 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 293.otp_ctrl_init_fail.287436152
Directory /workspace/293.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/294.otp_ctrl_init_fail.2009976321
Short name T520
Test name
Test status
Simulation time 1508395227 ps
CPU time 4.07 seconds
Started Aug 19 06:19:09 PM PDT 24
Finished Aug 19 06:19:13 PM PDT 24
Peak memory 242748 kb
Host smart-2a10178d-4fd1-4dd3-8d16-34bb3417083a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2009976321 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 294.otp_ctrl_init_fail.2009976321
Directory /workspace/294.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/295.otp_ctrl_init_fail.3070019429
Short name T206
Test name
Test status
Simulation time 291533611 ps
CPU time 3.59 seconds
Started Aug 19 06:19:09 PM PDT 24
Finished Aug 19 06:19:13 PM PDT 24
Peak memory 242288 kb
Host smart-9bd6e861-3b85-4789-a9a3-f2c3d9c9f8ab
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3070019429 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 295.otp_ctrl_init_fail.3070019429
Directory /workspace/295.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/297.otp_ctrl_init_fail.933284647
Short name T1122
Test name
Test status
Simulation time 152416335 ps
CPU time 4.45 seconds
Started Aug 19 06:19:09 PM PDT 24
Finished Aug 19 06:19:13 PM PDT 24
Peak memory 242776 kb
Host smart-ed8648ef-3216-477a-8577-44b839ad6df9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=933284647 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 297.otp_ctrl_init_fail.933284647
Directory /workspace/297.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/298.otp_ctrl_init_fail.3077042217
Short name T713
Test name
Test status
Simulation time 142774441 ps
CPU time 4.99 seconds
Started Aug 19 06:19:09 PM PDT 24
Finished Aug 19 06:19:14 PM PDT 24
Peak memory 242384 kb
Host smart-dfc97cd9-a99b-4e1c-aa65-65ee3600fb4d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3077042217 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 298.otp_ctrl_init_fail.3077042217
Directory /workspace/298.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/299.otp_ctrl_init_fail.767109618
Short name T694
Test name
Test status
Simulation time 137844438 ps
CPU time 3.88 seconds
Started Aug 19 06:19:08 PM PDT 24
Finished Aug 19 06:19:12 PM PDT 24
Peak memory 242592 kb
Host smart-721fdb02-61aa-47ca-a2c6-7c31c455f80d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=767109618 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 299.otp_ctrl_init_fail.767109618
Directory /workspace/299.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/3.otp_ctrl_alert_test.3998993252
Short name T237
Test name
Test status
Simulation time 87714401 ps
CPU time 1.95 seconds
Started Aug 19 06:15:46 PM PDT 24
Finished Aug 19 06:15:48 PM PDT 24
Peak memory 240996 kb
Host smart-60d53eae-5246-4535-a8aa-8bbc7b4163cd
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3998993252 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_alert_test.3998993252
Directory /workspace/3.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/3.otp_ctrl_check_fail.3975144761
Short name T57
Test name
Test status
Simulation time 485609176 ps
CPU time 10.51 seconds
Started Aug 19 06:15:34 PM PDT 24
Finished Aug 19 06:15:44 PM PDT 24
Peak memory 242288 kb
Host smart-d7cd5ba1-d120-48e4-aea5-2db3fe5863cc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3975144761 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_check_fail.3975144761
Directory /workspace/3.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/3.otp_ctrl_dai_errs.1391058830
Short name T786
Test name
Test status
Simulation time 624471808 ps
CPU time 18.85 seconds
Started Aug 19 06:15:33 PM PDT 24
Finished Aug 19 06:15:52 PM PDT 24
Peak memory 242508 kb
Host smart-5e56a890-adfd-4efa-bb91-f9090c6a61ff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1391058830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_errs.1391058830
Directory /workspace/3.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/3.otp_ctrl_dai_lock.2838633614
Short name T1016
Test name
Test status
Simulation time 3950183650 ps
CPU time 21.13 seconds
Started Aug 19 06:15:38 PM PDT 24
Finished Aug 19 06:15:59 PM PDT 24
Peak memory 242788 kb
Host smart-fdca5639-02a9-4167-90ec-470d87d3a163
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2838633614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_lock.2838633614
Directory /workspace/3.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/3.otp_ctrl_init_fail.1932390804
Short name T850
Test name
Test status
Simulation time 211045588 ps
CPU time 3.36 seconds
Started Aug 19 06:15:34 PM PDT 24
Finished Aug 19 06:15:37 PM PDT 24
Peak memory 242496 kb
Host smart-2b8acf44-a828-4d07-ad78-7ba7b24ebb43
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1932390804 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_init_fail.1932390804
Directory /workspace/3.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/3.otp_ctrl_macro_errs.33252189
Short name T380
Test name
Test status
Simulation time 7528025635 ps
CPU time 18.54 seconds
Started Aug 19 06:15:34 PM PDT 24
Finished Aug 19 06:15:53 PM PDT 24
Peak memory 244916 kb
Host smart-23a7bb6b-63d0-4163-88a3-71bcaf7f24f2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=33252189 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_macro_errs.33252189
Directory /workspace/3.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/3.otp_ctrl_parallel_key_req.793599648
Short name T116
Test name
Test status
Simulation time 903114724 ps
CPU time 6.26 seconds
Started Aug 19 06:15:36 PM PDT 24
Finished Aug 19 06:15:42 PM PDT 24
Peak memory 242552 kb
Host smart-97566cd5-e3bf-4168-809b-8b26e6f6a966
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=793599648 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_key_req.793599648
Directory /workspace/3.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/3.otp_ctrl_parallel_lc_esc.1176910587
Short name T598
Test name
Test status
Simulation time 3426551447 ps
CPU time 17.06 seconds
Started Aug 19 06:15:34 PM PDT 24
Finished Aug 19 06:15:51 PM PDT 24
Peak memory 242272 kb
Host smart-7d2cbd49-2b64-42d0-a7ba-cc63c7123eea
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1176910587 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_esc.1176910587
Directory /workspace/3.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/3.otp_ctrl_parallel_lc_req.2078824748
Short name T602
Test name
Test status
Simulation time 3896041069 ps
CPU time 8.43 seconds
Started Aug 19 06:15:35 PM PDT 24
Finished Aug 19 06:15:44 PM PDT 24
Peak memory 242752 kb
Host smart-673c74e7-606f-41e5-88c5-46092d2e3ad3
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2078824748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_req.2078824748
Directory /workspace/3.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/3.otp_ctrl_regwen.1164160625
Short name T319
Test name
Test status
Simulation time 605078381 ps
CPU time 5.5 seconds
Started Aug 19 06:15:34 PM PDT 24
Finished Aug 19 06:15:39 PM PDT 24
Peak memory 242708 kb
Host smart-48d1ea1e-84b8-4d8f-8dda-3a217c65ffa2
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1164160625 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_regwen.1164160625
Directory /workspace/3.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/3.otp_ctrl_sec_cm.3487752338
Short name T27
Test name
Test status
Simulation time 30104540319 ps
CPU time 209.7 seconds
Started Aug 19 06:15:34 PM PDT 24
Finished Aug 19 06:19:04 PM PDT 24
Peak memory 271668 kb
Host smart-922ad61b-f68e-430b-a395-14cd998ff55b
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3487752338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_sec_cm.3487752338
Directory /workspace/3.otp_ctrl_sec_cm/latest


Test location /workspace/coverage/default/3.otp_ctrl_smoke.2816153374
Short name T432
Test name
Test status
Simulation time 418208350 ps
CPU time 7.15 seconds
Started Aug 19 06:15:33 PM PDT 24
Finished Aug 19 06:15:41 PM PDT 24
Peak memory 242400 kb
Host smart-c13369f0-fb01-43f5-93e6-b3d09ce106e1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2816153374 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_smoke.2816153374
Directory /workspace/3.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/3.otp_ctrl_stress_all.2531027368
Short name T381
Test name
Test status
Simulation time 5605800826 ps
CPU time 92.16 seconds
Started Aug 19 06:15:35 PM PDT 24
Finished Aug 19 06:17:07 PM PDT 24
Peak memory 249100 kb
Host smart-142686f7-b467-4754-a46c-d3d8f3055784
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2531027368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all.
2531027368
Directory /workspace/3.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/3.otp_ctrl_test_access.4034857220
Short name T369
Test name
Test status
Simulation time 767835091 ps
CPU time 14.31 seconds
Started Aug 19 06:15:36 PM PDT 24
Finished Aug 19 06:15:51 PM PDT 24
Peak memory 242648 kb
Host smart-2e955299-0647-434e-83a5-57a5a7f38c2c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4034857220 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_test_access.4034857220
Directory /workspace/3.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/30.otp_ctrl_alert_test.2714414939
Short name T1126
Test name
Test status
Simulation time 97243185 ps
CPU time 1.49 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:17:06 PM PDT 24
Peak memory 240580 kb
Host smart-c985c03c-0abc-4120-b63f-386b02522e48
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2714414939 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_alert_test.2714414939
Directory /workspace/30.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/30.otp_ctrl_check_fail.3482757673
Short name T624
Test name
Test status
Simulation time 942075492 ps
CPU time 15.7 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:17:21 PM PDT 24
Peak memory 242816 kb
Host smart-5bda8a2a-40d0-449a-b1e2-7c7132029a18
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3482757673 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_check_fail.3482757673
Directory /workspace/30.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/30.otp_ctrl_dai_errs.1807578897
Short name T1025
Test name
Test status
Simulation time 606235208 ps
CPU time 17.25 seconds
Started Aug 19 06:17:06 PM PDT 24
Finished Aug 19 06:17:23 PM PDT 24
Peak memory 242328 kb
Host smart-51c4af7d-bbc1-4fa8-bfd0-4246adb9aaaa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1807578897 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_errs.1807578897
Directory /workspace/30.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/30.otp_ctrl_dai_lock.1753559963
Short name T555
Test name
Test status
Simulation time 3165018763 ps
CPU time 14.83 seconds
Started Aug 19 06:17:03 PM PDT 24
Finished Aug 19 06:17:18 PM PDT 24
Peak memory 242920 kb
Host smart-f6a6ff23-24d3-4067-8b6f-626c3f59bc6a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1753559963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_lock.1753559963
Directory /workspace/30.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/30.otp_ctrl_macro_errs.1142427978
Short name T727
Test name
Test status
Simulation time 12272674797 ps
CPU time 28.51 seconds
Started Aug 19 06:17:04 PM PDT 24
Finished Aug 19 06:17:32 PM PDT 24
Peak memory 243476 kb
Host smart-3be89172-145a-496a-90df-9e8a13f56330
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1142427978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_macro_errs.1142427978
Directory /workspace/30.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/30.otp_ctrl_parallel_key_req.3001411827
Short name T939
Test name
Test status
Simulation time 1774223406 ps
CPU time 22.8 seconds
Started Aug 19 06:17:06 PM PDT 24
Finished Aug 19 06:17:29 PM PDT 24
Peak memory 242692 kb
Host smart-ce70a57e-3be7-4857-a9ec-dd054f0a45b3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3001411827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_key_req.3001411827
Directory /workspace/30.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/30.otp_ctrl_parallel_lc_esc.3161260693
Short name T1013
Test name
Test status
Simulation time 407559337 ps
CPU time 5.6 seconds
Started Aug 19 06:17:08 PM PDT 24
Finished Aug 19 06:17:14 PM PDT 24
Peak memory 242268 kb
Host smart-dac864e8-3345-4e85-a45f-16e13652f65a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3161260693 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_esc.3161260693
Directory /workspace/30.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/30.otp_ctrl_parallel_lc_req.1765066461
Short name T530
Test name
Test status
Simulation time 1068879815 ps
CPU time 16.5 seconds
Started Aug 19 06:17:06 PM PDT 24
Finished Aug 19 06:17:22 PM PDT 24
Peak memory 242308 kb
Host smart-23d716d0-cf2b-491e-b0c8-196e008158c2
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1765066461 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_req.1765066461
Directory /workspace/30.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/30.otp_ctrl_regwen.3233909801
Short name T1053
Test name
Test status
Simulation time 482732860 ps
CPU time 7.64 seconds
Started Aug 19 06:17:06 PM PDT 24
Finished Aug 19 06:17:14 PM PDT 24
Peak memory 242740 kb
Host smart-02207044-143a-4cba-9159-7863b974b2e1
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3233909801 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_regwen.3233909801
Directory /workspace/30.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/30.otp_ctrl_smoke.2388612891
Short name T657
Test name
Test status
Simulation time 622985008 ps
CPU time 4.39 seconds
Started Aug 19 06:17:06 PM PDT 24
Finished Aug 19 06:17:11 PM PDT 24
Peak memory 242404 kb
Host smart-329bb47e-df63-4b48-969d-165ce9ffbdf9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2388612891 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_smoke.2388612891
Directory /workspace/30.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/30.otp_ctrl_stress_all.3136721233
Short name T80
Test name
Test status
Simulation time 34598030866 ps
CPU time 201.89 seconds
Started Aug 19 06:17:07 PM PDT 24
Finished Aug 19 06:20:29 PM PDT 24
Peak memory 262520 kb
Host smart-1f8c56cd-75c4-4261-b1b3-1b89643aa858
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3136721233 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_stress_all
.3136721233
Directory /workspace/30.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/30.otp_ctrl_test_access.373738621
Short name T653
Test name
Test status
Simulation time 1331280273 ps
CPU time 13.95 seconds
Started Aug 19 06:17:09 PM PDT 24
Finished Aug 19 06:17:23 PM PDT 24
Peak memory 242728 kb
Host smart-2125f6ee-9a2a-4f0f-8ea4-89719952a8e8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=373738621 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_test_access.373738621
Directory /workspace/30.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/31.otp_ctrl_alert_test.2320818240
Short name T944
Test name
Test status
Simulation time 92171260 ps
CPU time 1.65 seconds
Started Aug 19 06:17:19 PM PDT 24
Finished Aug 19 06:17:21 PM PDT 24
Peak memory 240800 kb
Host smart-2148b701-819e-4f8b-8224-41c2b060d739
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2320818240 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_alert_test.2320818240
Directory /workspace/31.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/31.otp_ctrl_check_fail.3319504027
Short name T678
Test name
Test status
Simulation time 1623907882 ps
CPU time 34.21 seconds
Started Aug 19 06:17:08 PM PDT 24
Finished Aug 19 06:17:43 PM PDT 24
Peak memory 244684 kb
Host smart-bd3dabe9-0227-4fe4-9a23-25ff13215864
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3319504027 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_check_fail.3319504027
Directory /workspace/31.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/31.otp_ctrl_dai_errs.194282920
Short name T1105
Test name
Test status
Simulation time 1628123806 ps
CPU time 27.07 seconds
Started Aug 19 06:17:04 PM PDT 24
Finished Aug 19 06:17:31 PM PDT 24
Peak memory 242444 kb
Host smart-c1942b80-1a0f-4cac-be87-3a6298c4c806
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=194282920 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_errs.194282920
Directory /workspace/31.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/31.otp_ctrl_dai_lock.741122332
Short name T822
Test name
Test status
Simulation time 19238061782 ps
CPU time 31.42 seconds
Started Aug 19 06:17:03 PM PDT 24
Finished Aug 19 06:17:35 PM PDT 24
Peak memory 243688 kb
Host smart-0a8f94bf-1765-4885-9d08-5aa1145f5f47
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=741122332 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_lock.741122332
Directory /workspace/31.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/31.otp_ctrl_init_fail.2301111231
Short name T500
Test name
Test status
Simulation time 101272127 ps
CPU time 4.33 seconds
Started Aug 19 06:17:09 PM PDT 24
Finished Aug 19 06:17:14 PM PDT 24
Peak memory 242340 kb
Host smart-cb0f6c59-0bd7-4a2d-88ac-94c2bf76a326
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2301111231 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_init_fail.2301111231
Directory /workspace/31.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/31.otp_ctrl_macro_errs.2764345169
Short name T903
Test name
Test status
Simulation time 4114566404 ps
CPU time 39.12 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:17:44 PM PDT 24
Peak memory 247036 kb
Host smart-2f5a4981-eb1b-4067-8717-02a3bce7d00d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2764345169 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_macro_errs.2764345169
Directory /workspace/31.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/31.otp_ctrl_parallel_key_req.2631155737
Short name T511
Test name
Test status
Simulation time 780818416 ps
CPU time 23.69 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:17:29 PM PDT 24
Peak memory 243160 kb
Host smart-d460aa37-ca45-44c3-8f91-5b9142a53c43
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2631155737 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_key_req.2631155737
Directory /workspace/31.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/31.otp_ctrl_parallel_lc_esc.3815230941
Short name T835
Test name
Test status
Simulation time 302538253 ps
CPU time 7.71 seconds
Started Aug 19 06:17:08 PM PDT 24
Finished Aug 19 06:17:16 PM PDT 24
Peak memory 242204 kb
Host smart-be7d4c0c-6a0d-405b-8e3f-c5fb57af929a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3815230941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_esc.3815230941
Directory /workspace/31.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/31.otp_ctrl_parallel_lc_req.1577808685
Short name T390
Test name
Test status
Simulation time 740981617 ps
CPU time 20.86 seconds
Started Aug 19 06:17:06 PM PDT 24
Finished Aug 19 06:17:27 PM PDT 24
Peak memory 242484 kb
Host smart-e393f296-7fca-42f3-b425-6da0a2720afc
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1577808685 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_req.1577808685
Directory /workspace/31.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/31.otp_ctrl_smoke.848968838
Short name T1077
Test name
Test status
Simulation time 153568666 ps
CPU time 5.29 seconds
Started Aug 19 06:17:09 PM PDT 24
Finished Aug 19 06:17:14 PM PDT 24
Peak memory 242664 kb
Host smart-672d7459-2912-481d-832e-3d0c58f2b8a9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=848968838 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_smoke.848968838
Directory /workspace/31.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/31.otp_ctrl_stress_all_with_rand_reset.1999043889
Short name T402
Test name
Test status
Simulation time 7134828013 ps
CPU time 141.68 seconds
Started Aug 19 06:17:07 PM PDT 24
Finished Aug 19 06:19:29 PM PDT 24
Peak memory 261224 kb
Host smart-4e5fcf39-c60b-48dd-b748-5c3131f61b1c
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1999043889 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all_with_rand_reset.1999043889
Directory /workspace/31.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/31.otp_ctrl_test_access.2782310740
Short name T744
Test name
Test status
Simulation time 3893537596 ps
CPU time 5.85 seconds
Started Aug 19 06:17:05 PM PDT 24
Finished Aug 19 06:17:11 PM PDT 24
Peak memory 243020 kb
Host smart-59f524b3-4641-4630-a0f6-61a4d1d422ac
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2782310740 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_test_access.2782310740
Directory /workspace/31.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/32.otp_ctrl_alert_test.2769399229
Short name T1032
Test name
Test status
Simulation time 805441656 ps
CPU time 2.79 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:17:21 PM PDT 24
Peak memory 240588 kb
Host smart-95783453-c612-4b25-bde9-8e39cd4c1867
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2769399229 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_alert_test.2769399229
Directory /workspace/32.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/32.otp_ctrl_dai_errs.17893253
Short name T584
Test name
Test status
Simulation time 16857245876 ps
CPU time 37.6 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:17:55 PM PDT 24
Peak memory 249808 kb
Host smart-5e320eaf-bc5d-4091-bfc8-566c84824030
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=17893253 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_errs.17893253
Directory /workspace/32.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/32.otp_ctrl_dai_lock.2340674155
Short name T920
Test name
Test status
Simulation time 1573807770 ps
CPU time 27.24 seconds
Started Aug 19 06:17:21 PM PDT 24
Finished Aug 19 06:17:48 PM PDT 24
Peak memory 242720 kb
Host smart-5474e432-54a2-4ad3-8bf9-f61a3e1c54fc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2340674155 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_lock.2340674155
Directory /workspace/32.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/32.otp_ctrl_init_fail.3909860172
Short name T568
Test name
Test status
Simulation time 225474784 ps
CPU time 4.45 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:17:23 PM PDT 24
Peak memory 242356 kb
Host smart-a9e4562b-a504-4f82-a79d-f77d3760f347
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3909860172 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_init_fail.3909860172
Directory /workspace/32.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/32.otp_ctrl_macro_errs.2882097965
Short name T814
Test name
Test status
Simulation time 444055924 ps
CPU time 12.9 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:17:31 PM PDT 24
Peak memory 249192 kb
Host smart-8dcbedcd-d09a-43a7-9461-3d251f3c40ca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2882097965 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_macro_errs.2882097965
Directory /workspace/32.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/32.otp_ctrl_parallel_key_req.1396016315
Short name T372
Test name
Test status
Simulation time 1014504774 ps
CPU time 7.25 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:24 PM PDT 24
Peak memory 242780 kb
Host smart-e937684f-0523-4889-9c05-48e3754cf283
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1396016315 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_key_req.1396016315
Directory /workspace/32.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/32.otp_ctrl_parallel_lc_esc.698732739
Short name T247
Test name
Test status
Simulation time 197354871 ps
CPU time 4.45 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:21 PM PDT 24
Peak memory 242476 kb
Host smart-1410d702-a1f2-4aa0-8407-efbaf7ff830f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=698732739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_esc.698732739
Directory /workspace/32.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/32.otp_ctrl_parallel_lc_req.2153311374
Short name T482
Test name
Test status
Simulation time 8551718828 ps
CPU time 28.22 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:45 PM PDT 24
Peak memory 242604 kb
Host smart-c29c3c4c-c36a-4f1a-8e12-f4c5484b550e
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2153311374 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_req.2153311374
Directory /workspace/32.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/32.otp_ctrl_regwen.1004287682
Short name T347
Test name
Test status
Simulation time 549774791 ps
CPU time 9.54 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:17:27 PM PDT 24
Peak memory 242492 kb
Host smart-807100b2-eb2d-45cf-bed2-c156b4167370
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1004287682 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_regwen.1004287682
Directory /workspace/32.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/32.otp_ctrl_smoke.2362645804
Short name T1067
Test name
Test status
Simulation time 1611942139 ps
CPU time 9.93 seconds
Started Aug 19 06:17:16 PM PDT 24
Finished Aug 19 06:17:26 PM PDT 24
Peak memory 242520 kb
Host smart-aa3bb6a9-6b79-4640-8451-8303c11fbcd7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2362645804 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_smoke.2362645804
Directory /workspace/32.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/32.otp_ctrl_stress_all.2643498136
Short name T329
Test name
Test status
Simulation time 34263355157 ps
CPU time 189.41 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:20:27 PM PDT 24
Peak memory 250016 kb
Host smart-c883ace3-a96c-4d49-99f1-08c697d8f282
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2643498136 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all
.2643498136
Directory /workspace/32.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/32.otp_ctrl_test_access.2609138656
Short name T936
Test name
Test status
Simulation time 704289637 ps
CPU time 21.64 seconds
Started Aug 19 06:17:19 PM PDT 24
Finished Aug 19 06:17:41 PM PDT 24
Peak memory 242656 kb
Host smart-c5aad83b-1694-4d97-9928-b24e1f2a26b8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2609138656 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_test_access.2609138656
Directory /workspace/32.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/33.otp_ctrl_alert_test.4129146364
Short name T922
Test name
Test status
Simulation time 159978267 ps
CPU time 2.09 seconds
Started Aug 19 06:17:16 PM PDT 24
Finished Aug 19 06:17:18 PM PDT 24
Peak memory 240788 kb
Host smart-e1e5b9f0-d524-488e-9768-025e0dce523c
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4129146364 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_alert_test.4129146364
Directory /workspace/33.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/33.otp_ctrl_check_fail.2311472808
Short name T275
Test name
Test status
Simulation time 3684032492 ps
CPU time 8.38 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:26 PM PDT 24
Peak memory 242404 kb
Host smart-f04bcd37-5bba-41fb-a657-40ccfc096bb1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2311472808 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_check_fail.2311472808
Directory /workspace/33.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/33.otp_ctrl_dai_errs.3009317600
Short name T928
Test name
Test status
Simulation time 859583340 ps
CPU time 22.6 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:40 PM PDT 24
Peak memory 242828 kb
Host smart-600daebb-7077-42f8-9636-fd83d61300cc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3009317600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_errs.3009317600
Directory /workspace/33.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/33.otp_ctrl_dai_lock.68335213
Short name T397
Test name
Test status
Simulation time 909023239 ps
CPU time 31.81 seconds
Started Aug 19 06:17:15 PM PDT 24
Finished Aug 19 06:17:47 PM PDT 24
Peak memory 243376 kb
Host smart-08009978-2866-4b18-8b9c-4155f3e312e4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=68335213 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+con
d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_lock.68335213
Directory /workspace/33.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/33.otp_ctrl_init_fail.578197779
Short name T831
Test name
Test status
Simulation time 133269768 ps
CPU time 3.88 seconds
Started Aug 19 06:17:16 PM PDT 24
Finished Aug 19 06:17:20 PM PDT 24
Peak memory 242408 kb
Host smart-ed57e231-755a-4dea-b5ab-154947fc7dc1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=578197779 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_init_fail.578197779
Directory /workspace/33.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/33.otp_ctrl_macro_errs.45636500
Short name T540
Test name
Test status
Simulation time 690316939 ps
CPU time 13.5 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:31 PM PDT 24
Peak memory 243336 kb
Host smart-1c1bf6a0-fcaf-41be-b14f-37cbdd9b4f9c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=45636500 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_macro_errs.45636500
Directory /workspace/33.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/33.otp_ctrl_parallel_key_req.2892254265
Short name T692
Test name
Test status
Simulation time 136274323 ps
CPU time 6.76 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:17:25 PM PDT 24
Peak memory 242780 kb
Host smart-3566777f-8f16-4d4d-8e41-ac68417c6cf9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2892254265 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_key_req.2892254265
Directory /workspace/33.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/33.otp_ctrl_parallel_lc_esc.812958462
Short name T140
Test name
Test status
Simulation time 966083754 ps
CPU time 7.34 seconds
Started Aug 19 06:17:22 PM PDT 24
Finished Aug 19 06:17:30 PM PDT 24
Peak memory 242336 kb
Host smart-8ae31ccf-607d-4837-8c18-6043f91a61b0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=812958462 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_esc.812958462
Directory /workspace/33.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/33.otp_ctrl_parallel_lc_req.1854742211
Short name T253
Test name
Test status
Simulation time 382367553 ps
CPU time 14.16 seconds
Started Aug 19 06:17:19 PM PDT 24
Finished Aug 19 06:17:33 PM PDT 24
Peak memory 242624 kb
Host smart-d6a2fdbb-1f75-4afe-be38-5916d27cc640
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1854742211 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_req.1854742211
Directory /workspace/33.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/33.otp_ctrl_regwen.2563859297
Short name T351
Test name
Test status
Simulation time 604873298 ps
CPU time 7 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:24 PM PDT 24
Peak memory 242376 kb
Host smart-646d347b-88a6-4992-a53b-9bb976f52674
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2563859297 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_regwen.2563859297
Directory /workspace/33.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/33.otp_ctrl_smoke.3461199892
Short name T220
Test name
Test status
Simulation time 431248513 ps
CPU time 5.17 seconds
Started Aug 19 06:17:16 PM PDT 24
Finished Aug 19 06:17:22 PM PDT 24
Peak memory 242452 kb
Host smart-1fdf281e-7b5a-453f-90f5-758d487442f5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3461199892 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_smoke.3461199892
Directory /workspace/33.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/33.otp_ctrl_stress_all.2092182396
Short name T364
Test name
Test status
Simulation time 33876031589 ps
CPU time 150.18 seconds
Started Aug 19 06:17:21 PM PDT 24
Finished Aug 19 06:19:51 PM PDT 24
Peak memory 248020 kb
Host smart-c2e44614-81db-48dd-8e7e-4d62334b2a88
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2092182396 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all
.2092182396
Directory /workspace/33.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/33.otp_ctrl_test_access.2747063589
Short name T677
Test name
Test status
Simulation time 23212188383 ps
CPU time 28.95 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:53 PM PDT 24
Peak memory 243200 kb
Host smart-9fac5f37-2ec0-45bf-a598-ed6b0059fd2e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2747063589 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_test_access.2747063589
Directory /workspace/33.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/34.otp_ctrl_alert_test.2113086220
Short name T900
Test name
Test status
Simulation time 75213509 ps
CPU time 2.07 seconds
Started Aug 19 06:17:22 PM PDT 24
Finished Aug 19 06:17:24 PM PDT 24
Peak memory 240932 kb
Host smart-a0bbc9d3-45f6-4083-9e08-84094e3c6b18
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2113086220 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_alert_test.2113086220
Directory /workspace/34.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/34.otp_ctrl_dai_errs.932780480
Short name T1007
Test name
Test status
Simulation time 1133523746 ps
CPU time 16.01 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:33 PM PDT 24
Peak memory 242324 kb
Host smart-394fb34f-39e3-4eb5-9b49-b343a52bcdc0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=932780480 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_errs.932780480
Directory /workspace/34.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/34.otp_ctrl_dai_lock.1132596082
Short name T546
Test name
Test status
Simulation time 2755879470 ps
CPU time 15.41 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:17:33 PM PDT 24
Peak memory 242748 kb
Host smart-56a42c72-cb2d-420e-bb03-bb841ae5732b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1132596082 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_lock.1132596082
Directory /workspace/34.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/34.otp_ctrl_init_fail.656155049
Short name T227
Test name
Test status
Simulation time 320968353 ps
CPU time 4.54 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:17:22 PM PDT 24
Peak memory 242596 kb
Host smart-166dd28a-010e-4b6b-b728-d664fa62823b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=656155049 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_init_fail.656155049
Directory /workspace/34.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/34.otp_ctrl_macro_errs.144155308
Short name T595
Test name
Test status
Simulation time 1737241349 ps
CPU time 14.77 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:39 PM PDT 24
Peak memory 243996 kb
Host smart-940f2d94-08ad-4723-b9ba-91aa0e4f103b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=144155308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_macro_errs.144155308
Directory /workspace/34.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/34.otp_ctrl_parallel_key_req.1317296721
Short name T259
Test name
Test status
Simulation time 4497871586 ps
CPU time 55.35 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:18:14 PM PDT 24
Peak memory 242400 kb
Host smart-a3646f72-ae29-41b0-8ff0-45dd59fc1de2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1317296721 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_key_req.1317296721
Directory /workspace/34.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/34.otp_ctrl_parallel_lc_esc.3720213706
Short name T634
Test name
Test status
Simulation time 164937400 ps
CPU time 2.22 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:19 PM PDT 24
Peak memory 242396 kb
Host smart-bbe7abf4-3d18-497b-967f-d127df0c9924
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3720213706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_esc.3720213706
Directory /workspace/34.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/34.otp_ctrl_parallel_lc_req.2383222751
Short name T111
Test name
Test status
Simulation time 1786463952 ps
CPU time 21.08 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:38 PM PDT 24
Peak memory 242804 kb
Host smart-ceef212c-7b01-4445-80c3-f5956b6b2ba6
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2383222751 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_req.2383222751
Directory /workspace/34.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/34.otp_ctrl_regwen.544026147
Short name T355
Test name
Test status
Simulation time 147091184 ps
CPU time 5.01 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:17:23 PM PDT 24
Peak memory 242404 kb
Host smart-1f19b8bd-a2a8-4131-8d4e-6fbfd9577706
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=544026147 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_regwen.544026147
Directory /workspace/34.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/34.otp_ctrl_smoke.1390673867
Short name T1071
Test name
Test status
Simulation time 277503685 ps
CPU time 7.51 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:24 PM PDT 24
Peak memory 242524 kb
Host smart-0df5f81b-a903-47ea-a53f-7645e31b4274
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1390673867 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_smoke.1390673867
Directory /workspace/34.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/34.otp_ctrl_stress_all.3504937952
Short name T1082
Test name
Test status
Simulation time 11778763614 ps
CPU time 135.73 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:19:33 PM PDT 24
Peak memory 249124 kb
Host smart-ed3dfc7d-0497-4183-9a65-01ef6822b762
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3504937952 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all
.3504937952
Directory /workspace/34.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/34.otp_ctrl_test_access.1019769280
Short name T856
Test name
Test status
Simulation time 789228943 ps
CPU time 26.57 seconds
Started Aug 19 06:17:16 PM PDT 24
Finished Aug 19 06:17:43 PM PDT 24
Peak memory 242652 kb
Host smart-886ee7bb-f41a-4d36-9c82-0eea7b0c566e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1019769280 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_test_access.1019769280
Directory /workspace/34.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/35.otp_ctrl_alert_test.2154672230
Short name T485
Test name
Test status
Simulation time 52392157 ps
CPU time 1.73 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:25 PM PDT 24
Peak memory 240724 kb
Host smart-cc5379ae-6ffb-4b04-8d3c-a430de8d358b
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2154672230 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_alert_test.2154672230
Directory /workspace/35.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/35.otp_ctrl_check_fail.2902198937
Short name T801
Test name
Test status
Simulation time 1409175453 ps
CPU time 9.47 seconds
Started Aug 19 06:17:19 PM PDT 24
Finished Aug 19 06:17:29 PM PDT 24
Peak memory 242560 kb
Host smart-a5baa1b6-f619-4c00-82b1-d355373c8290
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2902198937 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_check_fail.2902198937
Directory /workspace/35.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/35.otp_ctrl_dai_errs.3234073850
Short name T798
Test name
Test status
Simulation time 9077527236 ps
CPU time 24.51 seconds
Started Aug 19 06:17:19 PM PDT 24
Finished Aug 19 06:17:43 PM PDT 24
Peak memory 242544 kb
Host smart-d0e1078b-fef4-47f6-89a4-292c9a2b23d7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3234073850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_errs.3234073850
Directory /workspace/35.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/35.otp_ctrl_dai_lock.1234035938
Short name T387
Test name
Test status
Simulation time 35448806058 ps
CPU time 72.72 seconds
Started Aug 19 06:17:19 PM PDT 24
Finished Aug 19 06:18:32 PM PDT 24
Peak memory 243244 kb
Host smart-a5afb0e0-448a-432f-906b-d44997d1569d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1234035938 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_lock.1234035938
Directory /workspace/35.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/35.otp_ctrl_init_fail.2364788468
Short name T1142
Test name
Test status
Simulation time 146594245 ps
CPU time 4.1 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:17:22 PM PDT 24
Peak memory 242652 kb
Host smart-6343933d-aa69-406b-8e2d-171c39951dc5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2364788468 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_init_fail.2364788468
Directory /workspace/35.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/35.otp_ctrl_macro_errs.1622353583
Short name T490
Test name
Test status
Simulation time 10551949124 ps
CPU time 22.95 seconds
Started Aug 19 06:17:19 PM PDT 24
Finished Aug 19 06:17:42 PM PDT 24
Peak memory 245020 kb
Host smart-0801fb6a-46a8-42ab-bb0c-1e50feb7b274
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1622353583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_macro_errs.1622353583
Directory /workspace/35.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/35.otp_ctrl_parallel_key_req.3442703067
Short name T361
Test name
Test status
Simulation time 1858566902 ps
CPU time 11.98 seconds
Started Aug 19 06:17:17 PM PDT 24
Finished Aug 19 06:17:29 PM PDT 24
Peak memory 242792 kb
Host smart-d353c0f0-a8c0-400e-9093-57298deead7c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3442703067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_key_req.3442703067
Directory /workspace/35.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/35.otp_ctrl_parallel_lc_esc.2833170446
Short name T1167
Test name
Test status
Simulation time 233383533 ps
CPU time 11.07 seconds
Started Aug 19 06:17:20 PM PDT 24
Finished Aug 19 06:17:31 PM PDT 24
Peak memory 242292 kb
Host smart-7f25494d-9221-43c6-9cba-c9e1217431a9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2833170446 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_esc.2833170446
Directory /workspace/35.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/35.otp_ctrl_parallel_lc_req.1114866577
Short name T782
Test name
Test status
Simulation time 775323079 ps
CPU time 17.21 seconds
Started Aug 19 06:17:19 PM PDT 24
Finished Aug 19 06:17:37 PM PDT 24
Peak memory 242304 kb
Host smart-9f9d202a-3f23-4f55-9e96-4853065e3ad0
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1114866577 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_req.1114866577
Directory /workspace/35.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/35.otp_ctrl_regwen.3547712138
Short name T775
Test name
Test status
Simulation time 400020113 ps
CPU time 7.46 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:17:26 PM PDT 24
Peak memory 242512 kb
Host smart-1b413d0c-3aae-44fc-9777-ab036f8e8160
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3547712138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_regwen.3547712138
Directory /workspace/35.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/35.otp_ctrl_smoke.1111739871
Short name T192
Test name
Test status
Simulation time 740622966 ps
CPU time 10.11 seconds
Started Aug 19 06:17:18 PM PDT 24
Finished Aug 19 06:17:28 PM PDT 24
Peak memory 242460 kb
Host smart-fa86ce4b-c87c-4d17-b52d-1501a51b1f6d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1111739871 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_smoke.1111739871
Directory /workspace/35.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/35.otp_ctrl_stress_all.3793117154
Short name T736
Test name
Test status
Simulation time 50433632470 ps
CPU time 246.67 seconds
Started Aug 19 06:17:25 PM PDT 24
Finished Aug 19 06:21:32 PM PDT 24
Peak memory 287964 kb
Host smart-9b5180c1-337a-4486-9ea2-96e78e0a088c
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3793117154 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all
.3793117154
Directory /workspace/35.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/35.otp_ctrl_test_access.3371471495
Short name T897
Test name
Test status
Simulation time 2660511058 ps
CPU time 23.88 seconds
Started Aug 19 06:17:25 PM PDT 24
Finished Aug 19 06:17:49 PM PDT 24
Peak memory 242856 kb
Host smart-06019243-7900-4478-9f87-1bd32919d0c3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3371471495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_test_access.3371471495
Directory /workspace/35.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/36.otp_ctrl_alert_test.2045145397
Short name T810
Test name
Test status
Simulation time 61142882 ps
CPU time 1.7 seconds
Started Aug 19 06:17:29 PM PDT 24
Finished Aug 19 06:17:31 PM PDT 24
Peak memory 240852 kb
Host smart-b89db7b3-db5d-44f9-8b31-79a8fa29dcfc
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2045145397 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_alert_test.2045145397
Directory /workspace/36.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/36.otp_ctrl_check_fail.3856936783
Short name T121
Test name
Test status
Simulation time 1499280248 ps
CPU time 12.23 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:37 PM PDT 24
Peak memory 249196 kb
Host smart-9ded82b8-6c7c-407c-8425-38a0a7865c28
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3856936783 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_check_fail.3856936783
Directory /workspace/36.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/36.otp_ctrl_dai_errs.3198558033
Short name T245
Test name
Test status
Simulation time 959633879 ps
CPU time 26.83 seconds
Started Aug 19 06:17:25 PM PDT 24
Finished Aug 19 06:17:52 PM PDT 24
Peak memory 242236 kb
Host smart-9c14bc03-0d10-43f7-8b82-d2e8a3e0f733
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3198558033 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_errs.3198558033
Directory /workspace/36.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/36.otp_ctrl_dai_lock.309644509
Short name T813
Test name
Test status
Simulation time 701904640 ps
CPU time 14.87 seconds
Started Aug 19 06:17:29 PM PDT 24
Finished Aug 19 06:17:44 PM PDT 24
Peak memory 242904 kb
Host smart-b8aace48-cab9-4c2a-9c3f-692e2e11bd94
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=309644509 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_lock.309644509
Directory /workspace/36.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/36.otp_ctrl_init_fail.1810749401
Short name T1063
Test name
Test status
Simulation time 1641936438 ps
CPU time 5.95 seconds
Started Aug 19 06:17:32 PM PDT 24
Finished Aug 19 06:17:38 PM PDT 24
Peak memory 242660 kb
Host smart-c277f3ca-41bd-4682-b565-d246a49998a1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1810749401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_init_fail.1810749401
Directory /workspace/36.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/36.otp_ctrl_macro_errs.3129242539
Short name T1168
Test name
Test status
Simulation time 2736330629 ps
CPU time 16.22 seconds
Started Aug 19 06:17:30 PM PDT 24
Finished Aug 19 06:17:46 PM PDT 24
Peak memory 242436 kb
Host smart-5efaef3a-d407-461d-84b1-e17f8767c5f7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3129242539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_macro_errs.3129242539
Directory /workspace/36.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/36.otp_ctrl_parallel_key_req.3709354130
Short name T1046
Test name
Test status
Simulation time 1488076528 ps
CPU time 15.43 seconds
Started Aug 19 06:17:25 PM PDT 24
Finished Aug 19 06:17:40 PM PDT 24
Peak memory 242628 kb
Host smart-b8016ea7-d778-4bd6-a202-abc454f35b9c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3709354130 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_key_req.3709354130
Directory /workspace/36.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/36.otp_ctrl_parallel_lc_esc.1945054237
Short name T1129
Test name
Test status
Simulation time 357196914 ps
CPU time 5.45 seconds
Started Aug 19 06:17:26 PM PDT 24
Finished Aug 19 06:17:32 PM PDT 24
Peak memory 242680 kb
Host smart-e9410e8b-173b-41dd-b611-20c5317f9bff
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1945054237 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_esc.1945054237
Directory /workspace/36.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/36.otp_ctrl_parallel_lc_req.3681455109
Short name T262
Test name
Test status
Simulation time 5830273873 ps
CPU time 17.31 seconds
Started Aug 19 06:17:25 PM PDT 24
Finished Aug 19 06:17:43 PM PDT 24
Peak memory 242760 kb
Host smart-85724067-af73-4bf7-a3fd-c7f9131f54f0
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3681455109 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_req.3681455109
Directory /workspace/36.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/36.otp_ctrl_regwen.1510107963
Short name T1092
Test name
Test status
Simulation time 263804377 ps
CPU time 6.9 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:31 PM PDT 24
Peak memory 249064 kb
Host smart-bd0ccec6-b17e-45e9-9655-5e38077a2798
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1510107963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_regwen.1510107963
Directory /workspace/36.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/36.otp_ctrl_smoke.908741842
Short name T720
Test name
Test status
Simulation time 401668930 ps
CPU time 10.76 seconds
Started Aug 19 06:17:26 PM PDT 24
Finished Aug 19 06:17:37 PM PDT 24
Peak memory 242520 kb
Host smart-b9884932-052b-474b-b13f-5bba12b63782
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=908741842 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_smoke.908741842
Directory /workspace/36.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/36.otp_ctrl_stress_all.554970305
Short name T159
Test name
Test status
Simulation time 723594710 ps
CPU time 30.02 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:55 PM PDT 24
Peak memory 243284 kb
Host smart-82913799-b4b4-4daa-b006-dc83298a4dea
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=554970305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all.
554970305
Directory /workspace/36.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/36.otp_ctrl_test_access.3137523019
Short name T285
Test name
Test status
Simulation time 1046660637 ps
CPU time 28.5 seconds
Started Aug 19 06:17:26 PM PDT 24
Finished Aug 19 06:17:55 PM PDT 24
Peak memory 249156 kb
Host smart-2a3ee038-abdd-48aa-ba3a-a13ab3a09ab6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3137523019 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_test_access.3137523019
Directory /workspace/36.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/37.otp_ctrl_alert_test.3500699268
Short name T778
Test name
Test status
Simulation time 84527568 ps
CPU time 1.71 seconds
Started Aug 19 06:17:26 PM PDT 24
Finished Aug 19 06:17:28 PM PDT 24
Peak memory 240732 kb
Host smart-8b6db0db-417e-4b9a-8eb3-276df6818d11
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3500699268 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_alert_test.3500699268
Directory /workspace/37.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/37.otp_ctrl_dai_errs.4264142528
Short name T923
Test name
Test status
Simulation time 2535661359 ps
CPU time 29.2 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:53 PM PDT 24
Peak memory 244172 kb
Host smart-a20a9c9b-a544-4a05-95bc-a7942bbffd9a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4264142528 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_errs.4264142528
Directory /workspace/37.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/37.otp_ctrl_dai_lock.2693462166
Short name T407
Test name
Test status
Simulation time 273642915 ps
CPU time 5.37 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:29 PM PDT 24
Peak memory 249144 kb
Host smart-d8fef48e-523f-49f3-b46d-0e37e99c43f0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2693462166 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_lock.2693462166
Directory /workspace/37.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/37.otp_ctrl_init_fail.559902219
Short name T129
Test name
Test status
Simulation time 158838637 ps
CPU time 3.19 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:28 PM PDT 24
Peak memory 242640 kb
Host smart-63292df3-336a-4643-8c93-b4895882fc53
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=559902219 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_init_fail.559902219
Directory /workspace/37.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/37.otp_ctrl_macro_errs.4252143071
Short name T821
Test name
Test status
Simulation time 3070275115 ps
CPU time 21.97 seconds
Started Aug 19 06:17:25 PM PDT 24
Finished Aug 19 06:17:47 PM PDT 24
Peak memory 242724 kb
Host smart-99f3cc15-9309-4836-b2f5-195bc9d295e5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4252143071 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_macro_errs.4252143071
Directory /workspace/37.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/37.otp_ctrl_parallel_key_req.1234434646
Short name T749
Test name
Test status
Simulation time 243771334 ps
CPU time 6.28 seconds
Started Aug 19 06:17:23 PM PDT 24
Finished Aug 19 06:17:29 PM PDT 24
Peak memory 249032 kb
Host smart-fecbb263-015b-4895-a157-e500d62f7027
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1234434646 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_key_req.1234434646
Directory /workspace/37.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/37.otp_ctrl_parallel_lc_esc.1680758563
Short name T1165
Test name
Test status
Simulation time 2570451088 ps
CPU time 6.11 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:30 PM PDT 24
Peak memory 242612 kb
Host smart-ebd04ec5-71c4-44ee-a11a-4e8c09025032
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1680758563 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_esc.1680758563
Directory /workspace/37.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/37.otp_ctrl_parallel_lc_req.1271662590
Short name T937
Test name
Test status
Simulation time 1277444792 ps
CPU time 16.94 seconds
Started Aug 19 06:17:26 PM PDT 24
Finished Aug 19 06:17:43 PM PDT 24
Peak memory 242448 kb
Host smart-8ee1dbfc-20be-41b4-9227-b9c859ca27f3
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1271662590 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_req.1271662590
Directory /workspace/37.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/37.otp_ctrl_regwen.2111469786
Short name T867
Test name
Test status
Simulation time 174389560 ps
CPU time 5.52 seconds
Started Aug 19 06:17:32 PM PDT 24
Finished Aug 19 06:17:38 PM PDT 24
Peak memory 242624 kb
Host smart-c51416f9-2509-400c-94aa-fdcd8ef1e938
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2111469786 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_regwen.2111469786
Directory /workspace/37.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/37.otp_ctrl_smoke.3384943774
Short name T536
Test name
Test status
Simulation time 1484006933 ps
CPU time 8.79 seconds
Started Aug 19 06:17:32 PM PDT 24
Finished Aug 19 06:17:41 PM PDT 24
Peak memory 242476 kb
Host smart-13993803-5e5c-4cb2-83a0-eb0b39fd3656
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3384943774 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_smoke.3384943774
Directory /workspace/37.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/37.otp_ctrl_stress_all.2589726804
Short name T958
Test name
Test status
Simulation time 29300773265 ps
CPU time 158.06 seconds
Started Aug 19 06:17:26 PM PDT 24
Finished Aug 19 06:20:05 PM PDT 24
Peak memory 281168 kb
Host smart-abde97ed-8f46-4015-bd96-feaa58ebc388
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2589726804 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all
.2589726804
Directory /workspace/37.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/37.otp_ctrl_test_access.3858666324
Short name T896
Test name
Test status
Simulation time 14984385553 ps
CPU time 43.05 seconds
Started Aug 19 06:17:26 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 243660 kb
Host smart-6e3b9f0e-e199-4e48-8324-9a72f030907e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3858666324 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_test_access.3858666324
Directory /workspace/37.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/38.otp_ctrl_alert_test.482673458
Short name T604
Test name
Test status
Simulation time 627643937 ps
CPU time 2.05 seconds
Started Aug 19 06:17:32 PM PDT 24
Finished Aug 19 06:17:34 PM PDT 24
Peak memory 240860 kb
Host smart-1cb65772-6c15-43b8-8a0b-831a1a681a4a
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=482673458 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_alert_test.482673458
Directory /workspace/38.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/38.otp_ctrl_check_fail.4131221881
Short name T837
Test name
Test status
Simulation time 429811417 ps
CPU time 9.13 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:33 PM PDT 24
Peak memory 242856 kb
Host smart-42676474-595a-41b8-8b57-a9d84ceeddc1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4131221881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_check_fail.4131221881
Directory /workspace/38.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/38.otp_ctrl_dai_errs.1447699859
Short name T408
Test name
Test status
Simulation time 198658594 ps
CPU time 9.97 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:34 PM PDT 24
Peak memory 242252 kb
Host smart-9af737a2-6853-47de-9f7a-0f05206817df
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1447699859 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_errs.1447699859
Directory /workspace/38.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/38.otp_ctrl_dai_lock.1785675161
Short name T104
Test name
Test status
Simulation time 1181663418 ps
CPU time 26.79 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:51 PM PDT 24
Peak memory 242396 kb
Host smart-c05464c2-8b0a-41e1-b2a2-cd8ecce788dd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1785675161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_lock.1785675161
Directory /workspace/38.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/38.otp_ctrl_init_fail.3388892241
Short name T641
Test name
Test status
Simulation time 174994346 ps
CPU time 3.98 seconds
Started Aug 19 06:17:27 PM PDT 24
Finished Aug 19 06:17:31 PM PDT 24
Peak memory 242544 kb
Host smart-72fb46ff-9f52-478c-8823-f5676a513015
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3388892241 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_init_fail.3388892241
Directory /workspace/38.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/38.otp_ctrl_macro_errs.1848737423
Short name T418
Test name
Test status
Simulation time 161692789 ps
CPU time 5.18 seconds
Started Aug 19 06:17:25 PM PDT 24
Finished Aug 19 06:17:30 PM PDT 24
Peak memory 242508 kb
Host smart-53da9401-6dca-4b54-94a4-a258d399f600
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1848737423 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_macro_errs.1848737423
Directory /workspace/38.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/38.otp_ctrl_parallel_key_req.3763006029
Short name T737
Test name
Test status
Simulation time 1097234543 ps
CPU time 21.03 seconds
Started Aug 19 06:17:25 PM PDT 24
Finished Aug 19 06:17:46 PM PDT 24
Peak memory 242528 kb
Host smart-adc56499-b5eb-4001-9971-49e48fc139b2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3763006029 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_key_req.3763006029
Directory /workspace/38.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/38.otp_ctrl_parallel_lc_esc.2547586589
Short name T569
Test name
Test status
Simulation time 58133285 ps
CPU time 3.11 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:27 PM PDT 24
Peak memory 242716 kb
Host smart-0cbb200f-c790-41a3-b091-8c4920fa7e5a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2547586589 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_esc.2547586589
Directory /workspace/38.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/38.otp_ctrl_parallel_lc_req.2875015456
Short name T453
Test name
Test status
Simulation time 2675762293 ps
CPU time 23.46 seconds
Started Aug 19 06:17:25 PM PDT 24
Finished Aug 19 06:17:48 PM PDT 24
Peak memory 249192 kb
Host smart-946f8a00-9bad-4688-b4b2-ac436ccecb27
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2875015456 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_req.2875015456
Directory /workspace/38.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/38.otp_ctrl_regwen.1420662982
Short name T348
Test name
Test status
Simulation time 632440988 ps
CPU time 4.92 seconds
Started Aug 19 06:17:24 PM PDT 24
Finished Aug 19 06:17:29 PM PDT 24
Peak memory 242504 kb
Host smart-39cfa0b5-9cd2-4ccd-a877-4768b937211c
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1420662982 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_regwen.1420662982
Directory /workspace/38.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/38.otp_ctrl_smoke.180103737
Short name T792
Test name
Test status
Simulation time 383695444 ps
CPU time 9.95 seconds
Started Aug 19 06:17:32 PM PDT 24
Finished Aug 19 06:17:42 PM PDT 24
Peak memory 242740 kb
Host smart-fb9d691a-78a8-4bb0-a1dc-239375f5f6c0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=180103737 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_smoke.180103737
Directory /workspace/38.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/38.otp_ctrl_stress_all_with_rand_reset.1442596663
Short name T321
Test name
Test status
Simulation time 3528819337 ps
CPU time 51.4 seconds
Started Aug 19 06:17:28 PM PDT 24
Finished Aug 19 06:18:19 PM PDT 24
Peak memory 249352 kb
Host smart-e320a338-2fe6-47cc-98eb-eb6e4141d6cb
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1442596663 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all_with_rand_reset.1442596663
Directory /workspace/38.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/38.otp_ctrl_test_access.1856662291
Short name T706
Test name
Test status
Simulation time 1681374687 ps
CPU time 17.94 seconds
Started Aug 19 06:17:32 PM PDT 24
Finished Aug 19 06:17:50 PM PDT 24
Peak memory 242312 kb
Host smart-1b7ac295-30e0-481e-9548-39aeecd4691a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1856662291 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_test_access.1856662291
Directory /workspace/38.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/39.otp_ctrl_alert_test.2978283895
Short name T463
Test name
Test status
Simulation time 52556789 ps
CPU time 1.81 seconds
Started Aug 19 06:17:34 PM PDT 24
Finished Aug 19 06:17:36 PM PDT 24
Peak memory 241036 kb
Host smart-88314d66-a80b-4227-aa82-3b40b489ef3e
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2978283895 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_alert_test.2978283895
Directory /workspace/39.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/39.otp_ctrl_check_fail.962852195
Short name T118
Test name
Test status
Simulation time 168350636 ps
CPU time 3.84 seconds
Started Aug 19 06:17:27 PM PDT 24
Finished Aug 19 06:17:31 PM PDT 24
Peak memory 242236 kb
Host smart-fb45cd00-38da-4f94-ba54-1d4ac6dc73af
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=962852195 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_check_fail.962852195
Directory /workspace/39.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/39.otp_ctrl_dai_errs.943202772
Short name T518
Test name
Test status
Simulation time 3450226912 ps
CPU time 20.23 seconds
Started Aug 19 06:17:23 PM PDT 24
Finished Aug 19 06:17:43 PM PDT 24
Peak memory 242572 kb
Host smart-9a5f4023-743b-4f2f-ac15-4f36e2196798
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=943202772 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_errs.943202772
Directory /workspace/39.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/39.otp_ctrl_dai_lock.1552011985
Short name T1166
Test name
Test status
Simulation time 1571963079 ps
CPU time 25.95 seconds
Started Aug 19 06:17:32 PM PDT 24
Finished Aug 19 06:17:58 PM PDT 24
Peak memory 242584 kb
Host smart-db9e761e-3e87-470e-be8f-a9fd59b10fcc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1552011985 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_lock.1552011985
Directory /workspace/39.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/39.otp_ctrl_init_fail.578891474
Short name T195
Test name
Test status
Simulation time 230152653 ps
CPU time 3.18 seconds
Started Aug 19 06:17:29 PM PDT 24
Finished Aug 19 06:17:32 PM PDT 24
Peak memory 242396 kb
Host smart-9d4eb08a-237b-4eaa-a914-581a40aa705c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=578891474 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_init_fail.578891474
Directory /workspace/39.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/39.otp_ctrl_macro_errs.284421998
Short name T215
Test name
Test status
Simulation time 7247864656 ps
CPU time 23.32 seconds
Started Aug 19 06:17:33 PM PDT 24
Finished Aug 19 06:17:56 PM PDT 24
Peak memory 242720 kb
Host smart-6f27d64f-09cd-4c87-996a-59dc65656e6b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=284421998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_macro_errs.284421998
Directory /workspace/39.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/39.otp_ctrl_parallel_key_req.2168985094
Short name T844
Test name
Test status
Simulation time 3752201917 ps
CPU time 11.19 seconds
Started Aug 19 06:17:27 PM PDT 24
Finished Aug 19 06:17:38 PM PDT 24
Peak memory 242892 kb
Host smart-a8ac805e-1577-41a3-bba0-8eb34eec71ce
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2168985094 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_key_req.2168985094
Directory /workspace/39.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/39.otp_ctrl_parallel_lc_esc.312347694
Short name T613
Test name
Test status
Simulation time 304701835 ps
CPU time 9.78 seconds
Started Aug 19 06:17:27 PM PDT 24
Finished Aug 19 06:17:37 PM PDT 24
Peak memory 242344 kb
Host smart-7f78fb83-3fb7-4539-959a-8072b04c5b73
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=312347694 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_esc.312347694
Directory /workspace/39.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/39.otp_ctrl_regwen.973711320
Short name T345
Test name
Test status
Simulation time 1850539217 ps
CPU time 7.57 seconds
Started Aug 19 06:17:25 PM PDT 24
Finished Aug 19 06:17:33 PM PDT 24
Peak memory 242704 kb
Host smart-63f2b675-8b2b-40b6-bf35-8cfd2ab80e18
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=973711320 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=
1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_regwen.973711320
Directory /workspace/39.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/39.otp_ctrl_smoke.2784343084
Short name T449
Test name
Test status
Simulation time 924154721 ps
CPU time 10.03 seconds
Started Aug 19 06:17:32 PM PDT 24
Finished Aug 19 06:17:43 PM PDT 24
Peak memory 242840 kb
Host smart-d01aec33-d42e-4b87-b1c6-7ac5731e80a8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2784343084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_smoke.2784343084
Directory /workspace/39.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/39.otp_ctrl_stress_all.475705091
Short name T891
Test name
Test status
Simulation time 10693560682 ps
CPU time 31.33 seconds
Started Aug 19 06:17:37 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 245040 kb
Host smart-dbe44f43-9422-4979-9ebc-b86b741fe012
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=475705091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all.
475705091
Directory /workspace/39.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/39.otp_ctrl_stress_all_with_rand_reset.2936800157
Short name T995
Test name
Test status
Simulation time 23146827224 ps
CPU time 78.38 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:18:55 PM PDT 24
Peak memory 257548 kb
Host smart-75d9dcb1-d055-4d88-9ef8-668086b7797b
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2936800157 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all_with_rand_reset.2936800157
Directory /workspace/39.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/39.otp_ctrl_test_access.1626787845
Short name T972
Test name
Test status
Simulation time 1009105324 ps
CPU time 15.12 seconds
Started Aug 19 06:17:29 PM PDT 24
Finished Aug 19 06:17:44 PM PDT 24
Peak memory 249156 kb
Host smart-08fd21f7-4406-4b2e-affd-88dffe74ac9b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1626787845 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_test_access.1626787845
Directory /workspace/39.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/4.otp_ctrl_alert_test.2093994495
Short name T1115
Test name
Test status
Simulation time 90086649 ps
CPU time 1.83 seconds
Started Aug 19 06:15:48 PM PDT 24
Finished Aug 19 06:15:50 PM PDT 24
Peak memory 240916 kb
Host smart-6bdcdc41-77a3-4266-8872-3d00da8c259d
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2093994495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_alert_test.2093994495
Directory /workspace/4.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/4.otp_ctrl_background_chks.1947619988
Short name T396
Test name
Test status
Simulation time 2000602852 ps
CPU time 36.59 seconds
Started Aug 19 06:15:46 PM PDT 24
Finished Aug 19 06:16:23 PM PDT 24
Peak memory 242840 kb
Host smart-8ad70743-5166-47bf-86eb-0047c24bfc6c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1947619988 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_background_chks.1947619988
Directory /workspace/4.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/4.otp_ctrl_check_fail.4244547781
Short name T34
Test name
Test status
Simulation time 1391237091 ps
CPU time 21.69 seconds
Started Aug 19 06:15:47 PM PDT 24
Finished Aug 19 06:16:09 PM PDT 24
Peak memory 242768 kb
Host smart-1b6e8a2f-a8c0-431c-b90b-d2dbfd9db417
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4244547781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_check_fail.4244547781
Directory /workspace/4.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/4.otp_ctrl_dai_errs.1397561435
Short name T724
Test name
Test status
Simulation time 397202845 ps
CPU time 10.06 seconds
Started Aug 19 06:15:48 PM PDT 24
Finished Aug 19 06:15:58 PM PDT 24
Peak memory 242752 kb
Host smart-cf1b850b-3fe2-4a43-b624-6d094a4b81c9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1397561435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_errs.1397561435
Directory /workspace/4.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/4.otp_ctrl_dai_lock.3422110843
Short name T1080
Test name
Test status
Simulation time 510587593 ps
CPU time 9.65 seconds
Started Aug 19 06:15:44 PM PDT 24
Finished Aug 19 06:15:54 PM PDT 24
Peak memory 242668 kb
Host smart-ec480a11-1346-44dd-86dd-991eba70c98e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3422110843 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_lock.3422110843
Directory /workspace/4.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/4.otp_ctrl_init_fail.878636286
Short name T205
Test name
Test status
Simulation time 106370231 ps
CPU time 3.3 seconds
Started Aug 19 06:15:47 PM PDT 24
Finished Aug 19 06:15:50 PM PDT 24
Peak memory 242608 kb
Host smart-1b1d9562-2f92-44f7-a249-93481d09f991
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=878636286 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_init_fail.878636286
Directory /workspace/4.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/4.otp_ctrl_macro_errs.1332742260
Short name T1068
Test name
Test status
Simulation time 1089137308 ps
CPU time 8.03 seconds
Started Aug 19 06:15:47 PM PDT 24
Finished Aug 19 06:15:55 PM PDT 24
Peak memory 244012 kb
Host smart-4999056e-1054-4800-9182-e4db57ff4a88
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1332742260 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_macro_errs.1332742260
Directory /workspace/4.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/4.otp_ctrl_parallel_key_req.668644865
Short name T440
Test name
Test status
Simulation time 203516308 ps
CPU time 8.63 seconds
Started Aug 19 06:15:46 PM PDT 24
Finished Aug 19 06:15:55 PM PDT 24
Peak memory 242608 kb
Host smart-8c1845ab-4d9c-42ca-b97e-5cfe52d6f014
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=668644865 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_key_req.668644865
Directory /workspace/4.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/4.otp_ctrl_parallel_lc_esc.2570159088
Short name T1042
Test name
Test status
Simulation time 417404141 ps
CPU time 6.16 seconds
Started Aug 19 06:15:48 PM PDT 24
Finished Aug 19 06:15:55 PM PDT 24
Peak memory 242672 kb
Host smart-000cce29-48f0-437d-8c0e-d61a08a8b28b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2570159088 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_esc.2570159088
Directory /workspace/4.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/4.otp_ctrl_parallel_lc_req.846346373
Short name T1021
Test name
Test status
Simulation time 534739274 ps
CPU time 13.84 seconds
Started Aug 19 06:15:47 PM PDT 24
Finished Aug 19 06:16:01 PM PDT 24
Peak memory 242536 kb
Host smart-595a8519-a0a9-4cff-af74-36ba6870f483
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=846346373 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_req.846346373
Directory /workspace/4.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/4.otp_ctrl_regwen.1787792135
Short name T639
Test name
Test status
Simulation time 450613004 ps
CPU time 6.37 seconds
Started Aug 19 06:15:47 PM PDT 24
Finished Aug 19 06:15:53 PM PDT 24
Peak memory 242508 kb
Host smart-1508692b-9675-4740-a2fc-b4cac6942ba6
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1787792135 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_regwen.1787792135
Directory /workspace/4.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/4.otp_ctrl_sec_cm.1549988399
Short name T26
Test name
Test status
Simulation time 11050580058 ps
CPU time 189.55 seconds
Started Aug 19 06:15:45 PM PDT 24
Finished Aug 19 06:18:55 PM PDT 24
Peak memory 271092 kb
Host smart-7d0544bb-0984-497e-98de-c4d79c5d0c43
User root
Command /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace
/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1549988399 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_sec_cm.1549988399
Directory /workspace/4.otp_ctrl_sec_cm/latest


Test location /workspace/coverage/default/4.otp_ctrl_smoke.1447328973
Short name T531
Test name
Test status
Simulation time 546838296 ps
CPU time 12.93 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:16:07 PM PDT 24
Peak memory 242752 kb
Host smart-deb16f3e-71d7-48a3-b536-45353307ac04
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1447328973 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_smoke.1447328973
Directory /workspace/4.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/4.otp_ctrl_test_access.4279962859
Short name T984
Test name
Test status
Simulation time 388802712 ps
CPU time 3.57 seconds
Started Aug 19 06:15:46 PM PDT 24
Finished Aug 19 06:15:50 PM PDT 24
Peak memory 247640 kb
Host smart-a5723c0d-76df-4e4e-9400-7b87d13af391
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4279962859 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_test_access.4279962859
Directory /workspace/4.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/40.otp_ctrl_alert_test.663890540
Short name T412
Test name
Test status
Simulation time 104516082 ps
CPU time 1.68 seconds
Started Aug 19 06:17:39 PM PDT 24
Finished Aug 19 06:17:41 PM PDT 24
Peak memory 240800 kb
Host smart-75a7ec25-dca2-4833-bf26-2b6cdf7794fa
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=663890540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_alert_test.663890540
Directory /workspace/40.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/40.otp_ctrl_check_fail.1348081784
Short name T1018
Test name
Test status
Simulation time 1153513289 ps
CPU time 10.4 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:17:46 PM PDT 24
Peak memory 242532 kb
Host smart-ce80271b-9d46-48dd-bcc1-3f7f2fb575a8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1348081784 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_check_fail.1348081784
Directory /workspace/40.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/40.otp_ctrl_dai_errs.160203318
Short name T667
Test name
Test status
Simulation time 277592642 ps
CPU time 16.01 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:17:52 PM PDT 24
Peak memory 242440 kb
Host smart-eb16fd73-a486-4628-8beb-bb27f692c05d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=160203318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_errs.160203318
Directory /workspace/40.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/40.otp_ctrl_dai_lock.2153833794
Short name T807
Test name
Test status
Simulation time 2501442176 ps
CPU time 15.57 seconds
Started Aug 19 06:17:34 PM PDT 24
Finished Aug 19 06:17:50 PM PDT 24
Peak memory 243268 kb
Host smart-5208604b-6ab0-4ae7-9f06-19523bfe809f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2153833794 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_lock.2153833794
Directory /workspace/40.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/40.otp_ctrl_init_fail.3905581706
Short name T1096
Test name
Test status
Simulation time 138912634 ps
CPU time 4.24 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:17:40 PM PDT 24
Peak memory 242588 kb
Host smart-d9bd6e82-bd1e-4f6f-bbad-5626f25476a4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3905581706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_init_fail.3905581706
Directory /workspace/40.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/40.otp_ctrl_macro_errs.839815465
Short name T1
Test name
Test status
Simulation time 3844606390 ps
CPU time 22.31 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:17:58 PM PDT 24
Peak memory 242696 kb
Host smart-adc91252-e7e1-4135-874a-de80b6d93d4b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=839815465 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_macro_errs.839815465
Directory /workspace/40.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/40.otp_ctrl_parallel_key_req.4202504406
Short name T363
Test name
Test status
Simulation time 2066266644 ps
CPU time 27.81 seconds
Started Aug 19 06:17:34 PM PDT 24
Finished Aug 19 06:18:02 PM PDT 24
Peak memory 242804 kb
Host smart-54442a7a-fa23-4182-9b8c-023ba4a4b759
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4202504406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_key_req.4202504406
Directory /workspace/40.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/40.otp_ctrl_parallel_lc_esc.1063347452
Short name T628
Test name
Test status
Simulation time 182515757 ps
CPU time 7.95 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:17:44 PM PDT 24
Peak memory 242392 kb
Host smart-f7b6d752-d3ae-4748-906f-5ce7419794e1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1063347452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_esc.1063347452
Directory /workspace/40.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/40.otp_ctrl_parallel_lc_req.3779150977
Short name T876
Test name
Test status
Simulation time 2582374469 ps
CPU time 5.79 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:17:42 PM PDT 24
Peak memory 242712 kb
Host smart-4aebd529-cd98-4a2b-949a-30bc313ba78e
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3779150977 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_req.3779150977
Directory /workspace/40.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/40.otp_ctrl_regwen.2469839362
Short name T346
Test name
Test status
Simulation time 514290270 ps
CPU time 9.21 seconds
Started Aug 19 06:17:39 PM PDT 24
Finished Aug 19 06:17:48 PM PDT 24
Peak memory 242692 kb
Host smart-640aeb57-a985-42c0-9e37-26e0b7c2130e
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2469839362 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_regwen.2469839362
Directory /workspace/40.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/40.otp_ctrl_smoke.2797325706
Short name T484
Test name
Test status
Simulation time 247008553 ps
CPU time 5.37 seconds
Started Aug 19 06:17:39 PM PDT 24
Finished Aug 19 06:17:44 PM PDT 24
Peak memory 242956 kb
Host smart-893b39f7-0bf9-4366-a3c2-75ed7af7f525
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2797325706 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_smoke.2797325706
Directory /workspace/40.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/40.otp_ctrl_stress_all.3348722934
Short name T332
Test name
Test status
Simulation time 24991991311 ps
CPU time 55.69 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 245120 kb
Host smart-842e4430-98e2-42d9-97e5-520b5d610086
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3348722934 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all
.3348722934
Directory /workspace/40.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/40.otp_ctrl_test_access.2551758629
Short name T1002
Test name
Test status
Simulation time 2413666903 ps
CPU time 20.64 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:17:57 PM PDT 24
Peak memory 242836 kb
Host smart-8e56fa7e-b648-41d3-bd59-6aba5e27d270
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2551758629 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_test_access.2551758629
Directory /workspace/40.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/41.otp_ctrl_alert_test.236524276
Short name T986
Test name
Test status
Simulation time 80102531 ps
CPU time 2.22 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:17:38 PM PDT 24
Peak memory 240616 kb
Host smart-3ea5143d-c40f-4613-810f-65b47679d557
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=236524276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_alert_test.236524276
Directory /workspace/41.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/41.otp_ctrl_check_fail.2029416096
Short name T1162
Test name
Test status
Simulation time 1611925231 ps
CPU time 34.15 seconds
Started Aug 19 06:17:39 PM PDT 24
Finished Aug 19 06:18:13 PM PDT 24
Peak memory 242828 kb
Host smart-4143e46e-b130-44d7-a428-a3bf28de8b7c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2029416096 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_check_fail.2029416096
Directory /workspace/41.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/41.otp_ctrl_dai_errs.3184026898
Short name T585
Test name
Test status
Simulation time 910197007 ps
CPU time 23.06 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:17:59 PM PDT 24
Peak memory 242400 kb
Host smart-50b812d6-10bc-4a91-9ee4-241236c38c98
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3184026898 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_errs.3184026898
Directory /workspace/41.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/41.otp_ctrl_dai_lock.2141089959
Short name T105
Test name
Test status
Simulation time 1120970055 ps
CPU time 20.41 seconds
Started Aug 19 06:17:38 PM PDT 24
Finished Aug 19 06:17:58 PM PDT 24
Peak memory 242796 kb
Host smart-7d945d2d-5c88-4bad-b834-b6cda1754250
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2141089959 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_lock.2141089959
Directory /workspace/41.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/41.otp_ctrl_init_fail.2263416527
Short name T551
Test name
Test status
Simulation time 408773515 ps
CPU time 2.79 seconds
Started Aug 19 06:17:34 PM PDT 24
Finished Aug 19 06:17:37 PM PDT 24
Peak memory 242236 kb
Host smart-ec47768a-5f29-42e9-b3f4-be61eb6243dc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2263416527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_init_fail.2263416527
Directory /workspace/41.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/41.otp_ctrl_macro_errs.1903684397
Short name T703
Test name
Test status
Simulation time 423699771 ps
CPU time 6.98 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:17:42 PM PDT 24
Peak memory 242360 kb
Host smart-c35fcfd0-f39b-47f1-8f30-d4217f7d7d11
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1903684397 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_macro_errs.1903684397
Directory /workspace/41.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/41.otp_ctrl_parallel_key_req.1942220204
Short name T371
Test name
Test status
Simulation time 763603210 ps
CPU time 18.28 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:17:54 PM PDT 24
Peak memory 242808 kb
Host smart-508ef026-56fb-4aa3-8e95-430561343162
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1942220204 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_key_req.1942220204
Directory /workspace/41.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/41.otp_ctrl_parallel_lc_esc.2565580225
Short name T632
Test name
Test status
Simulation time 439575169 ps
CPU time 3.61 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:17:40 PM PDT 24
Peak memory 242596 kb
Host smart-a28527b9-7db8-42cf-9743-8352d285302c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2565580225 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_esc.2565580225
Directory /workspace/41.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/41.otp_ctrl_parallel_lc_req.4038635663
Short name T462
Test name
Test status
Simulation time 526387739 ps
CPU time 14.24 seconds
Started Aug 19 06:17:38 PM PDT 24
Finished Aug 19 06:17:52 PM PDT 24
Peak memory 242420 kb
Host smart-1bcb8bc0-5c5a-4676-bac9-1c29fe457406
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4038635663 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_req.4038635663
Directory /workspace/41.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/41.otp_ctrl_regwen.2256292928
Short name T324
Test name
Test status
Simulation time 1945969223 ps
CPU time 4.25 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:17:39 PM PDT 24
Peak memory 242684 kb
Host smart-bbb757e8-f637-4e16-8b89-497dde41c48d
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2256292928 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_regwen.2256292928
Directory /workspace/41.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/41.otp_ctrl_smoke.970521147
Short name T411
Test name
Test status
Simulation time 2348559852 ps
CPU time 6.39 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:17:42 PM PDT 24
Peak memory 249276 kb
Host smart-560d3046-7135-45e7-b059-c43f680d1b0c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=970521147 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_smoke.970521147
Directory /workspace/41.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/41.otp_ctrl_stress_all.4063323999
Short name T383
Test name
Test status
Simulation time 28785150673 ps
CPU time 192.41 seconds
Started Aug 19 06:17:39 PM PDT 24
Finished Aug 19 06:20:51 PM PDT 24
Peak memory 281856 kb
Host smart-8c728208-ed0c-4ea6-a9f5-744ec75e7231
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4063323999 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all
.4063323999
Directory /workspace/41.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/41.otp_ctrl_test_access.1021914964
Short name T508
Test name
Test status
Simulation time 3110556580 ps
CPU time 18.7 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:17:54 PM PDT 24
Peak memory 249228 kb
Host smart-4ee85da7-0343-4c38-8cab-631a724e7164
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1021914964 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_test_access.1021914964
Directory /workspace/41.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/42.otp_ctrl_alert_test.2582939989
Short name T1128
Test name
Test status
Simulation time 459488137 ps
CPU time 3.11 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:17:38 PM PDT 24
Peak memory 240564 kb
Host smart-6688c0b1-804c-47f1-b200-eec8860ac5c6
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2582939989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_alert_test.2582939989
Directory /workspace/42.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/42.otp_ctrl_check_fail.3604461081
Short name T123
Test name
Test status
Simulation time 1907804372 ps
CPU time 28.66 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:18:05 PM PDT 24
Peak memory 243520 kb
Host smart-83b3d1c6-a72e-45fc-8dd4-dabadb0b1247
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3604461081 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_check_fail.3604461081
Directory /workspace/42.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/42.otp_ctrl_dai_errs.3127269029
Short name T666
Test name
Test status
Simulation time 4053590083 ps
CPU time 34.55 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 245512 kb
Host smart-955dd63c-577c-4914-bc9f-5fd4e801ee15
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3127269029 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_errs.3127269029
Directory /workspace/42.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/42.otp_ctrl_dai_lock.3326699966
Short name T211
Test name
Test status
Simulation time 4133186057 ps
CPU time 42.3 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:18:18 PM PDT 24
Peak memory 242792 kb
Host smart-ff60a7c3-47fb-4cae-8e74-77419cee74df
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3326699966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_lock.3326699966
Directory /workspace/42.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/42.otp_ctrl_init_fail.3020283857
Short name T528
Test name
Test status
Simulation time 136966937 ps
CPU time 3.69 seconds
Started Aug 19 06:17:39 PM PDT 24
Finished Aug 19 06:17:42 PM PDT 24
Peak memory 242316 kb
Host smart-6f7263c7-2c03-4c3f-b723-e65ab1492871
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3020283857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_init_fail.3020283857
Directory /workspace/42.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/42.otp_ctrl_macro_errs.3698801883
Short name T167
Test name
Test status
Simulation time 6072763014 ps
CPU time 33.1 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:18:10 PM PDT 24
Peak memory 249148 kb
Host smart-b3a3ce92-b044-4aa3-9265-1c0a1abae787
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3698801883 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_macro_errs.3698801883
Directory /workspace/42.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/42.otp_ctrl_parallel_key_req.3121036410
Short name T107
Test name
Test status
Simulation time 3557718038 ps
CPU time 33.57 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 249200 kb
Host smart-984528d7-f246-48cc-9c3e-c46f2345b9ae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3121036410 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_key_req.3121036410
Directory /workspace/42.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/42.otp_ctrl_parallel_lc_esc.1343227455
Short name T1095
Test name
Test status
Simulation time 1945002447 ps
CPU time 6.5 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:17:41 PM PDT 24
Peak memory 242208 kb
Host smart-d60c23e9-cdb9-4a59-b76e-4e25ea80794e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1343227455 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_esc.1343227455
Directory /workspace/42.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/42.otp_ctrl_parallel_lc_req.2835036831
Short name T790
Test name
Test status
Simulation time 387406393 ps
CPU time 11.05 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:17:47 PM PDT 24
Peak memory 242272 kb
Host smart-e6e942fd-e0b0-41ad-b09f-e861a63fc86f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2835036831 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_req.2835036831
Directory /workspace/42.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/42.otp_ctrl_regwen.4074987743
Short name T1134
Test name
Test status
Simulation time 159264473 ps
CPU time 5.85 seconds
Started Aug 19 06:17:34 PM PDT 24
Finished Aug 19 06:17:40 PM PDT 24
Peak memory 242488 kb
Host smart-693211b4-dcb0-4880-aab9-ef3ba51851c3
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4074987743 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_regwen.4074987743
Directory /workspace/42.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/42.otp_ctrl_smoke.912973737
Short name T474
Test name
Test status
Simulation time 2804796977 ps
CPU time 20.25 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:17:56 PM PDT 24
Peak memory 242552 kb
Host smart-8b1f3702-e52e-4f91-bfbe-4898dc49a304
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=912973737 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_smoke.912973737
Directory /workspace/42.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/42.otp_ctrl_stress_all.4179527411
Short name T682
Test name
Test status
Simulation time 1711434193 ps
CPU time 22.93 seconds
Started Aug 19 06:17:38 PM PDT 24
Finished Aug 19 06:18:01 PM PDT 24
Peak memory 242160 kb
Host smart-1ee8e533-fb3d-4238-bd44-ac315f4e7f33
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4179527411 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all
.4179527411
Directory /workspace/42.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/42.otp_ctrl_test_access.2653057363
Short name T517
Test name
Test status
Simulation time 9702785029 ps
CPU time 22.04 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:17:59 PM PDT 24
Peak memory 242356 kb
Host smart-5e4b6500-c9f4-442a-854f-2b1e048e5894
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2653057363 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_test_access.2653057363
Directory /workspace/42.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/43.otp_ctrl_alert_test.2219858481
Short name T236
Test name
Test status
Simulation time 58937083 ps
CPU time 1.72 seconds
Started Aug 19 06:17:34 PM PDT 24
Finished Aug 19 06:17:36 PM PDT 24
Peak memory 240652 kb
Host smart-ef5b1a59-6678-4a35-b5ed-c78af652088d
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2219858481 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_alert_test.2219858481
Directory /workspace/43.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/43.otp_ctrl_check_fail.3257203033
Short name T967
Test name
Test status
Simulation time 1050399631 ps
CPU time 10.89 seconds
Started Aug 19 06:17:38 PM PDT 24
Finished Aug 19 06:17:49 PM PDT 24
Peak memory 242636 kb
Host smart-461ab46b-1a32-4975-8f1f-3fe514f8f9f7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3257203033 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_check_fail.3257203033
Directory /workspace/43.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/43.otp_ctrl_dai_errs.1802108460
Short name T791
Test name
Test status
Simulation time 26102402755 ps
CPU time 62.53 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:18:38 PM PDT 24
Peak memory 257648 kb
Host smart-f9edc75c-8c2d-4cdc-9c21-405a40f754e3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1802108460 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_errs.1802108460
Directory /workspace/43.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/43.otp_ctrl_dai_lock.2233861984
Short name T448
Test name
Test status
Simulation time 446935954 ps
CPU time 10.67 seconds
Started Aug 19 06:17:39 PM PDT 24
Finished Aug 19 06:17:50 PM PDT 24
Peak memory 242720 kb
Host smart-af5ef75e-0c05-4a10-9c00-4bf039c8bbe8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2233861984 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_lock.2233861984
Directory /workspace/43.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/43.otp_ctrl_init_fail.1705066438
Short name T226
Test name
Test status
Simulation time 391835139 ps
CPU time 3.66 seconds
Started Aug 19 06:17:34 PM PDT 24
Finished Aug 19 06:17:38 PM PDT 24
Peak memory 242592 kb
Host smart-39208b35-91d4-4cd6-8dbd-7f37cf9ce4aa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1705066438 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_init_fail.1705066438
Directory /workspace/43.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/43.otp_ctrl_macro_errs.1847841157
Short name T257
Test name
Test status
Simulation time 10634012388 ps
CPU time 28.96 seconds
Started Aug 19 06:17:39 PM PDT 24
Finished Aug 19 06:18:08 PM PDT 24
Peak memory 248276 kb
Host smart-dfe6446a-93b3-47e4-b3b5-7c1c8eee6978
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1847841157 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_macro_errs.1847841157
Directory /workspace/43.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/43.otp_ctrl_parallel_key_req.2058083860
Short name T1076
Test name
Test status
Simulation time 1282034309 ps
CPU time 14.21 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:17:50 PM PDT 24
Peak memory 242400 kb
Host smart-1e7d3524-524c-41bd-8164-4d502f4c336e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2058083860 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_key_req.2058083860
Directory /workspace/43.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/43.otp_ctrl_parallel_lc_esc.2656820673
Short name T698
Test name
Test status
Simulation time 174582472 ps
CPU time 8.14 seconds
Started Aug 19 06:17:33 PM PDT 24
Finished Aug 19 06:17:41 PM PDT 24
Peak memory 242308 kb
Host smart-c00f70a9-c824-4831-881d-bf486366914f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2656820673 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_esc.2656820673
Directory /workspace/43.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/43.otp_ctrl_parallel_lc_req.2912677680
Short name T460
Test name
Test status
Simulation time 10975077728 ps
CPU time 27.99 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:18:03 PM PDT 24
Peak memory 242400 kb
Host smart-79899e97-bc20-4428-ab5f-35ae488d7686
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2912677680 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_req.2912677680
Directory /workspace/43.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/43.otp_ctrl_regwen.2104674278
Short name T325
Test name
Test status
Simulation time 239234538 ps
CPU time 3.3 seconds
Started Aug 19 06:17:37 PM PDT 24
Finished Aug 19 06:17:40 PM PDT 24
Peak memory 242144 kb
Host smart-5f7d32e4-b769-414f-97c0-663201367060
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2104674278 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_regwen.2104674278
Directory /workspace/43.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/43.otp_ctrl_smoke.257474550
Short name T605
Test name
Test status
Simulation time 529638275 ps
CPU time 4.67 seconds
Started Aug 19 06:17:38 PM PDT 24
Finished Aug 19 06:17:43 PM PDT 24
Peak memory 242604 kb
Host smart-33198d3e-454f-4a81-9e7c-e355a2a3fb8e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=257474550 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_smoke.257474550
Directory /workspace/43.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/43.otp_ctrl_stress_all.3374586264
Short name T398
Test name
Test status
Simulation time 27477257739 ps
CPU time 141.78 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:19:58 PM PDT 24
Peak memory 250336 kb
Host smart-7470c786-9b26-41d0-86f7-d1ae100fc564
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3374586264 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_stress_all
.3374586264
Directory /workspace/43.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/43.otp_ctrl_test_access.2074887642
Short name T590
Test name
Test status
Simulation time 324248664 ps
CPU time 5.61 seconds
Started Aug 19 06:17:34 PM PDT 24
Finished Aug 19 06:17:40 PM PDT 24
Peak memory 242352 kb
Host smart-bf1579c9-5dbe-4e2f-aa68-d218ff06c7ca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2074887642 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_test_access.2074887642
Directory /workspace/43.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/44.otp_ctrl_alert_test.3080379819
Short name T945
Test name
Test status
Simulation time 885265961 ps
CPU time 4.41 seconds
Started Aug 19 06:17:47 PM PDT 24
Finished Aug 19 06:17:51 PM PDT 24
Peak memory 241008 kb
Host smart-6549dcdf-be41-4439-a0f2-ca6feb7fed0f
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3080379819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_alert_test.3080379819
Directory /workspace/44.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/44.otp_ctrl_check_fail.1122846843
Short name T872
Test name
Test status
Simulation time 647479824 ps
CPU time 14.17 seconds
Started Aug 19 06:17:35 PM PDT 24
Finished Aug 19 06:17:49 PM PDT 24
Peak memory 242712 kb
Host smart-383ade52-0d88-4d57-990b-b90915b67189
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1122846843 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_check_fail.1122846843
Directory /workspace/44.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/44.otp_ctrl_dai_errs.4058112683
Short name T1040
Test name
Test status
Simulation time 10303944007 ps
CPU time 26.49 seconds
Started Aug 19 06:17:36 PM PDT 24
Finished Aug 19 06:18:03 PM PDT 24
Peak memory 242376 kb
Host smart-9acff788-a692-4bea-8384-b2cec6088d5a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4058112683 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_errs.4058112683
Directory /workspace/44.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/44.otp_ctrl_dai_lock.704300116
Short name T458
Test name
Test status
Simulation time 610792463 ps
CPU time 8.53 seconds
Started Aug 19 06:17:38 PM PDT 24
Finished Aug 19 06:17:47 PM PDT 24
Peak memory 242404 kb
Host smart-065d23e8-9d48-41d0-8de9-39081f002c8c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=704300116 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_lock.704300116
Directory /workspace/44.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/44.otp_ctrl_init_fail.2586519804
Short name T977
Test name
Test status
Simulation time 531108117 ps
CPU time 4.4 seconds
Started Aug 19 06:17:37 PM PDT 24
Finished Aug 19 06:17:42 PM PDT 24
Peak memory 242300 kb
Host smart-53f8e6f4-68ca-4118-b96d-235295ba25a9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2586519804 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_init_fail.2586519804
Directory /workspace/44.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/44.otp_ctrl_macro_errs.3860655020
Short name T969
Test name
Test status
Simulation time 981383530 ps
CPU time 22.42 seconds
Started Aug 19 06:17:51 PM PDT 24
Finished Aug 19 06:18:13 PM PDT 24
Peak memory 245260 kb
Host smart-5b1f0075-3fde-4917-9c7c-c95be0a65d79
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3860655020 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_macro_errs.3860655020
Directory /workspace/44.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/44.otp_ctrl_parallel_key_req.3461961715
Short name T370
Test name
Test status
Simulation time 731870079 ps
CPU time 28.67 seconds
Started Aug 19 06:17:52 PM PDT 24
Finished Aug 19 06:18:21 PM PDT 24
Peak memory 242616 kb
Host smart-d795a1ff-bf60-4950-a9c5-1cc08a805df6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3461961715 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_key_req.3461961715
Directory /workspace/44.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/44.otp_ctrl_parallel_lc_esc.3991123819
Short name T359
Test name
Test status
Simulation time 173936632 ps
CPU time 5.15 seconds
Started Aug 19 06:17:37 PM PDT 24
Finished Aug 19 06:17:42 PM PDT 24
Peak memory 242700 kb
Host smart-33da951c-6726-4b9f-bda0-c2033bd5110c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3991123819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_esc.3991123819
Directory /workspace/44.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/44.otp_ctrl_parallel_lc_req.1449975997
Short name T596
Test name
Test status
Simulation time 4562661045 ps
CPU time 13.44 seconds
Started Aug 19 06:17:39 PM PDT 24
Finished Aug 19 06:17:52 PM PDT 24
Peak memory 242880 kb
Host smart-004de735-573b-47ee-b8a9-6b72eecbe5ca
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1449975997 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_req.1449975997
Directory /workspace/44.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/44.otp_ctrl_regwen.1287054265
Short name T932
Test name
Test status
Simulation time 4162392950 ps
CPU time 11.75 seconds
Started Aug 19 06:17:48 PM PDT 24
Finished Aug 19 06:18:00 PM PDT 24
Peak memory 242804 kb
Host smart-cf8afce4-a286-4291-a0cc-195f6f8de50f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1287054265 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_regwen.1287054265
Directory /workspace/44.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/44.otp_ctrl_smoke.1385894820
Short name T405
Test name
Test status
Simulation time 629832312 ps
CPU time 7.26 seconds
Started Aug 19 06:17:34 PM PDT 24
Finished Aug 19 06:17:41 PM PDT 24
Peak memory 249052 kb
Host smart-e31a4af5-1aed-40e2-b6bb-8870654c2f30
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1385894820 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_smoke.1385894820
Directory /workspace/44.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/44.otp_ctrl_stress_all.2778237488
Short name T400
Test name
Test status
Simulation time 87484518474 ps
CPU time 221.83 seconds
Started Aug 19 06:17:51 PM PDT 24
Finished Aug 19 06:21:33 PM PDT 24
Peak memory 273796 kb
Host smart-6922c9df-393f-4602-90cd-5335c14abc26
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2778237488 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all
.2778237488
Directory /workspace/44.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/44.otp_ctrl_stress_all_with_rand_reset.2559662364
Short name T379
Test name
Test status
Simulation time 3285257712 ps
CPU time 101.21 seconds
Started Aug 19 06:17:51 PM PDT 24
Finished Aug 19 06:19:32 PM PDT 24
Peak memory 249364 kb
Host smart-d4f5d058-5eff-42ef-a5f4-fd0e0d33b0b6
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2559662364 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all_with_rand_reset.2559662364
Directory /workspace/44.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/44.otp_ctrl_test_access.4119834030
Short name T368
Test name
Test status
Simulation time 7638308977 ps
CPU time 28.06 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:19 PM PDT 24
Peak memory 243712 kb
Host smart-8ee95054-f294-4ec1-9586-a016f28cb4aa
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4119834030 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_test_access.4119834030
Directory /workspace/44.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/45.otp_ctrl_alert_test.1181339333
Short name T722
Test name
Test status
Simulation time 103205830 ps
CPU time 1.78 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:17:52 PM PDT 24
Peak memory 240932 kb
Host smart-bd6b333d-acb7-4fea-a1c1-d997bfb0285f
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1181339333 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_alert_test.1181339333
Directory /workspace/45.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/45.otp_ctrl_check_fail.4055880676
Short name T77
Test name
Test status
Simulation time 6969246255 ps
CPU time 15.3 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:05 PM PDT 24
Peak memory 244252 kb
Host smart-c585c362-cce5-4eb6-a835-c383e8df397f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4055880676 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_check_fail.4055880676
Directory /workspace/45.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/45.otp_ctrl_dai_errs.2980996832
Short name T659
Test name
Test status
Simulation time 1900751527 ps
CPU time 32.1 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:22 PM PDT 24
Peak memory 246992 kb
Host smart-20ab246c-5e3d-4265-934b-7c8ef00a4a2f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2980996832 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_errs.2980996832
Directory /workspace/45.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/45.otp_ctrl_dai_lock.4229300311
Short name T189
Test name
Test status
Simulation time 6361142747 ps
CPU time 13.69 seconds
Started Aug 19 06:17:48 PM PDT 24
Finished Aug 19 06:18:02 PM PDT 24
Peak memory 243368 kb
Host smart-f02d37da-3f0d-466a-924b-dd531210968f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4229300311 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_lock.4229300311
Directory /workspace/45.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/45.otp_ctrl_init_fail.2259104500
Short name T497
Test name
Test status
Simulation time 419182109 ps
CPU time 4.26 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:17:54 PM PDT 24
Peak memory 242592 kb
Host smart-bf0edcd4-f486-48f4-8d76-30f09827a583
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2259104500 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_init_fail.2259104500
Directory /workspace/45.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/45.otp_ctrl_macro_errs.1297208948
Short name T165
Test name
Test status
Simulation time 6224717856 ps
CPU time 36.66 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:27 PM PDT 24
Peak memory 259388 kb
Host smart-8a166886-45f9-47c6-a4d1-376bc6d2b171
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1297208948 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_macro_errs.1297208948
Directory /workspace/45.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/45.otp_ctrl_parallel_key_req.4140273292
Short name T1034
Test name
Test status
Simulation time 1030793610 ps
CPU time 19.66 seconds
Started Aug 19 06:17:49 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 242880 kb
Host smart-0ad10136-41a9-4213-be97-3c1bbb4ac4a8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4140273292 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_key_req.4140273292
Directory /workspace/45.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/45.otp_ctrl_parallel_lc_esc.3243051668
Short name T1146
Test name
Test status
Simulation time 1899348672 ps
CPU time 8.75 seconds
Started Aug 19 06:17:48 PM PDT 24
Finished Aug 19 06:17:57 PM PDT 24
Peak memory 242272 kb
Host smart-057acfa7-b7c6-4946-93d8-5651109d7e61
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3243051668 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_esc.3243051668
Directory /workspace/45.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/45.otp_ctrl_parallel_lc_req.3427385149
Short name T913
Test name
Test status
Simulation time 598084791 ps
CPU time 10.06 seconds
Started Aug 19 06:17:49 PM PDT 24
Finished Aug 19 06:17:59 PM PDT 24
Peak memory 249000 kb
Host smart-13c84fcc-e0bd-4b66-82f8-cef84fe3f916
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3427385149 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_req.3427385149
Directory /workspace/45.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/45.otp_ctrl_regwen.66136424
Short name T689
Test name
Test status
Simulation time 2120166630 ps
CPU time 7.62 seconds
Started Aug 19 06:17:53 PM PDT 24
Finished Aug 19 06:18:00 PM PDT 24
Peak memory 242724 kb
Host smart-fbbbfabe-94f3-4314-94e7-d2bc0542392e
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=66136424 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=1
-cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_regwen.66136424
Directory /workspace/45.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/45.otp_ctrl_smoke.782934378
Short name T1017
Test name
Test status
Simulation time 7208831379 ps
CPU time 11.61 seconds
Started Aug 19 06:17:48 PM PDT 24
Finished Aug 19 06:18:00 PM PDT 24
Peak memory 243296 kb
Host smart-ac051a2a-63e2-4121-8626-b6579319ce1c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=782934378 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_smoke.782934378
Directory /workspace/45.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/45.otp_ctrl_test_access.2301738915
Short name T733
Test name
Test status
Simulation time 306267596 ps
CPU time 6.78 seconds
Started Aug 19 06:17:47 PM PDT 24
Finished Aug 19 06:17:54 PM PDT 24
Peak memory 242772 kb
Host smart-20a259b0-eb06-452d-baee-4a703d883042
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2301738915 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_test_access.2301738915
Directory /workspace/45.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/46.otp_ctrl_alert_test.3736787318
Short name T799
Test name
Test status
Simulation time 106620529 ps
CPU time 1.96 seconds
Started Aug 19 06:17:52 PM PDT 24
Finished Aug 19 06:17:54 PM PDT 24
Peak memory 240540 kb
Host smart-8fb32c51-4d66-4a50-9ecf-220bc1970fbf
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3736787318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_alert_test.3736787318
Directory /workspace/46.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/46.otp_ctrl_check_fail.3624457208
Short name T773
Test name
Test status
Simulation time 745631723 ps
CPU time 11.45 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:02 PM PDT 24
Peak memory 243300 kb
Host smart-e58b3231-b243-4c60-9d8c-b8bdfa514bf2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3624457208 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_check_fail.3624457208
Directory /workspace/46.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/46.otp_ctrl_dai_errs.2554346674
Short name T1130
Test name
Test status
Simulation time 741200436 ps
CPU time 22.04 seconds
Started Aug 19 06:17:47 PM PDT 24
Finished Aug 19 06:18:10 PM PDT 24
Peak memory 242560 kb
Host smart-a58a1fbf-28db-4046-9a48-a1c8aa5827fd
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2554346674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_errs.2554346674
Directory /workspace/46.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/46.otp_ctrl_dai_lock.142575862
Short name T32
Test name
Test status
Simulation time 817367924 ps
CPU time 8.49 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:17:59 PM PDT 24
Peak memory 242424 kb
Host smart-299a1e91-68b8-494e-befd-1309cfd61584
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=142575862 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_lock.142575862
Directory /workspace/46.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/46.otp_ctrl_init_fail.4039296149
Short name T173
Test name
Test status
Simulation time 136407434 ps
CPU time 3.95 seconds
Started Aug 19 06:17:47 PM PDT 24
Finished Aug 19 06:17:51 PM PDT 24
Peak memory 242644 kb
Host smart-c2df3ace-ab7c-4f59-98d5-de06115d1a18
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4039296149 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_init_fail.4039296149
Directory /workspace/46.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/46.otp_ctrl_macro_errs.3175583818
Short name T752
Test name
Test status
Simulation time 18518110358 ps
CPU time 43.29 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:33 PM PDT 24
Peak memory 244872 kb
Host smart-2b65f3d9-1eb6-47de-af43-1c03a34cf56b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3175583818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_macro_errs.3175583818
Directory /workspace/46.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/46.otp_ctrl_parallel_key_req.1709469919
Short name T637
Test name
Test status
Simulation time 1464135125 ps
CPU time 24.55 seconds
Started Aug 19 06:17:51 PM PDT 24
Finished Aug 19 06:18:15 PM PDT 24
Peak memory 242892 kb
Host smart-f230604d-f7d1-4fc9-8b92-d4047eab1239
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1709469919 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_key_req.1709469919
Directory /workspace/46.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/46.otp_ctrl_parallel_lc_esc.261607340
Short name T865
Test name
Test status
Simulation time 128954313 ps
CPU time 6.26 seconds
Started Aug 19 06:17:49 PM PDT 24
Finished Aug 19 06:17:55 PM PDT 24
Peak memory 242428 kb
Host smart-cf1c83ff-e73a-441e-8b3b-6bce90a6cd0c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=261607340 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_esc.261607340
Directory /workspace/46.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/46.otp_ctrl_parallel_lc_req.1226640542
Short name T1111
Test name
Test status
Simulation time 3561298545 ps
CPU time 9.16 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:00 PM PDT 24
Peak memory 242612 kb
Host smart-c1bf9fb1-c399-44bd-bc4e-57c0b2e2461b
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1226640542 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_req.1226640542
Directory /workspace/46.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/46.otp_ctrl_regwen.4110008690
Short name T476
Test name
Test status
Simulation time 430071464 ps
CPU time 4.43 seconds
Started Aug 19 06:17:48 PM PDT 24
Finished Aug 19 06:17:53 PM PDT 24
Peak memory 242332 kb
Host smart-572cee06-6032-4c0a-9d88-83f55a55f53f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4110008690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_regwen.4110008690
Directory /workspace/46.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/46.otp_ctrl_smoke.1033027455
Short name T481
Test name
Test status
Simulation time 3392104801 ps
CPU time 10.03 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:00 PM PDT 24
Peak memory 242524 kb
Host smart-aed8a382-aa0a-4e77-9f02-4c8667df2904
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1033027455 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_smoke.1033027455
Directory /workspace/46.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/46.otp_ctrl_stress_all.3462424442
Short name T1106
Test name
Test status
Simulation time 7446392488 ps
CPU time 56.23 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:46 PM PDT 24
Peak memory 249084 kb
Host smart-8e80fbcc-b984-48e4-be02-d0ba3b30dbe4
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3462424442 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all
.3462424442
Directory /workspace/46.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/46.otp_ctrl_test_access.1112083640
Short name T800
Test name
Test status
Simulation time 349831366 ps
CPU time 8.19 seconds
Started Aug 19 06:17:47 PM PDT 24
Finished Aug 19 06:17:55 PM PDT 24
Peak memory 242528 kb
Host smart-c0211f64-76ed-4f72-bbe7-5ca98a62ee0a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1112083640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_test_access.1112083640
Directory /workspace/46.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/47.otp_ctrl_alert_test.2500320899
Short name T829
Test name
Test status
Simulation time 152360447 ps
CPU time 1.66 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:17:52 PM PDT 24
Peak memory 240660 kb
Host smart-3d7448d9-ea80-4987-8e12-2ddc4d94bfcf
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2500320899 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_alert_test.2500320899
Directory /workspace/47.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/47.otp_ctrl_check_fail.1366324281
Short name T1153
Test name
Test status
Simulation time 784768491 ps
CPU time 27.79 seconds
Started Aug 19 06:17:48 PM PDT 24
Finished Aug 19 06:18:16 PM PDT 24
Peak memory 243136 kb
Host smart-038d1c6d-615c-40ca-b96f-322c0b9e5a01
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1366324281 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_check_fail.1366324281
Directory /workspace/47.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/47.otp_ctrl_dai_errs.681142021
Short name T899
Test name
Test status
Simulation time 9724327122 ps
CPU time 29.24 seconds
Started Aug 19 06:17:51 PM PDT 24
Finished Aug 19 06:18:20 PM PDT 24
Peak memory 242392 kb
Host smart-17e52c26-af63-4dea-9d98-cdee52d15730
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=681142021 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_errs.681142021
Directory /workspace/47.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/47.otp_ctrl_dai_lock.2650616942
Short name T106
Test name
Test status
Simulation time 2402384815 ps
CPU time 27.21 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:17 PM PDT 24
Peak memory 242916 kb
Host smart-4394f9ad-b0f4-4f2e-840a-aecc8b59126d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2650616942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_lock.2650616942
Directory /workspace/47.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/47.otp_ctrl_init_fail.3360591375
Short name T785
Test name
Test status
Simulation time 107629060 ps
CPU time 3.4 seconds
Started Aug 19 06:17:49 PM PDT 24
Finished Aug 19 06:17:52 PM PDT 24
Peak memory 242508 kb
Host smart-56dac0e4-642f-4e58-afb8-a449b1c7f3e1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3360591375 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_init_fail.3360591375
Directory /workspace/47.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/47.otp_ctrl_macro_errs.684728907
Short name T997
Test name
Test status
Simulation time 1945186268 ps
CPU time 22.12 seconds
Started Aug 19 06:17:48 PM PDT 24
Finished Aug 19 06:18:10 PM PDT 24
Peak memory 248336 kb
Host smart-e206c34b-50a6-4570-9c87-310b2108329d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=684728907 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_macro_errs.684728907
Directory /workspace/47.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/47.otp_ctrl_parallel_key_req.1026487556
Short name T886
Test name
Test status
Simulation time 423407840 ps
CPU time 7.73 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:17:58 PM PDT 24
Peak memory 242552 kb
Host smart-499ec2d2-8ce8-48da-8eb2-4e5048049ecf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1026487556 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_key_req.1026487556
Directory /workspace/47.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/47.otp_ctrl_parallel_lc_esc.818630567
Short name T579
Test name
Test status
Simulation time 903034013 ps
CPU time 29.32 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:19 PM PDT 24
Peak memory 242268 kb
Host smart-0704441a-e761-4db4-bca3-9214c3eba0a4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=818630567 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_esc.818630567
Directory /workspace/47.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/47.otp_ctrl_parallel_lc_req.1585727025
Short name T415
Test name
Test status
Simulation time 844509387 ps
CPU time 12.89 seconds
Started Aug 19 06:17:51 PM PDT 24
Finished Aug 19 06:18:04 PM PDT 24
Peak memory 242252 kb
Host smart-f9e145e8-aad1-4b8b-8ec7-82f4de45464f
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1585727025 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_req.1585727025
Directory /workspace/47.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/47.otp_ctrl_regwen.2392966184
Short name T354
Test name
Test status
Simulation time 117233030 ps
CPU time 4.88 seconds
Started Aug 19 06:17:49 PM PDT 24
Finished Aug 19 06:17:54 PM PDT 24
Peak memory 242376 kb
Host smart-fec56c96-021e-40d0-898d-4d0e78df055c
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2392966184 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_regwen.2392966184
Directory /workspace/47.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/47.otp_ctrl_smoke.240362689
Short name T447
Test name
Test status
Simulation time 919999736 ps
CPU time 11.45 seconds
Started Aug 19 06:17:48 PM PDT 24
Finished Aug 19 06:17:59 PM PDT 24
Peak memory 242760 kb
Host smart-5ac6aea7-1b76-47f7-8dd5-f940e0afb574
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=240362689 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+
fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_smoke.240362689
Directory /workspace/47.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/47.otp_ctrl_stress_all.1463017893
Short name T874
Test name
Test status
Simulation time 21281957104 ps
CPU time 184.73 seconds
Started Aug 19 06:17:47 PM PDT 24
Finished Aug 19 06:20:52 PM PDT 24
Peak memory 249092 kb
Host smart-4ab0b59d-e25d-4047-a35f-aa1bf90a4a1d
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1463017893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all
.1463017893
Directory /workspace/47.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/47.otp_ctrl_test_access.2909708568
Short name T888
Test name
Test status
Simulation time 5181423235 ps
CPU time 15.14 seconds
Started Aug 19 06:17:49 PM PDT 24
Finished Aug 19 06:18:04 PM PDT 24
Peak memory 242492 kb
Host smart-f15118f9-2270-4509-8d8b-16ee1ba294c5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2909708568 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_test_access.2909708568
Directory /workspace/47.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/48.otp_ctrl_alert_test.2522051131
Short name T793
Test name
Test status
Simulation time 124625017 ps
CPU time 1.55 seconds
Started Aug 19 06:17:53 PM PDT 24
Finished Aug 19 06:17:54 PM PDT 24
Peak memory 240552 kb
Host smart-efd1f3b6-9a73-4f4e-b44d-f9bc92b55eec
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2522051131 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_alert_test.2522051131
Directory /workspace/48.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/48.otp_ctrl_check_fail.3020641505
Short name T834
Test name
Test status
Simulation time 602877136 ps
CPU time 6.89 seconds
Started Aug 19 06:17:47 PM PDT 24
Finished Aug 19 06:17:54 PM PDT 24
Peak memory 242236 kb
Host smart-c32c8d9a-3f65-4a05-ba92-e142e7110433
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3020641505 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_check_fail.3020641505
Directory /workspace/48.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/48.otp_ctrl_dai_errs.1955242705
Short name T5
Test name
Test status
Simulation time 323238203 ps
CPU time 16.58 seconds
Started Aug 19 06:17:52 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 242724 kb
Host smart-c2846ed0-39e8-47d2-b26f-70f72c1e9ba5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1955242705 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_errs.1955242705
Directory /workspace/48.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/48.otp_ctrl_dai_lock.3243945494
Short name T832
Test name
Test status
Simulation time 849330372 ps
CPU time 27.78 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:18 PM PDT 24
Peak memory 243444 kb
Host smart-512d8420-6d30-474e-8668-a1a362a5e29e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3243945494 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_lock.3243945494
Directory /workspace/48.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/48.otp_ctrl_init_fail.598977049
Short name T552
Test name
Test status
Simulation time 2166235025 ps
CPU time 7.45 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:17:58 PM PDT 24
Peak memory 242560 kb
Host smart-da98c7cb-d8b9-40bc-97f5-98a09d5fbe22
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=598977049 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_init_fail.598977049
Directory /workspace/48.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/48.otp_ctrl_macro_errs.2615987851
Short name T816
Test name
Test status
Simulation time 1527250684 ps
CPU time 30.24 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:18:20 PM PDT 24
Peak memory 243100 kb
Host smart-012085d9-0c67-4297-8de7-1442dc166db6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2615987851 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_macro_errs.2615987851
Directory /workspace/48.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/48.otp_ctrl_parallel_key_req.3937508775
Short name T812
Test name
Test status
Simulation time 1881233678 ps
CPU time 19.91 seconds
Started Aug 19 06:17:49 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 242596 kb
Host smart-fd3aa765-725f-452b-be45-3159cd295935
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3937508775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_key_req.3937508775
Directory /workspace/48.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/48.otp_ctrl_parallel_lc_esc.2570157375
Short name T942
Test name
Test status
Simulation time 398927153 ps
CPU time 6.92 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:17:57 PM PDT 24
Peak memory 242500 kb
Host smart-1b428f5f-5b88-42b6-aa33-30fa69016660
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2570157375 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_esc.2570157375
Directory /workspace/48.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/48.otp_ctrl_parallel_lc_req.4090331817
Short name T1119
Test name
Test status
Simulation time 321255079 ps
CPU time 6.82 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:17:57 PM PDT 24
Peak memory 242632 kb
Host smart-de91482f-0142-4224-b1bf-04aa07df5bb3
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=4090331817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_req.4090331817
Directory /workspace/48.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/48.otp_ctrl_regwen.3261066067
Short name T714
Test name
Test status
Simulation time 489574977 ps
CPU time 9.76 seconds
Started Aug 19 06:17:51 PM PDT 24
Finished Aug 19 06:18:01 PM PDT 24
Peak memory 242548 kb
Host smart-e532c43b-4610-4333-b6e9-73fe22867fa5
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3261066067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_regwen.3261066067
Directory /workspace/48.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/48.otp_ctrl_smoke.1127577601
Short name T103
Test name
Test status
Simulation time 273701697 ps
CPU time 5.46 seconds
Started Aug 19 06:17:48 PM PDT 24
Finished Aug 19 06:17:54 PM PDT 24
Peak memory 242724 kb
Host smart-50fc8bf2-48fe-4020-8ff8-7d80e48fc909
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1127577601 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_smoke.1127577601
Directory /workspace/48.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/48.otp_ctrl_stress_all.3500253648
Short name T953
Test name
Test status
Simulation time 20023882248 ps
CPU time 134.39 seconds
Started Aug 19 06:17:50 PM PDT 24
Finished Aug 19 06:20:05 PM PDT 24
Peak memory 249064 kb
Host smart-07f040fd-e9e1-4b34-96b8-c13a064417f0
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3500253648 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all
.3500253648
Directory /workspace/48.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/48.otp_ctrl_test_access.3525573319
Short name T991
Test name
Test status
Simulation time 8583209498 ps
CPU time 59.47 seconds
Started Aug 19 06:17:55 PM PDT 24
Finished Aug 19 06:18:55 PM PDT 24
Peak memory 242648 kb
Host smart-f8bd6592-7464-4843-aa5b-469bb28c5231
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3525573319 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_test_access.3525573319
Directory /workspace/48.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/49.otp_ctrl_alert_test.931449463
Short name T824
Test name
Test status
Simulation time 780707044 ps
CPU time 1.82 seconds
Started Aug 19 06:18:04 PM PDT 24
Finished Aug 19 06:18:06 PM PDT 24
Peak memory 240872 kb
Host smart-e9a2fdc6-788f-4e18-8352-207d68d976b6
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=931449463 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_alert_test.931449463
Directory /workspace/49.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/49.otp_ctrl_check_fail.1804224049
Short name T1156
Test name
Test status
Simulation time 323029894 ps
CPU time 6.28 seconds
Started Aug 19 06:18:06 PM PDT 24
Finished Aug 19 06:18:12 PM PDT 24
Peak memory 249064 kb
Host smart-626efa56-0a55-47a8-9b55-d1ead0571e8b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1804224049 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_check_fail.1804224049
Directory /workspace/49.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/49.otp_ctrl_dai_errs.2746125485
Short name T1036
Test name
Test status
Simulation time 707351555 ps
CPU time 11.57 seconds
Started Aug 19 06:18:04 PM PDT 24
Finished Aug 19 06:18:15 PM PDT 24
Peak memory 242412 kb
Host smart-c851f0c6-5404-46d6-b208-a3998f7c8b84
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2746125485 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_errs.2746125485
Directory /workspace/49.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/49.otp_ctrl_dai_lock.4158059595
Short name T1062
Test name
Test status
Simulation time 398025547 ps
CPU time 5.3 seconds
Started Aug 19 06:18:01 PM PDT 24
Finished Aug 19 06:18:06 PM PDT 24
Peak memory 242456 kb
Host smart-6cd3097a-04ff-47cb-944a-b60fe931aa26
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4158059595 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_lock.4158059595
Directory /workspace/49.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/49.otp_ctrl_init_fail.2670816714
Short name T910
Test name
Test status
Simulation time 115707975 ps
CPU time 4.08 seconds
Started Aug 19 06:18:07 PM PDT 24
Finished Aug 19 06:18:11 PM PDT 24
Peak memory 242568 kb
Host smart-ff8b841e-ada0-447e-b7e8-f4220a3c3f91
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2670816714 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_init_fail.2670816714
Directory /workspace/49.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/49.otp_ctrl_macro_errs.3377149397
Short name T957
Test name
Test status
Simulation time 3398974645 ps
CPU time 29.02 seconds
Started Aug 19 06:18:01 PM PDT 24
Finished Aug 19 06:18:30 PM PDT 24
Peak memory 244752 kb
Host smart-28e2d212-8d72-408e-b5d4-61a196d9ca64
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3377149397 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_macro_errs.3377149397
Directory /workspace/49.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/49.otp_ctrl_parallel_key_req.194427075
Short name T424
Test name
Test status
Simulation time 225461472 ps
CPU time 3.08 seconds
Started Aug 19 06:18:05 PM PDT 24
Finished Aug 19 06:18:08 PM PDT 24
Peak memory 242408 kb
Host smart-83881c84-eeff-4066-98b9-bd3708d28fae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=194427075 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_key_req.194427075
Directory /workspace/49.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/49.otp_ctrl_parallel_lc_esc.2424019695
Short name T1081
Test name
Test status
Simulation time 1132047820 ps
CPU time 12.48 seconds
Started Aug 19 06:18:05 PM PDT 24
Finished Aug 19 06:18:18 PM PDT 24
Peak memory 242148 kb
Host smart-623ea1fa-bb0c-49c0-aaff-d29aa5cf6658
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2424019695 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_esc.2424019695
Directory /workspace/49.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/49.otp_ctrl_parallel_lc_req.2259191415
Short name T996
Test name
Test status
Simulation time 787828729 ps
CPU time 20.6 seconds
Started Aug 19 06:18:03 PM PDT 24
Finished Aug 19 06:18:24 PM PDT 24
Peak memory 242532 kb
Host smart-162cd82b-b313-49ef-b03c-1b4127e380de
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2259191415 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_req.2259191415
Directory /workspace/49.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/49.otp_ctrl_regwen.3769704570
Short name T871
Test name
Test status
Simulation time 1268453756 ps
CPU time 11.97 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:18:21 PM PDT 24
Peak memory 242492 kb
Host smart-c14602b6-532e-4a20-a272-372ff03c3e21
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3769704570 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_regwen.3769704570
Directory /workspace/49.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/49.otp_ctrl_smoke.1413560701
Short name T890
Test name
Test status
Simulation time 719096346 ps
CPU time 5.87 seconds
Started Aug 19 06:17:52 PM PDT 24
Finished Aug 19 06:17:58 PM PDT 24
Peak memory 242440 kb
Host smart-db6120a3-3b40-474f-8a7a-2ded331fc045
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1413560701 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_smoke.1413560701
Directory /workspace/49.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/49.otp_ctrl_stress_all.2710018316
Short name T288
Test name
Test status
Simulation time 11443394821 ps
CPU time 172.02 seconds
Started Aug 19 06:18:02 PM PDT 24
Finished Aug 19 06:20:55 PM PDT 24
Peak memory 250592 kb
Host smart-b14148b0-2a80-40ad-ab88-aa375083de37
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2710018316 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all
.2710018316
Directory /workspace/49.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/49.otp_ctrl_stress_all_with_rand_reset.3447745353
Short name T320
Test name
Test status
Simulation time 27928851634 ps
CPU time 107.88 seconds
Started Aug 19 06:18:00 PM PDT 24
Finished Aug 19 06:19:48 PM PDT 24
Peak memory 249296 kb
Host smart-5b50a1ff-e1ed-41df-8f7c-aa53c1f1ca06
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3447745353 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all_with_rand_reset.3447745353
Directory /workspace/49.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/49.otp_ctrl_test_access.3552406979
Short name T690
Test name
Test status
Simulation time 1467950812 ps
CPU time 13.83 seconds
Started Aug 19 06:18:02 PM PDT 24
Finished Aug 19 06:18:16 PM PDT 24
Peak memory 242520 kb
Host smart-80b42343-1d6b-4195-b80b-09be5c908d85
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3552406979 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_test_access.3552406979
Directory /workspace/49.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/5.otp_ctrl_alert_test.3047070424
Short name T614
Test name
Test status
Simulation time 124740333 ps
CPU time 1.92 seconds
Started Aug 19 06:15:48 PM PDT 24
Finished Aug 19 06:15:50 PM PDT 24
Peak memory 240744 kb
Host smart-56c1f174-e9f0-4802-837b-033191046402
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3047070424 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_alert_test.3047070424
Directory /workspace/5.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/5.otp_ctrl_background_chks.4066947372
Short name T188
Test name
Test status
Simulation time 3640502251 ps
CPU time 30.37 seconds
Started Aug 19 06:15:45 PM PDT 24
Finished Aug 19 06:16:15 PM PDT 24
Peak memory 242664 kb
Host smart-a0ad501d-a81f-4194-817f-fdfaf936ad8a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4066947372 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_background_chks.4066947372
Directory /workspace/5.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/5.otp_ctrl_check_fail.157248235
Short name T35
Test name
Test status
Simulation time 12146910350 ps
CPU time 34.36 seconds
Started Aug 19 06:15:47 PM PDT 24
Finished Aug 19 06:16:21 PM PDT 24
Peak memory 244604 kb
Host smart-f60130a8-e2a9-4ce8-b5a2-f5122849aa90
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=157248235 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_check_fail.157248235
Directory /workspace/5.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/5.otp_ctrl_dai_errs.3530874671
Short name T1001
Test name
Test status
Simulation time 1344721001 ps
CPU time 20.94 seconds
Started Aug 19 06:15:46 PM PDT 24
Finished Aug 19 06:16:07 PM PDT 24
Peak memory 242408 kb
Host smart-5056766f-36d0-41c2-be6b-6a4ac6ce8e81
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3530874671 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_errs.3530874671
Directory /workspace/5.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/5.otp_ctrl_dai_lock.2885057666
Short name T391
Test name
Test status
Simulation time 16197621819 ps
CPU time 33.78 seconds
Started Aug 19 06:15:46 PM PDT 24
Finished Aug 19 06:16:20 PM PDT 24
Peak memory 243284 kb
Host smart-be39f326-9ad3-4664-8846-452f36361963
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2885057666 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_lock.2885057666
Directory /workspace/5.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/5.otp_ctrl_init_fail.2902426641
Short name T1100
Test name
Test status
Simulation time 533444113 ps
CPU time 4.55 seconds
Started Aug 19 06:15:46 PM PDT 24
Finished Aug 19 06:15:51 PM PDT 24
Peak memory 242600 kb
Host smart-ade671ac-e301-4af4-ae63-c8fe82e7c2a3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2902426641 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_init_fail.2902426641
Directory /workspace/5.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/5.otp_ctrl_macro_errs.2072041305
Short name T230
Test name
Test status
Simulation time 1967205227 ps
CPU time 23.43 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:16:18 PM PDT 24
Peak memory 242824 kb
Host smart-bf2fda74-dd96-4ed5-a8e4-95b001035399
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2072041305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_macro_errs.2072041305
Directory /workspace/5.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/5.otp_ctrl_parallel_key_req.1624011514
Short name T726
Test name
Test status
Simulation time 1965409863 ps
CPU time 21.42 seconds
Started Aug 19 06:15:48 PM PDT 24
Finished Aug 19 06:16:10 PM PDT 24
Peak memory 242584 kb
Host smart-68453c62-03b4-4fd0-9b8d-235ffad19ad9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1624011514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_key_req.1624011514
Directory /workspace/5.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/5.otp_ctrl_parallel_lc_esc.269491523
Short name T534
Test name
Test status
Simulation time 109549312 ps
CPU time 3.62 seconds
Started Aug 19 06:15:48 PM PDT 24
Finished Aug 19 06:15:52 PM PDT 24
Peak memory 242248 kb
Host smart-2413fa53-35cf-45f0-afb5-4fb6921c6d0d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=269491523 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_esc.269491523
Directory /workspace/5.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/5.otp_ctrl_parallel_lc_req.801591783
Short name T469
Test name
Test status
Simulation time 263799727 ps
CPU time 6.99 seconds
Started Aug 19 06:15:46 PM PDT 24
Finished Aug 19 06:15:54 PM PDT 24
Peak memory 242344 kb
Host smart-9c58ccb7-b665-443f-9f56-b07104b70b36
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=801591783 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_req.801591783
Directory /workspace/5.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/5.otp_ctrl_regwen.1570510077
Short name T1164
Test name
Test status
Simulation time 258630865 ps
CPU time 5.07 seconds
Started Aug 19 06:15:48 PM PDT 24
Finished Aug 19 06:15:53 PM PDT 24
Peak memory 242500 kb
Host smart-c161bec9-8a03-4b9c-bbd8-375774b6d7ec
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1570510077 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_regwen.1570510077
Directory /workspace/5.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/5.otp_ctrl_smoke.3138393268
Short name T759
Test name
Test status
Simulation time 256998888 ps
CPU time 8.15 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:16:03 PM PDT 24
Peak memory 242732 kb
Host smart-ae714407-6d0c-4cca-8e76-d21fd84c78bc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3138393268 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_smoke.3138393268
Directory /workspace/5.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/5.otp_ctrl_stress_all.485228318
Short name T255
Test name
Test status
Simulation time 14425974067 ps
CPU time 123.96 seconds
Started Aug 19 06:15:45 PM PDT 24
Finished Aug 19 06:17:50 PM PDT 24
Peak memory 246656 kb
Host smart-3dc1dd6a-62e8-456b-827d-ac80c59a7fec
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=485228318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all.485228318
Directory /workspace/5.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/5.otp_ctrl_stress_all_with_rand_reset.2310039234
Short name T388
Test name
Test status
Simulation time 7296544156 ps
CPU time 95.3 seconds
Started Aug 19 06:15:52 PM PDT 24
Finished Aug 19 06:17:27 PM PDT 24
Peak memory 249292 kb
Host smart-8283c4e5-7868-42ca-8131-df4e0b2171ae
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2310039234 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all_with_rand_reset.2310039234
Directory /workspace/5.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/5.otp_ctrl_test_access.1679758336
Short name T439
Test name
Test status
Simulation time 7482353608 ps
CPU time 41.03 seconds
Started Aug 19 06:15:45 PM PDT 24
Finished Aug 19 06:16:27 PM PDT 24
Peak memory 243248 kb
Host smart-44d1a364-06ee-4c14-8b88-5d8ab62ee19b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1679758336 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_test_access.1679758336
Directory /workspace/5.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/50.otp_ctrl_init_fail.3805084128
Short name T787
Test name
Test status
Simulation time 536173345 ps
CPU time 5.43 seconds
Started Aug 19 06:18:02 PM PDT 24
Finished Aug 19 06:18:08 PM PDT 24
Peak memory 242536 kb
Host smart-b28d2570-5f94-445b-bebe-dc1f2c988116
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3805084128 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_init_fail.3805084128
Directory /workspace/50.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/50.otp_ctrl_parallel_lc_esc.207463581
Short name T902
Test name
Test status
Simulation time 1064694418 ps
CPU time 8.48 seconds
Started Aug 19 06:18:03 PM PDT 24
Finished Aug 19 06:18:12 PM PDT 24
Peak memory 242260 kb
Host smart-78148093-3d68-4093-9bbf-7f18ee229395
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=207463581 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_parallel_lc_esc.207463581
Directory /workspace/50.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/50.otp_ctrl_stress_all_with_rand_reset.1354815339
Short name T314
Test name
Test status
Simulation time 3622457162 ps
CPU time 111.78 seconds
Started Aug 19 06:18:05 PM PDT 24
Finished Aug 19 06:19:57 PM PDT 24
Peak memory 257520 kb
Host smart-4774f2e4-3948-4ad6-b1b5-33a834061272
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1354815339 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_stress_all_with_rand_reset.1354815339
Directory /workspace/50.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/51.otp_ctrl_init_fail.2290564937
Short name T924
Test name
Test status
Simulation time 1864532678 ps
CPU time 6.94 seconds
Started Aug 19 06:18:04 PM PDT 24
Finished Aug 19 06:18:11 PM PDT 24
Peak memory 242536 kb
Host smart-874c8528-e09b-4be1-96c9-2ea4c095f05a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2290564937 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_init_fail.2290564937
Directory /workspace/51.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/51.otp_ctrl_parallel_lc_esc.847076120
Short name T504
Test name
Test status
Simulation time 2963533284 ps
CPU time 8.68 seconds
Started Aug 19 06:18:05 PM PDT 24
Finished Aug 19 06:18:14 PM PDT 24
Peak memory 242804 kb
Host smart-d4e09680-5566-4230-aaa5-d56395ca1841
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=847076120 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_parallel_lc_esc.847076120
Directory /workspace/51.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/52.otp_ctrl_parallel_lc_esc.2969385963
Short name T952
Test name
Test status
Simulation time 325806706 ps
CPU time 8.17 seconds
Started Aug 19 06:18:04 PM PDT 24
Finished Aug 19 06:18:13 PM PDT 24
Peak memory 242496 kb
Host smart-4784f239-2a39-4d6b-8ab4-6c274b7a99b6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2969385963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_parallel_lc_esc.2969385963
Directory /workspace/52.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/53.otp_ctrl_init_fail.1514913141
Short name T86
Test name
Test status
Simulation time 184556822 ps
CPU time 3.62 seconds
Started Aug 19 06:18:15 PM PDT 24
Finished Aug 19 06:18:18 PM PDT 24
Peak memory 242584 kb
Host smart-ebd2566b-4d7d-4a42-8d9e-738d0b822b7b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1514913141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_init_fail.1514913141
Directory /workspace/53.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/53.otp_ctrl_parallel_lc_esc.2533009638
Short name T152
Test name
Test status
Simulation time 3022080084 ps
CPU time 6.33 seconds
Started Aug 19 06:18:03 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 242784 kb
Host smart-62521acd-9284-462a-9961-6489866f6bfe
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2533009638 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_parallel_lc_esc.2533009638
Directory /workspace/53.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/53.otp_ctrl_stress_all_with_rand_reset.4031246328
Short name T273
Test name
Test status
Simulation time 9066020793 ps
CPU time 101.9 seconds
Started Aug 19 06:18:03 PM PDT 24
Finished Aug 19 06:19:45 PM PDT 24
Peak memory 257652 kb
Host smart-46a0ef59-4a1a-4434-a975-e1603c765350
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4031246328 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_stress_all_with_rand_reset.4031246328
Directory /workspace/53.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/54.otp_ctrl_init_fail.1671039065
Short name T88
Test name
Test status
Simulation time 439405626 ps
CPU time 4.53 seconds
Started Aug 19 06:17:59 PM PDT 24
Finished Aug 19 06:18:04 PM PDT 24
Peak memory 242384 kb
Host smart-38a655f3-3a85-4f0f-9626-cbc1f5c9bbf4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1671039065 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_init_fail.1671039065
Directory /workspace/54.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/54.otp_ctrl_parallel_lc_esc.1784509362
Short name T256
Test name
Test status
Simulation time 1473521991 ps
CPU time 4.94 seconds
Started Aug 19 06:18:06 PM PDT 24
Finished Aug 19 06:18:11 PM PDT 24
Peak memory 242548 kb
Host smart-f7b5a0a9-90e3-4a9f-a684-4eb6c3dc8277
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1784509362 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_parallel_lc_esc.1784509362
Directory /workspace/54.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/54.otp_ctrl_stress_all_with_rand_reset.1029525772
Short name T23
Test name
Test status
Simulation time 12741854829 ps
CPU time 93.6 seconds
Started Aug 19 06:18:01 PM PDT 24
Finished Aug 19 06:19:35 PM PDT 24
Peak memory 257560 kb
Host smart-d55729ef-f854-44f9-82d0-df180f7f4af4
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1029525772 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_stress_all_with_rand_reset.1029525772
Directory /workspace/54.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/55.otp_ctrl_init_fail.368483127
Short name T74
Test name
Test status
Simulation time 331608309 ps
CPU time 3.22 seconds
Started Aug 19 06:18:05 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 242424 kb
Host smart-660b80e8-3870-43c0-80bb-e9bc6c74ec2b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=368483127 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_init_fail.368483127
Directory /workspace/55.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/55.otp_ctrl_parallel_lc_esc.268303297
Short name T573
Test name
Test status
Simulation time 606128695 ps
CPU time 5.8 seconds
Started Aug 19 06:18:01 PM PDT 24
Finished Aug 19 06:18:07 PM PDT 24
Peak memory 242744 kb
Host smart-65b6f629-2569-4945-b6d5-5294b24db12a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=268303297 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_parallel_lc_esc.268303297
Directory /workspace/55.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/55.otp_ctrl_stress_all_with_rand_reset.1714521922
Short name T41
Test name
Test status
Simulation time 74516777775 ps
CPU time 181.77 seconds
Started Aug 19 06:18:04 PM PDT 24
Finished Aug 19 06:21:06 PM PDT 24
Peak memory 261428 kb
Host smart-eb4e4c48-c1c2-4bad-b52d-6b1f90016d58
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1714521922 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_stress_all_with_rand_reset.1714521922
Directory /workspace/55.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/56.otp_ctrl_init_fail.758206184
Short name T1091
Test name
Test status
Simulation time 488925772 ps
CPU time 4.79 seconds
Started Aug 19 06:18:03 PM PDT 24
Finished Aug 19 06:18:08 PM PDT 24
Peak memory 242708 kb
Host smart-d014fc34-8a78-4b0f-94b7-3d597b3391ce
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=758206184 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_init_fail.758206184
Directory /workspace/56.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/56.otp_ctrl_parallel_lc_esc.2124453389
Short name T455
Test name
Test status
Simulation time 1124900596 ps
CPU time 7.83 seconds
Started Aug 19 06:18:00 PM PDT 24
Finished Aug 19 06:18:08 PM PDT 24
Peak memory 242436 kb
Host smart-f41d3379-7eeb-4414-b32f-1d081523539e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2124453389 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_parallel_lc_esc.2124453389
Directory /workspace/56.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/57.otp_ctrl_init_fail.3036187333
Short name T869
Test name
Test status
Simulation time 228962021 ps
CPU time 4.67 seconds
Started Aug 19 06:18:04 PM PDT 24
Finished Aug 19 06:18:08 PM PDT 24
Peak memory 242640 kb
Host smart-38cf1f92-5111-4637-b367-3d4dac4d72cc
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3036187333 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_init_fail.3036187333
Directory /workspace/57.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/57.otp_ctrl_parallel_lc_esc.3547124786
Short name T414
Test name
Test status
Simulation time 62928770 ps
CPU time 2.52 seconds
Started Aug 19 06:18:02 PM PDT 24
Finished Aug 19 06:18:05 PM PDT 24
Peak memory 242204 kb
Host smart-7173a2cc-858f-40c2-9ae6-a76a5b0c2bc1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3547124786 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_parallel_lc_esc.3547124786
Directory /workspace/57.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/57.otp_ctrl_stress_all_with_rand_reset.157466759
Short name T246
Test name
Test status
Simulation time 850015399 ps
CPU time 27.21 seconds
Started Aug 19 06:18:02 PM PDT 24
Finished Aug 19 06:18:29 PM PDT 24
Peak memory 249272 kb
Host smart-04be2139-3550-4ad5-9b4d-0ecd54901cca
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=157466759 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_stress_all_with_rand_reset.157466759
Directory /workspace/57.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/58.otp_ctrl_init_fail.177529912
Short name T1118
Test name
Test status
Simulation time 123821588 ps
CPU time 3.45 seconds
Started Aug 19 06:18:02 PM PDT 24
Finished Aug 19 06:18:06 PM PDT 24
Peak memory 242820 kb
Host smart-8ec50b75-1031-40c4-86df-26d9afedb5b6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=177529912 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_init_fail.177529912
Directory /workspace/58.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/58.otp_ctrl_parallel_lc_esc.3554223612
Short name T509
Test name
Test status
Simulation time 910250091 ps
CPU time 13.77 seconds
Started Aug 19 06:18:06 PM PDT 24
Finished Aug 19 06:18:20 PM PDT 24
Peak memory 242328 kb
Host smart-9a57e254-26aa-4ced-abbc-98cbe3cab976
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3554223612 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_parallel_lc_esc.3554223612
Directory /workspace/58.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/59.otp_ctrl_init_fail.910664908
Short name T1039
Test name
Test status
Simulation time 141996923 ps
CPU time 4.85 seconds
Started Aug 19 06:18:04 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 242652 kb
Host smart-427de354-0ce6-43c8-9ee3-f23df886a39b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=910664908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_init_fail.910664908
Directory /workspace/59.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/59.otp_ctrl_parallel_lc_esc.3232354704
Short name T78
Test name
Test status
Simulation time 305232309 ps
CPU time 8.72 seconds
Started Aug 19 06:18:06 PM PDT 24
Finished Aug 19 06:18:15 PM PDT 24
Peak memory 242212 kb
Host smart-20bc8a01-e86c-4926-8b4b-eace0f1334c7
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3232354704 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_parallel_lc_esc.3232354704
Directory /workspace/59.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/6.otp_ctrl_alert_test.2834617003
Short name T409
Test name
Test status
Simulation time 689758935 ps
CPU time 2.43 seconds
Started Aug 19 06:15:52 PM PDT 24
Finished Aug 19 06:15:54 PM PDT 24
Peak memory 240940 kb
Host smart-7e573b4f-ff5e-4d32-93b0-96ba38bd8360
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2834617003 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_alert_test.2834617003
Directory /workspace/6.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/6.otp_ctrl_background_chks.4001270576
Short name T855
Test name
Test status
Simulation time 812143986 ps
CPU time 7.25 seconds
Started Aug 19 06:15:47 PM PDT 24
Finished Aug 19 06:15:55 PM PDT 24
Peak memory 242616 kb
Host smart-2cbb6cd8-c0f1-4705-a095-3018509ca923
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4001270576 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_background_chks.4001270576
Directory /workspace/6.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/6.otp_ctrl_check_fail.2801583636
Short name T219
Test name
Test status
Simulation time 3003932440 ps
CPU time 18 seconds
Started Aug 19 06:15:46 PM PDT 24
Finished Aug 19 06:16:04 PM PDT 24
Peak memory 242324 kb
Host smart-94a878ef-d80b-421f-8c00-f34eea3b3c6d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2801583636 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_check_fail.2801583636
Directory /workspace/6.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/6.otp_ctrl_dai_errs.3073062477
Short name T330
Test name
Test status
Simulation time 12855122266 ps
CPU time 30.28 seconds
Started Aug 19 06:15:48 PM PDT 24
Finished Aug 19 06:16:18 PM PDT 24
Peak memory 244048 kb
Host smart-5a235e52-d474-46da-a37d-f8d83b0ecf66
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3073062477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_errs.3073062477
Directory /workspace/6.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/6.otp_ctrl_dai_lock.191636979
Short name T651
Test name
Test status
Simulation time 609047230 ps
CPU time 7.51 seconds
Started Aug 19 06:15:46 PM PDT 24
Finished Aug 19 06:15:54 PM PDT 24
Peak memory 242704 kb
Host smart-1cbe6ed0-3e59-4a54-880e-ea916a0553ad
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=191636979 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_lock.191636979
Directory /workspace/6.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/6.otp_ctrl_init_fail.37466839
Short name T1113
Test name
Test status
Simulation time 121093594 ps
CPU time 3.81 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:15:57 PM PDT 24
Peak memory 242584 kb
Host smart-9d8d2af3-4c05-46a4-ac26-b310e2e379c1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=37466839 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_init_fail.37466839
Directory /workspace/6.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/6.otp_ctrl_macro_errs.1223872341
Short name T954
Test name
Test status
Simulation time 5076118789 ps
CPU time 27.42 seconds
Started Aug 19 06:15:45 PM PDT 24
Finished Aug 19 06:16:13 PM PDT 24
Peak memory 249152 kb
Host smart-5fbcc92a-a4c7-4ad7-a4d3-5b6c72882354
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1223872341 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_macro_errs.1223872341
Directory /workspace/6.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/6.otp_ctrl_parallel_key_req.467274181
Short name T394
Test name
Test status
Simulation time 9737205457 ps
CPU time 29.07 seconds
Started Aug 19 06:15:48 PM PDT 24
Finished Aug 19 06:16:17 PM PDT 24
Peak memory 243128 kb
Host smart-ebd2e80a-3eef-432d-840a-edaf5bfb5ff6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=467274181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_key_req.467274181
Directory /workspace/6.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/6.otp_ctrl_parallel_lc_esc.321019143
Short name T985
Test name
Test status
Simulation time 146188810 ps
CPU time 2.43 seconds
Started Aug 19 06:15:45 PM PDT 24
Finished Aug 19 06:15:48 PM PDT 24
Peak memory 242632 kb
Host smart-179f4413-287c-4d07-9e4e-b562ae17fec4
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=321019143 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_esc.321019143
Directory /workspace/6.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/6.otp_ctrl_parallel_lc_req.72079343
Short name T1160
Test name
Test status
Simulation time 802449153 ps
CPU time 11.49 seconds
Started Aug 19 06:15:49 PM PDT 24
Finished Aug 19 06:16:01 PM PDT 24
Peak memory 242808 kb
Host smart-b1defbc1-028e-4768-84a5-1b667716bfd4
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=72079343 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_req.72079343
Directory /workspace/6.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/6.otp_ctrl_regwen.1277494267
Short name T1045
Test name
Test status
Simulation time 214712651 ps
CPU time 4.27 seconds
Started Aug 19 06:15:49 PM PDT 24
Finished Aug 19 06:15:53 PM PDT 24
Peak memory 242636 kb
Host smart-b76957ad-08e4-4fe3-86c8-3ec51bf0dc0d
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1277494267 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_regwen.1277494267
Directory /workspace/6.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/6.otp_ctrl_smoke.1616933115
Short name T549
Test name
Test status
Simulation time 1264174914 ps
CPU time 12.1 seconds
Started Aug 19 06:15:48 PM PDT 24
Finished Aug 19 06:16:01 PM PDT 24
Peak memory 242268 kb
Host smart-6f3b20d8-c70f-43a1-b080-e32bcb221482
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1616933115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_smoke.1616933115
Directory /workspace/6.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/6.otp_ctrl_stress_all.3407039368
Short name T548
Test name
Test status
Simulation time 9938136770 ps
CPU time 17.9 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:16:12 PM PDT 24
Peak memory 243588 kb
Host smart-4bfa1719-aa81-4894-a0c2-52fad2c2aed5
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3407039368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all.
3407039368
Directory /workspace/6.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/6.otp_ctrl_stress_all_with_rand_reset.939166131
Short name T375
Test name
Test status
Simulation time 1654848504 ps
CPU time 80.54 seconds
Started Aug 19 06:15:53 PM PDT 24
Finished Aug 19 06:17:14 PM PDT 24
Peak memory 257408 kb
Host smart-7d83736c-0dd7-4588-a50f-9de9d4957e4a
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=939166131 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all_with_rand_reset.939166131
Directory /workspace/6.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/6.otp_ctrl_test_access.3948348612
Short name T210
Test name
Test status
Simulation time 395265092 ps
CPU time 12.55 seconds
Started Aug 19 06:15:56 PM PDT 24
Finished Aug 19 06:16:08 PM PDT 24
Peak memory 242764 kb
Host smart-aab05758-9e75-456e-b24a-8e78f9028cfb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3948348612 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_test_access.3948348612
Directory /workspace/6.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/60.otp_ctrl_init_fail.2952472755
Short name T29
Test name
Test status
Simulation time 2479866365 ps
CPU time 7.18 seconds
Started Aug 19 06:18:03 PM PDT 24
Finished Aug 19 06:18:10 PM PDT 24
Peak memory 242452 kb
Host smart-cb0af2e6-deb7-412a-8d02-58ba012bd303
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2952472755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_init_fail.2952472755
Directory /workspace/60.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/60.otp_ctrl_parallel_lc_esc.3006149114
Short name T686
Test name
Test status
Simulation time 562901635 ps
CPU time 7.17 seconds
Started Aug 19 06:18:01 PM PDT 24
Finished Aug 19 06:18:08 PM PDT 24
Peak memory 242388 kb
Host smart-7b8b0c9a-e035-4905-b76f-05d594201f8f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3006149114 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_parallel_lc_esc.3006149114
Directory /workspace/60.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/61.otp_ctrl_init_fail.2669784259
Short name T938
Test name
Test status
Simulation time 1558728590 ps
CPU time 5.61 seconds
Started Aug 19 06:18:00 PM PDT 24
Finished Aug 19 06:18:06 PM PDT 24
Peak memory 242316 kb
Host smart-830dd71c-458e-4e33-9ff5-beda770e3295
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2669784259 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_init_fail.2669784259
Directory /workspace/61.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/61.otp_ctrl_parallel_lc_esc.1368249577
Short name T310
Test name
Test status
Simulation time 819584914 ps
CPU time 6.73 seconds
Started Aug 19 06:18:01 PM PDT 24
Finished Aug 19 06:18:07 PM PDT 24
Peak memory 242236 kb
Host smart-f8a2d812-42ba-4446-8070-83ca722558af
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1368249577 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_parallel_lc_esc.1368249577
Directory /workspace/61.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/63.otp_ctrl_init_fail.1114864401
Short name T130
Test name
Test status
Simulation time 423007994 ps
CPU time 3.68 seconds
Started Aug 19 06:18:05 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 242364 kb
Host smart-ba2abbe5-b5e2-414b-a756-e7fade7ca12f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1114864401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_init_fail.1114864401
Directory /workspace/63.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/63.otp_ctrl_parallel_lc_esc.3192879233
Short name T929
Test name
Test status
Simulation time 1879199081 ps
CPU time 15.78 seconds
Started Aug 19 06:18:03 PM PDT 24
Finished Aug 19 06:18:19 PM PDT 24
Peak memory 242332 kb
Host smart-79f925c6-fee5-4790-a9b4-e0e89cfd31b8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3192879233 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_parallel_lc_esc.3192879233
Directory /workspace/63.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/63.otp_ctrl_stress_all_with_rand_reset.1014124008
Short name T68
Test name
Test status
Simulation time 1132877200 ps
CPU time 56.63 seconds
Started Aug 19 06:18:03 PM PDT 24
Finished Aug 19 06:18:59 PM PDT 24
Peak memory 249216 kb
Host smart-1f9b046c-41ad-41c1-ade3-61bfdf91d535
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1014124008 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_stress_all_with_rand_reset.1014124008
Directory /workspace/63.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/64.otp_ctrl_init_fail.1005925523
Short name T586
Test name
Test status
Simulation time 260421239 ps
CPU time 3.75 seconds
Started Aug 19 06:18:06 PM PDT 24
Finished Aug 19 06:18:10 PM PDT 24
Peak memory 242568 kb
Host smart-026a862b-aad0-4981-bf2b-f47ea5cc56de
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1005925523 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_init_fail.1005925523
Directory /workspace/64.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/64.otp_ctrl_stress_all_with_rand_reset.2480401615
Short name T496
Test name
Test status
Simulation time 1338280674 ps
CPU time 37.08 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:18:46 PM PDT 24
Peak memory 249260 kb
Host smart-2a941505-365c-403c-a0e3-c0066f41ca5c
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2480401615 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_stress_all_with_rand_reset.2480401615
Directory /workspace/64.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/65.otp_ctrl_init_fail.3449508113
Short name T921
Test name
Test status
Simulation time 183752501 ps
CPU time 3.77 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:18:13 PM PDT 24
Peak memory 242320 kb
Host smart-c945de63-cd7c-4624-8eda-7bbc3f2570da
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3449508113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_init_fail.3449508113
Directory /workspace/65.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/65.otp_ctrl_parallel_lc_esc.2656705566
Short name T1136
Test name
Test status
Simulation time 442880957 ps
CPU time 6.25 seconds
Started Aug 19 06:18:03 PM PDT 24
Finished Aug 19 06:18:09 PM PDT 24
Peak memory 242136 kb
Host smart-b2542a4b-f296-40c2-9b14-3b565d2cc972
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2656705566 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_parallel_lc_esc.2656705566
Directory /workspace/65.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/65.otp_ctrl_stress_all_with_rand_reset.1940462831
Short name T1117
Test name
Test status
Simulation time 35919281905 ps
CPU time 86.27 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:19:35 PM PDT 24
Peak memory 259616 kb
Host smart-b1811109-6dad-4a62-955f-1f00f6b158bb
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1940462831 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_stress_all_with_rand_reset.1940462831
Directory /workspace/65.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/66.otp_ctrl_init_fail.414030776
Short name T562
Test name
Test status
Simulation time 179591974 ps
CPU time 3.79 seconds
Started Aug 19 06:18:08 PM PDT 24
Finished Aug 19 06:18:12 PM PDT 24
Peak memory 242440 kb
Host smart-e339791e-a92a-4568-b51d-fb68c14a539a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=414030776 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_init_fail.414030776
Directory /workspace/66.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/66.otp_ctrl_parallel_lc_esc.1154035708
Short name T716
Test name
Test status
Simulation time 754573937 ps
CPU time 6.79 seconds
Started Aug 19 06:18:07 PM PDT 24
Finished Aug 19 06:18:14 PM PDT 24
Peak memory 242216 kb
Host smart-631f5e29-5e09-4577-b450-c469638ad227
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1154035708 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_parallel_lc_esc.1154035708
Directory /workspace/66.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/66.otp_ctrl_stress_all_with_rand_reset.224755035
Short name T322
Test name
Test status
Simulation time 12167840646 ps
CPU time 91.27 seconds
Started Aug 19 06:18:11 PM PDT 24
Finished Aug 19 06:19:42 PM PDT 24
Peak memory 257540 kb
Host smart-a87e6cc7-15ed-41dc-a357-518665a3786f
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=224755035 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_stress_all_with_rand_reset.224755035
Directory /workspace/66.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/67.otp_ctrl_init_fail.3300900753
Short name T661
Test name
Test status
Simulation time 126124975 ps
CPU time 3.33 seconds
Started Aug 19 06:18:07 PM PDT 24
Finished Aug 19 06:18:10 PM PDT 24
Peak memory 242752 kb
Host smart-d0390dfe-13b4-484c-a2d0-9f80061e1fb9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3300900753 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_init_fail.3300900753
Directory /workspace/67.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/67.otp_ctrl_parallel_lc_esc.299198155
Short name T101
Test name
Test status
Simulation time 264595583 ps
CPU time 2.48 seconds
Started Aug 19 06:18:08 PM PDT 24
Finished Aug 19 06:18:10 PM PDT 24
Peak memory 242480 kb
Host smart-2d41a8a7-4776-45b1-bd38-68b87aa688e3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=299198155 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_parallel_lc_esc.299198155
Directory /workspace/67.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/67.otp_ctrl_stress_all_with_rand_reset.248458498
Short name T274
Test name
Test status
Simulation time 1876098807 ps
CPU time 83.65 seconds
Started Aug 19 06:18:11 PM PDT 24
Finished Aug 19 06:19:35 PM PDT 24
Peak memory 248924 kb
Host smart-32476530-3940-4b1d-a281-1cc48151011a
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=248458498 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_stress_all_with_rand_reset.248458498
Directory /workspace/67.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/68.otp_ctrl_init_fail.712942097
Short name T970
Test name
Test status
Simulation time 612177435 ps
CPU time 5.04 seconds
Started Aug 19 06:18:11 PM PDT 24
Finished Aug 19 06:18:16 PM PDT 24
Peak memory 242444 kb
Host smart-1ae219aa-37dc-439d-9c3d-2796d9a6b456
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=712942097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_init_fail.712942097
Directory /workspace/68.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/68.otp_ctrl_parallel_lc_esc.2245852510
Short name T1157
Test name
Test status
Simulation time 1866270952 ps
CPU time 22.91 seconds
Started Aug 19 06:18:03 PM PDT 24
Finished Aug 19 06:18:26 PM PDT 24
Peak memory 242604 kb
Host smart-42f350e3-d0c2-47a8-83e5-cf1931981dd5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2245852510 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_parallel_lc_esc.2245852510
Directory /workspace/68.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/69.otp_ctrl_init_fail.1815073401
Short name T754
Test name
Test status
Simulation time 526284449 ps
CPU time 4.08 seconds
Started Aug 19 06:18:11 PM PDT 24
Finished Aug 19 06:18:15 PM PDT 24
Peak memory 242312 kb
Host smart-fa7a548f-4d8d-4f71-acd6-269d9e34d782
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1815073401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_init_fail.1815073401
Directory /workspace/69.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/69.otp_ctrl_parallel_lc_esc.3185103028
Short name T403
Test name
Test status
Simulation time 488578370 ps
CPU time 4.35 seconds
Started Aug 19 06:18:02 PM PDT 24
Finished Aug 19 06:18:06 PM PDT 24
Peak memory 242736 kb
Host smart-b49edd18-6e7d-4090-aae4-d526b3c0a892
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3185103028 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_parallel_lc_esc.3185103028
Directory /workspace/69.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/69.otp_ctrl_stress_all_with_rand_reset.1238892750
Short name T502
Test name
Test status
Simulation time 6355082643 ps
CPU time 70.58 seconds
Started Aug 19 06:18:08 PM PDT 24
Finished Aug 19 06:19:19 PM PDT 24
Peak memory 249244 kb
Host smart-e1eabd37-f652-4a2d-9b58-dc0662e467a8
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1238892750 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_stress_all_with_rand_reset.1238892750
Directory /workspace/69.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/7.otp_ctrl_alert_test.2111809844
Short name T739
Test name
Test status
Simulation time 176134788 ps
CPU time 1.79 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:15:56 PM PDT 24
Peak memory 240872 kb
Host smart-70f6bbfe-66ed-46df-846e-197b7f564012
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2111809844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_alert_test.2111809844
Directory /workspace/7.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/7.otp_ctrl_background_chks.2179057539
Short name T493
Test name
Test status
Simulation time 1223662473 ps
CPU time 28.56 seconds
Started Aug 19 06:15:55 PM PDT 24
Finished Aug 19 06:16:23 PM PDT 24
Peak memory 243000 kb
Host smart-960c610c-fa69-4fdd-962f-e773af56f990
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2179057539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_background_chks.2179057539
Directory /workspace/7.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/7.otp_ctrl_check_fail.728741558
Short name T141
Test name
Test status
Simulation time 3788329819 ps
CPU time 10.18 seconds
Started Aug 19 06:15:57 PM PDT 24
Finished Aug 19 06:16:07 PM PDT 24
Peak memory 245332 kb
Host smart-a9a9bf4a-1279-45b9-817b-e98e758d45ca
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=728741558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_check_fail.728741558
Directory /workspace/7.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/7.otp_ctrl_dai_errs.3541214942
Short name T492
Test name
Test status
Simulation time 384528221 ps
CPU time 11.15 seconds
Started Aug 19 06:15:57 PM PDT 24
Finished Aug 19 06:16:08 PM PDT 24
Peak memory 242724 kb
Host smart-a28a47be-19cd-43aa-ad09-1d4d618c74c8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3541214942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_errs.3541214942
Directory /workspace/7.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/7.otp_ctrl_dai_lock.2005315447
Short name T183
Test name
Test status
Simulation time 1859332152 ps
CPU time 24.17 seconds
Started Aug 19 06:15:57 PM PDT 24
Finished Aug 19 06:16:22 PM PDT 24
Peak memory 242792 kb
Host smart-74e027d1-ca7d-449a-ba07-f7fac9a6c669
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2005315447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_lock.2005315447
Directory /workspace/7.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/7.otp_ctrl_init_fail.2441230603
Short name T769
Test name
Test status
Simulation time 280887208 ps
CPU time 3.68 seconds
Started Aug 19 06:15:56 PM PDT 24
Finished Aug 19 06:16:00 PM PDT 24
Peak memory 242664 kb
Host smart-6d680f19-d12e-4016-b6ba-7f3066eee438
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2441230603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_init_fail.2441230603
Directory /workspace/7.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/7.otp_ctrl_macro_errs.2532033833
Short name T1098
Test name
Test status
Simulation time 350965363 ps
CPU time 6.9 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:16:01 PM PDT 24
Peak memory 242484 kb
Host smart-1c41045a-2952-4c29-9511-7547b0cda067
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2532033833 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_macro_errs.2532033833
Directory /workspace/7.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/7.otp_ctrl_parallel_key_req.101732133
Short name T1141
Test name
Test status
Simulation time 411172394 ps
CPU time 15.57 seconds
Started Aug 19 06:15:56 PM PDT 24
Finished Aug 19 06:16:12 PM PDT 24
Peak memory 249084 kb
Host smart-7a3f9e58-330a-48a6-9f0d-c6b79bf62026
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=101732133 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_key_req.101732133
Directory /workspace/7.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/7.otp_ctrl_parallel_lc_esc.702189358
Short name T966
Test name
Test status
Simulation time 411095300 ps
CPU time 10.95 seconds
Started Aug 19 06:15:53 PM PDT 24
Finished Aug 19 06:16:04 PM PDT 24
Peak memory 248484 kb
Host smart-18fc5008-8dbf-4965-aa12-49b3f484f638
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=702189358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_esc.702189358
Directory /workspace/7.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/7.otp_ctrl_parallel_lc_req.3242616214
Short name T547
Test name
Test status
Simulation time 872833148 ps
CPU time 9.74 seconds
Started Aug 19 06:15:57 PM PDT 24
Finished Aug 19 06:16:06 PM PDT 24
Peak memory 242404 kb
Host smart-0868b3e1-5c7f-4c29-88af-f2801fecfbfa
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3242616214 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_req.3242616214
Directory /workspace/7.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/7.otp_ctrl_regwen.2025072383
Short name T880
Test name
Test status
Simulation time 113638353 ps
CPU time 3.82 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:15:58 PM PDT 24
Peak memory 242216 kb
Host smart-2c2b7ac9-440d-4a4a-b286-a0832c616e9d
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2025072383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_regwen.2025072383
Directory /workspace/7.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/7.otp_ctrl_smoke.3314935560
Short name T620
Test name
Test status
Simulation time 483471972 ps
CPU time 4.97 seconds
Started Aug 19 06:15:53 PM PDT 24
Finished Aug 19 06:15:58 PM PDT 24
Peak memory 242424 kb
Host smart-63a2f8fb-e286-4b09-ad6d-37651670e801
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3314935560 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_smoke.3314935560
Directory /workspace/7.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/7.otp_ctrl_stress_all.1478012856
Short name T254
Test name
Test status
Simulation time 51405545742 ps
CPU time 224.71 seconds
Started Aug 19 06:15:56 PM PDT 24
Finished Aug 19 06:19:41 PM PDT 24
Peak memory 278340 kb
Host smart-ad98a682-7eb7-4202-916c-09d5cfc67c07
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1478012856 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all.
1478012856
Directory /workspace/7.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/7.otp_ctrl_stress_all_with_rand_reset.2691328230
Short name T392
Test name
Test status
Simulation time 20543592186 ps
CPU time 214.63 seconds
Started Aug 19 06:15:52 PM PDT 24
Finished Aug 19 06:19:27 PM PDT 24
Peak memory 257500 kb
Host smart-a256fc17-ab05-4fc2-93ed-2204c860e2ad
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2691328230 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all_with_rand_reset.2691328230
Directory /workspace/7.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/7.otp_ctrl_test_access.2377878349
Short name T976
Test name
Test status
Simulation time 2041917720 ps
CPU time 31.91 seconds
Started Aug 19 06:15:55 PM PDT 24
Finished Aug 19 06:16:27 PM PDT 24
Peak memory 242648 kb
Host smart-9aad5d54-362a-419a-b332-a905f55c82b0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2377878349 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_test_access.2377878349
Directory /workspace/7.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/70.otp_ctrl_init_fail.2268689106
Short name T30
Test name
Test status
Simulation time 438957169 ps
CPU time 4.09 seconds
Started Aug 19 06:18:16 PM PDT 24
Finished Aug 19 06:18:20 PM PDT 24
Peak memory 242012 kb
Host smart-ad8fe2d8-1f9a-4edd-a5dc-9c30f4905d76
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2268689106 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_init_fail.2268689106
Directory /workspace/70.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/70.otp_ctrl_parallel_lc_esc.648590647
Short name T82
Test name
Test status
Simulation time 310010176 ps
CPU time 6.05 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:18:15 PM PDT 24
Peak memory 242220 kb
Host smart-c0b3f9db-f2ec-4826-9fd0-3f19b78144ee
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=648590647 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_parallel_lc_esc.648590647
Directory /workspace/70.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/71.otp_ctrl_init_fail.2045412059
Short name T1022
Test name
Test status
Simulation time 241822135 ps
CPU time 4.52 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:18:14 PM PDT 24
Peak memory 242304 kb
Host smart-450482a3-15eb-42c8-b153-a9fb3ea0c165
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2045412059 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_init_fail.2045412059
Directory /workspace/71.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/71.otp_ctrl_parallel_lc_esc.3862758181
Short name T1023
Test name
Test status
Simulation time 2026471694 ps
CPU time 15.02 seconds
Started Aug 19 06:18:10 PM PDT 24
Finished Aug 19 06:18:25 PM PDT 24
Peak memory 242564 kb
Host smart-a701d124-b773-42d4-a357-b70a4982574d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3862758181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_parallel_lc_esc.3862758181
Directory /workspace/71.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/72.otp_ctrl_parallel_lc_esc.3326197802
Short name T454
Test name
Test status
Simulation time 192647594 ps
CPU time 5.67 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:18:15 PM PDT 24
Peak memory 242332 kb
Host smart-083bdd21-c735-48d7-950f-9eca5326f410
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3326197802 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_parallel_lc_esc.3326197802
Directory /workspace/72.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/73.otp_ctrl_init_fail.526089678
Short name T119
Test name
Test status
Simulation time 210095818 ps
CPU time 4.17 seconds
Started Aug 19 06:18:12 PM PDT 24
Finished Aug 19 06:18:16 PM PDT 24
Peak memory 242416 kb
Host smart-6b40f08e-3595-41f0-8bae-409815fe199b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=526089678 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_init_fail.526089678
Directory /workspace/73.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/73.otp_ctrl_parallel_lc_esc.1274222646
Short name T153
Test name
Test status
Simulation time 292786822 ps
CPU time 16.13 seconds
Started Aug 19 06:18:16 PM PDT 24
Finished Aug 19 06:18:32 PM PDT 24
Peak memory 242168 kb
Host smart-8491e38b-afe4-43d3-a331-39ffbed12549
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1274222646 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_parallel_lc_esc.1274222646
Directory /workspace/73.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/73.otp_ctrl_stress_all_with_rand_reset.709416071
Short name T385
Test name
Test status
Simulation time 19298650628 ps
CPU time 69.32 seconds
Started Aug 19 06:18:21 PM PDT 24
Finished Aug 19 06:19:30 PM PDT 24
Peak memory 249432 kb
Host smart-0cf8a1c6-5be5-44d6-a768-96fec169575c
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=709416071 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_stress_all_with_rand_reset.709416071
Directory /workspace/73.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/74.otp_ctrl_init_fail.4260905137
Short name T960
Test name
Test status
Simulation time 283337133 ps
CPU time 4.23 seconds
Started Aug 19 06:18:15 PM PDT 24
Finished Aug 19 06:18:20 PM PDT 24
Peak memory 242300 kb
Host smart-d2db56cb-abc6-410e-b3ae-e28a01b4ef7d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4260905137 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_init_fail.4260905137
Directory /workspace/74.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/74.otp_ctrl_parallel_lc_esc.580364705
Short name T238
Test name
Test status
Simulation time 5528084138 ps
CPU time 11.81 seconds
Started Aug 19 06:18:11 PM PDT 24
Finished Aug 19 06:18:23 PM PDT 24
Peak memory 242504 kb
Host smart-52b9c014-c90d-4776-af7f-7e5ce6649a9e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=580364705 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_parallel_lc_esc.580364705
Directory /workspace/74.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/75.otp_ctrl_init_fail.971118552
Short name T199
Test name
Test status
Simulation time 306215582 ps
CPU time 4.33 seconds
Started Aug 19 06:18:11 PM PDT 24
Finished Aug 19 06:18:16 PM PDT 24
Peak memory 242352 kb
Host smart-f5969d08-8305-46b7-8560-1ccfd48f2ce2
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=971118552 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_init_fail.971118552
Directory /workspace/75.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/75.otp_ctrl_parallel_lc_esc.3801308806
Short name T420
Test name
Test status
Simulation time 239562694 ps
CPU time 4.4 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:18:14 PM PDT 24
Peak memory 242132 kb
Host smart-d937f6a8-d733-4e6a-a371-5765248f035a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3801308806 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_parallel_lc_esc.3801308806
Directory /workspace/75.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/75.otp_ctrl_stress_all_with_rand_reset.3258495373
Short name T42
Test name
Test status
Simulation time 2650999210 ps
CPU time 85.7 seconds
Started Aug 19 06:18:21 PM PDT 24
Finished Aug 19 06:19:47 PM PDT 24
Peak memory 257464 kb
Host smart-5a0410da-002b-47d0-baf9-229301872376
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3258495373 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_stress_all_with_rand_reset.3258495373
Directory /workspace/75.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/76.otp_ctrl_init_fail.4262106538
Short name T513
Test name
Test status
Simulation time 1609978629 ps
CPU time 4.73 seconds
Started Aug 19 06:18:23 PM PDT 24
Finished Aug 19 06:18:28 PM PDT 24
Peak memory 242636 kb
Host smart-56eb1ba8-07c2-45a8-accb-c1c27c377f01
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4262106538 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_init_fail.4262106538
Directory /workspace/76.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/76.otp_ctrl_parallel_lc_esc.1899741443
Short name T917
Test name
Test status
Simulation time 15418003747 ps
CPU time 38.11 seconds
Started Aug 19 06:18:12 PM PDT 24
Finished Aug 19 06:18:50 PM PDT 24
Peak memory 242268 kb
Host smart-35ca148a-15ff-43f9-a819-deb4276b87b0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1899741443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_parallel_lc_esc.1899741443
Directory /workspace/76.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/77.otp_ctrl_init_fail.255981854
Short name T697
Test name
Test status
Simulation time 283106763 ps
CPU time 3.89 seconds
Started Aug 19 06:18:15 PM PDT 24
Finished Aug 19 06:18:19 PM PDT 24
Peak memory 242644 kb
Host smart-100612e0-67d9-483e-9c66-692a61edbb21
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=255981854 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_init_fail.255981854
Directory /workspace/77.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/77.otp_ctrl_parallel_lc_esc.1900732312
Short name T574
Test name
Test status
Simulation time 230044219 ps
CPU time 3.89 seconds
Started Aug 19 06:18:08 PM PDT 24
Finished Aug 19 06:18:12 PM PDT 24
Peak memory 242208 kb
Host smart-342ff223-ee5d-49c7-bf40-a192aaf1b06a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1900732312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_parallel_lc_esc.1900732312
Directory /workspace/77.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/78.otp_ctrl_init_fail.3279771498
Short name T48
Test name
Test status
Simulation time 2174895719 ps
CPU time 5.72 seconds
Started Aug 19 06:18:10 PM PDT 24
Finished Aug 19 06:18:16 PM PDT 24
Peak memory 242660 kb
Host smart-801375a9-f1d2-4dd6-ae59-40eebfa5a8bb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3279771498 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_init_fail.3279771498
Directory /workspace/78.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/78.otp_ctrl_parallel_lc_esc.1013541012
Short name T489
Test name
Test status
Simulation time 991186185 ps
CPU time 9.11 seconds
Started Aug 19 06:18:08 PM PDT 24
Finished Aug 19 06:18:18 PM PDT 24
Peak memory 242472 kb
Host smart-11c9e066-1992-4072-b5e6-8c2374a914a8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1013541012 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_parallel_lc_esc.1013541012
Directory /workspace/78.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/79.otp_ctrl_init_fail.3755689834
Short name T233
Test name
Test status
Simulation time 152517464 ps
CPU time 4.31 seconds
Started Aug 19 06:18:10 PM PDT 24
Finished Aug 19 06:18:14 PM PDT 24
Peak memory 242288 kb
Host smart-1025c789-40ef-4e35-bcfe-ce18419c34ac
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3755689834 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_init_fail.3755689834
Directory /workspace/79.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/79.otp_ctrl_parallel_lc_esc.2662650661
Short name T442
Test name
Test status
Simulation time 4442115601 ps
CPU time 20.72 seconds
Started Aug 19 06:18:16 PM PDT 24
Finished Aug 19 06:18:36 PM PDT 24
Peak memory 242032 kb
Host smart-4f49feed-0641-453a-aa1e-255c2c649a5b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2662650661 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_parallel_lc_esc.2662650661
Directory /workspace/79.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/79.otp_ctrl_stress_all_with_rand_reset.430699643
Short name T842
Test name
Test status
Simulation time 5995604935 ps
CPU time 94.52 seconds
Started Aug 19 06:18:12 PM PDT 24
Finished Aug 19 06:19:46 PM PDT 24
Peak memory 257036 kb
Host smart-77755108-139e-4daa-a035-416ac88cbd6f
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=430699643 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_stress_all_with_rand_reset.430699643
Directory /workspace/79.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/8.otp_ctrl_alert_test.3450763809
Short name T428
Test name
Test status
Simulation time 690973732 ps
CPU time 2.06 seconds
Started Aug 19 06:15:52 PM PDT 24
Finished Aug 19 06:15:55 PM PDT 24
Peak memory 240784 kb
Host smart-3fd608f8-3a5d-44c8-aa7c-f73361d3b960
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3450763809 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v
seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_alert_test.3450763809
Directory /workspace/8.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/8.otp_ctrl_background_chks.4005739969
Short name T683
Test name
Test status
Simulation time 15816785772 ps
CPU time 37.95 seconds
Started Aug 19 06:15:59 PM PDT 24
Finished Aug 19 06:16:37 PM PDT 24
Peak memory 243272 kb
Host smart-8466a72c-5f86-4509-b8ff-f1cae593d455
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4005739969 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_background_chks.4005739969
Directory /workspace/8.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/8.otp_ctrl_check_fail.3091247623
Short name T914
Test name
Test status
Simulation time 5319989310 ps
CPU time 42.82 seconds
Started Aug 19 06:15:56 PM PDT 24
Finished Aug 19 06:16:39 PM PDT 24
Peak memory 246044 kb
Host smart-1033871d-5aac-4d24-a30f-3d875306b00f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3091247623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_check_fail.3091247623
Directory /workspace/8.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/8.otp_ctrl_dai_errs.3839576436
Short name T658
Test name
Test status
Simulation time 534871021 ps
CPU time 13.48 seconds
Started Aug 19 06:15:55 PM PDT 24
Finished Aug 19 06:16:09 PM PDT 24
Peak memory 242600 kb
Host smart-e2e44312-a3d1-4fb9-9129-474d189e50a1
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3839576436 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_errs.3839576436
Directory /workspace/8.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/8.otp_ctrl_dai_lock.3685061097
Short name T622
Test name
Test status
Simulation time 248191148 ps
CPU time 4.27 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:15:58 PM PDT 24
Peak memory 249176 kb
Host smart-33bc0e33-42c7-4062-9f53-8eee09ebf5df
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3685061097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_lock.3685061097
Directory /workspace/8.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/8.otp_ctrl_init_fail.1535855901
Short name T973
Test name
Test status
Simulation time 366798850 ps
CPU time 4.35 seconds
Started Aug 19 06:15:53 PM PDT 24
Finished Aug 19 06:15:58 PM PDT 24
Peak memory 242656 kb
Host smart-5d8f5cb9-928c-488c-9d1c-34f2963cd769
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1535855901 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_init_fail.1535855901
Directory /workspace/8.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/8.otp_ctrl_macro_errs.2889913257
Short name T218
Test name
Test status
Simulation time 188140572 ps
CPU time 4.52 seconds
Started Aug 19 06:15:55 PM PDT 24
Finished Aug 19 06:15:59 PM PDT 24
Peak memory 242660 kb
Host smart-53b77b43-0e0b-4505-b759-58b32c6eccde
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2889913257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line
+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_macro_errs.2889913257
Directory /workspace/8.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/8.otp_ctrl_parallel_key_req.901298754
Short name T884
Test name
Test status
Simulation time 683433116 ps
CPU time 18.59 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:16:13 PM PDT 24
Peak memory 242420 kb
Host smart-061e8a0c-9724-4bb9-abc0-7a7a542876f5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=901298754 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_key_req.901298754
Directory /workspace/8.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/8.otp_ctrl_parallel_lc_esc.1899092488
Short name T662
Test name
Test status
Simulation time 1326313308 ps
CPU time 6.63 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:16:01 PM PDT 24
Peak memory 242464 kb
Host smart-21a36fa8-1ad3-4880-adc3-1e772c5d3a9c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1899092488 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_esc.1899092488
Directory /workspace/8.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/8.otp_ctrl_parallel_lc_req.934068442
Short name T318
Test name
Test status
Simulation time 2570985899 ps
CPU time 6.49 seconds
Started Aug 19 06:15:59 PM PDT 24
Finished Aug 19 06:16:06 PM PDT 24
Peak memory 242412 kb
Host smart-01ecb47f-8e16-401b-b39b-6de2affd25e9
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=934068442 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq
+en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_req.934068442
Directory /workspace/8.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/8.otp_ctrl_regwen.2988374640
Short name T1149
Test name
Test status
Simulation time 4322596039 ps
CPU time 10.51 seconds
Started Aug 19 06:15:55 PM PDT 24
Finished Aug 19 06:16:06 PM PDT 24
Peak memory 242420 kb
Host smart-76638c00-adbc-481a-9e03-1c7c7258c5f6
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=2988374640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_regwen.2988374640
Directory /workspace/8.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/8.otp_ctrl_smoke.3940095090
Short name T1145
Test name
Test status
Simulation time 139291935 ps
CPU time 4.53 seconds
Started Aug 19 06:15:55 PM PDT 24
Finished Aug 19 06:16:00 PM PDT 24
Peak memory 242360 kb
Host smart-471a9fa3-c265-4dc1-b55c-1febc8767b7f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3940095090 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_smoke.3940095090
Directory /workspace/8.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/8.otp_ctrl_stress_all.1155127523
Short name T763
Test name
Test status
Simulation time 98548652657 ps
CPU time 176.97 seconds
Started Aug 19 06:15:56 PM PDT 24
Finished Aug 19 06:18:53 PM PDT 24
Peak memory 265504 kb
Host smart-ce67d098-acbd-4f0c-9be9-c7e57f489c43
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1155127523 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres
s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all.
1155127523
Directory /workspace/8.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/8.otp_ctrl_test_access.1665426716
Short name T287
Test name
Test status
Simulation time 3170727204 ps
CPU time 22.11 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:16:16 PM PDT 24
Peak memory 242380 kb
Host smart-b5a95f99-8f61-49df-91d6-121b2e424d1a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1665426716 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_test_access.1665426716
Directory /workspace/8.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/80.otp_ctrl_init_fail.2993494933
Short name T862
Test name
Test status
Simulation time 166058558 ps
CPU time 3.85 seconds
Started Aug 19 06:18:11 PM PDT 24
Finished Aug 19 06:18:15 PM PDT 24
Peak memory 242604 kb
Host smart-6f07ba93-0398-4d36-a611-1061b7ae8d2b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2993494933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_init_fail.2993494933
Directory /workspace/80.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/80.otp_ctrl_parallel_lc_esc.4036990628
Short name T930
Test name
Test status
Simulation time 21578118594 ps
CPU time 38.54 seconds
Started Aug 19 06:18:21 PM PDT 24
Finished Aug 19 06:18:59 PM PDT 24
Peak memory 242256 kb
Host smart-5860df76-2c39-4ac0-be9d-e3efee5560c0
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4036990628 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_parallel_lc_esc.4036990628
Directory /workspace/80.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/80.otp_ctrl_stress_all_with_rand_reset.2603626229
Short name T40
Test name
Test status
Simulation time 20250151634 ps
CPU time 147.92 seconds
Started Aug 19 06:18:12 PM PDT 24
Finished Aug 19 06:20:40 PM PDT 24
Peak memory 259812 kb
Host smart-521dd633-517e-461b-8b4f-ff9d56a73421
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2603626229 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_stress_all_with_rand_reset.2603626229
Directory /workspace/80.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/81.otp_ctrl_init_fail.48057318
Short name T529
Test name
Test status
Simulation time 2488872065 ps
CPU time 5.68 seconds
Started Aug 19 06:18:08 PM PDT 24
Finished Aug 19 06:18:14 PM PDT 24
Peak memory 242448 kb
Host smart-aaeed2ad-c10e-4206-83b3-420029576c5d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=48057318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co
nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_init_fail.48057318
Directory /workspace/81.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/81.otp_ctrl_parallel_lc_esc.54264839
Short name T510
Test name
Test status
Simulation time 203997602 ps
CPU time 5.58 seconds
Started Aug 19 06:18:15 PM PDT 24
Finished Aug 19 06:18:21 PM PDT 24
Peak memory 242196 kb
Host smart-7a221b9d-43e3-48e5-8e6d-4801e4e553ba
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=54264839 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_parallel_lc_esc.54264839
Directory /workspace/81.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/82.otp_ctrl_init_fail.3119814946
Short name T705
Test name
Test status
Simulation time 624186780 ps
CPU time 5.2 seconds
Started Aug 19 06:18:11 PM PDT 24
Finished Aug 19 06:18:17 PM PDT 24
Peak memory 242616 kb
Host smart-ca828031-3074-451d-a9bd-f5e1d32e33e5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3119814946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_init_fail.3119814946
Directory /workspace/82.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/82.otp_ctrl_parallel_lc_esc.428557249
Short name T950
Test name
Test status
Simulation time 336832711 ps
CPU time 11.44 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:18:20 PM PDT 24
Peak memory 242804 kb
Host smart-86d91a35-995c-44c2-846f-67d88170af8c
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=428557249 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_parallel_lc_esc.428557249
Directory /workspace/82.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/82.otp_ctrl_stress_all_with_rand_reset.275162843
Short name T603
Test name
Test status
Simulation time 2883010297 ps
CPU time 24.77 seconds
Started Aug 19 06:18:12 PM PDT 24
Finished Aug 19 06:18:36 PM PDT 24
Peak memory 249332 kb
Host smart-27ed8218-fd03-4cb8-890e-ceb3543d1132
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=275162843 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_stress_all_with_rand_reset.275162843
Directory /workspace/82.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/83.otp_ctrl_init_fail.1432818686
Short name T649
Test name
Test status
Simulation time 2038857817 ps
CPU time 4.49 seconds
Started Aug 19 06:18:12 PM PDT 24
Finished Aug 19 06:18:17 PM PDT 24
Peak memory 242580 kb
Host smart-e3b84f52-3770-46a6-9e95-8ef63f1706c6
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1432818686 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_init_fail.1432818686
Directory /workspace/83.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/83.otp_ctrl_parallel_lc_esc.2894431757
Short name T465
Test name
Test status
Simulation time 553090809 ps
CPU time 6.98 seconds
Started Aug 19 06:18:12 PM PDT 24
Finished Aug 19 06:18:19 PM PDT 24
Peak memory 242132 kb
Host smart-955e736e-f415-4dbd-a11c-526698b3960e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2894431757 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_parallel_lc_esc.2894431757
Directory /workspace/83.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/84.otp_ctrl_init_fail.318507373
Short name T566
Test name
Test status
Simulation time 276944548 ps
CPU time 5.23 seconds
Started Aug 19 06:18:07 PM PDT 24
Finished Aug 19 06:18:12 PM PDT 24
Peak memory 242488 kb
Host smart-43303e83-8a65-48ba-be46-9cbdb9e02cf9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=318507373 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_init_fail.318507373
Directory /workspace/84.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/84.otp_ctrl_parallel_lc_esc.2320798177
Short name T524
Test name
Test status
Simulation time 1097125886 ps
CPU time 27.46 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:18:37 PM PDT 24
Peak memory 242460 kb
Host smart-d8049ea6-8695-41ea-a007-2c12ea09cadf
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2320798177 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_parallel_lc_esc.2320798177
Directory /workspace/84.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/85.otp_ctrl_parallel_lc_esc.4191044869
Short name T687
Test name
Test status
Simulation time 555910236 ps
CPU time 9.36 seconds
Started Aug 19 06:18:23 PM PDT 24
Finished Aug 19 06:18:33 PM PDT 24
Peak memory 242716 kb
Host smart-beac5728-6e2c-4bd8-9f40-98aad83d45d8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4191044869 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_parallel_lc_esc.4191044869
Directory /workspace/85.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/85.otp_ctrl_stress_all_with_rand_reset.94833223
Short name T470
Test name
Test status
Simulation time 1934220602 ps
CPU time 15.75 seconds
Started Aug 19 06:18:16 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 249252 kb
Host smart-864b0ccd-121a-4232-b608-bd0fc95db7f0
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=94833223 -assert nopos
tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag
e/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_stress_all_with_rand_reset.94833223
Directory /workspace/85.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/86.otp_ctrl_init_fail.3543307022
Short name T126
Test name
Test status
Simulation time 184097491 ps
CPU time 4.39 seconds
Started Aug 19 06:18:19 PM PDT 24
Finished Aug 19 06:18:24 PM PDT 24
Peak memory 242268 kb
Host smart-86098c7f-0e95-4819-affd-2b3fdddf68e5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3543307022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_init_fail.3543307022
Directory /workspace/86.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/86.otp_ctrl_parallel_lc_esc.2073020443
Short name T251
Test name
Test status
Simulation time 11495103344 ps
CPU time 37.41 seconds
Started Aug 19 06:18:11 PM PDT 24
Finished Aug 19 06:18:49 PM PDT 24
Peak memory 242864 kb
Host smart-124aba14-8636-4290-9cbd-1826904a9d00
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2073020443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_parallel_lc_esc.2073020443
Directory /workspace/86.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/87.otp_ctrl_init_fail.3230898180
Short name T446
Test name
Test status
Simulation time 196318857 ps
CPU time 4.19 seconds
Started Aug 19 06:18:10 PM PDT 24
Finished Aug 19 06:18:14 PM PDT 24
Peak memory 242560 kb
Host smart-dcae7c3a-a7c3-46ad-ab97-5ce03e056aba
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3230898180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_init_fail.3230898180
Directory /workspace/87.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/87.otp_ctrl_parallel_lc_esc.3698370375
Short name T99
Test name
Test status
Simulation time 1028702943 ps
CPU time 2.54 seconds
Started Aug 19 06:18:12 PM PDT 24
Finished Aug 19 06:18:15 PM PDT 24
Peak memory 242604 kb
Host smart-6818e041-433b-4992-a6b6-19827a089863
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3698370375 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_parallel_lc_esc.3698370375
Directory /workspace/87.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/87.otp_ctrl_stress_all_with_rand_reset.840269465
Short name T143
Test name
Test status
Simulation time 16837448286 ps
CPU time 92.73 seconds
Started Aug 19 06:18:19 PM PDT 24
Finished Aug 19 06:19:52 PM PDT 24
Peak memory 261536 kb
Host smart-c8ad74e3-4527-47d5-9cb1-ac8dbc5ce48c
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=840269465 -assert nopo
stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera
ge/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_stress_all_with_rand_reset.840269465
Directory /workspace/87.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/88.otp_ctrl_init_fail.2605596908
Short name T194
Test name
Test status
Simulation time 155676969 ps
CPU time 3.99 seconds
Started Aug 19 06:18:11 PM PDT 24
Finished Aug 19 06:18:15 PM PDT 24
Peak memory 242596 kb
Host smart-ddd3b4ee-a496-4a4a-9ad6-49513aa70e25
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2605596908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_init_fail.2605596908
Directory /workspace/88.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/88.otp_ctrl_parallel_lc_esc.2652459069
Short name T987
Test name
Test status
Simulation time 436444271 ps
CPU time 7.58 seconds
Started Aug 19 06:18:08 PM PDT 24
Finished Aug 19 06:18:16 PM PDT 24
Peak memory 242608 kb
Host smart-e82c03e8-5dbc-41e0-b191-63d5b117ceb8
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2652459069 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_parallel_lc_esc.2652459069
Directory /workspace/88.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/89.otp_ctrl_init_fail.2579753778
Short name T1008
Test name
Test status
Simulation time 128477432 ps
CPU time 3.51 seconds
Started Aug 19 06:18:20 PM PDT 24
Finished Aug 19 06:18:23 PM PDT 24
Peak memory 242548 kb
Host smart-55394c9f-9780-43de-b02c-682bfa32ce77
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2579753778 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_init_fail.2579753778
Directory /workspace/89.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/89.otp_ctrl_parallel_lc_esc.340441102
Short name T1070
Test name
Test status
Simulation time 917588441 ps
CPU time 11.44 seconds
Started Aug 19 06:18:20 PM PDT 24
Finished Aug 19 06:18:31 PM PDT 24
Peak memory 242300 kb
Host smart-005bc097-6c77-4296-8dfe-2aa208fdcf0b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=340441102 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_parallel_lc_esc.340441102
Directory /workspace/89.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/9.otp_ctrl_alert_test.224733830
Short name T445
Test name
Test status
Simulation time 118712911 ps
CPU time 2.07 seconds
Started Aug 19 06:16:04 PM PDT 24
Finished Aug 19 06:16:07 PM PDT 24
Peak memory 241088 kb
Host smart-0c03e6d1-38d8-4c3a-ab93-16ccce3e19e6
User root
Command /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac
e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=224733830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs
eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_alert_test.224733830
Directory /workspace/9.otp_ctrl_alert_test/latest


Test location /workspace/coverage/default/9.otp_ctrl_background_chks.2993871886
Short name T626
Test name
Test status
Simulation time 25179217578 ps
CPU time 46.84 seconds
Started Aug 19 06:15:54 PM PDT 24
Finished Aug 19 06:16:41 PM PDT 24
Peak memory 243688 kb
Host smart-07d452b2-3ef4-4764-8955-abaf405705f9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2993871886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_background_chks.2993871886
Directory /workspace/9.otp_ctrl_background_chks/latest


Test location /workspace/coverage/default/9.otp_ctrl_check_fail.666309448
Short name T839
Test name
Test status
Simulation time 4169032622 ps
CPU time 47.3 seconds
Started Aug 19 06:16:04 PM PDT 24
Finished Aug 19 06:16:51 PM PDT 24
Peak memory 244740 kb
Host smart-4409009f-a5ca-48c3-904a-613530c02da9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=666309448 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_check_fail.666309448
Directory /workspace/9.otp_ctrl_check_fail/latest


Test location /workspace/coverage/default/9.otp_ctrl_dai_errs.3837631108
Short name T606
Test name
Test status
Simulation time 2047371492 ps
CPU time 36.49 seconds
Started Aug 19 06:16:06 PM PDT 24
Finished Aug 19 06:16:43 PM PDT 24
Peak memory 249620 kb
Host smart-af24efbb-3d1f-482a-a066-1528239cf914
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3837631108 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_errs.3837631108
Directory /workspace/9.otp_ctrl_dai_errs/latest


Test location /workspace/coverage/default/9.otp_ctrl_dai_lock.3558316696
Short name T766
Test name
Test status
Simulation time 12394431593 ps
CPU time 33.91 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:16:39 PM PDT 24
Peak memory 249300 kb
Host smart-aa737574-3d17-4e68-b4d1-53f018aa088d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3558316696 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_lock.3558316696
Directory /workspace/9.otp_ctrl_dai_lock/latest


Test location /workspace/coverage/default/9.otp_ctrl_init_fail.683193012
Short name T191
Test name
Test status
Simulation time 257566009 ps
CPU time 4.36 seconds
Started Aug 19 06:15:59 PM PDT 24
Finished Aug 19 06:16:03 PM PDT 24
Peak memory 242624 kb
Host smart-644b9007-1d30-42a9-ac51-12c173b9afa5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=683193012 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_init_fail.683193012
Directory /workspace/9.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/9.otp_ctrl_macro_errs.90792288
Short name T796
Test name
Test status
Simulation time 3105403003 ps
CPU time 17.01 seconds
Started Aug 19 06:16:21 PM PDT 24
Finished Aug 19 06:16:39 PM PDT 24
Peak memory 245716 kb
Host smart-88bf7d6e-15c7-4ba9-a483-2e71f3d49f5a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=90792288 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_macro_errs.90792288
Directory /workspace/9.otp_ctrl_macro_errs/latest


Test location /workspace/coverage/default/9.otp_ctrl_parallel_key_req.3448546687
Short name T437
Test name
Test status
Simulation time 660324516 ps
CPU time 4.33 seconds
Started Aug 19 06:16:03 PM PDT 24
Finished Aug 19 06:16:07 PM PDT 24
Peak memory 242540 kb
Host smart-e11abd8f-0fd5-471e-9484-e2f52bd8bee3
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3448546687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c
m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_key_req.3448546687
Directory /workspace/9.otp_ctrl_parallel_key_req/latest


Test location /workspace/coverage/default/9.otp_ctrl_parallel_lc_esc.3036230036
Short name T545
Test name
Test status
Simulation time 394231197 ps
CPU time 9.85 seconds
Started Aug 19 06:16:04 PM PDT 24
Finished Aug 19 06:16:14 PM PDT 24
Peak memory 242176 kb
Host smart-8286e416-aa57-4592-86ab-e13fd548717a
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3036230036 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_esc.3036230036
Directory /workspace/9.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/9.otp_ctrl_parallel_lc_req.3398241764
Short name T1009
Test name
Test status
Simulation time 1379710663 ps
CPU time 10.98 seconds
Started Aug 19 06:16:04 PM PDT 24
Finished Aug 19 06:16:15 PM PDT 24
Peak memory 249076 kb
Host smart-8d838615-c2ea-4da2-a3db-e522687f29f5
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=3398241764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse
q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_req.3398241764
Directory /workspace/9.otp_ctrl_parallel_lc_req/latest


Test location /workspace/coverage/default/9.otp_ctrl_regwen.1953116958
Short name T1006
Test name
Test status
Simulation time 988142905 ps
CPU time 6.68 seconds
Started Aug 19 06:16:04 PM PDT 24
Finished Aug 19 06:16:11 PM PDT 24
Peak memory 249036 kb
Host smart-1b364b1e-df81-4754-b74f-75225e28a24c
User root
Command /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_
top/hw/dv/tools/sim.tcl +ntb_random_seed=1953116958 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov
=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_regwen.1953116958
Directory /workspace/9.otp_ctrl_regwen/latest


Test location /workspace/coverage/default/9.otp_ctrl_smoke.3675970251
Short name T648
Test name
Test status
Simulation time 1087017274 ps
CPU time 7.04 seconds
Started Aug 19 06:15:55 PM PDT 24
Finished Aug 19 06:16:02 PM PDT 24
Peak memory 242656 kb
Host smart-8ac32322-f312-4e7f-a333-66f281de8444
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3675970251 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond
+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_smoke.3675970251
Directory /workspace/9.otp_ctrl_smoke/latest


Test location /workspace/coverage/default/9.otp_ctrl_stress_all.132837480
Short name T681
Test name
Test status
Simulation time 14439811533 ps
CPU time 155.63 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:18:41 PM PDT 24
Peak memory 275572 kb
Host smart-86dd435e-0b59-4da0-a2c0-48d60a967c5a
User root
Command /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works
pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=132837480 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress
_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_stress_all.132837480
Directory /workspace/9.otp_ctrl_stress_all/latest


Test location /workspace/coverage/default/9.otp_ctrl_test_access.2303032855
Short name T1148
Test name
Test status
Simulation time 249309319 ps
CPU time 2.98 seconds
Started Aug 19 06:16:05 PM PDT 24
Finished Aug 19 06:16:08 PM PDT 24
Peak memory 242296 kb
Host smart-7bfe5c4f-46b7-4b50-af4c-b33cfc03db9f
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2303032855 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin
e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_test_access.2303032855
Directory /workspace/9.otp_ctrl_test_access/latest


Test location /workspace/coverage/default/90.otp_ctrl_init_fail.380319633
Short name T1090
Test name
Test status
Simulation time 209352610 ps
CPU time 5.34 seconds
Started Aug 19 06:18:17 PM PDT 24
Finished Aug 19 06:18:22 PM PDT 24
Peak memory 242824 kb
Host smart-a51065bb-3bc8-4234-8c20-1ab5c7c36f71
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=380319633 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_init_fail.380319633
Directory /workspace/90.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/90.otp_ctrl_parallel_lc_esc.3844113662
Short name T213
Test name
Test status
Simulation time 168770389 ps
CPU time 4.93 seconds
Started Aug 19 06:18:16 PM PDT 24
Finished Aug 19 06:18:21 PM PDT 24
Peak memory 242380 kb
Host smart-29cd92c7-6eb1-4509-881e-918b43711372
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3844113662 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_parallel_lc_esc.3844113662
Directory /workspace/90.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/90.otp_ctrl_stress_all_with_rand_reset.1372892388
Short name T317
Test name
Test status
Simulation time 18709702245 ps
CPU time 148.74 seconds
Started Aug 19 06:18:11 PM PDT 24
Finished Aug 19 06:20:40 PM PDT 24
Peak memory 263616 kb
Host smart-fd1f4128-7403-4d78-b4fb-f43a2c57cdba
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1372892388 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_stress_all_with_rand_reset.1372892388
Directory /workspace/90.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/91.otp_ctrl_init_fail.3328853644
Short name T120
Test name
Test status
Simulation time 190425345 ps
CPU time 4.13 seconds
Started Aug 19 06:18:10 PM PDT 24
Finished Aug 19 06:18:14 PM PDT 24
Peak memory 242288 kb
Host smart-bcf3d940-51be-4077-8592-ea1d4a942724
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3328853644 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_init_fail.3328853644
Directory /workspace/91.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/91.otp_ctrl_parallel_lc_esc.799668984
Short name T946
Test name
Test status
Simulation time 572890967 ps
CPU time 7.27 seconds
Started Aug 19 06:18:16 PM PDT 24
Finished Aug 19 06:18:23 PM PDT 24
Peak memory 242716 kb
Host smart-9d0196ac-036b-4a39-990f-779383e5f58e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=799668984 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_parallel_lc_esc.799668984
Directory /workspace/91.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/92.otp_ctrl_init_fail.1796149559
Short name T1078
Test name
Test status
Simulation time 142640846 ps
CPU time 4.01 seconds
Started Aug 19 06:18:06 PM PDT 24
Finished Aug 19 06:18:10 PM PDT 24
Peak memory 242320 kb
Host smart-292a2536-8071-45b8-af54-9aad4d12451b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1796149559 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_init_fail.1796149559
Directory /workspace/92.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/92.otp_ctrl_parallel_lc_esc.1491357964
Short name T908
Test name
Test status
Simulation time 1619169041 ps
CPU time 12.87 seconds
Started Aug 19 06:18:08 PM PDT 24
Finished Aug 19 06:18:21 PM PDT 24
Peak memory 242204 kb
Host smart-45fa9063-583d-4fc8-b1ab-a4386433e151
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1491357964 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_parallel_lc_esc.1491357964
Directory /workspace/92.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/93.otp_ctrl_init_fail.2580925428
Short name T826
Test name
Test status
Simulation time 102014977 ps
CPU time 3.22 seconds
Started Aug 19 06:18:19 PM PDT 24
Finished Aug 19 06:18:22 PM PDT 24
Peak memory 242336 kb
Host smart-621253d4-29d9-43b2-be53-1e691a6c5c7d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2580925428 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_init_fail.2580925428
Directory /workspace/93.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/93.otp_ctrl_parallel_lc_esc.4039715775
Short name T252
Test name
Test status
Simulation time 207435042 ps
CPU time 9.18 seconds
Started Aug 19 06:18:20 PM PDT 24
Finished Aug 19 06:18:29 PM PDT 24
Peak memory 242760 kb
Host smart-7f92f778-c569-413f-adab-9dd742faa39e
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=4039715775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_parallel_lc_esc.4039715775
Directory /workspace/93.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/94.otp_ctrl_init_fail.1722766328
Short name T892
Test name
Test status
Simulation time 257424083 ps
CPU time 3.83 seconds
Started Aug 19 06:18:09 PM PDT 24
Finished Aug 19 06:18:13 PM PDT 24
Peak memory 242348 kb
Host smart-e3ab9933-969e-4980-9d23-848ca0d338d5
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1722766328 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_init_fail.1722766328
Directory /workspace/94.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/94.otp_ctrl_parallel_lc_esc.359604045
Short name T155
Test name
Test status
Simulation time 4296497329 ps
CPU time 14.37 seconds
Started Aug 19 06:18:10 PM PDT 24
Finished Aug 19 06:18:25 PM PDT 24
Peak memory 242216 kb
Host smart-e283a64c-5c14-46e9-bed4-ffe21d96e8f9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=359604045 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_parallel_lc_esc.359604045
Directory /workspace/94.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/95.otp_ctrl_init_fail.2564665262
Short name T992
Test name
Test status
Simulation time 547552713 ps
CPU time 4.56 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:30 PM PDT 24
Peak memory 242304 kb
Host smart-c374099f-6d0b-4a21-b84b-5d1f66f36cae
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=2564665262 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_init_fail.2564665262
Directory /workspace/95.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/95.otp_ctrl_parallel_lc_esc.59014152
Short name T621
Test name
Test status
Simulation time 2235285382 ps
CPU time 8.1 seconds
Started Aug 19 06:18:26 PM PDT 24
Finished Aug 19 06:18:35 PM PDT 24
Peak memory 248136 kb
Host smart-381ca220-cd40-4cda-a815-ce44380ef707
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=59014152 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l
ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_parallel_lc_esc.59014152
Directory /workspace/95.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/95.otp_ctrl_stress_all_with_rand_reset.4211556818
Short name T15
Test name
Test status
Simulation time 4904963143 ps
CPU time 44.89 seconds
Started Aug 19 06:18:26 PM PDT 24
Finished Aug 19 06:19:11 PM PDT 24
Peak memory 257572 kb
Host smart-3ea0e27b-b7bd-4d44-a401-9bd92c651a6e
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4211556818 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_stress_all_with_rand_reset.4211556818
Directory /workspace/95.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/96.otp_ctrl_init_fail.1396462351
Short name T178
Test name
Test status
Simulation time 139195635 ps
CPU time 4.28 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:30 PM PDT 24
Peak memory 242308 kb
Host smart-09726a1f-ab0a-4108-92c4-a57fce99a40b
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1396462351 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_init_fail.1396462351
Directory /workspace/96.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/96.otp_ctrl_parallel_lc_esc.371476238
Short name T654
Test name
Test status
Simulation time 204595456 ps
CPU time 3.13 seconds
Started Aug 19 06:18:26 PM PDT 24
Finished Aug 19 06:18:30 PM PDT 24
Peak memory 242276 kb
Host smart-f6d0cefd-adde-4c23-8ff7-d7861b276834
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=371476238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_parallel_lc_esc.371476238
Directory /workspace/96.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/97.otp_ctrl_init_fail.1729775916
Short name T1084
Test name
Test status
Simulation time 131925081 ps
CPU time 4.05 seconds
Started Aug 19 06:18:22 PM PDT 24
Finished Aug 19 06:18:26 PM PDT 24
Peak memory 242368 kb
Host smart-fb9b473d-d176-4257-9cb8-1174101f53b9
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1729775916 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_init_fail.1729775916
Directory /workspace/97.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/97.otp_ctrl_parallel_lc_esc.1814183860
Short name T974
Test name
Test status
Simulation time 124020799 ps
CPU time 6.27 seconds
Started Aug 19 06:18:25 PM PDT 24
Finished Aug 19 06:18:32 PM PDT 24
Peak memory 242220 kb
Host smart-4a56b0d5-180e-4e1d-8d32-18bf195a995d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1814183860 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_parallel_lc_esc.1814183860
Directory /workspace/97.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/98.otp_ctrl_init_fail.3131688389
Short name T887
Test name
Test status
Simulation time 106472654 ps
CPU time 4.1 seconds
Started Aug 19 06:18:24 PM PDT 24
Finished Aug 19 06:18:28 PM PDT 24
Peak memory 242324 kb
Host smart-0fa437fe-93cc-4842-971e-371df48e116d
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3131688389 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+
cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_init_fail.3131688389
Directory /workspace/98.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/98.otp_ctrl_parallel_lc_esc.1325584170
Short name T803
Test name
Test status
Simulation time 197176464 ps
CPU time 3.39 seconds
Started Aug 19 06:18:24 PM PDT 24
Finished Aug 19 06:18:28 PM PDT 24
Peak memory 242260 kb
Host smart-706eede0-a521-44e6-b8a2-18e2c28722cb
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=1325584170 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_parallel_lc_esc.1325584170
Directory /workspace/98.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/98.otp_ctrl_stress_all_with_rand_reset.1765037060
Short name T1019
Test name
Test status
Simulation time 3593950614 ps
CPU time 47.59 seconds
Started Aug 19 06:18:24 PM PDT 24
Finished Aug 19 06:19:12 PM PDT 24
Peak memory 249324 kb
Host smart-67eafdaf-188f-43e7-bb20-ade14f22ee3a
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1765037060 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_stress_all_with_rand_reset.1765037060
Directory /workspace/98.otp_ctrl_stress_all_with_rand_reset/latest


Test location /workspace/coverage/default/99.otp_ctrl_init_fail.692379583
Short name T1103
Test name
Test status
Simulation time 140521583 ps
CPU time 3.89 seconds
Started Aug 19 06:18:26 PM PDT 24
Finished Aug 19 06:18:30 PM PDT 24
Peak memory 242428 kb
Host smart-a42c97bd-4692-4ff0-baca-08b4103ec360
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=692379583 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c
ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_init_fail.692379583
Directory /workspace/99.otp_ctrl_init_fail/latest


Test location /workspace/coverage/default/99.otp_ctrl_parallel_lc_esc.3670206989
Short name T912
Test name
Test status
Simulation time 1970767165 ps
CPU time 15.67 seconds
Started Aug 19 06:18:29 PM PDT 24
Finished Aug 19 06:18:45 PM PDT 24
Peak memory 242548 kb
Host smart-2596dc1f-4029-4ed5-afb1-862867f05173
User root
Command /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools
/sim.tcl +ntb_random_seed=3670206989 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm
line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_parallel_lc_esc.3670206989
Directory /workspace/99.otp_ctrl_parallel_lc_esc/latest


Test location /workspace/coverage/default/99.otp_ctrl_stress_all_with_rand_reset.4114657955
Short name T24
Test name
Test status
Simulation time 3331187087 ps
CPU time 92.65 seconds
Started Aug 19 06:18:27 PM PDT 24
Finished Aug 19 06:20:00 PM PDT 24
Peak memory 249456 kb
Host smart-fbc9d44e-fc74-4ac8-89a6-3261ca7f344c
User root
Command /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled
=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4114657955 -assert nop
ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover
age/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_stress_all_with_rand_reset.4114657955
Directory /workspace/99.otp_ctrl_stress_all_with_rand_reset/latest
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%