Assertions
dashboard | hierarchy | modlist | groups | tests | asserts
Assertions by Category
ASSERTPROPERTIESSEQUENCES
Total1457020
Category 01457020


Assertions by Severity
ASSERTPROPERTIESSEQUENCES
Total1457020
Severity 01457020


Summary for Assertions
NUMBERPERCENT
Total Number1457100.00
Uncovered543.71
Success140396.29
Failure00.00
Incomplete110.75
Without Attempts50.34


Summary for Cover Sequences
NUMBERPERCENT
Total Number20100.00
Uncovered00.00
All Matches20100.00
First Matches20100.00
Go previous page
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETE
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs.AssertConnected_A 001133113300
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs_A 00856783308485887000
tb.dut.u_otp_ctrl_scrmbl.CheckNumDecKeys_A 008567833023193800
tb.dut.u_otp_ctrl_scrmbl.CheckNumDigest1_A 008567833011912000
tb.dut.u_otp_ctrl_scrmbl.CheckNumEncKeys_A 008567833024737700
tb.dut.u_otp_ctrl_scrmbl.DecKeyLutKnown_A 00856783308485887000
tb.dut.u_otp_ctrl_scrmbl.DigestConstLutKnown_A 00856783308485887000
tb.dut.u_otp_ctrl_scrmbl.DigestIvLutKnown_A 00856783308485887000
tb.dut.u_otp_ctrl_scrmbl.EncKeyLutKnown_A 00856783308485887000
tb.dut.u_otp_ctrl_scrmbl.NumMaxPresentRounds_A 001133113300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds0_A 001133113300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds1_A 001133113300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumRounds_A 001133113300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedWidths_A 001133113300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds0_A 001133113300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds1_A 001133113300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumRounds_A 001133113300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedWidths_A 001133113300
tb.dut.u_otp_ctrl_scrmbl.u_state_regs.AssertConnected_A 001133113300
tb.dut.u_otp_ctrl_scrmbl.u_state_regs_A 00856783308485887000
tb.dut.u_otp_rsp_fifo.DataKnown_A 00856783301423039600
tb.dut.u_otp_rsp_fifo.DepthKnown_A 00856783308485887000
tb.dut.u_otp_rsp_fifo.RvalidKnown_A 00856783308485887000
tb.dut.u_otp_rsp_fifo.WreadyKnown_A 00856783308485887000
tb.dut.u_otp_rsp_fifo.gen_normal_fifo.depthShallNotExceedParamDepth 00856783301423039600
tb.dut.u_part_sel_idx.CheckHotOne_A 00856783308485887000
tb.dut.u_part_sel_idx.CheckNGreaterZero_A 001133113300
tb.dut.u_part_sel_idx.GrantKnown_A 00856783308485887000
tb.dut.u_part_sel_idx.IdxKnown_A 00856783308485887000
tb.dut.u_part_sel_idx.Priority_A 00856783308485887000
tb.dut.u_part_sel_idx.ReqImpliesValid_A 00856783308485887000
tb.dut.u_part_sel_idx.ValidKnown_A 00856783308485887000
tb.dut.u_prim_edn_req.DataOutputDiffFromPrev_A 00856783303509248600
tb.dut.u_prim_edn_req.DataOutputValid_A 008567833019755500
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 008567833039550000
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 008567833039544000
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckAckNeedsReq 0019784140839564600
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckHoldReq 008567833019741800
tb.dut.u_prim_lc_sync_check_byp_en.NumCopiesMustBeGreaterZero_A 001133113300
tb.dut.u_prim_lc_sync_check_byp_en.OutputsKnown_A 00856783308485887000
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 00856783308482048203351
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001133113300
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.OutputsKnown_A 00856783308485887000
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 00856783308482048203351
tb.dut.u_prim_lc_sync_dft_en.NumCopiesMustBeGreaterZero_A 001133113300
tb.dut.u_prim_lc_sync_dft_en.OutputsKnown_A 00856783308485887000
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 00856783308482048203351
tb.dut.u_prim_lc_sync_escalate_en.NumCopiesMustBeGreaterZero_A 001133113300
tb.dut.u_prim_lc_sync_escalate_en.OutputsKnown_A 00856783308485887000
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 00856783308482048203351
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001133113300
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.OutputsKnown_A 00856783308485887000
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 00856783308482048203351
tb.dut.u_prim_lc_sync_seed_hw_rd_en.NumCopiesMustBeGreaterZero_A 001133113300
tb.dut.u_prim_lc_sync_seed_hw_rd_en.OutputsKnown_A 00856783308485887000
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 00856783308482048203351
tb.dut.u_reg_core.en2addrHit 0088827426636115100
tb.dut.u_reg_core.reAfterRv 0088827426636115100
tb.dut.u_reg_core.rePulse 0088827426551216600
tb.dut.u_reg_core.u_chk.PayLoadWidthCheck 001308130800
tb.dut.u_reg_core.u_reg_if.AllowedLatency_A 001308130800
tb.dut.u_reg_core.u_reg_if.MatchedWidthAssert 001308130800
tb.dut.u_reg_core.u_reg_if.u_err.dataWidthOnly32_A 001308130800
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.DataWidthCheck_A 001308130800
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.PayLoadWidthCheck 001308130800
tb.dut.u_reg_core.u_rsp_intg_gen.DataWidthCheck_A 001308130800
tb.dut.u_reg_core.u_rsp_intg_gen.PayLoadWidthCheck 001308130800
tb.dut.u_reg_core.u_socket.NotOverflowed_A 00888274268795318600
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DataKnown_A 0088827426946071900
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DepthKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.RvalidKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.WreadyKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.gen_passthru_fifo.paramCheckPass 001308130800
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DataKnown_A 00888274261333107200
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DepthKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.RvalidKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.WreadyKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.gen_passthru_fifo.paramCheckPass 001308130800
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DataKnown_A 0088827426149372700
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DepthKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.RvalidKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.WreadyKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001308130800
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DataKnown_A 0088827426133467200
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DepthKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.RvalidKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.WreadyKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001308130800
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DataKnown_A 0088827426738552800
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DepthKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.RvalidKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.WreadyKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001308130800
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DataKnown_A 00888274261199640000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DepthKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.RvalidKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.WreadyKnown_A 00888274268795318600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001308130800
tb.dut.u_reg_core.u_socket.maxN 001308130800
tb.dut.u_reg_core.wePulse 008882742684898500
tb.dut.u_scrmbl_mtx.CheckHotOne_A 00856783308485887000
tb.dut.u_scrmbl_mtx.CheckNGreaterZero_A 001133113300
tb.dut.u_scrmbl_mtx.GrantKnown_A 00856783308485887000
tb.dut.u_scrmbl_mtx.IdxKnown_A 00856783308485887000
tb.dut.u_scrmbl_mtx.NoReadyValidNoGrant_A 00856783304897741300
tb.dut.u_scrmbl_mtx.ReqImpliesValid_A 00856783303588145700
tb.dut.u_scrmbl_mtx.ValidKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.AddrOutKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.DataIntgOptions_A 001133113300
tb.dut.u_tlul_adapter_sram.ReqOutKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.SramDwHasByteGranularity_A 001133113300
tb.dut.u_tlul_adapter_sram.SramDwIsMultipleOfTlulWidth_A 001133113300
tb.dut.u_tlul_adapter_sram.TlOutKnownIfFifoKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.TlOutValidKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.WdataOutKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.WeOutKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.WmaskOutKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.adapterNoReadOrWrite 001133113300
tb.dut.u_tlul_adapter_sram.rvalidHighReqFifoEmpty 00856783306970900
tb.dut.u_tlul_adapter_sram.rvalidHighWhenRspFifoFull 00856783306970900
tb.dut.u_tlul_adapter_sram.u_err.dataWidthOnly32_A 001133113300
tb.dut.u_tlul_adapter_sram.u_reqfifo.DataKnown_A 0085678330166241900
tb.dut.u_tlul_adapter_sram.u_reqfifo.DepthKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.u_reqfifo.RvalidKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.u_reqfifo.WreadyKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.u_reqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 0085678330166241900
tb.dut.u_tlul_adapter_sram.u_rsp_gen.DataWidthCheck_A 001133113300
tb.dut.u_tlul_adapter_sram.u_rsp_gen.PayLoadWidthCheck 001133113300
tb.dut.u_tlul_adapter_sram.u_rspfifo.DataKnown_A 008567833015924500
tb.dut.u_tlul_adapter_sram.u_rspfifo.DepthKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.u_rspfifo.RvalidKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.u_rspfifo.WreadyKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth 008567833015924500
tb.dut.u_tlul_adapter_sram.u_sram_byte.SramReadbackAndIntg 001133113300
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DataKnown_A 008567833043164400
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DepthKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.RvalidKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.WreadyKnown_A 00856783308485887000
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 008567833043164400
tb.dut.u_tlul_lc_gate.u_err_en_sync.NumCopiesMustBeGreaterZero_A 001133113300
tb.dut.u_tlul_lc_gate.u_err_en_sync.OutputsKnown_A 00856783308485887000
tb.dut.u_tlul_lc_gate.u_err_en_sync.gen_no_flops.OutputDelay_A 00856783308485887000
tb.dut.u_tlul_lc_gate.u_state_regs.AssertConnected_A 001133113300
tb.dut.u_tlul_lc_gate.u_state_regs_A 00856783308485887000
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.DataWidthCheck_A 001133113300
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.PayLoadWidthCheck 001133113300

Assertions Incomplete:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.u_edn_arb.RoundRobin_A 0085678330001117
tb.dut.u_otp_arb.RoundRobin_A 0085678330001117
tb.dut.u_otp_ctrl_kdi.u_req_arb.RoundRobin_A 0085678330001117
tb.dut.u_prim_edn_req.u_prim_packer_fifo.DataOStableWhenPending_A 0085678330001117
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 00856783308482048203351
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 00856783308482048203351
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 00856783308482048203351
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 00856783308482048203351
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 00856783308482048203351
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 00856783308482048203351
tb.dut.u_scrmbl_mtx.RoundRobin_A 0085678330001117

Assertions Without Attempts:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.gen_partitions[5].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[6].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[7].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[8].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[9].gen_buffered.u_part_buf.OtpErrorState_A 000000


Detail Report for Cover Sequences

Cover Sequences All Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 0088828359103110310
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 00888283591881880
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 00888283591891890
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 00888283591241240
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 008882835920200
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 008882835996960
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 008882835985850
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 0088828359301130110
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 0088828359520552050
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 0088828359300487330048731207
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00888283594924920
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 00888283591331331
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 00888283591431431
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 008882835998981
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0088828359661
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 008882835980801
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 008882835984841
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 00888283597567560
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 0088828359165616560
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 0088828359554955549554

Cover Sequences First Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 0088828359103110310
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 00888283591881880
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 00888283591891890
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 00888283591241240
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 008882835920200
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 008882835996960
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 008882835985850
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 0088828359301130110
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 0088828359520552050
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 0088828359300487330048731207
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00888283594924920
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 00888283591331331
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 00888283591431431
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 008882835998981
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0088828359661
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 008882835980801
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 008882835984841
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 00888283597567560
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 0088828359165616560
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 0088828359554955549554