9969cbe9c
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | rv_dm_smoke | 0.940s | 868.274us | 2 | 2 | 100.00 |
V1 | jtag_dtm_csr_hw_reset | rv_dm_jtag_dtm_csr_hw_reset | 0.830s | 163.536us | 5 | 5 | 100.00 |
V1 | jtag_dtm_csr_rw | rv_dm_jtag_dtm_csr_rw | 0.920s | 119.084us | 20 | 20 | 100.00 |
V1 | jtag_dtm_csr_bit_bash | rv_dm_jtag_dtm_csr_bit_bash | 14.470s | 4.750ms | 5 | 5 | 100.00 |
V1 | jtag_dtm_csr_aliasing | rv_dm_jtag_dtm_csr_aliasing | 0.860s | 365.927us | 5 | 5 | 100.00 |
V1 | jtag_dmi_csr_hw_reset | rv_dm_jtag_dmi_csr_hw_reset | 3.100s | 869.797us | 5 | 5 | 100.00 |
V1 | jtag_dmi_csr_rw | rv_dm_jtag_dmi_csr_rw | 3.720s | 1.006ms | 20 | 20 | 100.00 |
V1 | jtag_dmi_csr_bit_bash | rv_dm_jtag_dmi_csr_bit_bash | 36.560s | 10.159ms | 5 | 5 | 100.00 |
V1 | jtag_dmi_csr_aliasing | rv_dm_jtag_dmi_csr_aliasing | 28.420s | 9.977ms | 5 | 5 | 100.00 |
V1 | csr_hw_reset | rv_dm_csr_hw_reset | 2.380s | 126.309us | 5 | 5 | 100.00 |
V1 | csr_rw | rv_dm_csr_rw | 2.190s | 401.852us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | rv_dm_csr_bit_bash | 1.136m | 7.569ms | 4 | 5 | 80.00 |
V1 | csr_aliasing | rv_dm_csr_aliasing | 1.189m | 13.635ms | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | rv_dm_csr_mem_rw_with_rand_reset | 6.100s | 4.293ms | 15 | 20 | 75.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | rv_dm_csr_rw | 2.190s | 401.852us | 20 | 20 | 100.00 |
rv_dm_csr_aliasing | 1.189m | 13.635ms | 5 | 5 | 100.00 | ||
V1 | mem_walk | rv_dm_mem_walk | 0.670s | 24.061us | 5 | 5 | 100.00 |
V1 | mem_partial_access | rv_dm_mem_partial_access | 0.670s | 44.318us | 5 | 5 | 100.00 |
V1 | TOTAL | 131 | 137 | 95.62 | |||
V2 | idcode | rv_dm_smoke | 0.940s | 868.274us | 2 | 2 | 100.00 |
V2 | jtag_dtm_hard_reset | jtag_dtm_hard_reset | 0 | 0 | -- | ||
V2 | jtag_dtm_idle_hint | jtag_dtm_idle_hint | 0 | 0 | -- | ||
V2 | jtag_dmi_failed_op | jtag_dmi_failed_op | 0 | 0 | -- | ||
V2 | jtag_dmi_dm_inactive | jtag_dmi_dm_inactive | 0 | 0 | -- | ||
V2 | sba | rv_dm_sba_tl_access | 9.650s | 4.627ms | 19 | 20 | 95.00 |
rv_dm_delayed_resp_sba_tl_access | 12.650s | 3.919ms | 20 | 20 | 100.00 | ||
V2 | bad_sba | rv_dm_bad_sba_tl_access | 17.290s | 5.413ms | 19 | 20 | 95.00 |
V2 | sba_autoincrement | rv_dm_autoincr_sba_tl_access | 2.148m | 43.789ms | 19 | 20 | 95.00 |
V2 | jtag_dmi_debug_disabled | jtag_dmi_debug_disabled | 0 | 0 | -- | ||
V2 | sba_debug_disabled | sba_debug_disabled | 0 | 0 | -- | ||
V2 | ndmreset_req | ndmreset_req | 0 | 0 | -- | ||
V2 | hart_unavail | hart_unavail | 0 | 0 | -- | ||
V2 | tap_ctrl_transitions | tap_ctrl_transitions | 0 | 0 | -- | ||
V2 | stress_all | rv_dm_stress_all | 0.610s | 0 | 50 | 0.00 | |
V2 | alert_test | rv_dm_alert_test | 0.720s | 43.065us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | rv_dm_tl_errors | 5.840s | 222.202us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | rv_dm_tl_errors | 5.840s | 222.202us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | rv_dm_csr_hw_reset | 2.380s | 126.309us | 5 | 5 | 100.00 |
rv_dm_csr_rw | 2.190s | 401.852us | 20 | 20 | 100.00 | ||
rv_dm_csr_aliasing | 1.189m | 13.635ms | 5 | 5 | 100.00 | ||
rv_dm_same_csr_outstanding | 8.380s | 2.628ms | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | rv_dm_csr_hw_reset | 2.380s | 126.309us | 5 | 5 | 100.00 |
rv_dm_csr_rw | 2.190s | 401.852us | 20 | 20 | 100.00 | ||
rv_dm_csr_aliasing | 1.189m | 13.635ms | 5 | 5 | 100.00 | ||
rv_dm_same_csr_outstanding | 8.380s | 2.628ms | 20 | 20 | 100.00 | ||
V2 | TOTAL | 167 | 220 | 75.91 | |||
V2S | tl_intg_err | rv_dm_sec_cm | 1.510s | 237.080us | 5 | 5 | 100.00 |
rv_dm_tl_intg_err | 19.210s | 4.098ms | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | sec_cm_bus_integrity | 0 | 0 | -- | ||
V2S | sec_cm_lc_hw_debug_en_intersig_mubi | sec_cm_lc_hw_debug_en_intersig_mubi | 0 | 0 | -- | ||
V2S | sec_cm_dm_en_ctrl_lc_gated | sec_cm_dm_en_ctrl_lc_gated | 0 | 0 | -- | ||
V2S | sec_cm_sba_tl_lc_gate_fsm_sparse | sec_cm_sba_tl_lc_gate_fsm_sparse | 0 | 0 | -- | ||
V2S | sec_cm_mem_tl_lc_gate_fsm_sparse | sec_cm_mem_tl_lc_gate_fsm_sparse | 0 | 0 | -- | ||
V2S | sec_cm_exec_ctrl_mubi | sec_cm_exec_ctrl_mubi | 0 | 0 | -- | ||
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | stress_all_with_rand_reset | rv_dm_stress_all_with_rand_reset | 0.650s | 3.301us | 0 | 50 | 0.00 |
V3 | TOTAL | 0 | 50 | 0.00 | |||
TOTAL | 323 | 432 | 74.77 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 16 | 16 | 14 | 87.50 |
V2 | 17 | 8 | 4 | 23.53 |
V2S | 8 | 2 | 2 | 25.00 |
V3 | 1 | 1 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
76.97 | 83.23 | 61.69 | 87.95 | 46.15 | 66.67 | 97.75 | 95.34 |
UVM_WARNING [BDTYP] Cannot create an object of type 'rv_dm_stress_all_vseq' because it is not registered with the factory.
has 100 failures:
0.rv_dm_stress_all_with_rand_reset.3211691201
Line 230, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/0.rv_dm_stress_all_with_rand_reset/latest/run.log
UVM_WARNING @ 2948724 ps: [BDTYP] Cannot create an object of type 'rv_dm_stress_all_vseq' because it is not registered with the factory.
UVM_INFO @ 2948724 ps: (uvm_factory.svh:1645) [UVM/FACTORY/PRINT]
#### Factory Configuration (*)
No instance overrides are registered with this factory
1.rv_dm_stress_all_with_rand_reset.3901169381
Line 230, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/1.rv_dm_stress_all_with_rand_reset/latest/run.log
UVM_WARNING @ 5005268 ps: [BDTYP] Cannot create an object of type 'rv_dm_stress_all_vseq' because it is not registered with the factory.
UVM_INFO @ 5005268 ps: (uvm_factory.svh:1645) [UVM/FACTORY/PRINT]
#### Factory Configuration (*)
No instance overrides are registered with this factory
... and 48 more failures.
0.rv_dm_stress_all.314133884
Line 230, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/0.rv_dm_stress_all/latest/run.log
UVM_WARNING @ 0 ps: [BDTYP] Cannot create an object of type 'rv_dm_stress_all_vseq' because it is not registered with the factory.
UVM_INFO @ 0 ps: (uvm_factory.svh:1645) [UVM/FACTORY/PRINT]
#### Factory Configuration (*)
No instance overrides are registered with this factory
1.rv_dm_stress_all.75029330
Line 230, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/1.rv_dm_stress_all/latest/run.log
UVM_WARNING @ 0 ps: [BDTYP] Cannot create an object of type 'rv_dm_stress_all_vseq' because it is not registered with the factory.
UVM_INFO @ 0 ps: (uvm_factory.svh:1645) [UVM/FACTORY/PRINT]
#### Factory Configuration (*)
No instance overrides are registered with this factory
... and 48 more failures.
UVM_ERROR (cip_base_vseq.sv:717) [rv_dm_common_vseq] Check failed has_outstanding_access() == * (* [*] vs * [*]) No CSR outstanding items after reset!
has 5 failures:
6.rv_dm_csr_mem_rw_with_rand_reset.2452774226
Line 234, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/6.rv_dm_csr_mem_rw_with_rand_reset/latest/run.log
UVM_ERROR @ 22234181 ps: (cip_base_vseq.sv:717) [uvm_test_top.env.virtual_sequencer.rv_dm_common_vseq] Check failed has_outstanding_access() == 0 (1 [0x1] vs 0 [0x0]) No CSR outstanding items after reset!
UVM_INFO @ 22234181 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
7.rv_dm_csr_mem_rw_with_rand_reset.2591830117
Line 234, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/7.rv_dm_csr_mem_rw_with_rand_reset/latest/run.log
UVM_ERROR @ 5940643 ps: (cip_base_vseq.sv:717) [uvm_test_top.env.virtual_sequencer.rv_dm_common_vseq] Check failed has_outstanding_access() == 0 (1 [0x1] vs 0 [0x0]) No CSR outstanding items after reset!
UVM_INFO @ 5940643 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
... and 3 more failures.
UVM_FATAL (uvm_phase.svh:1512) [PH_TIMEOUT] Explicit timeout of * ps hit, indicating a probable testbench issue
has 2 failures:
Test rv_dm_csr_bit_bash has 1 failures.
3.rv_dm_csr_bit_bash.1232938083
Line 232, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/3.rv_dm_csr_bit_bash/latest/run.log
UVM_FATAL @ 50000000000 ps: (uvm_phase.svh:1512) [PH_TIMEOUT] Explicit timeout of 50000000000 ps hit, indicating a probable testbench issue
UVM_INFO @ 50000000000 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rv_dm_autoincr_sba_tl_access has 1 failures.
18.rv_dm_autoincr_sba_tl_access.1013146154
Line 239, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/18.rv_dm_autoincr_sba_tl_access/latest/run.log
UVM_FATAL @ 50000000000 ps: (uvm_phase.svh:1512) [PH_TIMEOUT] Explicit timeout of 50000000000 ps hit, indicating a probable testbench issue
UVM_INFO @ 50000000000 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR (jtag_rv_debugger.sv:1108) [debugger] Check failed is_busy == * (* [*] vs * [*])
has 1 failures:
4.rv_dm_bad_sba_tl_access.2900386912
Line 248, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/4.rv_dm_bad_sba_tl_access/latest/run.log
UVM_ERROR @ 1037553737 ps: (jtag_rv_debugger.sv:1108) [debugger] Check failed is_busy == 0 (1 [0x1] vs 0 [0x0])
UVM_INFO @ 1037553737 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR (jtag_dmi_monitor.sv:105) m_jtag_dmi_monitor [m_jtag_dmi_monitor] Non-ok response seen with no previous DMI request.
has 1 failures:
7.rv_dm_sba_tl_access.578826309
Line 239, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/7.rv_dm_sba_tl_access/latest/run.log
UVM_ERROR @ 21689302 ps: (jtag_dmi_monitor.sv:105) uvm_test_top.env.m_jtag_dmi_monitor [uvm_test_top.env.m_jtag_dmi_monitor] Non-ok response seen with no previous DMI request.
UVM_INFO @ 21689302 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---