2ac462188
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | rv_dm_smoke | 1.090s | 172.437us | 2 | 2 | 100.00 |
V1 | jtag_dtm_csr_hw_reset | rv_dm_jtag_dtm_csr_hw_reset | 1.000s | 139.971us | 5 | 5 | 100.00 |
V1 | jtag_dtm_csr_rw | rv_dm_jtag_dtm_csr_rw | 0.840s | 89.055us | 19 | 20 | 95.00 |
V1 | jtag_dtm_csr_bit_bash | rv_dm_jtag_dtm_csr_bit_bash | 3.850s | 1.881ms | 5 | 5 | 100.00 |
V1 | jtag_dtm_csr_aliasing | rv_dm_jtag_dtm_csr_aliasing | 1.250s | 236.420us | 5 | 5 | 100.00 |
V1 | jtag_dmi_csr_hw_reset | rv_dm_jtag_dmi_csr_hw_reset | 5.540s | 1.795ms | 5 | 5 | 100.00 |
V1 | jtag_dmi_csr_rw | rv_dm_jtag_dmi_csr_rw | 2.450s | 640.725us | 20 | 20 | 100.00 |
V1 | jtag_dmi_csr_bit_bash | rv_dm_jtag_dmi_csr_bit_bash | 1.072m | 38.298ms | 5 | 5 | 100.00 |
V1 | jtag_dmi_csr_aliasing | rv_dm_jtag_dmi_csr_aliasing | 18.010s | 4.880ms | 5 | 5 | 100.00 |
V1 | csr_hw_reset | rv_dm_csr_hw_reset | 2.270s | 111.577us | 5 | 5 | 100.00 |
V1 | csr_rw | rv_dm_csr_rw | 2.450s | 875.092us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | rv_dm_csr_bit_bash | 1.192m | 7.471ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | rv_dm_csr_aliasing | 1.248m | 9.265ms | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | rv_dm_csr_mem_rw_with_rand_reset | 14.310s | 7.541ms | 17 | 20 | 85.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | rv_dm_csr_rw | 2.450s | 875.092us | 20 | 20 | 100.00 |
rv_dm_csr_aliasing | 1.248m | 9.265ms | 5 | 5 | 100.00 | ||
V1 | mem_walk | rv_dm_mem_walk | 0.680s | 57.005us | 5 | 5 | 100.00 |
V1 | mem_partial_access | rv_dm_mem_partial_access | 0.640s | 54.536us | 5 | 5 | 100.00 |
V1 | TOTAL | 133 | 137 | 97.08 | |||
V2 | idcode | rv_dm_smoke | 1.090s | 172.437us | 2 | 2 | 100.00 |
V2 | jtag_dtm_hard_reset | jtag_dtm_hard_reset | 0 | 0 | -- | ||
V2 | jtag_dtm_idle_hint | jtag_dtm_idle_hint | 0 | 0 | -- | ||
V2 | jtag_dmi_failed_op | jtag_dmi_failed_op | 0 | 0 | -- | ||
V2 | jtag_dmi_dm_inactive | jtag_dmi_dm_inactive | 0 | 0 | -- | ||
V2 | sba | rv_dm_sba_tl_access | 15.050s | 8.021ms | 20 | 20 | 100.00 |
rv_dm_delayed_resp_sba_tl_access | 43.490s | 13.785ms | 20 | 20 | 100.00 | ||
V2 | bad_sba | rv_dm_bad_sba_tl_access | 15.840s | 3.884ms | 20 | 20 | 100.00 |
V2 | sba_autoincrement | rv_dm_autoincr_sba_tl_access | 2.327m | 48.109ms | 18 | 20 | 90.00 |
V2 | jtag_dmi_debug_disabled | jtag_dmi_debug_disabled | 0 | 0 | -- | ||
V2 | sba_debug_disabled | sba_debug_disabled | 0 | 0 | -- | ||
V2 | ndmreset_req | ndmreset_req | 0 | 0 | -- | ||
V2 | hart_unavail | hart_unavail | 0 | 0 | -- | ||
V2 | tap_ctrl_transitions | tap_ctrl_transitions | 0 | 0 | -- | ||
V2 | stress_all | rv_dm_stress_all | 0.590s | 0 | 50 | 0.00 | |
V2 | alert_test | rv_dm_alert_test | 0.710s | 22.490us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | rv_dm_tl_errors | 5.830s | 615.027us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | rv_dm_tl_errors | 5.830s | 615.027us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | rv_dm_csr_hw_reset | 2.270s | 111.577us | 5 | 5 | 100.00 |
rv_dm_csr_rw | 2.450s | 875.092us | 20 | 20 | 100.00 | ||
rv_dm_csr_aliasing | 1.248m | 9.265ms | 5 | 5 | 100.00 | ||
rv_dm_same_csr_outstanding | 7.250s | 2.306ms | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | rv_dm_csr_hw_reset | 2.270s | 111.577us | 5 | 5 | 100.00 |
rv_dm_csr_rw | 2.450s | 875.092us | 20 | 20 | 100.00 | ||
rv_dm_csr_aliasing | 1.248m | 9.265ms | 5 | 5 | 100.00 | ||
rv_dm_same_csr_outstanding | 7.250s | 2.306ms | 20 | 20 | 100.00 | ||
V2 | TOTAL | 168 | 220 | 76.36 | |||
V2S | tl_intg_err | rv_dm_sec_cm | 1.240s | 150.827us | 5 | 5 | 100.00 |
rv_dm_tl_intg_err | 19.940s | 1.245ms | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | sec_cm_bus_integrity | 0 | 0 | -- | ||
V2S | sec_cm_lc_hw_debug_en_intersig_mubi | sec_cm_lc_hw_debug_en_intersig_mubi | 0 | 0 | -- | ||
V2S | sec_cm_dm_en_ctrl_lc_gated | sec_cm_dm_en_ctrl_lc_gated | 0 | 0 | -- | ||
V2S | sec_cm_sba_tl_lc_gate_fsm_sparse | sec_cm_sba_tl_lc_gate_fsm_sparse | 0 | 0 | -- | ||
V2S | sec_cm_mem_tl_lc_gate_fsm_sparse | sec_cm_mem_tl_lc_gate_fsm_sparse | 0 | 0 | -- | ||
V2S | sec_cm_exec_ctrl_mubi | sec_cm_exec_ctrl_mubi | 0 | 0 | -- | ||
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | stress_all_with_rand_reset | rv_dm_stress_all_with_rand_reset | 0.640s | 2.828us | 0 | 50 | 0.00 |
V3 | TOTAL | 0 | 50 | 0.00 | |||
TOTAL | 326 | 432 | 75.46 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 16 | 16 | 14 | 87.50 |
V2 | 17 | 8 | 6 | 35.29 |
V2S | 8 | 2 | 2 | 25.00 |
V3 | 1 | 1 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
76.97 | 83.23 | 61.69 | 87.95 | 46.15 | 66.67 | 97.75 | 95.34 |
UVM_WARNING [BDTYP] Cannot create an object of type 'rv_dm_stress_all_vseq' because it is not registered with the factory.
has 100 failures:
0.rv_dm_stress_all_with_rand_reset.4207487439
Line 230, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/0.rv_dm_stress_all_with_rand_reset/latest/run.log
UVM_WARNING @ 6412573 ps: [BDTYP] Cannot create an object of type 'rv_dm_stress_all_vseq' because it is not registered with the factory.
UVM_INFO @ 6412573 ps: (uvm_factory.svh:1645) [UVM/FACTORY/PRINT]
#### Factory Configuration (*)
No instance overrides are registered with this factory
1.rv_dm_stress_all_with_rand_reset.3366498826
Line 230, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/1.rv_dm_stress_all_with_rand_reset/latest/run.log
UVM_WARNING @ 4655753 ps: [BDTYP] Cannot create an object of type 'rv_dm_stress_all_vseq' because it is not registered with the factory.
UVM_INFO @ 4655753 ps: (uvm_factory.svh:1645) [UVM/FACTORY/PRINT]
#### Factory Configuration (*)
No instance overrides are registered with this factory
... and 48 more failures.
0.rv_dm_stress_all.354028148
Line 230, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/0.rv_dm_stress_all/latest/run.log
UVM_WARNING @ 0 ps: [BDTYP] Cannot create an object of type 'rv_dm_stress_all_vseq' because it is not registered with the factory.
UVM_INFO @ 0 ps: (uvm_factory.svh:1645) [UVM/FACTORY/PRINT]
#### Factory Configuration (*)
No instance overrides are registered with this factory
1.rv_dm_stress_all.2068502968
Line 230, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/1.rv_dm_stress_all/latest/run.log
UVM_WARNING @ 0 ps: [BDTYP] Cannot create an object of type 'rv_dm_stress_all_vseq' because it is not registered with the factory.
UVM_INFO @ 0 ps: (uvm_factory.svh:1645) [UVM/FACTORY/PRINT]
#### Factory Configuration (*)
No instance overrides are registered with this factory
... and 48 more failures.
UVM_ERROR (cip_base_vseq.sv:717) [rv_dm_common_vseq] Check failed has_outstanding_access() == * (* [*] vs * [*]) No CSR outstanding items after reset!
has 3 failures:
2.rv_dm_csr_mem_rw_with_rand_reset.757804826
Line 234, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/2.rv_dm_csr_mem_rw_with_rand_reset/latest/run.log
UVM_ERROR @ 5287327 ps: (cip_base_vseq.sv:717) [uvm_test_top.env.virtual_sequencer.rv_dm_common_vseq] Check failed has_outstanding_access() == 0 (1 [0x1] vs 0 [0x0]) No CSR outstanding items after reset!
UVM_INFO @ 5287327 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
4.rv_dm_csr_mem_rw_with_rand_reset.3898486047
Line 240, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/4.rv_dm_csr_mem_rw_with_rand_reset/latest/run.log
UVM_ERROR @ 1686239123 ps: (cip_base_vseq.sv:717) [uvm_test_top.env.virtual_sequencer.rv_dm_common_vseq] Check failed has_outstanding_access() == 0 (1 [0x1] vs 0 [0x0]) No CSR outstanding items after reset!
UVM_INFO @ 1686239123 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
... and 1 more failures.
UVM_FATAL (uvm_phase.svh:1512) [PH_TIMEOUT] Explicit timeout of * ps hit, indicating a probable testbench issue
has 1 failures:
4.rv_dm_autoincr_sba_tl_access.1594442884
Line 239, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/4.rv_dm_autoincr_sba_tl_access/latest/run.log
UVM_FATAL @ 50000000000 ps: (uvm_phase.svh:1512) [PH_TIMEOUT] Explicit timeout of 50000000000 ps hit, indicating a probable testbench issue
UVM_INFO @ 50000000000 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR (csr_utils_pkg.sv:457) [csr_utils::csr_rd_check] Check failed obs == exp (* [*] vs * [*]) Regname: jtag_dtm_ral.dmi reset value: *
has 1 failures:
8.rv_dm_jtag_dtm_csr_rw.148039224
Line 231, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/8.rv_dm_jtag_dtm_csr_rw/latest/run.log
UVM_ERROR @ 24345643 ps: (csr_utils_pkg.sv:457) [csr_utils::csr_rd_check] Check failed obs == exp (274877906948 [0x4000000004] vs 1759835620972 [0x199be60866c]) Regname: jtag_dtm_ral.dmi reset value: 0x0
UVM_INFO @ 24345643 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR (jtag_dmi_monitor.sv:105) m_jtag_dmi_monitor [m_jtag_dmi_monitor] Non-ok response seen with no previous DMI request.
has 1 failures:
11.rv_dm_autoincr_sba_tl_access.1831926521
Line 239, in log /container/opentitan-public/scratch/os_regression/rv_dm-sim-vcs/11.rv_dm_autoincr_sba_tl_access/latest/run.log
UVM_ERROR @ 16463225 ps: (jtag_dmi_monitor.sv:105) uvm_test_top.env.m_jtag_dmi_monitor [uvm_test_top.env.m_jtag_dmi_monitor] Non-ok response seen with no previous DMI request.
UVM_INFO @ 16463225 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---