Summary for Variable cp_intr_pin
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins |
1 |
0 |
1 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
| NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| all_pins[0] |
123693336 |
1 |
|
T1 |
655943 |
|
T2 |
216834 |
|
T3 |
785 |
Summary for Variable cp_intr_pin_value
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
| NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| values[0x0] |
123690470 |
1 |
|
T1 |
655938 |
|
T2 |
216832 |
|
T3 |
785 |
| values[0x1] |
2866 |
1 |
|
T1 |
5 |
|
T2 |
16 |
|
T5 |
3 |
| transitions[0x0=>0x1] |
915 |
1 |
|
T1 |
2 |
|
T2 |
6 |
|
T5 |
1 |
| transitions[0x1=>0x0] |
915 |
1 |
|
T1 |
2 |
|
T2 |
6 |
|
T5 |
1 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
| Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
| cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| all_pins[0] |
values[0x0] |
123690470 |
1 |
|
T1 |
655938 |
|
T2 |
216832 |
|
T3 |
785 |
| all_pins[0] |
values[0x1] |
2866 |
1 |
|
T1 |
5 |
|
T2 |
16 |
|
T5 |
3 |
| all_pins[0] |
transitions[0x0=>0x1] |
915 |
1 |
|
T1 |
2 |
|
T2 |
6 |
|
T5 |
1 |
| all_pins[0] |
transitions[0x1=>0x0] |
915 |
1 |
|
T1 |
2 |
|
T2 |
6 |
|
T5 |
1 |