Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_mubi4_sync
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_scanmode_sync 100.00 100.00



Module Instance : tb.dut.u_scanmode_sync

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.39 96.31 94.03 97.00 93.33 96.30 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : prim_mubi4_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 3 3 100.00 3 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 3 3 100.00 3 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
NumCopiesMustBeGreaterZero_A 1600 1600 0 0
OutputsKnown_A 2147483647 2147483647 0 0
gen_no_flops.OutputDelay_A 2147483647 2147483647 0 0


NumCopiesMustBeGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1600 1600 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0
T24 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T31 1 1 0 0
T50 1 1 0 0

OutputsKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T18 2095 2033 0 0
T19 2243 2181 0 0
T20 220007 220001 0 0
T21 477085 477079 0 0
T24 292742 292736 0 0
T27 389127 389121 0 0
T28 389127 389121 0 0
T29 22370 22308 0 0
T31 788392 788330 0 0
T50 1200 1138 0 0

gen_no_flops.OutputDelay_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T18 2095 2033 0 0
T19 2243 2181 0 0
T20 220007 220001 0 0
T21 477085 477079 0 0
T24 292742 292736 0 0
T27 389127 389121 0 0
T28 389127 389121 0 0
T29 22370 22308 0 0
T31 788392 788330 0 0
T50 1200 1138 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%