Summary for Variable cp_mode
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 
3 | 
1 | 
2 | 
66.67  | 
Automatically Generated Bins for cp_mode
Uncovered bins
| NAME | COUNT | AT LEAST | NUMBER | STATUS | 
| auto[DisabledMode] | 
0 | 
1 | 
1 | 
 | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[FlashMode] | 
76212 | 
1 | 
 | 
 | 
T1 | 
200 | 
 | 
T4 | 
579 | 
 | 
T5 | 
12 | 
| auto[PassthroughMode] | 
51110 | 
1 | 
 | 
 | 
T2 | 
415 | 
 | 
T3 | 
171 | 
 | 
T6 | 
267 | 
Summary for Variable cp_tpm_enabled
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 
2 | 
0 | 
2 | 
100.00 | 
Automatically Generated Bins for cp_tpm_enabled
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 
31927 | 
1 | 
 | 
 | 
T1 | 
200 | 
 | 
T2 | 
415 | 
 | 
T4 | 
579 | 
| auto[1] | 
95395 | 
1 | 
 | 
 | 
T3 | 
171 | 
 | 
T6 | 
267 | 
 | 
T11 | 
319 | 
Summary for Cross cr_all
Samples crossed: cp_mode cp_tpm_enabled
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| Automatically Generated Cross Bins | 
6 | 
2 | 
4 | 
66.67  | 
2 | 
Automatically Generated Cross Bins for cr_all
Element holes
| cp_mode | cp_tpm_enabled | COUNT | AT LEAST | NUMBER | STATUS | 
| [auto[DisabledMode]] | 
* | 
-- | 
-- | 
2 | 
 | 
Covered bins
| cp_mode | cp_tpm_enabled | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[FlashMode] | 
auto[0] | 
14112 | 
1 | 
 | 
 | 
T1 | 
200 | 
 | 
T4 | 
579 | 
 | 
T5 | 
12 | 
| auto[FlashMode] | 
auto[1] | 
62100 | 
1 | 
 | 
 | 
T12 | 
397 | 
 | 
T24 | 
455 | 
 | 
T27 | 
470 | 
| auto[PassthroughMode] | 
auto[0] | 
17815 | 
1 | 
 | 
 | 
T2 | 
415 | 
 | 
T35 | 
28 | 
 | 
T70 | 
14 | 
| auto[PassthroughMode] | 
auto[1] | 
33295 | 
1 | 
 | 
 | 
T3 | 
171 | 
 | 
T6 | 
267 | 
 | 
T11 | 
319 |