Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.12 100.00 87.50 90.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.12 100.00 87.50 90.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 100.00 100.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 100.00 100.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
70.00 100.00 40.00 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.31 100.00 100.00 100.00 81.25


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.31 100.00 100.00 100.00 81.25


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 + N=5,DW=75,EnDataPort=1,IdxW=3 )
Line Coverage for Module self-instances :
SCORELINE
93.75 100.00
tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

SCORELINE
95.31 100.00
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T4 T5 T6  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T4 T5 T6  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T4 T5 T6  128 end MISSING_ELSE

Line Coverage for Module : prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Line Coverage for Module self-instances :
SCORELINE
88.12 100.00
tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T3 T5 T13  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T5 T14 T29  101 1/1 end else if (valid_o && !ready_i) begin Tests: T3 T5 T13  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T5 T14 T29  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T5 T14 T29  128 end MISSING_ELSE

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Cond Coverage for Module self-instances :
SCORECOND
88.12 87.50
tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9777.78
Logical9777.78
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT5,T29,T22
10CoveredT5,T14,T29

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT3,T5,T13
10Unreachable
11CoveredT5,T14,T29

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 )
Cond Coverage for Module self-instances :
SCORECOND
93.75 100.00
tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT20,T60,T50

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT20,T60,T50
10CoveredT20,T60,T50

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT6,T9,T10
10Unreachable
11CoveredT20,T60,T50

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=5,DW=75,EnDataPort=1,IdxW=3 )
Cond Coverage for Module self-instances :
SCORECOND
95.31 100.00
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T5,T25

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT4,T5,T25
10CoveredT4,T5,T6

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT4,T5,T6

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Module : prim_arbiter_ppc
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T25
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T4,T5,T6
0 0 1 Unreachable
0 0 0 Covered T1,T3,T5


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


Assert Coverage for Module : prim_arbiter_ppc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 13 81.25
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 13 81.25




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 777910903 629821168 0 0
CheckNGreaterZero_A 2928 2928 0 0
GntImpliesReady_A 777910903 3634015 0 0
GntImpliesValid_A 777910903 3634015 0 0
GrantKnown_A 777910903 629821168 0 0
IdxKnown_A 777910903 629821168 0 0
IndexIsCorrect_A 777910903 3634015 0 0
LockArbDecision_A 777910903 0 0 0
NoReadyValidNoGrant_A 777910903 0 0 0
ReadyAndValidImplyGrant_A 777910903 3634015 0 0
ReqAndReadyImplyGrant_A 777910903 3634015 0 0
ReqImpliesValid_A 777910903 3634015 0 0
ReqStaysHighUntilGranted0_M 777910903 0 0 0
RoundRobin_A 777910903 4 0 976
ValidKnown_A 777910903 629821168 0 0
gen_data_port_assertion.DataFlow_A 777910903 3634015 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 629821168 0 0
T1 1172 1109 0 0
T2 1515 1420 0 0
T3 9692 9101 0 0
T4 2657 2557 0 0
T5 5058 4990 0 0
T6 14922 9616 0 0
T7 1068 968 0 0
T8 3951 3226 0 0
T9 22827 15459 0 0
T10 51491 47221 0 0
T12 25146 12573 0 0
T13 30930 14960 0 0
T14 1184 592 0 0
T15 67504 33752 0 0
T16 14544 7272 0 0
T17 103604 0 0 0
T22 0 49680 0 0
T26 46864 43872 0 0
T28 0 432 0 0
T29 0 688 0 0
T30 0 33984 0 0
T31 0 114608 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2928 2928 0 0
T1 3 3 0 0
T2 3 3 0 0
T3 3 3 0 0
T4 3 3 0 0
T5 3 3 0 0
T6 3 3 0 0
T7 3 3 0 0
T8 3 3 0 0
T9 3 3 0 0
T10 3 3 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 3634015 0 0
T4 2657 200 0 0
T5 5058 223 0 0
T6 9690 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 17069 832 0 0
T10 47315 832 0 0
T11 1792 0 0 0
T12 34669 832 0 0
T13 15465 0 0 0
T14 592 33 0 0
T15 33752 832 0 0
T16 7272 832 0 0
T17 103604 0 0 0
T20 24448 1032 0 0
T22 0 2034 0 0
T25 2418 200 0 0
T28 432 0 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T45 0 4425 0 0
T46 15983 0 0 0
T50 0 8137 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T70 0 197 0 0
T71 0 2253 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 3634015 0 0
T4 2657 200 0 0
T5 5058 223 0 0
T6 9690 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 17069 832 0 0
T10 47315 832 0 0
T11 1792 0 0 0
T12 34669 832 0 0
T13 15465 0 0 0
T14 592 33 0 0
T15 33752 832 0 0
T16 7272 832 0 0
T17 103604 0 0 0
T20 24448 1032 0 0
T22 0 2034 0 0
T25 2418 200 0 0
T28 432 0 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T45 0 4425 0 0
T46 15983 0 0 0
T50 0 8137 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T70 0 197 0 0
T71 0 2253 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 629821168 0 0
T1 1172 1109 0 0
T2 1515 1420 0 0
T3 9692 9101 0 0
T4 2657 2557 0 0
T5 5058 4990 0 0
T6 14922 9616 0 0
T7 1068 968 0 0
T8 3951 3226 0 0
T9 22827 15459 0 0
T10 51491 47221 0 0
T12 25146 12573 0 0
T13 30930 14960 0 0
T14 1184 592 0 0
T15 67504 33752 0 0
T16 14544 7272 0 0
T17 103604 0 0 0
T22 0 49680 0 0
T26 46864 43872 0 0
T28 0 432 0 0
T29 0 688 0 0
T30 0 33984 0 0
T31 0 114608 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 629821168 0 0
T1 1172 1109 0 0
T2 1515 1420 0 0
T3 9692 9101 0 0
T4 2657 2557 0 0
T5 5058 4990 0 0
T6 14922 9616 0 0
T7 1068 968 0 0
T8 3951 3226 0 0
T9 22827 15459 0 0
T10 51491 47221 0 0
T12 25146 12573 0 0
T13 30930 14960 0 0
T14 1184 592 0 0
T15 67504 33752 0 0
T16 14544 7272 0 0
T17 103604 0 0 0
T22 0 49680 0 0
T26 46864 43872 0 0
T28 0 432 0 0
T29 0 688 0 0
T30 0 33984 0 0
T31 0 114608 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 3634015 0 0
T4 2657 200 0 0
T5 5058 223 0 0
T6 9690 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 17069 832 0 0
T10 47315 832 0 0
T11 1792 0 0 0
T12 34669 832 0 0
T13 15465 0 0 0
T14 592 33 0 0
T15 33752 832 0 0
T16 7272 832 0 0
T17 103604 0 0 0
T20 24448 1032 0 0
T22 0 2034 0 0
T25 2418 200 0 0
T28 432 0 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T45 0 4425 0 0
T46 15983 0 0 0
T50 0 8137 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T70 0 197 0 0
T71 0 2253 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 3634015 0 0
T4 2657 200 0 0
T5 5058 223 0 0
T6 9690 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 17069 832 0 0
T10 47315 832 0 0
T11 1792 0 0 0
T12 34669 832 0 0
T13 15465 0 0 0
T14 592 33 0 0
T15 33752 832 0 0
T16 7272 832 0 0
T17 103604 0 0 0
T20 24448 1032 0 0
T22 0 2034 0 0
T25 2418 200 0 0
T28 432 0 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T45 0 4425 0 0
T46 15983 0 0 0
T50 0 8137 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T70 0 197 0 0
T71 0 2253 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 3634015 0 0
T4 2657 200 0 0
T5 5058 223 0 0
T6 9690 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 17069 832 0 0
T10 47315 832 0 0
T11 1792 0 0 0
T12 34669 832 0 0
T13 15465 0 0 0
T14 592 33 0 0
T15 33752 832 0 0
T16 7272 832 0 0
T17 103604 0 0 0
T20 24448 1032 0 0
T22 0 2034 0 0
T25 2418 200 0 0
T28 432 0 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T45 0 4425 0 0
T46 15983 0 0 0
T50 0 8137 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T70 0 197 0 0
T71 0 2253 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 3634015 0 0
T4 2657 200 0 0
T5 5058 223 0 0
T6 9690 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 17069 832 0 0
T10 47315 832 0 0
T11 1792 0 0 0
T12 34669 832 0 0
T13 15465 0 0 0
T14 592 33 0 0
T15 33752 832 0 0
T16 7272 832 0 0
T17 103604 0 0 0
T20 24448 1032 0 0
T22 0 2034 0 0
T25 2418 200 0 0
T28 432 0 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T45 0 4425 0 0
T46 15983 0 0 0
T50 0 8137 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T70 0 197 0 0
T71 0 2253 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 4 0 976
T73 124326 1 0 1
T74 0 1 0 0
T75 0 1 0 0
T76 0 1 0 0
T77 2879 0 0 1
T78 393928 0 0 1
T79 2427 0 0 1
T80 46495 0 0 1
T81 127016 0 0 1
T82 14915 0 0 1
T83 57789 0 0 1
T84 190199 0 0 1
T85 280113 0 0 1

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 629821168 0 0
T1 1172 1109 0 0
T2 1515 1420 0 0
T3 9692 9101 0 0
T4 2657 2557 0 0
T5 5058 4990 0 0
T6 14922 9616 0 0
T7 1068 968 0 0
T8 3951 3226 0 0
T9 22827 15459 0 0
T10 51491 47221 0 0
T12 25146 12573 0 0
T13 30930 14960 0 0
T14 1184 592 0 0
T15 67504 33752 0 0
T16 14544 7272 0 0
T17 103604 0 0 0
T22 0 49680 0 0
T26 46864 43872 0 0
T28 0 432 0 0
T29 0 688 0 0
T30 0 33984 0 0
T31 0 114608 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 777910903 3634015 0 0
T4 2657 200 0 0
T5 5058 223 0 0
T6 9690 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 17069 832 0 0
T10 47315 832 0 0
T11 1792 0 0 0
T12 34669 832 0 0
T13 15465 0 0 0
T14 592 33 0 0
T15 33752 832 0 0
T16 7272 832 0 0
T17 103604 0 0 0
T20 24448 1032 0 0
T22 0 2034 0 0
T25 2418 200 0 0
T28 432 0 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T45 0 4425 0 0
T46 15983 0 0 0
T50 0 8137 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T70 0 197 0 0
T71 0 2253 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T3 T5 T13  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T5 T14 T29  101 1/1 end else if (valid_o && !ready_i) begin Tests: T3 T5 T13  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T5 T14 T29  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T5 T14 T29  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions8787.50
Logical8787.50
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT5,T29,T22
10CoveredT5,T14,T29

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT3,T5,T13
10Unreachable
11CoveredT5,T14,T29

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTestsExclude Annotation
01Unreachable
10Excluded VC_COV_UNR
11Unreachable

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 9 90.00
TERNARY 76 2 1 50.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T5,T14,T29
0 0 1 Unreachable
0 0 0 Covered T3,T5,T13


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T5,T14,T29
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T5,T14,T29
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 12 75.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 12 75.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 146705487 24830773 0 0
CheckNGreaterZero_A 976 976 0 0
GntImpliesReady_A 146705487 543745 0 0
GntImpliesValid_A 146705487 543745 0 0
GrantKnown_A 146705487 24830773 0 0
IdxKnown_A 146705487 24830773 0 0
IndexIsCorrect_A 146705487 543745 0 0
LockArbDecision_A 146705487 0 0 0
NoReadyValidNoGrant_A 146705487 0 0 0
ReadyAndValidImplyGrant_A 146705487 543745 0 0
ReqAndReadyImplyGrant_A 146705487 543745 0 0
ReqImpliesValid_A 146705487 543745 0 0
ReqStaysHighUntilGranted0_M 146705487 0 0 0
RoundRobin_A 146705487 0 0 0
ValidKnown_A 146705487 24830773 0 0
gen_data_port_assertion.DataFlow_A 146705487 543745 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 24830773 0 0
T3 1531 1008 0 0
T5 2912 2912 0 0
T6 5232 0 0 0
T9 5758 0 0 0
T10 4176 0 0 0
T12 12573 0 0 0
T13 15465 14960 0 0
T14 592 592 0 0
T15 33752 0 0 0
T16 7272 0 0 0
T22 0 49680 0 0
T26 0 43872 0 0
T28 0 432 0 0
T29 0 688 0 0
T30 0 33984 0 0
T31 0 114608 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 976 976 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 543745 0 0
T5 2912 156 0 0
T6 5232 0 0 0
T9 5758 0 0 0
T10 4176 0 0 0
T12 12573 0 0 0
T13 15465 0 0 0
T14 592 17 0 0
T15 33752 0 0 0
T16 7272 0 0 0
T17 103604 0 0 0
T22 0 2034 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T45 0 4425 0 0
T50 0 3332 0 0
T70 0 197 0 0
T71 0 2253 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 543745 0 0
T5 2912 156 0 0
T6 5232 0 0 0
T9 5758 0 0 0
T10 4176 0 0 0
T12 12573 0 0 0
T13 15465 0 0 0
T14 592 17 0 0
T15 33752 0 0 0
T16 7272 0 0 0
T17 103604 0 0 0
T22 0 2034 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T45 0 4425 0 0
T50 0 3332 0 0
T70 0 197 0 0
T71 0 2253 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 24830773 0 0
T3 1531 1008 0 0
T5 2912 2912 0 0
T6 5232 0 0 0
T9 5758 0 0 0
T10 4176 0 0 0
T12 12573 0 0 0
T13 15465 14960 0 0
T14 592 592 0 0
T15 33752 0 0 0
T16 7272 0 0 0
T22 0 49680 0 0
T26 0 43872 0 0
T28 0 432 0 0
T29 0 688 0 0
T30 0 33984 0 0
T31 0 114608 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 24830773 0 0
T3 1531 1008 0 0
T5 2912 2912 0 0
T6 5232 0 0 0
T9 5758 0 0 0
T10 4176 0 0 0
T12 12573 0 0 0
T13 15465 14960 0 0
T14 592 592 0 0
T15 33752 0 0 0
T16 7272 0 0 0
T22 0 49680 0 0
T26 0 43872 0 0
T28 0 432 0 0
T29 0 688 0 0
T30 0 33984 0 0
T31 0 114608 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 543745 0 0
T5 2912 156 0 0
T6 5232 0 0 0
T9 5758 0 0 0
T10 4176 0 0 0
T12 12573 0 0 0
T13 15465 0 0 0
T14 592 17 0 0
T15 33752 0 0 0
T16 7272 0 0 0
T17 103604 0 0 0
T22 0 2034 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T45 0 4425 0 0
T50 0 3332 0 0
T70 0 197 0 0
T71 0 2253 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 543745 0 0
T5 2912 156 0 0
T6 5232 0 0 0
T9 5758 0 0 0
T10 4176 0 0 0
T12 12573 0 0 0
T13 15465 0 0 0
T14 592 17 0 0
T15 33752 0 0 0
T16 7272 0 0 0
T17 103604 0 0 0
T22 0 2034 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T45 0 4425 0 0
T50 0 3332 0 0
T70 0 197 0 0
T71 0 2253 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 543745 0 0
T5 2912 156 0 0
T6 5232 0 0 0
T9 5758 0 0 0
T10 4176 0 0 0
T12 12573 0 0 0
T13 15465 0 0 0
T14 592 17 0 0
T15 33752 0 0 0
T16 7272 0 0 0
T17 103604 0 0 0
T22 0 2034 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T45 0 4425 0 0
T50 0 3332 0 0
T70 0 197 0 0
T71 0 2253 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 543745 0 0
T5 2912 156 0 0
T6 5232 0 0 0
T9 5758 0 0 0
T10 4176 0 0 0
T12 12573 0 0 0
T13 15465 0 0 0
T14 592 17 0 0
T15 33752 0 0 0
T16 7272 0 0 0
T17 103604 0 0 0
T22 0 2034 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T45 0 4425 0 0
T50 0 3332 0 0
T70 0 197 0 0
T71 0 2253 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 24830773 0 0
T3 1531 1008 0 0
T5 2912 2912 0 0
T6 5232 0 0 0
T9 5758 0 0 0
T10 4176 0 0 0
T12 12573 0 0 0
T13 15465 14960 0 0
T14 592 592 0 0
T15 33752 0 0 0
T16 7272 0 0 0
T22 0 49680 0 0
T26 0 43872 0 0
T28 0 432 0 0
T29 0 688 0 0
T30 0 33984 0 0
T31 0 114608 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 543745 0 0
T5 2912 156 0 0
T6 5232 0 0 0
T9 5758 0 0 0
T10 4176 0 0 0
T12 12573 0 0 0
T13 15465 0 0 0
T14 592 17 0 0
T15 33752 0 0 0
T16 7272 0 0 0
T17 103604 0 0 0
T22 0 2034 0 0
T29 0 36 0 0
T30 0 848 0 0
T32 0 4121 0 0
T45 0 4425 0 0
T50 0 3332 0 0
T70 0 197 0 0
T71 0 2253 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T6 T9 T10  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T20 T60 T50  101 1/1 end else if (valid_o && !ready_i) begin Tests: T6 T9 T10  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T20 T60 T50  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T20 T60 T50  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions88100.00
Logical88100.00
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT20,T60,T50

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT20,T60,T50
10CoveredT20,T60,T50

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT6,T9,T10
10Unreachable
11CoveredT20,T60,T50

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTestsExclude Annotation
01Unreachable
10Excluded VC_COV_UNR
11Unreachable

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T20,T60,T50
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T20,T60,T50
0 0 1 Unreachable
0 0 0 Covered T6,T9,T10


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T20,T60,T50
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T20,T60,T50
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 12 75.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 12 75.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 146705487 120576950 0 0
CheckNGreaterZero_A 976 976 0 0
GntImpliesReady_A 146705487 850682 0 0
GntImpliesValid_A 146705487 850682 0 0
GrantKnown_A 146705487 120576950 0 0
IdxKnown_A 146705487 120576950 0 0
IndexIsCorrect_A 146705487 850682 0 0
LockArbDecision_A 146705487 0 0 0
NoReadyValidNoGrant_A 146705487 0 0 0
ReadyAndValidImplyGrant_A 146705487 850682 0 0
ReqAndReadyImplyGrant_A 146705487 850682 0 0
ReqImpliesValid_A 146705487 850682 0 0
ReqStaysHighUntilGranted0_M 146705487 0 0 0
RoundRobin_A 146705487 0 0 0
ValidKnown_A 146705487 120576950 0 0
gen_data_port_assertion.DataFlow_A 146705487 850682 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 120576950 0 0
T6 5232 5232 0 0
T9 5758 4240 0 0
T10 4176 4176 0 0
T12 12573 12573 0 0
T13 15465 0 0 0
T14 592 0 0 0
T15 33752 33752 0 0
T16 7272 7272 0 0
T17 103604 103072 0 0
T18 0 21680 0 0
T19 0 3728 0 0
T20 0 23836 0 0
T26 46864 0 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 976 976 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 850682 0 0
T20 24448 1032 0 0
T22 50844 0 0 0
T28 432 0 0 0
T29 688 0 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T46 15983 0 0 0
T50 0 4805 0 0
T51 0 1894 0 0
T52 0 1174 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T63 0 2803 0 0
T64 4308 0 0 0
T67 0 2683 0 0
T86 0 865 0 0
T87 0 10 0 0
T88 30888 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 850682 0 0
T20 24448 1032 0 0
T22 50844 0 0 0
T28 432 0 0 0
T29 688 0 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T46 15983 0 0 0
T50 0 4805 0 0
T51 0 1894 0 0
T52 0 1174 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T63 0 2803 0 0
T64 4308 0 0 0
T67 0 2683 0 0
T86 0 865 0 0
T87 0 10 0 0
T88 30888 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 120576950 0 0
T6 5232 5232 0 0
T9 5758 4240 0 0
T10 4176 4176 0 0
T12 12573 12573 0 0
T13 15465 0 0 0
T14 592 0 0 0
T15 33752 33752 0 0
T16 7272 7272 0 0
T17 103604 103072 0 0
T18 0 21680 0 0
T19 0 3728 0 0
T20 0 23836 0 0
T26 46864 0 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 120576950 0 0
T6 5232 5232 0 0
T9 5758 4240 0 0
T10 4176 4176 0 0
T12 12573 12573 0 0
T13 15465 0 0 0
T14 592 0 0 0
T15 33752 33752 0 0
T16 7272 7272 0 0
T17 103604 103072 0 0
T18 0 21680 0 0
T19 0 3728 0 0
T20 0 23836 0 0
T26 46864 0 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 850682 0 0
T20 24448 1032 0 0
T22 50844 0 0 0
T28 432 0 0 0
T29 688 0 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T46 15983 0 0 0
T50 0 4805 0 0
T51 0 1894 0 0
T52 0 1174 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T63 0 2803 0 0
T64 4308 0 0 0
T67 0 2683 0 0
T86 0 865 0 0
T87 0 10 0 0
T88 30888 0 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 850682 0 0
T20 24448 1032 0 0
T22 50844 0 0 0
T28 432 0 0 0
T29 688 0 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T46 15983 0 0 0
T50 0 4805 0 0
T51 0 1894 0 0
T52 0 1174 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T63 0 2803 0 0
T64 4308 0 0 0
T67 0 2683 0 0
T86 0 865 0 0
T87 0 10 0 0
T88 30888 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 850682 0 0
T20 24448 1032 0 0
T22 50844 0 0 0
T28 432 0 0 0
T29 688 0 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T46 15983 0 0 0
T50 0 4805 0 0
T51 0 1894 0 0
T52 0 1174 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T63 0 2803 0 0
T64 4308 0 0 0
T67 0 2683 0 0
T86 0 865 0 0
T87 0 10 0 0
T88 30888 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 850682 0 0
T20 24448 1032 0 0
T22 50844 0 0 0
T28 432 0 0 0
T29 688 0 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T46 15983 0 0 0
T50 0 4805 0 0
T51 0 1894 0 0
T52 0 1174 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T63 0 2803 0 0
T64 4308 0 0 0
T67 0 2683 0 0
T86 0 865 0 0
T87 0 10 0 0
T88 30888 0 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 120576950 0 0
T6 5232 5232 0 0
T9 5758 4240 0 0
T10 4176 4176 0 0
T12 12573 12573 0 0
T13 15465 0 0 0
T14 592 0 0 0
T15 33752 33752 0 0
T16 7272 7272 0 0
T17 103604 103072 0 0
T18 0 21680 0 0
T19 0 3728 0 0
T20 0 23836 0 0
T26 46864 0 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 146705487 850682 0 0
T20 24448 1032 0 0
T22 50844 0 0 0
T28 432 0 0 0
T29 688 0 0 0
T39 25035 0 0 0
T40 15524 0 0 0
T46 15983 0 0 0
T50 0 4805 0 0
T51 0 1894 0 0
T52 0 1174 0 0
T55 69796 0 0 0
T60 0 128 0 0
T62 0 5316 0 0
T63 0 2803 0 0
T64 4308 0 0 0
T67 0 2683 0 0
T86 0 865 0 0
T87 0 10 0 0
T88 30888 0 0 0

Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T4 T5 T6  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T4 T5 T6  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T4 T5 T6  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions88100.00
Logical88100.00
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T5,T25

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT4,T5,T25
10CoveredT4,T5,T6

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT4,T5,T6

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTestsExclude Annotation
01Unreachable
10Excluded VC_COV_UNR
11Unreachable

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T25
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T4,T5,T6
0 0 1 Unreachable
0 0 0 Covered T1,T2,T3


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 13 81.25
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 13 81.25




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 484499929 484413445 0 0
CheckNGreaterZero_A 976 976 0 0
GntImpliesReady_A 484499929 2239588 0 0
GntImpliesValid_A 484499929 2239588 0 0
GrantKnown_A 484499929 484413445 0 0
IdxKnown_A 484499929 484413445 0 0
IndexIsCorrect_A 484499929 2239588 0 0
LockArbDecision_A 484499929 0 0 0
NoReadyValidNoGrant_A 484499929 0 0 0
ReadyAndValidImplyGrant_A 484499929 2239588 0 0
ReqAndReadyImplyGrant_A 484499929 2239588 0 0
ReqImpliesValid_A 484499929 2239588 0 0
ReqStaysHighUntilGranted0_M 484499929 0 0 0
RoundRobin_A 484499929 4 0 976
ValidKnown_A 484499929 484413445 0 0
gen_data_port_assertion.DataFlow_A 484499929 2239588 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 484413445 0 0
T1 1172 1109 0 0
T2 1515 1420 0 0
T3 8161 8093 0 0
T4 2657 2557 0 0
T5 2146 2078 0 0
T6 4458 4384 0 0
T7 1068 968 0 0
T8 3951 3226 0 0
T9 11311 11219 0 0
T10 43139 43045 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 976 976 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 2239588 0 0
T4 2657 200 0 0
T5 2146 67 0 0
T6 4458 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 11311 832 0 0
T10 43139 832 0 0
T11 1792 0 0 0
T12 22096 832 0 0
T14 0 16 0 0
T15 0 832 0 0
T16 0 832 0 0
T25 2418 200 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 2239588 0 0
T4 2657 200 0 0
T5 2146 67 0 0
T6 4458 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 11311 832 0 0
T10 43139 832 0 0
T11 1792 0 0 0
T12 22096 832 0 0
T14 0 16 0 0
T15 0 832 0 0
T16 0 832 0 0
T25 2418 200 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 484413445 0 0
T1 1172 1109 0 0
T2 1515 1420 0 0
T3 8161 8093 0 0
T4 2657 2557 0 0
T5 2146 2078 0 0
T6 4458 4384 0 0
T7 1068 968 0 0
T8 3951 3226 0 0
T9 11311 11219 0 0
T10 43139 43045 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 484413445 0 0
T1 1172 1109 0 0
T2 1515 1420 0 0
T3 8161 8093 0 0
T4 2657 2557 0 0
T5 2146 2078 0 0
T6 4458 4384 0 0
T7 1068 968 0 0
T8 3951 3226 0 0
T9 11311 11219 0 0
T10 43139 43045 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 2239588 0 0
T4 2657 200 0 0
T5 2146 67 0 0
T6 4458 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 11311 832 0 0
T10 43139 832 0 0
T11 1792 0 0 0
T12 22096 832 0 0
T14 0 16 0 0
T15 0 832 0 0
T16 0 832 0 0
T25 2418 200 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 2239588 0 0
T4 2657 200 0 0
T5 2146 67 0 0
T6 4458 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 11311 832 0 0
T10 43139 832 0 0
T11 1792 0 0 0
T12 22096 832 0 0
T14 0 16 0 0
T15 0 832 0 0
T16 0 832 0 0
T25 2418 200 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 2239588 0 0
T4 2657 200 0 0
T5 2146 67 0 0
T6 4458 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 11311 832 0 0
T10 43139 832 0 0
T11 1792 0 0 0
T12 22096 832 0 0
T14 0 16 0 0
T15 0 832 0 0
T16 0 832 0 0
T25 2418 200 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 2239588 0 0
T4 2657 200 0 0
T5 2146 67 0 0
T6 4458 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 11311 832 0 0
T10 43139 832 0 0
T11 1792 0 0 0
T12 22096 832 0 0
T14 0 16 0 0
T15 0 832 0 0
T16 0 832 0 0
T25 2418 200 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 4 0 976
T73 124326 1 0 1
T74 0 1 0 0
T75 0 1 0 0
T76 0 1 0 0
T77 2879 0 0 1
T78 393928 0 0 1
T79 2427 0 0 1
T80 46495 0 0 1
T81 127016 0 0 1
T82 14915 0 0 1
T83 57789 0 0 1
T84 190199 0 0 1
T85 280113 0 0 1

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 484413445 0 0
T1 1172 1109 0 0
T2 1515 1420 0 0
T3 8161 8093 0 0
T4 2657 2557 0 0
T5 2146 2078 0 0
T6 4458 4384 0 0
T7 1068 968 0 0
T8 3951 3226 0 0
T9 11311 11219 0 0
T10 43139 43045 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 484499929 2239588 0 0
T4 2657 200 0 0
T5 2146 67 0 0
T6 4458 832 0 0
T7 1068 0 0 0
T8 3951 0 0 0
T9 11311 832 0 0
T10 43139 832 0 0
T11 1792 0 0 0
T12 22096 832 0 0
T14 0 16 0 0
T15 0 832 0 0
T16 0 832 0 0
T25 2418 200 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%