Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2003 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2003 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
3565 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
31 |
1 |
|
|
T12 |
1 |
|
T19 |
2 |
|
T33 |
1 |
values[2] |
31 |
1 |
|
|
T20 |
1 |
|
T31 |
1 |
|
T33 |
1 |
values[3] |
42 |
1 |
|
|
T13 |
1 |
|
T11 |
1 |
|
T20 |
1 |
values[4] |
37 |
1 |
|
|
T19 |
1 |
|
T378 |
1 |
|
T166 |
1 |
values[5] |
42 |
1 |
|
|
T33 |
1 |
|
T395 |
2 |
|
T327 |
1 |
values[6] |
44 |
1 |
|
|
T11 |
1 |
|
T20 |
1 |
|
T31 |
1 |
values[7] |
38 |
1 |
|
|
T12 |
1 |
|
T19 |
2 |
|
T32 |
1 |
values[8] |
44 |
1 |
|
|
T11 |
2 |
|
T19 |
1 |
|
T31 |
1 |
values[9] |
51 |
1 |
|
|
T13 |
1 |
|
T12 |
1 |
|
T20 |
2 |
values[10] |
56 |
1 |
|
|
T11 |
1 |
|
T12 |
1 |
|
T20 |
2 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
1843 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
11 |
1 |
|
|
T12 |
1 |
|
T19 |
2 |
|
T358 |
1 |
auto[UartTx] |
values[2] |
11 |
1 |
|
|
T20 |
1 |
|
T160 |
1 |
|
T302 |
1 |
auto[UartTx] |
values[3] |
15 |
1 |
|
|
T33 |
1 |
|
T35 |
1 |
|
T395 |
1 |
auto[UartTx] |
values[4] |
17 |
1 |
|
|
T19 |
1 |
|
T166 |
1 |
|
T153 |
1 |
auto[UartTx] |
values[5] |
16 |
1 |
|
|
T358 |
2 |
|
T160 |
1 |
|
T396 |
1 |
auto[UartTx] |
values[6] |
15 |
1 |
|
|
T11 |
1 |
|
T20 |
1 |
|
T35 |
1 |
auto[UartTx] |
values[7] |
16 |
1 |
|
|
T12 |
1 |
|
T32 |
1 |
|
T33 |
1 |
auto[UartTx] |
values[8] |
14 |
1 |
|
|
T19 |
1 |
|
T378 |
1 |
|
T397 |
1 |
auto[UartTx] |
values[9] |
18 |
1 |
|
|
T34 |
1 |
|
T90 |
1 |
|
T397 |
1 |
auto[UartTx] |
values[10] |
21 |
1 |
|
|
T12 |
1 |
|
T20 |
1 |
|
T32 |
1 |
auto[UartRx] |
values[0] |
1722 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
20 |
1 |
|
|
T33 |
1 |
|
T34 |
1 |
|
T35 |
1 |
auto[UartRx] |
values[2] |
20 |
1 |
|
|
T31 |
1 |
|
T33 |
1 |
|
T290 |
1 |
auto[UartRx] |
values[3] |
27 |
1 |
|
|
T13 |
1 |
|
T11 |
1 |
|
T20 |
1 |
auto[UartRx] |
values[4] |
20 |
1 |
|
|
T378 |
1 |
|
T327 |
1 |
|
T358 |
2 |
auto[UartRx] |
values[5] |
26 |
1 |
|
|
T33 |
1 |
|
T395 |
2 |
|
T327 |
1 |
auto[UartRx] |
values[6] |
29 |
1 |
|
|
T31 |
1 |
|
T32 |
1 |
|
T166 |
1 |
auto[UartRx] |
values[7] |
22 |
1 |
|
|
T19 |
2 |
|
T33 |
1 |
|
T35 |
1 |
auto[UartRx] |
values[8] |
30 |
1 |
|
|
T11 |
2 |
|
T31 |
1 |
|
T290 |
1 |
auto[UartRx] |
values[9] |
33 |
1 |
|
|
T13 |
1 |
|
T12 |
1 |
|
T20 |
2 |
auto[UartRx] |
values[10] |
35 |
1 |
|
|
T11 |
1 |
|
T20 |
1 |
|
T19 |
1 |