Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2047 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2047 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
3877 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
39 |
1 |
|
|
T25 |
1 |
|
T36 |
2 |
|
T39 |
2 |
values[2] |
18 |
1 |
|
|
T35 |
1 |
|
T38 |
1 |
|
T40 |
2 |
values[3] |
13 |
1 |
|
|
T24 |
1 |
|
T25 |
1 |
|
T37 |
1 |
values[4] |
18 |
1 |
|
|
T24 |
1 |
|
T26 |
2 |
|
T35 |
3 |
values[5] |
30 |
1 |
|
|
T25 |
1 |
|
T37 |
1 |
|
T40 |
2 |
values[6] |
15 |
1 |
|
|
T299 |
1 |
|
T402 |
1 |
|
T109 |
1 |
values[7] |
11 |
1 |
|
|
T25 |
1 |
|
T26 |
1 |
|
T37 |
1 |
values[8] |
17 |
1 |
|
|
T24 |
1 |
|
T25 |
1 |
|
T35 |
1 |
values[9] |
19 |
1 |
|
|
T35 |
2 |
|
T37 |
1 |
|
T38 |
1 |
values[10] |
21 |
1 |
|
|
T24 |
1 |
|
T39 |
2 |
|
T299 |
1 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
1984 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
21 |
1 |
|
|
T25 |
1 |
|
T36 |
1 |
|
T39 |
1 |
auto[UartTx] |
values[2] |
4 |
1 |
|
|
T40 |
1 |
|
T449 |
2 |
|
T450 |
1 |
auto[UartTx] |
values[3] |
4 |
1 |
|
|
T25 |
1 |
|
T37 |
1 |
|
T451 |
1 |
auto[UartTx] |
values[4] |
4 |
1 |
|
|
T24 |
1 |
|
T26 |
1 |
|
T35 |
1 |
auto[UartTx] |
values[5] |
8 |
1 |
|
|
T40 |
2 |
|
T299 |
1 |
|
T108 |
1 |
auto[UartTx] |
values[6] |
3 |
1 |
|
|
T299 |
1 |
|
T111 |
2 |
|
- |
- |
auto[UartTx] |
values[7] |
1 |
1 |
|
|
T26 |
1 |
|
- |
- |
|
- |
- |
auto[UartTx] |
values[8] |
2 |
1 |
|
|
T35 |
1 |
|
T452 |
1 |
|
- |
- |
auto[UartTx] |
values[9] |
8 |
1 |
|
|
T39 |
2 |
|
T402 |
1 |
|
T451 |
1 |
auto[UartTx] |
values[10] |
4 |
1 |
|
|
T453 |
1 |
|
T379 |
2 |
|
T454 |
1 |
auto[UartRx] |
values[0] |
1893 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
18 |
1 |
|
|
T36 |
1 |
|
T39 |
1 |
|
T40 |
1 |
auto[UartRx] |
values[2] |
14 |
1 |
|
|
T35 |
1 |
|
T38 |
1 |
|
T40 |
1 |
auto[UartRx] |
values[3] |
9 |
1 |
|
|
T24 |
1 |
|
T39 |
2 |
|
T299 |
1 |
auto[UartRx] |
values[4] |
14 |
1 |
|
|
T26 |
1 |
|
T35 |
2 |
|
T36 |
1 |
auto[UartRx] |
values[5] |
22 |
1 |
|
|
T25 |
1 |
|
T37 |
1 |
|
T299 |
1 |
auto[UartRx] |
values[6] |
12 |
1 |
|
|
T402 |
1 |
|
T109 |
1 |
|
T49 |
1 |
auto[UartRx] |
values[7] |
10 |
1 |
|
|
T25 |
1 |
|
T37 |
1 |
|
T111 |
1 |
auto[UartRx] |
values[8] |
15 |
1 |
|
|
T24 |
1 |
|
T25 |
1 |
|
T40 |
1 |
auto[UartRx] |
values[9] |
11 |
1 |
|
|
T35 |
2 |
|
T37 |
1 |
|
T38 |
1 |
auto[UartRx] |
values[10] |
17 |
1 |
|
|
T24 |
1 |
|
T39 |
2 |
|
T299 |
1 |