Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2623 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2623 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
4609 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
48 |
1 |
|
|
T32 |
1 |
|
T296 |
1 |
|
T46 |
1 |
values[2] |
55 |
1 |
|
|
T19 |
1 |
|
T30 |
1 |
|
T16 |
1 |
values[3] |
71 |
1 |
|
|
T19 |
2 |
|
T30 |
2 |
|
T32 |
1 |
values[4] |
54 |
1 |
|
|
T17 |
2 |
|
T19 |
2 |
|
T21 |
2 |
values[5] |
63 |
1 |
|
|
T16 |
1 |
|
T33 |
1 |
|
T113 |
2 |
values[6] |
65 |
1 |
|
|
T19 |
1 |
|
T16 |
5 |
|
T21 |
3 |
values[7] |
60 |
1 |
|
|
T19 |
2 |
|
T21 |
2 |
|
T32 |
1 |
values[8] |
54 |
1 |
|
|
T19 |
1 |
|
T16 |
2 |
|
T31 |
2 |
values[9] |
67 |
1 |
|
|
T30 |
2 |
|
T31 |
1 |
|
T21 |
3 |
values[10] |
75 |
1 |
|
|
T17 |
2 |
|
T19 |
1 |
|
T24 |
1 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
2392 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
16 |
1 |
|
|
T46 |
1 |
|
T309 |
1 |
|
T160 |
1 |
auto[UartTx] |
values[2] |
19 |
1 |
|
|
T30 |
1 |
|
T114 |
1 |
|
T298 |
1 |
auto[UartTx] |
values[3] |
34 |
1 |
|
|
T19 |
2 |
|
T30 |
1 |
|
T32 |
1 |
auto[UartTx] |
values[4] |
15 |
1 |
|
|
T21 |
1 |
|
T46 |
1 |
|
T189 |
1 |
auto[UartTx] |
values[5] |
18 |
1 |
|
|
T142 |
1 |
|
T130 |
1 |
|
T57 |
1 |
auto[UartTx] |
values[6] |
34 |
1 |
|
|
T16 |
3 |
|
T21 |
1 |
|
T46 |
1 |
auto[UartTx] |
values[7] |
19 |
1 |
|
|
T21 |
1 |
|
T33 |
1 |
|
T189 |
1 |
auto[UartTx] |
values[8] |
14 |
1 |
|
|
T19 |
1 |
|
T16 |
2 |
|
T142 |
1 |
auto[UartTx] |
values[9] |
25 |
1 |
|
|
T31 |
1 |
|
T32 |
1 |
|
T46 |
3 |
auto[UartTx] |
values[10] |
27 |
1 |
|
|
T17 |
1 |
|
T19 |
1 |
|
T30 |
1 |
auto[UartRx] |
values[0] |
2217 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
32 |
1 |
|
|
T32 |
1 |
|
T296 |
1 |
|
T285 |
1 |
auto[UartRx] |
values[2] |
36 |
1 |
|
|
T19 |
1 |
|
T16 |
1 |
|
T34 |
1 |
auto[UartRx] |
values[3] |
37 |
1 |
|
|
T30 |
1 |
|
T114 |
1 |
|
T130 |
1 |
auto[UartRx] |
values[4] |
39 |
1 |
|
|
T17 |
2 |
|
T19 |
2 |
|
T21 |
1 |
auto[UartRx] |
values[5] |
45 |
1 |
|
|
T16 |
1 |
|
T33 |
1 |
|
T113 |
2 |
auto[UartRx] |
values[6] |
31 |
1 |
|
|
T19 |
1 |
|
T16 |
2 |
|
T21 |
2 |
auto[UartRx] |
values[7] |
41 |
1 |
|
|
T19 |
2 |
|
T21 |
1 |
|
T32 |
1 |
auto[UartRx] |
values[8] |
40 |
1 |
|
|
T31 |
2 |
|
T296 |
1 |
|
T114 |
2 |
auto[UartRx] |
values[9] |
42 |
1 |
|
|
T30 |
2 |
|
T21 |
3 |
|
T32 |
1 |
auto[UartRx] |
values[10] |
48 |
1 |
|
|
T17 |
1 |
|
T24 |
1 |
|
T34 |
3 |