Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2593 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2593 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
4579 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
46 |
1 |
|
|
T35 |
1 |
|
T107 |
1 |
|
T162 |
1 |
values[2] |
58 |
1 |
|
|
T32 |
1 |
|
T33 |
1 |
|
T34 |
1 |
values[3] |
53 |
1 |
|
|
T14 |
2 |
|
T32 |
1 |
|
T33 |
1 |
values[4] |
48 |
1 |
|
|
T14 |
1 |
|
T22 |
1 |
|
T33 |
1 |
values[5] |
48 |
1 |
|
|
T13 |
2 |
|
T22 |
1 |
|
T32 |
1 |
values[6] |
62 |
1 |
|
|
T13 |
1 |
|
T33 |
1 |
|
T36 |
1 |
values[7] |
62 |
1 |
|
|
T13 |
1 |
|
T14 |
1 |
|
T22 |
1 |
values[8] |
65 |
1 |
|
|
T13 |
2 |
|
T32 |
2 |
|
T35 |
1 |
values[9] |
59 |
1 |
|
|
T13 |
1 |
|
T14 |
1 |
|
T22 |
1 |
values[10] |
69 |
1 |
|
|
T14 |
1 |
|
T32 |
1 |
|
T33 |
1 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
2381 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
12 |
1 |
|
|
T308 |
1 |
|
T304 |
1 |
|
T323 |
1 |
auto[UartTx] |
values[2] |
21 |
1 |
|
|
T32 |
1 |
|
T34 |
1 |
|
T37 |
1 |
auto[UartTx] |
values[3] |
22 |
1 |
|
|
T14 |
1 |
|
T166 |
1 |
|
T324 |
1 |
auto[UartTx] |
values[4] |
17 |
1 |
|
|
T14 |
1 |
|
T141 |
1 |
|
T289 |
1 |
auto[UartTx] |
values[5] |
17 |
1 |
|
|
T13 |
1 |
|
T34 |
1 |
|
T110 |
2 |
auto[UartTx] |
values[6] |
23 |
1 |
|
|
T33 |
1 |
|
T141 |
1 |
|
T166 |
1 |
auto[UartTx] |
values[7] |
21 |
1 |
|
|
T13 |
1 |
|
T22 |
1 |
|
T38 |
1 |
auto[UartTx] |
values[8] |
23 |
1 |
|
|
T13 |
1 |
|
T32 |
1 |
|
T37 |
1 |
auto[UartTx] |
values[9] |
18 |
1 |
|
|
T14 |
1 |
|
T38 |
1 |
|
T289 |
1 |
auto[UartTx] |
values[10] |
25 |
1 |
|
|
T33 |
1 |
|
T50 |
1 |
|
T308 |
1 |
auto[UartRx] |
values[0] |
2198 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
34 |
1 |
|
|
T35 |
1 |
|
T107 |
1 |
|
T162 |
1 |
auto[UartRx] |
values[2] |
37 |
1 |
|
|
T33 |
1 |
|
T35 |
1 |
|
T36 |
1 |
auto[UartRx] |
values[3] |
31 |
1 |
|
|
T14 |
1 |
|
T32 |
1 |
|
T33 |
1 |
auto[UartRx] |
values[4] |
31 |
1 |
|
|
T22 |
1 |
|
T33 |
1 |
|
T34 |
2 |
auto[UartRx] |
values[5] |
31 |
1 |
|
|
T13 |
1 |
|
T22 |
1 |
|
T32 |
1 |
auto[UartRx] |
values[6] |
39 |
1 |
|
|
T13 |
1 |
|
T36 |
1 |
|
T37 |
1 |
auto[UartRx] |
values[7] |
41 |
1 |
|
|
T14 |
1 |
|
T34 |
2 |
|
T36 |
1 |
auto[UartRx] |
values[8] |
42 |
1 |
|
|
T13 |
1 |
|
T32 |
1 |
|
T35 |
1 |
auto[UartRx] |
values[9] |
41 |
1 |
|
|
T13 |
1 |
|
T22 |
1 |
|
T32 |
1 |
auto[UartRx] |
values[10] |
44 |
1 |
|
|
T14 |
1 |
|
T32 |
1 |
|
T34 |
1 |