Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2608 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
5 |
auto[UartRx] |
2608 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
5 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
4574 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
10 |
values[1] |
40 |
1 |
|
|
T9 |
2 |
|
T21 |
1 |
|
T29 |
3 |
values[2] |
52 |
1 |
|
|
T9 |
1 |
|
T28 |
2 |
|
T29 |
1 |
values[3] |
63 |
1 |
|
|
T9 |
1 |
|
T21 |
1 |
|
T28 |
1 |
values[4] |
60 |
1 |
|
|
T9 |
2 |
|
T21 |
1 |
|
T28 |
1 |
values[5] |
66 |
1 |
|
|
T33 |
1 |
|
T154 |
1 |
|
T125 |
1 |
values[6] |
56 |
1 |
|
|
T12 |
1 |
|
T29 |
1 |
|
T32 |
1 |
values[7] |
60 |
1 |
|
|
T21 |
1 |
|
T29 |
1 |
|
T32 |
1 |
values[8] |
81 |
1 |
|
|
T9 |
1 |
|
T12 |
2 |
|
T21 |
1 |
values[9] |
62 |
1 |
|
|
T9 |
1 |
|
T12 |
2 |
|
T21 |
2 |
values[10] |
69 |
1 |
|
|
T29 |
1 |
|
T30 |
1 |
|
T31 |
4 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
2376 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
5 |
auto[UartTx] |
values[1] |
15 |
1 |
|
|
T31 |
1 |
|
T32 |
1 |
|
T34 |
1 |
auto[UartTx] |
values[2] |
17 |
1 |
|
|
T9 |
1 |
|
T266 |
1 |
|
T55 |
1 |
auto[UartTx] |
values[3] |
22 |
1 |
|
|
T9 |
1 |
|
T21 |
1 |
|
T28 |
1 |
auto[UartTx] |
values[4] |
20 |
1 |
|
|
T9 |
1 |
|
T28 |
1 |
|
T54 |
1 |
auto[UartTx] |
values[5] |
24 |
1 |
|
|
T154 |
1 |
|
T309 |
1 |
|
T266 |
1 |
auto[UartTx] |
values[6] |
21 |
1 |
|
|
T313 |
1 |
|
T314 |
1 |
|
T315 |
1 |
auto[UartTx] |
values[7] |
22 |
1 |
|
|
T21 |
1 |
|
T29 |
1 |
|
T32 |
1 |
auto[UartTx] |
values[8] |
33 |
1 |
|
|
T12 |
1 |
|
T21 |
1 |
|
T29 |
1 |
auto[UartTx] |
values[9] |
26 |
1 |
|
|
T9 |
1 |
|
T21 |
1 |
|
T28 |
1 |
auto[UartTx] |
values[10] |
23 |
1 |
|
|
T29 |
1 |
|
T30 |
1 |
|
T31 |
1 |
auto[UartRx] |
values[0] |
2198 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
5 |
auto[UartRx] |
values[1] |
25 |
1 |
|
|
T9 |
2 |
|
T21 |
1 |
|
T29 |
3 |
auto[UartRx] |
values[2] |
35 |
1 |
|
|
T28 |
2 |
|
T29 |
1 |
|
T154 |
1 |
auto[UartRx] |
values[3] |
41 |
1 |
|
|
T29 |
1 |
|
T32 |
1 |
|
T309 |
2 |
auto[UartRx] |
values[4] |
40 |
1 |
|
|
T9 |
1 |
|
T21 |
1 |
|
T32 |
1 |
auto[UartRx] |
values[5] |
42 |
1 |
|
|
T33 |
1 |
|
T125 |
1 |
|
T309 |
1 |
auto[UartRx] |
values[6] |
35 |
1 |
|
|
T12 |
1 |
|
T29 |
1 |
|
T32 |
1 |
auto[UartRx] |
values[7] |
38 |
1 |
|
|
T33 |
1 |
|
T125 |
1 |
|
T266 |
2 |
auto[UartRx] |
values[8] |
48 |
1 |
|
|
T9 |
1 |
|
T12 |
1 |
|
T29 |
2 |
auto[UartRx] |
values[9] |
36 |
1 |
|
|
T12 |
2 |
|
T21 |
1 |
|
T28 |
1 |
auto[UartRx] |
values[10] |
46 |
1 |
|
|
T31 |
3 |
|
T54 |
1 |
|
T313 |
1 |