Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2576 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2576 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
4614 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
41 |
1 |
|
|
T20 |
2 |
|
T146 |
1 |
|
T49 |
1 |
values[2] |
58 |
1 |
|
|
T17 |
1 |
|
T33 |
1 |
|
T146 |
2 |
values[3] |
46 |
1 |
|
|
T30 |
1 |
|
T31 |
1 |
|
T147 |
1 |
values[4] |
47 |
1 |
|
|
T20 |
1 |
|
T30 |
1 |
|
T145 |
2 |
values[5] |
55 |
1 |
|
|
T15 |
1 |
|
T17 |
1 |
|
T24 |
1 |
values[6] |
61 |
1 |
|
|
T15 |
2 |
|
T17 |
1 |
|
T20 |
1 |
values[7] |
61 |
1 |
|
|
T12 |
1 |
|
T15 |
1 |
|
T25 |
1 |
values[8] |
37 |
1 |
|
|
T25 |
1 |
|
T30 |
1 |
|
T124 |
1 |
values[9] |
59 |
1 |
|
|
T12 |
2 |
|
T17 |
1 |
|
T25 |
1 |
values[10] |
48 |
1 |
|
|
T20 |
1 |
|
T24 |
2 |
|
T31 |
1 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
2386 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
15 |
1 |
|
|
T20 |
1 |
|
T146 |
1 |
|
T176 |
1 |
auto[UartTx] |
values[2] |
22 |
1 |
|
|
T33 |
1 |
|
T124 |
1 |
|
T353 |
1 |
auto[UartTx] |
values[3] |
13 |
1 |
|
|
T124 |
1 |
|
T354 |
1 |
|
T355 |
1 |
auto[UartTx] |
values[4] |
19 |
1 |
|
|
T145 |
1 |
|
T147 |
1 |
|
T49 |
1 |
auto[UartTx] |
values[5] |
18 |
1 |
|
|
T203 |
1 |
|
T126 |
1 |
|
T356 |
1 |
auto[UartTx] |
values[6] |
25 |
1 |
|
|
T15 |
1 |
|
T24 |
1 |
|
T31 |
1 |
auto[UartTx] |
values[7] |
22 |
1 |
|
|
T12 |
1 |
|
T15 |
1 |
|
T31 |
2 |
auto[UartTx] |
values[8] |
13 |
1 |
|
|
T25 |
1 |
|
T124 |
1 |
|
T125 |
1 |
auto[UartTx] |
values[9] |
22 |
1 |
|
|
T12 |
1 |
|
T17 |
1 |
|
T25 |
1 |
auto[UartTx] |
values[10] |
15 |
1 |
|
|
T24 |
1 |
|
T31 |
1 |
|
T123 |
1 |
auto[UartRx] |
values[0] |
2228 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
26 |
1 |
|
|
T20 |
1 |
|
T49 |
1 |
|
T353 |
1 |
auto[UartRx] |
values[2] |
36 |
1 |
|
|
T17 |
1 |
|
T146 |
2 |
|
T357 |
1 |
auto[UartRx] |
values[3] |
33 |
1 |
|
|
T30 |
1 |
|
T31 |
1 |
|
T147 |
1 |
auto[UartRx] |
values[4] |
28 |
1 |
|
|
T20 |
1 |
|
T30 |
1 |
|
T145 |
1 |
auto[UartRx] |
values[5] |
37 |
1 |
|
|
T15 |
1 |
|
T17 |
1 |
|
T24 |
1 |
auto[UartRx] |
values[6] |
36 |
1 |
|
|
T15 |
1 |
|
T17 |
1 |
|
T20 |
1 |
auto[UartRx] |
values[7] |
39 |
1 |
|
|
T25 |
1 |
|
T31 |
2 |
|
T33 |
1 |
auto[UartRx] |
values[8] |
24 |
1 |
|
|
T30 |
1 |
|
T125 |
1 |
|
T127 |
1 |
auto[UartRx] |
values[9] |
37 |
1 |
|
|
T12 |
1 |
|
T32 |
1 |
|
T123 |
1 |
auto[UartRx] |
values[10] |
33 |
1 |
|
|
T20 |
1 |
|
T24 |
1 |
|
T32 |
1 |