Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2620 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2620 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
4635 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
46 |
1 |
|
|
T12 |
1 |
|
T30 |
1 |
|
T34 |
1 |
values[2] |
46 |
1 |
|
|
T30 |
1 |
|
T35 |
1 |
|
T326 |
1 |
values[3] |
55 |
1 |
|
|
T11 |
2 |
|
T13 |
1 |
|
T31 |
1 |
values[4] |
47 |
1 |
|
|
T11 |
1 |
|
T31 |
1 |
|
T35 |
1 |
values[5] |
57 |
1 |
|
|
T11 |
1 |
|
T13 |
1 |
|
T34 |
1 |
values[6] |
57 |
1 |
|
|
T35 |
1 |
|
T36 |
2 |
|
T326 |
1 |
values[7] |
62 |
1 |
|
|
T30 |
1 |
|
T34 |
1 |
|
T36 |
1 |
values[8] |
68 |
1 |
|
|
T12 |
1 |
|
T31 |
1 |
|
T33 |
1 |
values[9] |
70 |
1 |
|
|
T30 |
1 |
|
T31 |
2 |
|
T32 |
2 |
values[10] |
68 |
1 |
|
|
T30 |
1 |
|
T31 |
1 |
|
T32 |
1 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
2411 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
11 |
1 |
|
|
T12 |
1 |
|
T59 |
1 |
|
T114 |
1 |
auto[UartTx] |
values[2] |
16 |
1 |
|
|
T30 |
1 |
|
T112 |
1 |
|
T184 |
2 |
auto[UartTx] |
values[3] |
17 |
1 |
|
|
T11 |
2 |
|
T32 |
1 |
|
T35 |
3 |
auto[UartTx] |
values[4] |
14 |
1 |
|
|
T31 |
1 |
|
T35 |
1 |
|
T36 |
1 |
auto[UartTx] |
values[5] |
21 |
1 |
|
|
T13 |
1 |
|
T34 |
1 |
|
T59 |
1 |
auto[UartTx] |
values[6] |
25 |
1 |
|
|
T36 |
1 |
|
T326 |
1 |
|
T58 |
1 |
auto[UartTx] |
values[7] |
23 |
1 |
|
|
T30 |
1 |
|
T36 |
1 |
|
T111 |
2 |
auto[UartTx] |
values[8] |
26 |
1 |
|
|
T12 |
1 |
|
T326 |
1 |
|
T48 |
1 |
auto[UartTx] |
values[9] |
25 |
1 |
|
|
T31 |
1 |
|
T32 |
2 |
|
T34 |
1 |
auto[UartTx] |
values[10] |
19 |
1 |
|
|
T33 |
1 |
|
T210 |
1 |
|
T326 |
1 |
auto[UartRx] |
values[0] |
2224 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
35 |
1 |
|
|
T30 |
1 |
|
T34 |
1 |
|
T36 |
1 |
auto[UartRx] |
values[2] |
30 |
1 |
|
|
T35 |
1 |
|
T326 |
1 |
|
T58 |
1 |
auto[UartRx] |
values[3] |
38 |
1 |
|
|
T13 |
1 |
|
T31 |
1 |
|
T33 |
1 |
auto[UartRx] |
values[4] |
33 |
1 |
|
|
T11 |
1 |
|
T210 |
1 |
|
T333 |
1 |
auto[UartRx] |
values[5] |
36 |
1 |
|
|
T11 |
1 |
|
T36 |
1 |
|
T210 |
1 |
auto[UartRx] |
values[6] |
32 |
1 |
|
|
T35 |
1 |
|
T36 |
1 |
|
T111 |
1 |
auto[UartRx] |
values[7] |
39 |
1 |
|
|
T34 |
1 |
|
T112 |
2 |
|
T59 |
1 |
auto[UartRx] |
values[8] |
42 |
1 |
|
|
T31 |
1 |
|
T33 |
1 |
|
T122 |
1 |
auto[UartRx] |
values[9] |
45 |
1 |
|
|
T30 |
1 |
|
T31 |
1 |
|
T35 |
1 |
auto[UartRx] |
values[10] |
49 |
1 |
|
|
T30 |
1 |
|
T31 |
1 |
|
T32 |
1 |