Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2605 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2605 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
4609 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
47 |
1 |
|
|
T14 |
1 |
|
T28 |
1 |
|
T29 |
3 |
values[2] |
59 |
1 |
|
|
T14 |
1 |
|
T17 |
1 |
|
T18 |
1 |
values[3] |
46 |
1 |
|
|
T17 |
1 |
|
T26 |
1 |
|
T30 |
1 |
values[4] |
53 |
1 |
|
|
T17 |
1 |
|
T18 |
1 |
|
T19 |
2 |
values[5] |
63 |
1 |
|
|
T14 |
1 |
|
T26 |
1 |
|
T28 |
2 |
values[6] |
49 |
1 |
|
|
T14 |
1 |
|
T19 |
1 |
|
T27 |
1 |
values[7] |
65 |
1 |
|
|
T14 |
1 |
|
T18 |
3 |
|
T26 |
1 |
values[8] |
55 |
1 |
|
|
T14 |
1 |
|
T28 |
2 |
|
T31 |
1 |
values[9] |
57 |
1 |
|
|
T14 |
1 |
|
T17 |
1 |
|
T19 |
1 |
values[10] |
75 |
1 |
|
|
T14 |
2 |
|
T19 |
1 |
|
T26 |
1 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
2411 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
15 |
1 |
|
|
T28 |
1 |
|
T163 |
1 |
|
T318 |
1 |
auto[UartTx] |
values[2] |
14 |
1 |
|
|
T94 |
1 |
|
T96 |
1 |
|
T319 |
1 |
auto[UartTx] |
values[3] |
19 |
1 |
|
|
T17 |
1 |
|
T26 |
1 |
|
T30 |
1 |
auto[UartTx] |
values[4] |
19 |
1 |
|
|
T18 |
1 |
|
T28 |
1 |
|
T102 |
1 |
auto[UartTx] |
values[5] |
26 |
1 |
|
|
T14 |
1 |
|
T28 |
1 |
|
T106 |
1 |
auto[UartTx] |
values[6] |
11 |
1 |
|
|
T102 |
2 |
|
T43 |
2 |
|
T191 |
1 |
auto[UartTx] |
values[7] |
19 |
1 |
|
|
T18 |
1 |
|
T26 |
1 |
|
T105 |
2 |
auto[UartTx] |
values[8] |
17 |
1 |
|
|
T14 |
1 |
|
T28 |
1 |
|
T100 |
1 |
auto[UartTx] |
values[9] |
19 |
1 |
|
|
T31 |
1 |
|
T94 |
1 |
|
T106 |
1 |
auto[UartTx] |
values[10] |
21 |
1 |
|
|
T29 |
1 |
|
T100 |
1 |
|
T123 |
1 |
auto[UartRx] |
values[0] |
2198 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
32 |
1 |
|
|
T14 |
1 |
|
T29 |
3 |
|
T100 |
2 |
auto[UartRx] |
values[2] |
45 |
1 |
|
|
T14 |
1 |
|
T17 |
1 |
|
T18 |
1 |
auto[UartRx] |
values[3] |
27 |
1 |
|
|
T108 |
1 |
|
T318 |
1 |
|
T95 |
1 |
auto[UartRx] |
values[4] |
34 |
1 |
|
|
T17 |
1 |
|
T19 |
2 |
|
T108 |
1 |
auto[UartRx] |
values[5] |
37 |
1 |
|
|
T26 |
1 |
|
T28 |
1 |
|
T29 |
1 |
auto[UartRx] |
values[6] |
38 |
1 |
|
|
T14 |
1 |
|
T19 |
1 |
|
T27 |
1 |
auto[UartRx] |
values[7] |
46 |
1 |
|
|
T14 |
1 |
|
T18 |
2 |
|
T27 |
1 |
auto[UartRx] |
values[8] |
38 |
1 |
|
|
T28 |
1 |
|
T31 |
1 |
|
T105 |
1 |
auto[UartRx] |
values[9] |
38 |
1 |
|
|
T14 |
1 |
|
T17 |
1 |
|
T19 |
1 |
auto[UartRx] |
values[10] |
54 |
1 |
|
|
T14 |
2 |
|
T19 |
1 |
|
T26 |
1 |