Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2629 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2629 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
4700 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
56 |
1 |
|
|
T10 |
1 |
|
T19 |
1 |
|
T30 |
1 |
values[2] |
61 |
1 |
|
|
T10 |
3 |
|
T19 |
1 |
|
T29 |
1 |
values[3] |
59 |
1 |
|
|
T10 |
1 |
|
T29 |
1 |
|
T31 |
1 |
values[4] |
38 |
1 |
|
|
T19 |
1 |
|
T268 |
1 |
|
T99 |
1 |
values[5] |
41 |
1 |
|
|
T32 |
2 |
|
T33 |
1 |
|
T268 |
1 |
values[6] |
47 |
1 |
|
|
T18 |
1 |
|
T19 |
1 |
|
T29 |
2 |
values[7] |
61 |
1 |
|
|
T10 |
1 |
|
T18 |
1 |
|
T33 |
1 |
values[8] |
46 |
1 |
|
|
T10 |
1 |
|
T19 |
1 |
|
T29 |
1 |
values[9] |
57 |
1 |
|
|
T31 |
2 |
|
T32 |
2 |
|
T33 |
1 |
values[10] |
62 |
1 |
|
|
T10 |
2 |
|
T30 |
1 |
|
T31 |
1 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
2449 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
18 |
1 |
|
|
T10 |
1 |
|
T30 |
1 |
|
T49 |
1 |
auto[UartTx] |
values[2] |
23 |
1 |
|
|
T10 |
2 |
|
T321 |
1 |
|
T51 |
2 |
auto[UartTx] |
values[3] |
14 |
1 |
|
|
T29 |
1 |
|
T97 |
1 |
|
T322 |
1 |
auto[UartTx] |
values[4] |
16 |
1 |
|
|
T268 |
1 |
|
T99 |
1 |
|
T323 |
1 |
auto[UartTx] |
values[5] |
13 |
1 |
|
|
T49 |
1 |
|
T50 |
1 |
|
T51 |
1 |
auto[UartTx] |
values[6] |
13 |
1 |
|
|
T19 |
1 |
|
T29 |
1 |
|
T30 |
1 |
auto[UartTx] |
values[7] |
19 |
1 |
|
|
T50 |
2 |
|
T322 |
2 |
|
T323 |
1 |
auto[UartTx] |
values[8] |
14 |
1 |
|
|
T10 |
1 |
|
T32 |
1 |
|
T282 |
1 |
auto[UartTx] |
values[9] |
16 |
1 |
|
|
T31 |
1 |
|
T34 |
2 |
|
T268 |
1 |
auto[UartTx] |
values[10] |
24 |
1 |
|
|
T10 |
1 |
|
T33 |
1 |
|
T34 |
1 |
auto[UartRx] |
values[0] |
2251 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
38 |
1 |
|
|
T19 |
1 |
|
T268 |
2 |
|
T282 |
2 |
auto[UartRx] |
values[2] |
38 |
1 |
|
|
T10 |
1 |
|
T19 |
1 |
|
T29 |
1 |
auto[UartRx] |
values[3] |
45 |
1 |
|
|
T10 |
1 |
|
T31 |
1 |
|
T34 |
3 |
auto[UartRx] |
values[4] |
22 |
1 |
|
|
T19 |
1 |
|
T49 |
1 |
|
T50 |
1 |
auto[UartRx] |
values[5] |
28 |
1 |
|
|
T32 |
2 |
|
T33 |
1 |
|
T268 |
1 |
auto[UartRx] |
values[6] |
34 |
1 |
|
|
T18 |
1 |
|
T29 |
1 |
|
T30 |
1 |
auto[UartRx] |
values[7] |
42 |
1 |
|
|
T10 |
1 |
|
T18 |
1 |
|
T33 |
1 |
auto[UartRx] |
values[8] |
32 |
1 |
|
|
T19 |
1 |
|
T29 |
1 |
|
T30 |
1 |
auto[UartRx] |
values[9] |
41 |
1 |
|
|
T31 |
1 |
|
T32 |
2 |
|
T33 |
1 |
auto[UartRx] |
values[10] |
38 |
1 |
|
|
T10 |
1 |
|
T30 |
1 |
|
T31 |
1 |