Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2541 |
1 |
|
|
T1 |
6 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2541 |
1 |
|
|
T1 |
6 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
4487 |
1 |
|
|
T1 |
8 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
52 |
1 |
|
|
T1 |
1 |
|
T28 |
1 |
|
T20 |
1 |
values[2] |
52 |
1 |
|
|
T20 |
1 |
|
T38 |
1 |
|
T40 |
1 |
values[3] |
58 |
1 |
|
|
T28 |
2 |
|
T35 |
1 |
|
T20 |
1 |
values[4] |
55 |
1 |
|
|
T1 |
1 |
|
T27 |
1 |
|
T35 |
1 |
values[5] |
53 |
1 |
|
|
T27 |
2 |
|
T28 |
2 |
|
T38 |
2 |
values[6] |
56 |
1 |
|
|
T36 |
1 |
|
T38 |
1 |
|
T39 |
2 |
values[7] |
54 |
1 |
|
|
T1 |
1 |
|
T28 |
1 |
|
T35 |
1 |
values[8] |
58 |
1 |
|
|
T1 |
1 |
|
T20 |
1 |
|
T39 |
2 |
values[9] |
54 |
1 |
|
|
T27 |
2 |
|
T36 |
1 |
|
T38 |
1 |
values[10] |
68 |
1 |
|
|
T28 |
2 |
|
T35 |
1 |
|
T38 |
1 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
2346 |
1 |
|
|
T1 |
6 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
14 |
1 |
|
|
T20 |
1 |
|
T318 |
1 |
|
T319 |
1 |
auto[UartTx] |
values[2] |
19 |
1 |
|
|
T93 |
1 |
|
T45 |
2 |
|
T115 |
1 |
auto[UartTx] |
values[3] |
18 |
1 |
|
|
T28 |
1 |
|
T320 |
1 |
|
T318 |
1 |
auto[UartTx] |
values[4] |
20 |
1 |
|
|
T20 |
2 |
|
T37 |
1 |
|
T38 |
1 |
auto[UartTx] |
values[5] |
17 |
1 |
|
|
T28 |
1 |
|
T38 |
2 |
|
T39 |
1 |
auto[UartTx] |
values[6] |
19 |
1 |
|
|
T307 |
1 |
|
T114 |
2 |
|
T321 |
1 |
auto[UartTx] |
values[7] |
20 |
1 |
|
|
T35 |
1 |
|
T39 |
1 |
|
T94 |
1 |
auto[UartTx] |
values[8] |
19 |
1 |
|
|
T20 |
1 |
|
T39 |
1 |
|
T94 |
1 |
auto[UartTx] |
values[9] |
14 |
1 |
|
|
T27 |
1 |
|
T115 |
1 |
|
T178 |
1 |
auto[UartTx] |
values[10] |
24 |
1 |
|
|
T28 |
1 |
|
T320 |
1 |
|
T45 |
1 |
auto[UartRx] |
values[0] |
2141 |
1 |
|
|
T1 |
2 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
38 |
1 |
|
|
T1 |
1 |
|
T28 |
1 |
|
T39 |
1 |
auto[UartRx] |
values[2] |
33 |
1 |
|
|
T20 |
1 |
|
T38 |
1 |
|
T40 |
1 |
auto[UartRx] |
values[3] |
40 |
1 |
|
|
T28 |
1 |
|
T35 |
1 |
|
T20 |
1 |
auto[UartRx] |
values[4] |
35 |
1 |
|
|
T1 |
1 |
|
T27 |
1 |
|
T35 |
1 |
auto[UartRx] |
values[5] |
36 |
1 |
|
|
T27 |
2 |
|
T28 |
1 |
|
T40 |
1 |
auto[UartRx] |
values[6] |
37 |
1 |
|
|
T36 |
1 |
|
T38 |
1 |
|
T39 |
2 |
auto[UartRx] |
values[7] |
34 |
1 |
|
|
T1 |
1 |
|
T28 |
1 |
|
T20 |
1 |
auto[UartRx] |
values[8] |
39 |
1 |
|
|
T1 |
1 |
|
T39 |
1 |
|
T307 |
2 |
auto[UartRx] |
values[9] |
40 |
1 |
|
|
T27 |
1 |
|
T36 |
1 |
|
T38 |
1 |
auto[UartRx] |
values[10] |
44 |
1 |
|
|
T28 |
1 |
|
T35 |
1 |
|
T38 |
1 |