Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2582 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2582 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
4598 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
44 |
1 |
|
|
T17 |
1 |
|
T20 |
1 |
|
T18 |
1 |
values[2] |
55 |
1 |
|
|
T17 |
1 |
|
T20 |
1 |
|
T29 |
1 |
values[3] |
53 |
1 |
|
|
T17 |
1 |
|
T20 |
3 |
|
T28 |
1 |
values[4] |
65 |
1 |
|
|
T17 |
1 |
|
T12 |
1 |
|
T28 |
1 |
values[5] |
48 |
1 |
|
|
T12 |
1 |
|
T20 |
2 |
|
T27 |
2 |
values[6] |
53 |
1 |
|
|
T12 |
2 |
|
T20 |
1 |
|
T30 |
1 |
values[7] |
54 |
1 |
|
|
T12 |
1 |
|
T20 |
1 |
|
T18 |
1 |
values[8] |
58 |
1 |
|
|
T20 |
1 |
|
T28 |
1 |
|
T32 |
1 |
values[9] |
51 |
1 |
|
|
T12 |
1 |
|
T29 |
2 |
|
T30 |
1 |
values[10] |
57 |
1 |
|
|
T17 |
1 |
|
T12 |
1 |
|
T20 |
1 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
2387 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
10 |
1 |
|
|
T106 |
2 |
|
T146 |
1 |
|
T339 |
2 |
auto[UartTx] |
values[2] |
28 |
1 |
|
|
T17 |
1 |
|
T20 |
1 |
|
T271 |
1 |
auto[UartTx] |
values[3] |
21 |
1 |
|
|
T17 |
1 |
|
T20 |
1 |
|
T29 |
1 |
auto[UartTx] |
values[4] |
22 |
1 |
|
|
T28 |
1 |
|
T271 |
1 |
|
T103 |
1 |
auto[UartTx] |
values[5] |
16 |
1 |
|
|
T12 |
1 |
|
T20 |
1 |
|
T27 |
1 |
auto[UartTx] |
values[6] |
18 |
1 |
|
|
T20 |
1 |
|
T30 |
1 |
|
T31 |
3 |
auto[UartTx] |
values[7] |
16 |
1 |
|
|
T20 |
1 |
|
T18 |
1 |
|
T31 |
1 |
auto[UartTx] |
values[8] |
18 |
1 |
|
|
T103 |
1 |
|
T53 |
2 |
|
T340 |
1 |
auto[UartTx] |
values[9] |
16 |
1 |
|
|
T12 |
1 |
|
T30 |
1 |
|
T53 |
1 |
auto[UartTx] |
values[10] |
19 |
1 |
|
|
T17 |
1 |
|
T29 |
1 |
|
T103 |
1 |
auto[UartRx] |
values[0] |
2211 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
34 |
1 |
|
|
T17 |
1 |
|
T20 |
1 |
|
T18 |
1 |
auto[UartRx] |
values[2] |
27 |
1 |
|
|
T29 |
1 |
|
T104 |
1 |
|
T279 |
1 |
auto[UartRx] |
values[3] |
32 |
1 |
|
|
T20 |
2 |
|
T28 |
1 |
|
T29 |
1 |
auto[UartRx] |
values[4] |
43 |
1 |
|
|
T17 |
1 |
|
T12 |
1 |
|
T29 |
1 |
auto[UartRx] |
values[5] |
32 |
1 |
|
|
T20 |
1 |
|
T27 |
1 |
|
T29 |
1 |
auto[UartRx] |
values[6] |
35 |
1 |
|
|
T12 |
2 |
|
T53 |
1 |
|
T341 |
1 |
auto[UartRx] |
values[7] |
38 |
1 |
|
|
T12 |
1 |
|
T27 |
1 |
|
T28 |
1 |
auto[UartRx] |
values[8] |
40 |
1 |
|
|
T20 |
1 |
|
T28 |
1 |
|
T32 |
1 |
auto[UartRx] |
values[9] |
35 |
1 |
|
|
T29 |
2 |
|
T32 |
1 |
|
T53 |
2 |
auto[UartRx] |
values[10] |
38 |
1 |
|
|
T12 |
1 |
|
T20 |
1 |
|
T27 |
1 |