Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2590 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2590 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
4509 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
49 |
1 |
|
|
T27 |
1 |
|
T28 |
1 |
|
T32 |
1 |
values[2] |
40 |
1 |
|
|
T9 |
1 |
|
T15 |
2 |
|
T29 |
2 |
values[3] |
56 |
1 |
|
|
T9 |
2 |
|
T20 |
2 |
|
T28 |
1 |
values[4] |
54 |
1 |
|
|
T9 |
1 |
|
T17 |
1 |
|
T15 |
4 |
values[5] |
44 |
1 |
|
|
T15 |
1 |
|
T27 |
1 |
|
T30 |
1 |
values[6] |
68 |
1 |
|
|
T15 |
1 |
|
T28 |
3 |
|
T30 |
2 |
values[7] |
70 |
1 |
|
|
T9 |
1 |
|
T17 |
2 |
|
T27 |
2 |
values[8] |
73 |
1 |
|
|
T9 |
1 |
|
T20 |
3 |
|
T15 |
3 |
values[9] |
82 |
1 |
|
|
T20 |
2 |
|
T28 |
1 |
|
T29 |
1 |
values[10] |
91 |
1 |
|
|
T9 |
1 |
|
T17 |
1 |
|
T15 |
2 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
2345 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
17 |
1 |
|
|
T87 |
1 |
|
T281 |
1 |
|
T350 |
1 |
auto[UartTx] |
values[2] |
15 |
1 |
|
|
T9 |
1 |
|
T15 |
1 |
|
T29 |
1 |
auto[UartTx] |
values[3] |
24 |
1 |
|
|
T28 |
1 |
|
T31 |
3 |
|
T32 |
1 |
auto[UartTx] |
values[4] |
14 |
1 |
|
|
T9 |
1 |
|
T264 |
1 |
|
T321 |
1 |
auto[UartTx] |
values[5] |
20 |
1 |
|
|
T15 |
1 |
|
T30 |
1 |
|
T281 |
1 |
auto[UartTx] |
values[6] |
24 |
1 |
|
|
T15 |
1 |
|
T28 |
1 |
|
T264 |
1 |
auto[UartTx] |
values[7] |
25 |
1 |
|
|
T17 |
1 |
|
T27 |
1 |
|
T30 |
1 |
auto[UartTx] |
values[8] |
22 |
1 |
|
|
T9 |
1 |
|
T302 |
1 |
|
T90 |
1 |
auto[UartTx] |
values[9] |
34 |
1 |
|
|
T20 |
2 |
|
T28 |
1 |
|
T87 |
1 |
auto[UartTx] |
values[10] |
38 |
1 |
|
|
T15 |
1 |
|
T30 |
1 |
|
T321 |
1 |
auto[UartRx] |
values[0] |
2164 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
32 |
1 |
|
|
T27 |
1 |
|
T28 |
1 |
|
T32 |
1 |
auto[UartRx] |
values[2] |
25 |
1 |
|
|
T15 |
1 |
|
T29 |
1 |
|
T31 |
2 |
auto[UartRx] |
values[3] |
32 |
1 |
|
|
T9 |
2 |
|
T20 |
2 |
|
T31 |
1 |
auto[UartRx] |
values[4] |
40 |
1 |
|
|
T17 |
1 |
|
T15 |
4 |
|
T28 |
1 |
auto[UartRx] |
values[5] |
24 |
1 |
|
|
T27 |
1 |
|
T351 |
1 |
|
T352 |
1 |
auto[UartRx] |
values[6] |
44 |
1 |
|
|
T28 |
2 |
|
T30 |
2 |
|
T31 |
1 |
auto[UartRx] |
values[7] |
45 |
1 |
|
|
T9 |
1 |
|
T17 |
1 |
|
T27 |
1 |
auto[UartRx] |
values[8] |
51 |
1 |
|
|
T20 |
3 |
|
T15 |
3 |
|
T27 |
1 |
auto[UartRx] |
values[9] |
48 |
1 |
|
|
T29 |
1 |
|
T31 |
1 |
|
T87 |
1 |
auto[UartRx] |
values[10] |
53 |
1 |
|
|
T9 |
1 |
|
T17 |
1 |
|
T15 |
1 |