Group : cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
dashboard | hierarchy | modlist | groups | tests | asserts

Group : cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
SCOREWEIGHTGOALAT LEASTAUTO BIN MAXPRINT MISSING
100.00 1 100 1 64 64


Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_cip_lib_0/cip_base_env_cov.sv



Summary for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 24 0 24 100.00
Crosses 108 0 108 100.00


Variables for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
cp_intr 18 0 18 100.00 100 1 1 0
cp_intr_en 2 0 2 100.00 100 1 1 2
cp_intr_state 2 0 2 100.00 100 1 1 2
cp_intr_test 2 0 2 100.00 100 1 1 2


Crosses for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
intr_test_cg_cc 108 0 108 100.00 100 1 1 0


Summary for Variable cp_intr

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 18 0 18 100.00


User Defined Bins for cp_intr

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
all_values[0] 260 1 T64 4 T65 7 T67 4
all_values[1] 260 1 T64 4 T65 7 T67 4
all_values[2] 260 1 T64 4 T65 7 T67 4
all_values[3] 260 1 T64 4 T65 7 T67 4
all_values[4] 260 1 T64 4 T65 7 T67 4
all_values[5] 260 1 T64 4 T65 7 T67 4
all_values[6] 260 1 T64 4 T65 7 T67 4
all_values[7] 260 1 T64 4 T65 7 T67 4
all_values[8] 260 1 T64 4 T65 7 T67 4
all_values[9] 260 1 T64 4 T65 7 T67 4
all_values[10] 260 1 T64 4 T65 7 T67 4
all_values[11] 260 1 T64 4 T65 7 T67 4
all_values[12] 260 1 T64 4 T65 7 T67 4
all_values[13] 260 1 T64 4 T65 7 T67 4
all_values[14] 260 1 T64 4 T65 7 T67 4
all_values[15] 260 1 T64 4 T65 7 T67 4
all_values[16] 260 1 T64 4 T65 7 T67 4
all_values[17] 260 1 T64 4 T65 7 T67 4



Summary for Variable cp_intr_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_en

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2673 1 T64 41 T65 57 T67 44
auto[1] 2007 1 T64 31 T65 69 T67 28



Summary for Variable cp_intr_state

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_state

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 927 1 T64 16 T65 14 T67 20
auto[1] 3753 1 T64 56 T65 112 T67 52



Summary for Variable cp_intr_test

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_test

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2783 1 T64 46 T65 67 T67 47
auto[1] 1897 1 T64 26 T65 59 T67 25



Summary for Cross intr_test_cg_cc

Samples crossed: cp_intr cp_intr_test cp_intr_en cp_intr_state
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
TOTAL 108 0 108 100.00
Automatically Generated Cross Bins 108 0 108 100.00
User Defined Cross Bins 0 0 0


Automatically Generated Cross Bins for intr_test_cg_cc

Bins
cp_intrcp_intr_testcp_intr_encp_intr_stateCOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
all_values[0] auto[0] auto[0] auto[0] 37 1 T64 1 T65 1 T67 4
all_values[0] auto[0] auto[0] auto[1] 54 1 T64 1 T65 2 T257 2
all_values[0] auto[0] auto[1] auto[0] 10 1 T66 2 T68 2 T69 1
all_values[0] auto[0] auto[1] auto[1] 50 1 T65 1 T69 2 T262 2
all_values[0] auto[1] auto[0] auto[1] 54 1 T64 2 T65 1 T257 1
all_values[0] auto[1] auto[1] auto[1] 55 1 T65 2 T69 1 T257 4
all_values[1] auto[0] auto[0] auto[0] 35 1 T64 3 T69 2 T265 3
all_values[1] auto[0] auto[0] auto[1] 53 1 T67 3 T257 2 T262 3
all_values[1] auto[0] auto[1] auto[0] 25 1 T64 1 T69 2 T260 1
all_values[1] auto[0] auto[1] auto[1] 48 1 T65 1 T66 1 T68 2
all_values[1] auto[1] auto[0] auto[1] 56 1 T65 4 T67 1 T66 1
all_values[1] auto[1] auto[1] auto[1] 43 1 T65 2 T66 2 T68 1
all_values[2] auto[0] auto[0] auto[0] 26 1 T66 3 T257 1 T262 1
all_values[2] auto[0] auto[0] auto[1] 51 1 T64 2 T65 1 T69 1
all_values[2] auto[0] auto[1] auto[0] 17 1 T67 4 T66 1 T257 1
all_values[2] auto[0] auto[1] auto[1] 53 1 T65 2 T68 1 T69 1
all_values[2] auto[1] auto[0] auto[1] 61 1 T64 1 T65 2 T68 1
all_values[2] auto[1] auto[1] auto[1] 52 1 T64 1 T65 2 T68 2
all_values[3] auto[0] auto[0] auto[0] 25 1 T64 1 T65 1 T67 1
all_values[3] auto[0] auto[0] auto[1] 58 1 T65 1 T66 1 T257 3
all_values[3] auto[0] auto[1] auto[0] 9 1 T261 2 T266 1 T267 1
all_values[3] auto[0] auto[1] auto[1] 50 1 T64 1 T67 2 T68 3
all_values[3] auto[1] auto[0] auto[1] 70 1 T65 3 T67 1 T66 2
all_values[3] auto[1] auto[1] auto[1] 48 1 T64 2 T65 2 T69 1
all_values[4] auto[0] auto[0] auto[0] 41 1 T64 1 T66 1 T68 1
all_values[4] auto[0] auto[0] auto[1] 56 1 T65 1 T67 1 T66 1
all_values[4] auto[0] auto[1] auto[0] 13 1 T67 1 T258 1 T261 1
all_values[4] auto[0] auto[1] auto[1] 52 1 T64 2 T65 4 T66 1
all_values[4] auto[1] auto[0] auto[1] 62 1 T64 1 T65 1 T67 1
all_values[4] auto[1] auto[1] auto[1] 36 1 T65 1 T67 1 T68 1
all_values[5] auto[0] auto[0] auto[0] 40 1 T64 2 T65 1 T257 1
all_values[5] auto[0] auto[0] auto[1] 55 1 T64 1 T67 2 T66 1
all_values[5] auto[0] auto[1] auto[0] 26 1 T262 4 T258 2 T261 3
all_values[5] auto[0] auto[1] auto[1] 40 1 T65 2 T67 1 T66 1
all_values[5] auto[1] auto[0] auto[1] 63 1 T64 1 T65 1 T66 2
all_values[5] auto[1] auto[1] auto[1] 36 1 T65 3 T67 1 T258 1
all_values[6] auto[0] auto[0] auto[0] 19 1 T68 1 T257 1 T259 1
all_values[6] auto[0] auto[0] auto[1] 67 1 T64 1 T65 3 T67 3
all_values[6] auto[0] auto[1] auto[0] 14 1 T69 1 T259 1 T260 2
all_values[6] auto[0] auto[1] auto[1] 43 1 T64 1 T65 2 T66 2
all_values[6] auto[1] auto[0] auto[1] 63 1 T64 2 T65 1 T67 1
all_values[6] auto[1] auto[1] auto[1] 54 1 T65 1 T66 1 T69 2
all_values[7] auto[0] auto[0] auto[0] 30 1 T68 1 T262 1 T258 2
all_values[7] auto[0] auto[0] auto[1] 56 1 T64 1 T67 1 T69 1
all_values[7] auto[0] auto[1] auto[0] 12 1 T262 1 T258 2 T263 2
all_values[7] auto[0] auto[1] auto[1] 51 1 T64 2 T65 4 T67 1
all_values[7] auto[1] auto[0] auto[1] 80 1 T64 1 T65 1 T67 1
all_values[7] auto[1] auto[1] auto[1] 31 1 T65 2 T67 1 T66 1
all_values[8] auto[0] auto[0] auto[0] 23 1 T65 1 T68 1 T257 3
all_values[8] auto[0] auto[0] auto[1] 60 1 T67 1 T66 1 T68 1
all_values[8] auto[0] auto[1] auto[0] 18 1 T65 1 T67 2 T260 2
all_values[8] auto[0] auto[1] auto[1] 43 1 T64 3 T65 3 T69 1
all_values[8] auto[1] auto[0] auto[1] 63 1 T64 1 T65 1 T67 1
all_values[8] auto[1] auto[1] auto[1] 53 1 T65 1 T69 3 T257 1
all_values[9] auto[0] auto[0] auto[0] 34 1 T67 1 T68 3 T257 3
all_values[9] auto[0] auto[0] auto[1] 49 1 T66 1 T69 2 T262 3
all_values[9] auto[0] auto[1] auto[0] 10 1 T68 1 T257 1 T260 1
all_values[9] auto[0] auto[1] auto[1] 48 1 T64 3 T65 2 T67 1
all_values[9] auto[1] auto[0] auto[1] 68 1 T64 1 T65 3 T67 1
all_values[9] auto[1] auto[1] auto[1] 51 1 T65 2 T67 1 T66 2
all_values[10] auto[0] auto[0] auto[0] 39 1 T65 1 T66 1 T259 2
all_values[10] auto[0] auto[0] auto[1] 48 1 T64 3 T65 2 T67 1
all_values[10] auto[0] auto[1] auto[0] 21 1 T65 3 T66 1 T69 1
all_values[10] auto[0] auto[1] auto[1] 59 1 T69 1 T257 4 T262 2
all_values[10] auto[1] auto[0] auto[1] 61 1 T64 1 T65 1 T67 3
all_values[10] auto[1] auto[1] auto[1] 32 1 T66 1 T69 1 T258 1
all_values[11] auto[0] auto[0] auto[0] 33 1 T64 2 T68 1 T262 1
all_values[11] auto[0] auto[0] auto[1] 54 1 T65 1 T66 1 T68 1
all_values[11] auto[0] auto[1] auto[0] 24 1 T68 1 T69 1 T258 1
all_values[11] auto[0] auto[1] auto[1] 45 1 T64 1 T65 2 T67 1
all_values[11] auto[1] auto[0] auto[1] 57 1 T65 1 T66 1 T68 1
all_values[11] auto[1] auto[1] auto[1] 47 1 T64 1 T65 3 T67 3
all_values[12] auto[0] auto[0] auto[0] 36 1 T64 1 T66 1 T68 1
all_values[12] auto[0] auto[0] auto[1] 60 1 T65 3 T67 2 T69 1
all_values[12] auto[0] auto[1] auto[0] 27 1 T64 1 T66 1 T68 3
all_values[12] auto[0] auto[1] auto[1] 46 1 T64 1 T65 1 T67 1
all_values[12] auto[1] auto[0] auto[1] 63 1 T65 1 T69 1 T257 2
all_values[12] auto[1] auto[1] auto[1] 28 1 T64 1 T65 2 T67 1
all_values[13] auto[0] auto[0] auto[0] 34 1 T65 1 T69 4 T262 1
all_values[13] auto[0] auto[0] auto[1] 55 1 T67 1 T66 1 T257 3
all_values[13] auto[0] auto[1] auto[0] 15 1 T258 2 T259 2 T260 1
all_values[13] auto[0] auto[1] auto[1] 52 1 T64 1 T65 2 T67 1
all_values[13] auto[1] auto[0] auto[1] 57 1 T64 1 T67 1 T66 1
all_values[13] auto[1] auto[1] auto[1] 47 1 T64 2 T65 4 T67 1
all_values[14] auto[0] auto[0] auto[0] 41 1 T64 1 T65 1 T67 1
all_values[14] auto[0] auto[0] auto[1] 50 1 T64 1 T67 2 T69 1
all_values[14] auto[0] auto[1] auto[0] 26 1 T68 1 T268 2 T269 1
all_values[14] auto[0] auto[1] auto[1] 49 1 T65 3 T66 2 T259 2
all_values[14] auto[1] auto[0] auto[1] 58 1 T64 1 T65 2 T67 1
all_values[14] auto[1] auto[1] auto[1] 36 1 T64 1 T65 1 T66 1
all_values[15] auto[0] auto[0] auto[0] 49 1 T65 1 T67 2 T66 1
all_values[15] auto[0] auto[0] auto[1] 42 1 T64 1 T65 4 T258 2
all_values[15] auto[0] auto[1] auto[0] 28 1 T67 2 T258 2 T270 2
all_values[15] auto[0] auto[1] auto[1] 54 1 T64 1 T65 1 T66 1
all_values[15] auto[1] auto[0] auto[1] 46 1 T64 2 T68 1 T257 3
all_values[15] auto[1] auto[1] auto[1] 41 1 T65 1 T66 2 T69 2
all_values[16] auto[0] auto[0] auto[0] 31 1 T64 1 T65 2 T67 2
all_values[16] auto[0] auto[0] auto[1] 40 1 T67 1 T68 1 T257 1
all_values[16] auto[0] auto[1] auto[0] 13 1 T264 1 T263 1 T271 1
all_values[16] auto[0] auto[1] auto[1] 59 1 T64 2 T65 1 T66 1
all_values[16] auto[1] auto[0] auto[1] 68 1 T64 1 T65 2 T67 1
all_values[16] auto[1] auto[1] auto[1] 49 1 T65 2 T257 4 T262 1
all_values[17] auto[0] auto[0] auto[0] 35 1 T64 1 T66 2 T68 2
all_values[17] auto[0] auto[0] auto[1] 44 1 T65 1 T68 1 T69 1
all_values[17] auto[0] auto[1] auto[0] 11 1 T257 1 T262 1 T258 1
all_values[17] auto[0] auto[1] auto[1] 62 1 T64 1 T65 3 T67 1
all_values[17] auto[1] auto[0] auto[1] 63 1 T65 3 T67 2 T66 1
all_values[17] auto[1] auto[1] auto[1] 45 1 T64 2 T67 1 T69 1


User Defined Cross Bins for intr_test_cg_cc

Excluded/Illegal bins
NAMECOUNTSTATUS
test_1_state_0 0 Illegal

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%