Group : cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
dashboard | hierarchy | modlist | groups | tests | asserts

Group : cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
SCOREWEIGHTGOALAT LEASTAUTO BIN MAXPRINT MISSING
100.00 1 100 1 64 64


Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_cip_lib_0/cip_base_env_cov.sv



Summary for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 24 0 24 100.00
Crosses 108 0 108 100.00


Variables for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
cp_intr 18 0 18 100.00 100 1 1 0
cp_intr_en 2 0 2 100.00 100 1 1 2
cp_intr_state 2 0 2 100.00 100 1 1 2
cp_intr_test 2 0 2 100.00 100 1 1 2


Crosses for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
intr_test_cg_cc 108 0 108 100.00 100 1 1 0


Summary for Variable cp_intr

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 18 0 18 100.00


User Defined Bins for cp_intr

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
all_values[0] 266 1 T71 7 T72 4 T73 4
all_values[1] 266 1 T71 7 T72 4 T73 4
all_values[2] 266 1 T71 7 T72 4 T73 4
all_values[3] 266 1 T71 7 T72 4 T73 4
all_values[4] 266 1 T71 7 T72 4 T73 4
all_values[5] 266 1 T71 7 T72 4 T73 4
all_values[6] 266 1 T71 7 T72 4 T73 4
all_values[7] 266 1 T71 7 T72 4 T73 4
all_values[8] 266 1 T71 7 T72 4 T73 4
all_values[9] 266 1 T71 7 T72 4 T73 4
all_values[10] 266 1 T71 7 T72 4 T73 4
all_values[11] 266 1 T71 7 T72 4 T73 4
all_values[12] 266 1 T71 7 T72 4 T73 4
all_values[13] 266 1 T71 7 T72 4 T73 4
all_values[14] 266 1 T71 7 T72 4 T73 4
all_values[15] 266 1 T71 7 T72 4 T73 4
all_values[16] 266 1 T71 7 T72 4 T73 4
all_values[17] 266 1 T71 7 T72 4 T73 4



Summary for Variable cp_intr_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_en

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2552 1 T71 78 T72 36 T73 34
auto[1] 2236 1 T71 48 T72 36 T73 38



Summary for Variable cp_intr_state

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_state

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 832 1 T71 24 T72 23 T73 21
auto[1] 3956 1 T71 102 T72 49 T73 51



Summary for Variable cp_intr_test

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_test

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2842 1 T71 75 T72 45 T73 46
auto[1] 1946 1 T71 51 T72 27 T73 26



Summary for Cross intr_test_cg_cc

Samples crossed: cp_intr cp_intr_test cp_intr_en cp_intr_state
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
TOTAL 108 0 108 100.00
Automatically Generated Cross Bins 108 0 108 100.00
User Defined Cross Bins 0 0 0


Automatically Generated Cross Bins for intr_test_cg_cc

Bins
cp_intrcp_intr_testcp_intr_encp_intr_stateCOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
all_values[0] auto[0] auto[0] auto[0] 32 1 T71 1 T74 2 T307 1
all_values[0] auto[0] auto[0] auto[1] 57 1 T71 1 T73 1 T77 2
all_values[0] auto[0] auto[1] auto[0] 22 1 T71 1 T74 2 T307 3
all_values[0] auto[0] auto[1] auto[1] 53 1 T71 1 T72 1 T73 1
all_values[0] auto[1] auto[0] auto[1] 55 1 T71 2 T72 2 T73 1
all_values[0] auto[1] auto[1] auto[1] 47 1 T71 1 T72 1 T73 1
all_values[1] auto[0] auto[0] auto[0] 35 1 T72 2 T73 3 T76 3
all_values[1] auto[0] auto[0] auto[1] 60 1 T74 1 T77 2 T75 3
all_values[1] auto[0] auto[1] auto[0] 17 1 T72 2 T73 1 T76 1
all_values[1] auto[0] auto[1] auto[1] 49 1 T71 3 T307 2 T310 1
all_values[1] auto[1] auto[0] auto[1] 60 1 T71 3 T74 2 T75 4
all_values[1] auto[1] auto[1] auto[1] 45 1 T71 1 T77 1 T309 1
all_values[2] auto[0] auto[0] auto[0] 27 1 T73 1 T77 4 T307 1
all_values[2] auto[0] auto[0] auto[1] 61 1 T72 3 T73 1 T76 1
all_values[2] auto[0] auto[1] auto[0] 14 1 T309 1 T312 1 T315 2
all_values[2] auto[0] auto[1] auto[1] 66 1 T71 3 T76 2 T74 1
all_values[2] auto[1] auto[0] auto[1] 55 1 T71 2 T72 1 T74 2
all_values[2] auto[1] auto[1] auto[1] 43 1 T71 2 T73 2 T76 1
all_values[3] auto[0] auto[0] auto[0] 32 1 T71 2 T76 3 T77 1
all_values[3] auto[0] auto[0] auto[1] 58 1 T71 2 T75 1 T310 2
all_values[3] auto[0] auto[1] auto[0] 14 1 T71 1 T76 1 T313 2
all_values[3] auto[0] auto[1] auto[1] 54 1 T72 1 T73 2 T74 1
all_values[3] auto[1] auto[0] auto[1] 63 1 T71 1 T72 1 T73 1
all_values[3] auto[1] auto[1] auto[1] 45 1 T71 1 T72 2 T73 1
all_values[4] auto[0] auto[0] auto[0] 23 1 T71 2 T72 2 T76 1
all_values[4] auto[0] auto[0] auto[1] 49 1 T71 1 T77 2 T75 1
all_values[4] auto[0] auto[1] auto[0] 12 1 T72 2 T76 3 T74 1
all_values[4] auto[0] auto[1] auto[1] 66 1 T71 1 T73 2 T74 1
all_values[4] auto[1] auto[0] auto[1] 65 1 T71 3 T73 1 T77 2
all_values[4] auto[1] auto[1] auto[1] 51 1 T73 1 T74 1 T75 1
all_values[5] auto[0] auto[0] auto[0] 36 1 T71 2 T73 3 T74 1
all_values[5] auto[0] auto[0] auto[1] 53 1 T71 1 T72 3 T75 3
all_values[5] auto[0] auto[1] auto[0] 17 1 T73 1 T74 1 T75 1
all_values[5] auto[0] auto[1] auto[1] 59 1 T76 2 T74 1 T77 1
all_values[5] auto[1] auto[0] auto[1] 52 1 T71 4 T72 1 T311 1
all_values[5] auto[1] auto[1] auto[1] 49 1 T76 2 T74 1 T77 2
all_values[6] auto[0] auto[0] auto[0] 31 1 T72 2 T74 1 T311 1
all_values[6] auto[0] auto[0] auto[1] 62 1 T71 2 T73 1 T74 2
all_values[6] auto[0] auto[1] auto[0] 21 1 T71 1 T73 1 T76 1
all_values[6] auto[0] auto[1] auto[1] 53 1 T71 1 T72 1 T76 2
all_values[6] auto[1] auto[0] auto[1] 56 1 T71 2 T73 2 T74 1
all_values[6] auto[1] auto[1] auto[1] 43 1 T71 1 T72 1 T76 1
all_values[7] auto[0] auto[0] auto[0] 24 1 T72 2 T312 2 T316 1
all_values[7] auto[0] auto[0] auto[1] 64 1 T71 3 T76 1 T74 2
all_values[7] auto[0] auto[1] auto[0] 7 1 T73 1 T314 1 T317 1
all_values[7] auto[0] auto[1] auto[1] 58 1 T71 1 T72 1 T73 1
all_values[7] auto[1] auto[0] auto[1] 68 1 T71 2 T74 2 T77 2
all_values[7] auto[1] auto[1] auto[1] 45 1 T71 1 T72 1 T73 2
all_values[8] auto[0] auto[0] auto[0] 26 1 T71 1 T72 1 T76 3
all_values[8] auto[0] auto[0] auto[1] 62 1 T71 4 T72 1 T73 1
all_values[8] auto[0] auto[1] auto[0] 15 1 T76 1 T315 1 T316 1
all_values[8] auto[0] auto[1] auto[1] 49 1 T73 1 T77 2 T75 4
all_values[8] auto[1] auto[0] auto[1] 70 1 T71 1 T72 2 T73 2
all_values[8] auto[1] auto[1] auto[1] 44 1 T71 1 T77 1 T313 1
all_values[9] auto[0] auto[0] auto[0] 25 1 T71 3 T72 2 T77 1
all_values[9] auto[0] auto[0] auto[1] 60 1 T76 1 T74 1 T77 1
all_values[9] auto[0] auto[1] auto[0] 14 1 T76 2 T313 1 T318 1
all_values[9] auto[0] auto[1] auto[1] 58 1 T71 2 T72 1 T73 2
all_values[9] auto[1] auto[0] auto[1] 59 1 T71 1 T74 1 T77 2
all_values[9] auto[1] auto[1] auto[1] 50 1 T71 1 T72 1 T73 2
all_values[10] auto[0] auto[0] auto[0] 23 1 T71 1 T76 3 T77 1
all_values[10] auto[0] auto[0] auto[1] 42 1 T71 1 T74 2 T75 2
all_values[10] auto[0] auto[1] auto[0] 25 1 T71 1 T73 1 T76 1
all_values[10] auto[0] auto[1] auto[1] 54 1 T71 1 T72 2 T73 1
all_values[10] auto[1] auto[0] auto[1] 69 1 T71 2 T72 1 T74 1
all_values[10] auto[1] auto[1] auto[1] 53 1 T71 1 T72 1 T73 2
all_values[11] auto[0] auto[0] auto[0] 28 1 T72 1 T76 1 T77 1
all_values[11] auto[0] auto[0] auto[1] 51 1 T71 2 T76 2 T74 2
all_values[11] auto[0] auto[1] auto[0] 23 1 T71 1 T77 3 T313 2
all_values[11] auto[0] auto[1] auto[1] 58 1 T71 1 T72 2 T73 3
all_values[11] auto[1] auto[0] auto[1] 54 1 T71 1 T76 1 T74 1
all_values[11] auto[1] auto[1] auto[1] 52 1 T71 2 T72 1 T73 1
all_values[12] auto[0] auto[0] auto[0] 21 1 T71 2 T72 1 T73 1
all_values[12] auto[0] auto[0] auto[1] 51 1 T71 3 T74 2 T75 2
all_values[12] auto[0] auto[1] auto[0] 23 1 T72 1 T73 3 T75 2
all_values[12] auto[0] auto[1] auto[1] 60 1 T72 1 T76 2 T77 1
all_values[12] auto[1] auto[0] auto[1] 51 1 T76 1 T74 1 T77 2
all_values[12] auto[1] auto[1] auto[1] 60 1 T71 2 T72 1 T76 1
all_values[13] auto[0] auto[0] auto[0] 37 1 T72 1 T73 1 T77 4
all_values[13] auto[0] auto[0] auto[1] 52 1 T71 3 T72 1 T73 1
all_values[13] auto[0] auto[1] auto[0] 24 1 T72 1 T73 1 T311 1
all_values[13] auto[0] auto[1] auto[1] 54 1 T71 1 T76 2 T75 1
all_values[13] auto[1] auto[0] auto[1] 53 1 T71 2 T72 1 T76 2
all_values[13] auto[1] auto[1] auto[1] 46 1 T71 1 T73 1 T311 1
all_values[14] auto[0] auto[0] auto[0] 29 1 T71 2 T72 1 T74 2
all_values[14] auto[0] auto[0] auto[1] 50 1 T71 1 T73 3 T77 1
all_values[14] auto[0] auto[1] auto[0] 25 1 T72 1 T76 1 T74 2
all_values[14] auto[0] auto[1] auto[1] 54 1 T71 2 T72 1 T76 2
all_values[14] auto[1] auto[0] auto[1] 60 1 T71 2 T77 1 T75 2
all_values[14] auto[1] auto[1] auto[1] 48 1 T72 1 T73 1 T76 1
all_values[15] auto[0] auto[0] auto[0] 25 1 T72 1 T74 1 T309 1
all_values[15] auto[0] auto[0] auto[1] 49 1 T71 2 T73 1 T77 1
all_values[15] auto[0] auto[1] auto[0] 25 1 T71 1 T73 1 T76 2
all_values[15] auto[0] auto[1] auto[1] 59 1 T71 1 T72 1 T73 1
all_values[15] auto[1] auto[0] auto[1] 57 1 T71 1 T73 1 T76 1
all_values[15] auto[1] auto[1] auto[1] 51 1 T71 2 T72 2 T74 1
all_values[16] auto[0] auto[0] auto[0] 21 1 T71 1 T73 1 T75 3
all_values[16] auto[0] auto[0] auto[1] 53 1 T71 2 T73 1 T74 1
all_values[16] auto[0] auto[1] auto[0] 23 1 T71 1 T76 1 T309 2
all_values[16] auto[0] auto[1] auto[1] 59 1 T72 1 T76 1 T75 1
all_values[16] auto[1] auto[0] auto[1] 54 1 T71 2 T72 2 T73 2
all_values[16] auto[1] auto[1] auto[1] 56 1 T71 1 T72 1 T76 1
all_values[17] auto[0] auto[0] auto[0] 27 1 T73 1 T313 2 T314 3
all_values[17] auto[0] auto[0] auto[1] 49 1 T71 2 T73 1 T74 2
all_values[17] auto[0] auto[1] auto[0] 9 1 T76 1 T314 1 T319 2
all_values[17] auto[0] auto[1] auto[1] 64 1 T71 3 T72 1 T76 2
all_values[17] auto[1] auto[0] auto[1] 66 1 T72 1 T73 2 T74 2
all_values[17] auto[1] auto[1] auto[1] 51 1 T71 2 T72 2 T76 1


User Defined Cross Bins for intr_test_cg_cc

Excluded/Illegal bins
NAMECOUNTSTATUS
test_1_state_0 0 Illegal

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%