Summary for Variable cp_crc5
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
3 |
0 |
3 |
100.00 |
User Defined Bins for cp_crc5
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_ones |
4981 |
1 |
|
T5 |
37 |
|
T74 |
12 |
|
T95 |
1 |
leading_zero |
6142 |
1 |
|
T74 |
37 |
|
T95 |
2 |
|
T53 |
3 |
trailing_zero |
5884 |
1 |
|
T4 |
25 |
|
T20 |
21 |
|
T28 |
2 |
Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
131802 |
1 |
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[1] |
79730 |
1 |
|
T2 |
1 |
|
T7 |
1 |
|
T4 |
78 |
Summary for Cross cr_crc5_X_dir
Samples crossed: cp_crc5 cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
6 |
0 |
6 |
100.00 |
|
Automatically Generated Cross Bins for cr_crc5_X_dir
Bins
cp_crc5 | cp_dir | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_ones |
auto[0] |
3031 |
1 |
|
T5 |
18 |
|
T74 |
4 |
|
T95 |
1 |
all_ones |
auto[1] |
1950 |
1 |
|
T5 |
19 |
|
T74 |
8 |
|
T324 |
1 |
leading_zero |
auto[0] |
3603 |
1 |
|
T74 |
28 |
|
T53 |
1 |
|
T136 |
1 |
leading_zero |
auto[1] |
2539 |
1 |
|
T74 |
9 |
|
T95 |
2 |
|
T53 |
2 |
trailing_zero |
auto[0] |
3427 |
1 |
|
T4 |
12 |
|
T20 |
21 |
|
T28 |
1 |
trailing_zero |
auto[1] |
2457 |
1 |
|
T4 |
13 |
|
T28 |
1 |
|
T74 |
6 |