Summary for Variable cp_crc5
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
3 |
0 |
3 |
100.00 |
User Defined Bins for cp_crc5
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_ones |
5706 |
1 |
|
|
T161 |
13 |
|
T191 |
1 |
|
T113 |
3 |
leading_zero |
5531 |
1 |
|
|
T39 |
2 |
|
T63 |
16 |
|
T70 |
17 |
trailing_zero |
6284 |
1 |
|
|
T5 |
25 |
|
T334 |
2 |
|
T165 |
3 |
Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
120522 |
1 |
|
|
T2 |
1 |
|
T39 |
13 |
|
T29 |
1 |
auto[1] |
63104 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T39 |
5 |
Summary for Cross cr_crc5_X_dir
Samples crossed: cp_crc5 cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
6 |
0 |
6 |
100.00 |
|
Automatically Generated Cross Bins for cr_crc5_X_dir
Bins
cp_crc5 | cp_dir | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_ones |
auto[0] |
3994 |
1 |
|
|
T161 |
13 |
|
T113 |
2 |
|
T337 |
1 |
all_ones |
auto[1] |
1712 |
1 |
|
|
T191 |
1 |
|
T113 |
1 |
|
T115 |
16 |
leading_zero |
auto[0] |
3210 |
1 |
|
|
T70 |
8 |
|
T515 |
2 |
|
T160 |
4 |
leading_zero |
auto[1] |
2321 |
1 |
|
|
T39 |
2 |
|
T63 |
16 |
|
T70 |
9 |
trailing_zero |
auto[0] |
4094 |
1 |
|
|
T5 |
12 |
|
T334 |
2 |
|
T165 |
2 |
trailing_zero |
auto[1] |
2190 |
1 |
|
|
T5 |
13 |
|
T165 |
1 |
|
T70 |
9 |