Group : cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
dashboard | hierarchy | modlist | groups | tests | asserts

Group : cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
SCOREWEIGHTGOALAT LEASTAUTO BIN MAXPRINT MISSING
92.42 1 100 1 64 64


Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_cip_lib_0/cip_base_env_cov.sv



Summary for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 24 0 24 100.00
Crosses 108 10 98 90.74


Variables for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
cp_intr 18 0 18 100.00 100 1 1 0
cp_intr_en 2 0 2 100.00 100 1 1 2
cp_intr_state 2 0 2 100.00 100 1 1 2
cp_intr_test 2 0 2 100.00 100 1 1 2


Crosses for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
intr_test_cg_cc 108 10 98 90.74 100 1 1 0


Summary for Variable cp_intr

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 18 0 18 100.00


User Defined Bins for cp_intr

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
all_values[0] 281 1 T248 7 T249 4 T250 7
all_values[1] 281 1 T248 7 T249 4 T250 7
all_values[2] 281 1 T248 7 T249 4 T250 7
all_values[3] 281 1 T248 7 T249 4 T250 7
all_values[4] 281 1 T248 7 T249 4 T250 7
all_values[5] 281 1 T248 7 T249 4 T250 7
all_values[6] 281 1 T248 7 T249 4 T250 7
all_values[7] 281 1 T248 7 T249 4 T250 7
all_values[8] 281 1 T248 7 T249 4 T250 7
all_values[9] 281 1 T248 7 T249 4 T250 7
all_values[10] 281 1 T248 7 T249 4 T250 7
all_values[11] 281 1 T248 7 T249 4 T250 7
all_values[12] 281 1 T248 7 T249 4 T250 7
all_values[13] 281 1 T248 7 T249 4 T250 7
all_values[14] 281 1 T248 7 T249 4 T250 7
all_values[15] 281 1 T248 7 T249 4 T250 7
all_values[16] 281 1 T248 7 T249 4 T250 7
all_values[17] 281 1 T248 7 T249 4 T250 7



Summary for Variable cp_intr_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_en

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 6721 1 T248 169 T249 100 T250 160
auto[1] 2271 1 T248 55 T249 28 T250 64



Summary for Variable cp_intr_state

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_state

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 6211 1 T248 162 T249 97 T250 155
auto[1] 2781 1 T248 62 T249 31 T250 69



Summary for Variable cp_intr_test

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_test

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 5333 1 T248 130 T249 83 T250 122
auto[1] 3659 1 T248 94 T249 45 T250 102



Summary for Cross intr_test_cg_cc

Samples crossed: cp_intr cp_intr_test cp_intr_en cp_intr_state
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
TOTAL 108 10 98 90.74 10
Automatically Generated Cross Bins 108 10 98 90.74 10
User Defined Cross Bins 0 0 0


Automatically Generated Cross Bins for intr_test_cg_cc

Element holes
cp_intrcp_intr_testcp_intr_encp_intr_stateCOUNTAT LEASTNUMBERSTATUS
[all_values[0] , all_values[1]] [auto[0]] * [auto[1]] -- -- 4
[all_values[7] , all_values[8]] [auto[0]] * [auto[1]] -- -- 4
[all_values[17]] [auto[0]] * [auto[1]] -- -- 2


Covered bins
cp_intrcp_intr_testcp_intr_encp_intr_stateCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
all_values[0] auto[0] auto[0] auto[0] 96 1 T248 2 T249 2 T250 3
all_values[0] auto[0] auto[1] auto[0] 81 1 T248 2 T250 3 T336 3
all_values[0] auto[1] auto[0] auto[1] 61 1 T248 2 T249 2 T250 1
all_values[0] auto[1] auto[1] auto[1] 43 1 T248 1 T336 1 T251 3
all_values[1] auto[0] auto[0] auto[0] 96 1 T249 2 T250 2 T336 2
all_values[1] auto[0] auto[1] auto[0] 73 1 T248 2 T249 1 T250 2
all_values[1] auto[1] auto[0] auto[1] 61 1 T248 3 T249 1 T250 1
all_values[1] auto[1] auto[1] auto[1] 51 1 T248 2 T250 2 T336 2
all_values[2] auto[0] auto[0] auto[0] 41 1 T249 1 T250 2 T251 3
all_values[2] auto[0] auto[0] auto[1] 39 1 T248 1 T336 1 T251 1
all_values[2] auto[0] auto[1] auto[0] 44 1 T248 1 T249 2 T356 1
all_values[2] auto[0] auto[1] auto[1] 35 1 T248 2 T250 2 T251 1
all_values[2] auto[1] auto[0] auto[1] 66 1 T248 2 T249 1 T250 1
all_values[2] auto[1] auto[1] auto[1] 56 1 T248 1 T250 2 T357 1
all_values[3] auto[0] auto[0] auto[0] 72 1 T249 2 T251 2 T358 1
all_values[3] auto[0] auto[0] auto[1] 27 1 T248 1 T250 1 T356 2
all_values[3] auto[0] auto[1] auto[0] 53 1 T249 2 T250 3 T336 2
all_values[3] auto[0] auto[1] auto[1] 21 1 T248 2 T251 2 T357 2
all_values[3] auto[1] auto[0] auto[1] 61 1 T248 4 T250 2 T336 2
all_values[3] auto[1] auto[1] auto[1] 47 1 T250 1 T251 2 T357 2
all_values[4] auto[0] auto[0] auto[0] 61 1 T248 3 T250 2 T251 1
all_values[4] auto[0] auto[0] auto[1] 21 1 T249 2 T358 1 T356 1
all_values[4] auto[0] auto[1] auto[0] 74 1 T248 4 T250 3 T336 2
all_values[4] auto[0] auto[1] auto[1] 25 1 T250 1 T336 1 T357 2
all_values[4] auto[1] auto[0] auto[1] 62 1 T249 2 T251 3 T358 2
all_values[4] auto[1] auto[1] auto[1] 38 1 T250 1 T336 1 T357 3
all_values[5] auto[0] auto[0] auto[0] 50 1 T248 3 T357 1 T358 2
all_values[5] auto[0] auto[0] auto[1] 33 1 T249 1 T250 1 T251 2
all_values[5] auto[0] auto[1] auto[0] 56 1 T248 2 T250 1 T336 3
all_values[5] auto[0] auto[1] auto[1] 26 1 T250 2 T251 1 T358 1
all_values[5] auto[1] auto[0] auto[1] 62 1 T248 1 T249 1 T250 1
all_values[5] auto[1] auto[1] auto[1] 54 1 T248 1 T249 2 T250 2
all_values[6] auto[0] auto[0] auto[0] 66 1 T248 2 T249 2 T250 1
all_values[6] auto[0] auto[0] auto[1] 22 1 T248 1 T250 1 T337 1
all_values[6] auto[0] auto[1] auto[0] 31 1 T248 1 T249 1 T336 2
all_values[6] auto[0] auto[1] auto[1] 37 1 T250 1 T251 1 T358 2
all_values[6] auto[1] auto[0] auto[1] 66 1 T248 2 T249 1 T250 3
all_values[6] auto[1] auto[1] auto[1] 59 1 T248 1 T250 1 T251 4
all_values[7] auto[0] auto[0] auto[0] 93 1 T248 4 T249 1 T250 1
all_values[7] auto[0] auto[1] auto[0] 75 1 T248 1 T249 2 T250 2
all_values[7] auto[1] auto[0] auto[1] 67 1 T248 1 T249 1 T250 3
all_values[7] auto[1] auto[1] auto[1] 46 1 T248 1 T250 1 T251 2
all_values[8] auto[0] auto[0] auto[0] 89 1 T248 1 T249 2 T250 2
all_values[8] auto[0] auto[1] auto[0] 72 1 T248 2 T249 1 T250 1
all_values[8] auto[1] auto[0] auto[1] 63 1 T248 3 T336 2 T251 3
all_values[8] auto[1] auto[1] auto[1] 57 1 T248 1 T249 1 T250 4
all_values[9] auto[0] auto[0] auto[0] 52 1 T248 1 T249 1 T250 3
all_values[9] auto[0] auto[0] auto[1] 23 1 T250 1 T336 2 T357 2
all_values[9] auto[0] auto[1] auto[0] 65 1 T248 3 T250 2 T251 1
all_values[9] auto[0] auto[1] auto[1] 31 1 T249 1 T357 1 T356 1
all_values[9] auto[1] auto[0] auto[1] 58 1 T248 3 T250 1 T336 1
all_values[9] auto[1] auto[1] auto[1] 52 1 T249 2 T251 1 T357 1
all_values[10] auto[0] auto[0] auto[0] 77 1 T249 1 T336 1 T251 1
all_values[10] auto[0] auto[0] auto[1] 34 1 T336 1 T357 1 T358 3
all_values[10] auto[0] auto[1] auto[0] 38 1 T248 1 T250 3 T251 2
all_values[10] auto[0] auto[1] auto[1] 24 1 T248 1 T250 1 T251 2
all_values[10] auto[1] auto[0] auto[1] 68 1 T248 1 T249 3 T250 3
all_values[10] auto[1] auto[1] auto[1] 40 1 T248 4 T251 2 T357 1
all_values[11] auto[0] auto[0] auto[0] 52 1 T249 1 T250 3 T356 1
all_values[11] auto[0] auto[0] auto[1] 36 1 T248 3 T250 1 T336 2
all_values[11] auto[0] auto[1] auto[0] 49 1 T249 3 T250 1 T251 3
all_values[11] auto[0] auto[1] auto[1] 27 1 T358 2 T356 2 T337 1
all_values[11] auto[1] auto[0] auto[1] 60 1 T248 2 T250 1 T336 2
all_values[11] auto[1] auto[1] auto[1] 57 1 T248 2 T250 1 T251 2
all_values[12] auto[0] auto[0] auto[0] 49 1 T249 1 T357 3 T358 1
all_values[12] auto[0] auto[0] auto[1] 24 1 T248 1 T251 1 T356 1
all_values[12] auto[0] auto[1] auto[0] 67 1 T248 2 T249 1 T250 5
all_values[12] auto[0] auto[1] auto[1] 28 1 T249 1 T336 1 T251 1
all_values[12] auto[1] auto[0] auto[1] 66 1 T248 4 T250 2 T251 2
all_values[12] auto[1] auto[1] auto[1] 47 1 T249 1 T336 1 T251 1
all_values[13] auto[0] auto[0] auto[0] 67 1 T248 3 T249 2 T250 1
all_values[13] auto[0] auto[0] auto[1] 24 1 T250 1 T336 1 T251 1
all_values[13] auto[0] auto[1] auto[0] 47 1 T248 2 T249 2 T336 1
all_values[13] auto[0] auto[1] auto[1] 21 1 T357 1 T358 1 T356 1
all_values[13] auto[1] auto[0] auto[1] 67 1 T248 1 T250 2 T336 1
all_values[13] auto[1] auto[1] auto[1] 55 1 T248 1 T250 3 T336 1
all_values[14] auto[0] auto[0] auto[0] 59 1 T248 2 T250 1 T251 1
all_values[14] auto[0] auto[0] auto[1] 38 1 T249 2 T250 1 T336 2
all_values[14] auto[0] auto[1] auto[0] 44 1 T248 2 T250 4 T356 2
all_values[14] auto[0] auto[1] auto[1] 27 1 T248 2 T249 1 T251 1
all_values[14] auto[1] auto[0] auto[1] 71 1 T248 1 T249 1 T250 1
all_values[14] auto[1] auto[1] auto[1] 42 1 T251 1 T357 2 T358 3
all_values[15] auto[0] auto[0] auto[0] 85 1 T248 4 T249 1 T250 3
all_values[15] auto[0] auto[0] auto[1] 24 1 T336 2 T251 1 T357 1
all_values[15] auto[0] auto[1] auto[0] 48 1 T248 1 T336 1 T251 1
all_values[15] auto[0] auto[1] auto[1] 24 1 T249 1 T250 1 T251 1
all_values[15] auto[1] auto[0] auto[1] 55 1 T248 1 T249 2 T250 3
all_values[15] auto[1] auto[1] auto[1] 45 1 T248 1 T336 1 T251 1
all_values[16] auto[0] auto[0] auto[0] 64 1 T248 3 T249 4 T251 2
all_values[16] auto[0] auto[0] auto[1] 37 1 T250 4 T251 1 T356 1
all_values[16] auto[0] auto[1] auto[0] 34 1 T248 3 T357 1 T358 1
all_values[16] auto[0] auto[1] auto[1] 24 1 T250 1 T336 1 T359 2
all_values[16] auto[1] auto[0] auto[1] 68 1 T251 4 T357 2 T358 3
all_values[16] auto[1] auto[1] auto[1] 54 1 T248 1 T250 2 T336 3
all_values[17] auto[0] auto[0] auto[0] 88 1 T248 5 T249 1 T250 2
all_values[17] auto[0] auto[1] auto[0] 69 1 T248 2 T249 2 T250 1
all_values[17] auto[1] auto[0] auto[1] 66 1 T336 2 T251 1 T357 3
all_values[17] auto[1] auto[1] auto[1] 58 1 T249 1 T250 4 T357 1


User Defined Cross Bins for intr_test_cg_cc

Excluded/Illegal bins
NAMECOUNTSTATUS
test_1_state_0 0 Illegal

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%