Summary for Variable cp_intr
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| User Defined Bins | 
4 | 
0 | 
4 | 
100.00 | 
User Defined Bins for cp_intr
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| all_values[0] | 
269 | 
1 | 
 | 
 | 
T160 | 
7 | 
 | 
T161 | 
7 | 
 | 
T162 | 
4 | 
| all_values[1] | 
269 | 
1 | 
 | 
 | 
T160 | 
7 | 
 | 
T161 | 
7 | 
 | 
T162 | 
4 | 
| all_values[2] | 
269 | 
1 | 
 | 
 | 
T160 | 
7 | 
 | 
T161 | 
7 | 
 | 
T162 | 
4 | 
| all_values[3] | 
269 | 
1 | 
 | 
 | 
T160 | 
7 | 
 | 
T161 | 
7 | 
 | 
T162 | 
4 | 
Summary for Variable cp_intr_en
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 
2 | 
0 | 
2 | 
100.00 | 
Automatically Generated Bins for cp_intr_en
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 
599 | 
1 | 
 | 
 | 
T160 | 
17 | 
 | 
T161 | 
16 | 
 | 
T162 | 
10 | 
| auto[1] | 
477 | 
1 | 
 | 
 | 
T160 | 
11 | 
 | 
T161 | 
12 | 
 | 
T162 | 
6 | 
Summary for Variable cp_intr_state
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 
2 | 
0 | 
2 | 
100.00 | 
Automatically Generated Bins for cp_intr_state
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 
423 | 
1 | 
 | 
 | 
T160 | 
9 | 
 | 
T161 | 
13 | 
 | 
T162 | 
9 | 
| auto[1] | 
653 | 
1 | 
 | 
 | 
T160 | 
19 | 
 | 
T161 | 
15 | 
 | 
T162 | 
7 | 
Summary for Variable cp_intr_test
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 
2 | 
0 | 
2 | 
100.00 | 
Automatically Generated Bins for cp_intr_test
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 
628 | 
1 | 
 | 
 | 
T160 | 
14 | 
 | 
T161 | 
17 | 
 | 
T162 | 
10 | 
| auto[1] | 
448 | 
1 | 
 | 
 | 
T160 | 
14 | 
 | 
T161 | 
11 | 
 | 
T162 | 
6 | 
Summary for Cross intr_test_cg_cc
Samples crossed: cp_intr cp_intr_test cp_intr_en cp_intr_state
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| TOTAL | 
24 | 
0 | 
24 | 
100.00 | 
 | 
| Automatically Generated Cross Bins | 
24 | 
0 | 
24 | 
100.00 | 
 | 
| User Defined Cross Bins | 
0 | 
0 | 
0 | 
 | 
 | 
Automatically Generated Cross Bins for intr_test_cg_cc
Bins
| cp_intr | cp_intr_test | cp_intr_en | cp_intr_state | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| all_values[0] | 
auto[0] | 
auto[0] | 
auto[0] | 
59 | 
1 | 
 | 
 | 
T160 | 
1 | 
 | 
T161 | 
1 | 
 | 
T225 | 
1 | 
| all_values[0] | 
auto[0] | 
auto[0] | 
auto[1] | 
17 | 
1 | 
 | 
 | 
T160 | 
1 | 
 | 
T162 | 
1 | 
 | 
T328 | 
1 | 
| all_values[0] | 
auto[0] | 
auto[1] | 
auto[0] | 
58 | 
1 | 
 | 
 | 
T161 | 
1 | 
 | 
T225 | 
1 | 
 | 
T329 | 
2 | 
| all_values[0] | 
auto[0] | 
auto[1] | 
auto[1] | 
19 | 
1 | 
 | 
 | 
T161 | 
1 | 
 | 
T329 | 
1 | 
 | 
T330 | 
1 | 
| all_values[0] | 
auto[1] | 
auto[0] | 
auto[1] | 
72 | 
1 | 
 | 
 | 
T160 | 
3 | 
 | 
T161 | 
2 | 
 | 
T162 | 
3 | 
| all_values[0] | 
auto[1] | 
auto[1] | 
auto[1] | 
44 | 
1 | 
 | 
 | 
T160 | 
2 | 
 | 
T161 | 
2 | 
 | 
T225 | 
1 | 
| all_values[1] | 
auto[0] | 
auto[0] | 
auto[0] | 
70 | 
1 | 
 | 
 | 
T160 | 
3 | 
 | 
T161 | 
5 | 
 | 
T162 | 
2 | 
| all_values[1] | 
auto[0] | 
auto[0] | 
auto[1] | 
30 | 
1 | 
 | 
 | 
T160 | 
1 | 
 | 
T331 | 
2 | 
 | 
T332 | 
1 | 
| all_values[1] | 
auto[0] | 
auto[1] | 
auto[0] | 
39 | 
1 | 
 | 
 | 
T160 | 
1 | 
 | 
T162 | 
2 | 
 | 
T225 | 
1 | 
| all_values[1] | 
auto[0] | 
auto[1] | 
auto[1] | 
28 | 
1 | 
 | 
 | 
T329 | 
1 | 
 | 
T328 | 
2 | 
 | 
T332 | 
1 | 
| all_values[1] | 
auto[1] | 
auto[0] | 
auto[1] | 
53 | 
1 | 
 | 
 | 
T160 | 
2 | 
 | 
T161 | 
2 | 
 | 
T225 | 
4 | 
| all_values[1] | 
auto[1] | 
auto[1] | 
auto[1] | 
49 | 
1 | 
 | 
 | 
T225 | 
1 | 
 | 
T329 | 
1 | 
 | 
T328 | 
2 | 
| all_values[2] | 
auto[0] | 
auto[0] | 
auto[0] | 
56 | 
1 | 
 | 
 | 
T160 | 
1 | 
 | 
T161 | 
1 | 
 | 
T162 | 
1 | 
| all_values[2] | 
auto[0] | 
auto[0] | 
auto[1] | 
27 | 
1 | 
 | 
 | 
T161 | 
1 | 
 | 
T328 | 
1 | 
 | 
T331 | 
2 | 
| all_values[2] | 
auto[0] | 
auto[1] | 
auto[0] | 
45 | 
1 | 
 | 
 | 
T160 | 
1 | 
 | 
T161 | 
1 | 
 | 
T162 | 
1 | 
| all_values[2] | 
auto[0] | 
auto[1] | 
auto[1] | 
28 | 
1 | 
 | 
 | 
T160 | 
1 | 
 | 
T161 | 
1 | 
 | 
T329 | 
1 | 
| all_values[2] | 
auto[1] | 
auto[0] | 
auto[1] | 
64 | 
1 | 
 | 
 | 
T160 | 
3 | 
 | 
T161 | 
2 | 
 | 
T225 | 
2 | 
| all_values[2] | 
auto[1] | 
auto[1] | 
auto[1] | 
49 | 
1 | 
 | 
 | 
T160 | 
1 | 
 | 
T161 | 
1 | 
 | 
T162 | 
2 | 
| all_values[3] | 
auto[0] | 
auto[0] | 
auto[0] | 
49 | 
1 | 
 | 
 | 
T161 | 
1 | 
 | 
T162 | 
2 | 
 | 
T328 | 
2 | 
| all_values[3] | 
auto[0] | 
auto[0] | 
auto[1] | 
34 | 
1 | 
 | 
 | 
T160 | 
2 | 
 | 
T225 | 
2 | 
 | 
T329 | 
3 | 
| all_values[3] | 
auto[0] | 
auto[1] | 
auto[0] | 
47 | 
1 | 
 | 
 | 
T160 | 
2 | 
 | 
T161 | 
3 | 
 | 
T162 | 
1 | 
| all_values[3] | 
auto[0] | 
auto[1] | 
auto[1] | 
22 | 
1 | 
 | 
 | 
T161 | 
1 | 
 | 
T225 | 
2 | 
 | 
T333 | 
2 | 
| all_values[3] | 
auto[1] | 
auto[0] | 
auto[1] | 
68 | 
1 | 
 | 
 | 
T161 | 
1 | 
 | 
T162 | 
1 | 
 | 
T225 | 
2 | 
| all_values[3] | 
auto[1] | 
auto[1] | 
auto[1] | 
49 | 
1 | 
 | 
 | 
T160 | 
3 | 
 | 
T161 | 
1 | 
 | 
T225 | 
1 | 
User Defined Cross Bins for intr_test_cg_cc
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| test_1_state_0 | 
0 | 
Illegal |