Group : cip_base_pkg::intr_cg::SHAPE{(num_interrupts - 1)=5}
dashboard | hierarchy | modlist | groups | tests | asserts

Group : cip_base_pkg::intr_cg::SHAPE{(num_interrupts - 1)=5}
SCOREWEIGHTGOALAT LEASTAUTO BIN MAXPRINT MISSING
88.24 1 100 1 64 64


Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_cip_lib_0/cip_base_env_cov.sv



Summary for Group cip_base_pkg::intr_cg::SHAPE{(num_interrupts - 1)=5}

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 10 0 10 100.00
Crosses 24 4 20 83.33


Variables for Group cip_base_pkg::intr_cg::SHAPE{(num_interrupts - 1)=5}
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
cp_intr 6 0 6 100.00 100 1 1 0
cp_intr_en 2 0 2 100.00 100 1 1 2
cp_intr_state 2 0 2 100.00 100 1 1 2


Crosses for Group cip_base_pkg::intr_cg::SHAPE{(num_interrupts - 1)=5}
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
intr_cg_cc 24 4 20 83.33 100 1 1 0


Summary for Variable cp_intr

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 6 0 6 100.00


User Defined Bins for cp_intr

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
all_values[0] 283490 1 T1 1 T2 1 T3 2
all_values[1] 283490 1 T1 1 T2 1 T3 2
all_values[2] 283490 1 T1 1 T2 1 T3 2
all_values[3] 283490 1 T1 1 T2 1 T3 2
all_values[4] 283490 1 T1 1 T2 1 T3 2
all_values[5] 283490 1 T1 1 T2 1 T3 2



Summary for Variable cp_intr_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_en

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 573368 1 T1 6 T2 6 T3 12
auto[1] 1127572 1 T23 14328 T33 22656 T26 5828



Summary for Variable cp_intr_state

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_state

Bins
NAMECOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 830844 1 T1 4 T2 4 T3 7
auto[1] 870096 1 T1 2 T2 2 T3 5



Summary for Cross intr_cg_cc

Samples crossed: cp_intr cp_intr_en cp_intr_state
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 24 4 20 83.33 4


Automatically Generated Cross Bins for intr_cg_cc

Element holes
cp_intrcp_intr_encp_intr_stateCOUNTAT LEASTNUMBER
[all_values[0] , all_values[1]] * [auto[0]] -- -- 4


Covered bins
cp_intrcp_intr_encp_intr_stateCOUNTAT LEASTTESTCOUNTTESTCOUNTTESTCOUNT
all_values[0] auto[0] auto[1] 283333 1 T1 1 T2 1 T3 2
all_values[0] auto[1] auto[1] 157 1 T257 2 T258 4 T259 1
all_values[1] auto[0] auto[1] 283343 1 T1 1 T2 1 T3 2
all_values[1] auto[1] auto[1] 147 1 T257 2 T258 1 T259 2
all_values[2] auto[0] auto[0] 1604 1 T1 1 T2 1 T3 2
all_values[2] auto[0] auto[1] 66 1 T257 2 T258 3 T259 1
all_values[2] auto[1] auto[0] 281753 1 T23 3582 T33 5664 T26 1457
all_values[2] auto[1] auto[1] 67 1 T257 4 T259 1 T321 3
all_values[3] auto[0] auto[0] 1619 1 T1 1 T2 1 T3 2
all_values[3] auto[0] auto[1] 54 1 T257 2 T258 2 T259 1
all_values[3] auto[1] auto[0] 88734 1 T23 1791 T33 1416 T26 1457
all_values[3] auto[1] auto[1] 193083 1 T23 1791 T33 4248 T34 1664
all_values[4] auto[0] auto[0] 1158 1 T1 1 T2 1 T3 1
all_values[4] auto[0] auto[1] 525 1 T3 1 T4 1 T14 1
all_values[4] auto[1] auto[0] 172665 1 T23 1791 T33 4248 T26 1
all_values[4] auto[1] auto[1] 109142 1 T23 1791 T33 1416 T26 1456
all_values[5] auto[0] auto[0] 1528 1 T1 1 T2 1 T3 2
all_values[5] auto[0] auto[1] 138 1 T36 1 T38 1 T53 1
all_values[5] auto[1] auto[0] 281783 1 T23 3582 T33 5664 T26 1457
all_values[5] auto[1] auto[1] 41 1 T257 1 T258 1 T323 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%