SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
95.96 | 95.25 | 93.98 | 98.31 | 91.84 | 97.18 | 96.99 | 98.18 |
T268 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_tl_intg_err.529522802 | Sep 11 05:23:06 PM UTC 24 | Sep 11 05:32:40 PM UTC 24 | 1796703400 ps | ||
T355 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/5.flash_ctrl_tl_intg_err.3397415905 | Sep 11 05:23:17 PM UTC 24 | Sep 11 05:32:45 PM UTC 24 | 6721219700 ps | ||
T353 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/16.flash_ctrl_tl_intg_err.2110628302 | Sep 11 05:24:39 PM UTC 24 | Sep 11 05:33:30 PM UTC 24 | 2356105400 ps | ||
T279 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/11.flash_ctrl_tl_intg_err.540571022 | Sep 11 05:24:04 PM UTC 24 | Sep 11 05:34:11 PM UTC 24 | 383007500 ps | ||
T354 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/19.flash_ctrl_tl_intg_err.3154784466 | Sep 11 05:25:03 PM UTC 24 | Sep 11 05:34:30 PM UTC 24 | 2087790800 ps | ||
T356 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/10.flash_ctrl_tl_intg_err.3660532473 | Sep 11 05:23:59 PM UTC 24 | Sep 11 05:36:23 PM UTC 24 | 1596309600 ps | ||
T357 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/18.flash_ctrl_tl_intg_err.1008754021 | Sep 11 05:24:55 PM UTC 24 | Sep 11 05:37:30 PM UTC 24 | 1887649900 ps | ||
T358 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/9.flash_ctrl_tl_intg_err.2399361476 | Sep 11 05:23:50 PM UTC 24 | Sep 11 05:41:30 PM UTC 24 | 2673701800 ps | ||
T280 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_tl_intg_err.680019212 | Sep 11 05:22:17 PM UTC 24 | Sep 11 05:42:03 PM UTC 24 | 2972494600 ps | ||
T352 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/13.flash_ctrl_tl_intg_err.955195837 | Sep 11 05:24:19 PM UTC 24 | Sep 11 05:42:07 PM UTC 24 | 4851083000 ps | ||
T285 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_tl_intg_err.1457482345 | Sep 11 05:22:51 PM UTC 24 | Sep 11 05:42:12 PM UTC 24 | 5911882300 ps | ||
T283 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/8.flash_ctrl_tl_intg_err.180137496 | Sep 11 05:23:43 PM UTC 24 | Sep 11 05:43:13 PM UTC 24 | 690010200 ps | ||
T284 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/7.flash_ctrl_tl_intg_err.1691328392 | Sep 11 05:23:35 PM UTC 24 | Sep 11 05:43:25 PM UTC 24 | 408073400 ps | ||
T363 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/12.flash_ctrl_tl_intg_err.2672842897 | Sep 11 05:24:13 PM UTC 24 | Sep 11 05:43:30 PM UTC 24 | 1276768600 ps | ||
T359 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/14.flash_ctrl_tl_intg_err.2043003059 | Sep 11 05:24:26 PM UTC 24 | Sep 11 05:44:43 PM UTC 24 | 1460515700 ps | ||
T360 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/17.flash_ctrl_tl_intg_err.1241183761 | Sep 11 05:24:48 PM UTC 24 | Sep 11 05:45:40 PM UTC 24 | 3117919000 ps | ||
T362 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_tl_intg_err.1476003041 | Sep 11 05:22:36 PM UTC 24 | Sep 11 05:45:49 PM UTC 24 | 333659700 ps | ||
T361 | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/15.flash_ctrl_tl_intg_err.149143490 | Sep 11 05:24:31 PM UTC 24 | Sep 11 05:49:38 PM UTC 24 | 1746758300 ps |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_invalid_op.2111467047 |
Short name | T18 |
Test name | |
Test status | |
Simulation time | 1556059000 ps |
CPU time | 60.04 seconds |
Started | Sep 11 05:25:52 PM UTC 24 |
Finished | Sep 11 05:26:53 PM UTC 24 |
Peak memory | 274740 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2111467047 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_invalid_op.2111467047 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_fetch_code.511741696 |
Short name | T3 |
Test name | |
Test status | |
Simulation time | 504327400 ps |
CPU time | 34.84 seconds |
Started | Sep 11 05:25:48 PM UTC 24 |
Finished | Sep 11 05:26:24 PM UTC 24 |
Peak memory | 274940 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +op_readonly_on_info_partition=1 +op_readonly_on_info1_partition=1 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=51 1741696 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asse rt -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_fetch _code.511741696 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_fetch_code/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_csr_mem_rw_with_rand_reset.4013639169 |
Short name | T123 |
Test name | |
Test status | |
Simulation time | 411705800 ps |
CPU time | 23.3 seconds |
Started | Sep 11 05:22:51 PM UTC 24 |
Finished | Sep 11 05:23:15 PM UTC 24 |
Peak memory | 284496 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=4013639169 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 2.flash_ctrl_csr_mem_rw_with_rand_reset.4013639169 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_mid_op_rst.127879413 |
Short name | T30 |
Test name | |
Test status | |
Simulation time | 989749700 ps |
CPU time | 136.38 seconds |
Started | Sep 11 05:25:53 PM UTC 24 |
Finished | Sep 11 05:28:12 PM UTC 24 |
Peak memory | 270888 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=127879413 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_mid_op_rst_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_mid_op_rst.127879413 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_mid_op_rst/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_hw_prog_rma_wipe_err.1871721926 |
Short name | T118 |
Test name | |
Test status | |
Simulation time | 10051214700 ps |
CPU time | 88.71 seconds |
Started | Sep 11 05:29:03 PM UTC 24 |
Finished | Sep 11 05:30:33 PM UTC 24 |
Peak memory | 287468 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=1871721926 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 0.flash_ctrl_hw_prog_rma_wipe_err.1871721926 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_mp_regions.443349569 |
Short name | T26 |
Test name | |
Test status | |
Simulation time | 9549936300 ps |
CPU time | 350.59 seconds |
Started | Sep 11 05:25:48 PM UTC 24 |
Finished | Sep 11 05:31:43 PM UTC 24 |
Peak memory | 283068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=443349569 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log / dev/null -cm_name 0.flash_ctrl_mp_regions.443349569 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_rw_derr.90515746 |
Short name | T58 |
Test name | |
Test status | |
Simulation time | 1107193100 ps |
CPU time | 146.79 seconds |
Started | Sep 11 05:26:26 PM UTC 24 |
Finished | Sep 11 05:28:55 PM UTC 24 |
Peak memory | 293568 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=90515746 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/nu ll -cm_name 0.flash_ctrl_rw_derr.90515746 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_rw_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_sec_cm.1785727316 |
Short name | T14 |
Test name | |
Test status | |
Simulation time | 3872857800 ps |
CPU time | 6834.3 seconds |
Started | Sep 11 05:33:10 PM UTC 24 |
Finished | Sep 11 07:28:18 PM UTC 24 |
Peak memory | 314172 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELN OTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1785727316 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_sec_cm.1785727316 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_sec_cm/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_csr_bit_bash.3604215830 |
Short name | T272 |
Test name | |
Test status | |
Simulation time | 5831989000 ps |
CPU time | 50.28 seconds |
Started | Sep 11 05:22:13 PM UTC 24 |
Finished | Sep 11 05:23:05 PM UTC 24 |
Peak memory | 272220 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_bit_bash +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3604215830 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_csr_bit_bash.3604215830 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_csr_bit_bash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_rma_err.530291535 |
Short name | T91 |
Test name | |
Test status | |
Simulation time | 78996269100 ps |
CPU time | 881.18 seconds |
Started | Sep 11 05:34:10 PM UTC 24 |
Finished | Sep 11 05:49:01 PM UTC 24 |
Peak memory | 275032 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +flash_erase_latency=50 +test_timeout_ns=30 0_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb _random_seed=530291535 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_err_vseq +en_cov=1 -cm line+cond+fsm+ tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.f lash_ctrl_rma_err.530291535 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_rma_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_hw_sec_otp.649210094 |
Short name | T109 |
Test name | |
Test status | |
Simulation time | 13645566000 ps |
CPU time | 93 seconds |
Started | Sep 11 05:29:32 PM UTC 24 |
Finished | Sep 11 05:31:07 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=649210094 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_hw_sec_otp.649210094 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_ro_serr.620880858 |
Short name | T48 |
Test name | |
Test status | |
Simulation time | 1654391400 ps |
CPU time | 157.59 seconds |
Started | Sep 11 05:25:59 PM UTC 24 |
Finished | Sep 11 05:28:40 PM UTC 24 |
Peak memory | 291776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl + ntb_random_seed=620880858 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ ctrl_ro_serr.620880858 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_ro_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_otp_reset.3758563528 |
Short name | T4 |
Test name | |
Test status | |
Simulation time | 92433500 ps |
CPU time | 125.92 seconds |
Started | Sep 11 05:25:46 PM UTC 24 |
Finished | Sep 11 05:27:54 PM UTC 24 |
Peak memory | 275044 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3758563528 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_otp_reset.3758563528 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_erase_suspend.1256564890 |
Short name | T28 |
Test name | |
Test status | |
Simulation time | 5508709300 ps |
CPU time | 527.54 seconds |
Started | Sep 11 05:25:43 PM UTC 24 |
Finished | Sep 11 05:34:37 PM UTC 24 |
Peak memory | 274900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1256564890 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_erase_suspend_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regressio n_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_erase_suspend.1256564890 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_erase_suspend/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_intr_rd.2976794778 |
Short name | T44 |
Test name | |
Test status | |
Simulation time | 1365301200 ps |
CPU time | 173.04 seconds |
Started | Sep 11 05:26:56 PM UTC 24 |
Finished | Sep 11 05:29:52 PM UTC 24 |
Peak memory | 305832 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2976794778 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_intr_rd.2976794778 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_csr_aliasing.3537188339 |
Short name | T365 |
Test name | |
Test status | |
Simulation time | 438776600 ps |
CPU time | 57.22 seconds |
Started | Sep 11 05:22:48 PM UTC 24 |
Finished | Sep 11 05:23:47 PM UTC 24 |
Peak memory | 271952 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_aliasing +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3537188339 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_csr_aliasing.3537188339 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_csr_aliasing/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_otp_reset.1300147070 |
Short name | T171 |
Test name | |
Test status | |
Simulation time | 72490000 ps |
CPU time | 178.61 seconds |
Started | Sep 11 06:13:59 PM UTC 24 |
Finished | Sep 11 06:17:01 PM UTC 24 |
Peak memory | 274728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1300147070 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_otp_reset.1300147070 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_intr_test.3239944515 |
Short name | T269 |
Test name | |
Test status | |
Simulation time | 18123100 ps |
CPU time | 20.23 seconds |
Started | Sep 11 05:22:08 PM UTC 24 |
Finished | Sep 11 05:22:30 PM UTC 24 |
Peak memory | 272044 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3239944515 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_intr_test.3239944515 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_host_ctrl_arb.1448172287 |
Short name | T131 |
Test name | |
Test status | |
Simulation time | 580918976900 ps |
CPU time | 2855.41 seconds |
Started | Sep 11 05:25:48 PM UTC 24 |
Finished | Sep 11 06:13:52 PM UTC 24 |
Peak memory | 277872 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +test_timeout_ns=300_000_000_000 +cdc_instrumentation _enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1448172287 -assert no postproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_ctrl_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wor kspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_host_ctrl_arb.1448172287 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_host_ctrl_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/36.flash_ctrl_otp_reset.2954560206 |
Short name | T982 |
Test name | |
Test status | |
Simulation time | 43980400 ps |
CPU time | 146.9 seconds |
Started | Sep 11 06:40:27 PM UTC 24 |
Finished | Sep 11 06:42:57 PM UTC 24 |
Peak memory | 271032 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2954560206 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_otp_reset.2954560206 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/36.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/39.flash_ctrl_otp_reset.315315989 |
Short name | T1027 |
Test name | |
Test status | |
Simulation time | 38558600 ps |
CPU time | 169.37 seconds |
Started | Sep 11 06:41:37 PM UTC 24 |
Finished | Sep 11 06:44:29 PM UTC 24 |
Peak memory | 274876 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=315315989 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_otp_reset.315315989 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/39.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_tl_intg_err.1030098605 |
Short name | T266 |
Test name | |
Test status | |
Simulation time | 1339927200 ps |
CPU time | 485.26 seconds |
Started | Sep 11 05:22:06 PM UTC 24 |
Finished | Sep 11 05:30:18 PM UTC 24 |
Peak memory | 274204 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1030098605 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_tl_intg_err.1030098605 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_access_after_disable.4116875105 |
Short name | T6 |
Test name | |
Test status | |
Simulation time | 130925900 ps |
CPU time | 15.66 seconds |
Started | Sep 11 05:28:38 PM UTC 24 |
Finished | Sep 11 05:28:55 PM UTC 24 |
Peak memory | 275068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_rw=5 +otf_num_hr=0 +en_always_all =1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=4116875105 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_access_after_disabl e_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default .vdb -cm_log /dev/null -cm_name 0.flash_ctrl_access_after_disable.4116875105 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_access_after_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_sec_info_access.2493025128 |
Short name | T39 |
Test name | |
Test status | |
Simulation time | 874648300 ps |
CPU time | 71.54 seconds |
Started | Sep 11 05:28:13 PM UTC 24 |
Finished | Sep 11 05:29:26 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2493025128 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_sec_info_access.2493025128 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_tl_errors.3846011783 |
Short name | T121 |
Test name | |
Test status | |
Simulation time | 245100400 ps |
CPU time | 27.86 seconds |
Started | Sep 11 05:22:16 PM UTC 24 |
Finished | Sep 11 05:22:45 PM UTC 24 |
Peak memory | 274156 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3846011783 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_tl_errors.3846011783 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_alert_test.2200599758 |
Short name | T549 |
Test name | |
Test status | |
Simulation time | 50659900 ps |
CPU time | 19.81 seconds |
Started | Sep 11 06:07:10 PM UTC 24 |
Finished | Sep 11 06:07:31 PM UTC 24 |
Peak memory | 268924 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2200599758 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_alert_test.2200599758 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_oversize_error.1549504993 |
Short name | T54 |
Test name | |
Test status | |
Simulation time | 2775991700 ps |
CPU time | 225.78 seconds |
Started | Sep 11 05:26:28 PM UTC 24 |
Finished | Sep 11 05:30:17 PM UTC 24 |
Peak memory | 301736 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=0 +otf_num_hr=1000 +otf_num_rw=1 00 +otf_wr_pct=4 +otf_rd_pct=4 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/t ools/sim.tcl +ntb_random_seed=1549504993 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_oversize_error_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_oversize_error.1549504993 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_oversize_error/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_mid_op_rst.3220992544 |
Short name | T77 |
Test name | |
Test status | |
Simulation time | 10641069200 ps |
CPU time | 143.68 seconds |
Started | Sep 11 05:35:56 PM UTC 24 |
Finished | Sep 11 05:38:22 PM UTC 24 |
Peak memory | 272668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3220992544 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_mid_op_rst_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash _ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_mid_op_rst.3220992544 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_mid_op_rst/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_csr_mem_rw_with_rand_reset.131734315 |
Short name | T122 |
Test name | |
Test status | |
Simulation time | 83663200 ps |
CPU time | 23.23 seconds |
Started | Sep 11 05:22:31 PM UTC 24 |
Finished | Sep 11 05:22:55 PM UTC 24 |
Peak memory | 284560 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=131734315 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 1.flash_ctrl_csr_mem_rw_with_rand_reset.131734315 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_re_evict.315771503 |
Short name | T148 |
Test name | |
Test status | |
Simulation time | 410665300 ps |
CPU time | 57.92 seconds |
Started | Sep 11 05:33:01 PM UTC 24 |
Finished | Sep 11 05:34:01 PM UTC 24 |
Peak memory | 287512 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=315771503 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_re_evict.315771503 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_mp_regions.1594206089 |
Short name | T32 |
Test name | |
Test status | |
Simulation time | 19394949200 ps |
CPU time | 505.67 seconds |
Started | Sep 11 05:29:57 PM UTC 24 |
Finished | Sep 11 05:38:29 PM UTC 24 |
Peak memory | 283084 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=1594206089 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_mp_regions.1594206089 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_mem_partial_access.880967603 |
Short name | T258 |
Test name | |
Test status | |
Simulation time | 132425700 ps |
CPU time | 22.31 seconds |
Started | Sep 11 05:22:45 PM UTC 24 |
Finished | Sep 11 05:23:08 PM UTC 24 |
Peak memory | 274132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=880967603 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scr atch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_mem_partial_access.880967603 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_mem_partial_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_lcmgr_intg.2425883250 |
Short name | T504 |
Test name | |
Test status | |
Simulation time | 75488600 ps |
CPU time | 27.82 seconds |
Started | Sep 11 05:59:26 PM UTC 24 |
Finished | Sep 11 05:59:55 PM UTC 24 |
Peak memory | 275160 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2425883250 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flas h_ctrl_lcmgr_intg.2425883250 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_wr_intg.444722298 |
Short name | T7 |
Test name | |
Test status | |
Simulation time | 94153900 ps |
CPU time | 25.85 seconds |
Started | Sep 11 05:28:35 PM UTC 24 |
Finished | Sep 11 05:29:02 PM UTC 24 |
Peak memory | 275416 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=10 +otf_num_hr=0 +ecc_mode=1 +en_always_pr og=1 +otf_rd_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=444722298 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_wr_path_intg_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_n ame 0.flash_ctrl_wr_intg.444722298 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_wr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_intr_rd_slow_flash.1601626097 |
Short name | T312 |
Test name | |
Test status | |
Simulation time | 52563477800 ps |
CPU time | 452.57 seconds |
Started | Sep 11 05:32:25 PM UTC 24 |
Finished | Sep 11 05:40:03 PM UTC 24 |
Peak memory | 301692 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=1601626097 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 1.flash_ctrl_intr_rd_slow_flash.1601626097 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_tl_intg_err.1457482345 |
Short name | T285 |
Test name | |
Test status | |
Simulation time | 5911882300 ps |
CPU time | 1148.26 seconds |
Started | Sep 11 05:22:51 PM UTC 24 |
Finished | Sep 11 05:42:12 PM UTC 24 |
Peak memory | 274212 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1457482345 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_tl_intg_err.1457482345 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_hw_rma_reset.3035788437 |
Short name | T128 |
Test name | |
Test status | |
Simulation time | 160172441800 ps |
CPU time | 979.26 seconds |
Started | Sep 11 05:29:53 PM UTC 24 |
Finished | Sep 11 05:46:24 PM UTC 24 |
Peak memory | 274744 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3035788437 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_hw_rma_reset.3035788437 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/17.flash_ctrl_tl_errors.3351887624 |
Short name | T282 |
Test name | |
Test status | |
Simulation time | 445430400 ps |
CPU time | 23.81 seconds |
Started | Sep 11 05:24:48 PM UTC 24 |
Finished | Sep 11 05:25:13 PM UTC 24 |
Peak memory | 274152 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3351887624 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_tl_errors.3351887624 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_phy_arb_redun.3987778600 |
Short name | T164 |
Test name | |
Test status | |
Simulation time | 785761100 ps |
CPU time | 37.65 seconds |
Started | Sep 11 05:45:50 PM UTC 24 |
Finished | Sep 11 05:46:29 PM UTC 24 |
Peak memory | 274988 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +en_always_al l=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo /hw/dv/tools/sim.tcl +ntb_random_seed=3987778600 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_redun_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb - cm_log /dev/null -cm_name 3.flash_ctrl_phy_arb_redun.3987778600 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_phy_arb_redun/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_hw_read_seed_err.1382036304 |
Short name | T287 |
Test name | |
Test status | |
Simulation time | 26551500 ps |
CPU time | 25.94 seconds |
Started | Sep 11 05:51:24 PM UTC 24 |
Finished | Sep 11 05:51:51 PM UTC 24 |
Peak memory | 275096 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1382036304 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_hw_read_seed_err.1382036304 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_integrity.1604100141 |
Short name | T232 |
Test name | |
Test status | |
Simulation time | 10980419300 ps |
CPU time | 432.14 seconds |
Started | Sep 11 05:26:54 PM UTC 24 |
Finished | Sep 11 05:34:12 PM UTC 24 |
Peak memory | 332488 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=4 +ierr_pct=3 +bypass_alert_ready_to_end_che ck=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=1604100141 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_integr ity.1604100141 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_integrity/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_phy_host_grant_err.719687430 |
Short name | T234 |
Test name | |
Test status | |
Simulation time | 24697700 ps |
CPU time | 25.05 seconds |
Started | Sep 11 05:33:56 PM UTC 24 |
Finished | Sep 11 05:34:23 PM UTC 24 |
Peak memory | 273160 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=50 +ecc_mode=1 +en_always_al l=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo /hw/dv/tools/sim.tcl +ntb_random_seed=719687430 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_host_grant_err_ vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.v db -cm_log /dev/null -cm_name 1.flash_ctrl_phy_host_grant_err.719687430 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_phy_host_grant_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_csr_rw.1886450048 |
Short name | T262 |
Test name | |
Test status | |
Simulation time | 237896700 ps |
CPU time | 20.7 seconds |
Started | Sep 11 05:22:47 PM UTC 24 |
Finished | Sep 11 05:23:09 PM UTC 24 |
Peak memory | 274132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1886450048 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_csr_rw.1886450048 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_rd_buff_evict.3710135335 |
Short name | T25 |
Test name | |
Test status | |
Simulation time | 1353631100 ps |
CPU time | 173.02 seconds |
Started | Sep 11 05:25:41 PM UTC 24 |
Finished | Sep 11 05:28:37 PM UTC 24 |
Peak memory | 272904 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +en_cov=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBO SITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3710135335 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base _test +UVM_TEST_SEQ=flash_ctrl_rd_buff_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_202 4_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_rd_buff_evict.3710135335 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_rd_buff_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_intr_test.3166178731 |
Short name | T337 |
Test name | |
Test status | |
Simulation time | 17059300 ps |
CPU time | 18.76 seconds |
Started | Sep 11 05:22:56 PM UTC 24 |
Finished | Sep 11 05:23:16 PM UTC 24 |
Peak memory | 271852 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3166178731 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_intr_test.3166178731 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_hw_sec_otp.1548246380 |
Short name | T330 |
Test name | |
Test status | |
Simulation time | 18145463700 ps |
CPU time | 149.17 seconds |
Started | Sep 11 06:11:27 PM UTC 24 |
Finished | Sep 11 06:13:58 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1548246380 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_hw_sec_otp.1548246380 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_phy_ack_consistency.1741777903 |
Short name | T68 |
Test name | |
Test status | |
Simulation time | 15791000 ps |
CPU time | 27.83 seconds |
Started | Sep 11 05:28:49 PM UTC 24 |
Finished | Sep 11 05:29:18 PM UTC 24 |
Peak memory | 292956 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +bank0_pct=8 +otf_rd_pct=4 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1741777903 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fl ash_ctrl_phy_ack_consistency_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_phy_ack_consistency.1741777903 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_phy_ack_consistency/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_rw.1138631999 |
Short name | T239 |
Test name | |
Test status | |
Simulation time | 3519174700 ps |
CPU time | 437.48 seconds |
Started | Sep 11 05:30:34 PM UTC 24 |
Finished | Sep 11 05:37:57 PM UTC 24 |
Peak memory | 330404 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1138631999 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_rw.1138631999 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_rw.3359505738 |
Short name | T415 |
Test name | |
Test status | |
Simulation time | 15445819100 ps |
CPU time | 532.27 seconds |
Started | Sep 11 06:26:55 PM UTC 24 |
Finished | Sep 11 06:35:54 PM UTC 24 |
Peak memory | 320472 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3359505738 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_rw.3359505738 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_hw_prog_rma_wipe_err.1328139751 |
Short name | T98 |
Test name | |
Test status | |
Simulation time | 10036825100 ps |
CPU time | 119.58 seconds |
Started | Sep 11 06:13:33 PM UTC 24 |
Finished | Sep 11 06:15:35 PM UTC 24 |
Peak memory | 283260 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=1328139751 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 10.flash_ctrl_hw_prog_rma_wipe_err.1328139751 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_phy_arb_redun.2649459834 |
Short name | T57 |
Test name | |
Test status | |
Simulation time | 765124900 ps |
CPU time | 26.9 seconds |
Started | Sep 11 05:40:03 PM UTC 24 |
Finished | Sep 11 05:40:31 PM UTC 24 |
Peak memory | 275108 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +en_always_al l=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo /hw/dv/tools/sim.tcl +ntb_random_seed=2649459834 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_redun_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb - cm_log /dev/null -cm_name 2.flash_ctrl_phy_arb_redun.2649459834 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_phy_arb_redun/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_sec_cm.2294912979 |
Short name | T15 |
Test name | |
Test status | |
Simulation time | 2123187100 ps |
CPU time | 6754.47 seconds |
Started | Sep 11 05:39:14 PM UTC 24 |
Finished | Sep 11 07:33:01 PM UTC 24 |
Peak memory | 320252 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELN OTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2294912979 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_sec_cm.2294912979 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_sec_cm/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/9.flash_ctrl_tl_errors.1754019202 |
Short name | T281 |
Test name | |
Test status | |
Simulation time | 232334400 ps |
CPU time | 33.13 seconds |
Started | Sep 11 05:23:49 PM UTC 24 |
Finished | Sep 11 05:24:24 PM UTC 24 |
Peak memory | 274152 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1754019202 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_tl_errors.1754019202 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/11.flash_ctrl_tl_intg_err.540571022 |
Short name | T279 |
Test name | |
Test status | |
Simulation time | 383007500 ps |
CPU time | 599.97 seconds |
Started | Sep 11 05:24:04 PM UTC 24 |
Finished | Sep 11 05:34:11 PM UTC 24 |
Peak memory | 274212 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=540571022 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os _regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_tl_intg_err.540571022 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_re_evict.3370561468 |
Short name | T236 |
Test name | |
Test status | |
Simulation time | 70064800 ps |
CPU time | 42.49 seconds |
Started | Sep 11 06:10:38 PM UTC 24 |
Finished | Sep 11 06:11:21 PM UTC 24 |
Peak memory | 283316 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3370561468 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_re_evict.3370561468 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_rw_derr.343924274 |
Short name | T224 |
Test name | |
Test status | |
Simulation time | 1323959800 ps |
CPU time | 184.36 seconds |
Started | Sep 11 05:49:03 PM UTC 24 |
Finished | Sep 11 05:52:10 PM UTC 24 |
Peak memory | 291496 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=343924274 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/n ull -cm_name 4.flash_ctrl_rw_derr.343924274 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_rw_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_disable.2639225620 |
Short name | T112 |
Test name | |
Test status | |
Simulation time | 29251000 ps |
CPU time | 37.81 seconds |
Started | Sep 11 06:26:00 PM UTC 24 |
Finished | Sep 11 06:26:40 PM UTC 24 |
Peak memory | 285356 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2639225620 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ ctrl_disable.2639225620 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/15.flash_ctrl_tl_intg_err.149143490 |
Short name | T361 |
Test name | |
Test status | |
Simulation time | 1746758300 ps |
CPU time | 1490.36 seconds |
Started | Sep 11 05:24:31 PM UTC 24 |
Finished | Sep 11 05:49:38 PM UTC 24 |
Peak memory | 274276 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=149143490 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os _regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_tl_intg_err.149143490 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_tl_intg_err.1476003041 |
Short name | T362 |
Test name | |
Test status | |
Simulation time | 333659700 ps |
CPU time | 1376.77 seconds |
Started | Sep 11 05:22:36 PM UTC 24 |
Finished | Sep 11 05:45:49 PM UTC 24 |
Peak memory | 274212 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1476003041 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_tl_intg_err.1476003041 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_hw_read_seed_err.3464698639 |
Short name | T174 |
Test name | |
Test status | |
Simulation time | 26385400 ps |
CPU time | 26.06 seconds |
Started | Sep 11 05:34:12 PM UTC 24 |
Finished | Sep 11 05:34:40 PM UTC 24 |
Peak memory | 269068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3464698639 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_hw_read_seed_err.3464698639 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_hw_prog_rma_wipe_err.962584370 |
Short name | T289 |
Test name | |
Test status | |
Simulation time | 10012242400 ps |
CPU time | 130.81 seconds |
Started | Sep 11 06:28:09 PM UTC 24 |
Finished | Sep 11 06:30:22 PM UTC 24 |
Peak memory | 338696 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=962584370 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_hw_prog_rma_wipe_err.962584370 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_connect.2026476332 |
Short name | T94 |
Test name | |
Test status | |
Simulation time | 14442900 ps |
CPU time | 23.3 seconds |
Started | Sep 11 05:50:37 PM UTC 24 |
Finished | Sep 11 05:51:01 PM UTC 24 |
Peak memory | 294608 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2026476332 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_connect.2026476332 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_error_prog_type.3067257102 |
Short name | T99 |
Test name | |
Test status | |
Simulation time | 2770039400 ps |
CPU time | 3208.59 seconds |
Started | Sep 11 05:25:51 PM UTC 24 |
Finished | Sep 11 06:19:51 PM UTC 24 |
Peak memory | 277740 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +op_readonly_on_info_partition=1 +op_readonly_on_info1_partition=1 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=30 67257102 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_type_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl _error_prog_type.3067257102 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_error_prog_type/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_error_prog_win.324424575 |
Short name | T296 |
Test name | |
Test status | |
Simulation time | 731184000 ps |
CPU time | 1327.4 seconds |
Started | Sep 11 05:25:51 PM UTC 24 |
Finished | Sep 11 05:48:12 PM UTC 24 |
Peak memory | 285140 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=324424575 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/fl ash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_error_prog_win.324424575 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_error_prog_win/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_intr_rd.2363525093 |
Short name | T43 |
Test name | |
Test status | |
Simulation time | 5560550600 ps |
CPU time | 142.58 seconds |
Started | Sep 11 06:12:15 PM UTC 24 |
Finished | Sep 11 06:14:40 PM UTC 24 |
Peak memory | 305836 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2363525093 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_intr_rd.2363525093 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_rw_evict.375576491 |
Short name | T419 |
Test name | |
Test status | |
Simulation time | 46490700 ps |
CPU time | 45.1 seconds |
Started | Sep 11 06:17:45 PM UTC 24 |
Finished | Sep 11 06:18:32 PM UTC 24 |
Peak memory | 287416 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=375576491 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_rw_evict.375576491 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_fs_sup.1416963669 |
Short name | T50 |
Test name | |
Test status | |
Simulation time | 1470695700 ps |
CPU time | 48.3 seconds |
Started | Sep 11 05:28:41 PM UTC 24 |
Finished | Sep 11 05:29:31 PM UTC 24 |
Peak memory | 275008 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +en_all_info_acc=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1416963 669 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_filesystem_support_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_f s_sup.1416963669 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_fs_sup/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_sec_info_access.3831752365 |
Short name | T40 |
Test name | |
Test status | |
Simulation time | 1283404300 ps |
CPU time | 61.79 seconds |
Started | Sep 11 05:33:11 PM UTC 24 |
Finished | Sep 11 05:34:15 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3831752365 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_sec_info_access.3831752365 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_fetch_code.1856247417 |
Short name | T46 |
Test name | |
Test status | |
Simulation time | 4711437800 ps |
CPU time | 43.99 seconds |
Started | Sep 11 05:30:02 PM UTC 24 |
Finished | Sep 11 05:30:48 PM UTC 24 |
Peak memory | 272904 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +op_readonly_on_info_partition=1 +op_readonly_on_info1_partition=1 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=18 56247417 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ass ert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_fetc h_code.1856247417 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_fetch_code/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_read_word_sweep.2472860106 |
Short name | T17 |
Test name | |
Test status | |
Simulation time | 74622100 ps |
CPU time | 30.44 seconds |
Started | Sep 11 05:25:55 PM UTC 24 |
Finished | Sep 11 05:26:27 PM UTC 24 |
Peak memory | 275288 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_V ERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2472860106 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regressi on_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_read_word_sweep.2472860106 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_read_word_sweep/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_lcmgr_intg.1655650409 |
Short name | T175 |
Test name | |
Test status | |
Simulation time | 58686400 ps |
CPU time | 23.2 seconds |
Started | Sep 11 05:34:11 PM UTC 24 |
Finished | Sep 11 05:34:36 PM UTC 24 |
Peak memory | 275388 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1655650409 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flas h_ctrl_lcmgr_intg.1655650409 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_otp_reset.2007455708 |
Short name | T184 |
Test name | |
Test status | |
Simulation time | 56315600 ps |
CPU time | 196.29 seconds |
Started | Sep 11 06:16:13 PM UTC 24 |
Finished | Sep 11 06:19:32 PM UTC 24 |
Peak memory | 275044 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2007455708 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_otp_reset.2007455708 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_sec_info_access.3977540833 |
Short name | T401 |
Test name | |
Test status | |
Simulation time | 12588563200 ps |
CPU time | 98.36 seconds |
Started | Sep 11 06:18:20 PM UTC 24 |
Finished | Sep 11 06:20:00 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3977540833 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_sec_info_access.3977540833 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_sec_info_access.734359358 |
Short name | T396 |
Test name | |
Test status | |
Simulation time | 6541038500 ps |
CPU time | 97.63 seconds |
Started | Sep 11 06:24:15 PM UTC 24 |
Finished | Sep 11 06:25:55 PM UTC 24 |
Peak memory | 275032 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=734359358 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/ flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_sec_info_access.734359358 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_sec_info_access.1049719393 |
Short name | T369 |
Test name | |
Test status | |
Simulation time | 792511300 ps |
CPU time | 55.01 seconds |
Started | Sep 11 05:45:22 PM UTC 24 |
Finished | Sep 11 05:46:19 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1049719393 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_sec_info_access.1049719393 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/61.flash_ctrl_otp_reset.1690612853 |
Short name | T177 |
Test name | |
Test status | |
Simulation time | 127502600 ps |
CPU time | 170.63 seconds |
Started | Sep 11 06:44:52 PM UTC 24 |
Finished | Sep 11 06:47:45 PM UTC 24 |
Peak memory | 270956 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1690612853 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 61.flash_ctrl_otp_reset.1690612853 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/61.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_config_regwen.932560084 |
Short name | T233 |
Test name | |
Test status | |
Simulation time | 22496300 ps |
CPU time | 27.52 seconds |
Started | Sep 11 05:28:54 PM UTC 24 |
Finished | Sep 11 05:29:23 PM UTC 24 |
Peak memory | 272940 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +cdc_instrumentation_enab led=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=932560084 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_config_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace s/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_config_regwen.932560084 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_config_regwen/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_access_after_disable.946539938 |
Short name | T9 |
Test name | |
Test status | |
Simulation time | 21875100 ps |
CPU time | 28.21 seconds |
Started | Sep 11 05:33:42 PM UTC 24 |
Finished | Sep 11 05:34:11 PM UTC 24 |
Peak memory | 275068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_rw=5 +otf_num_hr=0 +en_always_all =1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=946539938 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_access_after_disable _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default. vdb -cm_log /dev/null -cm_name 1.flash_ctrl_access_after_disable.946539938 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_access_after_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_rd_intg.2479684949 |
Short name | T49 |
Test name | |
Test status | |
Simulation time | 72984500 ps |
CPU time | 56.61 seconds |
Started | Sep 11 05:28:26 PM UTC 24 |
Finished | Sep 11 05:29:24 PM UTC 24 |
Peak memory | 285364 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_hr=100 +en_always_read=1 +cdc_ins trumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=247968494 9 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rd_path_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_rd_intg.2479684949 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_rd_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_phy_arb_redun.2240000983 |
Short name | T167 |
Test name | |
Test status | |
Simulation time | 766686600 ps |
CPU time | 20.82 seconds |
Started | Sep 11 05:33:52 PM UTC 24 |
Finished | Sep 11 05:34:14 PM UTC 24 |
Peak memory | 275192 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +en_always_al l=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo /hw/dv/tools/sim.tcl +ntb_random_seed=2240000983 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_redun_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb - cm_log /dev/null -cm_name 1.flash_ctrl_phy_arb_redun.2240000983 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_phy_arb_redun/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_phy_arb_redun.4135230543 |
Short name | T168 |
Test name | |
Test status | |
Simulation time | 786313600 ps |
CPU time | 36.37 seconds |
Started | Sep 11 05:50:51 PM UTC 24 |
Finished | Sep 11 05:51:29 PM UTC 24 |
Peak memory | 275108 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +en_always_al l=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo /hw/dv/tools/sim.tcl +ntb_random_seed=4135230543 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_redun_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb - cm_log /dev/null -cm_name 4.flash_ctrl_phy_arb_redun.4135230543 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_phy_arb_redun/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_csr_aliasing.359551868 |
Short name | T298 |
Test name | |
Test status | |
Simulation time | 1653355300 ps |
CPU time | 79.36 seconds |
Started | Sep 11 05:22:13 PM UTC 24 |
Finished | Sep 11 05:23:34 PM UTC 24 |
Peak memory | 272080 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_aliasing +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=359551868 -a ssert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wo rkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_csr_aliasing.359551868 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_csr_aliasing/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_disable.96739042 |
Short name | T5 |
Test name | |
Test status | |
Simulation time | 16636000 ps |
CPU time | 37.68 seconds |
Started | Sep 11 05:28:09 PM UTC 24 |
Finished | Sep 11 05:28:49 PM UTC 24 |
Peak memory | 285584 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=96739042 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctr l_disable.96739042 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_full_mem_access.3588703854 |
Short name | T138 |
Test name | |
Test status | |
Simulation time | 82670703100 ps |
CPU time | 2464.22 seconds |
Started | Sep 11 05:25:51 PM UTC 24 |
Finished | Sep 11 06:07:22 PM UTC 24 |
Peak memory | 275476 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=500_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3588703854 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_full_mem_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/ scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_full_mem_access.3588703854 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_full_mem_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_disable.3136060004 |
Short name | T387 |
Test name | |
Test status | |
Simulation time | 10849000 ps |
CPU time | 26.43 seconds |
Started | Sep 11 06:13:05 PM UTC 24 |
Finished | Sep 11 06:13:33 PM UTC 24 |
Peak memory | 285352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3136060004 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ ctrl_disable.3136060004 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_sec_info_access.2658778811 |
Short name | T398 |
Test name | |
Test status | |
Simulation time | 16742473600 ps |
CPU time | 83.13 seconds |
Started | Sep 11 06:13:19 PM UTC 24 |
Finished | Sep 11 06:14:44 PM UTC 24 |
Peak memory | 274768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2658778811 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_sec_info_access.2658778811 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_disable.1479570928 |
Short name | T113 |
Test name | |
Test status | |
Simulation time | 21547100 ps |
CPU time | 36.67 seconds |
Started | Sep 11 06:20:25 PM UTC 24 |
Finished | Sep 11 06:21:03 PM UTC 24 |
Peak memory | 285224 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1479570928 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ ctrl_disable.1479570928 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_intr_rd.3580372984 |
Short name | T681 |
Test name | |
Test status | |
Simulation time | 1969169200 ps |
CPU time | 227.38 seconds |
Started | Sep 11 06:21:42 PM UTC 24 |
Finished | Sep 11 06:25:33 PM UTC 24 |
Peak memory | 301728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3580372984 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_intr_rd.3580372984 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_rw_evict_all_en.3642343930 |
Short name | T413 |
Test name | |
Test status | |
Simulation time | 69221700 ps |
CPU time | 37.28 seconds |
Started | Sep 11 06:21:59 PM UTC 24 |
Finished | Sep 11 06:22:37 PM UTC 24 |
Peak memory | 285656 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=3642343930 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_c trl_rw_evict_all_en.3642343930 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_disable.3709503333 |
Short name | T111 |
Test name | |
Test status | |
Simulation time | 12907600 ps |
CPU time | 25.9 seconds |
Started | Sep 11 06:23:57 PM UTC 24 |
Finished | Sep 11 06:24:24 PM UTC 24 |
Peak memory | 285292 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3709503333 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ ctrl_disable.3709503333 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/27.flash_ctrl_sec_info_access.1471235463 |
Short name | T403 |
Test name | |
Test status | |
Simulation time | 24942910300 ps |
CPU time | 133.5 seconds |
Started | Sep 11 06:36:43 PM UTC 24 |
Finished | Sep 11 06:38:59 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1471235463 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_sec_info_access.1471235463 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_disable.2661190540 |
Short name | T391 |
Test name | |
Test status | |
Simulation time | 10497300 ps |
CPU time | 43.13 seconds |
Started | Sep 11 05:45:04 PM UTC 24 |
Finished | Sep 11 05:45:49 PM UTC 24 |
Peak memory | 285316 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2661190540 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_c trl_disable.2661190540 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/35.flash_ctrl_disable.900820185 |
Short name | T370 |
Test name | |
Test status | |
Simulation time | 13969400 ps |
CPU time | 39.89 seconds |
Started | Sep 11 06:40:12 PM UTC 24 |
Finished | Sep 11 06:40:53 PM UTC 24 |
Peak memory | 285380 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=900820185 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_c trl_disable.900820185 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/35.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/50.flash_ctrl_otp_reset.200904815 |
Short name | T206 |
Test name | |
Test status | |
Simulation time | 129786700 ps |
CPU time | 197.85 seconds |
Started | Sep 11 06:44:13 PM UTC 24 |
Finished | Sep 11 06:47:34 PM UTC 24 |
Peak memory | 270636 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=200904815 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 50.flash_ctrl_otp_reset.200904815 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/50.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_intr_wr.1715314794 |
Short name | T33 |
Test name | |
Test status | |
Simulation time | 2025372900 ps |
CPU time | 61.76 seconds |
Started | Sep 11 05:27:06 PM UTC 24 |
Finished | Sep 11 05:28:09 PM UTC 24 |
Peak memory | 270892 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1715314794 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wo rkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_intr_wr.1715314794 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_intr_wr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_rw_evict.4077753998 |
Short name | T34 |
Test name | |
Test status | |
Simulation time | 38959200 ps |
CPU time | 37.31 seconds |
Started | Sep 11 05:27:55 PM UTC 24 |
Finished | Sep 11 05:28:34 PM UTC 24 |
Peak memory | 281272 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4077753998 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_rw_evict.4077753998 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_tl_errors.1864213060 |
Short name | T220 |
Test name | |
Test status | |
Simulation time | 189063000 ps |
CPU time | 26.59 seconds |
Started | Sep 11 05:22:34 PM UTC 24 |
Finished | Sep 11 05:23:02 PM UTC 24 |
Peak memory | 274156 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1864213060 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_tl_errors.1864213060 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_derr_detect.522613566 |
Short name | T230 |
Test name | |
Test status | |
Simulation time | 709818600 ps |
CPU time | 290.59 seconds |
Started | Sep 11 05:26:26 PM UTC 24 |
Finished | Sep 11 05:31:21 PM UTC 24 |
Peak memory | 291496 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=4 +otf_num_rw=50 +otf_num_hr=200 +rerun=5 +otf_wr_pct=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/si m.tcl +ntb_random_seed=522613566 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_derr_detect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null - cm_name 0.flash_ctrl_derr_detect.522613566 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_derr_detect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_phy_ack_consistency.3722816486 |
Short name | T246 |
Test name | |
Test status | |
Simulation time | 16433600 ps |
CPU time | 28.8 seconds |
Started | Sep 11 05:34:01 PM UTC 24 |
Finished | Sep 11 05:34:31 PM UTC 24 |
Peak memory | 273464 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +bank0_pct=8 +otf_rd_pct=4 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3722816486 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fl ash_ctrl_phy_ack_consistency_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_phy_ack_consistency.3722816486 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_phy_ack_consistency/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_ro.260039732 |
Short name | T101 |
Test name | |
Test status | |
Simulation time | 1065623100 ps |
CPU time | 109.23 seconds |
Started | Sep 11 05:36:03 PM UTC 24 |
Finished | Sep 11 05:37:54 PM UTC 24 |
Peak memory | 301752 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=260039732 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_ro.260039732 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/7.flash_ctrl_tl_intg_err.1691328392 |
Short name | T284 |
Test name | |
Test status | |
Simulation time | 408073400 ps |
CPU time | 1177.42 seconds |
Started | Sep 11 05:23:35 PM UTC 24 |
Finished | Sep 11 05:43:25 PM UTC 24 |
Peak memory | 272156 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1691328392 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_tl_intg_err.1691328392 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_error_mp.45233285 |
Short name | T294 |
Test name | |
Test status | |
Simulation time | 45848151000 ps |
CPU time | 3105.56 seconds |
Started | Sep 11 05:25:52 PM UTC 24 |
Finished | Sep 11 06:18:08 PM UTC 24 |
Peak memory | 277688 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +op_readonly_on_info_partition=0 +o p_readonly_on_info1_partition=0 +op_readonly_on_info2_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=45233285 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flas h_ctrl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/co verage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_error_mp.45233285 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_error_mp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_host_ctrl_arb.999098757 |
Short name | T154 |
Test name | |
Test status | |
Simulation time | 397926718800 ps |
CPU time | 3036.05 seconds |
Started | Sep 11 05:29:56 PM UTC 24 |
Finished | Sep 11 06:21:04 PM UTC 24 |
Peak memory | 275312 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +test_timeout_ns=300_000_000_000 +cdc_instrumentation _enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=999098757 -assert nop ostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_ctrl_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /work spaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_host_ctrl_arb.999098757 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_host_ctrl_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_invalid_op.1345073702 |
Short name | T149 |
Test name | |
Test status | |
Simulation time | 1612211100 ps |
CPU time | 89.58 seconds |
Started | Sep 11 05:35:35 PM UTC 24 |
Finished | Sep 11 05:37:07 PM UTC 24 |
Peak memory | 274748 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1345073702 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_invalid_op.1345073702 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_ro_serr.75947727 |
Short name | T159 |
Test name | |
Test status | |
Simulation time | 596586500 ps |
CPU time | 158.93 seconds |
Started | Sep 11 05:36:26 PM UTC 24 |
Finished | Sep 11 05:39:08 PM UTC 24 |
Peak memory | 301996 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl + ntb_random_seed=75947727 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_c trl_ro_serr.75947727 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_ro_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_host_ctrl_arb.1038947269 |
Short name | T227 |
Test name | |
Test status | |
Simulation time | 244221900000 ps |
CPU time | 3289.77 seconds |
Started | Sep 11 05:46:43 PM UTC 24 |
Finished | Sep 11 06:42:08 PM UTC 24 |
Peak memory | 275316 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +test_timeout_ns=300_000_000_000 +cdc_instrumentation _enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1038947269 -assert no postproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_ctrl_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wor kspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_host_ctrl_arb.1038947269 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_host_ctrl_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_rw_derr.2675832681 |
Short name | T229 |
Test name | |
Test status | |
Simulation time | 1815621800 ps |
CPU time | 253.73 seconds |
Started | Sep 11 05:52:43 PM UTC 24 |
Finished | Sep 11 05:57:00 PM UTC 24 |
Peak memory | 297660 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=2675832681 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/ null -cm_name 5.flash_ctrl_rw_derr.2675832681 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_rw_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_csr_hw_reset.3563030629 |
Short name | T271 |
Test name | |
Test status | |
Simulation time | 113557300 ps |
CPU time | 55.66 seconds |
Started | Sep 11 05:22:11 PM UTC 24 |
Finished | Sep 11 05:23:08 PM UTC 24 |
Peak memory | 274204 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_hw_reset +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3563030629 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_csr_hw_reset.3563030629 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_csr_hw_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_csr_mem_rw_with_rand_reset.1645458714 |
Short name | T76 |
Test name | |
Test status | |
Simulation time | 54028100 ps |
CPU time | 29.99 seconds |
Started | Sep 11 05:22:16 PM UTC 24 |
Finished | Sep 11 05:22:47 PM UTC 24 |
Peak memory | 284492 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=1645458714 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 0.flash_ctrl_csr_mem_rw_with_rand_reset.1645458714 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_csr_rw.2659870018 |
Short name | T73 |
Test name | |
Test status | |
Simulation time | 133456000 ps |
CPU time | 22.54 seconds |
Started | Sep 11 05:22:12 PM UTC 24 |
Finished | Sep 11 05:22:36 PM UTC 24 |
Peak memory | 274128 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2659870018 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_csr_rw.2659870018 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_mem_partial_access.155635615 |
Short name | T256 |
Test name | |
Test status | |
Simulation time | 52207100 ps |
CPU time | 29.69 seconds |
Started | Sep 11 05:22:10 PM UTC 24 |
Finished | Sep 11 05:22:41 PM UTC 24 |
Peak memory | 274132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=155635615 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scr atch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_mem_partial_access.155635615 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_mem_partial_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_mem_walk.3257825747 |
Short name | T1130 |
Test name | |
Test status | |
Simulation time | 28129700 ps |
CPU time | 18.05 seconds |
Started | Sep 11 05:22:08 PM UTC 24 |
Finished | Sep 11 05:22:28 PM UTC 24 |
Peak memory | 272088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO _RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3257825747 -assert nopostproc +UVM_TEST NAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_r egression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_mem_walk.3257825747 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_mem_walk/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_same_csr_outstanding.3720162385 |
Short name | T75 |
Test name | |
Test status | |
Simulation time | 876743700 ps |
CPU time | 28.01 seconds |
Started | Sep 11 05:22:14 PM UTC 24 |
Finished | Sep 11 05:22:43 PM UTC 24 |
Peak memory | 274204 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 3720162385 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_ same_csr_outstanding.3720162385 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_shadow_reg_errors.1678096243 |
Short name | T1132 |
Test name | |
Test status | |
Simulation time | 18531800 ps |
CPU time | 27.66 seconds |
Started | Sep 11 05:22:06 PM UTC 24 |
Finished | Sep 11 05:22:35 PM UTC 24 |
Peak memory | 261508 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=167 8096243 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_sha dow_reg_errors.1678096243 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_shadow_reg_errors_with_csr_rw.2397655848 |
Short name | T1131 |
Test name | |
Test status | |
Simulation time | 18107900 ps |
CPU time | 20.01 seconds |
Started | Sep 11 05:22:07 PM UTC 24 |
Finished | Sep 11 05:22:29 PM UTC 24 |
Peak memory | 261776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2397655848 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.fl ash_ctrl_shadow_reg_errors_with_csr_rw.2397655848 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/0.flash_ctrl_tl_errors.3174877999 |
Short name | T74 |
Test name | |
Test status | |
Simulation time | 102899300 ps |
CPU time | 29.75 seconds |
Started | Sep 11 05:22:06 PM UTC 24 |
Finished | Sep 11 05:22:37 PM UTC 24 |
Peak memory | 273956 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3174877999 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_tl_errors.3174877999 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_csr_aliasing.1132481222 |
Short name | T367 |
Test name | |
Test status | |
Simulation time | 437842700 ps |
CPU time | 76.97 seconds |
Started | Sep 11 05:22:30 PM UTC 24 |
Finished | Sep 11 05:23:49 PM UTC 24 |
Peak memory | 272088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_aliasing +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1132481222 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_csr_aliasing.1132481222 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_csr_aliasing/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_csr_bit_bash.2018400030 |
Short name | T1160 |
Test name | |
Test status | |
Simulation time | 2178806300 ps |
CPU time | 88.26 seconds |
Started | Sep 11 05:22:29 PM UTC 24 |
Finished | Sep 11 05:23:59 PM UTC 24 |
Peak memory | 272088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_bit_bash +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2018400030 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_csr_bit_bash.2018400030 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_csr_bit_bash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_csr_hw_reset.3942114159 |
Short name | T273 |
Test name | |
Test status | |
Simulation time | 82052600 ps |
CPU time | 43.55 seconds |
Started | Sep 11 05:22:23 PM UTC 24 |
Finished | Sep 11 05:23:08 PM UTC 24 |
Peak memory | 272088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_hw_reset +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3942114159 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_csr_hw_reset.3942114159 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_csr_hw_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_csr_rw.1546697489 |
Short name | T261 |
Test name | |
Test status | |
Simulation time | 42719500 ps |
CPU time | 30.5 seconds |
Started | Sep 11 05:22:27 PM UTC 24 |
Finished | Sep 11 05:22:59 PM UTC 24 |
Peak memory | 274128 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1546697489 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_csr_rw.1546697489 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_intr_test.2708120836 |
Short name | T270 |
Test name | |
Test status | |
Simulation time | 49578700 ps |
CPU time | 28.31 seconds |
Started | Sep 11 05:22:20 PM UTC 24 |
Finished | Sep 11 05:22:50 PM UTC 24 |
Peak memory | 271984 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2708120836 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_intr_test.2708120836 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_mem_partial_access.2265936597 |
Short name | T257 |
Test name | |
Test status | |
Simulation time | 37563400 ps |
CPU time | 21.25 seconds |
Started | Sep 11 05:22:23 PM UTC 24 |
Finished | Sep 11 05:22:46 PM UTC 24 |
Peak memory | 274140 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2265936597 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/sc ratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_mem_partial_access.2265936597 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_mem_partial_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_mem_walk.1742829627 |
Short name | T1133 |
Test name | |
Test status | |
Simulation time | 20303400 ps |
CPU time | 23.35 seconds |
Started | Sep 11 05:22:21 PM UTC 24 |
Finished | Sep 11 05:22:47 PM UTC 24 |
Peak memory | 272088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO _RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1742829627 -assert nopostproc +UVM_TEST NAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_r egression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_mem_walk.1742829627 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_mem_walk/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_same_csr_outstanding.4187242550 |
Short name | T263 |
Test name | |
Test status | |
Simulation time | 166165600 ps |
CPU time | 50.56 seconds |
Started | Sep 11 05:22:31 PM UTC 24 |
Finished | Sep 11 05:23:23 PM UTC 24 |
Peak memory | 274128 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 4187242550 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_ same_csr_outstanding.4187242550 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_shadow_reg_errors.3402610566 |
Short name | T1135 |
Test name | |
Test status | |
Simulation time | 54074300 ps |
CPU time | 31.42 seconds |
Started | Sep 11 05:22:18 PM UTC 24 |
Finished | Sep 11 05:22:51 PM UTC 24 |
Peak memory | 261796 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=340 2610566 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_sha dow_reg_errors.3402610566 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_shadow_reg_errors_with_csr_rw.1817529763 |
Short name | T1134 |
Test name | |
Test status | |
Simulation time | 58956000 ps |
CPU time | 28.88 seconds |
Started | Sep 11 05:22:19 PM UTC 24 |
Finished | Sep 11 05:22:50 PM UTC 24 |
Peak memory | 261848 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1817529763 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.fl ash_ctrl_shadow_reg_errors_with_csr_rw.1817529763 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/1.flash_ctrl_tl_intg_err.680019212 |
Short name | T280 |
Test name | |
Test status | |
Simulation time | 2972494600 ps |
CPU time | 1172.72 seconds |
Started | Sep 11 05:22:17 PM UTC 24 |
Finished | Sep 11 05:42:03 PM UTC 24 |
Peak memory | 274204 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=680019212 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os _regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_tl_intg_err.680019212 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/10.flash_ctrl_csr_mem_rw_with_rand_reset.3356944727 |
Short name | T302 |
Test name | |
Test status | |
Simulation time | 202770800 ps |
CPU time | 22.14 seconds |
Started | Sep 11 05:24:02 PM UTC 24 |
Finished | Sep 11 05:24:26 PM UTC 24 |
Peak memory | 274256 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=3356944727 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 10.flash_ctrl_csr_mem_rw_with_rand_reset.3356944727 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/10.flash_ctrl_csr_rw.1141540097 |
Short name | T1180 |
Test name | |
Test status | |
Simulation time | 33796900 ps |
CPU time | 23.35 seconds |
Started | Sep 11 05:24:01 PM UTC 24 |
Finished | Sep 11 05:24:26 PM UTC 24 |
Peak memory | 272080 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1141540097 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_csr_rw.1141540097 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/10.flash_ctrl_intr_test.1833140543 |
Short name | T1183 |
Test name | |
Test status | |
Simulation time | 16959200 ps |
CPU time | 27.81 seconds |
Started | Sep 11 05:24:00 PM UTC 24 |
Finished | Sep 11 05:24:29 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1833140543 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_intr_test.1833140543 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/10.flash_ctrl_same_csr_outstanding.3499976285 |
Short name | T1190 |
Test name | |
Test status | |
Simulation time | 272480200 ps |
CPU time | 32.4 seconds |
Started | Sep 11 05:24:01 PM UTC 24 |
Finished | Sep 11 05:24:35 PM UTC 24 |
Peak memory | 272084 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 3499976285 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.flash_ctrl _same_csr_outstanding.3499976285 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/10.flash_ctrl_shadow_reg_errors.971844087 |
Short name | T1177 |
Test name | |
Test status | |
Simulation time | 38863800 ps |
CPU time | 22.98 seconds |
Started | Sep 11 05:23:59 PM UTC 24 |
Finished | Sep 11 05:24:23 PM UTC 24 |
Peak memory | 261916 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=971 844087 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_sha dow_reg_errors.971844087 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/10.flash_ctrl_shadow_reg_errors_with_csr_rw.995783268 |
Short name | T1178 |
Test name | |
Test status | |
Simulation time | 20440900 ps |
CPU time | 22.02 seconds |
Started | Sep 11 05:24:00 PM UTC 24 |
Finished | Sep 11 05:24:23 PM UTC 24 |
Peak memory | 261848 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=995783268 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.fl ash_ctrl_shadow_reg_errors_with_csr_rw.995783268 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/10.flash_ctrl_tl_errors.875214294 |
Short name | T275 |
Test name | |
Test status | |
Simulation time | 55635100 ps |
CPU time | 25.3 seconds |
Started | Sep 11 05:23:59 PM UTC 24 |
Finished | Sep 11 05:24:25 PM UTC 24 |
Peak memory | 274220 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=875214294 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_ 2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_tl_errors.875214294 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/10.flash_ctrl_tl_intg_err.3660532473 |
Short name | T356 |
Test name | |
Test status | |
Simulation time | 1596309600 ps |
CPU time | 735.7 seconds |
Started | Sep 11 05:23:59 PM UTC 24 |
Finished | Sep 11 05:36:23 PM UTC 24 |
Peak memory | 274132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3660532473 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_tl_intg_err.3660532473 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/11.flash_ctrl_csr_mem_rw_with_rand_reset.3179893995 |
Short name | T1186 |
Test name | |
Test status | |
Simulation time | 103484400 ps |
CPU time | 22.03 seconds |
Started | Sep 11 05:24:09 PM UTC 24 |
Finished | Sep 11 05:24:32 PM UTC 24 |
Peak memory | 274264 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=3179893995 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 11.flash_ctrl_csr_mem_rw_with_rand_reset.3179893995 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/11.flash_ctrl_csr_rw.1784597517 |
Short name | T1188 |
Test name | |
Test status | |
Simulation time | 38451200 ps |
CPU time | 25.77 seconds |
Started | Sep 11 05:24:08 PM UTC 24 |
Finished | Sep 11 05:24:35 PM UTC 24 |
Peak memory | 274128 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1784597517 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_csr_rw.1784597517 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/11.flash_ctrl_intr_test.145895856 |
Short name | T1179 |
Test name | |
Test status | |
Simulation time | 31371300 ps |
CPU time | 17.44 seconds |
Started | Sep 11 05:24:07 PM UTC 24 |
Finished | Sep 11 05:24:25 PM UTC 24 |
Peak memory | 271968 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=145895856 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_ 2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_intr_test.145895856 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/11.flash_ctrl_same_csr_outstanding.3230532453 |
Short name | T1185 |
Test name | |
Test status | |
Simulation time | 43366700 ps |
CPU time | 22.11 seconds |
Started | Sep 11 05:24:08 PM UTC 24 |
Finished | Sep 11 05:24:31 PM UTC 24 |
Peak memory | 272088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 3230532453 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.flash_ctrl _same_csr_outstanding.3230532453 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/11.flash_ctrl_shadow_reg_errors.1168204656 |
Short name | T1181 |
Test name | |
Test status | |
Simulation time | 32580900 ps |
CPU time | 20.26 seconds |
Started | Sep 11 05:24:05 PM UTC 24 |
Finished | Sep 11 05:24:26 PM UTC 24 |
Peak memory | 261776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=116 8204656 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_sh adow_reg_errors.1168204656 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/11.flash_ctrl_shadow_reg_errors_with_csr_rw.954024430 |
Short name | T1182 |
Test name | |
Test status | |
Simulation time | 57944100 ps |
CPU time | 20.45 seconds |
Started | Sep 11 05:24:07 PM UTC 24 |
Finished | Sep 11 05:24:28 PM UTC 24 |
Peak memory | 261784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=954024430 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.fl ash_ctrl_shadow_reg_errors_with_csr_rw.954024430 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/11.flash_ctrl_tl_errors.1472677518 |
Short name | T1184 |
Test name | |
Test status | |
Simulation time | 215490100 ps |
CPU time | 25.95 seconds |
Started | Sep 11 05:24:03 PM UTC 24 |
Finished | Sep 11 05:24:30 PM UTC 24 |
Peak memory | 274152 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1472677518 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_tl_errors.1472677518 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/12.flash_ctrl_csr_mem_rw_with_rand_reset.2934373140 |
Short name | T304 |
Test name | |
Test status | |
Simulation time | 404030400 ps |
CPU time | 27.4 seconds |
Started | Sep 11 05:24:19 PM UTC 24 |
Finished | Sep 11 05:24:47 PM UTC 24 |
Peak memory | 283812 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=2934373140 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 12.flash_ctrl_csr_mem_rw_with_rand_reset.2934373140 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/12.flash_ctrl_csr_rw.3401562711 |
Short name | T1191 |
Test name | |
Test status | |
Simulation time | 25095700 ps |
CPU time | 21.1 seconds |
Started | Sep 11 05:24:16 PM UTC 24 |
Finished | Sep 11 05:24:39 PM UTC 24 |
Peak memory | 272148 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3401562711 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_csr_rw.3401562711 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/12.flash_ctrl_intr_test.3238720280 |
Short name | T1193 |
Test name | |
Test status | |
Simulation time | 22152900 ps |
CPU time | 21.63 seconds |
Started | Sep 11 05:24:16 PM UTC 24 |
Finished | Sep 11 05:24:39 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3238720280 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_intr_test.3238720280 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/12.flash_ctrl_same_csr_outstanding.1377063005 |
Short name | T1195 |
Test name | |
Test status | |
Simulation time | 294840100 ps |
CPU time | 24.33 seconds |
Started | Sep 11 05:24:16 PM UTC 24 |
Finished | Sep 11 05:24:42 PM UTC 24 |
Peak memory | 274200 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 1377063005 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.flash_ctrl _same_csr_outstanding.1377063005 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/12.flash_ctrl_shadow_reg_errors.3296184980 |
Short name | T1192 |
Test name | |
Test status | |
Simulation time | 36451700 ps |
CPU time | 24.55 seconds |
Started | Sep 11 05:24:13 PM UTC 24 |
Finished | Sep 11 05:24:39 PM UTC 24 |
Peak memory | 261784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=329 6184980 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_sh adow_reg_errors.3296184980 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/12.flash_ctrl_shadow_reg_errors_with_csr_rw.2107672803 |
Short name | T1187 |
Test name | |
Test status | |
Simulation time | 44907300 ps |
CPU time | 20.21 seconds |
Started | Sep 11 05:24:13 PM UTC 24 |
Finished | Sep 11 05:24:35 PM UTC 24 |
Peak memory | 261784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2107672803 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.f lash_ctrl_shadow_reg_errors_with_csr_rw.2107672803 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/12.flash_ctrl_tl_errors.1281518969 |
Short name | T1189 |
Test name | |
Test status | |
Simulation time | 322653600 ps |
CPU time | 22.78 seconds |
Started | Sep 11 05:24:11 PM UTC 24 |
Finished | Sep 11 05:24:35 PM UTC 24 |
Peak memory | 274216 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1281518969 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_tl_errors.1281518969 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/12.flash_ctrl_tl_intg_err.2672842897 |
Short name | T363 |
Test name | |
Test status | |
Simulation time | 1276768600 ps |
CPU time | 1144.47 seconds |
Started | Sep 11 05:24:13 PM UTC 24 |
Finished | Sep 11 05:43:30 PM UTC 24 |
Peak memory | 274268 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2672842897 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_tl_intg_err.2672842897 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/13.flash_ctrl_csr_mem_rw_with_rand_reset.1902102760 |
Short name | T1197 |
Test name | |
Test status | |
Simulation time | 45927500 ps |
CPU time | 20.2 seconds |
Started | Sep 11 05:24:25 PM UTC 24 |
Finished | Sep 11 05:24:46 PM UTC 24 |
Peak memory | 274260 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=1902102760 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 13.flash_ctrl_csr_mem_rw_with_rand_reset.1902102760 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/13.flash_ctrl_csr_rw.1746836898 |
Short name | T1205 |
Test name | |
Test status | |
Simulation time | 145799500 ps |
CPU time | 27.97 seconds |
Started | Sep 11 05:24:24 PM UTC 24 |
Finished | Sep 11 05:24:53 PM UTC 24 |
Peak memory | 272084 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1746836898 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_csr_rw.1746836898 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/13.flash_ctrl_intr_test.2449652203 |
Short name | T1198 |
Test name | |
Test status | |
Simulation time | 17985900 ps |
CPU time | 21.96 seconds |
Started | Sep 11 05:24:24 PM UTC 24 |
Finished | Sep 11 05:24:47 PM UTC 24 |
Peak memory | 271972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2449652203 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_intr_test.2449652203 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/13.flash_ctrl_same_csr_outstanding.2388500636 |
Short name | T1218 |
Test name | |
Test status | |
Simulation time | 347644900 ps |
CPU time | 43.5 seconds |
Started | Sep 11 05:24:24 PM UTC 24 |
Finished | Sep 11 05:25:09 PM UTC 24 |
Peak memory | 272084 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 2388500636 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.flash_ctrl _same_csr_outstanding.2388500636 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/13.flash_ctrl_shadow_reg_errors.1488453804 |
Short name | T1199 |
Test name | |
Test status | |
Simulation time | 33796000 ps |
CPU time | 28.79 seconds |
Started | Sep 11 05:24:19 PM UTC 24 |
Finished | Sep 11 05:24:49 PM UTC 24 |
Peak memory | 261776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=148 8453804 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_sh adow_reg_errors.1488453804 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/13.flash_ctrl_shadow_reg_errors_with_csr_rw.294257179 |
Short name | T1196 |
Test name | |
Test status | |
Simulation time | 23932100 ps |
CPU time | 20.67 seconds |
Started | Sep 11 05:24:23 PM UTC 24 |
Finished | Sep 11 05:24:45 PM UTC 24 |
Peak memory | 261784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=294257179 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.fl ash_ctrl_shadow_reg_errors_with_csr_rw.294257179 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/13.flash_ctrl_tl_errors.4000490308 |
Short name | T1194 |
Test name | |
Test status | |
Simulation time | 235710300 ps |
CPU time | 21.85 seconds |
Started | Sep 11 05:24:19 PM UTC 24 |
Finished | Sep 11 05:24:42 PM UTC 24 |
Peak memory | 273492 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4000490308 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_tl_errors.4000490308 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/13.flash_ctrl_tl_intg_err.955195837 |
Short name | T352 |
Test name | |
Test status | |
Simulation time | 4851083000 ps |
CPU time | 1057.37 seconds |
Started | Sep 11 05:24:19 PM UTC 24 |
Finished | Sep 11 05:42:07 PM UTC 24 |
Peak memory | 274212 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=955195837 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os _regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_tl_intg_err.955195837 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/14.flash_ctrl_csr_mem_rw_with_rand_reset.1308411478 |
Short name | T305 |
Test name | |
Test status | |
Simulation time | 212558100 ps |
CPU time | 27.31 seconds |
Started | Sep 11 05:24:30 PM UTC 24 |
Finished | Sep 11 05:24:59 PM UTC 24 |
Peak memory | 284500 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=1308411478 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 14.flash_ctrl_csr_mem_rw_with_rand_reset.1308411478 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/14.flash_ctrl_csr_rw.1225777149 |
Short name | T308 |
Test name | |
Test status | |
Simulation time | 94876800 ps |
CPU time | 17.63 seconds |
Started | Sep 11 05:24:29 PM UTC 24 |
Finished | Sep 11 05:24:48 PM UTC 24 |
Peak memory | 272076 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1225777149 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_csr_rw.1225777149 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/14.flash_ctrl_intr_test.3424623364 |
Short name | T1201 |
Test name | |
Test status | |
Simulation time | 14585200 ps |
CPU time | 21.19 seconds |
Started | Sep 11 05:24:27 PM UTC 24 |
Finished | Sep 11 05:24:50 PM UTC 24 |
Peak memory | 271972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3424623364 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_intr_test.3424623364 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/14.flash_ctrl_same_csr_outstanding.2823321551 |
Short name | T1207 |
Test name | |
Test status | |
Simulation time | 63003900 ps |
CPU time | 25.45 seconds |
Started | Sep 11 05:24:29 PM UTC 24 |
Finished | Sep 11 05:24:56 PM UTC 24 |
Peak memory | 274128 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 2823321551 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.flash_ctrl _same_csr_outstanding.2823321551 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/14.flash_ctrl_shadow_reg_errors.136154082 |
Short name | T1206 |
Test name | |
Test status | |
Simulation time | 11835200 ps |
CPU time | 25.28 seconds |
Started | Sep 11 05:24:27 PM UTC 24 |
Finished | Sep 11 05:24:54 PM UTC 24 |
Peak memory | 261784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=136 154082 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_sha dow_reg_errors.136154082 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/14.flash_ctrl_shadow_reg_errors_with_csr_rw.3771092734 |
Short name | T1200 |
Test name | |
Test status | |
Simulation time | 41806400 ps |
CPU time | 20.38 seconds |
Started | Sep 11 05:24:27 PM UTC 24 |
Finished | Sep 11 05:24:49 PM UTC 24 |
Peak memory | 261784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3771092734 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.f lash_ctrl_shadow_reg_errors_with_csr_rw.3771092734 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/14.flash_ctrl_tl_errors.3477326528 |
Short name | T1203 |
Test name | |
Test status | |
Simulation time | 129142000 ps |
CPU time | 22.83 seconds |
Started | Sep 11 05:24:26 PM UTC 24 |
Finished | Sep 11 05:24:50 PM UTC 24 |
Peak memory | 274148 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3477326528 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_tl_errors.3477326528 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/14.flash_ctrl_tl_intg_err.2043003059 |
Short name | T359 |
Test name | |
Test status | |
Simulation time | 1460515700 ps |
CPU time | 1203.13 seconds |
Started | Sep 11 05:24:26 PM UTC 24 |
Finished | Sep 11 05:44:43 PM UTC 24 |
Peak memory | 274196 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2043003059 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_tl_intg_err.2043003059 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/15.flash_ctrl_csr_mem_rw_with_rand_reset.2270598756 |
Short name | T1213 |
Test name | |
Test status | |
Simulation time | 33367800 ps |
CPU time | 25.33 seconds |
Started | Sep 11 05:24:36 PM UTC 24 |
Finished | Sep 11 05:25:03 PM UTC 24 |
Peak memory | 284500 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=2270598756 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 15.flash_ctrl_csr_mem_rw_with_rand_reset.2270598756 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/15.flash_ctrl_csr_rw.3675840448 |
Short name | T1209 |
Test name | |
Test status | |
Simulation time | 104083200 ps |
CPU time | 21.41 seconds |
Started | Sep 11 05:24:35 PM UTC 24 |
Finished | Sep 11 05:24:58 PM UTC 24 |
Peak memory | 274132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3675840448 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_csr_rw.3675840448 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/15.flash_ctrl_intr_test.3138546820 |
Short name | T1208 |
Test name | |
Test status | |
Simulation time | 23660400 ps |
CPU time | 22.63 seconds |
Started | Sep 11 05:24:33 PM UTC 24 |
Finished | Sep 11 05:24:58 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3138546820 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_intr_test.3138546820 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/15.flash_ctrl_same_csr_outstanding.4080564071 |
Short name | T1211 |
Test name | |
Test status | |
Simulation time | 715076600 ps |
CPU time | 24.67 seconds |
Started | Sep 11 05:24:36 PM UTC 24 |
Finished | Sep 11 05:25:02 PM UTC 24 |
Peak memory | 272152 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 4080564071 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.flash_ctrl _same_csr_outstanding.4080564071 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/15.flash_ctrl_shadow_reg_errors.706042849 |
Short name | T1202 |
Test name | |
Test status | |
Simulation time | 67791800 ps |
CPU time | 17.35 seconds |
Started | Sep 11 05:24:31 PM UTC 24 |
Finished | Sep 11 05:24:50 PM UTC 24 |
Peak memory | 261916 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=706 042849 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_sha dow_reg_errors.706042849 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/15.flash_ctrl_shadow_reg_errors_with_csr_rw.1775744438 |
Short name | T1212 |
Test name | |
Test status | |
Simulation time | 78316000 ps |
CPU time | 28.7 seconds |
Started | Sep 11 05:24:32 PM UTC 24 |
Finished | Sep 11 05:25:02 PM UTC 24 |
Peak memory | 261784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1775744438 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.f lash_ctrl_shadow_reg_errors_with_csr_rw.1775744438 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/15.flash_ctrl_tl_errors.2981893210 |
Short name | T1204 |
Test name | |
Test status | |
Simulation time | 43992200 ps |
CPU time | 21.51 seconds |
Started | Sep 11 05:24:30 PM UTC 24 |
Finished | Sep 11 05:24:53 PM UTC 24 |
Peak memory | 274148 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2981893210 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_tl_errors.2981893210 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/16.flash_ctrl_csr_mem_rw_with_rand_reset.3658029142 |
Short name | T1223 |
Test name | |
Test status | |
Simulation time | 139878300 ps |
CPU time | 28.1 seconds |
Started | Sep 11 05:24:48 PM UTC 24 |
Finished | Sep 11 05:25:17 PM UTC 24 |
Peak memory | 284504 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=3658029142 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 16.flash_ctrl_csr_mem_rw_with_rand_reset.3658029142 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/16.flash_ctrl_csr_rw.2533011754 |
Short name | T1219 |
Test name | |
Test status | |
Simulation time | 71103700 ps |
CPU time | 26.44 seconds |
Started | Sep 11 05:24:43 PM UTC 24 |
Finished | Sep 11 05:25:11 PM UTC 24 |
Peak memory | 274132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2533011754 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_csr_rw.2533011754 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/16.flash_ctrl_intr_test.4011607130 |
Short name | T1210 |
Test name | |
Test status | |
Simulation time | 24145500 ps |
CPU time | 17.92 seconds |
Started | Sep 11 05:24:43 PM UTC 24 |
Finished | Sep 11 05:25:02 PM UTC 24 |
Peak memory | 271972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4011607130 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_intr_test.4011607130 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/16.flash_ctrl_same_csr_outstanding.1034702500 |
Short name | T1237 |
Test name | |
Test status | |
Simulation time | 172026000 ps |
CPU time | 45.16 seconds |
Started | Sep 11 05:24:46 PM UTC 24 |
Finished | Sep 11 05:25:33 PM UTC 24 |
Peak memory | 272088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 1034702500 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.flash_ctrl _same_csr_outstanding.1034702500 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/16.flash_ctrl_shadow_reg_errors.1560645914 |
Short name | T1215 |
Test name | |
Test status | |
Simulation time | 11729900 ps |
CPU time | 23.19 seconds |
Started | Sep 11 05:24:40 PM UTC 24 |
Finished | Sep 11 05:25:04 PM UTC 24 |
Peak memory | 261776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=156 0645914 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_sh adow_reg_errors.1560645914 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/16.flash_ctrl_shadow_reg_errors_with_csr_rw.2975908575 |
Short name | T1214 |
Test name | |
Test status | |
Simulation time | 11787600 ps |
CPU time | 21.65 seconds |
Started | Sep 11 05:24:41 PM UTC 24 |
Finished | Sep 11 05:25:03 PM UTC 24 |
Peak memory | 261844 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2975908575 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.f lash_ctrl_shadow_reg_errors_with_csr_rw.2975908575 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/16.flash_ctrl_tl_errors.3124178968 |
Short name | T1216 |
Test name | |
Test status | |
Simulation time | 35380800 ps |
CPU time | 27.19 seconds |
Started | Sep 11 05:24:36 PM UTC 24 |
Finished | Sep 11 05:25:05 PM UTC 24 |
Peak memory | 274156 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3124178968 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_tl_errors.3124178968 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/16.flash_ctrl_tl_intg_err.2110628302 |
Short name | T353 |
Test name | |
Test status | |
Simulation time | 2356105400 ps |
CPU time | 524.64 seconds |
Started | Sep 11 05:24:39 PM UTC 24 |
Finished | Sep 11 05:33:30 PM UTC 24 |
Peak memory | 274204 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2110628302 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_tl_intg_err.2110628302 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/17.flash_ctrl_csr_mem_rw_with_rand_reset.3851534060 |
Short name | T306 |
Test name | |
Test status | |
Simulation time | 680075400 ps |
CPU time | 22.49 seconds |
Started | Sep 11 05:24:51 PM UTC 24 |
Finished | Sep 11 05:25:15 PM UTC 24 |
Peak memory | 284568 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=3851534060 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 17.flash_ctrl_csr_mem_rw_with_rand_reset.3851534060 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/17.flash_ctrl_csr_rw.2028736042 |
Short name | T1225 |
Test name | |
Test status | |
Simulation time | 262025300 ps |
CPU time | 28.28 seconds |
Started | Sep 11 05:24:50 PM UTC 24 |
Finished | Sep 11 05:25:20 PM UTC 24 |
Peak memory | 274196 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2028736042 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_csr_rw.2028736042 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/17.flash_ctrl_intr_test.674599267 |
Short name | T1217 |
Test name | |
Test status | |
Simulation time | 14400100 ps |
CPU time | 17.02 seconds |
Started | Sep 11 05:24:50 PM UTC 24 |
Finished | Sep 11 05:25:08 PM UTC 24 |
Peak memory | 271968 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=674599267 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_ 2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_intr_test.674599267 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/17.flash_ctrl_same_csr_outstanding.2559891186 |
Short name | T1229 |
Test name | |
Test status | |
Simulation time | 186972500 ps |
CPU time | 33.92 seconds |
Started | Sep 11 05:24:50 PM UTC 24 |
Finished | Sep 11 05:25:26 PM UTC 24 |
Peak memory | 274136 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 2559891186 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.flash_ctrl _same_csr_outstanding.2559891186 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/17.flash_ctrl_shadow_reg_errors.2548152945 |
Short name | T1220 |
Test name | |
Test status | |
Simulation time | 12585300 ps |
CPU time | 21.14 seconds |
Started | Sep 11 05:24:49 PM UTC 24 |
Finished | Sep 11 05:25:11 PM UTC 24 |
Peak memory | 261784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=254 8152945 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_sh adow_reg_errors.2548152945 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/17.flash_ctrl_shadow_reg_errors_with_csr_rw.3336218135 |
Short name | T1222 |
Test name | |
Test status | |
Simulation time | 123689300 ps |
CPU time | 24.8 seconds |
Started | Sep 11 05:24:50 PM UTC 24 |
Finished | Sep 11 05:25:16 PM UTC 24 |
Peak memory | 261784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3336218135 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.f lash_ctrl_shadow_reg_errors_with_csr_rw.3336218135 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/17.flash_ctrl_tl_intg_err.1241183761 |
Short name | T360 |
Test name | |
Test status | |
Simulation time | 3117919000 ps |
CPU time | 1238.04 seconds |
Started | Sep 11 05:24:48 PM UTC 24 |
Finished | Sep 11 05:45:40 PM UTC 24 |
Peak memory | 274208 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1241183761 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_tl_intg_err.1241183761 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/18.flash_ctrl_csr_mem_rw_with_rand_reset.3558396899 |
Short name | T1226 |
Test name | |
Test status | |
Simulation time | 45515100 ps |
CPU time | 16.77 seconds |
Started | Sep 11 05:25:02 PM UTC 24 |
Finished | Sep 11 05:25:20 PM UTC 24 |
Peak memory | 284504 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=3558396899 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 18.flash_ctrl_csr_mem_rw_with_rand_reset.3558396899 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/18.flash_ctrl_csr_rw.3328914165 |
Short name | T1228 |
Test name | |
Test status | |
Simulation time | 43502100 ps |
CPU time | 23.75 seconds |
Started | Sep 11 05:24:59 PM UTC 24 |
Finished | Sep 11 05:25:24 PM UTC 24 |
Peak memory | 272084 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3328914165 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_csr_rw.3328914165 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/18.flash_ctrl_intr_test.3780550538 |
Short name | T1224 |
Test name | |
Test status | |
Simulation time | 30029600 ps |
CPU time | 17.51 seconds |
Started | Sep 11 05:24:59 PM UTC 24 |
Finished | Sep 11 05:25:17 PM UTC 24 |
Peak memory | 271908 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3780550538 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_intr_test.3780550538 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/18.flash_ctrl_same_csr_outstanding.2390732290 |
Short name | T307 |
Test name | |
Test status | |
Simulation time | 4133458700 ps |
CPU time | 21.36 seconds |
Started | Sep 11 05:25:00 PM UTC 24 |
Finished | Sep 11 05:25:23 PM UTC 24 |
Peak memory | 274136 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 2390732290 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.flash_ctrl _same_csr_outstanding.2390732290 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/18.flash_ctrl_shadow_reg_errors.1736660841 |
Short name | T1221 |
Test name | |
Test status | |
Simulation time | 18831500 ps |
CPU time | 17.96 seconds |
Started | Sep 11 05:24:55 PM UTC 24 |
Finished | Sep 11 05:25:14 PM UTC 24 |
Peak memory | 261776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=173 6660841 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_sh adow_reg_errors.1736660841 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/18.flash_ctrl_shadow_reg_errors_with_csr_rw.1363993553 |
Short name | T1227 |
Test name | |
Test status | |
Simulation time | 36678400 ps |
CPU time | 23.91 seconds |
Started | Sep 11 05:24:57 PM UTC 24 |
Finished | Sep 11 05:25:22 PM UTC 24 |
Peak memory | 261784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1363993553 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.f lash_ctrl_shadow_reg_errors_with_csr_rw.1363993553 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/18.flash_ctrl_tl_errors.2462178138 |
Short name | T1230 |
Test name | |
Test status | |
Simulation time | 240274800 ps |
CPU time | 31.51 seconds |
Started | Sep 11 05:24:53 PM UTC 24 |
Finished | Sep 11 05:25:26 PM UTC 24 |
Peak memory | 274156 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2462178138 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_tl_errors.2462178138 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/18.flash_ctrl_tl_intg_err.1008754021 |
Short name | T357 |
Test name | |
Test status | |
Simulation time | 1887649900 ps |
CPU time | 746.26 seconds |
Started | Sep 11 05:24:55 PM UTC 24 |
Finished | Sep 11 05:37:30 PM UTC 24 |
Peak memory | 274196 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1008754021 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_tl_intg_err.1008754021 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/19.flash_ctrl_csr_mem_rw_with_rand_reset.1988307117 |
Short name | T1243 |
Test name | |
Test status | |
Simulation time | 228791600 ps |
CPU time | 29.63 seconds |
Started | Sep 11 05:25:06 PM UTC 24 |
Finished | Sep 11 05:25:37 PM UTC 24 |
Peak memory | 284500 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=1988307117 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 19.flash_ctrl_csr_mem_rw_with_rand_reset.1988307117 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/19.flash_ctrl_csr_rw.4260206060 |
Short name | T1233 |
Test name | |
Test status | |
Simulation time | 189265600 ps |
CPU time | 23.41 seconds |
Started | Sep 11 05:25:04 PM UTC 24 |
Finished | Sep 11 05:25:29 PM UTC 24 |
Peak memory | 272076 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4260206060 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_csr_rw.4260206060 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/19.flash_ctrl_intr_test.1429078680 |
Short name | T1232 |
Test name | |
Test status | |
Simulation time | 24678700 ps |
CPU time | 23.2 seconds |
Started | Sep 11 05:25:04 PM UTC 24 |
Finished | Sep 11 05:25:29 PM UTC 24 |
Peak memory | 272040 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1429078680 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_intr_test.1429078680 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/19.flash_ctrl_same_csr_outstanding.2807943788 |
Short name | T1241 |
Test name | |
Test status | |
Simulation time | 3985231900 ps |
CPU time | 30.23 seconds |
Started | Sep 11 05:25:04 PM UTC 24 |
Finished | Sep 11 05:25:36 PM UTC 24 |
Peak memory | 274128 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 2807943788 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.flash_ctrl _same_csr_outstanding.2807943788 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/19.flash_ctrl_shadow_reg_errors.2009736235 |
Short name | T1231 |
Test name | |
Test status | |
Simulation time | 11791200 ps |
CPU time | 21.99 seconds |
Started | Sep 11 05:25:03 PM UTC 24 |
Finished | Sep 11 05:25:26 PM UTC 24 |
Peak memory | 261844 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=200 9736235 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_sh adow_reg_errors.2009736235 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/19.flash_ctrl_shadow_reg_errors_with_csr_rw.3269050337 |
Short name | T1245 |
Test name | |
Test status | |
Simulation time | 14115000 ps |
CPU time | 33.08 seconds |
Started | Sep 11 05:25:03 PM UTC 24 |
Finished | Sep 11 05:25:38 PM UTC 24 |
Peak memory | 261848 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3269050337 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.f lash_ctrl_shadow_reg_errors_with_csr_rw.3269050337 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/19.flash_ctrl_tl_errors.1513572636 |
Short name | T1234 |
Test name | |
Test status | |
Simulation time | 56246000 ps |
CPU time | 25.82 seconds |
Started | Sep 11 05:25:03 PM UTC 24 |
Finished | Sep 11 05:25:30 PM UTC 24 |
Peak memory | 274152 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1513572636 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_tl_errors.1513572636 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/19.flash_ctrl_tl_intg_err.3154784466 |
Short name | T354 |
Test name | |
Test status | |
Simulation time | 2087790800 ps |
CPU time | 560.4 seconds |
Started | Sep 11 05:25:03 PM UTC 24 |
Finished | Sep 11 05:34:30 PM UTC 24 |
Peak memory | 274204 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3154784466 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_tl_intg_err.3154784466 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_csr_bit_bash.4022302765 |
Short name | T314 |
Test name | |
Test status | |
Simulation time | 336387800 ps |
CPU time | 42.93 seconds |
Started | Sep 11 05:22:48 PM UTC 24 |
Finished | Sep 11 05:23:32 PM UTC 24 |
Peak memory | 272092 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_bit_bash +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4022302765 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_csr_bit_bash.4022302765 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_csr_bit_bash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_csr_hw_reset.79894059 |
Short name | T1148 |
Test name | |
Test status | |
Simulation time | 43185000 ps |
CPU time | 52.11 seconds |
Started | Sep 11 05:22:47 PM UTC 24 |
Finished | Sep 11 05:23:40 PM UTC 24 |
Peak memory | 272088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_hw_reset +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=79894059 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wor kspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_csr_hw_reset.79894059 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_csr_hw_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_intr_test.2980091491 |
Short name | T277 |
Test name | |
Test status | |
Simulation time | 16019200 ps |
CPU time | 17.62 seconds |
Started | Sep 11 05:22:39 PM UTC 24 |
Finished | Sep 11 05:22:58 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2980091491 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_intr_test.2980091491 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_mem_walk.1177759004 |
Short name | T1138 |
Test name | |
Test status | |
Simulation time | 17650200 ps |
CPU time | 29.18 seconds |
Started | Sep 11 05:22:41 PM UTC 24 |
Finished | Sep 11 05:23:12 PM UTC 24 |
Peak memory | 272160 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO _RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1177759004 -assert nopostproc +UVM_TEST NAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_r egression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_mem_walk.1177759004 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_mem_walk/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_same_csr_outstanding.138070501 |
Short name | T264 |
Test name | |
Test status | |
Simulation time | 86630800 ps |
CPU time | 36.82 seconds |
Started | Sep 11 05:22:48 PM UTC 24 |
Finished | Sep 11 05:23:26 PM UTC 24 |
Peak memory | 274200 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 138070501 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_s ame_csr_outstanding.138070501 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_shadow_reg_errors.2636284102 |
Short name | T1136 |
Test name | |
Test status | |
Simulation time | 122973100 ps |
CPU time | 25.74 seconds |
Started | Sep 11 05:22:36 PM UTC 24 |
Finished | Sep 11 05:23:03 PM UTC 24 |
Peak memory | 261792 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=263 6284102 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_sha dow_reg_errors.2636284102 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/2.flash_ctrl_shadow_reg_errors_with_csr_rw.3842254101 |
Short name | T1137 |
Test name | |
Test status | |
Simulation time | 14113500 ps |
CPU time | 28.97 seconds |
Started | Sep 11 05:22:38 PM UTC 24 |
Finished | Sep 11 05:23:09 PM UTC 24 |
Peak memory | 261912 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3842254101 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.fl ash_ctrl_shadow_reg_errors_with_csr_rw.3842254101 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/20.flash_ctrl_intr_test.3740668537 |
Short name | T1236 |
Test name | |
Test status | |
Simulation time | 208358900 ps |
CPU time | 21.36 seconds |
Started | Sep 11 05:25:10 PM UTC 24 |
Finished | Sep 11 05:25:33 PM UTC 24 |
Peak memory | 271968 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3740668537 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_intr_test.3740668537 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/21.flash_ctrl_intr_test.2628813323 |
Short name | T1235 |
Test name | |
Test status | |
Simulation time | 16539800 ps |
CPU time | 21.15 seconds |
Started | Sep 11 05:25:10 PM UTC 24 |
Finished | Sep 11 05:25:32 PM UTC 24 |
Peak memory | 271948 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2628813323 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_intr_test.2628813323 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/22.flash_ctrl_intr_test.891023453 |
Short name | T1239 |
Test name | |
Test status | |
Simulation time | 18422200 ps |
CPU time | 21.74 seconds |
Started | Sep 11 05:25:12 PM UTC 24 |
Finished | Sep 11 05:25:35 PM UTC 24 |
Peak memory | 271908 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=891023453 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_ 2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_intr_test.891023453 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/23.flash_ctrl_intr_test.1348116605 |
Short name | T1238 |
Test name | |
Test status | |
Simulation time | 56379800 ps |
CPU time | 19.97 seconds |
Started | Sep 11 05:25:12 PM UTC 24 |
Finished | Sep 11 05:25:33 PM UTC 24 |
Peak memory | 271896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1348116605 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_intr_test.1348116605 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/24.flash_ctrl_intr_test.3362022969 |
Short name | T1244 |
Test name | |
Test status | |
Simulation time | 19053000 ps |
CPU time | 21.97 seconds |
Started | Sep 11 05:25:14 PM UTC 24 |
Finished | Sep 11 05:25:37 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3362022969 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_intr_test.3362022969 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/25.flash_ctrl_intr_test.3482021871 |
Short name | T1240 |
Test name | |
Test status | |
Simulation time | 46318100 ps |
CPU time | 19.09 seconds |
Started | Sep 11 05:25:15 PM UTC 24 |
Finished | Sep 11 05:25:35 PM UTC 24 |
Peak memory | 271972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3482021871 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_intr_test.3482021871 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/25.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/26.flash_ctrl_intr_test.2327901395 |
Short name | T1246 |
Test name | |
Test status | |
Simulation time | 106885800 ps |
CPU time | 20.52 seconds |
Started | Sep 11 05:25:16 PM UTC 24 |
Finished | Sep 11 05:25:38 PM UTC 24 |
Peak memory | 271980 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2327901395 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_intr_test.2327901395 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/27.flash_ctrl_intr_test.3859999265 |
Short name | T1247 |
Test name | |
Test status | |
Simulation time | 17230700 ps |
CPU time | 22.03 seconds |
Started | Sep 11 05:25:17 PM UTC 24 |
Finished | Sep 11 05:25:40 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3859999265 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_intr_test.3859999265 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/28.flash_ctrl_intr_test.882893038 |
Short name | T1248 |
Test name | |
Test status | |
Simulation time | 51871000 ps |
CPU time | 22.68 seconds |
Started | Sep 11 05:25:18 PM UTC 24 |
Finished | Sep 11 05:25:42 PM UTC 24 |
Peak memory | 271972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=882893038 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_ 2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_intr_test.882893038 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/29.flash_ctrl_intr_test.2167014834 |
Short name | T1242 |
Test name | |
Test status | |
Simulation time | 28428700 ps |
CPU time | 17.01 seconds |
Started | Sep 11 05:25:18 PM UTC 24 |
Finished | Sep 11 05:25:36 PM UTC 24 |
Peak memory | 271972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2167014834 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_intr_test.2167014834 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_csr_aliasing.1102567969 |
Short name | T1162 |
Test name | |
Test status | |
Simulation time | 4097748000 ps |
CPU time | 56.91 seconds |
Started | Sep 11 05:23:03 PM UTC 24 |
Finished | Sep 11 05:24:01 PM UTC 24 |
Peak memory | 272092 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_aliasing +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1102567969 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_csr_aliasing.1102567969 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_csr_aliasing/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_csr_bit_bash.3917358952 |
Short name | T366 |
Test name | |
Test status | |
Simulation time | 322754800 ps |
CPU time | 42.39 seconds |
Started | Sep 11 05:23:01 PM UTC 24 |
Finished | Sep 11 05:23:45 PM UTC 24 |
Peak memory | 272092 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_bit_bash +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3917358952 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_csr_bit_bash.3917358952 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_csr_bit_bash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_csr_hw_reset.3189421795 |
Short name | T1149 |
Test name | |
Test status | |
Simulation time | 28861600 ps |
CPU time | 42.27 seconds |
Started | Sep 11 05:23:00 PM UTC 24 |
Finished | Sep 11 05:23:43 PM UTC 24 |
Peak memory | 272092 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_hw_reset +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3189421795 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_csr_hw_reset.3189421795 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_csr_hw_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_csr_mem_rw_with_rand_reset.2996509320 |
Short name | T252 |
Test name | |
Test status | |
Simulation time | 191018200 ps |
CPU time | 21.25 seconds |
Started | Sep 11 05:23:05 PM UTC 24 |
Finished | Sep 11 05:23:27 PM UTC 24 |
Peak memory | 274324 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=2996509320 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 3.flash_ctrl_csr_mem_rw_with_rand_reset.2996509320 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_csr_rw.2576012036 |
Short name | T313 |
Test name | |
Test status | |
Simulation time | 213639500 ps |
CPU time | 27.82 seconds |
Started | Sep 11 05:23:00 PM UTC 24 |
Finished | Sep 11 05:23:29 PM UTC 24 |
Peak memory | 274132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2576012036 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_csr_rw.2576012036 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_mem_partial_access.1789649639 |
Short name | T259 |
Test name | |
Test status | |
Simulation time | 17571600 ps |
CPU time | 25.4 seconds |
Started | Sep 11 05:22:59 PM UTC 24 |
Finished | Sep 11 05:23:26 PM UTC 24 |
Peak memory | 274128 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1789649639 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/sc ratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_mem_partial_access.1789649639 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_mem_partial_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_mem_walk.605357457 |
Short name | T1141 |
Test name | |
Test status | |
Simulation time | 27163900 ps |
CPU time | 23.94 seconds |
Started | Sep 11 05:22:56 PM UTC 24 |
Finished | Sep 11 05:23:22 PM UTC 24 |
Peak memory | 272084 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO _RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=605357457 -assert nopostproc +UVM_TESTN AME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_re gression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_mem_walk.605357457 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_mem_walk/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_same_csr_outstanding.2818271354 |
Short name | T1142 |
Test name | |
Test status | |
Simulation time | 77676400 ps |
CPU time | 22.15 seconds |
Started | Sep 11 05:23:04 PM UTC 24 |
Finished | Sep 11 05:23:27 PM UTC 24 |
Peak memory | 272088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 2818271354 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_ same_csr_outstanding.2818271354 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_shadow_reg_errors.2192181211 |
Short name | T1139 |
Test name | |
Test status | |
Simulation time | 20151000 ps |
CPU time | 23.14 seconds |
Started | Sep 11 05:22:52 PM UTC 24 |
Finished | Sep 11 05:23:17 PM UTC 24 |
Peak memory | 261788 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=219 2181211 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_sha dow_reg_errors.2192181211 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_shadow_reg_errors_with_csr_rw.3281877515 |
Short name | T1140 |
Test name | |
Test status | |
Simulation time | 36159000 ps |
CPU time | 21.74 seconds |
Started | Sep 11 05:22:55 PM UTC 24 |
Finished | Sep 11 05:23:18 PM UTC 24 |
Peak memory | 261848 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3281877515 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.fl ash_ctrl_shadow_reg_errors_with_csr_rw.3281877515 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/3.flash_ctrl_tl_errors.3625130795 |
Short name | T219 |
Test name | |
Test status | |
Simulation time | 45584200 ps |
CPU time | 22.57 seconds |
Started | Sep 11 05:22:51 PM UTC 24 |
Finished | Sep 11 05:23:15 PM UTC 24 |
Peak memory | 274224 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3625130795 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_tl_errors.3625130795 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/30.flash_ctrl_intr_test.242415608 |
Short name | T1252 |
Test name | |
Test status | |
Simulation time | 16373600 ps |
CPU time | 23.83 seconds |
Started | Sep 11 05:25:20 PM UTC 24 |
Finished | Sep 11 05:25:46 PM UTC 24 |
Peak memory | 271980 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=242415608 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_ 2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_intr_test.242415608 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/30.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/31.flash_ctrl_intr_test.3804820087 |
Short name | T1251 |
Test name | |
Test status | |
Simulation time | 58304900 ps |
CPU time | 20.88 seconds |
Started | Sep 11 05:25:21 PM UTC 24 |
Finished | Sep 11 05:25:44 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3804820087 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_intr_test.3804820087 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/31.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/32.flash_ctrl_intr_test.3905671758 |
Short name | T1250 |
Test name | |
Test status | |
Simulation time | 20193700 ps |
CPU time | 18.53 seconds |
Started | Sep 11 05:25:22 PM UTC 24 |
Finished | Sep 11 05:25:43 PM UTC 24 |
Peak memory | 272044 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3905671758 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_intr_test.3905671758 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/32.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/33.flash_ctrl_intr_test.2993423459 |
Short name | T1249 |
Test name | |
Test status | |
Simulation time | 16836200 ps |
CPU time | 17.05 seconds |
Started | Sep 11 05:25:24 PM UTC 24 |
Finished | Sep 11 05:25:42 PM UTC 24 |
Peak memory | 272044 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2993423459 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_intr_test.2993423459 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/33.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/34.flash_ctrl_intr_test.15474092 |
Short name | T1253 |
Test name | |
Test status | |
Simulation time | 15058100 ps |
CPU time | 20.34 seconds |
Started | Sep 11 05:25:25 PM UTC 24 |
Finished | Sep 11 05:25:47 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=15474092 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2 024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_intr_test.15474092 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/34.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/35.flash_ctrl_intr_test.4249262885 |
Short name | T1258 |
Test name | |
Test status | |
Simulation time | 24688100 ps |
CPU time | 22.2 seconds |
Started | Sep 11 05:25:27 PM UTC 24 |
Finished | Sep 11 05:25:50 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4249262885 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_intr_test.4249262885 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/35.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/36.flash_ctrl_intr_test.2453102224 |
Short name | T1259 |
Test name | |
Test status | |
Simulation time | 48539600 ps |
CPU time | 22.72 seconds |
Started | Sep 11 05:25:27 PM UTC 24 |
Finished | Sep 11 05:25:51 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2453102224 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_intr_test.2453102224 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/36.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/37.flash_ctrl_intr_test.3075662247 |
Short name | T1254 |
Test name | |
Test status | |
Simulation time | 14979800 ps |
CPU time | 17.75 seconds |
Started | Sep 11 05:25:28 PM UTC 24 |
Finished | Sep 11 05:25:47 PM UTC 24 |
Peak memory | 271972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3075662247 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_intr_test.3075662247 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/37.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/38.flash_ctrl_intr_test.1840916099 |
Short name | T1255 |
Test name | |
Test status | |
Simulation time | 60786400 ps |
CPU time | 19.4 seconds |
Started | Sep 11 05:25:29 PM UTC 24 |
Finished | Sep 11 05:25:50 PM UTC 24 |
Peak memory | 271972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1840916099 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_intr_test.1840916099 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/38.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/39.flash_ctrl_intr_test.2218047299 |
Short name | T1264 |
Test name | |
Test status | |
Simulation time | 38836500 ps |
CPU time | 24.04 seconds |
Started | Sep 11 05:25:30 PM UTC 24 |
Finished | Sep 11 05:25:55 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2218047299 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_intr_test.2218047299 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/39.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_csr_aliasing.1689487473 |
Short name | T1169 |
Test name | |
Test status | |
Simulation time | 853343300 ps |
CPU time | 58.06 seconds |
Started | Sep 11 05:23:16 PM UTC 24 |
Finished | Sep 11 05:24:15 PM UTC 24 |
Peak memory | 272092 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_aliasing +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1689487473 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_csr_aliasing.1689487473 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_csr_aliasing/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_csr_bit_bash.3794384545 |
Short name | T1161 |
Test name | |
Test status | |
Simulation time | 338399500 ps |
CPU time | 42.73 seconds |
Started | Sep 11 05:23:16 PM UTC 24 |
Finished | Sep 11 05:24:00 PM UTC 24 |
Peak memory | 272088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_bit_bash +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3794384545 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_csr_bit_bash.3794384545 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_csr_bit_bash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_csr_hw_reset.1409981283 |
Short name | T1154 |
Test name | |
Test status | |
Simulation time | 256578000 ps |
CPU time | 38.56 seconds |
Started | Sep 11 05:23:13 PM UTC 24 |
Finished | Sep 11 05:23:52 PM UTC 24 |
Peak memory | 272156 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_hw_reset +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1409981283 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_csr_hw_reset.1409981283 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_csr_hw_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_csr_mem_rw_with_rand_reset.2360460980 |
Short name | T254 |
Test name | |
Test status | |
Simulation time | 56637800 ps |
CPU time | 23.78 seconds |
Started | Sep 11 05:23:17 PM UTC 24 |
Finished | Sep 11 05:23:42 PM UTC 24 |
Peak memory | 284564 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=2360460980 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 4.flash_ctrl_csr_mem_rw_with_rand_reset.2360460980 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_csr_rw.3380465543 |
Short name | T1151 |
Test name | |
Test status | |
Simulation time | 54621000 ps |
CPU time | 32.31 seconds |
Started | Sep 11 05:23:14 PM UTC 24 |
Finished | Sep 11 05:23:47 PM UTC 24 |
Peak memory | 272080 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3380465543 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_csr_rw.3380465543 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_intr_test.1739595563 |
Short name | T338 |
Test name | |
Test status | |
Simulation time | 16306800 ps |
CPU time | 17.37 seconds |
Started | Sep 11 05:23:09 PM UTC 24 |
Finished | Sep 11 05:23:28 PM UTC 24 |
Peak memory | 272048 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1739595563 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_intr_test.1739595563 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_mem_partial_access.2481266783 |
Short name | T260 |
Test name | |
Test status | |
Simulation time | 31404500 ps |
CPU time | 25.06 seconds |
Started | Sep 11 05:23:09 PM UTC 24 |
Finished | Sep 11 05:23:36 PM UTC 24 |
Peak memory | 273592 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2481266783 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/sc ratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_mem_partial_access.2481266783 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_mem_partial_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_mem_walk.4091166183 |
Short name | T1144 |
Test name | |
Test status | |
Simulation time | 16242700 ps |
CPU time | 26.04 seconds |
Started | Sep 11 05:23:09 PM UTC 24 |
Finished | Sep 11 05:23:37 PM UTC 24 |
Peak memory | 271528 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO _RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4091166183 -assert nopostproc +UVM_TEST NAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_r egression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_mem_walk.4091166183 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_mem_walk/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_same_csr_outstanding.2211108182 |
Short name | T1145 |
Test name | |
Test status | |
Simulation time | 498470200 ps |
CPU time | 21.28 seconds |
Started | Sep 11 05:23:16 PM UTC 24 |
Finished | Sep 11 05:23:38 PM UTC 24 |
Peak memory | 272092 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 2211108182 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_ same_csr_outstanding.2211108182 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_shadow_reg_errors.3346659855 |
Short name | T1143 |
Test name | |
Test status | |
Simulation time | 22017700 ps |
CPU time | 23.87 seconds |
Started | Sep 11 05:23:08 PM UTC 24 |
Finished | Sep 11 05:23:33 PM UTC 24 |
Peak memory | 261788 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=334 6659855 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_sha dow_reg_errors.3346659855 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_shadow_reg_errors_with_csr_rw.3554846508 |
Short name | T1146 |
Test name | |
Test status | |
Simulation time | 115778200 ps |
CPU time | 27.98 seconds |
Started | Sep 11 05:23:09 PM UTC 24 |
Finished | Sep 11 05:23:39 PM UTC 24 |
Peak memory | 261780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3554846508 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.fl ash_ctrl_shadow_reg_errors_with_csr_rw.3554846508 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_tl_errors.1729980011 |
Short name | T253 |
Test name | |
Test status | |
Simulation time | 29536200 ps |
CPU time | 23.79 seconds |
Started | Sep 11 05:23:05 PM UTC 24 |
Finished | Sep 11 05:23:30 PM UTC 24 |
Peak memory | 274220 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1729980011 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_tl_errors.1729980011 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/4.flash_ctrl_tl_intg_err.529522802 |
Short name | T268 |
Test name | |
Test status | |
Simulation time | 1796703400 ps |
CPU time | 567.2 seconds |
Started | Sep 11 05:23:06 PM UTC 24 |
Finished | Sep 11 05:32:40 PM UTC 24 |
Peak memory | 274200 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=529522802 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os _regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_tl_intg_err.529522802 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/40.flash_ctrl_intr_test.3873331344 |
Short name | T1262 |
Test name | |
Test status | |
Simulation time | 26822000 ps |
CPU time | 22.25 seconds |
Started | Sep 11 05:25:30 PM UTC 24 |
Finished | Sep 11 05:25:54 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3873331344 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_intr_test.3873331344 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/40.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/41.flash_ctrl_intr_test.3441419007 |
Short name | T1261 |
Test name | |
Test status | |
Simulation time | 48670800 ps |
CPU time | 20.1 seconds |
Started | Sep 11 05:25:31 PM UTC 24 |
Finished | Sep 11 05:25:53 PM UTC 24 |
Peak memory | 272040 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3441419007 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_intr_test.3441419007 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/41.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/42.flash_ctrl_intr_test.3285582630 |
Short name | T1260 |
Test name | |
Test status | |
Simulation time | 31406400 ps |
CPU time | 17.27 seconds |
Started | Sep 11 05:25:33 PM UTC 24 |
Finished | Sep 11 05:25:52 PM UTC 24 |
Peak memory | 271972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3285582630 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_intr_test.3285582630 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/42.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/43.flash_ctrl_intr_test.1059227690 |
Short name | T1257 |
Test name | |
Test status | |
Simulation time | 81461100 ps |
CPU time | 16.03 seconds |
Started | Sep 11 05:25:33 PM UTC 24 |
Finished | Sep 11 05:25:50 PM UTC 24 |
Peak memory | 271908 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1059227690 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_intr_test.1059227690 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/43.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/44.flash_ctrl_intr_test.2702838252 |
Short name | T1256 |
Test name | |
Test status | |
Simulation time | 16546200 ps |
CPU time | 15.85 seconds |
Started | Sep 11 05:25:33 PM UTC 24 |
Finished | Sep 11 05:25:50 PM UTC 24 |
Peak memory | 271908 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2702838252 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_intr_test.2702838252 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/44.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/45.flash_ctrl_intr_test.3619478678 |
Short name | T1267 |
Test name | |
Test status | |
Simulation time | 14347100 ps |
CPU time | 23.37 seconds |
Started | Sep 11 05:25:34 PM UTC 24 |
Finished | Sep 11 05:25:59 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3619478678 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_intr_test.3619478678 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/45.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/46.flash_ctrl_intr_test.2955195884 |
Short name | T1265 |
Test name | |
Test status | |
Simulation time | 16811800 ps |
CPU time | 20.78 seconds |
Started | Sep 11 05:25:34 PM UTC 24 |
Finished | Sep 11 05:25:56 PM UTC 24 |
Peak memory | 271972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2955195884 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_intr_test.2955195884 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/46.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/47.flash_ctrl_intr_test.3410165436 |
Short name | T1263 |
Test name | |
Test status | |
Simulation time | 14427000 ps |
CPU time | 17.71 seconds |
Started | Sep 11 05:25:35 PM UTC 24 |
Finished | Sep 11 05:25:54 PM UTC 24 |
Peak memory | 271972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3410165436 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_intr_test.3410165436 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/47.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/48.flash_ctrl_intr_test.3498652 |
Short name | T1266 |
Test name | |
Test status | |
Simulation time | 53075000 ps |
CPU time | 20.27 seconds |
Started | Sep 11 05:25:37 PM UTC 24 |
Finished | Sep 11 05:25:58 PM UTC 24 |
Peak memory | 271964 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3498652 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_20 24_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_intr_test.3498652 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/48.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/49.flash_ctrl_intr_test.1946617300 |
Short name | T1268 |
Test name | |
Test status | |
Simulation time | 146035200 ps |
CPU time | 24.66 seconds |
Started | Sep 11 05:25:37 PM UTC 24 |
Finished | Sep 11 05:26:02 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1946617300 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_intr_test.1946617300 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/49.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/5.flash_ctrl_csr_mem_rw_with_rand_reset.1709264555 |
Short name | T300 |
Test name | |
Test status | |
Simulation time | 419840400 ps |
CPU time | 30.18 seconds |
Started | Sep 11 05:23:27 PM UTC 24 |
Finished | Sep 11 05:23:59 PM UTC 24 |
Peak memory | 284492 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=1709264555 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 5.flash_ctrl_csr_mem_rw_with_rand_reset.1709264555 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/5.flash_ctrl_csr_rw.3729033733 |
Short name | T368 |
Test name | |
Test status | |
Simulation time | 61749000 ps |
CPU time | 21.29 seconds |
Started | Sep 11 05:23:24 PM UTC 24 |
Finished | Sep 11 05:23:47 PM UTC 24 |
Peak memory | 274128 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3729033733 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_csr_rw.3729033733 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/5.flash_ctrl_intr_test.1025321238 |
Short name | T339 |
Test name | |
Test status | |
Simulation time | 53039500 ps |
CPU time | 17.53 seconds |
Started | Sep 11 05:23:22 PM UTC 24 |
Finished | Sep 11 05:23:41 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1025321238 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_intr_test.1025321238 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/5.flash_ctrl_same_csr_outstanding.3513724395 |
Short name | T1153 |
Test name | |
Test status | |
Simulation time | 37185200 ps |
CPU time | 22.73 seconds |
Started | Sep 11 05:23:27 PM UTC 24 |
Finished | Sep 11 05:23:51 PM UTC 24 |
Peak memory | 274140 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 3513724395 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_ same_csr_outstanding.3513724395 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/5.flash_ctrl_shadow_reg_errors.25214347 |
Short name | T1147 |
Test name | |
Test status | |
Simulation time | 37728100 ps |
CPU time | 18.71 seconds |
Started | Sep 11 05:23:19 PM UTC 24 |
Finished | Sep 11 05:23:39 PM UTC 24 |
Peak memory | 261856 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=252 14347 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_shado w_reg_errors.25214347 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/5.flash_ctrl_shadow_reg_errors_with_csr_rw.627285680 |
Short name | T1150 |
Test name | |
Test status | |
Simulation time | 14558800 ps |
CPU time | 23.53 seconds |
Started | Sep 11 05:23:19 PM UTC 24 |
Finished | Sep 11 05:23:44 PM UTC 24 |
Peak memory | 261780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=627285680 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.fla sh_ctrl_shadow_reg_errors_with_csr_rw.627285680 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/5.flash_ctrl_tl_errors.311086165 |
Short name | T255 |
Test name | |
Test status | |
Simulation time | 198737900 ps |
CPU time | 32.15 seconds |
Started | Sep 11 05:23:17 PM UTC 24 |
Finished | Sep 11 05:23:50 PM UTC 24 |
Peak memory | 274152 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=311086165 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_ 2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_tl_errors.311086165 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/5.flash_ctrl_tl_intg_err.3397415905 |
Short name | T355 |
Test name | |
Test status | |
Simulation time | 6721219700 ps |
CPU time | 561.37 seconds |
Started | Sep 11 05:23:17 PM UTC 24 |
Finished | Sep 11 05:32:45 PM UTC 24 |
Peak memory | 274276 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3397415905 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_tl_intg_err.3397415905 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/6.flash_ctrl_csr_mem_rw_with_rand_reset.2263661397 |
Short name | T299 |
Test name | |
Test status | |
Simulation time | 104446500 ps |
CPU time | 22.53 seconds |
Started | Sep 11 05:23:33 PM UTC 24 |
Finished | Sep 11 05:23:57 PM UTC 24 |
Peak memory | 284496 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=2263661397 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 6.flash_ctrl_csr_mem_rw_with_rand_reset.2263661397 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/6.flash_ctrl_csr_rw.518722018 |
Short name | T1157 |
Test name | |
Test status | |
Simulation time | 47646900 ps |
CPU time | 26.75 seconds |
Started | Sep 11 05:23:30 PM UTC 24 |
Finished | Sep 11 05:23:58 PM UTC 24 |
Peak memory | 274132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=518722018 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspac es/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_csr_rw.518722018 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/6.flash_ctrl_intr_test.921529808 |
Short name | T1155 |
Test name | |
Test status | |
Simulation time | 25298100 ps |
CPU time | 24.4 seconds |
Started | Sep 11 05:23:30 PM UTC 24 |
Finished | Sep 11 05:23:55 PM UTC 24 |
Peak memory | 271972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=921529808 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_ 2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_intr_test.921529808 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/6.flash_ctrl_same_csr_outstanding.1149010890 |
Short name | T1159 |
Test name | |
Test status | |
Simulation time | 170235600 ps |
CPU time | 26.1 seconds |
Started | Sep 11 05:23:31 PM UTC 24 |
Finished | Sep 11 05:23:58 PM UTC 24 |
Peak memory | 274136 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 1149010890 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_ same_csr_outstanding.1149010890 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/6.flash_ctrl_shadow_reg_errors.2615572939 |
Short name | T1156 |
Test name | |
Test status | |
Simulation time | 23809100 ps |
CPU time | 27.32 seconds |
Started | Sep 11 05:23:29 PM UTC 24 |
Finished | Sep 11 05:23:57 PM UTC 24 |
Peak memory | 261788 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=261 5572939 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_sha dow_reg_errors.2615572939 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/6.flash_ctrl_shadow_reg_errors_with_csr_rw.1792007203 |
Short name | T1152 |
Test name | |
Test status | |
Simulation time | 25854300 ps |
CPU time | 18.57 seconds |
Started | Sep 11 05:23:29 PM UTC 24 |
Finished | Sep 11 05:23:48 PM UTC 24 |
Peak memory | 261848 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1792007203 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.fl ash_ctrl_shadow_reg_errors_with_csr_rw.1792007203 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/6.flash_ctrl_tl_errors.1839669429 |
Short name | T274 |
Test name | |
Test status | |
Simulation time | 208173200 ps |
CPU time | 35.65 seconds |
Started | Sep 11 05:23:28 PM UTC 24 |
Finished | Sep 11 05:24:06 PM UTC 24 |
Peak memory | 274224 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1839669429 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_tl_errors.1839669429 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/6.flash_ctrl_tl_intg_err.1386571543 |
Short name | T267 |
Test name | |
Test status | |
Simulation time | 348922700 ps |
CPU time | 474.42 seconds |
Started | Sep 11 05:23:29 PM UTC 24 |
Finished | Sep 11 05:31:28 PM UTC 24 |
Peak memory | 274208 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1386571543 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_tl_intg_err.1386571543 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/7.flash_ctrl_csr_mem_rw_with_rand_reset.697586918 |
Short name | T1165 |
Test name | |
Test status | |
Simulation time | 28391600 ps |
CPU time | 25.17 seconds |
Started | Sep 11 05:23:41 PM UTC 24 |
Finished | Sep 11 05:24:07 PM UTC 24 |
Peak memory | 284492 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=697586918 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 7.flash_ctrl_csr_mem_rw_with_rand_reset.697586918 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/7.flash_ctrl_csr_rw.1405169095 |
Short name | T303 |
Test name | |
Test status | |
Simulation time | 265861500 ps |
CPU time | 26.32 seconds |
Started | Sep 11 05:23:39 PM UTC 24 |
Finished | Sep 11 05:24:07 PM UTC 24 |
Peak memory | 274128 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1405169095 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_csr_rw.1405169095 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/7.flash_ctrl_intr_test.2243643968 |
Short name | T340 |
Test name | |
Test status | |
Simulation time | 59973600 ps |
CPU time | 19.46 seconds |
Started | Sep 11 05:23:39 PM UTC 24 |
Finished | Sep 11 05:24:00 PM UTC 24 |
Peak memory | 271980 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2243643968 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_intr_test.2243643968 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/7.flash_ctrl_same_csr_outstanding.3560239413 |
Short name | T1164 |
Test name | |
Test status | |
Simulation time | 715822700 ps |
CPU time | 24.41 seconds |
Started | Sep 11 05:23:39 PM UTC 24 |
Finished | Sep 11 05:24:05 PM UTC 24 |
Peak memory | 272088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 3560239413 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_ same_csr_outstanding.3560239413 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/7.flash_ctrl_shadow_reg_errors.3190819137 |
Short name | T1158 |
Test name | |
Test status | |
Simulation time | 33950000 ps |
CPU time | 20.27 seconds |
Started | Sep 11 05:23:36 PM UTC 24 |
Finished | Sep 11 05:23:58 PM UTC 24 |
Peak memory | 261860 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=319 0819137 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_sha dow_reg_errors.3190819137 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/7.flash_ctrl_shadow_reg_errors_with_csr_rw.1305770134 |
Short name | T1163 |
Test name | |
Test status | |
Simulation time | 14241300 ps |
CPU time | 22.15 seconds |
Started | Sep 11 05:23:37 PM UTC 24 |
Finished | Sep 11 05:24:01 PM UTC 24 |
Peak memory | 261780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1305770134 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.fl ash_ctrl_shadow_reg_errors_with_csr_rw.1305770134 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/7.flash_ctrl_tl_errors.226095847 |
Short name | T278 |
Test name | |
Test status | |
Simulation time | 91048400 ps |
CPU time | 26.76 seconds |
Started | Sep 11 05:23:34 PM UTC 24 |
Finished | Sep 11 05:24:02 PM UTC 24 |
Peak memory | 274152 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=226095847 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_ 2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_tl_errors.226095847 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/8.flash_ctrl_csr_mem_rw_with_rand_reset.2790570756 |
Short name | T1170 |
Test name | |
Test status | |
Simulation time | 55691500 ps |
CPU time | 25.89 seconds |
Started | Sep 11 05:23:48 PM UTC 24 |
Finished | Sep 11 05:24:15 PM UTC 24 |
Peak memory | 284492 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=2790570756 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 8.flash_ctrl_csr_mem_rw_with_rand_reset.2790570756 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/8.flash_ctrl_csr_rw.1815917915 |
Short name | T301 |
Test name | |
Test status | |
Simulation time | 527831300 ps |
CPU time | 29.6 seconds |
Started | Sep 11 05:23:47 PM UTC 24 |
Finished | Sep 11 05:24:18 PM UTC 24 |
Peak memory | 274132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1815917915 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_csr_rw.1815917915 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/8.flash_ctrl_intr_test.3638823261 |
Short name | T341 |
Test name | |
Test status | |
Simulation time | 50889600 ps |
CPU time | 24.54 seconds |
Started | Sep 11 05:23:46 PM UTC 24 |
Finished | Sep 11 05:24:12 PM UTC 24 |
Peak memory | 271976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3638823261 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_intr_test.3638823261 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/8.flash_ctrl_same_csr_outstanding.3726252210 |
Short name | T1167 |
Test name | |
Test status | |
Simulation time | 62580900 ps |
CPU time | 23.37 seconds |
Started | Sep 11 05:23:47 PM UTC 24 |
Finished | Sep 11 05:24:12 PM UTC 24 |
Peak memory | 272092 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 3726252210 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_ same_csr_outstanding.3726252210 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/8.flash_ctrl_shadow_reg_errors.1007582362 |
Short name | T1166 |
Test name | |
Test status | |
Simulation time | 16249300 ps |
CPU time | 22.58 seconds |
Started | Sep 11 05:23:44 PM UTC 24 |
Finished | Sep 11 05:24:08 PM UTC 24 |
Peak memory | 261920 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=100 7582362 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_sha dow_reg_errors.1007582362 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/8.flash_ctrl_shadow_reg_errors_with_csr_rw.1807130721 |
Short name | T1171 |
Test name | |
Test status | |
Simulation time | 41092500 ps |
CPU time | 29.74 seconds |
Started | Sep 11 05:23:45 PM UTC 24 |
Finished | Sep 11 05:24:16 PM UTC 24 |
Peak memory | 261784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1807130721 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.fl ash_ctrl_shadow_reg_errors_with_csr_rw.1807130721 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/8.flash_ctrl_tl_errors.4197276641 |
Short name | T276 |
Test name | |
Test status | |
Simulation time | 499959200 ps |
CPU time | 26.96 seconds |
Started | Sep 11 05:23:42 PM UTC 24 |
Finished | Sep 11 05:24:10 PM UTC 24 |
Peak memory | 274156 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4197276641 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_tl_errors.4197276641 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_tl_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/8.flash_ctrl_tl_intg_err.180137496 |
Short name | T283 |
Test name | |
Test status | |
Simulation time | 690010200 ps |
CPU time | 1157.67 seconds |
Started | Sep 11 05:23:43 PM UTC 24 |
Finished | Sep 11 05:43:13 PM UTC 24 |
Peak memory | 274204 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=180137496 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os _regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_tl_intg_err.180137496 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/9.flash_ctrl_csr_mem_rw_with_rand_reset.4093709088 |
Short name | T1176 |
Test name | |
Test status | |
Simulation time | 98587500 ps |
CPU time | 23.81 seconds |
Started | Sep 11 05:23:58 PM UTC 24 |
Finished | Sep 11 05:24:23 PM UTC 24 |
Peak memory | 290636 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 + csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw /dv/tools/sim.tcl +ntb_random_seed=4093709088 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_l og /dev/null -cm_name 9.flash_ctrl_csr_mem_rw_with_rand_reset.4093709088 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/9.flash_ctrl_csr_rw.3681748230 |
Short name | T1174 |
Test name | |
Test status | |
Simulation time | 20407200 ps |
CPU time | 19.65 seconds |
Started | Sep 11 05:23:57 PM UTC 24 |
Finished | Sep 11 05:24:17 PM UTC 24 |
Peak memory | 272148 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentat ion_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3681748230 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspa ces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_csr_rw.3681748230 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/9.flash_ctrl_intr_test.2728693018 |
Short name | T1168 |
Test name | |
Test status | |
Simulation time | 72939300 ps |
CPU time | 17.06 seconds |
Started | Sep 11 05:23:54 PM UTC 24 |
Finished | Sep 11 05:24:12 PM UTC 24 |
Peak memory | 271980 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2728693018 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_intr_test.2728693018 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_intr_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/9.flash_ctrl_same_csr_outstanding.2051441960 |
Short name | T1175 |
Test name | |
Test status | |
Simulation time | 37388000 ps |
CPU time | 23.46 seconds |
Started | Sep 11 05:23:58 PM UTC 24 |
Finished | Sep 11 05:24:22 PM UTC 24 |
Peak memory | 274072 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed= 2051441960 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_ same_csr_outstanding.2051441960 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/9.flash_ctrl_shadow_reg_errors.1024325868 |
Short name | T1172 |
Test name | |
Test status | |
Simulation time | 24824800 ps |
CPU time | 24.51 seconds |
Started | Sep 11 05:23:51 PM UTC 24 |
Finished | Sep 11 05:24:17 PM UTC 24 |
Peak memory | 261792 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=102 4325868 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_sha dow_reg_errors.1024325868 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/9.flash_ctrl_shadow_reg_errors_with_csr_rw.2290837949 |
Short name | T1173 |
Test name | |
Test status | |
Simulation time | 33451500 ps |
CPU time | 23.53 seconds |
Started | Sep 11 05:23:52 PM UTC 24 |
Finished | Sep 11 05:24:17 PM UTC 24 |
Peak memory | 261780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2290837949 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.fl ash_ctrl_shadow_reg_errors_with_csr_rw.2290837949 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top/9.flash_ctrl_tl_intg_err.2399361476 |
Short name | T358 |
Test name | |
Test status | |
Simulation time | 2673701800 ps |
CPU time | 1047.87 seconds |
Started | Sep 11 05:23:50 PM UTC 24 |
Finished | Sep 11 05:41:30 PM UTC 24 |
Peak memory | 274212 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2399361476 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_tl_intg_err.2399361476 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_tl_intg_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_alert_test.2093063080 |
Short name | T104 |
Test name | |
Test status | |
Simulation time | 51131800 ps |
CPU time | 22.78 seconds |
Started | Sep 11 05:29:16 PM UTC 24 |
Finished | Sep 11 05:29:40 PM UTC 24 |
Peak memory | 275060 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2093063080 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_alert_test.2093063080 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_connect.2720602546 |
Short name | T22 |
Test name | |
Test status | |
Simulation time | 21350900 ps |
CPU time | 28.23 seconds |
Started | Sep 11 05:28:26 PM UTC 24 |
Finished | Sep 11 05:28:55 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2720602546 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_connect.2720602546 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_host_addr_infection.2961272602 |
Short name | T117 |
Test name | |
Test status | |
Simulation time | 34675700 ps |
CPU time | 34.98 seconds |
Started | Sep 11 05:29:16 PM UTC 24 |
Finished | Sep 11 05:29:52 PM UTC 24 |
Peak memory | 281204 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_hr=100 +en_always_read=1 +cdc_ins trumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=296127260 2 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_addr_infection_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+a ssert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_ho st_addr_infection.2961272602 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_host_addr_infection/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_host_dir_rd.1116205070 |
Short name | T11 |
Test name | |
Test status | |
Simulation time | 47028700 ps |
CPU time | 133.52 seconds |
Started | Sep 11 05:25:39 PM UTC 24 |
Finished | Sep 11 05:27:55 PM UTC 24 |
Peak memory | 274944 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1116205070 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_host_dir_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_ 2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_host_dir_rd.1116205070 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_host_dir_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_hw_read_seed_err.1162084845 |
Short name | T134 |
Test name | |
Test status | |
Simulation time | 26450600 ps |
CPU time | 23.13 seconds |
Started | Sep 11 05:28:57 PM UTC 24 |
Finished | Sep 11 05:29:21 PM UTC 24 |
Peak memory | 271264 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1162084845 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_hw_read_seed_err.1162084845 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_hw_rma.3445391340 |
Short name | T625 |
Test name | |
Test status | |
Simulation time | 1332817955000 ps |
CPU time | 3237.67 seconds |
Started | Sep 11 05:25:44 PM UTC 24 |
Finished | Sep 11 06:20:16 PM UTC 24 |
Peak memory | 277656 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3445391340 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir / workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_hw_rma.3445391340 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_hw_rma/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_hw_rma_reset.3686969769 |
Short name | T126 |
Test name | |
Test status | |
Simulation time | 350243618700 ps |
CPU time | 1127.38 seconds |
Started | Sep 11 05:25:44 PM UTC 24 |
Finished | Sep 11 05:44:45 PM UTC 24 |
Peak memory | 274868 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3686969769 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_hw_rma_reset.3686969769 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_hw_sec_otp.4134674604 |
Short name | T108 |
Test name | |
Test status | |
Simulation time | 2509771800 ps |
CPU time | 178.57 seconds |
Started | Sep 11 05:25:43 PM UTC 24 |
Finished | Sep 11 05:28:44 PM UTC 24 |
Peak memory | 275028 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4134674604 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_hw_sec_otp.4134674604 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_intr_rd_slow_flash.727682545 |
Short name | T45 |
Test name | |
Test status | |
Simulation time | 6150339500 ps |
CPU time | 156.43 seconds |
Started | Sep 11 05:27:16 PM UTC 24 |
Finished | Sep 11 05:29:55 PM UTC 24 |
Peak memory | 301668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=727682545 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_ name 0.flash_ctrl_intr_rd_slow_flash.727682545 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_intr_wr_slow_flash.1192775903 |
Short name | T37 |
Test name | |
Test status | |
Simulation time | 52013037300 ps |
CPU time | 268.7 seconds |
Started | Sep 11 05:27:26 PM UTC 24 |
Finished | Sep 11 05:31:58 PM UTC 24 |
Peak memory | 275076 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +rd_ buf_en_to=500_000 +test_timeout_ns=1_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works paces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1192775903 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_ vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.v db -cm_log /dev/null -cm_name 0.flash_ctrl_intr_wr_slow_flash.1192775903 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_intr_wr_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_lcmgr_intg.4080642051 |
Short name | T135 |
Test name | |
Test status | |
Simulation time | 15498800 ps |
CPU time | 18.86 seconds |
Started | Sep 11 05:28:56 PM UTC 24 |
Finished | Sep 11 05:29:16 PM UTC 24 |
Peak memory | 271068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4080642051 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flas h_ctrl_lcmgr_intg.4080642051 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_phy_arb.2711576952 |
Short name | T133 |
Test name | |
Test status | |
Simulation time | 230813700 ps |
CPU time | 266.52 seconds |
Started | Sep 11 05:25:43 PM UTC 24 |
Finished | Sep 11 05:30:13 PM UTC 24 |
Peak memory | 274940 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2711576952 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_phy_arb.2711576952 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_phy_arb_redun.3944659380 |
Short name | T71 |
Test name | |
Test status | |
Simulation time | 695745500 ps |
CPU time | 41.25 seconds |
Started | Sep 11 05:28:45 PM UTC 24 |
Finished | Sep 11 05:29:28 PM UTC 24 |
Peak memory | 275224 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +en_always_al l=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo /hw/dv/tools/sim.tcl +ntb_random_seed=3944659380 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_redun_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb - cm_log /dev/null -cm_name 0.flash_ctrl_phy_arb_redun.3944659380 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_phy_arb_redun/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_phy_host_grant_err.3645580917 |
Short name | T59 |
Test name | |
Test status | |
Simulation time | 42185300 ps |
CPU time | 27.32 seconds |
Started | Sep 11 05:28:46 PM UTC 24 |
Finished | Sep 11 05:29:15 PM UTC 24 |
Peak memory | 273156 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=50 +ecc_mode=1 +en_always_al l=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo /hw/dv/tools/sim.tcl +ntb_random_seed=3645580917 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_host_grant_err _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default. vdb -cm_log /dev/null -cm_name 0.flash_ctrl_phy_host_grant_err.3645580917 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_phy_host_grant_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_prog_reset.382118081 |
Short name | T69 |
Test name | |
Test status | |
Simulation time | 60539800 ps |
CPU time | 26.74 seconds |
Started | Sep 11 05:27:46 PM UTC 24 |
Finished | Sep 11 05:28:14 PM UTC 24 |
Peak memory | 274992 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=382118081 -ass ert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir / workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_prog_reset.382118081 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_rand_ops.361318037 |
Short name | T163 |
Test name | |
Test status | |
Simulation time | 2842691700 ps |
CPU time | 1024.64 seconds |
Started | Sep 11 05:25:38 PM UTC 24 |
Finished | Sep 11 05:42:54 PM UTC 24 |
Peak memory | 293380 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=361318037 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_rand_ops.361318037 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_rd_ooo.4143711676 |
Short name | T119 |
Test name | |
Test status | |
Simulation time | 82479700 ps |
CPU time | 74.48 seconds |
Started | Sep 11 05:29:07 PM UTC 24 |
Finished | Sep 11 05:30:23 PM UTC 24 |
Peak memory | 287676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=10 +otf_num_hr=100 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4143711676 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rd_ooo_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_rd_ooo.4143711676 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_rd_ooo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_re_evict.2546078763 |
Short name | T31 |
Test name | |
Test status | |
Simulation time | 258668300 ps |
CPU time | 37.69 seconds |
Started | Sep 11 05:28:06 PM UTC 24 |
Finished | Sep 11 05:28:45 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2546078763 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_re_evict.2546078763 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_read_word_sweep_derr.421191712 |
Short name | T19 |
Test name | |
Test status | |
Simulation time | 18757300 ps |
CPU time | 44.29 seconds |
Started | Sep 11 05:26:19 PM UTC 24 |
Finished | Sep 11 05:27:04 PM UTC 24 |
Peak memory | 275392 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +bypass_alert_ready_to_end_che ck=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=421191712 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash _ctrl_read_word_sweep_derr.421191712 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_read_word_sweep_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_read_word_sweep_serr.2747962871 |
Short name | T16 |
Test name | |
Test status | |
Simulation time | 23763900 ps |
CPU time | 25.19 seconds |
Started | Sep 11 05:25:58 PM UTC 24 |
Finished | Sep 11 05:26:25 PM UTC 24 |
Peak memory | 275120 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2747962871 -assert nopostproc + UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/ repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_read_word_sweep_serr.2747962871 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_read_word_sweep_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_rma_err.2462231007 |
Short name | T90 |
Test name | |
Test status | |
Simulation time | 83075547800 ps |
CPU time | 950.59 seconds |
Started | Sep 11 05:28:56 PM UTC 24 |
Finished | Sep 11 05:44:57 PM UTC 24 |
Peak memory | 274964 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +flash_erase_latency=50 +test_timeout_ns=30 0_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb _random_seed=2462231007 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_err_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0. flash_ctrl_rma_err.2462231007 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_rma_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_ro.3378207592 |
Short name | T12 |
Test name | |
Test status | |
Simulation time | 1165656300 ps |
CPU time | 146.35 seconds |
Started | Sep 11 05:25:56 PM UTC 24 |
Finished | Sep 11 05:28:25 PM UTC 24 |
Peak memory | 291468 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=3378207592 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_ro.3378207592 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_ro_derr.3718893930 |
Short name | T60 |
Test name | |
Test status | |
Simulation time | 3683275900 ps |
CPU time | 169.91 seconds |
Started | Sep 11 05:26:25 PM UTC 24 |
Finished | Sep 11 05:29:18 PM UTC 24 |
Peak memory | 291524 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3718893930 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_ro_derr.3718893930 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_ro_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_rw.2326962576 |
Short name | T231 |
Test name | |
Test status | |
Simulation time | 6411843800 ps |
CPU time | 462.08 seconds |
Started | Sep 11 05:25:57 PM UTC 24 |
Finished | Sep 11 05:33:45 PM UTC 24 |
Peak memory | 324232 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2326962576 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_rw.2326962576 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_rw_serr.4065894222 |
Short name | T72 |
Test name | |
Test status | |
Simulation time | 6410666200 ps |
CPU time | 208.36 seconds |
Started | Sep 11 05:26:04 PM UTC 24 |
Finished | Sep 11 05:29:35 PM UTC 24 |
Peak memory | 291432 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_see d=4065894222 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_rw_serr.4065894222 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_rw_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_sec_cm.787232701 |
Short name | T13 |
Test name | |
Test status | |
Simulation time | 5417154500 ps |
CPU time | 6602.38 seconds |
Started | Sep 11 05:28:11 PM UTC 24 |
Finished | Sep 11 07:19:24 PM UTC 24 |
Peak memory | 314180 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELN OTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=787232701 -assert nopostproc +UVM_TESTNAME=f lash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regress ion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_sec_cm.787232701 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_sec_cm/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_serr_address.2730727887 |
Short name | T63 |
Test name | |
Test status | |
Simulation time | 10023059800 ps |
CPU time | 129 seconds |
Started | Sep 11 05:26:14 PM UTC 24 |
Finished | Sep 11 05:28:25 PM UTC 24 |
Peak memory | 275116 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=1 +otf_num_rw=5 +otf_num_hr=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=273 0727887 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_serr_address_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+as sert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_ser r_address.2730727887 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_serr_address/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_smoke.3372361880 |
Short name | T235 |
Test name | |
Test status | |
Simulation time | 208740100 ps |
CPU time | 205.49 seconds |
Started | Sep 11 05:25:38 PM UTC 24 |
Finished | Sep 11 05:29:06 PM UTC 24 |
Peak memory | 289284 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3372361880 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_smoke.3372361880 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_smoke_hw.1530244334 |
Short name | T1 |
Test name | |
Test status | |
Simulation time | 28639100 ps |
CPU time | 33.75 seconds |
Started | Sep 11 05:25:38 PM UTC 24 |
Finished | Sep 11 05:26:13 PM UTC 24 |
Peak memory | 270676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1530244334 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_hw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_smoke_hw.1530244334 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_smoke_hw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_stress_all.1236343128 |
Short name | T542 |
Test name | |
Test status | |
Simulation time | 4710315300 ps |
CPU time | 2298.51 seconds |
Started | Sep 11 05:28:16 PM UTC 24 |
Finished | Sep 11 06:06:59 PM UTC 24 |
Peak memory | 299728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_ RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1236343128 -assert nopostproc +UVM_TESTN AME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_stress_all.1236343128 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_stress_all/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_sw_op.1510315301 |
Short name | T2 |
Test name | |
Test status | |
Simulation time | 94640800 ps |
CPU time | 37.64 seconds |
Started | Sep 11 05:25:39 PM UTC 24 |
Finished | Sep 11 05:26:18 PM UTC 24 |
Peak memory | 270612 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1510315301 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_sw_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_sw_op.1510315301 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_sw_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_wo.3969266507 |
Short name | T29 |
Test name | |
Test status | |
Simulation time | 1739195200 ps |
CPU time | 130.29 seconds |
Started | Sep 11 05:25:53 PM UTC 24 |
Finished | Sep 11 05:28:05 PM UTC 24 |
Peak memory | 271192 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =3969266507 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_wo.3969266507 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/0.flash_ctrl_write_word_sweep.539765118 |
Short name | T10 |
Test name | |
Test status | |
Simulation time | 170600800 ps |
CPU time | 29.98 seconds |
Started | Sep 11 05:25:54 PM UTC 24 |
Finished | Sep 11 05:26:25 PM UTC 24 |
Peak memory | 275000 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_V ERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=539765118 -assert nopostproc +UVM_TESTNAME=flash_ctrl_b ase_test +UVM_TEST_SEQ=flash_ctrl_write_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regressi on_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_write_word_sweep.539765118 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/0.flash_ctrl_write_word_sweep/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_alert_test.1977120287 |
Short name | T105 |
Test name | |
Test status | |
Simulation time | 101752800 ps |
CPU time | 16.99 seconds |
Started | Sep 11 05:34:16 PM UTC 24 |
Finished | Sep 11 05:34:34 PM UTC 24 |
Peak memory | 275048 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1977120287 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_alert_test.1977120287 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_config_regwen.2498717172 |
Short name | T364 |
Test name | |
Test status | |
Simulation time | 20266000 ps |
CPU time | 21.26 seconds |
Started | Sep 11 05:34:05 PM UTC 24 |
Finished | Sep 11 05:34:28 PM UTC 24 |
Peak memory | 273308 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +cdc_instrumentation_enab led=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2498717172 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_config_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspac es/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_config_regwen.2498717172 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_config_regwen/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_connect.3848531848 |
Short name | T23 |
Test name | |
Test status | |
Simulation time | 42028700 ps |
CPU time | 31.21 seconds |
Started | Sep 11 05:33:32 PM UTC 24 |
Finished | Sep 11 05:34:04 PM UTC 24 |
Peak memory | 294608 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3848531848 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_connect.3848531848 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_derr_detect.1651985351 |
Short name | T309 |
Test name | |
Test status | |
Simulation time | 3017011400 ps |
CPU time | 257.76 seconds |
Started | Sep 11 05:31:40 PM UTC 24 |
Finished | Sep 11 05:36:01 PM UTC 24 |
Peak memory | 291492 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=4 +otf_num_rw=50 +otf_num_hr=200 +rerun=5 +otf_wr_pct=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/si m.tcl +ntb_random_seed=1651985351 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_derr_detect_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_derr_detect.1651985351 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_derr_detect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_disable.188233128 |
Short name | T188 |
Test name | |
Test status | |
Simulation time | 30200500 ps |
CPU time | 32.98 seconds |
Started | Sep 11 05:33:04 PM UTC 24 |
Finished | Sep 11 05:33:38 PM UTC 24 |
Peak memory | 285328 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=188233128 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ct rl_disable.188233128 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_erase_suspend.639104573 |
Short name | T65 |
Test name | |
Test status | |
Simulation time | 1513715800 ps |
CPU time | 390.89 seconds |
Started | Sep 11 05:29:36 PM UTC 24 |
Finished | Sep 11 05:36:12 PM UTC 24 |
Peak memory | 275152 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=639104573 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_erase_suspend_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_erase_suspend.639104573 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_erase_suspend/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_error_mp.2517947402 |
Short name | T295 |
Test name | |
Test status | |
Simulation time | 10022073100 ps |
CPU time | 3095.57 seconds |
Started | Sep 11 05:30:13 PM UTC 24 |
Finished | Sep 11 06:22:20 PM UTC 24 |
Peak memory | 273088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +op_readonly_on_info_partition=0 +o p_readonly_on_info1_partition=0 +op_readonly_on_info2_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2517947402 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fl ash_ctrl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/ coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_error_mp.2517947402 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_error_mp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_error_prog_win.1645502543 |
Short name | T196 |
Test name | |
Test status | |
Simulation time | 573837600 ps |
CPU time | 882.09 seconds |
Started | Sep 11 05:30:10 PM UTC 24 |
Finished | Sep 11 05:45:01 PM UTC 24 |
Peak memory | 274908 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1645502543 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/f lash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_error_prog_win.1645502543 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_error_prog_win/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_full_mem_access.2264396883 |
Short name | T153 |
Test name | |
Test status | |
Simulation time | 330799248900 ps |
CPU time | 2724.82 seconds |
Started | Sep 11 05:30:09 PM UTC 24 |
Finished | Sep 11 06:16:06 PM UTC 24 |
Peak memory | 275116 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=500_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2264396883 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_full_mem_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/ scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_full_mem_access.2264396883 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_full_mem_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_host_addr_infection.3741352125 |
Short name | T383 |
Test name | |
Test status | |
Simulation time | 78173100 ps |
CPU time | 35.24 seconds |
Started | Sep 11 05:34:15 PM UTC 24 |
Finished | Sep 11 05:34:51 PM UTC 24 |
Peak memory | 287356 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_hr=100 +en_always_read=1 +cdc_ins trumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=374135212 5 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_addr_infection_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+a ssert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_ho st_addr_infection.3741352125 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_host_addr_infection/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_host_dir_rd.719715071 |
Short name | T221 |
Test name | |
Test status | |
Simulation time | 40831200 ps |
CPU time | 119.37 seconds |
Started | Sep 11 05:29:25 PM UTC 24 |
Finished | Sep 11 05:31:27 PM UTC 24 |
Peak memory | 272900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=719715071 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_host_dir_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2 024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_host_dir_rd.719715071 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_host_dir_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_hw_prog_rma_wipe_err.3308486245 |
Short name | T165 |
Test name | |
Test status | |
Simulation time | 10033816500 ps |
CPU time | 98.61 seconds |
Started | Sep 11 05:34:14 PM UTC 24 |
Finished | Sep 11 05:35:54 PM UTC 24 |
Peak memory | 291536 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=3308486245 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 1.flash_ctrl_hw_prog_rma_wipe_err.3308486245 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_hw_rma.1901227037 |
Short name | T129 |
Test name | |
Test status | |
Simulation time | 127483535400 ps |
CPU time | 1859.76 seconds |
Started | Sep 11 05:29:41 PM UTC 24 |
Finished | Sep 11 06:01:01 PM UTC 24 |
Peak memory | 274728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1901227037 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir / workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_hw_rma.1901227037 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_hw_rma/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_integrity.1391849675 |
Short name | T243 |
Test name | |
Test status | |
Simulation time | 15634836600 ps |
CPU time | 531.14 seconds |
Started | Sep 11 05:31:59 PM UTC 24 |
Finished | Sep 11 05:40:57 PM UTC 24 |
Peak memory | 346844 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=4 +ierr_pct=3 +bypass_alert_ready_to_end_che ck=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=1391849675 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_integr ity.1391849675 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_integrity/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_intr_rd.253234982 |
Short name | T47 |
Test name | |
Test status | |
Simulation time | 1394293500 ps |
CPU time | 144.28 seconds |
Started | Sep 11 05:32:00 PM UTC 24 |
Finished | Sep 11 05:34:27 PM UTC 24 |
Peak memory | 306180 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=253234982 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/rep o/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_intr_rd.253234982 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_intr_wr.3229861888 |
Short name | T38 |
Test name | |
Test status | |
Simulation time | 14929096700 ps |
CPU time | 82.2 seconds |
Started | Sep 11 05:32:12 PM UTC 24 |
Finished | Sep 11 05:33:36 PM UTC 24 |
Peak memory | 271220 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3229861888 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wo rkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_intr_wr.3229861888 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_intr_wr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_intr_wr_slow_flash.906224640 |
Short name | T79 |
Test name | |
Test status | |
Simulation time | 92285455500 ps |
CPU time | 339.72 seconds |
Started | Sep 11 05:32:41 PM UTC 24 |
Finished | Sep 11 05:38:25 PM UTC 24 |
Peak memory | 271296 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +rd_ buf_en_to=500_000 +test_timeout_ns=1_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works paces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=906224640 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 1.flash_ctrl_intr_wr_slow_flash.906224640 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_intr_wr_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_invalid_op.675394630 |
Short name | T87 |
Test name | |
Test status | |
Simulation time | 3034222600 ps |
CPU time | 62.94 seconds |
Started | Sep 11 05:30:14 PM UTC 24 |
Finished | Sep 11 05:31:18 PM UTC 24 |
Peak memory | 270720 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=675394630 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regress ion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_invalid_op.675394630 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_mid_op_rst.1350641572 |
Short name | T64 |
Test name | |
Test status | |
Simulation time | 9528026500 ps |
CPU time | 123.17 seconds |
Started | Sep 11 05:30:18 PM UTC 24 |
Finished | Sep 11 05:32:24 PM UTC 24 |
Peak memory | 270620 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1350641572 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_mid_op_rst_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash _ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_mid_op_rst.1350641572 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_mid_op_rst/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_otp_reset.42847558 |
Short name | T124 |
Test name | |
Test status | |
Simulation time | 72985100 ps |
CPU time | 192.9 seconds |
Started | Sep 11 05:29:53 PM UTC 24 |
Finished | Sep 11 05:33:09 PM UTC 24 |
Peak memory | 274728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=42847558 -assert nopostproc +UVM_TES TNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/ os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_otp_reset.42847558 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_oversize_error.194784413 |
Short name | T55 |
Test name | |
Test status | |
Simulation time | 4224509900 ps |
CPU time | 152.81 seconds |
Started | Sep 11 05:31:44 PM UTC 24 |
Finished | Sep 11 05:34:20 PM UTC 24 |
Peak memory | 291752 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=0 +otf_num_hr=1000 +otf_num_rw=1 00 +otf_wr_pct=4 +otf_rd_pct=4 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/t ools/sim.tcl +ntb_random_seed=194784413 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_oversize_error_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log / dev/null -cm_name 1.flash_ctrl_oversize_error.194784413 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_oversize_error/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_phy_arb.512181205 |
Short name | T222 |
Test name | |
Test status | |
Simulation time | 47469900 ps |
CPU time | 318.06 seconds |
Started | Sep 11 05:29:29 PM UTC 24 |
Finished | Sep 11 05:34:51 PM UTC 24 |
Peak memory | 274888 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=512181205 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_ 09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_phy_arb.512181205 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_prog_reset.23888345 |
Short name | T381 |
Test name | |
Test status | |
Simulation time | 4289270200 ps |
CPU time | 153.28 seconds |
Started | Sep 11 05:32:46 PM UTC 24 |
Finished | Sep 11 05:35:22 PM UTC 24 |
Peak memory | 271160 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=23888345 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_prog_reset.23888345 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_rand_ops.426075251 |
Short name | T88 |
Test name | |
Test status | |
Simulation time | 98014300 ps |
CPU time | 417.52 seconds |
Started | Sep 11 05:29:22 PM UTC 24 |
Finished | Sep 11 05:36:25 PM UTC 24 |
Peak memory | 291336 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=426075251 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_rand_ops.426075251 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_rd_buff_evict.3358616785 |
Short name | T27 |
Test name | |
Test status | |
Simulation time | 771022000 ps |
CPU time | 203.66 seconds |
Started | Sep 11 05:29:26 PM UTC 24 |
Finished | Sep 11 05:32:53 PM UTC 24 |
Peak memory | 273220 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +en_cov=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBO SITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3358616785 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base _test +UVM_TEST_SEQ=flash_ctrl_rd_buff_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_202 4_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_rd_buff_evict.3358616785 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_rd_buff_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_rd_intg.3862298519 |
Short name | T311 |
Test name | |
Test status | |
Simulation time | 111889700 ps |
CPU time | 55.35 seconds |
Started | Sep 11 05:33:37 PM UTC 24 |
Finished | Sep 11 05:34:34 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_hr=100 +en_always_read=1 +cdc_ins trumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=386229851 9 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rd_path_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_rd_intg.3862298519 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_rd_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_read_word_sweep_derr.276813677 |
Short name | T144 |
Test name | |
Test status | |
Simulation time | 153774500 ps |
CPU time | 44.63 seconds |
Started | Sep 11 05:31:24 PM UTC 24 |
Finished | Sep 11 05:32:10 PM UTC 24 |
Peak memory | 275112 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +bypass_alert_ready_to_end_che ck=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=276813677 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash _ctrl_read_word_sweep_derr.276813677 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_read_word_sweep_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_read_word_sweep_serr.2241671616 |
Short name | T378 |
Test name | |
Test status | |
Simulation time | 25297300 ps |
CPU time | 41.31 seconds |
Started | Sep 11 05:30:41 PM UTC 24 |
Finished | Sep 11 05:31:23 PM UTC 24 |
Peak memory | 275112 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2241671616 -assert nopostproc + UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/ repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_read_word_sweep_serr.2241671616 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_read_word_sweep_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_ro.3632556340 |
Short name | T143 |
Test name | |
Test status | |
Simulation time | 511735800 ps |
CPU time | 93.02 seconds |
Started | Sep 11 05:30:24 PM UTC 24 |
Finished | Sep 11 05:31:59 PM UTC 24 |
Peak memory | 303712 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=3632556340 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_ro.3632556340 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_ro_derr.1334771053 |
Short name | T207 |
Test name | |
Test status | |
Simulation time | 3211689200 ps |
CPU time | 141.73 seconds |
Started | Sep 11 05:31:27 PM UTC 24 |
Finished | Sep 11 05:33:52 PM UTC 24 |
Peak memory | 291500 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1334771053 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_ro_derr.1334771053 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_ro_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_ro_serr.1849387167 |
Short name | T107 |
Test name | |
Test status | |
Simulation time | 593772500 ps |
CPU time | 153.87 seconds |
Started | Sep 11 05:30:49 PM UTC 24 |
Finished | Sep 11 05:33:25 PM UTC 24 |
Peak memory | 302000 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl + ntb_random_seed=1849387167 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash _ctrl_ro_serr.1849387167 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_ro_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_rw_derr.3506809425 |
Short name | T265 |
Test name | |
Test status | |
Simulation time | 3380702900 ps |
CPU time | 209.92 seconds |
Started | Sep 11 05:31:29 PM UTC 24 |
Finished | Sep 11 05:35:03 PM UTC 24 |
Peak memory | 295620 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=3506809425 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/ null -cm_name 1.flash_ctrl_rw_derr.3506809425 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_rw_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_rw_evict.3624404945 |
Short name | T35 |
Test name | |
Test status | |
Simulation time | 42408700 ps |
CPU time | 53.03 seconds |
Started | Sep 11 05:32:46 PM UTC 24 |
Finished | Sep 11 05:33:41 PM UTC 24 |
Peak memory | 285624 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3624404945 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_rw_evict.3624404945 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_rw_evict_all_en.2220657228 |
Short name | T36 |
Test name | |
Test status | |
Simulation time | 77589000 ps |
CPU time | 59.3 seconds |
Started | Sep 11 05:32:54 PM UTC 24 |
Finished | Sep 11 05:33:55 PM UTC 24 |
Peak memory | 287708 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=2220657228 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ct rl_rw_evict_all_en.2220657228 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_rw_serr.2208406825 |
Short name | T425 |
Test name | |
Test status | |
Simulation time | 1869295300 ps |
CPU time | 189.6 seconds |
Started | Sep 11 05:31:08 PM UTC 24 |
Finished | Sep 11 05:34:21 PM UTC 24 |
Peak memory | 305832 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_see d=2208406825 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_rw_serr.2208406825 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_rw_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_serr_address.872479251 |
Short name | T147 |
Test name | |
Test status | |
Simulation time | 1113750600 ps |
CPU time | 98.79 seconds |
Started | Sep 11 05:31:22 PM UTC 24 |
Finished | Sep 11 05:33:03 PM UTC 24 |
Peak memory | 275372 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=1 +otf_num_rw=5 +otf_num_hr=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=872 479251 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_serr_address_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ass ert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_serr _address.872479251 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_serr_address/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_serr_counter.1853765983 |
Short name | T146 |
Test name | |
Test status | |
Simulation time | 16919232800 ps |
CPU time | 98.6 seconds |
Started | Sep 11 05:31:19 PM UTC 24 |
Finished | Sep 11 05:33:00 PM UTC 24 |
Peak memory | 285344 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=1 +otf_num_rw=50 +otf_num_hr=5 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=18 53765983 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_serr_counter_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+a ssert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_se rr_counter.1853765983 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_serr_counter/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_smoke.3930697653 |
Short name | T145 |
Test name | |
Test status | |
Simulation time | 29536700 ps |
CPU time | 203.88 seconds |
Started | Sep 11 05:29:18 PM UTC 24 |
Finished | Sep 11 05:32:45 PM UTC 24 |
Peak memory | 291328 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3930697653 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_smoke.3930697653 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_smoke_hw.376686527 |
Short name | T70 |
Test name | |
Test status | |
Simulation time | 26366800 ps |
CPU time | 48.14 seconds |
Started | Sep 11 05:29:19 PM UTC 24 |
Finished | Sep 11 05:30:09 PM UTC 24 |
Peak memory | 270608 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=376686527 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_smoke_hw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_smoke_hw.376686527 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_smoke_hw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_stress_all.613027031 |
Short name | T323 |
Test name | |
Test status | |
Simulation time | 313242500 ps |
CPU time | 1811.69 seconds |
Started | Sep 11 05:33:27 PM UTC 24 |
Finished | Sep 11 06:03:57 PM UTC 24 |
Peak memory | 307664 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_ RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=613027031 -assert nopostproc +UVM_TESTNA ME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os _regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_stress_all.613027031 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_stress_all/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_sw_op.1080876274 |
Short name | T120 |
Test name | |
Test status | |
Simulation time | 255796700 ps |
CPU time | 46.32 seconds |
Started | Sep 11 05:29:24 PM UTC 24 |
Finished | Sep 11 05:30:12 PM UTC 24 |
Peak memory | 270612 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1080876274 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_sw_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_sw_op.1080876274 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_sw_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_wo.2075597657 |
Short name | T384 |
Test name | |
Test status | |
Simulation time | 3960027500 ps |
CPU time | 169.5 seconds |
Started | Sep 11 05:30:18 PM UTC 24 |
Finished | Sep 11 05:33:10 PM UTC 24 |
Peak memory | 275008 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =2075597657 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_wo.2075597657 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/1.flash_ctrl_wr_intg.917430893 |
Short name | T8 |
Test name | |
Test status | |
Simulation time | 277634100 ps |
CPU time | 29.67 seconds |
Started | Sep 11 05:33:39 PM UTC 24 |
Finished | Sep 11 05:34:10 PM UTC 24 |
Peak memory | 275388 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=10 +otf_num_hr=0 +ecc_mode=1 +en_always_pr og=1 +otf_rd_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=917430893 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_wr_path_intg_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_n ame 1.flash_ctrl_wr_intg.917430893 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/1.flash_ctrl_wr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_alert_test.1993706785 |
Short name | T587 |
Test name | |
Test status | |
Simulation time | 21958300 ps |
CPU time | 23.74 seconds |
Started | Sep 11 06:13:35 PM UTC 24 |
Finished | Sep 11 06:14:00 PM UTC 24 |
Peak memory | 275052 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1993706785 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_alert_test.1993706785 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_connect.1601072312 |
Short name | T583 |
Test name | |
Test status | |
Simulation time | 17020700 ps |
CPU time | 21.62 seconds |
Started | Sep 11 06:13:21 PM UTC 24 |
Finished | Sep 11 06:13:44 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1601072312 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_connect.1601072312 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_hw_read_seed_err.455584381 |
Short name | T585 |
Test name | |
Test status | |
Simulation time | 46238400 ps |
CPU time | 23.33 seconds |
Started | Sep 11 06:13:30 PM UTC 24 |
Finished | Sep 11 06:13:55 PM UTC 24 |
Peak memory | 275040 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=455584381 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1 0.flash_ctrl_hw_read_seed_err.455584381 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_hw_rma_reset.634932855 |
Short name | T701 |
Test name | |
Test status | |
Simulation time | 120174472400 ps |
CPU time | 959.65 seconds |
Started | Sep 11 06:11:29 PM UTC 24 |
Finished | Sep 11 06:27:40 PM UTC 24 |
Peak memory | 274728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=634932855 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_ dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_hw_rma_reset.634932855 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_intr_rd_slow_flash.2232361399 |
Short name | T606 |
Test name | |
Test status | |
Simulation time | 189180999300 ps |
CPU time | 276.9 seconds |
Started | Sep 11 06:12:24 PM UTC 24 |
Finished | Sep 11 06:17:05 PM UTC 24 |
Peak memory | 301652 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=2232361399 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 10.flash_ctrl_intr_rd_slow_flash.2232361399 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_invalid_op.2080598392 |
Short name | T580 |
Test name | |
Test status | |
Simulation time | 10442649800 ps |
CPU time | 101.05 seconds |
Started | Sep 11 06:11:37 PM UTC 24 |
Finished | Sep 11 06:13:20 PM UTC 24 |
Peak memory | 273028 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2080598392 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_invalid_op.2080598392 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_lcmgr_intg.2145478137 |
Short name | T586 |
Test name | |
Test status | |
Simulation time | 15467300 ps |
CPU time | 28.83 seconds |
Started | Sep 11 06:13:28 PM UTC 24 |
Finished | Sep 11 06:13:59 PM UTC 24 |
Peak memory | 273084 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2145478137 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.fla sh_ctrl_lcmgr_intg.2145478137 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_mp_regions.2035273779 |
Short name | T588 |
Test name | |
Test status | |
Simulation time | 27179849900 ps |
CPU time | 153.32 seconds |
Started | Sep 11 06:11:32 PM UTC 24 |
Finished | Sep 11 06:14:08 PM UTC 24 |
Peak memory | 274872 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=2035273779 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_mp_regions.2035273779 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_otp_reset.2086696440 |
Short name | T173 |
Test name | |
Test status | |
Simulation time | 38990900 ps |
CPU time | 246.14 seconds |
Started | Sep 11 06:11:31 PM UTC 24 |
Finished | Sep 11 06:15:41 PM UTC 24 |
Peak memory | 270780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2086696440 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_otp_reset.2086696440 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_phy_arb.518493829 |
Short name | T591 |
Test name | |
Test status | |
Simulation time | 39422600 ps |
CPU time | 213.75 seconds |
Started | Sep 11 06:11:22 PM UTC 24 |
Finished | Sep 11 06:15:00 PM UTC 24 |
Peak memory | 274940 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=518493829 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_ 09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_phy_arb.518493829 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_prog_reset.323337893 |
Short name | T578 |
Test name | |
Test status | |
Simulation time | 19766900 ps |
CPU time | 15.79 seconds |
Started | Sep 11 06:12:28 PM UTC 24 |
Finished | Sep 11 06:12:45 PM UTC 24 |
Peak memory | 270892 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=323337893 -ass ert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir / workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_prog_reset.323337893 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_rand_ops.792057995 |
Short name | T626 |
Test name | |
Test status | |
Simulation time | 2919269700 ps |
CPU time | 537.42 seconds |
Started | Sep 11 06:11:20 PM UTC 24 |
Finished | Sep 11 06:20:25 PM UTC 24 |
Peak memory | 291332 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=792057995 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_rand_ops.792057995 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_re_evict.735014827 |
Short name | T237 |
Test name | |
Test status | |
Simulation time | 71669200 ps |
CPU time | 48.15 seconds |
Started | Sep 11 06:12:45 PM UTC 24 |
Finished | Sep 11 06:13:35 PM UTC 24 |
Peak memory | 283252 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=735014827 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_re_evict.735014827 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_ro.4277805966 |
Short name | T589 |
Test name | |
Test status | |
Simulation time | 570111600 ps |
CPU time | 125.76 seconds |
Started | Sep 11 06:12:14 PM UTC 24 |
Finished | Sep 11 06:14:22 PM UTC 24 |
Peak memory | 301688 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=4277805966 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_ro.4277805966 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_rw.332372410 |
Short name | T623 |
Test name | |
Test status | |
Simulation time | 5882214500 ps |
CPU time | 446.35 seconds |
Started | Sep 11 06:12:15 PM UTC 24 |
Finished | Sep 11 06:19:47 PM UTC 24 |
Peak memory | 320180 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=332372410 -a ssert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /worksp aces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_rw.332372410 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_rw_evict.3594167559 |
Short name | T579 |
Test name | |
Test status | |
Simulation time | 75660800 ps |
CPU time | 45.83 seconds |
Started | Sep 11 06:12:31 PM UTC 24 |
Finished | Sep 11 06:13:18 PM UTC 24 |
Peak memory | 287448 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3594167559 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_rw_evict.3594167559 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_rw_evict_all_en.3931081469 |
Short name | T581 |
Test name | |
Test status | |
Simulation time | 66037700 ps |
CPU time | 48.84 seconds |
Started | Sep 11 06:12:37 PM UTC 24 |
Finished | Sep 11 06:13:27 PM UTC 24 |
Peak memory | 285400 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=3931081469 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_c trl_rw_evict_all_en.3931081469 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_smoke.1098451933 |
Short name | T582 |
Test name | |
Test status | |
Simulation time | 58416900 ps |
CPU time | 140.54 seconds |
Started | Sep 11 06:11:18 PM UTC 24 |
Finished | Sep 11 06:13:41 PM UTC 24 |
Peak memory | 287300 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1098451933 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_smoke.1098451933 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/10.flash_ctrl_wo.1000141594 |
Short name | T595 |
Test name | |
Test status | |
Simulation time | 2782688100 ps |
CPU time | 203.52 seconds |
Started | Sep 11 06:12:01 PM UTC 24 |
Finished | Sep 11 06:15:28 PM UTC 24 |
Peak memory | 274996 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =1000141594 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_wo.1000141594 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/10.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_alert_test.1957990725 |
Short name | T602 |
Test name | |
Test status | |
Simulation time | 49422500 ps |
CPU time | 23.55 seconds |
Started | Sep 11 06:15:59 PM UTC 24 |
Finished | Sep 11 06:16:24 PM UTC 24 |
Peak memory | 268928 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1957990725 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_alert_test.1957990725 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_connect.4234196620 |
Short name | T96 |
Test name | |
Test status | |
Simulation time | 26653800 ps |
CPU time | 23.1 seconds |
Started | Sep 11 06:15:36 PM UTC 24 |
Finished | Sep 11 06:16:00 PM UTC 24 |
Peak memory | 294608 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4234196620 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_connect.4234196620 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_disable.2037065865 |
Short name | T601 |
Test name | |
Test status | |
Simulation time | 43517800 ps |
CPU time | 39.18 seconds |
Started | Sep 11 06:15:29 PM UTC 24 |
Finished | Sep 11 06:16:09 PM UTC 24 |
Peak memory | 285356 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2037065865 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ ctrl_disable.2037065865 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_hw_prog_rma_wipe_err.975677128 |
Short name | T611 |
Test name | |
Test status | |
Simulation time | 10012236700 ps |
CPU time | 160.08 seconds |
Started | Sep 11 06:15:47 PM UTC 24 |
Finished | Sep 11 06:18:30 PM UTC 24 |
Peak memory | 393928 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=975677128 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_hw_prog_rma_wipe_err.975677128 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_hw_read_seed_err.2527012102 |
Short name | T600 |
Test name | |
Test status | |
Simulation time | 27187400 ps |
CPU time | 23.28 seconds |
Started | Sep 11 06:15:44 PM UTC 24 |
Finished | Sep 11 06:16:09 PM UTC 24 |
Peak memory | 268972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2527012102 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_hw_read_seed_err.2527012102 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_hw_rma_reset.1908137784 |
Short name | T699 |
Test name | |
Test status | |
Simulation time | 40127849000 ps |
CPU time | 800.62 seconds |
Started | Sep 11 06:13:56 PM UTC 24 |
Finished | Sep 11 06:27:26 PM UTC 24 |
Peak memory | 274724 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1908137784 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_hw_rma_res et.1908137784 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_hw_sec_otp.3182808402 |
Short name | T590 |
Test name | |
Test status | |
Simulation time | 3827401900 ps |
CPU time | 49.18 seconds |
Started | Sep 11 06:13:53 PM UTC 24 |
Finished | Sep 11 06:14:44 PM UTC 24 |
Peak memory | 270936 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3182808402 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_hw_sec_otp.3182808402 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_intr_rd.3581435534 |
Short name | T618 |
Test name | |
Test status | |
Simulation time | 4726590900 ps |
CPU time | 256.43 seconds |
Started | Sep 11 06:14:44 PM UTC 24 |
Finished | Sep 11 06:19:05 PM UTC 24 |
Peak memory | 293764 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3581435534 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_intr_rd.3581435534 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_intr_rd_slow_flash.1859884880 |
Short name | T630 |
Test name | |
Test status | |
Simulation time | 49439339900 ps |
CPU time | 362.26 seconds |
Started | Sep 11 06:14:44 PM UTC 24 |
Finished | Sep 11 06:20:52 PM UTC 24 |
Peak memory | 301688 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=1859884880 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 11.flash_ctrl_intr_rd_slow_flash.1859884880 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_invalid_op.1019677352 |
Short name | T597 |
Test name | |
Test status | |
Simulation time | 8491846300 ps |
CPU time | 102.28 seconds |
Started | Sep 11 06:14:01 PM UTC 24 |
Finished | Sep 11 06:15:46 PM UTC 24 |
Peak memory | 275068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1019677352 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_invalid_op.1019677352 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_lcmgr_intg.2876530322 |
Short name | T599 |
Test name | |
Test status | |
Simulation time | 20572400 ps |
CPU time | 25.02 seconds |
Started | Sep 11 06:15:41 PM UTC 24 |
Finished | Sep 11 06:16:07 PM UTC 24 |
Peak memory | 273080 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2876530322 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.fla sh_ctrl_lcmgr_intg.2876530322 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_mp_regions.337118741 |
Short name | T140 |
Test name | |
Test status | |
Simulation time | 11109078500 ps |
CPU time | 319.53 seconds |
Started | Sep 11 06:13:59 PM UTC 24 |
Finished | Sep 11 06:19:23 PM UTC 24 |
Peak memory | 283064 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=337118741 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log / dev/null -cm_name 11.flash_ctrl_mp_regions.337118741 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_phy_arb.2447806451 |
Short name | T632 |
Test name | |
Test status | |
Simulation time | 1378873100 ps |
CPU time | 419.93 seconds |
Started | Sep 11 06:13:51 PM UTC 24 |
Finished | Sep 11 06:20:56 PM UTC 24 |
Peak memory | 274940 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2447806451 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_phy_arb.2447806451 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_prog_reset.625862565 |
Short name | T593 |
Test name | |
Test status | |
Simulation time | 30840900 ps |
CPU time | 15.11 seconds |
Started | Sep 11 06:15:00 PM UTC 24 |
Finished | Sep 11 06:15:16 PM UTC 24 |
Peak memory | 275256 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=625862565 -ass ert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir / workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_prog_reset.625862565 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_rand_ops.1777410493 |
Short name | T643 |
Test name | |
Test status | |
Simulation time | 68564500 ps |
CPU time | 476.78 seconds |
Started | Sep 11 06:13:45 PM UTC 24 |
Finished | Sep 11 06:21:47 PM UTC 24 |
Peak memory | 291332 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1777410493 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_rand_ops.1777410493 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_re_evict.1479079936 |
Short name | T238 |
Test name | |
Test status | |
Simulation time | 93658000 ps |
CPU time | 39.89 seconds |
Started | Sep 11 06:15:24 PM UTC 24 |
Finished | Sep 11 06:16:05 PM UTC 24 |
Peak memory | 283352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1479079936 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_re_evict.1479079936 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_ro.2821719925 |
Short name | T604 |
Test name | |
Test status | |
Simulation time | 2381263300 ps |
CPU time | 132.16 seconds |
Started | Sep 11 06:14:23 PM UTC 24 |
Finished | Sep 11 06:16:38 PM UTC 24 |
Peak memory | 291480 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=2821719925 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_ro.2821719925 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_rw.2482949316 |
Short name | T646 |
Test name | |
Test status | |
Simulation time | 3905352900 ps |
CPU time | 431.54 seconds |
Started | Sep 11 06:14:41 PM UTC 24 |
Finished | Sep 11 06:21:58 PM UTC 24 |
Peak memory | 324288 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2482949316 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_rw.2482949316 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_rw_evict.3686659724 |
Short name | T418 |
Test name | |
Test status | |
Simulation time | 73482200 ps |
CPU time | 38.65 seconds |
Started | Sep 11 06:15:03 PM UTC 24 |
Finished | Sep 11 06:15:44 PM UTC 24 |
Peak memory | 287608 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3686659724 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_rw_evict.3686659724 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_rw_evict_all_en.910260684 |
Short name | T598 |
Test name | |
Test status | |
Simulation time | 69981900 ps |
CPU time | 40.14 seconds |
Started | Sep 11 06:15:17 PM UTC 24 |
Finished | Sep 11 06:15:59 PM UTC 24 |
Peak memory | 287668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=910260684 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ct rl_rw_evict_all_en.910260684 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_sec_info_access.3968256068 |
Short name | T399 |
Test name | |
Test status | |
Simulation time | 1568320100 ps |
CPU time | 100.8 seconds |
Started | Sep 11 06:15:31 PM UTC 24 |
Finished | Sep 11 06:17:14 PM UTC 24 |
Peak memory | 275028 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3968256068 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_sec_info_access.3968256068 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_smoke.2714785655 |
Short name | T617 |
Test name | |
Test status | |
Simulation time | 48927600 ps |
CPU time | 317.78 seconds |
Started | Sep 11 06:13:43 PM UTC 24 |
Finished | Sep 11 06:19:05 PM UTC 24 |
Peak memory | 289284 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2714785655 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_smoke.2714785655 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/11.flash_ctrl_wo.1691937531 |
Short name | T603 |
Test name | |
Test status | |
Simulation time | 1536151700 ps |
CPU time | 138.28 seconds |
Started | Sep 11 06:14:09 PM UTC 24 |
Finished | Sep 11 06:16:30 PM UTC 24 |
Peak memory | 275004 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =1691937531 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_wo.1691937531 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/11.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_alert_test.1381795055 |
Short name | T619 |
Test name | |
Test status | |
Simulation time | 82841500 ps |
CPU time | 20.8 seconds |
Started | Sep 11 06:18:46 PM UTC 24 |
Finished | Sep 11 06:19:08 PM UTC 24 |
Peak memory | 275052 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1381795055 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_alert_test.1381795055 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_connect.1592241232 |
Short name | T615 |
Test name | |
Test status | |
Simulation time | 26231200 ps |
CPU time | 22.09 seconds |
Started | Sep 11 06:18:31 PM UTC 24 |
Finished | Sep 11 06:18:54 PM UTC 24 |
Peak memory | 294604 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1592241232 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_connect.1592241232 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_disable.438336536 |
Short name | T388 |
Test name | |
Test status | |
Simulation time | 43472500 ps |
CPU time | 33.79 seconds |
Started | Sep 11 06:18:10 PM UTC 24 |
Finished | Sep 11 06:18:45 PM UTC 24 |
Peak memory | 285552 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=438336536 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_c trl_disable.438336536 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_hw_prog_rma_wipe_err.2191799337 |
Short name | T638 |
Test name | |
Test status | |
Simulation time | 10012776200 ps |
CPU time | 155.59 seconds |
Started | Sep 11 06:18:39 PM UTC 24 |
Finished | Sep 11 06:21:17 PM UTC 24 |
Peak memory | 330448 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=2191799337 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 12.flash_ctrl_hw_prog_rma_wipe_err.2191799337 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_hw_read_seed_err.1353365127 |
Short name | T614 |
Test name | |
Test status | |
Simulation time | 49017100 ps |
CPU time | 15.3 seconds |
Started | Sep 11 06:18:32 PM UTC 24 |
Finished | Sep 11 06:18:48 PM UTC 24 |
Peak memory | 275180 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1353365127 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_hw_read_seed_err.1353365127 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_hw_rma_reset.4246003692 |
Short name | T729 |
Test name | |
Test status | |
Simulation time | 50131964300 ps |
CPU time | 806.17 seconds |
Started | Sep 11 06:16:13 PM UTC 24 |
Finished | Sep 11 06:29:48 PM UTC 24 |
Peak memory | 274728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4246003692 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_hw_rma_res et.4246003692 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_hw_sec_otp.2186733991 |
Short name | T610 |
Test name | |
Test status | |
Simulation time | 9905579100 ps |
CPU time | 123.8 seconds |
Started | Sep 11 06:16:13 PM UTC 24 |
Finished | Sep 11 06:18:19 PM UTC 24 |
Peak memory | 275088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2186733991 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_hw_sec_otp.2186733991 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_intr_rd.1862843234 |
Short name | T347 |
Test name | |
Test status | |
Simulation time | 2298283200 ps |
CPU time | 172.08 seconds |
Started | Sep 11 06:17:02 PM UTC 24 |
Finished | Sep 11 06:19:57 PM UTC 24 |
Peak memory | 306092 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1862843234 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_intr_rd.1862843234 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_intr_rd_slow_flash.991859557 |
Short name | T642 |
Test name | |
Test status | |
Simulation time | 17038099500 ps |
CPU time | 271.98 seconds |
Started | Sep 11 06:17:06 PM UTC 24 |
Finished | Sep 11 06:21:42 PM UTC 24 |
Peak memory | 301664 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=991859557 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_ name 12.flash_ctrl_intr_rd_slow_flash.991859557 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_invalid_op.767145231 |
Short name | T609 |
Test name | |
Test status | |
Simulation time | 7115874700 ps |
CPU time | 88.05 seconds |
Started | Sep 11 06:16:30 PM UTC 24 |
Finished | Sep 11 06:18:01 PM UTC 24 |
Peak memory | 274872 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=767145231 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regress ion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_invalid_op.767145231 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_lcmgr_intg.46679443 |
Short name | T616 |
Test name | |
Test status | |
Simulation time | 15046800 ps |
CPU time | 24.05 seconds |
Started | Sep 11 06:18:31 PM UTC 24 |
Finished | Sep 11 06:18:56 PM UTC 24 |
Peak memory | 275140 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=46679443 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash _ctrl_lcmgr_intg.46679443 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_mp_regions.2502510050 |
Short name | T142 |
Test name | |
Test status | |
Simulation time | 24805762300 ps |
CPU time | 555 seconds |
Started | Sep 11 06:16:25 PM UTC 24 |
Finished | Sep 11 06:25:48 PM UTC 24 |
Peak memory | 283340 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=2502510050 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_mp_regions.2502510050 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_phy_arb.887475027 |
Short name | T684 |
Test name | |
Test status | |
Simulation time | 7144924500 ps |
CPU time | 580.14 seconds |
Started | Sep 11 06:16:12 PM UTC 24 |
Finished | Sep 11 06:25:59 PM UTC 24 |
Peak memory | 274892 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=887475027 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_ 09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_phy_arb.887475027 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_prog_reset.424002368 |
Short name | T607 |
Test name | |
Test status | |
Simulation time | 65582000 ps |
CPU time | 28.34 seconds |
Started | Sep 11 06:17:15 PM UTC 24 |
Finished | Sep 11 06:17:44 PM UTC 24 |
Peak memory | 271228 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=424002368 -ass ert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir / workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_prog_reset.424002368 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_rand_ops.3903838423 |
Short name | T715 |
Test name | |
Test status | |
Simulation time | 1077310600 ps |
CPU time | 738.37 seconds |
Started | Sep 11 06:16:06 PM UTC 24 |
Finished | Sep 11 06:28:32 PM UTC 24 |
Peak memory | 293380 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3903838423 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_rand_ops.3903838423 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_re_evict.3918513813 |
Short name | T620 |
Test name | |
Test status | |
Simulation time | 66891700 ps |
CPU time | 66.58 seconds |
Started | Sep 11 06:18:01 PM UTC 24 |
Finished | Sep 11 06:19:10 PM UTC 24 |
Peak memory | 289464 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3918513813 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_re_evict.3918513813 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_ro.4250238301 |
Short name | T613 |
Test name | |
Test status | |
Simulation time | 6206684300 ps |
CPU time | 103.17 seconds |
Started | Sep 11 06:16:53 PM UTC 24 |
Finished | Sep 11 06:18:38 PM UTC 24 |
Peak memory | 291796 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=4250238301 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_ro.4250238301 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_rw.3500289526 |
Short name | T683 |
Test name | |
Test status | |
Simulation time | 16002509600 ps |
CPU time | 511.9 seconds |
Started | Sep 11 06:17:01 PM UTC 24 |
Finished | Sep 11 06:25:39 PM UTC 24 |
Peak memory | 324216 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3500289526 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_rw.3500289526 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_rw_evict_all_en.877285895 |
Short name | T612 |
Test name | |
Test status | |
Simulation time | 30681700 ps |
CPU time | 41.05 seconds |
Started | Sep 11 06:17:47 PM UTC 24 |
Finished | Sep 11 06:18:30 PM UTC 24 |
Peak memory | 285684 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=877285895 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ct rl_rw_evict_all_en.877285895 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/12.flash_ctrl_smoke.1235768614 |
Short name | T608 |
Test name | |
Test status | |
Simulation time | 71751000 ps |
CPU time | 102.46 seconds |
Started | Sep 11 06:16:02 PM UTC 24 |
Finished | Sep 11 06:17:46 PM UTC 24 |
Peak memory | 276996 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1235768614 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_smoke.1235768614 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/12.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_alert_test.1696495704 |
Short name | T641 |
Test name | |
Test status | |
Simulation time | 72975300 ps |
CPU time | 28.92 seconds |
Started | Sep 11 06:20:57 PM UTC 24 |
Finished | Sep 11 06:21:28 PM UTC 24 |
Peak memory | 268908 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1696495704 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_alert_test.1696495704 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_connect.3495318539 |
Short name | T635 |
Test name | |
Test status | |
Simulation time | 29196600 ps |
CPU time | 23.18 seconds |
Started | Sep 11 06:20:48 PM UTC 24 |
Finished | Sep 11 06:21:12 PM UTC 24 |
Peak memory | 294604 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3495318539 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_connect.3495318539 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_hw_prog_rma_wipe_err.754553300 |
Short name | T666 |
Test name | |
Test status | |
Simulation time | 10012805300 ps |
CPU time | 170.93 seconds |
Started | Sep 11 06:20:56 PM UTC 24 |
Finished | Sep 11 06:23:50 PM UTC 24 |
Peak memory | 381672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=754553300 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_hw_prog_rma_wipe_err.754553300 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_hw_read_seed_err.1640109340 |
Short name | T636 |
Test name | |
Test status | |
Simulation time | 26368400 ps |
CPU time | 18.29 seconds |
Started | Sep 11 06:20:53 PM UTC 24 |
Finished | Sep 11 06:21:12 PM UTC 24 |
Peak memory | 271000 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1640109340 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_hw_read_seed_err.1640109340 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_hw_rma_reset.472511079 |
Short name | T793 |
Test name | |
Test status | |
Simulation time | 80145858000 ps |
CPU time | 906.12 seconds |
Started | Sep 11 06:19:06 PM UTC 24 |
Finished | Sep 11 06:34:23 PM UTC 24 |
Peak memory | 274996 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=472511079 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_ dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_hw_rma_reset.472511079 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_hw_sec_otp.708782935 |
Short name | T624 |
Test name | |
Test status | |
Simulation time | 2750290600 ps |
CPU time | 60.34 seconds |
Started | Sep 11 06:19:06 PM UTC 24 |
Finished | Sep 11 06:20:08 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=708782935 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_hw_sec_otp.708782935 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_intr_rd.3574455757 |
Short name | T342 |
Test name | |
Test status | |
Simulation time | 1198808700 ps |
CPU time | 146.98 seconds |
Started | Sep 11 06:19:49 PM UTC 24 |
Finished | Sep 11 06:22:18 PM UTC 24 |
Peak memory | 303784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3574455757 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_intr_rd.3574455757 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_intr_rd_slow_flash.138481901 |
Short name | T675 |
Test name | |
Test status | |
Simulation time | 25712984900 ps |
CPU time | 298.71 seconds |
Started | Sep 11 06:19:52 PM UTC 24 |
Finished | Sep 11 06:24:55 PM UTC 24 |
Peak memory | 303716 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=138481901 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_ name 13.flash_ctrl_intr_rd_slow_flash.138481901 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_invalid_op.4256299380 |
Short name | T628 |
Test name | |
Test status | |
Simulation time | 1567967500 ps |
CPU time | 80.01 seconds |
Started | Sep 11 06:19:24 PM UTC 24 |
Finished | Sep 11 06:20:47 PM UTC 24 |
Peak memory | 274744 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4256299380 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_invalid_op.4256299380 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_lcmgr_intg.4200741865 |
Short name | T637 |
Test name | |
Test status | |
Simulation time | 27883300 ps |
CPU time | 21.41 seconds |
Started | Sep 11 06:20:52 PM UTC 24 |
Finished | Sep 11 06:21:15 PM UTC 24 |
Peak memory | 271032 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4200741865 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.fla sh_ctrl_lcmgr_intg.4200741865 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_mp_regions.798594827 |
Short name | T155 |
Test name | |
Test status | |
Simulation time | 37393643700 ps |
CPU time | 330.27 seconds |
Started | Sep 11 06:19:11 PM UTC 24 |
Finished | Sep 11 06:24:46 PM UTC 24 |
Peak memory | 283060 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=798594827 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log / dev/null -cm_name 13.flash_ctrl_mp_regions.798594827 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_otp_reset.2500467248 |
Short name | T649 |
Test name | |
Test status | |
Simulation time | 67884100 ps |
CPU time | 185.12 seconds |
Started | Sep 11 06:19:09 PM UTC 24 |
Finished | Sep 11 06:22:17 PM UTC 24 |
Peak memory | 274868 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2500467248 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_otp_reset.2500467248 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_phy_arb.695495533 |
Short name | T627 |
Test name | |
Test status | |
Simulation time | 40833700 ps |
CPU time | 92.66 seconds |
Started | Sep 11 06:18:57 PM UTC 24 |
Finished | Sep 11 06:20:32 PM UTC 24 |
Peak memory | 274892 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=695495533 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_ 09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_phy_arb.695495533 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_prog_reset.3001677411 |
Short name | T664 |
Test name | |
Test status | |
Simulation time | 4804615600 ps |
CPU time | 216.07 seconds |
Started | Sep 11 06:19:58 PM UTC 24 |
Finished | Sep 11 06:23:37 PM UTC 24 |
Peak memory | 270896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3001677411 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_prog_reset.3001677411 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_rand_ops.540205874 |
Short name | T773 |
Test name | |
Test status | |
Simulation time | 3004330400 ps |
CPU time | 838.45 seconds |
Started | Sep 11 06:18:55 PM UTC 24 |
Finished | Sep 11 06:33:04 PM UTC 24 |
Peak memory | 291588 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=540205874 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_rand_ops.540205874 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_re_evict.2992404161 |
Short name | T640 |
Test name | |
Test status | |
Simulation time | 217756700 ps |
CPU time | 63.06 seconds |
Started | Sep 11 06:20:17 PM UTC 24 |
Finished | Sep 11 06:21:22 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2992404161 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_re_evict.2992404161 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_ro.4106731732 |
Short name | T639 |
Test name | |
Test status | |
Simulation time | 1973909000 ps |
CPU time | 102.01 seconds |
Started | Sep 11 06:19:33 PM UTC 24 |
Finished | Sep 11 06:21:18 PM UTC 24 |
Peak memory | 291496 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=4106731732 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_ro.4106731732 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_rw.4216335087 |
Short name | T702 |
Test name | |
Test status | |
Simulation time | 5076230900 ps |
CPU time | 475.54 seconds |
Started | Sep 11 06:19:40 PM UTC 24 |
Finished | Sep 11 06:27:42 PM UTC 24 |
Peak memory | 330776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4216335087 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_rw.4216335087 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_rw_evict.826701138 |
Short name | T629 |
Test name | |
Test status | |
Simulation time | 28662500 ps |
CPU time | 48.51 seconds |
Started | Sep 11 06:20:01 PM UTC 24 |
Finished | Sep 11 06:20:51 PM UTC 24 |
Peak memory | 287452 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=826701138 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_rw_evict.826701138 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_rw_evict_all_en.3783372878 |
Short name | T633 |
Test name | |
Test status | |
Simulation time | 147536200 ps |
CPU time | 47.78 seconds |
Started | Sep 11 06:20:08 PM UTC 24 |
Finished | Sep 11 06:20:57 PM UTC 24 |
Peak memory | 281528 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=3783372878 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_c trl_rw_evict_all_en.3783372878 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_sec_info_access.126330696 |
Short name | T644 |
Test name | |
Test status | |
Simulation time | 3525435300 ps |
CPU time | 76.53 seconds |
Started | Sep 11 06:20:32 PM UTC 24 |
Finished | Sep 11 06:21:51 PM UTC 24 |
Peak memory | 275096 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=126330696 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/ flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_sec_info_access.126330696 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_smoke.2545143727 |
Short name | T645 |
Test name | |
Test status | |
Simulation time | 118079200 ps |
CPU time | 182.77 seconds |
Started | Sep 11 06:18:49 PM UTC 24 |
Finished | Sep 11 06:21:55 PM UTC 24 |
Peak memory | 287232 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2545143727 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_smoke.2545143727 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/13.flash_ctrl_wo.3135356176 |
Short name | T659 |
Test name | |
Test status | |
Simulation time | 5216386400 ps |
CPU time | 200.9 seconds |
Started | Sep 11 06:19:30 PM UTC 24 |
Finished | Sep 11 06:22:55 PM UTC 24 |
Peak memory | 270924 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =3135356176 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_wo.3135356176 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/13.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_alert_test.2605795880 |
Short name | T660 |
Test name | |
Test status | |
Simulation time | 18678600 ps |
CPU time | 17.75 seconds |
Started | Sep 11 06:22:39 PM UTC 24 |
Finished | Sep 11 06:22:58 PM UTC 24 |
Peak memory | 268992 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2605795880 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_alert_test.2605795880 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_connect.4274487650 |
Short name | T655 |
Test name | |
Test status | |
Simulation time | 40723800 ps |
CPU time | 23.16 seconds |
Started | Sep 11 06:22:19 PM UTC 24 |
Finished | Sep 11 06:22:44 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4274487650 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_connect.4274487650 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_disable.776717392 |
Short name | T653 |
Test name | |
Test status | |
Simulation time | 11085300 ps |
CPU time | 24.38 seconds |
Started | Sep 11 06:22:16 PM UTC 24 |
Finished | Sep 11 06:22:42 PM UTC 24 |
Peak memory | 285356 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=776717392 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_c trl_disable.776717392 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_hw_prog_rma_wipe_err.1129191463 |
Short name | T290 |
Test name | |
Test status | |
Simulation time | 10018120800 ps |
CPU time | 219.9 seconds |
Started | Sep 11 06:22:36 PM UTC 24 |
Finished | Sep 11 06:26:19 PM UTC 24 |
Peak memory | 303736 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=1129191463 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 14.flash_ctrl_hw_prog_rma_wipe_err.1129191463 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_hw_read_seed_err.3832161537 |
Short name | T656 |
Test name | |
Test status | |
Simulation time | 48779900 ps |
CPU time | 22.67 seconds |
Started | Sep 11 06:22:22 PM UTC 24 |
Finished | Sep 11 06:22:47 PM UTC 24 |
Peak memory | 275540 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3832161537 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_hw_read_seed_err.3832161537 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_hw_rma_reset.1272842813 |
Short name | T817 |
Test name | |
Test status | |
Simulation time | 80148371200 ps |
CPU time | 853.1 seconds |
Started | Sep 11 06:21:13 PM UTC 24 |
Finished | Sep 11 06:35:36 PM UTC 24 |
Peak memory | 274732 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1272842813 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_hw_rma_res et.1272842813 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_hw_sec_otp.2238730238 |
Short name | T648 |
Test name | |
Test status | |
Simulation time | 8469898800 ps |
CPU time | 68.4 seconds |
Started | Sep 11 06:21:05 PM UTC 24 |
Finished | Sep 11 06:22:15 PM UTC 24 |
Peak memory | 272716 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2238730238 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_hw_sec_otp.2238730238 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_intr_rd_slow_flash.4190877422 |
Short name | T678 |
Test name | |
Test status | |
Simulation time | 8787602300 ps |
CPU time | 195.55 seconds |
Started | Sep 11 06:21:48 PM UTC 24 |
Finished | Sep 11 06:25:07 PM UTC 24 |
Peak memory | 301652 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=4190877422 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 14.flash_ctrl_intr_rd_slow_flash.4190877422 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_invalid_op.1609040424 |
Short name | T654 |
Test name | |
Test status | |
Simulation time | 891529500 ps |
CPU time | 83.42 seconds |
Started | Sep 11 06:21:18 PM UTC 24 |
Finished | Sep 11 06:22:43 PM UTC 24 |
Peak memory | 272960 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1609040424 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_invalid_op.1609040424 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_lcmgr_intg.3959257889 |
Short name | T658 |
Test name | |
Test status | |
Simulation time | 15614800 ps |
CPU time | 27.69 seconds |
Started | Sep 11 06:22:21 PM UTC 24 |
Finished | Sep 11 06:22:50 PM UTC 24 |
Peak memory | 275388 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3959257889 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.fla sh_ctrl_lcmgr_intg.3959257889 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_mp_regions.4255223733 |
Short name | T761 |
Test name | |
Test status | |
Simulation time | 9487038200 ps |
CPU time | 654.99 seconds |
Started | Sep 11 06:21:16 PM UTC 24 |
Finished | Sep 11 06:32:19 PM UTC 24 |
Peak memory | 283344 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=4255223733 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_mp_regions.4255223733 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_otp_reset.537266077 |
Short name | T185 |
Test name | |
Test status | |
Simulation time | 74661900 ps |
CPU time | 158.07 seconds |
Started | Sep 11 06:21:13 PM UTC 24 |
Finished | Sep 11 06:23:54 PM UTC 24 |
Peak memory | 275136 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=537266077 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_otp_reset.537266077 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_phy_arb.908395515 |
Short name | T657 |
Test name | |
Test status | |
Simulation time | 27357400 ps |
CPU time | 102.81 seconds |
Started | Sep 11 06:21:05 PM UTC 24 |
Finished | Sep 11 06:22:49 PM UTC 24 |
Peak memory | 274944 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=908395515 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_ 09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_phy_arb.908395515 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_prog_reset.1622832123 |
Short name | T650 |
Test name | |
Test status | |
Simulation time | 64540300 ps |
CPU time | 28.65 seconds |
Started | Sep 11 06:21:52 PM UTC 24 |
Finished | Sep 11 06:22:22 PM UTC 24 |
Peak memory | 270856 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1622832123 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_prog_reset.1622832123 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_rand_ops.1137375772 |
Short name | T647 |
Test name | |
Test status | |
Simulation time | 26763400 ps |
CPU time | 67.82 seconds |
Started | Sep 11 06:21:04 PM UTC 24 |
Finished | Sep 11 06:22:14 PM UTC 24 |
Peak memory | 274948 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1137375772 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_rand_ops.1137375772 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_re_evict.2553043953 |
Short name | T663 |
Test name | |
Test status | |
Simulation time | 61121700 ps |
CPU time | 63.78 seconds |
Started | Sep 11 06:22:15 PM UTC 24 |
Finished | Sep 11 06:23:20 PM UTC 24 |
Peak memory | 287448 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2553043953 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_re_evict.2553043953 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_ro.1252792676 |
Short name | T661 |
Test name | |
Test status | |
Simulation time | 536815900 ps |
CPU time | 102.9 seconds |
Started | Sep 11 06:21:23 PM UTC 24 |
Finished | Sep 11 06:23:08 PM UTC 24 |
Peak memory | 307880 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=1252792676 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_ro.1252792676 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_rw.3580085684 |
Short name | T724 |
Test name | |
Test status | |
Simulation time | 3417515700 ps |
CPU time | 464.61 seconds |
Started | Sep 11 06:21:28 PM UTC 24 |
Finished | Sep 11 06:29:19 PM UTC 24 |
Peak memory | 320212 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3580085684 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_rw.3580085684 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_rw_evict.196935422 |
Short name | T652 |
Test name | |
Test status | |
Simulation time | 253166700 ps |
CPU time | 43.22 seconds |
Started | Sep 11 06:21:56 PM UTC 24 |
Finished | Sep 11 06:22:40 PM UTC 24 |
Peak memory | 287448 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=196935422 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_rw_evict.196935422 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_sec_info_access.3597822040 |
Short name | T400 |
Test name | |
Test status | |
Simulation time | 2129202500 ps |
CPU time | 95.54 seconds |
Started | Sep 11 06:22:18 PM UTC 24 |
Finished | Sep 11 06:23:56 PM UTC 24 |
Peak memory | 275028 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3597822040 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_sec_info_access.3597822040 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_smoke.3259850914 |
Short name | T662 |
Test name | |
Test status | |
Simulation time | 34663500 ps |
CPU time | 138.23 seconds |
Started | Sep 11 06:20:58 PM UTC 24 |
Finished | Sep 11 06:23:19 PM UTC 24 |
Peak memory | 287236 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3259850914 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_smoke.3259850914 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/14.flash_ctrl_wo.326702842 |
Short name | T672 |
Test name | |
Test status | |
Simulation time | 2411532800 ps |
CPU time | 208.58 seconds |
Started | Sep 11 06:21:19 PM UTC 24 |
Finished | Sep 11 06:24:51 PM UTC 24 |
Peak memory | 271164 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =326702842 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_wo.326702842 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/14.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_alert_test.3112869263 |
Short name | T677 |
Test name | |
Test status | |
Simulation time | 26538200 ps |
CPU time | 17.75 seconds |
Started | Sep 11 06:24:47 PM UTC 24 |
Finished | Sep 11 06:25:06 PM UTC 24 |
Peak memory | 268900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3112869263 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_alert_test.3112869263 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_connect.1173334276 |
Short name | T332 |
Test name | |
Test status | |
Simulation time | 85715100 ps |
CPU time | 17 seconds |
Started | Sep 11 06:24:21 PM UTC 24 |
Finished | Sep 11 06:24:39 PM UTC 24 |
Peak memory | 294608 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1173334276 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_connect.1173334276 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_hw_prog_rma_wipe_err.144475422 |
Short name | T700 |
Test name | |
Test status | |
Simulation time | 10012725400 ps |
CPU time | 164.4 seconds |
Started | Sep 11 06:24:41 PM UTC 24 |
Finished | Sep 11 06:27:28 PM UTC 24 |
Peak memory | 381668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=144475422 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_hw_prog_rma_wipe_err.144475422 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_hw_read_seed_err.3563368803 |
Short name | T671 |
Test name | |
Test status | |
Simulation time | 47693700 ps |
CPU time | 20.82 seconds |
Started | Sep 11 06:24:26 PM UTC 24 |
Finished | Sep 11 06:24:48 PM UTC 24 |
Peak memory | 269076 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3563368803 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_hw_read_seed_err.3563368803 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_hw_rma_reset.3506167354 |
Short name | T201 |
Test name | |
Test status | |
Simulation time | 160189055600 ps |
CPU time | 945.94 seconds |
Started | Sep 11 06:22:47 PM UTC 24 |
Finished | Sep 11 06:38:45 PM UTC 24 |
Peak memory | 272752 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3506167354 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_hw_rma_res et.3506167354 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_hw_sec_otp.2551800935 |
Short name | T665 |
Test name | |
Test status | |
Simulation time | 1363797900 ps |
CPU time | 57.96 seconds |
Started | Sep 11 06:22:44 PM UTC 24 |
Finished | Sep 11 06:23:44 PM UTC 24 |
Peak memory | 274972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2551800935 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_hw_sec_otp.2551800935 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_intr_rd.2238351498 |
Short name | T685 |
Test name | |
Test status | |
Simulation time | 1345229100 ps |
CPU time | 159.83 seconds |
Started | Sep 11 06:23:20 PM UTC 24 |
Finished | Sep 11 06:26:03 PM UTC 24 |
Peak memory | 305824 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2238351498 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_intr_rd.2238351498 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_intr_rd_slow_flash.4068127625 |
Short name | T718 |
Test name | |
Test status | |
Simulation time | 14308145600 ps |
CPU time | 317.56 seconds |
Started | Sep 11 06:23:21 PM UTC 24 |
Finished | Sep 11 06:28:43 PM UTC 24 |
Peak memory | 301660 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=4068127625 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 15.flash_ctrl_intr_rd_slow_flash.4068127625 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_invalid_op.652192007 |
Short name | T668 |
Test name | |
Test status | |
Simulation time | 4096422900 ps |
CPU time | 83.09 seconds |
Started | Sep 11 06:22:56 PM UTC 24 |
Finished | Sep 11 06:24:21 PM UTC 24 |
Peak memory | 274748 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=652192007 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regress ion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_invalid_op.652192007 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_lcmgr_intg.2405048623 |
Short name | T674 |
Test name | |
Test status | |
Simulation time | 34712200 ps |
CPU time | 28.84 seconds |
Started | Sep 11 06:24:24 PM UTC 24 |
Finished | Sep 11 06:24:55 PM UTC 24 |
Peak memory | 275452 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2405048623 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.fla sh_ctrl_lcmgr_intg.2405048623 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_mp_regions.3600258331 |
Short name | T849 |
Test name | |
Test status | |
Simulation time | 13420065500 ps |
CPU time | 865.35 seconds |
Started | Sep 11 06:22:52 PM UTC 24 |
Finished | Sep 11 06:37:27 PM UTC 24 |
Peak memory | 283000 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=3600258331 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_mp_regions.3600258331 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_otp_reset.4252412007 |
Short name | T682 |
Test name | |
Test status | |
Simulation time | 150649200 ps |
CPU time | 165.82 seconds |
Started | Sep 11 06:22:50 PM UTC 24 |
Finished | Sep 11 06:25:39 PM UTC 24 |
Peak memory | 271204 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4252412007 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_otp_reset.4252412007 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_phy_arb.1817059034 |
Short name | T676 |
Test name | |
Test status | |
Simulation time | 1189136900 ps |
CPU time | 132.75 seconds |
Started | Sep 11 06:22:44 PM UTC 24 |
Finished | Sep 11 06:24:59 PM UTC 24 |
Peak memory | 274612 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1817059034 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_phy_arb.1817059034 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_prog_reset.1785848868 |
Short name | T688 |
Test name | |
Test status | |
Simulation time | 1828460400 ps |
CPU time | 151.15 seconds |
Started | Sep 11 06:23:38 PM UTC 24 |
Finished | Sep 11 06:26:12 PM UTC 24 |
Peak memory | 270908 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1785848868 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_prog_reset.1785848868 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_rand_ops.1299820173 |
Short name | T667 |
Test name | |
Test status | |
Simulation time | 111826400 ps |
CPU time | 89.31 seconds |
Started | Sep 11 06:22:43 PM UTC 24 |
Finished | Sep 11 06:24:14 PM UTC 24 |
Peak memory | 279044 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1299820173 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_rand_ops.1299820173 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_re_evict.2308454709 |
Short name | T673 |
Test name | |
Test status | |
Simulation time | 231676400 ps |
CPU time | 56.39 seconds |
Started | Sep 11 06:23:55 PM UTC 24 |
Finished | Sep 11 06:24:53 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2308454709 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_re_evict.2308454709 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_ro.3417450218 |
Short name | T679 |
Test name | |
Test status | |
Simulation time | 866665400 ps |
CPU time | 120.33 seconds |
Started | Sep 11 06:23:09 PM UTC 24 |
Finished | Sep 11 06:25:11 PM UTC 24 |
Peak memory | 291520 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=3417450218 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_ro.3417450218 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_rw.1727666352 |
Short name | T756 |
Test name | |
Test status | |
Simulation time | 4010427800 ps |
CPU time | 513.19 seconds |
Started | Sep 11 06:23:16 PM UTC 24 |
Finished | Sep 11 06:31:56 PM UTC 24 |
Peak memory | 336500 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1727666352 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_rw.1727666352 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_rw_evict.146683320 |
Short name | T670 |
Test name | |
Test status | |
Simulation time | 37664200 ps |
CPU time | 59.43 seconds |
Started | Sep 11 06:23:44 PM UTC 24 |
Finished | Sep 11 06:24:46 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=146683320 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_rw_evict.146683320 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_rw_evict_all_en.3789852983 |
Short name | T669 |
Test name | |
Test status | |
Simulation time | 119812100 ps |
CPU time | 32.24 seconds |
Started | Sep 11 06:23:52 PM UTC 24 |
Finished | Sep 11 06:24:25 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=3789852983 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_c trl_rw_evict_all_en.3789852983 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_smoke.1826640789 |
Short name | T696 |
Test name | |
Test status | |
Simulation time | 97155200 ps |
CPU time | 246.65 seconds |
Started | Sep 11 06:22:41 PM UTC 24 |
Finished | Sep 11 06:26:51 PM UTC 24 |
Peak memory | 287236 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1826640789 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_smoke.1826640789 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/15.flash_ctrl_wo.2224979698 |
Short name | T687 |
Test name | |
Test status | |
Simulation time | 17698419900 ps |
CPU time | 190.12 seconds |
Started | Sep 11 06:22:59 PM UTC 24 |
Finished | Sep 11 06:26:12 PM UTC 24 |
Peak memory | 275028 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =2224979698 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_wo.2224979698 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/15.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_alert_test.4275451617 |
Short name | T694 |
Test name | |
Test status | |
Simulation time | 60263000 ps |
CPU time | 23.2 seconds |
Started | Sep 11 06:26:19 PM UTC 24 |
Finished | Sep 11 06:26:44 PM UTC 24 |
Peak memory | 275068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4275451617 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_alert_test.4275451617 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_connect.3343509963 |
Short name | T691 |
Test name | |
Test status | |
Simulation time | 23023900 ps |
CPU time | 25.21 seconds |
Started | Sep 11 06:26:09 PM UTC 24 |
Finished | Sep 11 06:26:35 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3343509963 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_connect.3343509963 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_hw_prog_rma_wipe_err.1765929353 |
Short name | T708 |
Test name | |
Test status | |
Simulation time | 10018630000 ps |
CPU time | 120.67 seconds |
Started | Sep 11 06:26:13 PM UTC 24 |
Finished | Sep 11 06:28:16 PM UTC 24 |
Peak memory | 340640 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=1765929353 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 16.flash_ctrl_hw_prog_rma_wipe_err.1765929353 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_hw_read_seed_err.1862904492 |
Short name | T692 |
Test name | |
Test status | |
Simulation time | 45452800 ps |
CPU time | 22.59 seconds |
Started | Sep 11 06:26:13 PM UTC 24 |
Finished | Sep 11 06:26:37 PM UTC 24 |
Peak memory | 268824 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1862904492 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_hw_read_seed_err.1862904492 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_hw_rma_reset.317421013 |
Short name | T859 |
Test name | |
Test status | |
Simulation time | 180206897900 ps |
CPU time | 769.45 seconds |
Started | Sep 11 06:24:56 PM UTC 24 |
Finished | Sep 11 06:37:54 PM UTC 24 |
Peak memory | 274996 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=317421013 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_ dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_hw_rma_reset.317421013 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_hw_sec_otp.1302887908 |
Short name | T695 |
Test name | |
Test status | |
Simulation time | 3993498200 ps |
CPU time | 112.14 seconds |
Started | Sep 11 06:24:54 PM UTC 24 |
Finished | Sep 11 06:26:48 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1302887908 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_hw_sec_otp.1302887908 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_intr_rd.810775656 |
Short name | T720 |
Test name | |
Test status | |
Simulation time | 702505900 ps |
CPU time | 210.46 seconds |
Started | Sep 11 06:25:28 PM UTC 24 |
Finished | Sep 11 06:29:02 PM UTC 24 |
Peak memory | 305828 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=810775656 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/rep o/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_intr_rd.810775656 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_intr_rd_slow_flash.2708301376 |
Short name | T767 |
Test name | |
Test status | |
Simulation time | 60539768000 ps |
CPU time | 425.28 seconds |
Started | Sep 11 06:25:34 PM UTC 24 |
Finished | Sep 11 06:32:45 PM UTC 24 |
Peak memory | 301920 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=2708301376 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 16.flash_ctrl_intr_rd_slow_flash.2708301376 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_invalid_op.3147967592 |
Short name | T697 |
Test name | |
Test status | |
Simulation time | 1698182600 ps |
CPU time | 103.89 seconds |
Started | Sep 11 06:25:07 PM UTC 24 |
Finished | Sep 11 06:26:53 PM UTC 24 |
Peak memory | 270656 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3147967592 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_invalid_op.3147967592 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_lcmgr_intg.2617633352 |
Short name | T689 |
Test name | |
Test status | |
Simulation time | 66021700 ps |
CPU time | 16.32 seconds |
Started | Sep 11 06:26:10 PM UTC 24 |
Finished | Sep 11 06:26:27 PM UTC 24 |
Peak memory | 270992 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2617633352 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.fla sh_ctrl_lcmgr_intg.2617633352 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_mp_regions.2260598562 |
Short name | T705 |
Test name | |
Test status | |
Simulation time | 8144980100 ps |
CPU time | 171.78 seconds |
Started | Sep 11 06:25:00 PM UTC 24 |
Finished | Sep 11 06:27:54 PM UTC 24 |
Peak memory | 283060 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=2260598562 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_mp_regions.2260598562 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_otp_reset.2417262159 |
Short name | T181 |
Test name | |
Test status | |
Simulation time | 150595800 ps |
CPU time | 188.45 seconds |
Started | Sep 11 06:24:56 PM UTC 24 |
Finished | Sep 11 06:28:08 PM UTC 24 |
Peak memory | 271292 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2417262159 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_otp_reset.2417262159 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_phy_arb.1360123638 |
Short name | T751 |
Test name | |
Test status | |
Simulation time | 332520600 ps |
CPU time | 411.22 seconds |
Started | Sep 11 06:24:51 PM UTC 24 |
Finished | Sep 11 06:31:47 PM UTC 24 |
Peak memory | 274936 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1360123638 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_phy_arb.1360123638 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_prog_reset.654806684 |
Short name | T686 |
Test name | |
Test status | |
Simulation time | 61173400 ps |
CPU time | 28.47 seconds |
Started | Sep 11 06:25:39 PM UTC 24 |
Finished | Sep 11 06:26:09 PM UTC 24 |
Peak memory | 268856 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=654806684 -ass ert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir / workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_prog_reset.654806684 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_rand_ops.374944225 |
Short name | T778 |
Test name | |
Test status | |
Simulation time | 79746700 ps |
CPU time | 503.68 seconds |
Started | Sep 11 06:24:49 PM UTC 24 |
Finished | Sep 11 06:33:19 PM UTC 24 |
Peak memory | 289284 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=374944225 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_rand_ops.374944225 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_re_evict.1782848664 |
Short name | T411 |
Test name | |
Test status | |
Simulation time | 359332300 ps |
CPU time | 47.74 seconds |
Started | Sep 11 06:25:55 PM UTC 24 |
Finished | Sep 11 06:26:45 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1782848664 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_re_evict.1782848664 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_ro.1084303585 |
Short name | T698 |
Test name | |
Test status | |
Simulation time | 1613221400 ps |
CPU time | 114.85 seconds |
Started | Sep 11 06:25:12 PM UTC 24 |
Finished | Sep 11 06:27:09 PM UTC 24 |
Peak memory | 303700 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=1084303585 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_ro.1084303585 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_rw.2218732859 |
Short name | T758 |
Test name | |
Test status | |
Simulation time | 5903857100 ps |
CPU time | 395.09 seconds |
Started | Sep 11 06:25:23 PM UTC 24 |
Finished | Sep 11 06:32:03 PM UTC 24 |
Peak memory | 320120 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2218732859 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_rw.2218732859 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_rw_evict.600223566 |
Short name | T693 |
Test name | |
Test status | |
Simulation time | 44738900 ps |
CPU time | 57.46 seconds |
Started | Sep 11 06:25:39 PM UTC 24 |
Finished | Sep 11 06:26:38 PM UTC 24 |
Peak memory | 287416 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=600223566 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_rw_evict.600223566 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_rw_evict_all_en.1399621872 |
Short name | T690 |
Test name | |
Test status | |
Simulation time | 44594000 ps |
CPU time | 39.28 seconds |
Started | Sep 11 06:25:49 PM UTC 24 |
Finished | Sep 11 06:26:30 PM UTC 24 |
Peak memory | 287416 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=1399621872 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_c trl_rw_evict_all_en.1399621872 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_sec_info_access.1802539209 |
Short name | T395 |
Test name | |
Test status | |
Simulation time | 2037253700 ps |
CPU time | 72.34 seconds |
Started | Sep 11 06:26:03 PM UTC 24 |
Finished | Sep 11 06:27:18 PM UTC 24 |
Peak memory | 272728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1802539209 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_sec_info_access.1802539209 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_smoke.2989236076 |
Short name | T721 |
Test name | |
Test status | |
Simulation time | 368054000 ps |
CPU time | 258.32 seconds |
Started | Sep 11 06:24:47 PM UTC 24 |
Finished | Sep 11 06:29:09 PM UTC 24 |
Peak memory | 287236 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2989236076 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_smoke.2989236076 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/16.flash_ctrl_wo.2650804402 |
Short name | T710 |
Test name | |
Test status | |
Simulation time | 2156138800 ps |
CPU time | 189.72 seconds |
Started | Sep 11 06:25:08 PM UTC 24 |
Finished | Sep 11 06:28:21 PM UTC 24 |
Peak memory | 275284 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =2650804402 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_wo.2650804402 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/16.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_alert_test.2969241428 |
Short name | T717 |
Test name | |
Test status | |
Simulation time | 90563100 ps |
CPU time | 17.62 seconds |
Started | Sep 11 06:28:17 PM UTC 24 |
Finished | Sep 11 06:28:36 PM UTC 24 |
Peak memory | 269164 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2969241428 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_alert_test.2969241428 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_connect.978959994 |
Short name | T709 |
Test name | |
Test status | |
Simulation time | 24395000 ps |
CPU time | 23.56 seconds |
Started | Sep 11 06:27:55 PM UTC 24 |
Finished | Sep 11 06:28:20 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=978959994 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctr l-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_connect.978959994 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_disable.3643746628 |
Short name | T200 |
Test name | |
Test status | |
Simulation time | 18610900 ps |
CPU time | 31.67 seconds |
Started | Sep 11 06:27:48 PM UTC 24 |
Finished | Sep 11 06:28:21 PM UTC 24 |
Peak memory | 285356 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3643746628 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ ctrl_disable.3643746628 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_hw_read_seed_err.337298838 |
Short name | T713 |
Test name | |
Test status | |
Simulation time | 49833100 ps |
CPU time | 16.1 seconds |
Started | Sep 11 06:28:09 PM UTC 24 |
Finished | Sep 11 06:28:26 PM UTC 24 |
Peak memory | 275108 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=337298838 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 1 7.flash_ctrl_hw_read_seed_err.337298838 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_hw_rma_reset.3590776880 |
Short name | T202 |
Test name | |
Test status | |
Simulation time | 70132835500 ps |
CPU time | 862.05 seconds |
Started | Sep 11 06:26:40 PM UTC 24 |
Finished | Sep 11 06:41:12 PM UTC 24 |
Peak memory | 274736 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3590776880 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_hw_rma_res et.3590776880 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_hw_sec_otp.3990788177 |
Short name | T703 |
Test name | |
Test status | |
Simulation time | 1486382100 ps |
CPU time | 67.12 seconds |
Started | Sep 11 06:26:38 PM UTC 24 |
Finished | Sep 11 06:27:47 PM UTC 24 |
Peak memory | 272728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3990788177 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_hw_sec_otp.3990788177 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_intr_rd.73109619 |
Short name | T348 |
Test name | |
Test status | |
Simulation time | 6736979000 ps |
CPU time | 164.36 seconds |
Started | Sep 11 06:27:10 PM UTC 24 |
Finished | Sep 11 06:29:57 PM UTC 24 |
Peak memory | 302024 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=73109619 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo /scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_intr_rd.73109619 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_intr_rd_slow_flash.2016714903 |
Short name | T744 |
Test name | |
Test status | |
Simulation time | 6058173900 ps |
CPU time | 206.62 seconds |
Started | Sep 11 06:27:18 PM UTC 24 |
Finished | Sep 11 06:30:48 PM UTC 24 |
Peak memory | 303700 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=2016714903 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 17.flash_ctrl_intr_rd_slow_flash.2016714903 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_invalid_op.1118736152 |
Short name | T706 |
Test name | |
Test status | |
Simulation time | 876017200 ps |
CPU time | 71.49 seconds |
Started | Sep 11 06:26:45 PM UTC 24 |
Finished | Sep 11 06:27:58 PM UTC 24 |
Peak memory | 270908 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1118736152 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_invalid_op.1118736152 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_lcmgr_intg.3505750764 |
Short name | T711 |
Test name | |
Test status | |
Simulation time | 25367400 ps |
CPU time | 21.98 seconds |
Started | Sep 11 06:28:00 PM UTC 24 |
Finished | Sep 11 06:28:23 PM UTC 24 |
Peak memory | 270968 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3505750764 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.fla sh_ctrl_lcmgr_intg.3505750764 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_mp_regions.1203236390 |
Short name | T845 |
Test name | |
Test status | |
Simulation time | 10484355800 ps |
CPU time | 622.33 seconds |
Started | Sep 11 06:26:45 PM UTC 24 |
Finished | Sep 11 06:37:15 PM UTC 24 |
Peak memory | 283084 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=1203236390 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_mp_regions.1203236390 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_otp_reset.1500466283 |
Short name | T728 |
Test name | |
Test status | |
Simulation time | 72306000 ps |
CPU time | 184.14 seconds |
Started | Sep 11 06:26:41 PM UTC 24 |
Finished | Sep 11 06:29:48 PM UTC 24 |
Peak memory | 270952 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1500466283 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_otp_reset.1500466283 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_phy_arb.1831159717 |
Short name | T733 |
Test name | |
Test status | |
Simulation time | 7524587600 ps |
CPU time | 202.78 seconds |
Started | Sep 11 06:26:37 PM UTC 24 |
Finished | Sep 11 06:30:03 PM UTC 24 |
Peak memory | 275200 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1831159717 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_phy_arb.1831159717 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_prog_reset.2428933106 |
Short name | T704 |
Test name | |
Test status | |
Simulation time | 163375900 ps |
CPU time | 20.26 seconds |
Started | Sep 11 06:27:27 PM UTC 24 |
Finished | Sep 11 06:27:49 PM UTC 24 |
Peak memory | 275028 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2428933106 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_prog_reset.2428933106 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_rand_ops.4073573212 |
Short name | T1104 |
Test name | |
Test status | |
Simulation time | 1101511900 ps |
CPU time | 1253.75 seconds |
Started | Sep 11 06:26:30 PM UTC 24 |
Finished | Sep 11 06:47:38 PM UTC 24 |
Peak memory | 297476 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4073573212 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_rand_ops.4073573212 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_re_evict.1954006007 |
Short name | T712 |
Test name | |
Test status | |
Simulation time | 65796900 ps |
CPU time | 39.32 seconds |
Started | Sep 11 06:27:42 PM UTC 24 |
Finished | Sep 11 06:28:23 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1954006007 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_re_evict.1954006007 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_ro.2849724284 |
Short name | T723 |
Test name | |
Test status | |
Simulation time | 2035135400 ps |
CPU time | 140.22 seconds |
Started | Sep 11 06:26:51 PM UTC 24 |
Finished | Sep 11 06:29:14 PM UTC 24 |
Peak memory | 291664 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=2849724284 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_ro.2849724284 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_rw_evict_all_en.4263604519 |
Short name | T716 |
Test name | |
Test status | |
Simulation time | 28086400 ps |
CPU time | 50.91 seconds |
Started | Sep 11 06:27:40 PM UTC 24 |
Finished | Sep 11 06:28:33 PM UTC 24 |
Peak memory | 281528 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=4263604519 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_c trl_rw_evict_all_en.4263604519 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_sec_info_access.2020967920 |
Short name | T722 |
Test name | |
Test status | |
Simulation time | 8223882000 ps |
CPU time | 82.15 seconds |
Started | Sep 11 06:27:50 PM UTC 24 |
Finished | Sep 11 06:29:14 PM UTC 24 |
Peak memory | 275028 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2020967920 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_sec_info_access.2020967920 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_smoke.389044624 |
Short name | T727 |
Test name | |
Test status | |
Simulation time | 99954300 ps |
CPU time | 192.33 seconds |
Started | Sep 11 06:26:28 PM UTC 24 |
Finished | Sep 11 06:29:44 PM UTC 24 |
Peak memory | 287188 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=389044624 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl- sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_smoke.389044624 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/17.flash_ctrl_wo.3889851884 |
Short name | T739 |
Test name | |
Test status | |
Simulation time | 4377044400 ps |
CPU time | 209.6 seconds |
Started | Sep 11 06:26:49 PM UTC 24 |
Finished | Sep 11 06:30:22 PM UTC 24 |
Peak memory | 270904 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =3889851884 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_wo.3889851884 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/17.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_alert_test.3508956062 |
Short name | T740 |
Test name | |
Test status | |
Simulation time | 70664100 ps |
CPU time | 27.54 seconds |
Started | Sep 11 06:29:56 PM UTC 24 |
Finished | Sep 11 06:30:25 PM UTC 24 |
Peak memory | 275052 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3508956062 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_alert_test.3508956062 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_connect.2186561401 |
Short name | T737 |
Test name | |
Test status | |
Simulation time | 14397200 ps |
CPU time | 27.25 seconds |
Started | Sep 11 06:29:44 PM UTC 24 |
Finished | Sep 11 06:30:13 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2186561401 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_connect.2186561401 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_disable.2460525331 |
Short name | T373 |
Test name | |
Test status | |
Simulation time | 17252200 ps |
CPU time | 34.93 seconds |
Started | Sep 11 06:29:21 PM UTC 24 |
Finished | Sep 11 06:29:57 PM UTC 24 |
Peak memory | 285380 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2460525331 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ ctrl_disable.2460525331 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_hw_prog_rma_wipe_err.3164950463 |
Short name | T811 |
Test name | |
Test status | |
Simulation time | 10012630900 ps |
CPU time | 316.57 seconds |
Started | Sep 11 06:29:53 PM UTC 24 |
Finished | Sep 11 06:35:14 PM UTC 24 |
Peak memory | 320224 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=3164950463 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 18.flash_ctrl_hw_prog_rma_wipe_err.3164950463 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_hw_read_seed_err.1898866069 |
Short name | T735 |
Test name | |
Test status | |
Simulation time | 25761000 ps |
CPU time | 18.79 seconds |
Started | Sep 11 06:29:50 PM UTC 24 |
Finished | Sep 11 06:30:09 PM UTC 24 |
Peak memory | 271000 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1898866069 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_hw_read_seed_err.1898866069 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_hw_rma_reset.1840158829 |
Short name | T960 |
Test name | |
Test status | |
Simulation time | 40119887400 ps |
CPU time | 821.19 seconds |
Started | Sep 11 06:28:24 PM UTC 24 |
Finished | Sep 11 06:42:15 PM UTC 24 |
Peak memory | 274720 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1840158829 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_hw_rma_res et.1840158829 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_hw_sec_otp.3799517860 |
Short name | T731 |
Test name | |
Test status | |
Simulation time | 961261200 ps |
CPU time | 89.32 seconds |
Started | Sep 11 06:28:23 PM UTC 24 |
Finished | Sep 11 06:29:55 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3799517860 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_hw_sec_otp.3799517860 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_intr_rd.2936285888 |
Short name | T765 |
Test name | |
Test status | |
Simulation time | 7758885600 ps |
CPU time | 223.81 seconds |
Started | Sep 11 06:28:48 PM UTC 24 |
Finished | Sep 11 06:32:36 PM UTC 24 |
Peak memory | 301764 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2936285888 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_intr_rd.2936285888 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_intr_rd_slow_flash.2916203593 |
Short name | T802 |
Test name | |
Test status | |
Simulation time | 48451007600 ps |
CPU time | 336.22 seconds |
Started | Sep 11 06:29:03 PM UTC 24 |
Finished | Sep 11 06:34:43 PM UTC 24 |
Peak memory | 301916 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=2916203593 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 18.flash_ctrl_intr_rd_slow_flash.2916203593 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_invalid_op.4115578889 |
Short name | T732 |
Test name | |
Test status | |
Simulation time | 1916717400 ps |
CPU time | 82.84 seconds |
Started | Sep 11 06:28:38 PM UTC 24 |
Finished | Sep 11 06:30:03 PM UTC 24 |
Peak memory | 272700 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4115578889 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_invalid_op.4115578889 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_lcmgr_intg.3091923456 |
Short name | T738 |
Test name | |
Test status | |
Simulation time | 15895700 ps |
CPU time | 25.17 seconds |
Started | Sep 11 06:29:49 PM UTC 24 |
Finished | Sep 11 06:30:16 PM UTC 24 |
Peak memory | 271060 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3091923456 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.fla sh_ctrl_lcmgr_intg.3091923456 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_mp_regions.2053867037 |
Short name | T805 |
Test name | |
Test status | |
Simulation time | 52726860600 ps |
CPU time | 372.06 seconds |
Started | Sep 11 06:28:38 PM UTC 24 |
Finished | Sep 11 06:34:55 PM UTC 24 |
Peak memory | 283060 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=2053867037 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_mp_regions.2053867037 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_otp_reset.439501810 |
Short name | T753 |
Test name | |
Test status | |
Simulation time | 78084300 ps |
CPU time | 198.42 seconds |
Started | Sep 11 06:28:27 PM UTC 24 |
Finished | Sep 11 06:31:49 PM UTC 24 |
Peak memory | 275304 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=439501810 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_otp_reset.439501810 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_phy_arb.2392357048 |
Short name | T752 |
Test name | |
Test status | |
Simulation time | 714361800 ps |
CPU time | 203.04 seconds |
Started | Sep 11 06:28:22 PM UTC 24 |
Finished | Sep 11 06:31:48 PM UTC 24 |
Peak memory | 274944 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2392357048 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_phy_arb.2392357048 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_prog_reset.3582533841 |
Short name | T726 |
Test name | |
Test status | |
Simulation time | 34834100 ps |
CPU time | 19.85 seconds |
Started | Sep 11 06:29:10 PM UTC 24 |
Finished | Sep 11 06:29:31 PM UTC 24 |
Peak memory | 268856 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3582533841 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_prog_reset.3582533841 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_rand_ops.3462088430 |
Short name | T887 |
Test name | |
Test status | |
Simulation time | 1133526600 ps |
CPU time | 644.77 seconds |
Started | Sep 11 06:28:22 PM UTC 24 |
Finished | Sep 11 06:39:15 PM UTC 24 |
Peak memory | 293332 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3462088430 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_rand_ops.3462088430 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_re_evict.3396758435 |
Short name | T736 |
Test name | |
Test status | |
Simulation time | 80094500 ps |
CPU time | 49.44 seconds |
Started | Sep 11 06:29:20 PM UTC 24 |
Finished | Sep 11 06:30:11 PM UTC 24 |
Peak memory | 283316 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3396758435 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_re_evict.3396758435 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_ro.547241341 |
Short name | T743 |
Test name | |
Test status | |
Simulation time | 1377340500 ps |
CPU time | 123.49 seconds |
Started | Sep 11 06:28:38 PM UTC 24 |
Finished | Sep 11 06:30:44 PM UTC 24 |
Peak memory | 301756 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=547241341 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_ro.547241341 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_rw.4254926152 |
Short name | T827 |
Test name | |
Test status | |
Simulation time | 4191379200 ps |
CPU time | 448.06 seconds |
Started | Sep 11 06:28:44 PM UTC 24 |
Finished | Sep 11 06:36:18 PM UTC 24 |
Peak memory | 330380 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4254926152 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_rw.4254926152 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_rw_evict.533062353 |
Short name | T730 |
Test name | |
Test status | |
Simulation time | 37074600 ps |
CPU time | 35.79 seconds |
Started | Sep 11 06:29:15 PM UTC 24 |
Finished | Sep 11 06:29:52 PM UTC 24 |
Peak memory | 287672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=533062353 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_rw_evict.533062353 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_rw_evict_all_en.2567646924 |
Short name | T734 |
Test name | |
Test status | |
Simulation time | 329209100 ps |
CPU time | 46.7 seconds |
Started | Sep 11 06:29:15 PM UTC 24 |
Finished | Sep 11 06:30:03 PM UTC 24 |
Peak memory | 285332 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=2567646924 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_c trl_rw_evict_all_en.2567646924 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_sec_info_access.3335239460 |
Short name | T741 |
Test name | |
Test status | |
Simulation time | 2153941000 ps |
CPU time | 65.09 seconds |
Started | Sep 11 06:29:31 PM UTC 24 |
Finished | Sep 11 06:30:38 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3335239460 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_sec_info_access.3335239460 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_smoke.2658755362 |
Short name | T792 |
Test name | |
Test status | |
Simulation time | 2807299700 ps |
CPU time | 347.95 seconds |
Started | Sep 11 06:28:21 PM UTC 24 |
Finished | Sep 11 06:34:14 PM UTC 24 |
Peak memory | 291332 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2658755362 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_smoke.2658755362 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/18.flash_ctrl_wo.3767324830 |
Short name | T745 |
Test name | |
Test status | |
Simulation time | 5163065500 ps |
CPU time | 132.37 seconds |
Started | Sep 11 06:28:38 PM UTC 24 |
Finished | Sep 11 06:30:53 PM UTC 24 |
Peak memory | 270932 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =3767324830 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_wo.3767324830 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/18.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_alert_test.2713041537 |
Short name | T759 |
Test name | |
Test status | |
Simulation time | 56769300 ps |
CPU time | 17.42 seconds |
Started | Sep 11 06:31:48 PM UTC 24 |
Finished | Sep 11 06:32:07 PM UTC 24 |
Peak memory | 268860 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2713041537 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_alert_test.2713041537 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_connect.1482201932 |
Short name | T754 |
Test name | |
Test status | |
Simulation time | 24071000 ps |
CPU time | 21.35 seconds |
Started | Sep 11 06:31:29 PM UTC 24 |
Finished | Sep 11 06:31:52 PM UTC 24 |
Peak memory | 294668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1482201932 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_connect.1482201932 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_disable.1800970837 |
Short name | T749 |
Test name | |
Test status | |
Simulation time | 20791200 ps |
CPU time | 38.6 seconds |
Started | Sep 11 06:30:54 PM UTC 24 |
Finished | Sep 11 06:31:34 PM UTC 24 |
Peak memory | 285288 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1800970837 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ ctrl_disable.1800970837 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_hw_prog_rma_wipe_err.1078889219 |
Short name | T764 |
Test name | |
Test status | |
Simulation time | 10061418600 ps |
CPU time | 48.77 seconds |
Started | Sep 11 06:31:39 PM UTC 24 |
Finished | Sep 11 06:32:30 PM UTC 24 |
Peak memory | 279276 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=1078889219 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 19.flash_ctrl_hw_prog_rma_wipe_err.1078889219 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_hw_read_seed_err.1641328015 |
Short name | T755 |
Test name | |
Test status | |
Simulation time | 15751000 ps |
CPU time | 19.62 seconds |
Started | Sep 11 06:31:34 PM UTC 24 |
Finished | Sep 11 06:31:55 PM UTC 24 |
Peak memory | 268928 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1641328015 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_hw_read_seed_err.1641328015 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_hw_rma_reset.3061075956 |
Short name | T967 |
Test name | |
Test status | |
Simulation time | 40117300200 ps |
CPU time | 732.96 seconds |
Started | Sep 11 06:30:04 PM UTC 24 |
Finished | Sep 11 06:42:26 PM UTC 24 |
Peak memory | 274732 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3061075956 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_hw_rma_res et.3061075956 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_hw_sec_otp.616128466 |
Short name | T788 |
Test name | |
Test status | |
Simulation time | 12627257200 ps |
CPU time | 229.45 seconds |
Started | Sep 11 06:30:04 PM UTC 24 |
Finished | Sep 11 06:33:57 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=616128466 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_hw_sec_otp.616128466 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_intr_rd.4288038610 |
Short name | T763 |
Test name | |
Test status | |
Simulation time | 528064400 ps |
CPU time | 123.47 seconds |
Started | Sep 11 06:30:23 PM UTC 24 |
Finished | Sep 11 06:32:29 PM UTC 24 |
Peak memory | 305892 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4288038610 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_intr_rd.4288038610 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_intr_rd_slow_flash.2738767597 |
Short name | T824 |
Test name | |
Test status | |
Simulation time | 12933519300 ps |
CPU time | 342.02 seconds |
Started | Sep 11 06:30:25 PM UTC 24 |
Finished | Sep 11 06:36:12 PM UTC 24 |
Peak memory | 301660 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=2738767597 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 19.flash_ctrl_intr_rd_slow_flash.2738767597 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_invalid_op.1834129900 |
Short name | T746 |
Test name | |
Test status | |
Simulation time | 3389736800 ps |
CPU time | 61.33 seconds |
Started | Sep 11 06:30:12 PM UTC 24 |
Finished | Sep 11 06:31:15 PM UTC 24 |
Peak memory | 274748 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1834129900 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_invalid_op.1834129900 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_lcmgr_intg.4126649114 |
Short name | T757 |
Test name | |
Test status | |
Simulation time | 15730000 ps |
CPU time | 25.24 seconds |
Started | Sep 11 06:31:29 PM UTC 24 |
Finished | Sep 11 06:31:56 PM UTC 24 |
Peak memory | 271036 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4126649114 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.fla sh_ctrl_lcmgr_intg.4126649114 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_mp_regions.2869474774 |
Short name | T930 |
Test name | |
Test status | |
Simulation time | 17024385000 ps |
CPU time | 643.18 seconds |
Started | Sep 11 06:30:11 PM UTC 24 |
Finished | Sep 11 06:41:02 PM UTC 24 |
Peak memory | 283064 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=2869474774 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_mp_regions.2869474774 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_otp_reset.1404281308 |
Short name | T782 |
Test name | |
Test status | |
Simulation time | 215968600 ps |
CPU time | 199.24 seconds |
Started | Sep 11 06:30:10 PM UTC 24 |
Finished | Sep 11 06:33:32 PM UTC 24 |
Peak memory | 271208 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1404281308 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_otp_reset.1404281308 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_phy_arb.2307813601 |
Short name | T910 |
Test name | |
Test status | |
Simulation time | 1361568100 ps |
CPU time | 595.16 seconds |
Started | Sep 11 06:30:03 PM UTC 24 |
Finished | Sep 11 06:40:06 PM UTC 24 |
Peak memory | 274888 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2307813601 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_phy_arb.2307813601 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_prog_reset.1190591490 |
Short name | T776 |
Test name | |
Test status | |
Simulation time | 4865991400 ps |
CPU time | 151.52 seconds |
Started | Sep 11 06:30:39 PM UTC 24 |
Finished | Sep 11 06:33:13 PM UTC 24 |
Peak memory | 270896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1190591490 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_prog_reset.1190591490 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_rand_ops.1385928227 |
Short name | T829 |
Test name | |
Test status | |
Simulation time | 225567300 ps |
CPU time | 382.75 seconds |
Started | Sep 11 06:29:58 PM UTC 24 |
Finished | Sep 11 06:36:25 PM UTC 24 |
Peak memory | 291328 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1385928227 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_rand_ops.1385928227 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_re_evict.3860991265 |
Short name | T747 |
Test name | |
Test status | |
Simulation time | 92334100 ps |
CPU time | 38.38 seconds |
Started | Sep 11 06:30:48 PM UTC 24 |
Finished | Sep 11 06:31:28 PM UTC 24 |
Peak memory | 287544 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3860991265 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_re_evict.3860991265 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_ro.3867906185 |
Short name | T762 |
Test name | |
Test status | |
Simulation time | 1795290000 ps |
CPU time | 126.65 seconds |
Started | Sep 11 06:30:17 PM UTC 24 |
Finished | Sep 11 06:32:26 PM UTC 24 |
Peak memory | 291452 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=3867906185 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_ro.3867906185 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_rw.524542979 |
Short name | T329 |
Test name | |
Test status | |
Simulation time | 7639276100 ps |
CPU time | 464.43 seconds |
Started | Sep 11 06:30:23 PM UTC 24 |
Finished | Sep 11 06:38:13 PM UTC 24 |
Peak memory | 320176 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=524542979 -a ssert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /worksp aces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_rw.524542979 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_rw_evict.1704966421 |
Short name | T748 |
Test name | |
Test status | |
Simulation time | 287742200 ps |
CPU time | 38.76 seconds |
Started | Sep 11 06:30:48 PM UTC 24 |
Finished | Sep 11 06:31:28 PM UTC 24 |
Peak memory | 285528 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1704966421 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_rw_evict.1704966421 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_rw_evict_all_en.1411167474 |
Short name | T750 |
Test name | |
Test status | |
Simulation time | 27361000 ps |
CPU time | 48.26 seconds |
Started | Sep 11 06:30:48 PM UTC 24 |
Finished | Sep 11 06:31:38 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=1411167474 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_c trl_rw_evict_all_en.1411167474 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_sec_info_access.373240779 |
Short name | T766 |
Test name | |
Test status | |
Simulation time | 2362004300 ps |
CPU time | 82.7 seconds |
Started | Sep 11 06:31:16 PM UTC 24 |
Finished | Sep 11 06:32:40 PM UTC 24 |
Peak memory | 274968 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=373240779 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/ flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_sec_info_access.373240779 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_smoke.3517632119 |
Short name | T771 |
Test name | |
Test status | |
Simulation time | 263735000 ps |
CPU time | 179.32 seconds |
Started | Sep 11 06:29:58 PM UTC 24 |
Finished | Sep 11 06:33:00 PM UTC 24 |
Peak memory | 289280 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3517632119 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_smoke.3517632119 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/19.flash_ctrl_wo.2728960952 |
Short name | T780 |
Test name | |
Test status | |
Simulation time | 2695914600 ps |
CPU time | 193.66 seconds |
Started | Sep 11 06:30:14 PM UTC 24 |
Finished | Sep 11 06:33:31 PM UTC 24 |
Peak memory | 270908 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =2728960952 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_wo.2728960952 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/19.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_access_after_disable.2297824993 |
Short name | T21 |
Test name | |
Test status | |
Simulation time | 108795200 ps |
CPU time | 25.95 seconds |
Started | Sep 11 05:40:01 PM UTC 24 |
Finished | Sep 11 05:40:29 PM UTC 24 |
Peak memory | 275068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_rw=5 +otf_num_hr=0 +en_always_all =1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=2297824993 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_access_after_disabl e_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default .vdb -cm_log /dev/null -cm_name 2.flash_ctrl_access_after_disable.2297824993 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_access_after_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_alert_test.2751453463 |
Short name | T106 |
Test name | |
Test status | |
Simulation time | 87547100 ps |
CPU time | 23.78 seconds |
Started | Sep 11 05:40:44 PM UTC 24 |
Finished | Sep 11 05:41:09 PM UTC 24 |
Peak memory | 275052 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2751453463 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_alert_test.2751453463 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_config_regwen.3858071900 |
Short name | T315 |
Test name | |
Test status | |
Simulation time | 40472300 ps |
CPU time | 22.56 seconds |
Started | Sep 11 05:40:20 PM UTC 24 |
Finished | Sep 11 05:40:44 PM UTC 24 |
Peak memory | 272944 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +cdc_instrumentation_enab led=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3858071900 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_config_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspac es/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_config_regwen.3858071900 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_config_regwen/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_connect.3857723318 |
Short name | T24 |
Test name | |
Test status | |
Simulation time | 26167600 ps |
CPU time | 23.49 seconds |
Started | Sep 11 05:39:41 PM UTC 24 |
Finished | Sep 11 05:40:06 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3857723318 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_connect.3857723318 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_derr_detect.418488644 |
Short name | T82 |
Test name | |
Test status | |
Simulation time | 1678793700 ps |
CPU time | 273.12 seconds |
Started | Sep 11 05:37:58 PM UTC 24 |
Finished | Sep 11 05:42:35 PM UTC 24 |
Peak memory | 289768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=4 +otf_num_rw=50 +otf_num_hr=200 +rerun=5 +otf_wr_pct=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/si m.tcl +ntb_random_seed=418488644 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_derr_detect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null - cm_name 2.flash_ctrl_derr_detect.418488644 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_derr_detect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_disable.267164352 |
Short name | T89 |
Test name | |
Test status | |
Simulation time | 15654600 ps |
CPU time | 35.81 seconds |
Started | Sep 11 05:39:14 PM UTC 24 |
Finished | Sep 11 05:39:51 PM UTC 24 |
Peak memory | 285612 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=267164352 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ct rl_disable.267164352 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_erase_suspend.4191627339 |
Short name | T66 |
Test name | |
Test status | |
Simulation time | 3355801200 ps |
CPU time | 560.63 seconds |
Started | Sep 11 05:34:35 PM UTC 24 |
Finished | Sep 11 05:44:02 PM UTC 24 |
Peak memory | 274900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4191627339 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_erase_suspend_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regressio n_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_erase_suspend.4191627339 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_erase_suspend/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_error_mp.819488847 |
Short name | T141 |
Test name | |
Test status | |
Simulation time | 5569657400 ps |
CPU time | 2842.95 seconds |
Started | Sep 11 05:35:23 PM UTC 24 |
Finished | Sep 11 06:23:15 PM UTC 24 |
Peak memory | 274876 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +op_readonly_on_info_partition=0 +o p_readonly_on_info1_partition=0 +op_readonly_on_info2_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=819488847 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fla sh_ctrl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/c overage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_error_mp.819488847 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_error_mp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_error_prog_win.2186902348 |
Short name | T297 |
Test name | |
Test status | |
Simulation time | 548716200 ps |
CPU time | 1208.15 seconds |
Started | Sep 11 05:35:15 PM UTC 24 |
Finished | Sep 11 05:55:37 PM UTC 24 |
Peak memory | 283096 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2186902348 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/f lash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_error_prog_win.2186902348 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_error_prog_win/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_fetch_code.457727668 |
Short name | T56 |
Test name | |
Test status | |
Simulation time | 486182000 ps |
CPU time | 41.67 seconds |
Started | Sep 11 05:34:52 PM UTC 24 |
Finished | Sep 11 05:35:35 PM UTC 24 |
Peak memory | 272896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +op_readonly_on_info_partition=1 +op_readonly_on_info1_partition=1 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=45 7727668 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asse rt -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_fetch _code.457727668 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_fetch_code/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_fs_sup.1369064314 |
Short name | T426 |
Test name | |
Test status | |
Simulation time | 714563900 ps |
CPU time | 58.89 seconds |
Started | Sep 11 05:40:03 PM UTC 24 |
Finished | Sep 11 05:41:03 PM UTC 24 |
Peak memory | 272920 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +en_all_info_acc=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1369064 314 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_filesystem_support_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_f s_sup.1369064314 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_fs_sup/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_full_mem_access.3418142267 |
Short name | T742 |
Test name | |
Test status | |
Simulation time | 53803998200 ps |
CPU time | 3305.11 seconds |
Started | Sep 11 05:35:00 PM UTC 24 |
Finished | Sep 11 06:30:40 PM UTC 24 |
Peak memory | 274728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=500_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3418142267 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_full_mem_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/ scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_full_mem_access.3418142267 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_full_mem_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_host_addr_infection.1045528715 |
Short name | T431 |
Test name | |
Test status | |
Simulation time | 39286900 ps |
CPU time | 46.36 seconds |
Started | Sep 11 05:40:36 PM UTC 24 |
Finished | Sep 11 05:41:24 PM UTC 24 |
Peak memory | 281172 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_hr=100 +en_always_read=1 +cdc_ins trumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=104552871 5 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_addr_infection_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+a ssert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_ho st_addr_infection.1045528715 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_host_addr_infection/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_host_ctrl_arb.2401142791 |
Short name | T186 |
Test name | |
Test status | |
Simulation time | 420686878400 ps |
CPU time | 2500.22 seconds |
Started | Sep 11 05:34:45 PM UTC 24 |
Finished | Sep 11 06:16:52 PM UTC 24 |
Peak memory | 275056 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +test_timeout_ns=300_000_000_000 +cdc_instrumentation _enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2401142791 -assert no postproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_ctrl_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wor kspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_host_ctrl_arb.2401142791 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_host_ctrl_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_host_dir_rd.3623225084 |
Short name | T223 |
Test name | |
Test status | |
Simulation time | 205632100 ps |
CPU time | 116.13 seconds |
Started | Sep 11 05:34:29 PM UTC 24 |
Finished | Sep 11 05:36:27 PM UTC 24 |
Peak memory | 274936 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3623225084 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_host_dir_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_ 2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_host_dir_rd.3623225084 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_host_dir_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_hw_prog_rma_wipe_err.4051798947 |
Short name | T166 |
Test name | |
Test status | |
Simulation time | 10021956500 ps |
CPU time | 123.83 seconds |
Started | Sep 11 05:40:32 PM UTC 24 |
Finished | Sep 11 05:42:38 PM UTC 24 |
Peak memory | 311896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=4051798947 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 2.flash_ctrl_hw_prog_rma_wipe_err.4051798947 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_hw_read_seed_err.904880135 |
Short name | T286 |
Test name | |
Test status | |
Simulation time | 26654100 ps |
CPU time | 23.7 seconds |
Started | Sep 11 05:40:32 PM UTC 24 |
Finished | Sep 11 05:40:57 PM UTC 24 |
Peak memory | 268836 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=904880135 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2 .flash_ctrl_hw_read_seed_err.904880135 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_hw_rma.2545554106 |
Short name | T130 |
Test name | |
Test status | |
Simulation time | 187785061500 ps |
CPU time | 1809.48 seconds |
Started | Sep 11 05:34:36 PM UTC 24 |
Finished | Sep 11 06:05:05 PM UTC 24 |
Peak memory | 274732 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2545554106 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir / workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_hw_rma.2545554106 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_hw_rma/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_hw_rma_reset.1353779267 |
Short name | T132 |
Test name | |
Test status | |
Simulation time | 120154424600 ps |
CPU time | 1052.5 seconds |
Started | Sep 11 05:34:38 PM UTC 24 |
Finished | Sep 11 05:52:22 PM UTC 24 |
Peak memory | 274732 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1353779267 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_hw_rma_reset.1353779267 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_hw_sec_otp.2542033919 |
Short name | T116 |
Test name | |
Test status | |
Simulation time | 5578547200 ps |
CPU time | 82.13 seconds |
Started | Sep 11 05:34:34 PM UTC 24 |
Finished | Sep 11 05:35:58 PM UTC 24 |
Peak memory | 275028 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2542033919 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_hw_sec_otp.2542033919 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_integrity.3393723577 |
Short name | T213 |
Test name | |
Test status | |
Simulation time | 3645838400 ps |
CPU time | 493.26 seconds |
Started | Sep 11 05:38:23 PM UTC 24 |
Finished | Sep 11 05:46:43 PM UTC 24 |
Peak memory | 324612 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=4 +ierr_pct=3 +bypass_alert_ready_to_end_che ck=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=3393723577 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_integr ity.3393723577 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_integrity/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_intr_rd.745635162 |
Short name | T343 |
Test name | |
Test status | |
Simulation time | 6393745300 ps |
CPU time | 214.85 seconds |
Started | Sep 11 05:38:26 PM UTC 24 |
Finished | Sep 11 05:42:04 PM UTC 24 |
Peak memory | 293536 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=745635162 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/rep o/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_intr_rd.745635162 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_intr_rd_slow_flash.1178885530 |
Short name | T433 |
Test name | |
Test status | |
Simulation time | 29630635400 ps |
CPU time | 191.05 seconds |
Started | Sep 11 05:38:27 PM UTC 24 |
Finished | Sep 11 05:41:42 PM UTC 24 |
Peak memory | 303740 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=1178885530 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 2.flash_ctrl_intr_rd_slow_flash.1178885530 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_intr_wr.1965902080 |
Short name | T429 |
Test name | |
Test status | |
Simulation time | 4657604400 ps |
CPU time | 93.32 seconds |
Started | Sep 11 05:38:26 PM UTC 24 |
Finished | Sep 11 05:40:02 PM UTC 24 |
Peak memory | 275024 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1965902080 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wo rkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_intr_wr.1965902080 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_intr_wr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_intr_wr_slow_flash.1998819034 |
Short name | T437 |
Test name | |
Test status | |
Simulation time | 21518655400 ps |
CPU time | 307.43 seconds |
Started | Sep 11 05:38:31 PM UTC 24 |
Finished | Sep 11 05:43:43 PM UTC 24 |
Peak memory | 270972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +rd_ buf_en_to=500_000 +test_timeout_ns=1_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works paces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1998819034 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_ vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.v db -cm_log /dev/null -cm_name 2.flash_ctrl_intr_wr_slow_flash.1998819034 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_intr_wr_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_lcmgr_intg.989114508 |
Short name | T176 |
Test name | |
Test status | |
Simulation time | 52993600 ps |
CPU time | 24.04 seconds |
Started | Sep 11 05:40:30 PM UTC 24 |
Finished | Sep 11 05:40:56 PM UTC 24 |
Peak memory | 273080 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=989114508 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash _ctrl_lcmgr_intg.989114508 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_mp_regions.86711687 |
Short name | T80 |
Test name | |
Test status | |
Simulation time | 21569434400 ps |
CPU time | 256.83 seconds |
Started | Sep 11 05:34:52 PM UTC 24 |
Finished | Sep 11 05:39:12 PM UTC 24 |
Peak memory | 283096 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=86711687 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /d ev/null -cm_name 2.flash_ctrl_mp_regions.86711687 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_otp_reset.2719118033 |
Short name | T125 |
Test name | |
Test status | |
Simulation time | 39011300 ps |
CPU time | 246.84 seconds |
Started | Sep 11 05:34:41 PM UTC 24 |
Finished | Sep 11 05:38:51 PM UTC 24 |
Peak memory | 273000 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2719118033 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_otp_reset.2719118033 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_oversize_error.2857928578 |
Short name | T205 |
Test name | |
Test status | |
Simulation time | 2525605000 ps |
CPU time | 201.6 seconds |
Started | Sep 11 05:38:15 PM UTC 24 |
Finished | Sep 11 05:41:40 PM UTC 24 |
Peak memory | 305856 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=0 +otf_num_hr=1000 +otf_num_rw=1 00 +otf_wr_pct=4 +otf_rd_pct=4 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/t ools/sim.tcl +ntb_random_seed=2857928578 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_oversize_error_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_oversize_error.2857928578 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_oversize_error/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_phy_ack_consistency.3646813225 |
Short name | T247 |
Test name | |
Test status | |
Simulation time | 121813100 ps |
CPU time | 26.94 seconds |
Started | Sep 11 05:40:07 PM UTC 24 |
Finished | Sep 11 05:40:35 PM UTC 24 |
Peak memory | 273096 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +bank0_pct=8 +otf_rd_pct=4 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3646813225 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fl ash_ctrl_phy_ack_consistency_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_phy_ack_consistency.3646813225 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_phy_ack_consistency/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_phy_arb.1764785203 |
Short name | T251 |
Test name | |
Test status | |
Simulation time | 763603000 ps |
CPU time | 674.35 seconds |
Started | Sep 11 05:34:32 PM UTC 24 |
Finished | Sep 11 05:45:54 PM UTC 24 |
Peak memory | 274900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1764785203 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_phy_arb.1764785203 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_phy_host_grant_err.3883468671 |
Short name | T81 |
Test name | |
Test status | |
Simulation time | 24752000 ps |
CPU time | 20.82 seconds |
Started | Sep 11 05:40:04 PM UTC 24 |
Finished | Sep 11 05:40:26 PM UTC 24 |
Peak memory | 273476 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=50 +ecc_mode=1 +en_always_al l=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo /hw/dv/tools/sim.tcl +ntb_random_seed=3883468671 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_host_grant_err _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default. vdb -cm_log /dev/null -cm_name 2.flash_ctrl_phy_host_grant_err.3883468671 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_phy_host_grant_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_prog_reset.48634024 |
Short name | T158 |
Test name | |
Test status | |
Simulation time | 35838400 ps |
CPU time | 26.72 seconds |
Started | Sep 11 05:38:31 PM UTC 24 |
Finished | Sep 11 05:38:59 PM UTC 24 |
Peak memory | 270920 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=48634024 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /w orkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_prog_reset.48634024 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_rand_ops.257804509 |
Short name | T444 |
Test name | |
Test status | |
Simulation time | 963670000 ps |
CPU time | 712.11 seconds |
Started | Sep 11 05:34:24 PM UTC 24 |
Finished | Sep 11 05:46:24 PM UTC 24 |
Peak memory | 291652 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=257804509 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_rand_ops.257804509 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_rd_buff_evict.642675831 |
Short name | T249 |
Test name | |
Test status | |
Simulation time | 2808684200 ps |
CPU time | 173.34 seconds |
Started | Sep 11 05:34:31 PM UTC 24 |
Finished | Sep 11 05:37:27 PM UTC 24 |
Peak memory | 272896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +en_cov=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBO SITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=642675831 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_ test +UVM_TEST_SEQ=flash_ctrl_rd_buff_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_rd_buff_evict.642675831 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_rd_buff_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_rd_intg.1397600554 |
Short name | T349 |
Test name | |
Test status | |
Simulation time | 113708800 ps |
CPU time | 46.53 seconds |
Started | Sep 11 05:39:42 PM UTC 24 |
Finished | Sep 11 05:40:31 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_hr=100 +en_always_read=1 +cdc_ins trumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=139760055 4 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rd_path_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_rd_intg.1397600554 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_rd_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_re_evict.3712698778 |
Short name | T150 |
Test name | |
Test status | |
Simulation time | 62449100 ps |
CPU time | 51.61 seconds |
Started | Sep 11 05:39:08 PM UTC 24 |
Finished | Sep 11 05:40:01 PM UTC 24 |
Peak memory | 285624 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3712698778 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_re_evict.3712698778 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_read_word_sweep_derr.2318704222 |
Short name | T382 |
Test name | |
Test status | |
Simulation time | 57765100 ps |
CPU time | 44.05 seconds |
Started | Sep 11 05:37:29 PM UTC 24 |
Finished | Sep 11 05:38:14 PM UTC 24 |
Peak memory | 275268 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +bypass_alert_ready_to_end_che ck=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=2318704222 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flas h_ctrl_read_word_sweep_derr.2318704222 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_read_word_sweep_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_read_word_sweep_serr.156777274 |
Short name | T379 |
Test name | |
Test status | |
Simulation time | 120045900 ps |
CPU time | 34.84 seconds |
Started | Sep 11 05:36:24 PM UTC 24 |
Finished | Sep 11 05:37:00 PM UTC 24 |
Peak memory | 275136 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=156777274 -assert nopostproc +U VM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_read_word_sweep_serr.156777274 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_read_word_sweep_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_rma_err.2040405526 |
Short name | T93 |
Test name | |
Test status | |
Simulation time | 160774071500 ps |
CPU time | 841.35 seconds |
Started | Sep 11 05:40:27 PM UTC 24 |
Finished | Sep 11 05:54:38 PM UTC 24 |
Peak memory | 272916 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +flash_erase_latency=50 +test_timeout_ns=30 0_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb _random_seed=2040405526 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_err_vseq +en_cov=1 -cm line+cond+fsm +tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2. flash_ctrl_rma_err.2040405526 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_rma_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_ro_derr.3104325545 |
Short name | T162 |
Test name | |
Test status | |
Simulation time | 2400950700 ps |
CPU time | 126.9 seconds |
Started | Sep 11 05:37:31 PM UTC 24 |
Finished | Sep 11 05:39:40 PM UTC 24 |
Peak memory | 291756 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3104325545 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_ro_derr.3104325545 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_ro_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_rw.3310357783 |
Short name | T245 |
Test name | |
Test status | |
Simulation time | 16002212000 ps |
CPU time | 463.19 seconds |
Started | Sep 11 05:36:13 PM UTC 24 |
Finished | Sep 11 05:44:02 PM UTC 24 |
Peak memory | 330376 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3310357783 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_rw.3310357783 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_rw_derr.2472071871 |
Short name | T208 |
Test name | |
Test status | |
Simulation time | 1249158500 ps |
CPU time | 207.7 seconds |
Started | Sep 11 05:37:55 PM UTC 24 |
Finished | Sep 11 05:41:26 PM UTC 24 |
Peak memory | 291496 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=2472071871 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/ null -cm_name 2.flash_ctrl_rw_derr.2472071871 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_rw_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_rw_evict.34600749 |
Short name | T51 |
Test name | |
Test status | |
Simulation time | 51705600 ps |
CPU time | 47.97 seconds |
Started | Sep 11 05:38:52 PM UTC 24 |
Finished | Sep 11 05:39:41 PM UTC 24 |
Peak memory | 281276 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=34600749 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/rep o/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_rw_evict.34600749 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_rw_evict_all_en.3227295081 |
Short name | T52 |
Test name | |
Test status | |
Simulation time | 109748700 ps |
CPU time | 59.29 seconds |
Started | Sep 11 05:39:00 PM UTC 24 |
Finished | Sep 11 05:40:01 PM UTC 24 |
Peak memory | 285332 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=3227295081 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ct rl_rw_evict_all_en.3227295081 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_rw_serr.2402904571 |
Short name | T160 |
Test name | |
Test status | |
Simulation time | 2575508000 ps |
CPU time | 161.18 seconds |
Started | Sep 11 05:36:28 PM UTC 24 |
Finished | Sep 11 05:39:12 PM UTC 24 |
Peak memory | 291820 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_see d=2402904571 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_rw_serr.2402904571 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_rw_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_sec_info_access.87399062 |
Short name | T203 |
Test name | |
Test status | |
Simulation time | 12156719700 ps |
CPU time | 97.8 seconds |
Started | Sep 11 05:39:30 PM UTC 24 |
Finished | Sep 11 05:41:10 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=87399062 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_T EST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/f lash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_sec_info_access.87399062 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_serr_address.256265648 |
Short name | T386 |
Test name | |
Test status | |
Simulation time | 1876901700 ps |
CPU time | 76.46 seconds |
Started | Sep 11 05:37:08 PM UTC 24 |
Finished | Sep 11 05:38:27 PM UTC 24 |
Peak memory | 275436 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=1 +otf_num_rw=5 +otf_num_hr=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=256 265648 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_serr_address_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ass ert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_serr _address.256265648 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_serr_address/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_serr_counter.3952388315 |
Short name | T385 |
Test name | |
Test status | |
Simulation time | 2450386100 ps |
CPU time | 82.26 seconds |
Started | Sep 11 05:37:01 PM UTC 24 |
Finished | Sep 11 05:38:26 PM UTC 24 |
Peak memory | 285352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=1 +otf_num_rw=50 +otf_num_hr=5 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=39 52388315 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_serr_counter_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+a ssert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_se rr_counter.3952388315 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_serr_counter/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_smoke.1978959413 |
Short name | T157 |
Test name | |
Test status | |
Simulation time | 124389100 ps |
CPU time | 245.65 seconds |
Started | Sep 11 05:34:21 PM UTC 24 |
Finished | Sep 11 05:38:30 PM UTC 24 |
Peak memory | 279048 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1978959413 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_smoke.1978959413 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_smoke_hw.501619029 |
Short name | T427 |
Test name | |
Test status | |
Simulation time | 48818300 ps |
CPU time | 36.05 seconds |
Started | Sep 11 05:34:22 PM UTC 24 |
Finished | Sep 11 05:34:59 PM UTC 24 |
Peak memory | 270544 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=501619029 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_smoke_hw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_smoke_hw.501619029 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_smoke_hw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_stress_all.3519491391 |
Short name | T491 |
Test name | |
Test status | |
Simulation time | 175402400 ps |
CPU time | 1034.17 seconds |
Started | Sep 11 05:39:41 PM UTC 24 |
Finished | Sep 11 05:57:07 PM UTC 24 |
Peak memory | 301528 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_ RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3519491391 -assert nopostproc +UVM_TESTN AME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_stress_all.3519491391 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_stress_all/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_sw_op.746234149 |
Short name | T428 |
Test name | |
Test status | |
Simulation time | 65041200 ps |
CPU time | 44.11 seconds |
Started | Sep 11 05:34:28 PM UTC 24 |
Finished | Sep 11 05:35:14 PM UTC 24 |
Peak memory | 272652 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=746234149 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_sw_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl- sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_sw_op.746234149 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_sw_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_wo.280996807 |
Short name | T161 |
Test name | |
Test status | |
Simulation time | 8882551000 ps |
CPU time | 206.23 seconds |
Started | Sep 11 05:36:00 PM UTC 24 |
Finished | Sep 11 05:39:29 PM UTC 24 |
Peak memory | 275016 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =280996807 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_wo.280996807 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/2.flash_ctrl_wr_intg.2944056211 |
Short name | T20 |
Test name | |
Test status | |
Simulation time | 329420300 ps |
CPU time | 26.2 seconds |
Started | Sep 11 05:39:51 PM UTC 24 |
Finished | Sep 11 05:40:19 PM UTC 24 |
Peak memory | 275124 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=10 +otf_num_hr=0 +ecc_mode=1 +en_always_pr og=1 +otf_rd_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2944056211 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_wr_path_intg_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_ name 2.flash_ctrl_wr_intg.2944056211 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/2.flash_ctrl_wr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/20.flash_ctrl_alert_test.3867511806 |
Short name | T770 |
Test name | |
Test status | |
Simulation time | 226576600 ps |
CPU time | 20.65 seconds |
Started | Sep 11 06:32:30 PM UTC 24 |
Finished | Sep 11 06:32:52 PM UTC 24 |
Peak memory | 269184 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3867511806 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_alert_test.3867511806 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/20.flash_ctrl_connect.1483092359 |
Short name | T769 |
Test name | |
Test status | |
Simulation time | 50664900 ps |
CPU time | 20.45 seconds |
Started | Sep 11 06:32:27 PM UTC 24 |
Finished | Sep 11 06:32:49 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1483092359 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_connect.1483092359 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/20.flash_ctrl_disable.1582259433 |
Short name | T768 |
Test name | |
Test status | |
Simulation time | 13201500 ps |
CPU time | 27.99 seconds |
Started | Sep 11 06:32:18 PM UTC 24 |
Finished | Sep 11 06:32:48 PM UTC 24 |
Peak memory | 285356 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1582259433 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ ctrl_disable.1582259433 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/20.flash_ctrl_hw_sec_otp.39875986 |
Short name | T779 |
Test name | |
Test status | |
Simulation time | 4799801000 ps |
CPU time | 91.32 seconds |
Started | Sep 11 06:31:50 PM UTC 24 |
Finished | Sep 11 06:33:23 PM UTC 24 |
Peak memory | 272780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=39875986 -assert nopostproc +UVM_TES TNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_hw_sec_otp.39875986 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/20.flash_ctrl_intr_rd.3080890744 |
Short name | T789 |
Test name | |
Test status | |
Simulation time | 760370100 ps |
CPU time | 126.59 seconds |
Started | Sep 11 06:31:56 PM UTC 24 |
Finished | Sep 11 06:34:05 PM UTC 24 |
Peak memory | 306092 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3080890744 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_intr_rd.3080890744 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/20.flash_ctrl_intr_rd_slow_flash.1381328120 |
Short name | T796 |
Test name | |
Test status | |
Simulation time | 23217227100 ps |
CPU time | 154.84 seconds |
Started | Sep 11 06:31:57 PM UTC 24 |
Finished | Sep 11 06:34:35 PM UTC 24 |
Peak memory | 303736 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=1381328120 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 20.flash_ctrl_intr_rd_slow_flash.1381328120 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/20.flash_ctrl_otp_reset.1668518823 |
Short name | T389 |
Test name | |
Test status | |
Simulation time | 38187400 ps |
CPU time | 187.96 seconds |
Started | Sep 11 06:31:53 PM UTC 24 |
Finished | Sep 11 06:35:04 PM UTC 24 |
Peak memory | 270632 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1668518823 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_otp_reset.1668518823 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/20.flash_ctrl_prog_reset.3334132086 |
Short name | T760 |
Test name | |
Test status | |
Simulation time | 20993300 ps |
CPU time | 18.95 seconds |
Started | Sep 11 06:31:57 PM UTC 24 |
Finished | Sep 11 06:32:17 PM UTC 24 |
Peak memory | 274992 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3334132086 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_prog_reset.3334132086 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/20.flash_ctrl_rw_evict.379223575 |
Short name | T775 |
Test name | |
Test status | |
Simulation time | 228092700 ps |
CPU time | 62.86 seconds |
Started | Sep 11 06:32:04 PM UTC 24 |
Finished | Sep 11 06:33:09 PM UTC 24 |
Peak memory | 285332 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=379223575 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_rw_evict.379223575 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/20.flash_ctrl_rw_evict_all_en.1329984337 |
Short name | T772 |
Test name | |
Test status | |
Simulation time | 171859900 ps |
CPU time | 51.26 seconds |
Started | Sep 11 06:32:08 PM UTC 24 |
Finished | Sep 11 06:33:01 PM UTC 24 |
Peak memory | 285332 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=1329984337 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_c trl_rw_evict_all_en.1329984337 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/20.flash_ctrl_sec_info_access.1500041965 |
Short name | T785 |
Test name | |
Test status | |
Simulation time | 5091462500 ps |
CPU time | 71.84 seconds |
Started | Sep 11 06:32:20 PM UTC 24 |
Finished | Sep 11 06:33:34 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1500041965 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_sec_info_access.1500041965 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/20.flash_ctrl_smoke.3208684737 |
Short name | T774 |
Test name | |
Test status | |
Simulation time | 23124700 ps |
CPU time | 73.95 seconds |
Started | Sep 11 06:31:50 PM UTC 24 |
Finished | Sep 11 06:33:05 PM UTC 24 |
Peak memory | 283396 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3208684737 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_smoke.3208684737 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/20.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/21.flash_ctrl_alert_test.4219420894 |
Short name | T783 |
Test name | |
Test status | |
Simulation time | 57859600 ps |
CPU time | 24.81 seconds |
Started | Sep 11 06:33:07 PM UTC 24 |
Finished | Sep 11 06:33:33 PM UTC 24 |
Peak memory | 268912 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4219420894 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_alert_test.4219420894 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/21.flash_ctrl_connect.82284417 |
Short name | T784 |
Test name | |
Test status | |
Simulation time | 107975200 ps |
CPU time | 27 seconds |
Started | Sep 11 06:33:04 PM UTC 24 |
Finished | Sep 11 06:33:33 PM UTC 24 |
Peak memory | 294868 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=82284417 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_T EST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_connect.82284417 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/21.flash_ctrl_disable.120924141 |
Short name | T781 |
Test name | |
Test status | |
Simulation time | 56095300 ps |
CPU time | 28.89 seconds |
Started | Sep 11 06:33:01 PM UTC 24 |
Finished | Sep 11 06:33:31 PM UTC 24 |
Peak memory | 285352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=120924141 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_c trl_disable.120924141 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/21.flash_ctrl_hw_sec_otp.1856722106 |
Short name | T804 |
Test name | |
Test status | |
Simulation time | 31366499800 ps |
CPU time | 130.76 seconds |
Started | Sep 11 06:32:36 PM UTC 24 |
Finished | Sep 11 06:34:50 PM UTC 24 |
Peak memory | 272732 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1856722106 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_hw_sec_otp.1856722106 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/21.flash_ctrl_intr_rd.1751354349 |
Short name | T839 |
Test name | |
Test status | |
Simulation time | 1613532300 ps |
CPU time | 247.68 seconds |
Started | Sep 11 06:32:46 PM UTC 24 |
Finished | Sep 11 06:36:57 PM UTC 24 |
Peak memory | 293548 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1751354349 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_intr_rd.1751354349 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/21.flash_ctrl_intr_rd_slow_flash.3923974673 |
Short name | T847 |
Test name | |
Test status | |
Simulation time | 11741499200 ps |
CPU time | 271.75 seconds |
Started | Sep 11 06:32:46 PM UTC 24 |
Finished | Sep 11 06:37:21 PM UTC 24 |
Peak memory | 303708 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=3923974673 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 21.flash_ctrl_intr_rd_slow_flash.3923974673 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/21.flash_ctrl_otp_reset.2684050754 |
Short name | T182 |
Test name | |
Test status | |
Simulation time | 42985000 ps |
CPU time | 179.63 seconds |
Started | Sep 11 06:32:42 PM UTC 24 |
Finished | Sep 11 06:35:44 PM UTC 24 |
Peak memory | 271100 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2684050754 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_otp_reset.2684050754 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/21.flash_ctrl_prog_reset.1357785558 |
Short name | T777 |
Test name | |
Test status | |
Simulation time | 21347100 ps |
CPU time | 25.65 seconds |
Started | Sep 11 06:32:49 PM UTC 24 |
Finished | Sep 11 06:33:16 PM UTC 24 |
Peak memory | 275000 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1357785558 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_prog_reset.1357785558 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/21.flash_ctrl_rw_evict.3314271715 |
Short name | T787 |
Test name | |
Test status | |
Simulation time | 65824800 ps |
CPU time | 52.28 seconds |
Started | Sep 11 06:32:50 PM UTC 24 |
Finished | Sep 11 06:33:44 PM UTC 24 |
Peak memory | 287348 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3314271715 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_rw_evict.3314271715 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/21.flash_ctrl_rw_evict_all_en.3569625798 |
Short name | T786 |
Test name | |
Test status | |
Simulation time | 70717900 ps |
CPU time | 40.82 seconds |
Started | Sep 11 06:32:53 PM UTC 24 |
Finished | Sep 11 06:33:35 PM UTC 24 |
Peak memory | 285400 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=3569625798 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_c trl_rw_evict_all_en.3569625798 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/21.flash_ctrl_sec_info_access.1609852419 |
Short name | T402 |
Test name | |
Test status | |
Simulation time | 1490210700 ps |
CPU time | 79.07 seconds |
Started | Sep 11 06:33:02 PM UTC 24 |
Finished | Sep 11 06:34:23 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1609852419 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_sec_info_access.1609852419 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/21.flash_ctrl_smoke.77686755 |
Short name | T870 |
Test name | |
Test status | |
Simulation time | 2761521500 ps |
CPU time | 343.93 seconds |
Started | Sep 11 06:32:30 PM UTC 24 |
Finished | Sep 11 06:38:19 PM UTC 24 |
Peak memory | 291336 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=77686755 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_T EST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-s im-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_smoke.77686755 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/21.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/22.flash_ctrl_alert_test.3406778993 |
Short name | T790 |
Test name | |
Test status | |
Simulation time | 97298100 ps |
CPU time | 28.57 seconds |
Started | Sep 11 06:33:35 PM UTC 24 |
Finished | Sep 11 06:34:05 PM UTC 24 |
Peak memory | 268904 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3406778993 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_alert_test.3406778993 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/22.flash_ctrl_connect.3669120754 |
Short name | T791 |
Test name | |
Test status | |
Simulation time | 24456800 ps |
CPU time | 30.58 seconds |
Started | Sep 11 06:33:34 PM UTC 24 |
Finished | Sep 11 06:34:06 PM UTC 24 |
Peak memory | 294604 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3669120754 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_connect.3669120754 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/22.flash_ctrl_disable.1099795342 |
Short name | T371 |
Test name | |
Test status | |
Simulation time | 37757000 ps |
CPU time | 34.07 seconds |
Started | Sep 11 06:33:33 PM UTC 24 |
Finished | Sep 11 06:34:09 PM UTC 24 |
Peak memory | 285352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1099795342 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ ctrl_disable.1099795342 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/22.flash_ctrl_hw_sec_otp.746227206 |
Short name | T798 |
Test name | |
Test status | |
Simulation time | 7675597900 ps |
CPU time | 83.39 seconds |
Started | Sep 11 06:33:14 PM UTC 24 |
Finished | Sep 11 06:34:39 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=746227206 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_hw_sec_otp.746227206 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/22.flash_ctrl_intr_rd.4040632657 |
Short name | T102 |
Test name | |
Test status | |
Simulation time | 1633545800 ps |
CPU time | 215.77 seconds |
Started | Sep 11 06:33:19 PM UTC 24 |
Finished | Sep 11 06:36:58 PM UTC 24 |
Peak memory | 303808 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4040632657 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_intr_rd.4040632657 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/22.flash_ctrl_intr_rd_slow_flash.718109638 |
Short name | T901 |
Test name | |
Test status | |
Simulation time | 12784052300 ps |
CPU time | 388.39 seconds |
Started | Sep 11 06:33:20 PM UTC 24 |
Finished | Sep 11 06:39:54 PM UTC 24 |
Peak memory | 303712 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=718109638 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_ name 22.flash_ctrl_intr_rd_slow_flash.718109638 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/22.flash_ctrl_otp_reset.3041574493 |
Short name | T826 |
Test name | |
Test status | |
Simulation time | 127254300 ps |
CPU time | 175.83 seconds |
Started | Sep 11 06:33:17 PM UTC 24 |
Finished | Sep 11 06:36:16 PM UTC 24 |
Peak memory | 275132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3041574493 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_otp_reset.3041574493 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/22.flash_ctrl_prog_reset.1640246530 |
Short name | T831 |
Test name | |
Test status | |
Simulation time | 6519203400 ps |
CPU time | 182.64 seconds |
Started | Sep 11 06:33:23 PM UTC 24 |
Finished | Sep 11 06:36:29 PM UTC 24 |
Peak memory | 275004 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1640246530 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_prog_reset.1640246530 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/22.flash_ctrl_rw_evict.498076260 |
Short name | T794 |
Test name | |
Test status | |
Simulation time | 100981900 ps |
CPU time | 50.3 seconds |
Started | Sep 11 06:33:31 PM UTC 24 |
Finished | Sep 11 06:34:24 PM UTC 24 |
Peak memory | 287736 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=498076260 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_rw_evict.498076260 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/22.flash_ctrl_rw_evict_all_en.2342912991 |
Short name | T795 |
Test name | |
Test status | |
Simulation time | 27277700 ps |
CPU time | 52.49 seconds |
Started | Sep 11 06:33:33 PM UTC 24 |
Finished | Sep 11 06:34:27 PM UTC 24 |
Peak memory | 281204 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=2342912991 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_c trl_rw_evict_all_en.2342912991 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/22.flash_ctrl_sec_info_access.2114502216 |
Short name | T799 |
Test name | |
Test status | |
Simulation time | 1223505700 ps |
CPU time | 64.34 seconds |
Started | Sep 11 06:33:34 PM UTC 24 |
Finished | Sep 11 06:34:40 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2114502216 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_sec_info_access.2114502216 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/22.flash_ctrl_smoke.601070115 |
Short name | T810 |
Test name | |
Test status | |
Simulation time | 78640900 ps |
CPU time | 119.96 seconds |
Started | Sep 11 06:33:10 PM UTC 24 |
Finished | Sep 11 06:35:12 PM UTC 24 |
Peak memory | 289604 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=601070115 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl- sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_smoke.601070115 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/22.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/23.flash_ctrl_alert_test.3058649036 |
Short name | T801 |
Test name | |
Test status | |
Simulation time | 92026200 ps |
CPU time | 16.27 seconds |
Started | Sep 11 06:34:25 PM UTC 24 |
Finished | Sep 11 06:34:42 PM UTC 24 |
Peak memory | 268928 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3058649036 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_alert_test.3058649036 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/23.flash_ctrl_connect.1049733844 |
Short name | T803 |
Test name | |
Test status | |
Simulation time | 17198800 ps |
CPU time | 22.2 seconds |
Started | Sep 11 06:34:25 PM UTC 24 |
Finished | Sep 11 06:34:48 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1049733844 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_connect.1049733844 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/23.flash_ctrl_disable.2808157572 |
Short name | T800 |
Test name | |
Test status | |
Simulation time | 30343500 ps |
CPU time | 26.21 seconds |
Started | Sep 11 06:34:14 PM UTC 24 |
Finished | Sep 11 06:34:42 PM UTC 24 |
Peak memory | 285676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2808157572 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ ctrl_disable.2808157572 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/23.flash_ctrl_hw_sec_otp.3672629773 |
Short name | T819 |
Test name | |
Test status | |
Simulation time | 9423531900 ps |
CPU time | 119.13 seconds |
Started | Sep 11 06:33:45 PM UTC 24 |
Finished | Sep 11 06:35:47 PM UTC 24 |
Peak memory | 272988 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3672629773 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_hw_sec_otp.3672629773 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/23.flash_ctrl_intr_rd.4247321010 |
Short name | T841 |
Test name | |
Test status | |
Simulation time | 1184988100 ps |
CPU time | 184.19 seconds |
Started | Sep 11 06:33:58 PM UTC 24 |
Finished | Sep 11 06:37:05 PM UTC 24 |
Peak memory | 305836 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4247321010 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_intr_rd.4247321010 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/23.flash_ctrl_intr_rd_slow_flash.2268169484 |
Short name | T840 |
Test name | |
Test status | |
Simulation time | 26840410600 ps |
CPU time | 172.52 seconds |
Started | Sep 11 06:34:06 PM UTC 24 |
Finished | Sep 11 06:37:01 PM UTC 24 |
Peak memory | 303736 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=2268169484 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 23.flash_ctrl_intr_rd_slow_flash.2268169484 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/23.flash_ctrl_otp_reset.196725682 |
Short name | T838 |
Test name | |
Test status | |
Simulation time | 45203700 ps |
CPU time | 186.95 seconds |
Started | Sep 11 06:33:47 PM UTC 24 |
Finished | Sep 11 06:36:57 PM UTC 24 |
Peak memory | 271028 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=196725682 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_otp_reset.196725682 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/23.flash_ctrl_prog_reset.1317682478 |
Short name | T797 |
Test name | |
Test status | |
Simulation time | 32729300 ps |
CPU time | 28.49 seconds |
Started | Sep 11 06:34:06 PM UTC 24 |
Finished | Sep 11 06:34:36 PM UTC 24 |
Peak memory | 275024 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1317682478 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_prog_reset.1317682478 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/23.flash_ctrl_rw_evict.4269037813 |
Short name | T806 |
Test name | |
Test status | |
Simulation time | 66064500 ps |
CPU time | 51.63 seconds |
Started | Sep 11 06:34:07 PM UTC 24 |
Finished | Sep 11 06:35:00 PM UTC 24 |
Peak memory | 287672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4269037813 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_rw_evict.4269037813 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/23.flash_ctrl_rw_evict_all_en.3891145894 |
Short name | T809 |
Test name | |
Test status | |
Simulation time | 34121200 ps |
CPU time | 57.87 seconds |
Started | Sep 11 06:34:09 PM UTC 24 |
Finished | Sep 11 06:35:09 PM UTC 24 |
Peak memory | 281464 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=3891145894 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_c trl_rw_evict_all_en.3891145894 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/23.flash_ctrl_sec_info_access.197157848 |
Short name | T392 |
Test name | |
Test status | |
Simulation time | 20221198600 ps |
CPU time | 106.78 seconds |
Started | Sep 11 06:34:23 PM UTC 24 |
Finished | Sep 11 06:36:13 PM UTC 24 |
Peak memory | 275096 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=197157848 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/ flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_sec_info_access.197157848 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/23.flash_ctrl_smoke.4087910160 |
Short name | T873 |
Test name | |
Test status | |
Simulation time | 52463300 ps |
CPU time | 290.53 seconds |
Started | Sep 11 06:33:36 PM UTC 24 |
Finished | Sep 11 06:38:32 PM UTC 24 |
Peak memory | 291332 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4087910160 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_smoke.4087910160 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/23.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/24.flash_ctrl_alert_test.2284775127 |
Short name | T815 |
Test name | |
Test status | |
Simulation time | 123338900 ps |
CPU time | 29.32 seconds |
Started | Sep 11 06:35:02 PM UTC 24 |
Finished | Sep 11 06:35:33 PM UTC 24 |
Peak memory | 268900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2284775127 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_alert_test.2284775127 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/24.flash_ctrl_connect.3949873351 |
Short name | T812 |
Test name | |
Test status | |
Simulation time | 27861900 ps |
CPU time | 20.84 seconds |
Started | Sep 11 06:34:56 PM UTC 24 |
Finished | Sep 11 06:35:18 PM UTC 24 |
Peak memory | 294604 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3949873351 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_connect.3949873351 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/24.flash_ctrl_disable.3431615722 |
Short name | T814 |
Test name | |
Test status | |
Simulation time | 10645100 ps |
CPU time | 36.61 seconds |
Started | Sep 11 06:34:49 PM UTC 24 |
Finished | Sep 11 06:35:27 PM UTC 24 |
Peak memory | 285388 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3431615722 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ ctrl_disable.3431615722 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/24.flash_ctrl_hw_sec_otp.2470946769 |
Short name | T828 |
Test name | |
Test status | |
Simulation time | 5955103900 ps |
CPU time | 103.27 seconds |
Started | Sep 11 06:34:35 PM UTC 24 |
Finished | Sep 11 06:36:20 PM UTC 24 |
Peak memory | 272988 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2470946769 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_hw_sec_otp.2470946769 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/24.flash_ctrl_intr_rd.120253372 |
Short name | T867 |
Test name | |
Test status | |
Simulation time | 1569656800 ps |
CPU time | 209.86 seconds |
Started | Sep 11 06:34:40 PM UTC 24 |
Finished | Sep 11 06:38:13 PM UTC 24 |
Peak memory | 301732 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=120253372 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/rep o/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_intr_rd.120253372 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/24.flash_ctrl_intr_rd_slow_flash.762454142 |
Short name | T848 |
Test name | |
Test status | |
Simulation time | 31657493100 ps |
CPU time | 160.44 seconds |
Started | Sep 11 06:34:41 PM UTC 24 |
Finished | Sep 11 06:37:24 PM UTC 24 |
Peak memory | 303712 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=762454142 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_ name 24.flash_ctrl_intr_rd_slow_flash.762454142 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/24.flash_ctrl_otp_reset.944763775 |
Short name | T862 |
Test name | |
Test status | |
Simulation time | 456223600 ps |
CPU time | 203.95 seconds |
Started | Sep 11 06:34:37 PM UTC 24 |
Finished | Sep 11 06:38:04 PM UTC 24 |
Peak memory | 271040 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=944763775 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_otp_reset.944763775 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/24.flash_ctrl_prog_reset.653306250 |
Short name | T808 |
Test name | |
Test status | |
Simulation time | 135698900 ps |
CPU time | 21.6 seconds |
Started | Sep 11 06:34:42 PM UTC 24 |
Finished | Sep 11 06:35:05 PM UTC 24 |
Peak memory | 268860 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=653306250 -ass ert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir / workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_prog_reset.653306250 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/24.flash_ctrl_rw_evict.1934107826 |
Short name | T816 |
Test name | |
Test status | |
Simulation time | 66450100 ps |
CPU time | 47.59 seconds |
Started | Sep 11 06:34:43 PM UTC 24 |
Finished | Sep 11 06:35:33 PM UTC 24 |
Peak memory | 287416 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1934107826 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_rw_evict.1934107826 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/24.flash_ctrl_rw_evict_all_en.1788068966 |
Short name | T813 |
Test name | |
Test status | |
Simulation time | 29948200 ps |
CPU time | 38.02 seconds |
Started | Sep 11 06:34:45 PM UTC 24 |
Finished | Sep 11 06:35:24 PM UTC 24 |
Peak memory | 285364 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=1788068966 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_c trl_rw_evict_all_en.1788068966 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/24.flash_ctrl_sec_info_access.1099004636 |
Short name | T823 |
Test name | |
Test status | |
Simulation time | 1636512800 ps |
CPU time | 72.08 seconds |
Started | Sep 11 06:34:51 PM UTC 24 |
Finished | Sep 11 06:36:05 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1099004636 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_sec_info_access.1099004636 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/24.flash_ctrl_smoke.129682952 |
Short name | T830 |
Test name | |
Test status | |
Simulation time | 21301200 ps |
CPU time | 117.01 seconds |
Started | Sep 11 06:34:28 PM UTC 24 |
Finished | Sep 11 06:36:27 PM UTC 24 |
Peak memory | 287240 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=129682952 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl- sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_smoke.129682952 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/24.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/25.flash_ctrl_alert_test.1477532688 |
Short name | T820 |
Test name | |
Test status | |
Simulation time | 48844400 ps |
CPU time | 19.68 seconds |
Started | Sep 11 06:35:34 PM UTC 24 |
Finished | Sep 11 06:35:55 PM UTC 24 |
Peak memory | 268928 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1477532688 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_alert_test.1477532688 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/25.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/25.flash_ctrl_connect.377244233 |
Short name | T822 |
Test name | |
Test status | |
Simulation time | 44092900 ps |
CPU time | 26.52 seconds |
Started | Sep 11 06:35:33 PM UTC 24 |
Finished | Sep 11 06:36:01 PM UTC 24 |
Peak memory | 284432 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=377244233 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctr l-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_connect.377244233 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/25.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/25.flash_ctrl_disable.2817032866 |
Short name | T821 |
Test name | |
Test status | |
Simulation time | 74220200 ps |
CPU time | 30.72 seconds |
Started | Sep 11 06:35:25 PM UTC 24 |
Finished | Sep 11 06:35:57 PM UTC 24 |
Peak memory | 285352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2817032866 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ ctrl_disable.2817032866 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/25.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/25.flash_ctrl_hw_sec_otp.1915245654 |
Short name | T325 |
Test name | |
Test status | |
Simulation time | 5389712200 ps |
CPU time | 122.44 seconds |
Started | Sep 11 06:35:05 PM UTC 24 |
Finished | Sep 11 06:37:10 PM UTC 24 |
Peak memory | 275036 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1915245654 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_hw_sec_otp.1915245654 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/25.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/25.flash_ctrl_intr_rd_slow_flash.3555851668 |
Short name | T893 |
Test name | |
Test status | |
Simulation time | 113115072100 ps |
CPU time | 256.84 seconds |
Started | Sep 11 06:35:09 PM UTC 24 |
Finished | Sep 11 06:39:30 PM UTC 24 |
Peak memory | 303776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=3555851668 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 25.flash_ctrl_intr_rd_slow_flash.3555851668 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/25.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/25.flash_ctrl_otp_reset.1979569068 |
Short name | T863 |
Test name | |
Test status | |
Simulation time | 345728600 ps |
CPU time | 176.52 seconds |
Started | Sep 11 06:35:05 PM UTC 24 |
Finished | Sep 11 06:38:05 PM UTC 24 |
Peak memory | 271100 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1979569068 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_otp_reset.1979569068 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/25.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/25.flash_ctrl_prog_reset.3610201471 |
Short name | T818 |
Test name | |
Test status | |
Simulation time | 19692800 ps |
CPU time | 24.73 seconds |
Started | Sep 11 06:35:12 PM UTC 24 |
Finished | Sep 11 06:35:39 PM UTC 24 |
Peak memory | 275004 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3610201471 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_prog_reset.3610201471 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/25.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/25.flash_ctrl_rw_evict.661933801 |
Short name | T414 |
Test name | |
Test status | |
Simulation time | 30800300 ps |
CPU time | 43.11 seconds |
Started | Sep 11 06:35:15 PM UTC 24 |
Finished | Sep 11 06:35:59 PM UTC 24 |
Peak memory | 287452 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=661933801 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_rw_evict.661933801 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/25.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/25.flash_ctrl_rw_evict_all_en.3829432433 |
Short name | T825 |
Test name | |
Test status | |
Simulation time | 80909400 ps |
CPU time | 52.17 seconds |
Started | Sep 11 06:35:20 PM UTC 24 |
Finished | Sep 11 06:36:14 PM UTC 24 |
Peak memory | 281268 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=3829432433 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_c trl_rw_evict_all_en.3829432433 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/25.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/25.flash_ctrl_sec_info_access.3872618266 |
Short name | T837 |
Test name | |
Test status | |
Simulation time | 7521051800 ps |
CPU time | 82.86 seconds |
Started | Sep 11 06:35:28 PM UTC 24 |
Finished | Sep 11 06:36:53 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3872618266 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_sec_info_access.3872618266 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/25.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/25.flash_ctrl_smoke.3861926940 |
Short name | T904 |
Test name | |
Test status | |
Simulation time | 41196400 ps |
CPU time | 291.69 seconds |
Started | Sep 11 06:35:02 PM UTC 24 |
Finished | Sep 11 06:39:58 PM UTC 24 |
Peak memory | 289284 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3861926940 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_smoke.3861926940 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/25.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/26.flash_ctrl_alert_test.299528362 |
Short name | T833 |
Test name | |
Test status | |
Simulation time | 255567700 ps |
CPU time | 25.93 seconds |
Started | Sep 11 06:36:14 PM UTC 24 |
Finished | Sep 11 06:36:41 PM UTC 24 |
Peak memory | 269120 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=299528362 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_alert_test.299528362 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/26.flash_ctrl_connect.3078181380 |
Short name | T832 |
Test name | |
Test status | |
Simulation time | 45928900 ps |
CPU time | 22.87 seconds |
Started | Sep 11 06:36:14 PM UTC 24 |
Finished | Sep 11 06:36:38 PM UTC 24 |
Peak memory | 294800 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3078181380 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_connect.3078181380 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/26.flash_ctrl_disable.3612701475 |
Short name | T834 |
Test name | |
Test status | |
Simulation time | 42143400 ps |
CPU time | 38.93 seconds |
Started | Sep 11 06:36:01 PM UTC 24 |
Finished | Sep 11 06:36:42 PM UTC 24 |
Peak memory | 285384 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3612701475 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ ctrl_disable.3612701475 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/26.flash_ctrl_hw_sec_otp.895067628 |
Short name | T856 |
Test name | |
Test status | |
Simulation time | 12802893800 ps |
CPU time | 124.08 seconds |
Started | Sep 11 06:35:39 PM UTC 24 |
Finished | Sep 11 06:37:46 PM UTC 24 |
Peak memory | 275028 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=895067628 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_hw_sec_otp.895067628 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/26.flash_ctrl_intr_rd.2101900558 |
Short name | T868 |
Test name | |
Test status | |
Simulation time | 1289670900 ps |
CPU time | 145.48 seconds |
Started | Sep 11 06:35:48 PM UTC 24 |
Finished | Sep 11 06:38:16 PM UTC 24 |
Peak memory | 305828 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2101900558 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_intr_rd.2101900558 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/26.flash_ctrl_intr_rd_slow_flash.2133816625 |
Short name | T897 |
Test name | |
Test status | |
Simulation time | 24320141300 ps |
CPU time | 225.77 seconds |
Started | Sep 11 06:35:55 PM UTC 24 |
Finished | Sep 11 06:39:44 PM UTC 24 |
Peak memory | 301920 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=2133816625 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 26.flash_ctrl_intr_rd_slow_flash.2133816625 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/26.flash_ctrl_otp_reset.2668296894 |
Short name | T876 |
Test name | |
Test status | |
Simulation time | 67786600 ps |
CPU time | 166.8 seconds |
Started | Sep 11 06:35:45 PM UTC 24 |
Finished | Sep 11 06:38:35 PM UTC 24 |
Peak memory | 270632 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2668296894 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_otp_reset.2668296894 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/26.flash_ctrl_prog_reset.2295155903 |
Short name | T878 |
Test name | |
Test status | |
Simulation time | 2325009000 ps |
CPU time | 162.4 seconds |
Started | Sep 11 06:35:56 PM UTC 24 |
Finished | Sep 11 06:38:41 PM UTC 24 |
Peak memory | 274992 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2295155903 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_prog_reset.2295155903 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/26.flash_ctrl_rw_evict.3376863317 |
Short name | T707 |
Test name | |
Test status | |
Simulation time | 269824600 ps |
CPU time | 46.63 seconds |
Started | Sep 11 06:35:58 PM UTC 24 |
Finished | Sep 11 06:36:46 PM UTC 24 |
Peak memory | 287704 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3376863317 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_rw_evict.3376863317 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/26.flash_ctrl_rw_evict_all_en.3398261303 |
Short name | T835 |
Test name | |
Test status | |
Simulation time | 70689900 ps |
CPU time | 44.95 seconds |
Started | Sep 11 06:36:00 PM UTC 24 |
Finished | Sep 11 06:36:47 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=3398261303 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_c trl_rw_evict_all_en.3398261303 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/26.flash_ctrl_sec_info_access.1151610378 |
Short name | T844 |
Test name | |
Test status | |
Simulation time | 1860284500 ps |
CPU time | 61.81 seconds |
Started | Sep 11 06:36:05 PM UTC 24 |
Finished | Sep 11 06:37:09 PM UTC 24 |
Peak memory | 275028 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1151610378 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_sec_info_access.1151610378 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/26.flash_ctrl_smoke.2559808999 |
Short name | T857 |
Test name | |
Test status | |
Simulation time | 30295100 ps |
CPU time | 129.26 seconds |
Started | Sep 11 06:35:37 PM UTC 24 |
Finished | Sep 11 06:37:49 PM UTC 24 |
Peak memory | 287236 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2559808999 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_smoke.2559808999 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/26.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/27.flash_ctrl_alert_test.541384206 |
Short name | T843 |
Test name | |
Test status | |
Simulation time | 336140600 ps |
CPU time | 19.14 seconds |
Started | Sep 11 06:36:48 PM UTC 24 |
Finished | Sep 11 06:37:09 PM UTC 24 |
Peak memory | 275308 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=541384206 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_alert_test.541384206 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/27.flash_ctrl_connect.3072171052 |
Short name | T842 |
Test name | |
Test status | |
Simulation time | 15059700 ps |
CPU time | 19.39 seconds |
Started | Sep 11 06:36:47 PM UTC 24 |
Finished | Sep 11 06:37:08 PM UTC 24 |
Peak memory | 294604 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3072171052 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_connect.3072171052 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/27.flash_ctrl_disable.3746850483 |
Short name | T372 |
Test name | |
Test status | |
Simulation time | 10767400 ps |
CPU time | 40.33 seconds |
Started | Sep 11 06:36:42 PM UTC 24 |
Finished | Sep 11 06:37:24 PM UTC 24 |
Peak memory | 285288 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3746850483 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ ctrl_disable.3746850483 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/27.flash_ctrl_hw_sec_otp.1240068628 |
Short name | T850 |
Test name | |
Test status | |
Simulation time | 8963143400 ps |
CPU time | 71.25 seconds |
Started | Sep 11 06:36:17 PM UTC 24 |
Finished | Sep 11 06:37:30 PM UTC 24 |
Peak memory | 272720 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1240068628 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_hw_sec_otp.1240068628 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/27.flash_ctrl_intr_rd.1833329534 |
Short name | T909 |
Test name | |
Test status | |
Simulation time | 6202947300 ps |
CPU time | 218.85 seconds |
Started | Sep 11 06:36:21 PM UTC 24 |
Finished | Sep 11 06:40:03 PM UTC 24 |
Peak memory | 293548 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1833329534 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_intr_rd.1833329534 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/27.flash_ctrl_intr_rd_slow_flash.3311867629 |
Short name | T963 |
Test name | |
Test status | |
Simulation time | 45460557500 ps |
CPU time | 346.54 seconds |
Started | Sep 11 06:36:26 PM UTC 24 |
Finished | Sep 11 06:42:18 PM UTC 24 |
Peak memory | 301948 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=3311867629 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 27.flash_ctrl_intr_rd_slow_flash.3311867629 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/27.flash_ctrl_otp_reset.2848604192 |
Short name | T886 |
Test name | |
Test status | |
Simulation time | 41578400 ps |
CPU time | 167.11 seconds |
Started | Sep 11 06:36:19 PM UTC 24 |
Finished | Sep 11 06:39:09 PM UTC 24 |
Peak memory | 270948 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2848604192 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_otp_reset.2848604192 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/27.flash_ctrl_prog_reset.3881207210 |
Short name | T836 |
Test name | |
Test status | |
Simulation time | 65482500 ps |
CPU time | 23.19 seconds |
Started | Sep 11 06:36:27 PM UTC 24 |
Finished | Sep 11 06:36:52 PM UTC 24 |
Peak memory | 271152 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3881207210 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_prog_reset.3881207210 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/27.flash_ctrl_rw_evict.2947982921 |
Short name | T846 |
Test name | |
Test status | |
Simulation time | 34362800 ps |
CPU time | 48.52 seconds |
Started | Sep 11 06:36:30 PM UTC 24 |
Finished | Sep 11 06:37:20 PM UTC 24 |
Peak memory | 287444 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2947982921 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_rw_evict.2947982921 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/27.flash_ctrl_rw_evict_all_en.4182533137 |
Short name | T853 |
Test name | |
Test status | |
Simulation time | 28360100 ps |
CPU time | 61.58 seconds |
Started | Sep 11 06:36:39 PM UTC 24 |
Finished | Sep 11 06:37:42 PM UTC 24 |
Peak memory | 285396 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=4182533137 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_c trl_rw_evict_all_en.4182533137 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/27.flash_ctrl_smoke.2569046725 |
Short name | T888 |
Test name | |
Test status | |
Simulation time | 26253100 ps |
CPU time | 180.5 seconds |
Started | Sep 11 06:36:15 PM UTC 24 |
Finished | Sep 11 06:39:18 PM UTC 24 |
Peak memory | 289284 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2569046725 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_smoke.2569046725 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/27.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/28.flash_ctrl_alert_test.658181689 |
Short name | T851 |
Test name | |
Test status | |
Simulation time | 252247300 ps |
CPU time | 20.47 seconds |
Started | Sep 11 06:37:16 PM UTC 24 |
Finished | Sep 11 06:37:38 PM UTC 24 |
Peak memory | 268908 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=658181689 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_alert_test.658181689 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/28.flash_ctrl_connect.2679398185 |
Short name | T852 |
Test name | |
Test status | |
Simulation time | 49415800 ps |
CPU time | 26.36 seconds |
Started | Sep 11 06:37:11 PM UTC 24 |
Finished | Sep 11 06:37:39 PM UTC 24 |
Peak memory | 294668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2679398185 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_connect.2679398185 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/28.flash_ctrl_disable.2794830364 |
Short name | T854 |
Test name | |
Test status | |
Simulation time | 11472000 ps |
CPU time | 30.55 seconds |
Started | Sep 11 06:37:10 PM UTC 24 |
Finished | Sep 11 06:37:42 PM UTC 24 |
Peak memory | 275116 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2794830364 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ ctrl_disable.2794830364 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/28.flash_ctrl_hw_sec_otp.3138902263 |
Short name | T889 |
Test name | |
Test status | |
Simulation time | 11477838200 ps |
CPU time | 142.59 seconds |
Started | Sep 11 06:36:53 PM UTC 24 |
Finished | Sep 11 06:39:18 PM UTC 24 |
Peak memory | 270940 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3138902263 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_hw_sec_otp.3138902263 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/28.flash_ctrl_intr_rd.2967133257 |
Short name | T917 |
Test name | |
Test status | |
Simulation time | 5892485100 ps |
CPU time | 206.65 seconds |
Started | Sep 11 06:36:59 PM UTC 24 |
Finished | Sep 11 06:40:28 PM UTC 24 |
Peak memory | 301764 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2967133257 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_intr_rd.2967133257 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/28.flash_ctrl_intr_rd_slow_flash.1687644259 |
Short name | T1040 |
Test name | |
Test status | |
Simulation time | 20042237300 ps |
CPU time | 469 seconds |
Started | Sep 11 06:36:59 PM UTC 24 |
Finished | Sep 11 06:44:53 PM UTC 24 |
Peak memory | 301664 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=1687644259 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 28.flash_ctrl_intr_rd_slow_flash.1687644259 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/28.flash_ctrl_otp_reset.917951426 |
Short name | T902 |
Test name | |
Test status | |
Simulation time | 140313600 ps |
CPU time | 175.24 seconds |
Started | Sep 11 06:36:57 PM UTC 24 |
Finished | Sep 11 06:39:56 PM UTC 24 |
Peak memory | 271032 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=917951426 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_otp_reset.917951426 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/28.flash_ctrl_prog_reset.2436468324 |
Short name | T903 |
Test name | |
Test status | |
Simulation time | 5356509100 ps |
CPU time | 171.93 seconds |
Started | Sep 11 06:37:02 PM UTC 24 |
Finished | Sep 11 06:39:57 PM UTC 24 |
Peak memory | 271160 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2436468324 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_prog_reset.2436468324 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/28.flash_ctrl_rw_evict.3927130932 |
Short name | T858 |
Test name | |
Test status | |
Simulation time | 30308500 ps |
CPU time | 45.24 seconds |
Started | Sep 11 06:37:06 PM UTC 24 |
Finished | Sep 11 06:37:53 PM UTC 24 |
Peak memory | 287416 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3927130932 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_rw_evict.3927130932 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/28.flash_ctrl_rw_evict_all_en.1644800286 |
Short name | T855 |
Test name | |
Test status | |
Simulation time | 44923600 ps |
CPU time | 34.33 seconds |
Started | Sep 11 06:37:09 PM UTC 24 |
Finished | Sep 11 06:37:45 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=1644800286 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_c trl_rw_evict_all_en.1644800286 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/28.flash_ctrl_sec_info_access.2575346600 |
Short name | T869 |
Test name | |
Test status | |
Simulation time | 1259938100 ps |
CPU time | 64.05 seconds |
Started | Sep 11 06:37:10 PM UTC 24 |
Finished | Sep 11 06:38:16 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2575346600 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_sec_info_access.2575346600 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/28.flash_ctrl_smoke.2980380443 |
Short name | T898 |
Test name | |
Test status | |
Simulation time | 23192100 ps |
CPU time | 172.23 seconds |
Started | Sep 11 06:36:53 PM UTC 24 |
Finished | Sep 11 06:39:48 PM UTC 24 |
Peak memory | 287492 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2980380443 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_smoke.2980380443 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/28.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/29.flash_ctrl_alert_test.2535978549 |
Short name | T865 |
Test name | |
Test status | |
Simulation time | 50576400 ps |
CPU time | 22.65 seconds |
Started | Sep 11 06:37:46 PM UTC 24 |
Finished | Sep 11 06:38:10 PM UTC 24 |
Peak memory | 268900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2535978549 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_alert_test.2535978549 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/29.flash_ctrl_connect.3726170650 |
Short name | T864 |
Test name | |
Test status | |
Simulation time | 59035900 ps |
CPU time | 25.8 seconds |
Started | Sep 11 06:37:43 PM UTC 24 |
Finished | Sep 11 06:38:10 PM UTC 24 |
Peak memory | 294668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3726170650 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_connect.3726170650 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/29.flash_ctrl_disable.1639438508 |
Short name | T866 |
Test name | |
Test status | |
Simulation time | 14801400 ps |
CPU time | 30.62 seconds |
Started | Sep 11 06:37:39 PM UTC 24 |
Finished | Sep 11 06:38:11 PM UTC 24 |
Peak memory | 285388 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1639438508 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ ctrl_disable.1639438508 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/29.flash_ctrl_hw_sec_otp.2710845836 |
Short name | T880 |
Test name | |
Test status | |
Simulation time | 838967200 ps |
CPU time | 81.79 seconds |
Started | Sep 11 06:37:22 PM UTC 24 |
Finished | Sep 11 06:38:46 PM UTC 24 |
Peak memory | 272728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2710845836 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_hw_sec_otp.2710845836 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/29.flash_ctrl_intr_rd.1819783286 |
Short name | T926 |
Test name | |
Test status | |
Simulation time | 1585518100 ps |
CPU time | 203.45 seconds |
Started | Sep 11 06:37:25 PM UTC 24 |
Finished | Sep 11 06:40:52 PM UTC 24 |
Peak memory | 301740 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1819783286 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_intr_rd.1819783286 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/29.flash_ctrl_intr_rd_slow_flash.3774591293 |
Short name | T949 |
Test name | |
Test status | |
Simulation time | 31707697000 ps |
CPU time | 254.06 seconds |
Started | Sep 11 06:37:28 PM UTC 24 |
Finished | Sep 11 06:41:46 PM UTC 24 |
Peak memory | 301916 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=3774591293 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 29.flash_ctrl_intr_rd_slow_flash.3774591293 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/29.flash_ctrl_otp_reset.2514697125 |
Short name | T912 |
Test name | |
Test status | |
Simulation time | 133424400 ps |
CPU time | 167.57 seconds |
Started | Sep 11 06:37:24 PM UTC 24 |
Finished | Sep 11 06:40:15 PM UTC 24 |
Peak memory | 270960 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2514697125 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_otp_reset.2514697125 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/29.flash_ctrl_prog_reset.3694750438 |
Short name | T860 |
Test name | |
Test status | |
Simulation time | 86525800 ps |
CPU time | 26.35 seconds |
Started | Sep 11 06:37:31 PM UTC 24 |
Finished | Sep 11 06:37:59 PM UTC 24 |
Peak memory | 275248 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3694750438 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_prog_reset.3694750438 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/29.flash_ctrl_rw_evict.933487550 |
Short name | T874 |
Test name | |
Test status | |
Simulation time | 34913000 ps |
CPU time | 53.89 seconds |
Started | Sep 11 06:37:37 PM UTC 24 |
Finished | Sep 11 06:38:33 PM UTC 24 |
Peak memory | 287452 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=933487550 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_rw_evict.933487550 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/29.flash_ctrl_rw_evict_all_en.4042233889 |
Short name | T871 |
Test name | |
Test status | |
Simulation time | 135630900 ps |
CPU time | 39.38 seconds |
Started | Sep 11 06:37:38 PM UTC 24 |
Finished | Sep 11 06:38:19 PM UTC 24 |
Peak memory | 281268 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=4042233889 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_c trl_rw_evict_all_en.4042233889 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/29.flash_ctrl_sec_info_access.3650556609 |
Short name | T393 |
Test name | |
Test status | |
Simulation time | 4474891400 ps |
CPU time | 76.77 seconds |
Started | Sep 11 06:37:43 PM UTC 24 |
Finished | Sep 11 06:39:01 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3650556609 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_sec_info_access.3650556609 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/29.flash_ctrl_smoke.1769241028 |
Short name | T946 |
Test name | |
Test status | |
Simulation time | 51708600 ps |
CPU time | 254.35 seconds |
Started | Sep 11 06:37:21 PM UTC 24 |
Finished | Sep 11 06:41:39 PM UTC 24 |
Peak memory | 287488 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1769241028 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_smoke.1769241028 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/29.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_alert_test.2686336628 |
Short name | T210 |
Test name | |
Test status | |
Simulation time | 717792300 ps |
CPU time | 16.22 seconds |
Started | Sep 11 05:46:13 PM UTC 24 |
Finished | Sep 11 05:46:30 PM UTC 24 |
Peak memory | 268896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2686336628 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_alert_test.2686336628 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_config_regwen.3857096005 |
Short name | T442 |
Test name | |
Test status | |
Simulation time | 154465900 ps |
CPU time | 15.93 seconds |
Started | Sep 11 05:45:55 PM UTC 24 |
Finished | Sep 11 05:46:12 PM UTC 24 |
Peak memory | 273264 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +cdc_instrumentation_enab led=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3857096005 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_config_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspac es/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_config_regwen.3857096005 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_config_regwen/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_connect.2735475432 |
Short name | T376 |
Test name | |
Test status | |
Simulation time | 51290600 ps |
CPU time | 29.66 seconds |
Started | Sep 11 05:45:40 PM UTC 24 |
Finished | Sep 11 05:46:12 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2735475432 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_connect.2735475432 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_derr_detect.2089385720 |
Short name | T446 |
Test name | |
Test status | |
Simulation time | 682611000 ps |
CPU time | 220.08 seconds |
Started | Sep 11 05:44:03 PM UTC 24 |
Finished | Sep 11 05:47:46 PM UTC 24 |
Peak memory | 289220 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=4 +otf_num_rw=50 +otf_num_hr=200 +rerun=5 +otf_wr_pct=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/si m.tcl +ntb_random_seed=2089385720 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_derr_detect_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_derr_detect.2089385720 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_derr_detect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_erase_suspend.1121371879 |
Short name | T453 |
Test name | |
Test status | |
Simulation time | 1543844800 ps |
CPU time | 468.68 seconds |
Started | Sep 11 05:41:26 PM UTC 24 |
Finished | Sep 11 05:49:21 PM UTC 24 |
Peak memory | 274900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1121371879 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_erase_suspend_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regressio n_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_erase_suspend.1121371879 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_erase_suspend/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_error_mp.336080385 |
Short name | T807 |
Test name | |
Test status | |
Simulation time | 18659143400 ps |
CPU time | 3139.38 seconds |
Started | Sep 11 05:42:08 PM UTC 24 |
Finished | Sep 11 06:35:01 PM UTC 24 |
Peak memory | 275196 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +op_readonly_on_info_partition=0 +o p_readonly_on_info1_partition=0 +op_readonly_on_info2_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=336080385 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fla sh_ctrl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/c overage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_error_mp.336080385 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_error_mp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_error_prog_win.1977642089 |
Short name | T540 |
Test name | |
Test status | |
Simulation time | 1491222300 ps |
CPU time | 1453.77 seconds |
Started | Sep 11 05:42:05 PM UTC 24 |
Finished | Sep 11 06:06:35 PM UTC 24 |
Peak memory | 285144 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1977642089 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/f lash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_error_prog_win.1977642089 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_error_prog_win/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_fetch_code.3843026857 |
Short name | T61 |
Test name | |
Test status | |
Simulation time | 1832066800 ps |
CPU time | 45.94 seconds |
Started | Sep 11 05:41:47 PM UTC 24 |
Finished | Sep 11 05:42:34 PM UTC 24 |
Peak memory | 272856 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +op_readonly_on_info_partition=1 +op_readonly_on_info1_partition=1 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=38 43026857 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ass ert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_fetc h_code.3843026857 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_fetch_code/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_fs_sup.4226609000 |
Short name | T215 |
Test name | |
Test status | |
Simulation time | 1443362600 ps |
CPU time | 62.24 seconds |
Started | Sep 11 05:45:49 PM UTC 24 |
Finished | Sep 11 05:46:52 PM UTC 24 |
Peak memory | 275104 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +en_all_info_acc=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4226609 000 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_filesystem_support_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_f s_sup.4226609000 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_fs_sup/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_full_mem_access.3286171765 |
Short name | T156 |
Test name | |
Test status | |
Simulation time | 351146123100 ps |
CPU time | 2572.97 seconds |
Started | Sep 11 05:41:53 PM UTC 24 |
Finished | Sep 11 06:25:14 PM UTC 24 |
Peak memory | 274904 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=500_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3286171765 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_full_mem_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/ scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_full_mem_access.3286171765 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_full_mem_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_host_ctrl_arb.1310192729 |
Short name | T187 |
Test name | |
Test status | |
Simulation time | 264427431400 ps |
CPU time | 3066.6 seconds |
Started | Sep 11 05:41:41 PM UTC 24 |
Finished | Sep 11 06:33:18 PM UTC 24 |
Peak memory | 275076 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +test_timeout_ns=300_000_000_000 +cdc_instrumentation _enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1310192729 -assert no postproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_ctrl_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wor kspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_host_ctrl_arb.1310192729 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_host_ctrl_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_host_dir_rd.839524942 |
Short name | T434 |
Test name | |
Test status | |
Simulation time | 37243000 ps |
CPU time | 34.97 seconds |
Started | Sep 11 05:41:10 PM UTC 24 |
Finished | Sep 11 05:41:46 PM UTC 24 |
Peak memory | 272892 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=839524942 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_host_dir_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2 024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_host_dir_rd.839524942 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_host_dir_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_hw_prog_rma_wipe_err.1007350403 |
Short name | T218 |
Test name | |
Test status | |
Simulation time | 10036408600 ps |
CPU time | 64.41 seconds |
Started | Sep 11 05:46:12 PM UTC 24 |
Finished | Sep 11 05:47:18 PM UTC 24 |
Peak memory | 295888 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=1007350403 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 3.flash_ctrl_hw_prog_rma_wipe_err.1007350403 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_hw_read_seed_err.2443782573 |
Short name | T212 |
Test name | |
Test status | |
Simulation time | 15751200 ps |
CPU time | 25.06 seconds |
Started | Sep 11 05:46:09 PM UTC 24 |
Finished | Sep 11 05:46:35 PM UTC 24 |
Peak memory | 269072 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2443782573 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_hw_read_seed_err.2443782573 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_hw_rma_reset.2357517778 |
Short name | T190 |
Test name | |
Test status | |
Simulation time | 170187642000 ps |
CPU time | 813.05 seconds |
Started | Sep 11 05:41:30 PM UTC 24 |
Finished | Sep 11 05:55:13 PM UTC 24 |
Peak memory | 274740 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2357517778 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_hw_rma_reset.2357517778 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_hw_sec_otp.1012743612 |
Short name | T436 |
Test name | |
Test status | |
Simulation time | 936177800 ps |
CPU time | 90.19 seconds |
Started | Sep 11 05:41:25 PM UTC 24 |
Finished | Sep 11 05:42:57 PM UTC 24 |
Peak memory | 275032 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1012743612 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_hw_sec_otp.1012743612 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_intr_rd.3015034576 |
Short name | T322 |
Test name | |
Test status | |
Simulation time | 1457527400 ps |
CPU time | 194.93 seconds |
Started | Sep 11 05:44:26 PM UTC 24 |
Finished | Sep 11 05:47:45 PM UTC 24 |
Peak memory | 301768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3015034576 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_intr_rd.3015034576 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_intr_rd_slow_flash.765823046 |
Short name | T448 |
Test name | |
Test status | |
Simulation time | 12256107900 ps |
CPU time | 216.62 seconds |
Started | Sep 11 05:44:45 PM UTC 24 |
Finished | Sep 11 05:48:26 PM UTC 24 |
Peak memory | 303716 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=765823046 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_ name 3.flash_ctrl_intr_rd_slow_flash.765823046 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_intr_wr.3784367071 |
Short name | T441 |
Test name | |
Test status | |
Simulation time | 2025795200 ps |
CPU time | 71.29 seconds |
Started | Sep 11 05:44:43 PM UTC 24 |
Finished | Sep 11 05:45:56 PM UTC 24 |
Peak memory | 270892 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3784367071 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wo rkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_intr_wr.3784367071 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_intr_wr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_intr_wr_slow_flash.1171244571 |
Short name | T449 |
Test name | |
Test status | |
Simulation time | 21001596100 ps |
CPU time | 230.94 seconds |
Started | Sep 11 05:44:52 PM UTC 24 |
Finished | Sep 11 05:48:46 PM UTC 24 |
Peak memory | 270972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +rd_ buf_en_to=500_000 +test_timeout_ns=1_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works paces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1171244571 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_ vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.v db -cm_log /dev/null -cm_name 3.flash_ctrl_intr_wr_slow_flash.1171244571 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_intr_wr_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_invalid_op.1361837504 |
Short name | T240 |
Test name | |
Test status | |
Simulation time | 3646684800 ps |
CPU time | 74.99 seconds |
Started | Sep 11 05:42:13 PM UTC 24 |
Finished | Sep 11 05:43:30 PM UTC 24 |
Peak memory | 272704 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1361837504 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_invalid_op.1361837504 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_lcmgr_intg.741134834 |
Short name | T291 |
Test name | |
Test status | |
Simulation time | 25578200 ps |
CPU time | 21.32 seconds |
Started | Sep 11 05:45:57 PM UTC 24 |
Finished | Sep 11 05:46:20 PM UTC 24 |
Peak memory | 271032 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=741134834 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash _ctrl_lcmgr_intg.741134834 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_mid_op_rst.3555489770 |
Short name | T78 |
Test name | |
Test status | |
Simulation time | 1331485300 ps |
CPU time | 132.98 seconds |
Started | Sep 11 05:42:35 PM UTC 24 |
Finished | Sep 11 05:44:51 PM UTC 24 |
Peak memory | 272668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3555489770 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_mid_op_rst_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash _ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_mid_op_rst.3555489770 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_mid_op_rst/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_mp_regions.1471635074 |
Short name | T86 |
Test name | |
Test status | |
Simulation time | 96262323700 ps |
CPU time | 356.53 seconds |
Started | Sep 11 05:41:43 PM UTC 24 |
Finished | Sep 11 05:47:44 PM UTC 24 |
Peak memory | 283068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=1471635074 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_mp_regions.1471635074 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_otp_reset.188647528 |
Short name | T127 |
Test name | |
Test status | |
Simulation time | 68220300 ps |
CPU time | 209.47 seconds |
Started | Sep 11 05:41:30 PM UTC 24 |
Finished | Sep 11 05:45:03 PM UTC 24 |
Peak memory | 270960 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=188647528 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_otp_reset.188647528 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_oversize_error.1246301395 |
Short name | T214 |
Test name | |
Test status | |
Simulation time | 2195805300 ps |
CPU time | 155.79 seconds |
Started | Sep 11 05:44:09 PM UTC 24 |
Finished | Sep 11 05:46:47 PM UTC 24 |
Peak memory | 291496 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=0 +otf_num_hr=1000 +otf_num_rw=1 00 +otf_wr_pct=4 +otf_rd_pct=4 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/t ools/sim.tcl +ntb_random_seed=1246301395 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_oversize_error_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_oversize_error.1246301395 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_oversize_error/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_phy_ack_consistency.1528888791 |
Short name | T248 |
Test name | |
Test status | |
Simulation time | 26102400 ps |
CPU time | 25.37 seconds |
Started | Sep 11 05:45:50 PM UTC 24 |
Finished | Sep 11 05:46:17 PM UTC 24 |
Peak memory | 271160 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +bank0_pct=8 +otf_rd_pct=4 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1528888791 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fl ash_ctrl_phy_ack_consistency_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_phy_ack_consistency.1528888791 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_phy_ack_consistency/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_phy_arb.3361072691 |
Short name | T463 |
Test name | |
Test status | |
Simulation time | 7467443300 ps |
CPU time | 584.7 seconds |
Started | Sep 11 05:41:22 PM UTC 24 |
Finished | Sep 11 05:51:14 PM UTC 24 |
Peak memory | 274948 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3361072691 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_phy_arb.3361072691 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_phy_host_grant_err.1881827795 |
Short name | T317 |
Test name | |
Test status | |
Simulation time | 25304600 ps |
CPU time | 28.66 seconds |
Started | Sep 11 05:45:50 PM UTC 24 |
Finished | Sep 11 05:46:20 PM UTC 24 |
Peak memory | 273152 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=50 +ecc_mode=1 +en_always_al l=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo /hw/dv/tools/sim.tcl +ntb_random_seed=1881827795 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_host_grant_err _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default. vdb -cm_log /dev/null -cm_name 3.flash_ctrl_phy_host_grant_err.1881827795 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_phy_host_grant_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_prog_reset.3086934904 |
Short name | T447 |
Test name | |
Test status | |
Simulation time | 9594172800 ps |
CPU time | 199.65 seconds |
Started | Sep 11 05:44:55 PM UTC 24 |
Finished | Sep 11 05:48:17 PM UTC 24 |
Peak memory | 275264 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3086934904 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_prog_reset.3086934904 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_rand_ops.2621114281 |
Short name | T430 |
Test name | |
Test status | |
Simulation time | 25170100 ps |
CPU time | 21.85 seconds |
Started | Sep 11 05:40:58 PM UTC 24 |
Finished | Sep 11 05:41:21 PM UTC 24 |
Peak memory | 273124 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2621114281 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_rand_ops.2621114281 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_rd_buff_evict.653343146 |
Short name | T250 |
Test name | |
Test status | |
Simulation time | 5010514400 ps |
CPU time | 173.51 seconds |
Started | Sep 11 05:41:11 PM UTC 24 |
Finished | Sep 11 05:44:08 PM UTC 24 |
Peak memory | 272896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +en_cov=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBO SITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=653343146 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_ test +UVM_TEST_SEQ=flash_ctrl_rd_buff_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_rd_buff_evict.653343146 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_rd_buff_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_re_evict.1057230828 |
Short name | T412 |
Test name | |
Test status | |
Simulation time | 73745400 ps |
CPU time | 64.93 seconds |
Started | Sep 11 05:45:02 PM UTC 24 |
Finished | Sep 11 05:46:09 PM UTC 24 |
Peak memory | 283640 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1057230828 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_re_evict.1057230828 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_read_word_sweep_derr.813561952 |
Short name | T439 |
Test name | |
Test status | |
Simulation time | 34869900 ps |
CPU time | 43.94 seconds |
Started | Sep 11 05:43:40 PM UTC 24 |
Finished | Sep 11 05:44:25 PM UTC 24 |
Peak memory | 275104 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +bypass_alert_ready_to_end_che ck=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=813561952 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash _ctrl_read_word_sweep_derr.813561952 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_read_word_sweep_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_read_word_sweep_serr.2444825931 |
Short name | T310 |
Test name | |
Test status | |
Simulation time | 25102700 ps |
CPU time | 37.87 seconds |
Started | Sep 11 05:42:59 PM UTC 24 |
Finished | Sep 11 05:43:38 PM UTC 24 |
Peak memory | 275120 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2444825931 -assert nopostproc + UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/ repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_read_word_sweep_serr.2444825931 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_read_word_sweep_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_ro.3551322008 |
Short name | T438 |
Test name | |
Test status | |
Simulation time | 867987800 ps |
CPU time | 92.74 seconds |
Started | Sep 11 05:42:40 PM UTC 24 |
Finished | Sep 11 05:44:14 PM UTC 24 |
Peak memory | 291772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=3551322008 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_ro.3551322008 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_ro_derr.1123109889 |
Short name | T443 |
Test name | |
Test status | |
Simulation time | 5997638400 ps |
CPU time | 153.29 seconds |
Started | Sep 11 05:43:44 PM UTC 24 |
Finished | Sep 11 05:46:20 PM UTC 24 |
Peak memory | 291524 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1123109889 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_ro_derr.1123109889 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_ro_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_ro_serr.4013054031 |
Short name | T197 |
Test name | |
Test status | |
Simulation time | 2037870000 ps |
CPU time | 107.59 seconds |
Started | Sep 11 05:43:14 PM UTC 24 |
Finished | Sep 11 05:45:04 PM UTC 24 |
Peak memory | 305840 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl + ntb_random_seed=4013054031 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash _ctrl_ro_serr.4013054031 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_ro_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_rw.2105619837 |
Short name | T455 |
Test name | |
Test status | |
Simulation time | 2697418900 ps |
CPU time | 385.62 seconds |
Started | Sep 11 05:42:55 PM UTC 24 |
Finished | Sep 11 05:49:26 PM UTC 24 |
Peak memory | 320440 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2105619837 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_rw.2105619837 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_rw_derr.1410403188 |
Short name | T209 |
Test name | |
Test status | |
Simulation time | 5018171700 ps |
CPU time | 236.59 seconds |
Started | Sep 11 05:44:03 PM UTC 24 |
Finished | Sep 11 05:48:03 PM UTC 24 |
Peak memory | 295336 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=1410403188 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/ null -cm_name 3.flash_ctrl_rw_derr.1410403188 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_rw_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_rw_evict.2227131013 |
Short name | T319 |
Test name | |
Test status | |
Simulation time | 250969300 ps |
CPU time | 48.33 seconds |
Started | Sep 11 05:44:58 PM UTC 24 |
Finished | Sep 11 05:45:48 PM UTC 24 |
Peak memory | 283320 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2227131013 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_rw_evict.2227131013 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_rw_evict_all_en.765761860 |
Short name | T199 |
Test name | |
Test status | |
Simulation time | 72214100 ps |
CPU time | 34.25 seconds |
Started | Sep 11 05:45:00 PM UTC 24 |
Finished | Sep 11 05:45:35 PM UTC 24 |
Peak memory | 285396 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=765761860 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctr l_rw_evict_all_en.765761860 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_rw_serr.479718221 |
Short name | T327 |
Test name | |
Test status | |
Simulation time | 6094696300 ps |
CPU time | 237.31 seconds |
Started | Sep 11 05:43:26 PM UTC 24 |
Finished | Sep 11 05:47:27 PM UTC 24 |
Peak memory | 305840 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_see d=479718221 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_rw_serr.479718221 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_rw_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_sec_cm.1493186576 |
Short name | T136 |
Test name | |
Test status | |
Simulation time | 5060060700 ps |
CPU time | 6629.28 seconds |
Started | Sep 11 05:45:05 PM UTC 24 |
Finished | Sep 11 07:36:45 PM UTC 24 |
Peak memory | 312104 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELN OTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1493186576 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_sec_cm.1493186576 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_sec_cm/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_serr_address.389451602 |
Short name | T195 |
Test name | |
Test status | |
Simulation time | 1864229400 ps |
CPU time | 85.81 seconds |
Started | Sep 11 05:43:32 PM UTC 24 |
Finished | Sep 11 05:44:59 PM UTC 24 |
Peak memory | 275140 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=1 +otf_num_rw=5 +otf_num_hr=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=389 451602 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_serr_address_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ass ert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_serr _address.389451602 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_serr_address/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_serr_counter.158523255 |
Short name | T198 |
Test name | |
Test status | |
Simulation time | 1514695300 ps |
CPU time | 108.1 seconds |
Started | Sep 11 05:43:31 PM UTC 24 |
Finished | Sep 11 05:45:22 PM UTC 24 |
Peak memory | 285352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=1 +otf_num_rw=50 +otf_num_hr=5 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=15 8523255 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_serr_counter_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+as sert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_ser r_counter.158523255 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_serr_counter/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_smoke.1796636859 |
Short name | T194 |
Test name | |
Test status | |
Simulation time | 80349400 ps |
CPU time | 233.45 seconds |
Started | Sep 11 05:40:57 PM UTC 24 |
Finished | Sep 11 05:44:53 PM UTC 24 |
Peak memory | 289284 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1796636859 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_smoke.1796636859 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_smoke_hw.2014140205 |
Short name | T432 |
Test name | |
Test status | |
Simulation time | 45030200 ps |
CPU time | 30.24 seconds |
Started | Sep 11 05:40:58 PM UTC 24 |
Finished | Sep 11 05:41:29 PM UTC 24 |
Peak memory | 270584 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2014140205 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_hw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_smoke_hw.2014140205 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_smoke_hw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_stress_all.1494541227 |
Short name | T211 |
Test name | |
Test status | |
Simulation time | 26179400 ps |
CPU time | 55.22 seconds |
Started | Sep 11 05:45:36 PM UTC 24 |
Finished | Sep 11 05:46:33 PM UTC 24 |
Peak memory | 270616 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_ RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1494541227 -assert nopostproc +UVM_TESTN AME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/o s_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_stress_all.1494541227 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_stress_all/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_sw_op.2742116482 |
Short name | T435 |
Test name | |
Test status | |
Simulation time | 58690200 ps |
CPU time | 45.45 seconds |
Started | Sep 11 05:41:05 PM UTC 24 |
Finished | Sep 11 05:41:52 PM UTC 24 |
Peak memory | 272660 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2742116482 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_sw_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_sw_op.2742116482 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_sw_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/3.flash_ctrl_wo.1877084046 |
Short name | T440 |
Test name | |
Test status | |
Simulation time | 10222693300 ps |
CPU time | 190.46 seconds |
Started | Sep 11 05:42:35 PM UTC 24 |
Finished | Sep 11 05:45:49 PM UTC 24 |
Peak memory | 270912 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =1877084046 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_wo.1877084046 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/3.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/30.flash_ctrl_alert_test.3270656798 |
Short name | T872 |
Test name | |
Test status | |
Simulation time | 48229600 ps |
CPU time | 16.79 seconds |
Started | Sep 11 06:38:12 PM UTC 24 |
Finished | Sep 11 06:38:30 PM UTC 24 |
Peak memory | 268928 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3270656798 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_alert_test.3270656798 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/30.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/30.flash_ctrl_connect.3734418444 |
Short name | T875 |
Test name | |
Test status | |
Simulation time | 46237400 ps |
CPU time | 22.12 seconds |
Started | Sep 11 06:38:11 PM UTC 24 |
Finished | Sep 11 06:38:34 PM UTC 24 |
Peak memory | 294608 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3734418444 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_connect.3734418444 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/30.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/30.flash_ctrl_disable.2902698466 |
Short name | T879 |
Test name | |
Test status | |
Simulation time | 15076300 ps |
CPU time | 33.58 seconds |
Started | Sep 11 06:38:06 PM UTC 24 |
Finished | Sep 11 06:38:41 PM UTC 24 |
Peak memory | 285288 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2902698466 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ ctrl_disable.2902698466 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/30.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/30.flash_ctrl_hw_sec_otp.2600775718 |
Short name | T326 |
Test name | |
Test status | |
Simulation time | 25433147100 ps |
CPU time | 150.09 seconds |
Started | Sep 11 06:37:50 PM UTC 24 |
Finished | Sep 11 06:40:23 PM UTC 24 |
Peak memory | 272732 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2600775718 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_hw_sec_otp.2600775718 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/30.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/30.flash_ctrl_intr_rd.2131258320 |
Short name | T914 |
Test name | |
Test status | |
Simulation time | 2544361800 ps |
CPU time | 141.95 seconds |
Started | Sep 11 06:37:55 PM UTC 24 |
Finished | Sep 11 06:40:20 PM UTC 24 |
Peak memory | 302060 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2131258320 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_intr_rd.2131258320 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/30.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/30.flash_ctrl_intr_rd_slow_flash.2649428493 |
Short name | T923 |
Test name | |
Test status | |
Simulation time | 6071082700 ps |
CPU time | 164.26 seconds |
Started | Sep 11 06:37:59 PM UTC 24 |
Finished | Sep 11 06:40:47 PM UTC 24 |
Peak memory | 303996 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=2649428493 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 30.flash_ctrl_intr_rd_slow_flash.2649428493 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/30.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/30.flash_ctrl_otp_reset.1633397426 |
Short name | T927 |
Test name | |
Test status | |
Simulation time | 46438400 ps |
CPU time | 178.43 seconds |
Started | Sep 11 06:37:53 PM UTC 24 |
Finished | Sep 11 06:40:54 PM UTC 24 |
Peak memory | 275128 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1633397426 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_otp_reset.1633397426 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/30.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/30.flash_ctrl_rw_evict.909350239 |
Short name | T877 |
Test name | |
Test status | |
Simulation time | 164208200 ps |
CPU time | 34.46 seconds |
Started | Sep 11 06:38:03 PM UTC 24 |
Finished | Sep 11 06:38:40 PM UTC 24 |
Peak memory | 287672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=909350239 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_rw_evict.909350239 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/30.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/30.flash_ctrl_rw_evict_all_en.2843242584 |
Short name | T882 |
Test name | |
Test status | |
Simulation time | 142317400 ps |
CPU time | 49.72 seconds |
Started | Sep 11 06:38:06 PM UTC 24 |
Finished | Sep 11 06:38:58 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=2843242584 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_c trl_rw_evict_all_en.2843242584 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/30.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/30.flash_ctrl_sec_info_access.3420623413 |
Short name | T907 |
Test name | |
Test status | |
Simulation time | 2804471900 ps |
CPU time | 108.06 seconds |
Started | Sep 11 06:38:11 PM UTC 24 |
Finished | Sep 11 06:40:01 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3420623413 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_sec_info_access.3420623413 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/30.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/30.flash_ctrl_smoke.2576540661 |
Short name | T968 |
Test name | |
Test status | |
Simulation time | 41744000 ps |
CPU time | 276.15 seconds |
Started | Sep 11 06:37:47 PM UTC 24 |
Finished | Sep 11 06:42:27 PM UTC 24 |
Peak memory | 291332 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2576540661 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_smoke.2576540661 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/30.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/31.flash_ctrl_alert_test.1457536742 |
Short name | T885 |
Test name | |
Test status | |
Simulation time | 34572800 ps |
CPU time | 23.92 seconds |
Started | Sep 11 06:38:36 PM UTC 24 |
Finished | Sep 11 06:39:02 PM UTC 24 |
Peak memory | 275064 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1457536742 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_alert_test.1457536742 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/31.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/31.flash_ctrl_connect.3585218460 |
Short name | T881 |
Test name | |
Test status | |
Simulation time | 41435700 ps |
CPU time | 20.22 seconds |
Started | Sep 11 06:38:35 PM UTC 24 |
Finished | Sep 11 06:38:57 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3585218460 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_connect.3585218460 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/31.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/31.flash_ctrl_disable.792905222 |
Short name | T884 |
Test name | |
Test status | |
Simulation time | 38908300 ps |
CPU time | 26.06 seconds |
Started | Sep 11 06:38:32 PM UTC 24 |
Finished | Sep 11 06:38:59 PM UTC 24 |
Peak memory | 285388 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=792905222 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_c trl_disable.792905222 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/31.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/31.flash_ctrl_hw_sec_otp.3531260065 |
Short name | T951 |
Test name | |
Test status | |
Simulation time | 17163802900 ps |
CPU time | 209.38 seconds |
Started | Sep 11 06:38:14 PM UTC 24 |
Finished | Sep 11 06:41:47 PM UTC 24 |
Peak memory | 272728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3531260065 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_hw_sec_otp.3531260065 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/31.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/31.flash_ctrl_intr_rd.2554335767 |
Short name | T932 |
Test name | |
Test status | |
Simulation time | 964485200 ps |
CPU time | 167.14 seconds |
Started | Sep 11 06:38:16 PM UTC 24 |
Finished | Sep 11 06:41:06 PM UTC 24 |
Peak memory | 305832 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2554335767 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_intr_rd.2554335767 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/31.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/31.flash_ctrl_intr_rd_slow_flash.1085289645 |
Short name | T998 |
Test name | |
Test status | |
Simulation time | 23538504100 ps |
CPU time | 299.79 seconds |
Started | Sep 11 06:38:20 PM UTC 24 |
Finished | Sep 11 06:43:24 PM UTC 24 |
Peak memory | 301656 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=1085289645 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 31.flash_ctrl_intr_rd_slow_flash.1085289645 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/31.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/31.flash_ctrl_otp_reset.631923246 |
Short name | T920 |
Test name | |
Test status | |
Simulation time | 39942600 ps |
CPU time | 141.3 seconds |
Started | Sep 11 06:38:16 PM UTC 24 |
Finished | Sep 11 06:40:40 PM UTC 24 |
Peak memory | 271036 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=631923246 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_otp_reset.631923246 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/31.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/31.flash_ctrl_rw_evict.1717917956 |
Short name | T883 |
Test name | |
Test status | |
Simulation time | 28694400 ps |
CPU time | 37.58 seconds |
Started | Sep 11 06:38:20 PM UTC 24 |
Finished | Sep 11 06:38:59 PM UTC 24 |
Peak memory | 287736 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1717917956 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_rw_evict.1717917956 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/31.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/31.flash_ctrl_rw_evict_all_en.261463960 |
Short name | T416 |
Test name | |
Test status | |
Simulation time | 36830100 ps |
CPU time | 38.84 seconds |
Started | Sep 11 06:38:31 PM UTC 24 |
Finished | Sep 11 06:39:11 PM UTC 24 |
Peak memory | 281260 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=261463960 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ct rl_rw_evict_all_en.261463960 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/31.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/31.flash_ctrl_sec_info_access.1233423312 |
Short name | T407 |
Test name | |
Test status | |
Simulation time | 1954384900 ps |
CPU time | 78.62 seconds |
Started | Sep 11 06:38:33 PM UTC 24 |
Finished | Sep 11 06:39:54 PM UTC 24 |
Peak memory | 272728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1233423312 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_sec_info_access.1233423312 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/31.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/31.flash_ctrl_smoke.2810797368 |
Short name | T922 |
Test name | |
Test status | |
Simulation time | 177666800 ps |
CPU time | 149.19 seconds |
Started | Sep 11 06:38:14 PM UTC 24 |
Finished | Sep 11 06:40:46 PM UTC 24 |
Peak memory | 287236 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2810797368 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_smoke.2810797368 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/31.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/32.flash_ctrl_alert_test.4268982682 |
Short name | T892 |
Test name | |
Test status | |
Simulation time | 43806700 ps |
CPU time | 23.13 seconds |
Started | Sep 11 06:39:02 PM UTC 24 |
Finished | Sep 11 06:39:27 PM UTC 24 |
Peak memory | 275068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4268982682 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_alert_test.4268982682 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/32.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/32.flash_ctrl_connect.1108958226 |
Short name | T890 |
Test name | |
Test status | |
Simulation time | 26255000 ps |
CPU time | 19.2 seconds |
Started | Sep 11 06:39:00 PM UTC 24 |
Finished | Sep 11 06:39:21 PM UTC 24 |
Peak memory | 294664 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1108958226 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_connect.1108958226 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/32.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/32.flash_ctrl_disable.1811506688 |
Short name | T894 |
Test name | |
Test status | |
Simulation time | 32339000 ps |
CPU time | 30.62 seconds |
Started | Sep 11 06:39:00 PM UTC 24 |
Finished | Sep 11 06:39:32 PM UTC 24 |
Peak memory | 285356 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1811506688 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ ctrl_disable.1811506688 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/32.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/32.flash_ctrl_hw_sec_otp.104249226 |
Short name | T896 |
Test name | |
Test status | |
Simulation time | 5548686000 ps |
CPU time | 59.23 seconds |
Started | Sep 11 06:38:41 PM UTC 24 |
Finished | Sep 11 06:39:42 PM UTC 24 |
Peak memory | 274768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=104249226 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_hw_sec_otp.104249226 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/32.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/32.flash_ctrl_intr_rd.429125035 |
Short name | T971 |
Test name | |
Test status | |
Simulation time | 6655274600 ps |
CPU time | 221.11 seconds |
Started | Sep 11 06:38:46 PM UTC 24 |
Finished | Sep 11 06:42:30 PM UTC 24 |
Peak memory | 301988 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=429125035 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/rep o/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_intr_rd.429125035 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/32.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/32.flash_ctrl_intr_rd_slow_flash.717832125 |
Short name | T1062 |
Test name | |
Test status | |
Simulation time | 53826975400 ps |
CPU time | 398.49 seconds |
Started | Sep 11 06:38:47 PM UTC 24 |
Finished | Sep 11 06:45:31 PM UTC 24 |
Peak memory | 303704 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=717832125 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_ name 32.flash_ctrl_intr_rd_slow_flash.717832125 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/32.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/32.flash_ctrl_otp_reset.2376610676 |
Short name | T931 |
Test name | |
Test status | |
Simulation time | 98922600 ps |
CPU time | 140.88 seconds |
Started | Sep 11 06:38:43 PM UTC 24 |
Finished | Sep 11 06:41:06 PM UTC 24 |
Peak memory | 275324 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2376610676 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_otp_reset.2376610676 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/32.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/32.flash_ctrl_rw_evict.2798940949 |
Short name | T895 |
Test name | |
Test status | |
Simulation time | 26811500 ps |
CPU time | 39.32 seconds |
Started | Sep 11 06:38:58 PM UTC 24 |
Finished | Sep 11 06:39:39 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2798940949 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_rw_evict.2798940949 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/32.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/32.flash_ctrl_rw_evict_all_en.673439483 |
Short name | T906 |
Test name | |
Test status | |
Simulation time | 44573900 ps |
CPU time | 58.1 seconds |
Started | Sep 11 06:38:59 PM UTC 24 |
Finished | Sep 11 06:39:59 PM UTC 24 |
Peak memory | 285356 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=673439483 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ct rl_rw_evict_all_en.673439483 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/32.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/32.flash_ctrl_sec_info_access.56317265 |
Short name | T919 |
Test name | |
Test status | |
Simulation time | 1327986200 ps |
CPU time | 92.12 seconds |
Started | Sep 11 06:39:00 PM UTC 24 |
Finished | Sep 11 06:40:34 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=56317265 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_T EST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/f lash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_sec_info_access.56317265 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/32.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/32.flash_ctrl_smoke.3214978525 |
Short name | T941 |
Test name | |
Test status | |
Simulation time | 244325400 ps |
CPU time | 169.4 seconds |
Started | Sep 11 06:38:41 PM UTC 24 |
Finished | Sep 11 06:41:33 PM UTC 24 |
Peak memory | 287232 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3214978525 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_smoke.3214978525 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/32.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/33.flash_ctrl_alert_test.2645563722 |
Short name | T900 |
Test name | |
Test status | |
Simulation time | 150270400 ps |
CPU time | 19.63 seconds |
Started | Sep 11 06:39:33 PM UTC 24 |
Finished | Sep 11 06:39:54 PM UTC 24 |
Peak memory | 268908 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2645563722 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_alert_test.2645563722 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/33.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/33.flash_ctrl_connect.471380763 |
Short name | T905 |
Test name | |
Test status | |
Simulation time | 51300900 ps |
CPU time | 25.79 seconds |
Started | Sep 11 06:39:31 PM UTC 24 |
Finished | Sep 11 06:39:58 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=471380763 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctr l-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_connect.471380763 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/33.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/33.flash_ctrl_disable.3287452681 |
Short name | T908 |
Test name | |
Test status | |
Simulation time | 26979500 ps |
CPU time | 37.5 seconds |
Started | Sep 11 06:39:23 PM UTC 24 |
Finished | Sep 11 06:40:02 PM UTC 24 |
Peak memory | 285388 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3287452681 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ ctrl_disable.3287452681 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/33.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/33.flash_ctrl_hw_sec_otp.2946730978 |
Short name | T899 |
Test name | |
Test status | |
Simulation time | 2095220400 ps |
CPU time | 42.88 seconds |
Started | Sep 11 06:39:10 PM UTC 24 |
Finished | Sep 11 06:39:54 PM UTC 24 |
Peak memory | 275036 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2946730978 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_hw_sec_otp.2946730978 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/33.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/33.flash_ctrl_intr_rd.1818580642 |
Short name | T950 |
Test name | |
Test status | |
Simulation time | 11485636300 ps |
CPU time | 147.84 seconds |
Started | Sep 11 06:39:16 PM UTC 24 |
Finished | Sep 11 06:41:46 PM UTC 24 |
Peak memory | 305836 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1818580642 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_intr_rd.1818580642 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/33.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/33.flash_ctrl_intr_rd_slow_flash.2401617390 |
Short name | T1072 |
Test name | |
Test status | |
Simulation time | 50672434100 ps |
CPU time | 384.03 seconds |
Started | Sep 11 06:39:19 PM UTC 24 |
Finished | Sep 11 06:45:48 PM UTC 24 |
Peak memory | 303708 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=2401617390 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 33.flash_ctrl_intr_rd_slow_flash.2401617390 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/33.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/33.flash_ctrl_otp_reset.264181637 |
Short name | T952 |
Test name | |
Test status | |
Simulation time | 212402500 ps |
CPU time | 164.24 seconds |
Started | Sep 11 06:39:12 PM UTC 24 |
Finished | Sep 11 06:41:59 PM UTC 24 |
Peak memory | 270948 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=264181637 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_otp_reset.264181637 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/33.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/33.flash_ctrl_rw_evict.3831394140 |
Short name | T911 |
Test name | |
Test status | |
Simulation time | 54151200 ps |
CPU time | 49.54 seconds |
Started | Sep 11 06:39:19 PM UTC 24 |
Finished | Sep 11 06:40:10 PM UTC 24 |
Peak memory | 287768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3831394140 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_rw_evict.3831394140 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/33.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/33.flash_ctrl_sec_info_access.1989524478 |
Short name | T397 |
Test name | |
Test status | |
Simulation time | 3310877700 ps |
CPU time | 96.44 seconds |
Started | Sep 11 06:39:28 PM UTC 24 |
Finished | Sep 11 06:41:06 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1989524478 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_sec_info_access.1989524478 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/33.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/33.flash_ctrl_smoke.1227876635 |
Short name | T916 |
Test name | |
Test status | |
Simulation time | 20826500 ps |
CPU time | 82.69 seconds |
Started | Sep 11 06:39:02 PM UTC 24 |
Finished | Sep 11 06:40:27 PM UTC 24 |
Peak memory | 285444 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1227876635 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_smoke.1227876635 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/33.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/34.flash_ctrl_alert_test.910648797 |
Short name | T913 |
Test name | |
Test status | |
Simulation time | 18981500 ps |
CPU time | 19.19 seconds |
Started | Sep 11 06:39:59 PM UTC 24 |
Finished | Sep 11 06:40:20 PM UTC 24 |
Peak memory | 268908 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=910648797 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_alert_test.910648797 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/34.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/34.flash_ctrl_connect.3953341143 |
Short name | T918 |
Test name | |
Test status | |
Simulation time | 46758500 ps |
CPU time | 32.73 seconds |
Started | Sep 11 06:39:58 PM UTC 24 |
Finished | Sep 11 06:40:32 PM UTC 24 |
Peak memory | 294604 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3953341143 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_connect.3953341143 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/34.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/34.flash_ctrl_disable.3551902584 |
Short name | T915 |
Test name | |
Test status | |
Simulation time | 57865500 ps |
CPU time | 25.44 seconds |
Started | Sep 11 06:39:56 PM UTC 24 |
Finished | Sep 11 06:40:23 PM UTC 24 |
Peak memory | 285388 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3551902584 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ ctrl_disable.3551902584 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/34.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/34.flash_ctrl_hw_sec_otp.3682401264 |
Short name | T333 |
Test name | |
Test status | |
Simulation time | 5842631100 ps |
CPU time | 247.41 seconds |
Started | Sep 11 06:39:43 PM UTC 24 |
Finished | Sep 11 06:43:54 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3682401264 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_hw_sec_otp.3682401264 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/34.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/34.flash_ctrl_intr_rd.3074049093 |
Short name | T948 |
Test name | |
Test status | |
Simulation time | 512649900 ps |
CPU time | 112.88 seconds |
Started | Sep 11 06:39:49 PM UTC 24 |
Finished | Sep 11 06:41:44 PM UTC 24 |
Peak memory | 293564 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3074049093 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_intr_rd.3074049093 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/34.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/34.flash_ctrl_intr_rd_slow_flash.508678926 |
Short name | T1024 |
Test name | |
Test status | |
Simulation time | 11279049400 ps |
CPU time | 264.51 seconds |
Started | Sep 11 06:39:55 PM UTC 24 |
Finished | Sep 11 06:44:23 PM UTC 24 |
Peak memory | 303968 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=508678926 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_ name 34.flash_ctrl_intr_rd_slow_flash.508678926 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/34.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/34.flash_ctrl_otp_reset.2462913837 |
Short name | T976 |
Test name | |
Test status | |
Simulation time | 38058100 ps |
CPU time | 170.76 seconds |
Started | Sep 11 06:39:45 PM UTC 24 |
Finished | Sep 11 06:42:39 PM UTC 24 |
Peak memory | 270948 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2462913837 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_otp_reset.2462913837 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/34.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/34.flash_ctrl_rw_evict.2968999398 |
Short name | T421 |
Test name | |
Test status | |
Simulation time | 67415500 ps |
CPU time | 47.04 seconds |
Started | Sep 11 06:39:55 PM UTC 24 |
Finished | Sep 11 06:40:43 PM UTC 24 |
Peak memory | 287416 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2968999398 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_rw_evict.2968999398 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/34.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/34.flash_ctrl_rw_evict_all_en.2056000396 |
Short name | T921 |
Test name | |
Test status | |
Simulation time | 68524600 ps |
CPU time | 44.53 seconds |
Started | Sep 11 06:39:55 PM UTC 24 |
Finished | Sep 11 06:40:41 PM UTC 24 |
Peak memory | 285400 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=2056000396 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_c trl_rw_evict_all_en.2056000396 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/34.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/34.flash_ctrl_sec_info_access.429694305 |
Short name | T934 |
Test name | |
Test status | |
Simulation time | 706093500 ps |
CPU time | 69.15 seconds |
Started | Sep 11 06:39:57 PM UTC 24 |
Finished | Sep 11 06:41:08 PM UTC 24 |
Peak memory | 275092 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=429694305 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/ flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_sec_info_access.429694305 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/34.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/34.flash_ctrl_smoke.2495692389 |
Short name | T947 |
Test name | |
Test status | |
Simulation time | 32784500 ps |
CPU time | 121.39 seconds |
Started | Sep 11 06:39:40 PM UTC 24 |
Finished | Sep 11 06:41:44 PM UTC 24 |
Peak memory | 287300 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2495692389 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_smoke.2495692389 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/34.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/35.flash_ctrl_alert_test.43454885 |
Short name | T925 |
Test name | |
Test status | |
Simulation time | 184857600 ps |
CPU time | 25.16 seconds |
Started | Sep 11 06:40:21 PM UTC 24 |
Finished | Sep 11 06:40:48 PM UTC 24 |
Peak memory | 275308 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=43454885 -assert nopostproc +UVM_TESTNAME=f lash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regress ion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_alert_test.43454885 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/35.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/35.flash_ctrl_connect.3211372517 |
Short name | T924 |
Test name | |
Test status | |
Simulation time | 14621900 ps |
CPU time | 25.64 seconds |
Started | Sep 11 06:40:20 PM UTC 24 |
Finished | Sep 11 06:40:47 PM UTC 24 |
Peak memory | 294800 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3211372517 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_connect.3211372517 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/35.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/35.flash_ctrl_hw_sec_otp.3172686393 |
Short name | T964 |
Test name | |
Test status | |
Simulation time | 23112508800 ps |
CPU time | 135.22 seconds |
Started | Sep 11 06:40:00 PM UTC 24 |
Finished | Sep 11 06:42:18 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3172686393 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_hw_sec_otp.3172686393 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/35.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/35.flash_ctrl_intr_rd.2608618113 |
Short name | T1014 |
Test name | |
Test status | |
Simulation time | 27700361000 ps |
CPU time | 227.23 seconds |
Started | Sep 11 06:40:03 PM UTC 24 |
Finished | Sep 11 06:43:54 PM UTC 24 |
Peak memory | 302060 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2608618113 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_intr_rd.2608618113 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/35.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/35.flash_ctrl_intr_rd_slow_flash.883566431 |
Short name | T974 |
Test name | |
Test status | |
Simulation time | 5964716900 ps |
CPU time | 150.03 seconds |
Started | Sep 11 06:40:04 PM UTC 24 |
Finished | Sep 11 06:42:37 PM UTC 24 |
Peak memory | 301664 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=883566431 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_ name 35.flash_ctrl_intr_rd_slow_flash.883566431 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/35.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/35.flash_ctrl_otp_reset.1263790048 |
Short name | T994 |
Test name | |
Test status | |
Simulation time | 141024200 ps |
CPU time | 196.68 seconds |
Started | Sep 11 06:40:02 PM UTC 24 |
Finished | Sep 11 06:43:22 PM UTC 24 |
Peak memory | 275256 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1263790048 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_otp_reset.1263790048 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/35.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/35.flash_ctrl_rw_evict.3239160152 |
Short name | T929 |
Test name | |
Test status | |
Simulation time | 28238000 ps |
CPU time | 47.37 seconds |
Started | Sep 11 06:40:07 PM UTC 24 |
Finished | Sep 11 06:40:55 PM UTC 24 |
Peak memory | 281204 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3239160152 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_rw_evict.3239160152 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/35.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/35.flash_ctrl_rw_evict_all_en.1315585085 |
Short name | T928 |
Test name | |
Test status | |
Simulation time | 29045200 ps |
CPU time | 42.61 seconds |
Started | Sep 11 06:40:11 PM UTC 24 |
Finished | Sep 11 06:40:55 PM UTC 24 |
Peak memory | 281204 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=1315585085 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_c trl_rw_evict_all_en.1315585085 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/35.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/35.flash_ctrl_sec_info_access.2665886054 |
Short name | T944 |
Test name | |
Test status | |
Simulation time | 2221134000 ps |
CPU time | 78.03 seconds |
Started | Sep 11 06:40:16 PM UTC 24 |
Finished | Sep 11 06:41:36 PM UTC 24 |
Peak memory | 275036 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2665886054 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_sec_info_access.2665886054 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/35.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/35.flash_ctrl_smoke.2258157896 |
Short name | T992 |
Test name | |
Test status | |
Simulation time | 253367600 ps |
CPU time | 196.08 seconds |
Started | Sep 11 06:39:59 PM UTC 24 |
Finished | Sep 11 06:43:18 PM UTC 24 |
Peak memory | 287232 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2258157896 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_smoke.2258157896 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/35.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/36.flash_ctrl_alert_test.1086891909 |
Short name | T933 |
Test name | |
Test status | |
Simulation time | 36311000 ps |
CPU time | 17.97 seconds |
Started | Sep 11 06:40:47 PM UTC 24 |
Finished | Sep 11 06:41:07 PM UTC 24 |
Peak memory | 275328 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1086891909 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_alert_test.1086891909 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/36.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/36.flash_ctrl_connect.4189122720 |
Short name | T935 |
Test name | |
Test status | |
Simulation time | 15432900 ps |
CPU time | 20.26 seconds |
Started | Sep 11 06:40:47 PM UTC 24 |
Finished | Sep 11 06:41:09 PM UTC 24 |
Peak memory | 294868 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4189122720 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_connect.4189122720 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/36.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/36.flash_ctrl_disable.255142817 |
Short name | T937 |
Test name | |
Test status | |
Simulation time | 18013800 ps |
CPU time | 40.62 seconds |
Started | Sep 11 06:40:42 PM UTC 24 |
Finished | Sep 11 06:41:24 PM UTC 24 |
Peak memory | 285616 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=255142817 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_c trl_disable.255142817 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/36.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/36.flash_ctrl_hw_sec_otp.488566491 |
Short name | T331 |
Test name | |
Test status | |
Simulation time | 3628816600 ps |
CPU time | 69.4 seconds |
Started | Sep 11 06:40:23 PM UTC 24 |
Finished | Sep 11 06:41:34 PM UTC 24 |
Peak memory | 272724 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=488566491 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_hw_sec_otp.488566491 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/36.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/36.flash_ctrl_intr_rd.2836131131 |
Short name | T1003 |
Test name | |
Test status | |
Simulation time | 17821809800 ps |
CPU time | 188.56 seconds |
Started | Sep 11 06:40:30 PM UTC 24 |
Finished | Sep 11 06:43:41 PM UTC 24 |
Peak memory | 301760 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2836131131 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_intr_rd.2836131131 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/36.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/36.flash_ctrl_intr_rd_slow_flash.4288913982 |
Short name | T1093 |
Test name | |
Test status | |
Simulation time | 8884482100 ps |
CPU time | 378.7 seconds |
Started | Sep 11 06:40:33 PM UTC 24 |
Finished | Sep 11 06:46:57 PM UTC 24 |
Peak memory | 301664 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=4288913982 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 36.flash_ctrl_intr_rd_slow_flash.4288913982 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/36.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/36.flash_ctrl_rw_evict.2821036701 |
Short name | T936 |
Test name | |
Test status | |
Simulation time | 64555900 ps |
CPU time | 40.98 seconds |
Started | Sep 11 06:40:35 PM UTC 24 |
Finished | Sep 11 06:41:17 PM UTC 24 |
Peak memory | 287348 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2821036701 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_rw_evict.2821036701 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/36.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/36.flash_ctrl_rw_evict_all_en.4026625364 |
Short name | T939 |
Test name | |
Test status | |
Simulation time | 124429900 ps |
CPU time | 47.93 seconds |
Started | Sep 11 06:40:41 PM UTC 24 |
Finished | Sep 11 06:41:30 PM UTC 24 |
Peak memory | 285400 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=4026625364 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_c trl_rw_evict_all_en.4026625364 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/36.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/36.flash_ctrl_sec_info_access.3442859340 |
Short name | T955 |
Test name | |
Test status | |
Simulation time | 14364950800 ps |
CPU time | 77.63 seconds |
Started | Sep 11 06:40:44 PM UTC 24 |
Finished | Sep 11 06:42:04 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3442859340 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_sec_info_access.3442859340 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/36.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/36.flash_ctrl_smoke.2239448558 |
Short name | T1041 |
Test name | |
Test status | |
Simulation time | 30949100 ps |
CPU time | 267.64 seconds |
Started | Sep 11 06:40:23 PM UTC 24 |
Finished | Sep 11 06:44:55 PM UTC 24 |
Peak memory | 291588 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2239448558 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_smoke.2239448558 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/36.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/37.flash_ctrl_alert_test.784971893 |
Short name | T938 |
Test name | |
Test status | |
Simulation time | 62412200 ps |
CPU time | 20.71 seconds |
Started | Sep 11 06:41:07 PM UTC 24 |
Finished | Sep 11 06:41:29 PM UTC 24 |
Peak memory | 275056 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=784971893 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_alert_test.784971893 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/37.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/37.flash_ctrl_connect.256604153 |
Short name | T942 |
Test name | |
Test status | |
Simulation time | 17901400 ps |
CPU time | 26.56 seconds |
Started | Sep 11 06:41:07 PM UTC 24 |
Finished | Sep 11 06:41:35 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=256604153 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctr l-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_connect.256604153 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/37.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/37.flash_ctrl_disable.3137162650 |
Short name | T940 |
Test name | |
Test status | |
Simulation time | 27265200 ps |
CPU time | 27.12 seconds |
Started | Sep 11 06:41:04 PM UTC 24 |
Finished | Sep 11 06:41:32 PM UTC 24 |
Peak memory | 275148 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3137162650 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ ctrl_disable.3137162650 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/37.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/37.flash_ctrl_hw_sec_otp.980508760 |
Short name | T999 |
Test name | |
Test status | |
Simulation time | 23979426100 ps |
CPU time | 153.49 seconds |
Started | Sep 11 06:40:49 PM UTC 24 |
Finished | Sep 11 06:43:25 PM UTC 24 |
Peak memory | 275088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=980508760 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_hw_sec_otp.980508760 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/37.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/37.flash_ctrl_intr_rd.529485980 |
Short name | T1026 |
Test name | |
Test status | |
Simulation time | 3580448300 ps |
CPU time | 208.16 seconds |
Started | Sep 11 06:40:54 PM UTC 24 |
Finished | Sep 11 06:44:25 PM UTC 24 |
Peak memory | 301728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=529485980 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/rep o/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_intr_rd.529485980 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/37.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/37.flash_ctrl_intr_rd_slow_flash.1003557683 |
Short name | T103 |
Test name | |
Test status | |
Simulation time | 20302236300 ps |
CPU time | 271.12 seconds |
Started | Sep 11 06:40:55 PM UTC 24 |
Finished | Sep 11 06:45:30 PM UTC 24 |
Peak memory | 305760 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=1003557683 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 37.flash_ctrl_intr_rd_slow_flash.1003557683 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/37.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/37.flash_ctrl_otp_reset.4126195227 |
Short name | T1015 |
Test name | |
Test status | |
Simulation time | 205875200 ps |
CPU time | 182.38 seconds |
Started | Sep 11 06:40:53 PM UTC 24 |
Finished | Sep 11 06:43:58 PM UTC 24 |
Peak memory | 270952 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4126195227 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_otp_reset.4126195227 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/37.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/37.flash_ctrl_rw_evict.2457187508 |
Short name | T943 |
Test name | |
Test status | |
Simulation time | 43960700 ps |
CPU time | 38.1 seconds |
Started | Sep 11 06:40:56 PM UTC 24 |
Finished | Sep 11 06:41:35 PM UTC 24 |
Peak memory | 283352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2457187508 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_rw_evict.2457187508 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/37.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/37.flash_ctrl_rw_evict_all_en.289503319 |
Short name | T945 |
Test name | |
Test status | |
Simulation time | 36275900 ps |
CPU time | 38.52 seconds |
Started | Sep 11 06:40:56 PM UTC 24 |
Finished | Sep 11 06:41:36 PM UTC 24 |
Peak memory | 281268 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=289503319 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ct rl_rw_evict_all_en.289503319 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/37.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/37.flash_ctrl_sec_info_access.1768396442 |
Short name | T972 |
Test name | |
Test status | |
Simulation time | 6443694600 ps |
CPU time | 82.34 seconds |
Started | Sep 11 06:41:07 PM UTC 24 |
Finished | Sep 11 06:42:31 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1768396442 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_sec_info_access.1768396442 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/37.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/37.flash_ctrl_smoke.3807630943 |
Short name | T995 |
Test name | |
Test status | |
Simulation time | 30107900 ps |
CPU time | 152.16 seconds |
Started | Sep 11 06:40:47 PM UTC 24 |
Finished | Sep 11 06:43:22 PM UTC 24 |
Peak memory | 287236 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3807630943 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_smoke.3807630943 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/37.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/38.flash_ctrl_alert_test.3842041417 |
Short name | T953 |
Test name | |
Test status | |
Simulation time | 43199000 ps |
CPU time | 22.96 seconds |
Started | Sep 11 06:41:35 PM UTC 24 |
Finished | Sep 11 06:42:00 PM UTC 24 |
Peak memory | 268900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3842041417 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_alert_test.3842041417 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/38.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/38.flash_ctrl_connect.3777710946 |
Short name | T954 |
Test name | |
Test status | |
Simulation time | 151382800 ps |
CPU time | 24.78 seconds |
Started | Sep 11 06:41:34 PM UTC 24 |
Finished | Sep 11 06:42:00 PM UTC 24 |
Peak memory | 294604 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3777710946 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_connect.3777710946 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/38.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/38.flash_ctrl_disable.1153771564 |
Short name | T956 |
Test name | |
Test status | |
Simulation time | 54788000 ps |
CPU time | 35.8 seconds |
Started | Sep 11 06:41:31 PM UTC 24 |
Finished | Sep 11 06:42:08 PM UTC 24 |
Peak memory | 285352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1153771564 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ ctrl_disable.1153771564 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/38.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/38.flash_ctrl_hw_sec_otp.2418720710 |
Short name | T957 |
Test name | |
Test status | |
Simulation time | 1333835100 ps |
CPU time | 57.77 seconds |
Started | Sep 11 06:41:09 PM UTC 24 |
Finished | Sep 11 06:42:09 PM UTC 24 |
Peak memory | 274564 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2418720710 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_hw_sec_otp.2418720710 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/38.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/38.flash_ctrl_intr_rd.3168085419 |
Short name | T990 |
Test name | |
Test status | |
Simulation time | 761701000 ps |
CPU time | 114.66 seconds |
Started | Sep 11 06:41:13 PM UTC 24 |
Finished | Sep 11 06:43:09 PM UTC 24 |
Peak memory | 305824 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3168085419 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_intr_rd.3168085419 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/38.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/38.flash_ctrl_intr_rd_slow_flash.4179193177 |
Short name | T1086 |
Test name | |
Test status | |
Simulation time | 23500903100 ps |
CPU time | 290.05 seconds |
Started | Sep 11 06:41:18 PM UTC 24 |
Finished | Sep 11 06:46:12 PM UTC 24 |
Peak memory | 301664 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=4179193177 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 38.flash_ctrl_intr_rd_slow_flash.4179193177 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/38.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/38.flash_ctrl_otp_reset.3106766206 |
Short name | T1020 |
Test name | |
Test status | |
Simulation time | 87845000 ps |
CPU time | 180.75 seconds |
Started | Sep 11 06:41:09 PM UTC 24 |
Finished | Sep 11 06:44:13 PM UTC 24 |
Peak memory | 270856 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3106766206 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_otp_reset.3106766206 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/38.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/38.flash_ctrl_rw_evict.3330327318 |
Short name | T958 |
Test name | |
Test status | |
Simulation time | 29023600 ps |
CPU time | 43.98 seconds |
Started | Sep 11 06:41:25 PM UTC 24 |
Finished | Sep 11 06:42:11 PM UTC 24 |
Peak memory | 283576 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3330327318 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_rw_evict.3330327318 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/38.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/38.flash_ctrl_rw_evict_all_en.2613603042 |
Short name | T959 |
Test name | |
Test status | |
Simulation time | 27213200 ps |
CPU time | 40.23 seconds |
Started | Sep 11 06:41:30 PM UTC 24 |
Finished | Sep 11 06:42:12 PM UTC 24 |
Peak memory | 281272 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=2613603042 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_c trl_rw_evict_all_en.2613603042 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/38.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/38.flash_ctrl_sec_info_access.2894518063 |
Short name | T989 |
Test name | |
Test status | |
Simulation time | 27152587800 ps |
CPU time | 91.97 seconds |
Started | Sep 11 06:41:33 PM UTC 24 |
Finished | Sep 11 06:43:07 PM UTC 24 |
Peak memory | 275032 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2894518063 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_sec_info_access.2894518063 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/38.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/38.flash_ctrl_smoke.2336425910 |
Short name | T1039 |
Test name | |
Test status | |
Simulation time | 73057100 ps |
CPU time | 220.29 seconds |
Started | Sep 11 06:41:07 PM UTC 24 |
Finished | Sep 11 06:44:51 PM UTC 24 |
Peak memory | 289284 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2336425910 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_smoke.2336425910 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/38.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/39.flash_ctrl_alert_test.1960298060 |
Short name | T962 |
Test name | |
Test status | |
Simulation time | 63960500 ps |
CPU time | 15.84 seconds |
Started | Sep 11 06:42:00 PM UTC 24 |
Finished | Sep 11 06:42:17 PM UTC 24 |
Peak memory | 269232 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1960298060 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_alert_test.1960298060 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/39.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/39.flash_ctrl_connect.3900051734 |
Short name | T961 |
Test name | |
Test status | |
Simulation time | 49460700 ps |
CPU time | 25.87 seconds |
Started | Sep 11 06:41:48 PM UTC 24 |
Finished | Sep 11 06:42:16 PM UTC 24 |
Peak memory | 294804 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3900051734 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_connect.3900051734 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/39.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/39.flash_ctrl_disable.3667426814 |
Short name | T966 |
Test name | |
Test status | |
Simulation time | 29874800 ps |
CPU time | 33.46 seconds |
Started | Sep 11 06:41:47 PM UTC 24 |
Finished | Sep 11 06:42:22 PM UTC 24 |
Peak memory | 285352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3667426814 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ ctrl_disable.3667426814 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/39.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/39.flash_ctrl_hw_sec_otp.2579319033 |
Short name | T984 |
Test name | |
Test status | |
Simulation time | 1331877500 ps |
CPU time | 82.63 seconds |
Started | Sep 11 06:41:37 PM UTC 24 |
Finished | Sep 11 06:43:01 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2579319033 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_hw_sec_otp.2579319033 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/39.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/39.flash_ctrl_intr_rd.87745043 |
Short name | T1059 |
Test name | |
Test status | |
Simulation time | 9736149900 ps |
CPU time | 224.86 seconds |
Started | Sep 11 06:41:37 PM UTC 24 |
Finished | Sep 11 06:45:25 PM UTC 24 |
Peak memory | 301732 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=87745043 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo /scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_intr_rd.87745043 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/39.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/39.flash_ctrl_intr_rd_slow_flash.2559305784 |
Short name | T1089 |
Test name | |
Test status | |
Simulation time | 11554868600 ps |
CPU time | 280.5 seconds |
Started | Sep 11 06:41:40 PM UTC 24 |
Finished | Sep 11 06:46:25 PM UTC 24 |
Peak memory | 301692 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=2559305784 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 39.flash_ctrl_intr_rd_slow_flash.2559305784 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/39.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/39.flash_ctrl_rw_evict.2327535773 |
Short name | T969 |
Test name | |
Test status | |
Simulation time | 56629100 ps |
CPU time | 40.47 seconds |
Started | Sep 11 06:41:45 PM UTC 24 |
Finished | Sep 11 06:42:27 PM UTC 24 |
Peak memory | 285268 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2327535773 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_rw_evict.2327535773 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/39.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/39.flash_ctrl_rw_evict_all_en.1680148133 |
Short name | T965 |
Test name | |
Test status | |
Simulation time | 65663000 ps |
CPU time | 33.94 seconds |
Started | Sep 11 06:41:45 PM UTC 24 |
Finished | Sep 11 06:42:21 PM UTC 24 |
Peak memory | 287672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=1680148133 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_c trl_rw_evict_all_en.1680148133 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/39.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/39.flash_ctrl_sec_info_access.3699687191 |
Short name | T993 |
Test name | |
Test status | |
Simulation time | 1608539300 ps |
CPU time | 92.14 seconds |
Started | Sep 11 06:41:47 PM UTC 24 |
Finished | Sep 11 06:43:21 PM UTC 24 |
Peak memory | 274768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3699687191 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_sec_info_access.3699687191 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/39.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/39.flash_ctrl_smoke.2641752160 |
Short name | T1006 |
Test name | |
Test status | |
Simulation time | 22863500 ps |
CPU time | 128.98 seconds |
Started | Sep 11 06:41:35 PM UTC 24 |
Finished | Sep 11 06:43:47 PM UTC 24 |
Peak memory | 287228 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2641752160 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_smoke.2641752160 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/39.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_alert_test.2549293247 |
Short name | T469 |
Test name | |
Test status | |
Simulation time | 34013400 ps |
CPU time | 25.71 seconds |
Started | Sep 11 05:51:28 PM UTC 24 |
Finished | Sep 11 05:51:55 PM UTC 24 |
Peak memory | 275048 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2549293247 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_alert_test.2549293247 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_config_regwen.1516852218 |
Short name | T466 |
Test name | |
Test status | |
Simulation time | 20022900 ps |
CPU time | 24.04 seconds |
Started | Sep 11 05:51:02 PM UTC 24 |
Finished | Sep 11 05:51:28 PM UTC 24 |
Peak memory | 272940 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +cdc_instrumentation_enab led=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1516852218 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_config_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspac es/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_config_regwen.1516852218 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_config_regwen/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_derr_detect.4221380284 |
Short name | T84 |
Test name | |
Test status | |
Simulation time | 1346529000 ps |
CPU time | 231.87 seconds |
Started | Sep 11 05:49:07 PM UTC 24 |
Finished | Sep 11 05:53:02 PM UTC 24 |
Peak memory | 291780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=4 +otf_num_rw=50 +otf_num_hr=200 +rerun=5 +otf_wr_pct=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/si m.tcl +ntb_random_seed=4221380284 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_derr_detect_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_derr_detect.4221380284 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_derr_detect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_disable.402785164 |
Short name | T92 |
Test name | |
Test status | |
Simulation time | 26411800 ps |
CPU time | 36.63 seconds |
Started | Sep 11 05:50:04 PM UTC 24 |
Finished | Sep 11 05:50:42 PM UTC 24 |
Peak memory | 285676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=402785164 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ct rl_disable.402785164 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_erase_suspend.670526538 |
Short name | T471 |
Test name | |
Test status | |
Simulation time | 103333600 ps |
CPU time | 335.28 seconds |
Started | Sep 11 05:46:31 PM UTC 24 |
Finished | Sep 11 05:52:11 PM UTC 24 |
Peak memory | 274896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=670526538 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_erase_suspend_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression _2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_erase_suspend.670526538 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_erase_suspend/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_error_mp.66354253 |
Short name | T861 |
Test name | |
Test status | |
Simulation time | 67106558200 ps |
CPU time | 3012.37 seconds |
Started | Sep 11 05:47:20 PM UTC 24 |
Finished | Sep 11 06:38:03 PM UTC 24 |
Peak memory | 273172 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +op_readonly_on_info_partition=0 +o p_readonly_on_info1_partition=0 +op_readonly_on_info2_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=66354253 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flas h_ctrl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/co verage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_error_mp.66354253 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_error_mp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_error_prog_type.2332033600 |
Short name | T100 |
Test name | |
Test status | |
Simulation time | 1357834100 ps |
CPU time | 2709.09 seconds |
Started | Sep 11 05:47:07 PM UTC 24 |
Finished | Sep 11 06:32:44 PM UTC 24 |
Peak memory | 274944 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +op_readonly_on_info_partition=1 +op_readonly_on_info1_partition=1 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=23 32033600 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_type_vseq +en_cov=1 -cm line+cond+fsm+tgl+branc h+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl _error_prog_type.2332033600 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_error_prog_type/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_error_prog_win.2388842789 |
Short name | T546 |
Test name | |
Test status | |
Simulation time | 608193700 ps |
CPU time | 1193.23 seconds |
Started | Sep 11 05:47:19 PM UTC 24 |
Finished | Sep 11 06:07:25 PM UTC 24 |
Peak memory | 285144 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2388842789 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/f lash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_error_prog_win.2388842789 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_error_prog_win/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_fetch_code.1094847139 |
Short name | T62 |
Test name | |
Test status | |
Simulation time | 428720900 ps |
CPU time | 39.64 seconds |
Started | Sep 11 05:46:53 PM UTC 24 |
Finished | Sep 11 05:47:35 PM UTC 24 |
Peak memory | 272968 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +op_readonly_on_info_partition=1 +op_readonly_on_info1_partition=1 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=10 94847139 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ass ert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_fetc h_code.1094847139 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_fetch_code/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_fs_sup.2158240199 |
Short name | T468 |
Test name | |
Test status | |
Simulation time | 4263897000 ps |
CPU time | 63.65 seconds |
Started | Sep 11 05:50:43 PM UTC 24 |
Finished | Sep 11 05:51:48 PM UTC 24 |
Peak memory | 272988 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +en_all_info_acc=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2158240 199 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_filesystem_support_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_f s_sup.2158240199 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_fs_sup/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_full_mem_access.2380056285 |
Short name | T714 |
Test name | |
Test status | |
Simulation time | 123602834700 ps |
CPU time | 2466.26 seconds |
Started | Sep 11 05:46:58 PM UTC 24 |
Finished | Sep 11 06:28:32 PM UTC 24 |
Peak memory | 274768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=500_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2380056285 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_full_mem_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/ scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_full_mem_access.2380056285 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_full_mem_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_host_dir_rd.3558522441 |
Short name | T452 |
Test name | |
Test status | |
Simulation time | 229432800 ps |
CPU time | 172.73 seconds |
Started | Sep 11 05:46:21 PM UTC 24 |
Finished | Sep 11 05:49:16 PM UTC 24 |
Peak memory | 272896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3558522441 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_host_dir_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_ 2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_host_dir_rd.3558522441 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_host_dir_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_hw_prog_rma_wipe_err.1190547209 |
Short name | T472 |
Test name | |
Test status | |
Simulation time | 10132690400 ps |
CPU time | 57.92 seconds |
Started | Sep 11 05:51:28 PM UTC 24 |
Finished | Sep 11 05:52:28 PM UTC 24 |
Peak memory | 275152 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=1190547209 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 4.flash_ctrl_hw_prog_rma_wipe_err.1190547209 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_hw_rma_reset.3458149147 |
Short name | T192 |
Test name | |
Test status | |
Simulation time | 160175625500 ps |
CPU time | 870.86 seconds |
Started | Sep 11 05:46:34 PM UTC 24 |
Finished | Sep 11 06:01:15 PM UTC 24 |
Peak memory | 274728 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3458149147 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_hw_rma_reset.3458149147 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_hw_sec_otp.66119307 |
Short name | T451 |
Test name | |
Test status | |
Simulation time | 14202336900 ps |
CPU time | 153.04 seconds |
Started | Sep 11 05:46:30 PM UTC 24 |
Finished | Sep 11 05:49:06 PM UTC 24 |
Peak memory | 275024 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=66119307 -assert nopostproc +UVM_TES TNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_hw_sec_otp.66119307 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_integrity.51725078 |
Short name | T495 |
Test name | |
Test status | |
Simulation time | 17886990000 ps |
CPU time | 488.26 seconds |
Started | Sep 11 05:49:19 PM UTC 24 |
Finished | Sep 11 05:57:33 PM UTC 24 |
Peak memory | 348860 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=4 +ierr_pct=3 +bypass_alert_ready_to_end_che ck=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=51725078 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_integrity.51725078 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_integrity/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_intr_rd.1921078477 |
Short name | T345 |
Test name | |
Test status | |
Simulation time | 2134470000 ps |
CPU time | 195.63 seconds |
Started | Sep 11 05:49:22 PM UTC 24 |
Finished | Sep 11 05:52:41 PM UTC 24 |
Peak memory | 301768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1921078477 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_intr_rd.1921078477 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_intr_rd_slow_flash.2197863464 |
Short name | T344 |
Test name | |
Test status | |
Simulation time | 30105618100 ps |
CPU time | 255.62 seconds |
Started | Sep 11 05:49:26 PM UTC 24 |
Finished | Sep 11 05:53:46 PM UTC 24 |
Peak memory | 303964 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=2197863464 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 4.flash_ctrl_intr_rd_slow_flash.2197863464 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_intr_wr.2155520294 |
Short name | T460 |
Test name | |
Test status | |
Simulation time | 8319399900 ps |
CPU time | 71.05 seconds |
Started | Sep 11 05:49:23 PM UTC 24 |
Finished | Sep 11 05:50:36 PM UTC 24 |
Peak memory | 275024 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2155520294 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wo rkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_intr_wr.2155520294 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_intr_wr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_intr_wr_slow_flash.112643892 |
Short name | T470 |
Test name | |
Test status | |
Simulation time | 21996874900 ps |
CPU time | 148.3 seconds |
Started | Sep 11 05:49:26 PM UTC 24 |
Finished | Sep 11 05:51:57 PM UTC 24 |
Peak memory | 275040 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +rd_ buf_en_to=500_000 +test_timeout_ns=1_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works paces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=112643892 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 4.flash_ctrl_intr_wr_slow_flash.112643892 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_intr_wr_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_invalid_op.2370780222 |
Short name | T241 |
Test name | |
Test status | |
Simulation time | 1535487000 ps |
CPU time | 66.25 seconds |
Started | Sep 11 05:47:28 PM UTC 24 |
Finished | Sep 11 05:48:36 PM UTC 24 |
Peak memory | 274744 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2370780222 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_invalid_op.2370780222 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_lcmgr_intg.184309602 |
Short name | T467 |
Test name | |
Test status | |
Simulation time | 15634000 ps |
CPU time | 23.89 seconds |
Started | Sep 11 05:51:14 PM UTC 24 |
Finished | Sep 11 05:51:40 PM UTC 24 |
Peak memory | 271024 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=184309602 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash _ctrl_lcmgr_intg.184309602 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_mid_op_rst.3481853223 |
Short name | T318 |
Test name | |
Test status | |
Simulation time | 1986990100 ps |
CPU time | 132.89 seconds |
Started | Sep 11 05:47:36 PM UTC 24 |
Finished | Sep 11 05:49:51 PM UTC 24 |
Peak memory | 270620 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3481853223 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_mid_op_rst_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash _ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_mid_op_rst.3481853223 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_mid_op_rst/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_mp_regions.550935134 |
Short name | T380 |
Test name | |
Test status | |
Simulation time | 2337708000 ps |
CPU time | 193.99 seconds |
Started | Sep 11 05:46:48 PM UTC 24 |
Finished | Sep 11 05:50:05 PM UTC 24 |
Peak memory | 274872 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=550935134 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log / dev/null -cm_name 4.flash_ctrl_mp_regions.550935134 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_otp_reset.1721436562 |
Short name | T169 |
Test name | |
Test status | |
Simulation time | 36851300 ps |
CPU time | 159.2 seconds |
Started | Sep 11 05:46:36 PM UTC 24 |
Finished | Sep 11 05:49:18 PM UTC 24 |
Peak memory | 270632 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1721436562 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_otp_reset.1721436562 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_oversize_error.970103653 |
Short name | T474 |
Test name | |
Test status | |
Simulation time | 5907694200 ps |
CPU time | 196.04 seconds |
Started | Sep 11 05:49:17 PM UTC 24 |
Finished | Sep 11 05:52:36 PM UTC 24 |
Peak memory | 291688 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=0 +otf_num_hr=1000 +otf_num_rw=1 00 +otf_wr_pct=4 +otf_rd_pct=4 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/t ools/sim.tcl +ntb_random_seed=970103653 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_oversize_error_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log / dev/null -cm_name 4.flash_ctrl_oversize_error.970103653 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_oversize_error/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_phy_ack_consistency.3356317883 |
Short name | T465 |
Test name | |
Test status | |
Simulation time | 15139700 ps |
CPU time | 23.64 seconds |
Started | Sep 11 05:51:02 PM UTC 24 |
Finished | Sep 11 05:51:27 PM UTC 24 |
Peak memory | 271120 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +bank0_pct=8 +otf_rd_pct=4 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3356317883 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fl ash_ctrl_phy_ack_consistency_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_phy_ack_consistency.3356317883 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_phy_ack_consistency/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_phy_arb.4102322078 |
Short name | T475 |
Test name | |
Test status | |
Simulation time | 319372800 ps |
CPU time | 366.3 seconds |
Started | Sep 11 05:46:26 PM UTC 24 |
Finished | Sep 11 05:52:37 PM UTC 24 |
Peak memory | 272960 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4102322078 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_phy_arb.4102322078 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_prog_reset.3842724478 |
Short name | T457 |
Test name | |
Test status | |
Simulation time | 143452900 ps |
CPU time | 25.34 seconds |
Started | Sep 11 05:49:29 PM UTC 24 |
Finished | Sep 11 05:49:56 PM UTC 24 |
Peak memory | 270840 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3842724478 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_prog_reset.3842724478 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_rand_ops.2064713558 |
Short name | T83 |
Test name | |
Test status | |
Simulation time | 1410299500 ps |
CPU time | 915.87 seconds |
Started | Sep 11 05:46:20 PM UTC 24 |
Finished | Sep 11 06:01:47 PM UTC 24 |
Peak memory | 293380 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2064713558 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_rand_ops.2064713558 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_rd_buff_evict.4269485731 |
Short name | T456 |
Test name | |
Test status | |
Simulation time | 759958000 ps |
CPU time | 180.98 seconds |
Started | Sep 11 05:46:25 PM UTC 24 |
Finished | Sep 11 05:49:29 PM UTC 24 |
Peak memory | 272896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +en_cov=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBO SITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4269485731 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base _test +UVM_TEST_SEQ=flash_ctrl_rd_buff_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_202 4_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_rd_buff_evict.4269485731 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_rd_buff_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_re_evict.2688804499 |
Short name | T410 |
Test name | |
Test status | |
Simulation time | 253639600 ps |
CPU time | 58.64 seconds |
Started | Sep 11 05:49:57 PM UTC 24 |
Finished | Sep 11 05:50:57 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2688804499 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_re_evict.2688804499 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_read_word_sweep_derr.1914832805 |
Short name | T454 |
Test name | |
Test status | |
Simulation time | 58682400 ps |
CPU time | 37.6 seconds |
Started | Sep 11 05:48:47 PM UTC 24 |
Finished | Sep 11 05:49:26 PM UTC 24 |
Peak memory | 275052 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +bypass_alert_ready_to_end_che ck=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=1914832805 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flas h_ctrl_read_word_sweep_derr.1914832805 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_read_word_sweep_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_read_word_sweep_serr.2246381778 |
Short name | T450 |
Test name | |
Test status | |
Simulation time | 92156200 ps |
CPU time | 41.53 seconds |
Started | Sep 11 05:48:04 PM UTC 24 |
Finished | Sep 11 05:48:47 PM UTC 24 |
Peak memory | 275116 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2246381778 -assert nopostproc + UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/ repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_read_word_sweep_serr.2246381778 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_read_word_sweep_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_ro.2592040215 |
Short name | T244 |
Test name | |
Test status | |
Simulation time | 897505300 ps |
CPU time | 94.25 seconds |
Started | Sep 11 05:47:46 PM UTC 24 |
Finished | Sep 11 05:49:22 PM UTC 24 |
Peak memory | 307768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=2592040215 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_ro.2592040215 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_ro_derr.1216320484 |
Short name | T228 |
Test name | |
Test status | |
Simulation time | 2078623300 ps |
CPU time | 167.23 seconds |
Started | Sep 11 05:48:48 PM UTC 24 |
Finished | Sep 11 05:51:38 PM UTC 24 |
Peak memory | 291500 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1216320484 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_ro_derr.1216320484 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_ro_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_ro_serr.278319858 |
Short name | T462 |
Test name | |
Test status | |
Simulation time | 520600600 ps |
CPU time | 165.67 seconds |
Started | Sep 11 05:48:13 PM UTC 24 |
Finished | Sep 11 05:51:02 PM UTC 24 |
Peak memory | 291496 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl + ntb_random_seed=278319858 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ ctrl_ro_serr.278319858 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_ro_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_rw.254104842 |
Short name | T488 |
Test name | |
Test status | |
Simulation time | 3617182200 ps |
CPU time | 481.79 seconds |
Started | Sep 11 05:47:47 PM UTC 24 |
Finished | Sep 11 05:55:55 PM UTC 24 |
Peak memory | 330376 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=254104842 -a ssert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /worksp aces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_rw.254104842 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_rw_evict.3013430418 |
Short name | T459 |
Test name | |
Test status | |
Simulation time | 29875300 ps |
CPU time | 43.46 seconds |
Started | Sep 11 05:49:40 PM UTC 24 |
Finished | Sep 11 05:50:25 PM UTC 24 |
Peak memory | 283316 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3013430418 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_rw_evict.3013430418 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_rw_evict_all_en.738599172 |
Short name | T461 |
Test name | |
Test status | |
Simulation time | 29201900 ps |
CPU time | 56.38 seconds |
Started | Sep 11 05:49:52 PM UTC 24 |
Finished | Sep 11 05:50:50 PM UTC 24 |
Peak memory | 287444 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=738599172 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctr l_rw_evict_all_en.738599172 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_rw_serr.2439324043 |
Short name | T473 |
Test name | |
Test status | |
Simulation time | 3194786500 ps |
CPU time | 253.34 seconds |
Started | Sep 11 05:48:18 PM UTC 24 |
Finished | Sep 11 05:52:36 PM UTC 24 |
Peak memory | 291496 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_see d=2439324043 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_rw_serr.2439324043 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_rw_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_sec_cm.3931388317 |
Short name | T67 |
Test name | |
Test status | |
Simulation time | 13866552300 ps |
CPU time | 6639.57 seconds |
Started | Sep 11 05:50:07 PM UTC 24 |
Finished | Sep 11 07:42:01 PM UTC 24 |
Peak memory | 316196 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELN OTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3931388317 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_sec_cm.3931388317 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_sec_cm/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_sec_info_access.2364828974 |
Short name | T204 |
Test name | |
Test status | |
Simulation time | 24974552200 ps |
CPU time | 133.13 seconds |
Started | Sep 11 05:50:09 PM UTC 24 |
Finished | Sep 11 05:52:24 PM UTC 24 |
Peak memory | 275100 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2364828974 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_sec_info_access.2364828974 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_serr_address.392821256 |
Short name | T324 |
Test name | |
Test status | |
Simulation time | 1347464700 ps |
CPU time | 89.72 seconds |
Started | Sep 11 05:48:36 PM UTC 24 |
Finished | Sep 11 05:50:08 PM UTC 24 |
Peak memory | 275136 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=1 +otf_num_rw=5 +otf_num_hr=0 +c dc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=392 821256 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_serr_address_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ass ert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_serr _address.392821256 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_serr_address/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_serr_counter.671497147 |
Short name | T458 |
Test name | |
Test status | |
Simulation time | 2315796100 ps |
CPU time | 93.47 seconds |
Started | Sep 11 05:48:27 PM UTC 24 |
Finished | Sep 11 05:50:03 PM UTC 24 |
Peak memory | 285356 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=1 +otf_num_rw=50 +otf_num_hr=5 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=67 1497147 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_serr_counter_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+as sert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_ser r_counter.671497147 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_serr_counter/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_smoke.804294558 |
Short name | T445 |
Test name | |
Test status | |
Simulation time | 47992700 ps |
CPU time | 60.42 seconds |
Started | Sep 11 05:46:17 PM UTC 24 |
Finished | Sep 11 05:47:19 PM UTC 24 |
Peak memory | 283456 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=804294558 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl- sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_smoke.804294558 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_smoke_hw.2504456219 |
Short name | T217 |
Test name | |
Test status | |
Simulation time | 29627100 ps |
CPU time | 45.84 seconds |
Started | Sep 11 05:46:19 PM UTC 24 |
Finished | Sep 11 05:47:07 PM UTC 24 |
Peak memory | 270608 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2504456219 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_hw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_smoke_hw.2504456219 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_smoke_hw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_stress_all.694899820 |
Short name | T561 |
Test name | |
Test status | |
Simulation time | 392497300 ps |
CPU time | 1164.12 seconds |
Started | Sep 11 05:50:26 PM UTC 24 |
Finished | Sep 11 06:10:02 PM UTC 24 |
Peak memory | 295568 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_ RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=694899820 -assert nopostproc +UVM_TESTNA ME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_stress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os _regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_stress_all.694899820 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_stress_all/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_sw_op.184489348 |
Short name | T216 |
Test name | |
Test status | |
Simulation time | 25219600 ps |
CPU time | 35.75 seconds |
Started | Sep 11 05:46:20 PM UTC 24 |
Finished | Sep 11 05:46:58 PM UTC 24 |
Peak memory | 270600 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=184489348 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_sw_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl- sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_sw_op.184489348 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_sw_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/4.flash_ctrl_wo.4156095040 |
Short name | T464 |
Test name | |
Test status | |
Simulation time | 11543684100 ps |
CPU time | 217.63 seconds |
Started | Sep 11 05:47:46 PM UTC 24 |
Finished | Sep 11 05:51:27 PM UTC 24 |
Peak memory | 270936 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =4156095040 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_wo.4156095040 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/4.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/40.flash_ctrl_alert_test.3323075495 |
Short name | T977 |
Test name | |
Test status | |
Simulation time | 55391200 ps |
CPU time | 30.23 seconds |
Started | Sep 11 06:42:09 PM UTC 24 |
Finished | Sep 11 06:42:41 PM UTC 24 |
Peak memory | 268900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3323075495 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_alert_test.3323075495 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/40.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/40.flash_ctrl_connect.42266652 |
Short name | T970 |
Test name | |
Test status | |
Simulation time | 107471100 ps |
CPU time | 17.45 seconds |
Started | Sep 11 06:42:09 PM UTC 24 |
Finished | Sep 11 06:42:28 PM UTC 24 |
Peak memory | 294232 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=42266652 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_T EST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_connect.42266652 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/40.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/40.flash_ctrl_disable.3301286658 |
Short name | T973 |
Test name | |
Test status | |
Simulation time | 38807700 ps |
CPU time | 29.02 seconds |
Started | Sep 11 06:42:05 PM UTC 24 |
Finished | Sep 11 06:42:35 PM UTC 24 |
Peak memory | 285352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3301286658 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ ctrl_disable.3301286658 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/40.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/40.flash_ctrl_hw_sec_otp.2666140358 |
Short name | T983 |
Test name | |
Test status | |
Simulation time | 1423292300 ps |
CPU time | 57.38 seconds |
Started | Sep 11 06:42:02 PM UTC 24 |
Finished | Sep 11 06:43:01 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2666140358 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_hw_sec_otp.2666140358 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/40.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/40.flash_ctrl_otp_reset.166125246 |
Short name | T1032 |
Test name | |
Test status | |
Simulation time | 82317800 ps |
CPU time | 151.95 seconds |
Started | Sep 11 06:42:05 PM UTC 24 |
Finished | Sep 11 06:44:40 PM UTC 24 |
Peak memory | 270956 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=166125246 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_otp_reset.166125246 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/40.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/40.flash_ctrl_sec_info_access.4158819080 |
Short name | T991 |
Test name | |
Test status | |
Simulation time | 2352790900 ps |
CPU time | 66.05 seconds |
Started | Sep 11 06:42:09 PM UTC 24 |
Finished | Sep 11 06:43:17 PM UTC 24 |
Peak memory | 274268 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4158819080 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_sec_info_access.4158819080 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/40.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/40.flash_ctrl_smoke.24033353 |
Short name | T1076 |
Test name | |
Test status | |
Simulation time | 46366800 ps |
CPU time | 233.5 seconds |
Started | Sep 11 06:42:01 PM UTC 24 |
Finished | Sep 11 06:45:57 PM UTC 24 |
Peak memory | 289288 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=24033353 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_T EST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-s im-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_smoke.24033353 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/40.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/41.flash_ctrl_alert_test.68078516 |
Short name | T975 |
Test name | |
Test status | |
Simulation time | 46342700 ps |
CPU time | 18.49 seconds |
Started | Sep 11 06:42:18 PM UTC 24 |
Finished | Sep 11 06:42:38 PM UTC 24 |
Peak memory | 268924 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=68078516 -assert nopostproc +UVM_TESTNAME=f lash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regress ion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_alert_test.68078516 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/41.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/41.flash_ctrl_connect.2776466870 |
Short name | T978 |
Test name | |
Test status | |
Simulation time | 77951300 ps |
CPU time | 25.11 seconds |
Started | Sep 11 06:42:18 PM UTC 24 |
Finished | Sep 11 06:42:45 PM UTC 24 |
Peak memory | 294648 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2776466870 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_connect.2776466870 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/41.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/41.flash_ctrl_disable.3738646203 |
Short name | T979 |
Test name | |
Test status | |
Simulation time | 15302400 ps |
CPU time | 26.82 seconds |
Started | Sep 11 06:42:17 PM UTC 24 |
Finished | Sep 11 06:42:45 PM UTC 24 |
Peak memory | 285356 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3738646203 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ ctrl_disable.3738646203 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/41.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/41.flash_ctrl_hw_sec_otp.1981823497 |
Short name | T1005 |
Test name | |
Test status | |
Simulation time | 3929292300 ps |
CPU time | 92.01 seconds |
Started | Sep 11 06:42:13 PM UTC 24 |
Finished | Sep 11 06:43:47 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1981823497 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_hw_sec_otp.1981823497 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/41.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/41.flash_ctrl_otp_reset.674155040 |
Short name | T1049 |
Test name | |
Test status | |
Simulation time | 61577500 ps |
CPU time | 169.97 seconds |
Started | Sep 11 06:42:16 PM UTC 24 |
Finished | Sep 11 06:45:08 PM UTC 24 |
Peak memory | 271040 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=674155040 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_otp_reset.674155040 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/41.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/41.flash_ctrl_sec_info_access.1370830958 |
Short name | T996 |
Test name | |
Test status | |
Simulation time | 326869100 ps |
CPU time | 64.59 seconds |
Started | Sep 11 06:42:17 PM UTC 24 |
Finished | Sep 11 06:43:23 PM UTC 24 |
Peak memory | 275028 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1370830958 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_sec_info_access.1370830958 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/41.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/41.flash_ctrl_smoke.2613286211 |
Short name | T1037 |
Test name | |
Test status | |
Simulation time | 371295800 ps |
CPU time | 153.27 seconds |
Started | Sep 11 06:42:11 PM UTC 24 |
Finished | Sep 11 06:44:47 PM UTC 24 |
Peak memory | 287236 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2613286211 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_smoke.2613286211 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/41.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/42.flash_ctrl_alert_test.1564418111 |
Short name | T985 |
Test name | |
Test status | |
Simulation time | 83677800 ps |
CPU time | 29.76 seconds |
Started | Sep 11 06:42:31 PM UTC 24 |
Finished | Sep 11 06:43:02 PM UTC 24 |
Peak memory | 275072 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1564418111 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_alert_test.1564418111 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/42.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/42.flash_ctrl_connect.748615719 |
Short name | T980 |
Test name | |
Test status | |
Simulation time | 20176700 ps |
CPU time | 21.15 seconds |
Started | Sep 11 06:42:29 PM UTC 24 |
Finished | Sep 11 06:42:51 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=748615719 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctr l-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_connect.748615719 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/42.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/42.flash_ctrl_disable.2977790147 |
Short name | T981 |
Test name | |
Test status | |
Simulation time | 24967400 ps |
CPU time | 26.77 seconds |
Started | Sep 11 06:42:28 PM UTC 24 |
Finished | Sep 11 06:42:56 PM UTC 24 |
Peak memory | 285280 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2977790147 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ ctrl_disable.2977790147 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/42.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/42.flash_ctrl_hw_sec_otp.2752325620 |
Short name | T1018 |
Test name | |
Test status | |
Simulation time | 2573145700 ps |
CPU time | 104.52 seconds |
Started | Sep 11 06:42:22 PM UTC 24 |
Finished | Sep 11 06:44:09 PM UTC 24 |
Peak memory | 275100 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2752325620 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_hw_sec_otp.2752325620 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/42.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/42.flash_ctrl_otp_reset.392048297 |
Short name | T1071 |
Test name | |
Test status | |
Simulation time | 72348400 ps |
CPU time | 196.03 seconds |
Started | Sep 11 06:42:27 PM UTC 24 |
Finished | Sep 11 06:45:46 PM UTC 24 |
Peak memory | 270636 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=392048297 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_otp_reset.392048297 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/42.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/42.flash_ctrl_sec_info_access.1150379503 |
Short name | T1009 |
Test name | |
Test status | |
Simulation time | 954085500 ps |
CPU time | 78.78 seconds |
Started | Sep 11 06:42:28 PM UTC 24 |
Finished | Sep 11 06:43:48 PM UTC 24 |
Peak memory | 274864 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1150379503 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_sec_info_access.1150379503 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/42.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/42.flash_ctrl_smoke.3472391321 |
Short name | T1004 |
Test name | |
Test status | |
Simulation time | 19560000 ps |
CPU time | 80.21 seconds |
Started | Sep 11 06:42:21 PM UTC 24 |
Finished | Sep 11 06:43:43 PM UTC 24 |
Peak memory | 285180 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3472391321 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_smoke.3472391321 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/42.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/43.flash_ctrl_alert_test.3115165080 |
Short name | T988 |
Test name | |
Test status | |
Simulation time | 74454600 ps |
CPU time | 18.77 seconds |
Started | Sep 11 06:42:46 PM UTC 24 |
Finished | Sep 11 06:43:06 PM UTC 24 |
Peak memory | 269164 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3115165080 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_alert_test.3115165080 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/43.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/43.flash_ctrl_connect.2408092109 |
Short name | T987 |
Test name | |
Test status | |
Simulation time | 24256100 ps |
CPU time | 22.57 seconds |
Started | Sep 11 06:42:42 PM UTC 24 |
Finished | Sep 11 06:43:06 PM UTC 24 |
Peak memory | 284432 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2408092109 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_connect.2408092109 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/43.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/43.flash_ctrl_disable.2947995695 |
Short name | T986 |
Test name | |
Test status | |
Simulation time | 11029000 ps |
CPU time | 25.08 seconds |
Started | Sep 11 06:42:39 PM UTC 24 |
Finished | Sep 11 06:43:05 PM UTC 24 |
Peak memory | 285352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2947995695 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ ctrl_disable.2947995695 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/43.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/43.flash_ctrl_hw_sec_otp.3959837004 |
Short name | T1002 |
Test name | |
Test status | |
Simulation time | 6988159900 ps |
CPU time | 53.86 seconds |
Started | Sep 11 06:42:36 PM UTC 24 |
Finished | Sep 11 06:43:32 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3959837004 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_hw_sec_otp.3959837004 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/43.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/43.flash_ctrl_otp_reset.4280566745 |
Short name | T1066 |
Test name | |
Test status | |
Simulation time | 77844500 ps |
CPU time | 177.94 seconds |
Started | Sep 11 06:42:37 PM UTC 24 |
Finished | Sep 11 06:45:38 PM UTC 24 |
Peak memory | 270628 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4280566745 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_otp_reset.4280566745 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/43.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/43.flash_ctrl_sec_info_access.4000538232 |
Short name | T1012 |
Test name | |
Test status | |
Simulation time | 3121677800 ps |
CPU time | 71.9 seconds |
Started | Sep 11 06:42:40 PM UTC 24 |
Finished | Sep 11 06:43:53 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4000538232 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_sec_info_access.4000538232 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/43.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/43.flash_ctrl_smoke.461711336 |
Short name | T1044 |
Test name | |
Test status | |
Simulation time | 26201800 ps |
CPU time | 145.9 seconds |
Started | Sep 11 06:42:32 PM UTC 24 |
Finished | Sep 11 06:45:01 PM UTC 24 |
Peak memory | 287236 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=461711336 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl- sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_smoke.461711336 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/43.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/44.flash_ctrl_alert_test.3388962212 |
Short name | T1000 |
Test name | |
Test status | |
Simulation time | 177567700 ps |
CPU time | 20.72 seconds |
Started | Sep 11 06:43:04 PM UTC 24 |
Finished | Sep 11 06:43:26 PM UTC 24 |
Peak memory | 269164 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3388962212 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_alert_test.3388962212 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/44.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/44.flash_ctrl_connect.1243216688 |
Short name | T997 |
Test name | |
Test status | |
Simulation time | 58676500 ps |
CPU time | 19.82 seconds |
Started | Sep 11 06:43:03 PM UTC 24 |
Finished | Sep 11 06:43:24 PM UTC 24 |
Peak memory | 294864 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1243216688 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_connect.1243216688 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/44.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/44.flash_ctrl_disable.1118911943 |
Short name | T1001 |
Test name | |
Test status | |
Simulation time | 15482800 ps |
CPU time | 27.69 seconds |
Started | Sep 11 06:42:58 PM UTC 24 |
Finished | Sep 11 06:43:27 PM UTC 24 |
Peak memory | 285356 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1118911943 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ ctrl_disable.1118911943 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/44.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/44.flash_ctrl_hw_sec_otp.392503328 |
Short name | T1007 |
Test name | |
Test status | |
Simulation time | 1223350100 ps |
CPU time | 53.56 seconds |
Started | Sep 11 06:42:52 PM UTC 24 |
Finished | Sep 11 06:43:47 PM UTC 24 |
Peak memory | 274900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=392503328 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_hw_sec_otp.392503328 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/44.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/44.flash_ctrl_otp_reset.962876425 |
Short name | T1080 |
Test name | |
Test status | |
Simulation time | 149619600 ps |
CPU time | 187.14 seconds |
Started | Sep 11 06:42:56 PM UTC 24 |
Finished | Sep 11 06:46:06 PM UTC 24 |
Peak memory | 271036 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=962876425 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_otp_reset.962876425 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/44.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/44.flash_ctrl_sec_info_access.951438418 |
Short name | T1021 |
Test name | |
Test status | |
Simulation time | 477021000 ps |
CPU time | 73.39 seconds |
Started | Sep 11 06:43:01 PM UTC 24 |
Finished | Sep 11 06:44:17 PM UTC 24 |
Peak memory | 275032 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=951438418 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/ flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_sec_info_access.951438418 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/44.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/44.flash_ctrl_smoke.2859272970 |
Short name | T1060 |
Test name | |
Test status | |
Simulation time | 102419100 ps |
CPU time | 158.17 seconds |
Started | Sep 11 06:42:46 PM UTC 24 |
Finished | Sep 11 06:45:27 PM UTC 24 |
Peak memory | 289284 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2859272970 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_smoke.2859272970 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/44.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/45.flash_ctrl_alert_test.197871350 |
Short name | T1008 |
Test name | |
Test status | |
Simulation time | 50994700 ps |
CPU time | 27.06 seconds |
Started | Sep 11 06:43:19 PM UTC 24 |
Finished | Sep 11 06:43:48 PM UTC 24 |
Peak memory | 275052 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=197871350 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_alert_test.197871350 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/45.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/45.flash_ctrl_connect.1609495272 |
Short name | T1010 |
Test name | |
Test status | |
Simulation time | 18626900 ps |
CPU time | 32.11 seconds |
Started | Sep 11 06:43:18 PM UTC 24 |
Finished | Sep 11 06:43:52 PM UTC 24 |
Peak memory | 294668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1609495272 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_connect.1609495272 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/45.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/45.flash_ctrl_disable.1239626139 |
Short name | T374 |
Test name | |
Test status | |
Simulation time | 20526200 ps |
CPU time | 34.73 seconds |
Started | Sep 11 06:43:08 PM UTC 24 |
Finished | Sep 11 06:43:44 PM UTC 24 |
Peak memory | 285676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1239626139 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ ctrl_disable.1239626139 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/45.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/45.flash_ctrl_hw_sec_otp.1119601383 |
Short name | T1053 |
Test name | |
Test status | |
Simulation time | 6236983500 ps |
CPU time | 125.81 seconds |
Started | Sep 11 06:43:07 PM UTC 24 |
Finished | Sep 11 06:45:15 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1119601383 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_hw_sec_otp.1119601383 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/45.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/45.flash_ctrl_otp_reset.1028888685 |
Short name | T1079 |
Test name | |
Test status | |
Simulation time | 404989000 ps |
CPU time | 170.76 seconds |
Started | Sep 11 06:43:07 PM UTC 24 |
Finished | Sep 11 06:46:00 PM UTC 24 |
Peak memory | 270768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1028888685 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_otp_reset.1028888685 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/45.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/45.flash_ctrl_sec_info_access.1418664748 |
Short name | T406 |
Test name | |
Test status | |
Simulation time | 13442047300 ps |
CPU time | 105.49 seconds |
Started | Sep 11 06:43:10 PM UTC 24 |
Finished | Sep 11 06:44:58 PM UTC 24 |
Peak memory | 274900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1418664748 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_sec_info_access.1418664748 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/45.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/45.flash_ctrl_smoke.3522378049 |
Short name | T1085 |
Test name | |
Test status | |
Simulation time | 84551300 ps |
CPU time | 182.92 seconds |
Started | Sep 11 06:43:06 PM UTC 24 |
Finished | Sep 11 06:46:12 PM UTC 24 |
Peak memory | 287236 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3522378049 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_smoke.3522378049 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/45.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/46.flash_ctrl_alert_test.3263549494 |
Short name | T1013 |
Test name | |
Test status | |
Simulation time | 41696000 ps |
CPU time | 26.35 seconds |
Started | Sep 11 06:43:26 PM UTC 24 |
Finished | Sep 11 06:43:54 PM UTC 24 |
Peak memory | 275308 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3263549494 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_alert_test.3263549494 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/46.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/46.flash_ctrl_connect.3493006892 |
Short name | T1011 |
Test name | |
Test status | |
Simulation time | 16543600 ps |
CPU time | 26.63 seconds |
Started | Sep 11 06:43:25 PM UTC 24 |
Finished | Sep 11 06:43:53 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3493006892 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_connect.3493006892 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/46.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/46.flash_ctrl_disable.1468932807 |
Short name | T1017 |
Test name | |
Test status | |
Simulation time | 25947300 ps |
CPU time | 38.38 seconds |
Started | Sep 11 06:43:24 PM UTC 24 |
Finished | Sep 11 06:44:04 PM UTC 24 |
Peak memory | 285644 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1468932807 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ ctrl_disable.1468932807 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/46.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/46.flash_ctrl_hw_sec_otp.2344208609 |
Short name | T1030 |
Test name | |
Test status | |
Simulation time | 6099810900 ps |
CPU time | 67.47 seconds |
Started | Sep 11 06:43:23 PM UTC 24 |
Finished | Sep 11 06:44:32 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2344208609 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_hw_sec_otp.2344208609 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/46.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/46.flash_ctrl_otp_reset.2064085522 |
Short name | T1074 |
Test name | |
Test status | |
Simulation time | 42331500 ps |
CPU time | 145.31 seconds |
Started | Sep 11 06:43:23 PM UTC 24 |
Finished | Sep 11 06:45:51 PM UTC 24 |
Peak memory | 270952 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2064085522 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_otp_reset.2064085522 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/46.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/46.flash_ctrl_sec_info_access.2514489466 |
Short name | T1057 |
Test name | |
Test status | |
Simulation time | 3773715500 ps |
CPU time | 112.87 seconds |
Started | Sep 11 06:43:25 PM UTC 24 |
Finished | Sep 11 06:45:20 PM UTC 24 |
Peak memory | 274724 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2514489466 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_sec_info_access.2514489466 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/46.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/46.flash_ctrl_smoke.643422682 |
Short name | T1048 |
Test name | |
Test status | |
Simulation time | 65191800 ps |
CPU time | 103.45 seconds |
Started | Sep 11 06:43:23 PM UTC 24 |
Finished | Sep 11 06:45:08 PM UTC 24 |
Peak memory | 287220 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=643422682 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl- sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_smoke.643422682 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/46.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/47.flash_ctrl_alert_test.1074051233 |
Short name | T1022 |
Test name | |
Test status | |
Simulation time | 70098900 ps |
CPU time | 28.47 seconds |
Started | Sep 11 06:43:48 PM UTC 24 |
Finished | Sep 11 06:44:18 PM UTC 24 |
Peak memory | 269164 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1074051233 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_alert_test.1074051233 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/47.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/47.flash_ctrl_connect.304968479 |
Short name | T1016 |
Test name | |
Test status | |
Simulation time | 40936800 ps |
CPU time | 15.53 seconds |
Started | Sep 11 06:43:45 PM UTC 24 |
Finished | Sep 11 06:44:01 PM UTC 24 |
Peak memory | 294668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=304968479 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctr l-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_connect.304968479 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/47.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/47.flash_ctrl_disable.1181652054 |
Short name | T1023 |
Test name | |
Test status | |
Simulation time | 10253800 ps |
CPU time | 36.11 seconds |
Started | Sep 11 06:43:43 PM UTC 24 |
Finished | Sep 11 06:44:20 PM UTC 24 |
Peak memory | 285352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1181652054 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ ctrl_disable.1181652054 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/47.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/47.flash_ctrl_hw_sec_otp.2385364708 |
Short name | T1064 |
Test name | |
Test status | |
Simulation time | 1483648800 ps |
CPU time | 122.11 seconds |
Started | Sep 11 06:43:28 PM UTC 24 |
Finished | Sep 11 06:45:33 PM UTC 24 |
Peak memory | 275036 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2385364708 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_hw_sec_otp.2385364708 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/47.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/47.flash_ctrl_otp_reset.612721063 |
Short name | T1091 |
Test name | |
Test status | |
Simulation time | 159266900 ps |
CPU time | 189.03 seconds |
Started | Sep 11 06:43:32 PM UTC 24 |
Finished | Sep 11 06:46:45 PM UTC 24 |
Peak memory | 274868 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=612721063 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_otp_reset.612721063 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/47.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/47.flash_ctrl_sec_info_access.2602882734 |
Short name | T1056 |
Test name | |
Test status | |
Simulation time | 2468772400 ps |
CPU time | 91.67 seconds |
Started | Sep 11 06:43:45 PM UTC 24 |
Finished | Sep 11 06:45:19 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2602882734 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_sec_info_access.2602882734 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/47.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/47.flash_ctrl_smoke.1201477856 |
Short name | T1097 |
Test name | |
Test status | |
Simulation time | 32165300 ps |
CPU time | 218.33 seconds |
Started | Sep 11 06:43:26 PM UTC 24 |
Finished | Sep 11 06:47:08 PM UTC 24 |
Peak memory | 287492 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1201477856 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_smoke.1201477856 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/47.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/48.flash_ctrl_alert_test.900748022 |
Short name | T1019 |
Test name | |
Test status | |
Simulation time | 43160300 ps |
CPU time | 16.29 seconds |
Started | Sep 11 06:43:55 PM UTC 24 |
Finished | Sep 11 06:44:12 PM UTC 24 |
Peak memory | 275048 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=900748022 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_alert_test.900748022 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/48.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/48.flash_ctrl_connect.3851063409 |
Short name | T1025 |
Test name | |
Test status | |
Simulation time | 130515200 ps |
CPU time | 28.29 seconds |
Started | Sep 11 06:43:54 PM UTC 24 |
Finished | Sep 11 06:44:23 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3851063409 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_connect.3851063409 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/48.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/48.flash_ctrl_disable.3222370839 |
Short name | T1029 |
Test name | |
Test status | |
Simulation time | 19717900 ps |
CPU time | 40.12 seconds |
Started | Sep 11 06:43:49 PM UTC 24 |
Finished | Sep 11 06:44:31 PM UTC 24 |
Peak memory | 275148 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3222370839 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ ctrl_disable.3222370839 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/48.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/48.flash_ctrl_hw_sec_otp.2846050085 |
Short name | T1095 |
Test name | |
Test status | |
Simulation time | 2939601200 ps |
CPU time | 188.56 seconds |
Started | Sep 11 06:43:48 PM UTC 24 |
Finished | Sep 11 06:47:00 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2846050085 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_hw_sec_otp.2846050085 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/48.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/48.flash_ctrl_otp_reset.2066910203 |
Short name | T1098 |
Test name | |
Test status | |
Simulation time | 481908300 ps |
CPU time | 200.42 seconds |
Started | Sep 11 06:43:49 PM UTC 24 |
Finished | Sep 11 06:47:13 PM UTC 24 |
Peak memory | 270948 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2066910203 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_otp_reset.2066910203 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/48.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/48.flash_ctrl_sec_info_access.10248121 |
Short name | T1042 |
Test name | |
Test status | |
Simulation time | 4652679100 ps |
CPU time | 62.31 seconds |
Started | Sep 11 06:43:52 PM UTC 24 |
Finished | Sep 11 06:44:56 PM UTC 24 |
Peak memory | 274784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=10248121 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_T EST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/f lash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_sec_info_access.10248121 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/48.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/48.flash_ctrl_smoke.2680994377 |
Short name | T1084 |
Test name | |
Test status | |
Simulation time | 18601900 ps |
CPU time | 138.75 seconds |
Started | Sep 11 06:43:48 PM UTC 24 |
Finished | Sep 11 06:46:09 PM UTC 24 |
Peak memory | 279172 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2680994377 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_smoke.2680994377 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/48.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/49.flash_ctrl_alert_test.1537537694 |
Short name | T1031 |
Test name | |
Test status | |
Simulation time | 29005300 ps |
CPU time | 24.51 seconds |
Started | Sep 11 06:44:10 PM UTC 24 |
Finished | Sep 11 06:44:35 PM UTC 24 |
Peak memory | 268904 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1537537694 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_alert_test.1537537694 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/49.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/49.flash_ctrl_connect.3978467516 |
Short name | T1028 |
Test name | |
Test status | |
Simulation time | 25022000 ps |
CPU time | 23.57 seconds |
Started | Sep 11 06:44:04 PM UTC 24 |
Finished | Sep 11 06:44:29 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3978467516 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_connect.3978467516 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/49.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/49.flash_ctrl_disable.2739098366 |
Short name | T375 |
Test name | |
Test status | |
Simulation time | 93712200 ps |
CPU time | 25.08 seconds |
Started | Sep 11 06:43:59 PM UTC 24 |
Finished | Sep 11 06:44:25 PM UTC 24 |
Peak memory | 285288 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2739098366 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ ctrl_disable.2739098366 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/49.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/49.flash_ctrl_hw_sec_otp.354160732 |
Short name | T1055 |
Test name | |
Test status | |
Simulation time | 5098270200 ps |
CPU time | 81.36 seconds |
Started | Sep 11 06:43:55 PM UTC 24 |
Finished | Sep 11 06:45:18 PM UTC 24 |
Peak memory | 272724 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=354160732 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_hw_sec_otp.354160732 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/49.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/49.flash_ctrl_otp_reset.2870457236 |
Short name | T1090 |
Test name | |
Test status | |
Simulation time | 172199200 ps |
CPU time | 154.07 seconds |
Started | Sep 11 06:43:56 PM UTC 24 |
Finished | Sep 11 06:46:33 PM UTC 24 |
Peak memory | 270780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2870457236 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_otp_reset.2870457236 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/49.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/49.flash_ctrl_sec_info_access.1275427364 |
Short name | T404 |
Test name | |
Test status | |
Simulation time | 691584300 ps |
CPU time | 97.99 seconds |
Started | Sep 11 06:44:02 PM UTC 24 |
Finished | Sep 11 06:45:42 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1275427364 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_sec_info_access.1275427364 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/49.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/49.flash_ctrl_smoke.2097893759 |
Short name | T1106 |
Test name | |
Test status | |
Simulation time | 55031900 ps |
CPU time | 222.23 seconds |
Started | Sep 11 06:43:55 PM UTC 24 |
Finished | Sep 11 06:47:40 PM UTC 24 |
Peak memory | 291588 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2097893759 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_smoke.2097893759 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/49.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_alert_test.1093118882 |
Short name | T487 |
Test name | |
Test status | |
Simulation time | 52137500 ps |
CPU time | 28.75 seconds |
Started | Sep 11 05:55:10 PM UTC 24 |
Finished | Sep 11 05:55:40 PM UTC 24 |
Peak memory | 275068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1093118882 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_alert_test.1093118882 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_connect.4259622381 |
Short name | T483 |
Test name | |
Test status | |
Simulation time | 62849100 ps |
CPU time | 27.87 seconds |
Started | Sep 11 05:54:39 PM UTC 24 |
Finished | Sep 11 05:55:08 PM UTC 24 |
Peak memory | 294668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4259622381 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_connect.4259622381 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_disable.1159657659 |
Short name | T114 |
Test name | |
Test status | |
Simulation time | 27864400 ps |
CPU time | 24.92 seconds |
Started | Sep 11 05:54:32 PM UTC 24 |
Finished | Sep 11 05:54:59 PM UTC 24 |
Peak memory | 285356 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1159657659 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_c trl_disable.1159657659 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_error_mp.2139121657 |
Short name | T891 |
Test name | |
Test status | |
Simulation time | 5292423100 ps |
CPU time | 2802.74 seconds |
Started | Sep 11 05:52:12 PM UTC 24 |
Finished | Sep 11 06:39:22 PM UTC 24 |
Peak memory | 272848 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +op_readonly_on_info_partition=0 +o p_readonly_on_info1_partition=0 +op_readonly_on_info2_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2139121657 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fl ash_ctrl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/ coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_error_mp.2139121657 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_error_mp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_error_prog_win.3524136946 |
Short name | T584 |
Test name | |
Test status | |
Simulation time | 5171324700 ps |
CPU time | 1285.36 seconds |
Started | Sep 11 05:52:11 PM UTC 24 |
Finished | Sep 11 06:13:50 PM UTC 24 |
Peak memory | 285140 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3524136946 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/f lash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_error_prog_win.3524136946 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_error_prog_win/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_fetch_code.3561714082 |
Short name | T476 |
Test name | |
Test status | |
Simulation time | 1917193600 ps |
CPU time | 42.34 seconds |
Started | Sep 11 05:51:58 PM UTC 24 |
Finished | Sep 11 05:52:41 PM UTC 24 |
Peak memory | 272900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +op_readonly_on_info_partition=1 +op_readonly_on_info1_partition=1 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=35 61714082 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ass ert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_fetc h_code.3561714082 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_fetch_code/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_hw_prog_rma_wipe_err.2095611717 |
Short name | T191 |
Test name | |
Test status | |
Simulation time | 10012723800 ps |
CPU time | 210.24 seconds |
Started | Sep 11 05:55:09 PM UTC 24 |
Finished | Sep 11 05:58:42 PM UTC 24 |
Peak memory | 330500 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=2095611717 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 5.flash_ctrl_hw_prog_rma_wipe_err.2095611717 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_hw_read_seed_err.4208237846 |
Short name | T350 |
Test name | |
Test status | |
Simulation time | 16301600 ps |
CPU time | 17.02 seconds |
Started | Sep 11 05:55:09 PM UTC 24 |
Finished | Sep 11 05:55:27 PM UTC 24 |
Peak memory | 274904 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4208237846 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_hw_read_seed_err.4208237846 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_hw_rma_reset.663787219 |
Short name | T193 |
Test name | |
Test status | |
Simulation time | 40125144800 ps |
CPU time | 786.99 seconds |
Started | Sep 11 05:51:49 PM UTC 24 |
Finished | Sep 11 06:05:05 PM UTC 24 |
Peak memory | 272940 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=663787219 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_ dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_hw_rma_reset.663787219 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_hw_sec_otp.1895982976 |
Short name | T478 |
Test name | |
Test status | |
Simulation time | 799645300 ps |
CPU time | 79.94 seconds |
Started | Sep 11 05:51:40 PM UTC 24 |
Finished | Sep 11 05:53:02 PM UTC 24 |
Peak memory | 274772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1895982976 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_hw_sec_otp.1895982976 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_intr_rd.4186625713 |
Short name | T328 |
Test name | |
Test status | |
Simulation time | 709372300 ps |
CPU time | 193.5 seconds |
Started | Sep 11 05:52:43 PM UTC 24 |
Finished | Sep 11 05:55:59 PM UTC 24 |
Peak memory | 307880 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4186625713 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_intr_rd.4186625713 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_intr_rd_slow_flash.2811355383 |
Short name | T346 |
Test name | |
Test status | |
Simulation time | 86121814900 ps |
CPU time | 334.13 seconds |
Started | Sep 11 05:53:03 PM UTC 24 |
Finished | Sep 11 05:58:41 PM UTC 24 |
Peak memory | 301692 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=2811355383 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 5.flash_ctrl_intr_rd_slow_flash.2811355383 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_intr_wr.1332998046 |
Short name | T482 |
Test name | |
Test status | |
Simulation time | 1744729700 ps |
CPU time | 86.42 seconds |
Started | Sep 11 05:53:03 PM UTC 24 |
Finished | Sep 11 05:54:31 PM UTC 24 |
Peak memory | 275024 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1332998046 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wo rkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_intr_wr.1332998046 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_intr_wr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_intr_wr_slow_flash.808261140 |
Short name | T494 |
Test name | |
Test status | |
Simulation time | 44437297100 ps |
CPU time | 217.39 seconds |
Started | Sep 11 05:53:47 PM UTC 24 |
Finished | Sep 11 05:57:28 PM UTC 24 |
Peak memory | 275068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +rd_ buf_en_to=500_000 +test_timeout_ns=1_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works paces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=808261140 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 5.flash_ctrl_intr_wr_slow_flash.808261140 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_intr_wr_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_invalid_op.615963629 |
Short name | T479 |
Test name | |
Test status | |
Simulation time | 3625322400 ps |
CPU time | 106.74 seconds |
Started | Sep 11 05:52:23 PM UTC 24 |
Finished | Sep 11 05:54:12 PM UTC 24 |
Peak memory | 270652 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=615963629 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regress ion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_invalid_op.615963629 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_lcmgr_intg.4149176992 |
Short name | T292 |
Test name | |
Test status | |
Simulation time | 15693800 ps |
CPU time | 19.61 seconds |
Started | Sep 11 05:55:00 PM UTC 24 |
Finished | Sep 11 05:55:20 PM UTC 24 |
Peak memory | 275132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4149176992 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flas h_ctrl_lcmgr_intg.4149176992 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_mp_regions.3395906544 |
Short name | T351 |
Test name | |
Test status | |
Simulation time | 5114565200 ps |
CPU time | 132.79 seconds |
Started | Sep 11 05:51:55 PM UTC 24 |
Finished | Sep 11 05:54:11 PM UTC 24 |
Peak memory | 275132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=3395906544 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_mp_regions.3395906544 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_otp_reset.53696112 |
Short name | T178 |
Test name | |
Test status | |
Simulation time | 94677400 ps |
CPU time | 217.04 seconds |
Started | Sep 11 05:51:51 PM UTC 24 |
Finished | Sep 11 05:55:32 PM UTC 24 |
Peak memory | 275132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=53696112 -assert nopostproc +UVM_TES TNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/ os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_otp_reset.53696112 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_phy_arb.4161726116 |
Short name | T336 |
Test name | |
Test status | |
Simulation time | 703294100 ps |
CPU time | 371.05 seconds |
Started | Sep 11 05:51:39 PM UTC 24 |
Finished | Sep 11 05:57:55 PM UTC 24 |
Peak memory | 274948 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4161726116 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_phy_arb.4161726116 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_prog_reset.3109908433 |
Short name | T85 |
Test name | |
Test status | |
Simulation time | 32615400 ps |
CPU time | 23.39 seconds |
Started | Sep 11 05:54:12 PM UTC 24 |
Finished | Sep 11 05:54:37 PM UTC 24 |
Peak memory | 270904 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3109908433 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_prog_reset.3109908433 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_rand_ops.2093361996 |
Short name | T509 |
Test name | |
Test status | |
Simulation time | 2198651300 ps |
CPU time | 529.47 seconds |
Started | Sep 11 05:51:30 PM UTC 24 |
Finished | Sep 11 06:00:26 PM UTC 24 |
Peak memory | 291328 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2093361996 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_rand_ops.2093361996 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_re_evict.1789595504 |
Short name | T486 |
Test name | |
Test status | |
Simulation time | 120569100 ps |
CPU time | 49.83 seconds |
Started | Sep 11 05:54:26 PM UTC 24 |
Finished | Sep 11 05:55:18 PM UTC 24 |
Peak memory | 287452 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1789595504 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_re_evict.1789595504 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_ro.3512459476 |
Short name | T480 |
Test name | |
Test status | |
Simulation time | 511655800 ps |
CPU time | 102.82 seconds |
Started | Sep 11 05:52:28 PM UTC 24 |
Finished | Sep 11 05:54:13 PM UTC 24 |
Peak memory | 291336 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=3512459476 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_ro.3512459476 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_ro_derr.3791570746 |
Short name | T485 |
Test name | |
Test status | |
Simulation time | 614677500 ps |
CPU time | 150.47 seconds |
Started | Sep 11 05:52:41 PM UTC 24 |
Finished | Sep 11 05:55:15 PM UTC 24 |
Peak memory | 291492 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3791570746 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_ro_derr.3791570746 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_ro_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_ro_serr.2012684851 |
Short name | T481 |
Test name | |
Test status | |
Simulation time | 1052585700 ps |
CPU time | 105.59 seconds |
Started | Sep 11 05:52:37 PM UTC 24 |
Finished | Sep 11 05:54:25 PM UTC 24 |
Peak memory | 301760 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl + ntb_random_seed=2012684851 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash _ctrl_ro_serr.2012684851 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_ro_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_rw.2098963965 |
Short name | T498 |
Test name | |
Test status | |
Simulation time | 22966483000 ps |
CPU time | 369.92 seconds |
Started | Sep 11 05:52:36 PM UTC 24 |
Finished | Sep 11 05:58:52 PM UTC 24 |
Peak memory | 324272 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2098963965 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_rw.2098963965 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_rw_evict.1111182091 |
Short name | T53 |
Test name | |
Test status | |
Simulation time | 41058600 ps |
CPU time | 53.13 seconds |
Started | Sep 11 05:54:13 PM UTC 24 |
Finished | Sep 11 05:55:08 PM UTC 24 |
Peak memory | 281528 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1111182091 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_rw_evict.1111182091 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_rw_evict_all_en.2560715891 |
Short name | T417 |
Test name | |
Test status | |
Simulation time | 28282900 ps |
CPU time | 57.25 seconds |
Started | Sep 11 05:54:14 PM UTC 24 |
Finished | Sep 11 05:55:13 PM UTC 24 |
Peak memory | 287420 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=2560715891 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ct rl_rw_evict_all_en.2560715891 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_rw_serr.4245802625 |
Short name | T484 |
Test name | |
Test status | |
Simulation time | 1968708700 ps |
CPU time | 148.49 seconds |
Started | Sep 11 05:52:37 PM UTC 24 |
Finished | Sep 11 05:55:09 PM UTC 24 |
Peak memory | 291500 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_see d=4245802625 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_rw_serr.4245802625 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_rw_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_sec_info_access.3017518496 |
Short name | T377 |
Test name | |
Test status | |
Simulation time | 967366700 ps |
CPU time | 75.33 seconds |
Started | Sep 11 05:54:37 PM UTC 24 |
Finished | Sep 11 05:55:55 PM UTC 24 |
Peak memory | 274768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3017518496 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_sec_info_access.3017518496 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_smoke.3480360325 |
Short name | T477 |
Test name | |
Test status | |
Simulation time | 35331600 ps |
CPU time | 70.51 seconds |
Started | Sep 11 05:51:29 PM UTC 24 |
Finished | Sep 11 05:52:41 PM UTC 24 |
Peak memory | 285432 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3480360325 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_smoke.3480360325 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/5.flash_ctrl_wo.3977570811 |
Short name | T489 |
Test name | |
Test status | |
Simulation time | 3916310600 ps |
CPU time | 219.84 seconds |
Started | Sep 11 05:52:25 PM UTC 24 |
Finished | Sep 11 05:56:09 PM UTC 24 |
Peak memory | 275288 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =3977570811 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_wo.3977570811 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/5.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/50.flash_ctrl_connect.2644062302 |
Short name | T1033 |
Test name | |
Test status | |
Simulation time | 131118800 ps |
CPU time | 25.47 seconds |
Started | Sep 11 06:44:14 PM UTC 24 |
Finished | Sep 11 06:44:40 PM UTC 24 |
Peak memory | 294604 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2644062302 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 50.flash_ctrl_connect.2644062302 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/50.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/51.flash_ctrl_connect.2488741480 |
Short name | T1034 |
Test name | |
Test status | |
Simulation time | 29508500 ps |
CPU time | 24.18 seconds |
Started | Sep 11 06:44:17 PM UTC 24 |
Finished | Sep 11 06:44:43 PM UTC 24 |
Peak memory | 294604 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2488741480 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 51.flash_ctrl_connect.2488741480 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/51.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/51.flash_ctrl_otp_reset.570751653 |
Short name | T1096 |
Test name | |
Test status | |
Simulation time | 168384800 ps |
CPU time | 162.61 seconds |
Started | Sep 11 06:44:16 PM UTC 24 |
Finished | Sep 11 06:47:01 PM UTC 24 |
Peak memory | 271272 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=570751653 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 51.flash_ctrl_otp_reset.570751653 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/51.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/52.flash_ctrl_connect.129783425 |
Short name | T1036 |
Test name | |
Test status | |
Simulation time | 52200000 ps |
CPU time | 24.62 seconds |
Started | Sep 11 06:44:21 PM UTC 24 |
Finished | Sep 11 06:44:47 PM UTC 24 |
Peak memory | 294668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=129783425 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctr l-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 52.flash_ctrl_connect.129783425 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/52.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/52.flash_ctrl_otp_reset.3124588011 |
Short name | T1099 |
Test name | |
Test status | |
Simulation time | 40073100 ps |
CPU time | 173.77 seconds |
Started | Sep 11 06:44:18 PM UTC 24 |
Finished | Sep 11 06:47:15 PM UTC 24 |
Peak memory | 270760 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3124588011 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 52.flash_ctrl_otp_reset.3124588011 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/52.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/53.flash_ctrl_connect.1739121644 |
Short name | T1038 |
Test name | |
Test status | |
Simulation time | 16820000 ps |
CPU time | 24.4 seconds |
Started | Sep 11 06:44:23 PM UTC 24 |
Finished | Sep 11 06:44:49 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1739121644 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 53.flash_ctrl_connect.1739121644 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/53.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/53.flash_ctrl_otp_reset.1620509611 |
Short name | T1102 |
Test name | |
Test status | |
Simulation time | 42919000 ps |
CPU time | 176.24 seconds |
Started | Sep 11 06:44:23 PM UTC 24 |
Finished | Sep 11 06:47:23 PM UTC 24 |
Peak memory | 273316 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1620509611 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 53.flash_ctrl_otp_reset.1620509611 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/53.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/54.flash_ctrl_connect.618087529 |
Short name | T1035 |
Test name | |
Test status | |
Simulation time | 17369100 ps |
CPU time | 18.79 seconds |
Started | Sep 11 06:44:27 PM UTC 24 |
Finished | Sep 11 06:44:47 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=618087529 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctr l-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 54.flash_ctrl_connect.618087529 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/54.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/54.flash_ctrl_otp_reset.688319305 |
Short name | T1101 |
Test name | |
Test status | |
Simulation time | 70687100 ps |
CPU time | 170.48 seconds |
Started | Sep 11 06:44:26 PM UTC 24 |
Finished | Sep 11 06:47:19 PM UTC 24 |
Peak memory | 270700 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=688319305 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 54.flash_ctrl_otp_reset.688319305 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/54.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/55.flash_ctrl_connect.2815421404 |
Short name | T1046 |
Test name | |
Test status | |
Simulation time | 17089400 ps |
CPU time | 31.63 seconds |
Started | Sep 11 06:44:30 PM UTC 24 |
Finished | Sep 11 06:45:03 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2815421404 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 55.flash_ctrl_connect.2815421404 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/55.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/55.flash_ctrl_otp_reset.4088477339 |
Short name | T1094 |
Test name | |
Test status | |
Simulation time | 39092800 ps |
CPU time | 145.87 seconds |
Started | Sep 11 06:44:30 PM UTC 24 |
Finished | Sep 11 06:46:58 PM UTC 24 |
Peak memory | 274868 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4088477339 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 55.flash_ctrl_otp_reset.4088477339 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/55.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/56.flash_ctrl_connect.767874611 |
Short name | T1043 |
Test name | |
Test status | |
Simulation time | 67240300 ps |
CPU time | 25.98 seconds |
Started | Sep 11 06:44:33 PM UTC 24 |
Finished | Sep 11 06:45:00 PM UTC 24 |
Peak memory | 294608 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=767874611 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctr l-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 56.flash_ctrl_connect.767874611 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/56.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/56.flash_ctrl_otp_reset.553621229 |
Short name | T1092 |
Test name | |
Test status | |
Simulation time | 148701600 ps |
CPU time | 137.27 seconds |
Started | Sep 11 06:44:32 PM UTC 24 |
Finished | Sep 11 06:46:52 PM UTC 24 |
Peak memory | 270784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=553621229 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 56.flash_ctrl_otp_reset.553621229 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/56.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/57.flash_ctrl_connect.3660763418 |
Short name | T1045 |
Test name | |
Test status | |
Simulation time | 19537400 ps |
CPU time | 19.47 seconds |
Started | Sep 11 06:44:40 PM UTC 24 |
Finished | Sep 11 06:45:01 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3660763418 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 57.flash_ctrl_connect.3660763418 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/57.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/57.flash_ctrl_otp_reset.2360135406 |
Short name | T1109 |
Test name | |
Test status | |
Simulation time | 146725200 ps |
CPU time | 186.06 seconds |
Started | Sep 11 06:44:36 PM UTC 24 |
Finished | Sep 11 06:47:45 PM UTC 24 |
Peak memory | 275132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2360135406 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 57.flash_ctrl_otp_reset.2360135406 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/57.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/58.flash_ctrl_connect.1255927394 |
Short name | T1050 |
Test name | |
Test status | |
Simulation time | 20236000 ps |
CPU time | 24.23 seconds |
Started | Sep 11 06:44:44 PM UTC 24 |
Finished | Sep 11 06:45:09 PM UTC 24 |
Peak memory | 294604 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1255927394 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 58.flash_ctrl_connect.1255927394 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/58.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/58.flash_ctrl_otp_reset.2466425374 |
Short name | T1103 |
Test name | |
Test status | |
Simulation time | 460768400 ps |
CPU time | 160.13 seconds |
Started | Sep 11 06:44:41 PM UTC 24 |
Finished | Sep 11 06:47:24 PM UTC 24 |
Peak memory | 275132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2466425374 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 58.flash_ctrl_otp_reset.2466425374 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/58.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/59.flash_ctrl_connect.1222918945 |
Short name | T1047 |
Test name | |
Test status | |
Simulation time | 16011300 ps |
CPU time | 18.7 seconds |
Started | Sep 11 06:44:48 PM UTC 24 |
Finished | Sep 11 06:45:08 PM UTC 24 |
Peak memory | 294868 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1222918945 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 59.flash_ctrl_connect.1222918945 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/59.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/59.flash_ctrl_otp_reset.3974059955 |
Short name | T1105 |
Test name | |
Test status | |
Simulation time | 89257200 ps |
CPU time | 167.88 seconds |
Started | Sep 11 06:44:48 PM UTC 24 |
Finished | Sep 11 06:47:38 PM UTC 24 |
Peak memory | 274724 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3974059955 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 59.flash_ctrl_otp_reset.3974059955 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/59.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_alert_test.1115835000 |
Short name | T505 |
Test name | |
Test status | |
Simulation time | 281149000 ps |
CPU time | 23.87 seconds |
Started | Sep 11 05:59:33 PM UTC 24 |
Finished | Sep 11 05:59:58 PM UTC 24 |
Peak memory | 268916 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1115835000 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_alert_test.1115835000 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_connect.3185046159 |
Short name | T95 |
Test name | |
Test status | |
Simulation time | 98246600 ps |
CPU time | 20.8 seconds |
Started | Sep 11 05:59:22 PM UTC 24 |
Finished | Sep 11 05:59:44 PM UTC 24 |
Peak memory | 294608 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3185046159 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_connect.3185046159 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_disable.2332589596 |
Short name | T115 |
Test name | |
Test status | |
Simulation time | 17198400 ps |
CPU time | 37.89 seconds |
Started | Sep 11 05:58:53 PM UTC 24 |
Finished | Sep 11 05:59:32 PM UTC 24 |
Peak memory | 285708 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=2332589596 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_c trl_disable.2332589596 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_error_mp.468607174 |
Short name | T1100 |
Test name | |
Test status | |
Simulation time | 4007204000 ps |
CPU time | 3048.53 seconds |
Started | Sep 11 05:55:56 PM UTC 24 |
Finished | Sep 11 06:47:15 PM UTC 24 |
Peak memory | 274876 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +op_readonly_on_info_partition=0 +o p_readonly_on_info1_partition=0 +op_readonly_on_info2_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=468607174 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fla sh_ctrl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/c overage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_error_mp.468607174 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_error_mp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_error_prog_win.1434205767 |
Short name | T592 |
Test name | |
Test status | |
Simulation time | 350333000 ps |
CPU time | 1148.53 seconds |
Started | Sep 11 05:55:41 PM UTC 24 |
Finished | Sep 11 06:15:02 PM UTC 24 |
Peak memory | 285148 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1434205767 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/f lash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_error_prog_win.1434205767 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_error_prog_win/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_fetch_code.71168439 |
Short name | T490 |
Test name | |
Test status | |
Simulation time | 377325600 ps |
CPU time | 38.79 seconds |
Started | Sep 11 05:55:38 PM UTC 24 |
Finished | Sep 11 05:56:18 PM UTC 24 |
Peak memory | 274940 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +op_readonly_on_info_partition=1 +op_readonly_on_info1_partition=1 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=71 168439 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_fetch_ code.71168439 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_fetch_code/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_hw_prog_rma_wipe_err.1710047174 |
Short name | T97 |
Test name | |
Test status | |
Simulation time | 10021275000 ps |
CPU time | 176.85 seconds |
Started | Sep 11 05:59:33 PM UTC 24 |
Finished | Sep 11 06:02:33 PM UTC 24 |
Peak memory | 301696 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=1710047174 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 6.flash_ctrl_hw_prog_rma_wipe_err.1710047174 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_hw_read_seed_err.3210369232 |
Short name | T503 |
Test name | |
Test status | |
Simulation time | 15343100 ps |
CPU time | 21.53 seconds |
Started | Sep 11 05:59:32 PM UTC 24 |
Finished | Sep 11 05:59:55 PM UTC 24 |
Peak memory | 275168 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3210369232 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_hw_read_seed_err.3210369232 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_hw_rma_reset.1946412992 |
Short name | T179 |
Test name | |
Test status | |
Simulation time | 40121791100 ps |
CPU time | 824.36 seconds |
Started | Sep 11 05:55:21 PM UTC 24 |
Finished | Sep 11 06:09:16 PM UTC 24 |
Peak memory | 274868 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1946412992 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_hw_rma_reset.1946412992 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_hw_sec_otp.1849904617 |
Short name | T497 |
Test name | |
Test status | |
Simulation time | 25894077000 ps |
CPU time | 193.62 seconds |
Started | Sep 11 05:55:18 PM UTC 24 |
Finished | Sep 11 05:58:35 PM UTC 24 |
Peak memory | 270672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1849904617 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_hw_sec_otp.1849904617 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_intr_rd.1472135048 |
Short name | T41 |
Test name | |
Test status | |
Simulation time | 521927800 ps |
CPU time | 159.9 seconds |
Started | Sep 11 05:57:29 PM UTC 24 |
Finished | Sep 11 06:00:12 PM UTC 24 |
Peak memory | 306088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1472135048 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_intr_rd.1472135048 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_intr_rd_slow_flash.556590260 |
Short name | T508 |
Test name | |
Test status | |
Simulation time | 5847074300 ps |
CPU time | 142.52 seconds |
Started | Sep 11 05:57:56 PM UTC 24 |
Finished | Sep 11 06:00:21 PM UTC 24 |
Peak memory | 303976 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=556590260 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_ name 6.flash_ctrl_intr_rd_slow_flash.556590260 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_intr_wr.1642524247 |
Short name | T499 |
Test name | |
Test status | |
Simulation time | 4397936800 ps |
CPU time | 96.06 seconds |
Started | Sep 11 05:57:34 PM UTC 24 |
Finished | Sep 11 05:59:12 PM UTC 24 |
Peak memory | 270920 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1642524247 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wo rkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_intr_wr.1642524247 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_intr_wr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_intr_wr_slow_flash.2274151266 |
Short name | T514 |
Test name | |
Test status | |
Simulation time | 19594730300 ps |
CPU time | 219.88 seconds |
Started | Sep 11 05:58:00 PM UTC 24 |
Finished | Sep 11 06:01:43 PM UTC 24 |
Peak memory | 271232 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +rd_ buf_en_to=500_000 +test_timeout_ns=1_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works paces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2274151266 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_ vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.v db -cm_log /dev/null -cm_name 6.flash_ctrl_intr_wr_slow_flash.2274151266 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_intr_wr_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_invalid_op.3593530492 |
Short name | T493 |
Test name | |
Test status | |
Simulation time | 1166913600 ps |
CPU time | 89.91 seconds |
Started | Sep 11 05:55:56 PM UTC 24 |
Finished | Sep 11 05:57:28 PM UTC 24 |
Peak memory | 272692 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3593530492 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_invalid_op.3593530492 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_mp_regions.3473276998 |
Short name | T151 |
Test name | |
Test status | |
Simulation time | 6721822900 ps |
CPU time | 295.54 seconds |
Started | Sep 11 05:55:33 PM UTC 24 |
Finished | Sep 11 06:00:32 PM UTC 24 |
Peak memory | 283088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=3473276998 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_mp_regions.3473276998 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_otp_reset.3627677214 |
Short name | T183 |
Test name | |
Test status | |
Simulation time | 39270100 ps |
CPU time | 168.62 seconds |
Started | Sep 11 05:55:27 PM UTC 24 |
Finished | Sep 11 05:58:20 PM UTC 24 |
Peak memory | 271292 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3627677214 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_otp_reset.3627677214 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_phy_arb.509299930 |
Short name | T501 |
Test name | |
Test status | |
Simulation time | 69272100 ps |
CPU time | 246.6 seconds |
Started | Sep 11 05:55:15 PM UTC 24 |
Finished | Sep 11 05:59:25 PM UTC 24 |
Peak memory | 274940 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=509299930 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_ 09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_phy_arb.509299930 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_prog_reset.3074188974 |
Short name | T512 |
Test name | |
Test status | |
Simulation time | 3549974000 ps |
CPU time | 181.19 seconds |
Started | Sep 11 05:58:20 PM UTC 24 |
Finished | Sep 11 06:01:25 PM UTC 24 |
Peak memory | 270912 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3074188974 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_prog_reset.3074188974 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_rand_ops.4069074653 |
Short name | T719 |
Test name | |
Test status | |
Simulation time | 1491443400 ps |
CPU time | 1992.07 seconds |
Started | Sep 11 05:55:14 PM UTC 24 |
Finished | Sep 11 06:28:47 PM UTC 24 |
Peak memory | 295684 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4069074653 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_rand_ops.4069074653 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_re_evict.3522281654 |
Short name | T502 |
Test name | |
Test status | |
Simulation time | 167688200 ps |
CPU time | 48.69 seconds |
Started | Sep 11 05:58:43 PM UTC 24 |
Finished | Sep 11 05:59:33 PM UTC 24 |
Peak memory | 285404 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3522281654 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_re_evict.3522281654 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_ro.2646452651 |
Short name | T496 |
Test name | |
Test status | |
Simulation time | 2991004600 ps |
CPU time | 108.5 seconds |
Started | Sep 11 05:56:09 PM UTC 24 |
Finished | Sep 11 05:58:00 PM UTC 24 |
Peak memory | 291536 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=2646452651 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_ro.2646452651 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_ro_derr.3469197052 |
Short name | T507 |
Test name | |
Test status | |
Simulation time | 685059000 ps |
CPU time | 173.33 seconds |
Started | Sep 11 05:57:22 PM UTC 24 |
Finished | Sep 11 06:00:18 PM UTC 24 |
Peak memory | 291492 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3469197052 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_ro_derr.3469197052 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_ro_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_ro_serr.517949201 |
Short name | T334 |
Test name | |
Test status | |
Simulation time | 1286282500 ps |
CPU time | 158.89 seconds |
Started | Sep 11 05:57:02 PM UTC 24 |
Finished | Sep 11 05:59:43 PM UTC 24 |
Peak memory | 291520 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl + ntb_random_seed=517949201 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+b ranch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ ctrl_ro_serr.517949201 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_ro_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_rw.935282415 |
Short name | T422 |
Test name | |
Test status | |
Simulation time | 4158670300 ps |
CPU time | 485.57 seconds |
Started | Sep 11 05:56:19 PM UTC 24 |
Finished | Sep 11 06:04:31 PM UTC 24 |
Peak memory | 320484 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=935282415 -a ssert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /worksp aces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_rw.935282415 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_rw_derr.1310000162 |
Short name | T511 |
Test name | |
Test status | |
Simulation time | 2268688300 ps |
CPU time | 220.37 seconds |
Started | Sep 11 05:57:29 PM UTC 24 |
Finished | Sep 11 06:01:13 PM UTC 24 |
Peak memory | 293572 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=1310000162 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/ null -cm_name 6.flash_ctrl_rw_derr.1310000162 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_rw_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_rw_evict_all_en.3961507127 |
Short name | T423 |
Test name | |
Test status | |
Simulation time | 76075200 ps |
CPU time | 50.73 seconds |
Started | Sep 11 05:58:42 PM UTC 24 |
Finished | Sep 11 05:59:34 PM UTC 24 |
Peak memory | 287416 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=3961507127 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ct rl_rw_evict_all_en.3961507127 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_rw_serr.42066634 |
Short name | T506 |
Test name | |
Test status | |
Simulation time | 2679816400 ps |
CPU time | 169.35 seconds |
Started | Sep 11 05:57:08 PM UTC 24 |
Finished | Sep 11 06:00:00 PM UTC 24 |
Peak memory | 305832 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_see d=42066634 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_rw_serr.42066634 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_rw_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_sec_info_access.4072013476 |
Short name | T408 |
Test name | |
Test status | |
Simulation time | 2814529500 ps |
CPU time | 85.96 seconds |
Started | Sep 11 05:59:13 PM UTC 24 |
Finished | Sep 11 06:00:41 PM UTC 24 |
Peak memory | 274776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4072013476 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_sec_info_access.4072013476 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_smoke.4001921538 |
Short name | T492 |
Test name | |
Test status | |
Simulation time | 68966100 ps |
CPU time | 124.83 seconds |
Started | Sep 11 05:55:14 PM UTC 24 |
Finished | Sep 11 05:57:21 PM UTC 24 |
Peak memory | 287236 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4001921538 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_smoke.4001921538 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/6.flash_ctrl_wo.1437760607 |
Short name | T500 |
Test name | |
Test status | |
Simulation time | 2566546600 ps |
CPU time | 197.87 seconds |
Started | Sep 11 05:56:00 PM UTC 24 |
Finished | Sep 11 05:59:21 PM UTC 24 |
Peak memory | 275072 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =1437760607 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_wo.1437760607 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/6.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/60.flash_ctrl_connect.4091067759 |
Short name | T1054 |
Test name | |
Test status | |
Simulation time | 21375400 ps |
CPU time | 25.7 seconds |
Started | Sep 11 06:44:50 PM UTC 24 |
Finished | Sep 11 06:45:17 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4091067759 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 60.flash_ctrl_connect.4091067759 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/60.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/60.flash_ctrl_otp_reset.1664670338 |
Short name | T1110 |
Test name | |
Test status | |
Simulation time | 36637100 ps |
CPU time | 180.23 seconds |
Started | Sep 11 06:44:49 PM UTC 24 |
Finished | Sep 11 06:47:52 PM UTC 24 |
Peak memory | 271044 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1664670338 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 60.flash_ctrl_otp_reset.1664670338 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/60.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/61.flash_ctrl_connect.723015139 |
Short name | T1051 |
Test name | |
Test status | |
Simulation time | 33088900 ps |
CPU time | 18.94 seconds |
Started | Sep 11 06:44:54 PM UTC 24 |
Finished | Sep 11 06:45:14 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=723015139 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctr l-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 61.flash_ctrl_connect.723015139 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/61.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/62.flash_ctrl_connect.1651066408 |
Short name | T1052 |
Test name | |
Test status | |
Simulation time | 14915900 ps |
CPU time | 16.15 seconds |
Started | Sep 11 06:44:57 PM UTC 24 |
Finished | Sep 11 06:45:15 PM UTC 24 |
Peak memory | 294864 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1651066408 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 62.flash_ctrl_connect.1651066408 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/62.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/62.flash_ctrl_otp_reset.3499418331 |
Short name | T1107 |
Test name | |
Test status | |
Simulation time | 49692100 ps |
CPU time | 162.66 seconds |
Started | Sep 11 06:44:55 PM UTC 24 |
Finished | Sep 11 06:47:41 PM UTC 24 |
Peak memory | 270948 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3499418331 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 62.flash_ctrl_otp_reset.3499418331 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/62.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/63.flash_ctrl_connect.2583918378 |
Short name | T1061 |
Test name | |
Test status | |
Simulation time | 185570700 ps |
CPU time | 26.25 seconds |
Started | Sep 11 06:45:02 PM UTC 24 |
Finished | Sep 11 06:45:29 PM UTC 24 |
Peak memory | 294668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2583918378 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 63.flash_ctrl_connect.2583918378 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/63.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/63.flash_ctrl_otp_reset.822212195 |
Short name | T1108 |
Test name | |
Test status | |
Simulation time | 112957500 ps |
CPU time | 161.84 seconds |
Started | Sep 11 06:44:58 PM UTC 24 |
Finished | Sep 11 06:47:43 PM UTC 24 |
Peak memory | 271296 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=822212195 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 63.flash_ctrl_otp_reset.822212195 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/63.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/64.flash_ctrl_connect.1528828556 |
Short name | T1058 |
Test name | |
Test status | |
Simulation time | 37742500 ps |
CPU time | 21.32 seconds |
Started | Sep 11 06:45:02 PM UTC 24 |
Finished | Sep 11 06:45:24 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1528828556 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 64.flash_ctrl_connect.1528828556 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/64.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/64.flash_ctrl_otp_reset.2076796228 |
Short name | T1118 |
Test name | |
Test status | |
Simulation time | 41298900 ps |
CPU time | 193.47 seconds |
Started | Sep 11 06:45:02 PM UTC 24 |
Finished | Sep 11 06:48:18 PM UTC 24 |
Peak memory | 271036 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2076796228 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 64.flash_ctrl_otp_reset.2076796228 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/64.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/65.flash_ctrl_connect.2619470324 |
Short name | T1065 |
Test name | |
Test status | |
Simulation time | 27525000 ps |
CPU time | 24.24 seconds |
Started | Sep 11 06:45:09 PM UTC 24 |
Finished | Sep 11 06:45:35 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2619470324 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 65.flash_ctrl_connect.2619470324 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/65.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/65.flash_ctrl_otp_reset.328987457 |
Short name | T1112 |
Test name | |
Test status | |
Simulation time | 500218700 ps |
CPU time | 170.49 seconds |
Started | Sep 11 06:45:04 PM UTC 24 |
Finished | Sep 11 06:47:58 PM UTC 24 |
Peak memory | 270628 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=328987457 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 65.flash_ctrl_otp_reset.328987457 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/65.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/66.flash_ctrl_connect.1176657661 |
Short name | T1063 |
Test name | |
Test status | |
Simulation time | 112423700 ps |
CPU time | 21.32 seconds |
Started | Sep 11 06:45:09 PM UTC 24 |
Finished | Sep 11 06:45:32 PM UTC 24 |
Peak memory | 294800 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1176657661 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 66.flash_ctrl_connect.1176657661 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/66.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/66.flash_ctrl_otp_reset.3679188306 |
Short name | T1111 |
Test name | |
Test status | |
Simulation time | 37370600 ps |
CPU time | 164.74 seconds |
Started | Sep 11 06:45:09 PM UTC 24 |
Finished | Sep 11 06:47:57 PM UTC 24 |
Peak memory | 271292 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3679188306 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 66.flash_ctrl_otp_reset.3679188306 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/66.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/67.flash_ctrl_connect.43963284 |
Short name | T1069 |
Test name | |
Test status | |
Simulation time | 26070700 ps |
CPU time | 25.91 seconds |
Started | Sep 11 06:45:15 PM UTC 24 |
Finished | Sep 11 06:45:43 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=43963284 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_T EST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 67.flash_ctrl_connect.43963284 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/67.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/67.flash_ctrl_otp_reset.928238936 |
Short name | T1119 |
Test name | |
Test status | |
Simulation time | 151101700 ps |
CPU time | 185.01 seconds |
Started | Sep 11 06:45:10 PM UTC 24 |
Finished | Sep 11 06:48:19 PM UTC 24 |
Peak memory | 270784 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=928238936 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 67.flash_ctrl_otp_reset.928238936 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/67.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/68.flash_ctrl_connect.3546907792 |
Short name | T1068 |
Test name | |
Test status | |
Simulation time | 113192500 ps |
CPU time | 24.7 seconds |
Started | Sep 11 06:45:17 PM UTC 24 |
Finished | Sep 11 06:45:43 PM UTC 24 |
Peak memory | 294804 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3546907792 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 68.flash_ctrl_connect.3546907792 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/68.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/68.flash_ctrl_otp_reset.2633516768 |
Short name | T1115 |
Test name | |
Test status | |
Simulation time | 76344600 ps |
CPU time | 167.42 seconds |
Started | Sep 11 06:45:15 PM UTC 24 |
Finished | Sep 11 06:48:06 PM UTC 24 |
Peak memory | 270776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2633516768 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 68.flash_ctrl_otp_reset.2633516768 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/68.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/69.flash_ctrl_connect.340265394 |
Short name | T1067 |
Test name | |
Test status | |
Simulation time | 16230000 ps |
CPU time | 19.66 seconds |
Started | Sep 11 06:45:19 PM UTC 24 |
Finished | Sep 11 06:45:40 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=340265394 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctr l-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 69.flash_ctrl_connect.340265394 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/69.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/69.flash_ctrl_otp_reset.4177754962 |
Short name | T1117 |
Test name | |
Test status | |
Simulation time | 146419100 ps |
CPU time | 173 seconds |
Started | Sep 11 06:45:18 PM UTC 24 |
Finished | Sep 11 06:48:14 PM UTC 24 |
Peak memory | 274876 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4177754962 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 69.flash_ctrl_otp_reset.4177754962 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/69.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_alert_test.3471935457 |
Short name | T528 |
Test name | |
Test status | |
Simulation time | 24424200 ps |
CPU time | 23.15 seconds |
Started | Sep 11 06:03:27 PM UTC 24 |
Finished | Sep 11 06:03:51 PM UTC 24 |
Peak memory | 268968 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3471935457 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regre ssion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_alert_test.3471935457 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_connect.2287114799 |
Short name | T524 |
Test name | |
Test status | |
Simulation time | 27769200 ps |
CPU time | 25.95 seconds |
Started | Sep 11 06:03:00 PM UTC 24 |
Finished | Sep 11 06:03:27 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2287114799 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_connect.2287114799 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_disable.3835278879 |
Short name | T189 |
Test name | |
Test status | |
Simulation time | 12706000 ps |
CPU time | 36.75 seconds |
Started | Sep 11 06:02:56 PM UTC 24 |
Finished | Sep 11 06:03:34 PM UTC 24 |
Peak memory | 285380 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=3835278879 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_c trl_disable.3835278879 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_error_mp.253512870 |
Short name | T1127 |
Test name | |
Test status | |
Simulation time | 3225982700 ps |
CPU time | 3103.46 seconds |
Started | Sep 11 06:00:22 PM UTC 24 |
Finished | Sep 11 06:52:38 PM UTC 24 |
Peak memory | 277624 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +op_readonly_on_info_partition=0 +o p_readonly_on_info1_partition=0 +op_readonly_on_info2_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=253512870 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fla sh_ctrl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/c overage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_error_mp.253512870 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_error_mp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_error_prog_win.1353026632 |
Short name | T634 |
Test name | |
Test status | |
Simulation time | 507519200 ps |
CPU time | 1230.39 seconds |
Started | Sep 11 06:00:19 PM UTC 24 |
Finished | Sep 11 06:21:03 PM UTC 24 |
Peak memory | 283088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1353026632 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/f lash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_error_prog_win.1353026632 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_error_prog_win/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_fetch_code.1118355191 |
Short name | T510 |
Test name | |
Test status | |
Simulation time | 420236300 ps |
CPU time | 37.22 seconds |
Started | Sep 11 06:00:13 PM UTC 24 |
Finished | Sep 11 06:00:52 PM UTC 24 |
Peak memory | 272896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +op_readonly_on_info_partition=1 +op_readonly_on_info1_partition=1 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=11 18355191 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ass ert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_fetc h_code.1118355191 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_fetch_code/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_hw_prog_rma_wipe_err.260149 |
Short name | T335 |
Test name | |
Test status | |
Simulation time | 10032388400 ps |
CPU time | 68.74 seconds |
Started | Sep 11 06:03:27 PM UTC 24 |
Finished | Sep 11 06:04:37 PM UTC 24 |
Peak memory | 297676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=260149 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -c m_log /dev/null -cm_name 7.flash_ctrl_hw_prog_rma_wipe_err.260149 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_hw_read_seed_err.4197543813 |
Short name | T525 |
Test name | |
Test status | |
Simulation time | 15667100 ps |
CPU time | 15.45 seconds |
Started | Sep 11 06:03:12 PM UTC 24 |
Finished | Sep 11 06:03:29 PM UTC 24 |
Peak memory | 271032 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4197543813 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_hw_read_seed_err.4197543813 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_hw_rma_reset.734560811 |
Short name | T594 |
Test name | |
Test status | |
Simulation time | 200235735100 ps |
CPU time | 915.53 seconds |
Started | Sep 11 05:59:56 PM UTC 24 |
Finished | Sep 11 06:15:23 PM UTC 24 |
Peak memory | 274740 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=734560811 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_ dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_hw_rma_reset.734560811 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_hw_sec_otp.1193987385 |
Short name | T316 |
Test name | |
Test status | |
Simulation time | 9409885400 ps |
CPU time | 95.57 seconds |
Started | Sep 11 05:59:56 PM UTC 24 |
Finished | Sep 11 06:01:34 PM UTC 24 |
Peak memory | 274768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1193987385 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scrat ch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_hw_sec_otp.1193987385 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_intr_rd.3325796320 |
Short name | T534 |
Test name | |
Test status | |
Simulation time | 3157021700 ps |
CPU time | 193.78 seconds |
Started | Sep 11 06:01:35 PM UTC 24 |
Finished | Sep 11 06:04:52 PM UTC 24 |
Peak memory | 293864 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3325796320 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_intr_rd.3325796320 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_intr_rd_slow_flash.3145316789 |
Short name | T320 |
Test name | |
Test status | |
Simulation time | 6097532600 ps |
CPU time | 188.47 seconds |
Started | Sep 11 06:01:44 PM UTC 24 |
Finished | Sep 11 06:04:56 PM UTC 24 |
Peak memory | 305756 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=3145316789 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 7.flash_ctrl_intr_rd_slow_flash.3145316789 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_intr_wr.3814041737 |
Short name | T521 |
Test name | |
Test status | |
Simulation time | 8612528100 ps |
CPU time | 86 seconds |
Started | Sep 11 06:01:43 PM UTC 24 |
Finished | Sep 11 06:03:11 PM UTC 24 |
Peak memory | 274996 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3814041737 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wo rkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_intr_wr.3814041737 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_intr_wr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_intr_wr_slow_flash.781617044 |
Short name | T551 |
Test name | |
Test status | |
Simulation time | 23857437200 ps |
CPU time | 343.49 seconds |
Started | Sep 11 06:01:48 PM UTC 24 |
Finished | Sep 11 06:07:37 PM UTC 24 |
Peak memory | 275056 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +rd_ buf_en_to=500_000 +test_timeout_ns=1_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works paces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=781617044 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 7.flash_ctrl_intr_wr_slow_flash.781617044 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_intr_wr_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_invalid_op.1297803261 |
Short name | T513 |
Test name | |
Test status | |
Simulation time | 9056648300 ps |
CPU time | 73.81 seconds |
Started | Sep 11 06:00:26 PM UTC 24 |
Finished | Sep 11 06:01:42 PM UTC 24 |
Peak memory | 272704 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1297803261 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_invalid_op.1297803261 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_lcmgr_intg.4262269520 |
Short name | T523 |
Test name | |
Test status | |
Simulation time | 15663900 ps |
CPU time | 23.35 seconds |
Started | Sep 11 06:03:01 PM UTC 24 |
Finished | Sep 11 06:03:26 PM UTC 24 |
Peak memory | 275388 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4262269520 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flas h_ctrl_lcmgr_intg.4262269520 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_mp_regions.2917912264 |
Short name | T137 |
Test name | |
Test status | |
Simulation time | 18949165700 ps |
CPU time | 267.93 seconds |
Started | Sep 11 06:00:01 PM UTC 24 |
Finished | Sep 11 06:04:36 PM UTC 24 |
Peak memory | 283068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=2917912264 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_mp_regions.2917912264 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_otp_reset.2544493951 |
Short name | T172 |
Test name | |
Test status | |
Simulation time | 38716700 ps |
CPU time | 165.09 seconds |
Started | Sep 11 05:59:59 PM UTC 24 |
Finished | Sep 11 06:02:47 PM UTC 24 |
Peak memory | 270948 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2544493951 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_otp_reset.2544493951 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_phy_arb.3790079335 |
Short name | T515 |
Test name | |
Test status | |
Simulation time | 44564700 ps |
CPU time | 127.53 seconds |
Started | Sep 11 05:59:45 PM UTC 24 |
Finished | Sep 11 06:01:55 PM UTC 24 |
Peak memory | 274936 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3790079335 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_phy_arb.3790079335 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_prog_reset.273865190 |
Short name | T516 |
Test name | |
Test status | |
Simulation time | 35440400 ps |
CPU time | 23.42 seconds |
Started | Sep 11 06:01:56 PM UTC 24 |
Finished | Sep 11 06:02:20 PM UTC 24 |
Peak memory | 275316 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=273865190 -ass ert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir / workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_prog_reset.273865190 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_rand_ops.1870122881 |
Short name | T572 |
Test name | |
Test status | |
Simulation time | 254775500 ps |
CPU time | 686.78 seconds |
Started | Sep 11 05:59:45 PM UTC 24 |
Finished | Sep 11 06:11:19 PM UTC 24 |
Peak memory | 293332 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1870122881 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_rand_ops.1870122881 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_re_evict.57835618 |
Short name | T527 |
Test name | |
Test status | |
Simulation time | 63614800 ps |
CPU time | 60.45 seconds |
Started | Sep 11 06:02:48 PM UTC 24 |
Finished | Sep 11 06:03:50 PM UTC 24 |
Peak memory | 287676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=57835618 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/rep o/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_re_evict.57835618 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_ro.865319318 |
Short name | T520 |
Test name | |
Test status | |
Simulation time | 2163682700 ps |
CPU time | 135.5 seconds |
Started | Sep 11 06:00:42 PM UTC 24 |
Finished | Sep 11 06:03:00 PM UTC 24 |
Peak memory | 291816 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=865319318 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_ro.865319318 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_ro_derr.2801875977 |
Short name | T526 |
Test name | |
Test status | |
Simulation time | 747052100 ps |
CPU time | 147.95 seconds |
Started | Sep 11 06:01:16 PM UTC 24 |
Finished | Sep 11 06:03:46 PM UTC 24 |
Peak memory | 291820 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2801875977 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_ro_derr.2801875977 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_ro_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_ro_serr.1639711009 |
Short name | T518 |
Test name | |
Test status | |
Simulation time | 531469900 ps |
CPU time | 114.16 seconds |
Started | Sep 11 06:01:02 PM UTC 24 |
Finished | Sep 11 06:02:59 PM UTC 24 |
Peak memory | 303816 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl + ntb_random_seed=1639711009 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash _ctrl_ro_serr.1639711009 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_ro_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_rw.3955467320 |
Short name | T568 |
Test name | |
Test status | |
Simulation time | 4274101400 ps |
CPU time | 596.35 seconds |
Started | Sep 11 06:00:52 PM UTC 24 |
Finished | Sep 11 06:10:56 PM UTC 24 |
Peak memory | 330404 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3955467320 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_rw.3955467320 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_rw_derr.2130727763 |
Short name | T529 |
Test name | |
Test status | |
Simulation time | 1402581100 ps |
CPU time | 152.7 seconds |
Started | Sep 11 06:01:26 PM UTC 24 |
Finished | Sep 11 06:04:02 PM UTC 24 |
Peak memory | 297656 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=2130727763 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/ null -cm_name 7.flash_ctrl_rw_derr.2130727763 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_rw_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_rw_evict.3437450475 |
Short name | T519 |
Test name | |
Test status | |
Simulation time | 75911800 ps |
CPU time | 37.15 seconds |
Started | Sep 11 06:02:21 PM UTC 24 |
Finished | Sep 11 06:02:59 PM UTC 24 |
Peak memory | 287444 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3437450475 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_rw_evict.3437450475 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_rw_evict_all_en.1389373510 |
Short name | T522 |
Test name | |
Test status | |
Simulation time | 43556200 ps |
CPU time | 49.79 seconds |
Started | Sep 11 06:02:34 PM UTC 24 |
Finished | Sep 11 06:03:26 PM UTC 24 |
Peak memory | 287420 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=1389373510 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ct rl_rw_evict_all_en.1389373510 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_rw_serr.421779148 |
Short name | T531 |
Test name | |
Test status | |
Simulation time | 2478868100 ps |
CPU time | 196.82 seconds |
Started | Sep 11 06:01:14 PM UTC 24 |
Finished | Sep 11 06:04:34 PM UTC 24 |
Peak memory | 305860 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_see d=421779148 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_rw_serr.421779148 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_rw_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_sec_info_access.1149056348 |
Short name | T394 |
Test name | |
Test status | |
Simulation time | 7736916200 ps |
CPU time | 90.28 seconds |
Started | Sep 11 06:02:59 PM UTC 24 |
Finished | Sep 11 06:04:31 PM UTC 24 |
Peak memory | 275100 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1149056348 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_sec_info_access.1149056348 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_smoke.274058836 |
Short name | T517 |
Test name | |
Test status | |
Simulation time | 37516500 ps |
CPU time | 197.8 seconds |
Started | Sep 11 05:59:34 PM UTC 24 |
Finished | Sep 11 06:02:55 PM UTC 24 |
Peak memory | 289280 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=274058836 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl- sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_smoke.274058836 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/7.flash_ctrl_wo.4285131926 |
Short name | T530 |
Test name | |
Test status | |
Simulation time | 28932365800 ps |
CPU time | 231.51 seconds |
Started | Sep 11 06:00:33 PM UTC 24 |
Finished | Sep 11 06:04:28 PM UTC 24 |
Peak memory | 271168 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =4285131926 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_wo.4285131926 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/7.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/70.flash_ctrl_connect.2590905477 |
Short name | T1070 |
Test name | |
Test status | |
Simulation time | 16368600 ps |
CPU time | 21.68 seconds |
Started | Sep 11 06:45:21 PM UTC 24 |
Finished | Sep 11 06:45:44 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2590905477 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 70.flash_ctrl_connect.2590905477 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/70.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/70.flash_ctrl_otp_reset.1653683682 |
Short name | T1120 |
Test name | |
Test status | |
Simulation time | 142805300 ps |
CPU time | 175.61 seconds |
Started | Sep 11 06:45:20 PM UTC 24 |
Finished | Sep 11 06:48:19 PM UTC 24 |
Peak memory | 270948 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1653683682 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 70.flash_ctrl_otp_reset.1653683682 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/70.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/71.flash_ctrl_connect.2849525776 |
Short name | T1073 |
Test name | |
Test status | |
Simulation time | 13939400 ps |
CPU time | 21.31 seconds |
Started | Sep 11 06:45:26 PM UTC 24 |
Finished | Sep 11 06:45:49 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2849525776 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 71.flash_ctrl_connect.2849525776 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/71.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/71.flash_ctrl_otp_reset.1934106549 |
Short name | T1122 |
Test name | |
Test status | |
Simulation time | 72374900 ps |
CPU time | 173.39 seconds |
Started | Sep 11 06:45:25 PM UTC 24 |
Finished | Sep 11 06:48:22 PM UTC 24 |
Peak memory | 270884 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1934106549 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 71.flash_ctrl_otp_reset.1934106549 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/71.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/72.flash_ctrl_connect.3161229877 |
Short name | T1075 |
Test name | |
Test status | |
Simulation time | 14360000 ps |
CPU time | 22.39 seconds |
Started | Sep 11 06:45:30 PM UTC 24 |
Finished | Sep 11 06:45:54 PM UTC 24 |
Peak memory | 294392 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3161229877 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 72.flash_ctrl_connect.3161229877 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/72.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/72.flash_ctrl_otp_reset.2366671725 |
Short name | T1124 |
Test name | |
Test status | |
Simulation time | 152638000 ps |
CPU time | 175.06 seconds |
Started | Sep 11 06:45:27 PM UTC 24 |
Finished | Sep 11 06:48:25 PM UTC 24 |
Peak memory | 275048 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2366671725 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 72.flash_ctrl_otp_reset.2366671725 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/72.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/73.flash_ctrl_connect.1705385681 |
Short name | T1077 |
Test name | |
Test status | |
Simulation time | 48265500 ps |
CPU time | 24.7 seconds |
Started | Sep 11 06:45:32 PM UTC 24 |
Finished | Sep 11 06:45:58 PM UTC 24 |
Peak memory | 294800 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1705385681 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 73.flash_ctrl_connect.1705385681 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/73.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/73.flash_ctrl_otp_reset.2797050803 |
Short name | T1121 |
Test name | |
Test status | |
Simulation time | 86653800 ps |
CPU time | 167.74 seconds |
Started | Sep 11 06:45:31 PM UTC 24 |
Finished | Sep 11 06:48:21 PM UTC 24 |
Peak memory | 271268 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2797050803 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 73.flash_ctrl_otp_reset.2797050803 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/73.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/74.flash_ctrl_connect.3682001552 |
Short name | T1078 |
Test name | |
Test status | |
Simulation time | 22946700 ps |
CPU time | 23.14 seconds |
Started | Sep 11 06:45:34 PM UTC 24 |
Finished | Sep 11 06:45:58 PM UTC 24 |
Peak memory | 294604 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3682001552 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 74.flash_ctrl_connect.3682001552 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/74.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/74.flash_ctrl_otp_reset.813217609 |
Short name | T1125 |
Test name | |
Test status | |
Simulation time | 528483400 ps |
CPU time | 172.9 seconds |
Started | Sep 11 06:45:34 PM UTC 24 |
Finished | Sep 11 06:48:30 PM UTC 24 |
Peak memory | 270632 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=813217609 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 74.flash_ctrl_otp_reset.813217609 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/74.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/75.flash_ctrl_connect.3527333508 |
Short name | T1081 |
Test name | |
Test status | |
Simulation time | 15155600 ps |
CPU time | 26.01 seconds |
Started | Sep 11 06:45:39 PM UTC 24 |
Finished | Sep 11 06:46:07 PM UTC 24 |
Peak memory | 294800 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3527333508 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 75.flash_ctrl_connect.3527333508 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/75.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/75.flash_ctrl_otp_reset.3947998814 |
Short name | T1123 |
Test name | |
Test status | |
Simulation time | 39957100 ps |
CPU time | 166.32 seconds |
Started | Sep 11 06:45:36 PM UTC 24 |
Finished | Sep 11 06:48:25 PM UTC 24 |
Peak memory | 270960 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3947998814 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 75.flash_ctrl_otp_reset.3947998814 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/75.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/76.flash_ctrl_connect.4028208895 |
Short name | T1082 |
Test name | |
Test status | |
Simulation time | 14652000 ps |
CPU time | 23.58 seconds |
Started | Sep 11 06:45:43 PM UTC 24 |
Finished | Sep 11 06:46:08 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4028208895 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 76.flash_ctrl_connect.4028208895 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/76.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/76.flash_ctrl_otp_reset.1192903067 |
Short name | T1113 |
Test name | |
Test status | |
Simulation time | 139466400 ps |
CPU time | 136.04 seconds |
Started | Sep 11 06:45:41 PM UTC 24 |
Finished | Sep 11 06:48:00 PM UTC 24 |
Peak memory | 270628 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1192903067 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 76.flash_ctrl_otp_reset.1192903067 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/76.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/77.flash_ctrl_connect.3197958941 |
Short name | T1083 |
Test name | |
Test status | |
Simulation time | 28110100 ps |
CPU time | 24.67 seconds |
Started | Sep 11 06:45:43 PM UTC 24 |
Finished | Sep 11 06:46:09 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3197958941 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 77.flash_ctrl_connect.3197958941 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/77.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/77.flash_ctrl_otp_reset.229316896 |
Short name | T1114 |
Test name | |
Test status | |
Simulation time | 141822200 ps |
CPU time | 136.07 seconds |
Started | Sep 11 06:45:43 PM UTC 24 |
Finished | Sep 11 06:48:02 PM UTC 24 |
Peak memory | 270776 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=229316896 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 77.flash_ctrl_otp_reset.229316896 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/77.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/78.flash_ctrl_connect.3581210311 |
Short name | T1087 |
Test name | |
Test status | |
Simulation time | 48551500 ps |
CPU time | 25.06 seconds |
Started | Sep 11 06:45:47 PM UTC 24 |
Finished | Sep 11 06:46:13 PM UTC 24 |
Peak memory | 294676 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3581210311 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 78.flash_ctrl_connect.3581210311 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/78.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/78.flash_ctrl_otp_reset.1580871921 |
Short name | T1116 |
Test name | |
Test status | |
Simulation time | 41330500 ps |
CPU time | 144.53 seconds |
Started | Sep 11 06:45:45 PM UTC 24 |
Finished | Sep 11 06:48:12 PM UTC 24 |
Peak memory | 270628 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1580871921 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 78.flash_ctrl_otp_reset.1580871921 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/78.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/79.flash_ctrl_connect.2938890695 |
Short name | T1088 |
Test name | |
Test status | |
Simulation time | 212312300 ps |
CPU time | 22.74 seconds |
Started | Sep 11 06:45:50 PM UTC 24 |
Finished | Sep 11 06:46:14 PM UTC 24 |
Peak memory | 294668 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2938890695 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 79.flash_ctrl_connect.2938890695 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/79.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/79.flash_ctrl_otp_reset.213099306 |
Short name | T1126 |
Test name | |
Test status | |
Simulation time | 132917700 ps |
CPU time | 161.08 seconds |
Started | Sep 11 06:45:49 PM UTC 24 |
Finished | Sep 11 06:48:32 PM UTC 24 |
Peak memory | 271040 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=213099306 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch /os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 79.flash_ctrl_otp_reset.213099306 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/79.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_connect.1396057928 |
Short name | T543 |
Test name | |
Test status | |
Simulation time | 27642000 ps |
CPU time | 19.82 seconds |
Started | Sep 11 06:06:47 PM UTC 24 |
Finished | Sep 11 06:07:08 PM UTC 24 |
Peak memory | 294804 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1396057928 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ct rl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_connect.1396057928 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_disable.1687045916 |
Short name | T390 |
Test name | |
Test status | |
Simulation time | 56411600 ps |
CPU time | 24.42 seconds |
Started | Sep 11 06:06:36 PM UTC 24 |
Finished | Sep 11 06:07:02 PM UTC 24 |
Peak memory | 285612 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1687045916 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_c trl_disable.1687045916 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_error_mp.2477414150 |
Short name | T1128 |
Test name | |
Test status | |
Simulation time | 3561834800 ps |
CPU time | 2869 seconds |
Started | Sep 11 06:04:29 PM UTC 24 |
Finished | Sep 11 06:52:47 PM UTC 24 |
Peak memory | 272924 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +op_readonly_on_info_partition=0 +o p_readonly_on_info1_partition=0 +op_readonly_on_info2_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2477414150 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fl ash_ctrl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/ coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_error_mp.2477414150 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_error_mp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_error_prog_win.227816973 |
Short name | T725 |
Test name | |
Test status | |
Simulation time | 1622087800 ps |
CPU time | 1500.63 seconds |
Started | Sep 11 06:04:03 PM UTC 24 |
Finished | Sep 11 06:29:20 PM UTC 24 |
Peak memory | 283088 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=227816973 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/fl ash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_error_prog_win.227816973 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_error_prog_win/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_fetch_code.449386603 |
Short name | T532 |
Test name | |
Test status | |
Simulation time | 6579222900 ps |
CPU time | 44.43 seconds |
Started | Sep 11 06:03:58 PM UTC 24 |
Finished | Sep 11 06:04:44 PM UTC 24 |
Peak memory | 272896 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +op_readonly_on_info_partition=1 +op_readonly_on_info1_partition=1 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=44 9386603 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asse rt -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_fetch _code.449386603 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_fetch_code/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_hw_prog_rma_wipe_err.2843154783 |
Short name | T554 |
Test name | |
Test status | |
Simulation time | 10042811300 ps |
CPU time | 56.82 seconds |
Started | Sep 11 06:07:03 PM UTC 24 |
Finished | Sep 11 06:08:01 PM UTC 24 |
Peak memory | 287468 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=2843154783 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 8.flash_ctrl_hw_prog_rma_wipe_err.2843154783 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_hw_read_seed_err.4082755599 |
Short name | T547 |
Test name | |
Test status | |
Simulation time | 25149700 ps |
CPU time | 23.34 seconds |
Started | Sep 11 06:07:01 PM UTC 24 |
Finished | Sep 11 06:07:25 PM UTC 24 |
Peak memory | 275392 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4082755599 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_hw_read_seed_err.4082755599 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_hw_rma_reset.609354536 |
Short name | T622 |
Test name | |
Test status | |
Simulation time | 160185359500 ps |
CPU time | 940.37 seconds |
Started | Sep 11 06:03:47 PM UTC 24 |
Finished | Sep 11 06:19:39 PM UTC 24 |
Peak memory | 274740 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=609354536 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_ dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_hw_rma_reset.609354536 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_hw_sec_otp.680271518 |
Short name | T533 |
Test name | |
Test status | |
Simulation time | 2282337200 ps |
CPU time | 59.04 seconds |
Started | Sep 11 06:03:43 PM UTC 24 |
Finished | Sep 11 06:04:44 PM UTC 24 |
Peak memory | 272720 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=680271518 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_hw_sec_otp.680271518 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_intr_rd.4077128712 |
Short name | T555 |
Test name | |
Test status | |
Simulation time | 1748150900 ps |
CPU time | 185.34 seconds |
Started | Sep 11 06:04:57 PM UTC 24 |
Finished | Sep 11 06:08:05 PM UTC 24 |
Peak memory | 293572 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4077128712 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_intr_rd.4077128712 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_intr_rd_slow_flash.3328070502 |
Short name | T567 |
Test name | |
Test status | |
Simulation time | 18745631300 ps |
CPU time | 341.56 seconds |
Started | Sep 11 06:05:06 PM UTC 24 |
Finished | Sep 11 06:10:53 PM UTC 24 |
Peak memory | 301664 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=3328070502 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 8.flash_ctrl_intr_rd_slow_flash.3328070502 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_intr_wr.1174138476 |
Short name | T537 |
Test name | |
Test status | |
Simulation time | 7352275800 ps |
CPU time | 56.9 seconds |
Started | Sep 11 06:05:05 PM UTC 24 |
Finished | Sep 11 06:06:04 PM UTC 24 |
Peak memory | 275280 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1174138476 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wo rkspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_intr_wr.1174138476 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_intr_wr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_intr_wr_slow_flash.1389493201 |
Short name | T569 |
Test name | |
Test status | |
Simulation time | 28949993800 ps |
CPU time | 317.93 seconds |
Started | Sep 11 06:05:42 PM UTC 24 |
Finished | Sep 11 06:11:04 PM UTC 24 |
Peak memory | 270972 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +rd_ buf_en_to=500_000 +test_timeout_ns=1_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works paces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1389493201 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_ vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.v db -cm_log /dev/null -cm_name 8.flash_ctrl_intr_wr_slow_flash.1389493201 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_intr_wr_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_invalid_op.107489307 |
Short name | T536 |
Test name | |
Test status | |
Simulation time | 16129132700 ps |
CPU time | 75.76 seconds |
Started | Sep 11 06:04:32 PM UTC 24 |
Finished | Sep 11 06:05:50 PM UTC 24 |
Peak memory | 270652 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=107489307 -assert nopostproc +UVM_TESTNAME=flash _ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regress ion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_invalid_op.107489307 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_lcmgr_intg.1352572845 |
Short name | T545 |
Test name | |
Test status | |
Simulation time | 16001100 ps |
CPU time | 23.8 seconds |
Started | Sep 11 06:06:58 PM UTC 24 |
Finished | Sep 11 06:07:23 PM UTC 24 |
Peak memory | 275132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1352572845 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flas h_ctrl_lcmgr_intg.1352572845 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_mp_regions.1875479504 |
Short name | T139 |
Test name | |
Test status | |
Simulation time | 20576212100 ps |
CPU time | 517.9 seconds |
Started | Sep 11 06:03:52 PM UTC 24 |
Finished | Sep 11 06:12:36 PM UTC 24 |
Peak memory | 283068 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=1875479504 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_co v=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_mp_regions.1875479504 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_otp_reset.3600463064 |
Short name | T170 |
Test name | |
Test status | |
Simulation time | 70419600 ps |
CPU time | 168.71 seconds |
Started | Sep 11 06:03:52 PM UTC 24 |
Finished | Sep 11 06:06:43 PM UTC 24 |
Peak memory | 270952 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3600463064 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_otp_reset.3600463064 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_phy_arb.398664493 |
Short name | T544 |
Test name | |
Test status | |
Simulation time | 3957104700 ps |
CPU time | 220.98 seconds |
Started | Sep 11 06:03:35 PM UTC 24 |
Finished | Sep 11 06:07:20 PM UTC 24 |
Peak memory | 273104 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=398664493 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_ 09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_phy_arb.398664493 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_prog_reset.3430232883 |
Short name | T558 |
Test name | |
Test status | |
Simulation time | 2614340100 ps |
CPU time | 184.44 seconds |
Started | Sep 11 06:05:51 PM UTC 24 |
Finished | Sep 11 06:08:58 PM UTC 24 |
Peak memory | 275008 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3430232883 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_prog_reset.3430232883 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_rand_ops.4246009852 |
Short name | T631 |
Test name | |
Test status | |
Simulation time | 1449241800 ps |
CPU time | 1032.08 seconds |
Started | Sep 11 06:03:31 PM UTC 24 |
Finished | Sep 11 06:20:55 PM UTC 24 |
Peak memory | 293380 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=4246009852 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_rand_ops.4246009852 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_re_evict.236310046 |
Short name | T552 |
Test name | |
Test status | |
Simulation time | 101813700 ps |
CPU time | 65.29 seconds |
Started | Sep 11 06:06:35 PM UTC 24 |
Finished | Sep 11 06:07:42 PM UTC 24 |
Peak memory | 287380 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=236310046 -assert nopostp roc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_re_evict.236310046 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_re_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_ro.3812927417 |
Short name | T541 |
Test name | |
Test status | |
Simulation time | 912635500 ps |
CPU time | 129.26 seconds |
Started | Sep 11 06:04:35 PM UTC 24 |
Finished | Sep 11 06:06:47 PM UTC 24 |
Peak memory | 301712 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=3812927417 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_ro.3812927417 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_ro_derr.148737862 |
Short name | T539 |
Test name | |
Test status | |
Simulation time | 1262021800 ps |
CPU time | 107.67 seconds |
Started | Sep 11 06:04:45 PM UTC 24 |
Finished | Sep 11 06:06:35 PM UTC 24 |
Peak memory | 291516 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=148737862 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_ro_derr.148737862 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_ro_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_ro_serr.3600794470 |
Short name | T538 |
Test name | |
Test status | |
Simulation time | 1252646600 ps |
CPU time | 111.11 seconds |
Started | Sep 11 06:04:38 PM UTC 24 |
Finished | Sep 11 06:06:31 PM UTC 24 |
Peak memory | 306096 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl + ntb_random_seed=3600794470 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash _ctrl_ro_serr.3600794470 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_ro_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_rw.1087200131 |
Short name | T576 |
Test name | |
Test status | |
Simulation time | 7907200600 ps |
CPU time | 449.92 seconds |
Started | Sep 11 06:04:38 PM UTC 24 |
Finished | Sep 11 06:12:13 PM UTC 24 |
Peak memory | 324288 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1087200131 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_rw.1087200131 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_rw_derr.610542897 |
Short name | T226 |
Test name | |
Test status | |
Simulation time | 2967281200 ps |
CPU time | 259.97 seconds |
Started | Sep 11 06:04:53 PM UTC 24 |
Finished | Sep 11 06:09:17 PM UTC 24 |
Peak memory | 295640 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=610542897 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/n ull -cm_name 8.flash_ctrl_rw_derr.610542897 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_rw_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_rw_evict.1766954358 |
Short name | T424 |
Test name | |
Test status | |
Simulation time | 30259200 ps |
CPU time | 50.82 seconds |
Started | Sep 11 06:06:05 PM UTC 24 |
Finished | Sep 11 06:06:57 PM UTC 24 |
Peak memory | 287412 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1766954358 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_rw_evict.1766954358 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_rw_evict_all_en.3865869393 |
Short name | T548 |
Test name | |
Test status | |
Simulation time | 66663100 ps |
CPU time | 55.51 seconds |
Started | Sep 11 06:06:32 PM UTC 24 |
Finished | Sep 11 06:07:29 PM UTC 24 |
Peak memory | 287420 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=3865869393 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bra nch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ct rl_rw_evict_all_en.3865869393 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_rw_serr.656919881 |
Short name | T553 |
Test name | |
Test status | |
Simulation time | 4778125300 ps |
CPU time | 192.96 seconds |
Started | Sep 11 06:04:45 PM UTC 24 |
Finished | Sep 11 06:08:01 PM UTC 24 |
Peak memory | 305852 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_see d=656919881 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_rw_serr.656919881 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_rw_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_sec_info_access.537352581 |
Short name | T405 |
Test name | |
Test status | |
Simulation time | 2488981000 ps |
CPU time | 63.02 seconds |
Started | Sep 11 06:06:43 PM UTC 24 |
Finished | Sep 11 06:07:48 PM UTC 24 |
Peak memory | 274780 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=537352581 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/ flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_sec_info_access.537352581 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_smoke.178146999 |
Short name | T535 |
Test name | |
Test status | |
Simulation time | 24814500 ps |
CPU time | 129.33 seconds |
Started | Sep 11 06:03:29 PM UTC 24 |
Finished | Sep 11 06:05:41 PM UTC 24 |
Peak memory | 287488 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=178146999 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl- sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_smoke.178146999 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/8.flash_ctrl_wo.4039974627 |
Short name | T550 |
Test name | |
Test status | |
Simulation time | 3647376800 ps |
CPU time | 179.74 seconds |
Started | Sep 11 06:04:32 PM UTC 24 |
Finished | Sep 11 06:07:35 PM UTC 24 |
Peak memory | 270912 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =4039974627 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_wo.4039974627 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/8.flash_ctrl_wo/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_alert_test.943274525 |
Short name | T574 |
Test name | |
Test status | |
Simulation time | 45407900 ps |
CPU time | 21.7 seconds |
Started | Sep 11 06:11:08 PM UTC 24 |
Finished | Sep 11 06:11:31 PM UTC 24 |
Peak memory | 275044 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_REL NOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=943274525 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_alert_test.943274525 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_alert_test/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_connect.167437459 |
Short name | T571 |
Test name | |
Test status | |
Simulation time | 22271200 ps |
CPU time | 22.23 seconds |
Started | Sep 11 06:10:54 PM UTC 24 |
Finished | Sep 11 06:11:17 PM UTC 24 |
Peak memory | 294672 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=167437459 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctr l-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_connect.167437459 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_connect/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_disable.4149973963 |
Short name | T110 |
Test name | |
Test status | |
Simulation time | 16222700 ps |
CPU time | 36.77 seconds |
Started | Sep 11 06:10:50 PM UTC 24 |
Finished | Sep 11 06:11:28 PM UTC 24 |
Peak memory | 285352 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=4149973963 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+br anch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_c trl_disable.4149973963 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_disable/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_error_mp.1486790826 |
Short name | T1129 |
Test name | |
Test status | |
Simulation time | 3178975600 ps |
CPU time | 2900.72 seconds |
Started | Sep 11 06:07:43 PM UTC 24 |
Finished | Sep 11 06:56:34 PM UTC 24 |
Peak memory | 275640 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +op_readonly_on_info_partition=0 +o p_readonly_on_info1_partition=0 +op_readonly_on_info2_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1486790826 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fl ash_ctrl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/ coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_error_mp.1486790826 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_error_mp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_error_prog_win.246930716 |
Short name | T680 |
Test name | |
Test status | |
Simulation time | 641929400 ps |
CPU time | 1059 seconds |
Started | Sep 11 06:07:37 PM UTC 24 |
Finished | Sep 11 06:25:28 PM UTC 24 |
Peak memory | 285132 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=246930716 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/fl ash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_error_prog_win.246930716 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_error_prog_win/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_fetch_code.3242958375 |
Short name | T556 |
Test name | |
Test status | |
Simulation time | 103028100 ps |
CPU time | 37.46 seconds |
Started | Sep 11 06:07:35 PM UTC 24 |
Finished | Sep 11 06:08:14 PM UTC 24 |
Peak memory | 274944 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +op_readonly_on_info_partition=1 +op_readonly_on_info1_partition=1 + cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=32 42958375 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+ass ert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_fetc h_code.3242958375 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_fetch_code/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_hw_prog_rma_wipe_err.2479660173 |
Short name | T288 |
Test name | |
Test status | |
Simulation time | 10017153900 ps |
CPU time | 139.99 seconds |
Started | Sep 11 06:11:07 PM UTC 24 |
Finished | Sep 11 06:13:30 PM UTC 24 |
Peak memory | 305964 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=2479660173 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vd b -cm_log /dev/null -cm_name 9.flash_ctrl_hw_prog_rma_wipe_err.2479660173 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_hw_read_seed_err.434778594 |
Short name | T573 |
Test name | |
Test status | |
Simulation time | 19473400 ps |
CPU time | 24.13 seconds |
Started | Sep 11 06:11:05 PM UTC 24 |
Finished | Sep 11 06:11:30 PM UTC 24 |
Peak memory | 275184 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=434778594 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fs m+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9 .flash_ctrl_hw_read_seed_err.434778594 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_hw_rma_reset.772007937 |
Short name | T651 |
Test name | |
Test status | |
Simulation time | 90155348800 ps |
CPU time | 893.1 seconds |
Started | Sep 11 06:07:32 PM UTC 24 |
Finished | Sep 11 06:22:35 PM UTC 24 |
Peak memory | 274740 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instr umentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=772007937 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_ dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_hw_rma_reset.772007937 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_hw_rma_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_hw_sec_otp.956773200 |
Short name | T321 |
Test name | |
Test status | |
Simulation time | 10724966300 ps |
CPU time | 278.11 seconds |
Started | Sep 11 06:07:32 PM UTC 24 |
Finished | Sep 11 06:12:14 PM UTC 24 |
Peak memory | 272980 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=956773200 -assert nopostproc +UVM_TE STNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_hw_sec_otp.956773200 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_hw_sec_otp/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_intr_rd.3323796775 |
Short name | T42 |
Test name | |
Test status | |
Simulation time | 1922336600 ps |
CPU time | 174.46 seconds |
Started | Sep 11 06:09:18 PM UTC 24 |
Finished | Sep 11 06:12:15 PM UTC 24 |
Peak memory | 301768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3323796775 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/re po/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_intr_rd.3323796775 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_intr_rd/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_intr_rd_slow_flash.4214625987 |
Short name | T575 |
Test name | |
Test status | |
Simulation time | 5817747100 ps |
CPU time | 145.79 seconds |
Started | Sep 11 06:09:32 PM UTC 24 |
Finished | Sep 11 06:12:00 PM UTC 24 |
Peak memory | 303968 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +tes t_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/s im.tcl +ntb_random_seed=4214625987 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm _name 9.flash_ctrl_intr_rd_slow_flash.4214625987 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_intr_wr.491576821 |
Short name | T565 |
Test name | |
Test status | |
Simulation time | 4227015800 ps |
CPU time | 76.3 seconds |
Started | Sep 11 06:09:31 PM UTC 24 |
Finished | Sep 11 06:10:49 PM UTC 24 |
Peak memory | 270900 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=491576821 -ass ert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /wor kspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_intr_wr.491576821 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_intr_wr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_intr_wr_slow_flash.2216786647 |
Short name | T621 |
Test name | |
Test status | |
Simulation time | 252922663300 ps |
CPU time | 559.84 seconds |
Started | Sep 11 06:10:03 PM UTC 24 |
Finished | Sep 11 06:19:30 PM UTC 24 |
Peak memory | 275180 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +rd_ buf_en_to=500_000 +test_timeout_ns=1_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works paces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2216786647 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_wr_ vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.v db -cm_log /dev/null -cm_name 9.flash_ctrl_intr_wr_slow_flash.2216786647 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_intr_wr_slow_flash/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_invalid_op.1760142840 |
Short name | T559 |
Test name | |
Test status | |
Simulation time | 2718362900 ps |
CPU time | 99.7 seconds |
Started | Sep 11 06:07:49 PM UTC 24 |
Finished | Sep 11 06:09:30 PM UTC 24 |
Peak memory | 272768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1760142840 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regres sion_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_invalid_op.1760142840 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_invalid_op/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_lcmgr_intg.1487575619 |
Short name | T293 |
Test name | |
Test status | |
Simulation time | 20198000 ps |
CPU time | 27.26 seconds |
Started | Sep 11 06:10:57 PM UTC 24 |
Finished | Sep 11 06:11:25 PM UTC 24 |
Peak memory | 273276 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_en d_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_ran dom_seed=1487575619 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl +branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flas h_ctrl_lcmgr_intg.1487575619 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_lcmgr_intg/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_mp_regions.620982975 |
Short name | T152 |
Test name | |
Test status | |
Simulation time | 22208027100 ps |
CPU time | 326.42 seconds |
Started | Sep 11 06:07:32 PM UTC 24 |
Finished | Sep 11 06:13:03 PM UTC 24 |
Peak memory | 283348 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +op_readonly_on_info1_partition=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/ dv/tools/sim.tcl +ntb_random_seed=620982975 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log / dev/null -cm_name 9.flash_ctrl_mp_regions.620982975 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_mp_regions/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_otp_reset.2484653733 |
Short name | T180 |
Test name | |
Test status | |
Simulation time | 39399900 ps |
CPU time | 156.78 seconds |
Started | Sep 11 06:07:32 PM UTC 24 |
Finished | Sep 11 06:10:11 PM UTC 24 |
Peak memory | 270772 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM _NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2484653733 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratc h/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_otp_reset.2484653733 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_otp_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_phy_arb.3695597755 |
Short name | T557 |
Test name | |
Test status | |
Simulation time | 51958500 ps |
CPU time | 84.79 seconds |
Started | Sep 11 06:07:31 PM UTC 24 |
Finished | Sep 11 06:08:57 PM UTC 24 |
Peak memory | 275200 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3695597755 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024 _09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_phy_arb.3695597755 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_phy_arb/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_prog_reset.2825400977 |
Short name | T564 |
Test name | |
Test status | |
Simulation time | 20735900 ps |
CPU time | 24.1 seconds |
Started | Sep 11 06:10:11 PM UTC 24 |
Finished | Sep 11 06:10:37 PM UTC 24 |
Peak memory | 275292 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +test_timeout_ns=500_000_000 +cdc_instrume ntation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=2825400977 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_prog_reset.2825400977 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_prog_reset/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_rand_ops.1496333776 |
Short name | T596 |
Test name | |
Test status | |
Simulation time | 86998800 ps |
CPU time | 473.36 seconds |
Started | Sep 11 06:07:31 PM UTC 24 |
Finished | Sep 11 06:15:30 PM UTC 24 |
Peak memory | 287232 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1496333776 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_c trl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_rand_ops.1496333776 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_rand_ops/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_ro.3907778322 |
Short name | T563 |
Test name | |
Test status | |
Simulation time | 523925600 ps |
CPU time | 126.69 seconds |
Started | Sep 11 06:08:02 PM UTC 24 |
Finished | Sep 11 06:10:11 PM UTC 24 |
Peak memory | 291516 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mo de=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_s eed=3907778322 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_ro.3907778322 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_ro/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_ro_derr.3069390672 |
Short name | T225 |
Test name | |
Test status | |
Simulation time | 2459192800 ps |
CPU time | 153.48 seconds |
Started | Sep 11 06:08:59 PM UTC 24 |
Finished | Sep 11 06:11:35 PM UTC 24 |
Peak memory | 291500 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /wo rkspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3069390672 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_ro_derr.3069390672 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_ro_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_ro_serr.2425273314 |
Short name | T566 |
Test name | |
Test status | |
Simulation time | 537897300 ps |
CPU time | 152.11 seconds |
Started | Sep 11 06:08:15 PM UTC 24 |
Finished | Sep 11 06:10:50 PM UTC 24 |
Peak memory | 305768 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl + ntb_random_seed=2425273314 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+ branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash _ctrl_ro_serr.2425273314 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_ro_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_rw.1795069777 |
Short name | T605 |
Test name | |
Test status | |
Simulation time | 7865050900 ps |
CPU time | 527.72 seconds |
Started | Sep 11 06:08:06 PM UTC 24 |
Finished | Sep 11 06:17:00 PM UTC 24 |
Peak memory | 320160 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instru mentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1795069777 - assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works paces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_rw.1795069777 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_rw/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_rw_derr.3476077376 |
Short name | T242 |
Test name | |
Test status | |
Simulation time | 5929183400 ps |
CPU time | 183.72 seconds |
Started | Sep 11 06:09:17 PM UTC 24 |
Finished | Sep 11 06:12:23 PM UTC 24 |
Peak memory | 299704 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/ hw/dv/tools/sim.tcl +ntb_random_seed=3476077376 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/ null -cm_name 9.flash_ctrl_rw_derr.3476077376 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_rw_derr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_rw_evict.3705655031 |
Short name | T420 |
Test name | |
Test status | |
Simulation time | 146414400 ps |
CPU time | 54.26 seconds |
Started | Sep 11 06:10:11 PM UTC 24 |
Finished | Sep 11 06:11:07 PM UTC 24 |
Peak memory | 283348 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_ena bled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3705655031 -assert nopost proc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/r epo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_rw_evict.3705655031 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_rw_evict/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_rw_evict_all_en.481858775 |
Short name | T570 |
Test name | |
Test status | |
Simulation time | 317425300 ps |
CPU time | 51.79 seconds |
Started | Sep 11 06:10:12 PM UTC 24 |
Finished | Sep 11 06:11:06 PM UTC 24 |
Peak memory | 285392 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd _data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_rando m_seed=481858775 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+bran ch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctr l_rw_evict_all_en.481858775 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_rw_serr.3555234252 |
Short name | T577 |
Test name | |
Test status | |
Simulation time | 1364380200 ps |
CPU time | 205.55 seconds |
Started | Sep 11 06:08:58 PM UTC 24 |
Finished | Sep 11 06:12:27 PM UTC 24 |
Peak memory | 291524 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=10 00 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_see d=3555234252 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_rw_serr.3555234252 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_rw_serr/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_sec_info_access.3477893932 |
Short name | T409 |
Test name | |
Test status | |
Simulation time | 3678869000 ps |
CPU time | 96.9 seconds |
Started | Sep 11 06:10:51 PM UTC 24 |
Finished | Sep 11 06:12:30 PM UTC 24 |
Peak memory | 275096 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=3477893932 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10 /flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_sec_info_access.3477893932 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_sec_info_access/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_smoke.1810136106 |
Short name | T560 |
Test name | |
Test status | |
Simulation time | 39500400 ps |
CPU time | 127.41 seconds |
Started | Sep 11 06:07:21 PM UTC 24 |
Finished | Sep 11 06:09:31 PM UTC 24 |
Peak memory | 285444 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed=1810136106 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl -sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_smoke.1810136106 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_smoke/latest |
Test location | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default/9.flash_ctrl_wo.1839711135 |
Short name | T562 |
Test name | |
Test status | |
Simulation time | 1976148300 ps |
CPU time | 126.38 seconds |
Started | Sep 11 06:08:02 PM UTC 24 |
Finished | Sep 11 06:10:10 PM UTC 24 |
Peak memory | 271192 kb |
Host | riverbear.us-west1-a.c.edafarm-workstations-prod.internal |
User | miguelosorio |
Command | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode= 1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspaces/repo/hw/dv/tools/sim.tcl +ntb_random_seed =1839711135 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_wo.1839711135 |
Directory | /workspaces/repo/scratch/os_regression_2024_09_10/flash_ctrl-sim-vcs/9.flash_ctrl_wo/latest |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |