| | | | | | |
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs.AssertConnected_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.CheckNumDecKeys_A
| 0 | 0 | 98207139 | 239866 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.CheckNumDigest1_A
| 0 | 0 | 98207139 | 122500 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.CheckNumEncKeys_A
| 0 | 0 | 98207139 | 252979 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.DecKeyLutKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.DigestConstLutKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.DigestIvLutKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.EncKeyLutKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.NumMaxPresentRounds_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds0_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds1_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumRounds_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedWidths_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds0_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds1_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumRounds_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedWidths_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.u_state_regs.AssertConnected_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_otp_ctrl_scrmbl.u_state_regs_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_otp_rsp_fifo.DataKnown_A
| 0 | 0 | 98207139 | 15641504 | 0 | 0 |
|
tb.dut.u_otp_rsp_fifo.DataKnown_AKnownEnable
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_otp_rsp_fifo.DepthKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_otp_rsp_fifo.RvalidKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_otp_rsp_fifo.WreadyKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_otp_rsp_fifo.gen_normal_fifo.depthShallNotExceedParamDepth
| 0 | 0 | 98207139 | 15641504 | 0 | 0 |
|
tb.dut.u_part_sel_idx.CheckHotOne_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_part_sel_idx.CheckNGreaterZero_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_part_sel_idx.GrantKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_part_sel_idx.IdxKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_part_sel_idx.Priority_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_part_sel_idx.ReqImpliesValid_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_part_sel_idx.ValidKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_prim_edn_req.DataOutputDiffFromPrev_A
| 0 | 0 | 98207139 | 46166003 | 0 | 0 |
|
tb.dut.u_prim_edn_req.DataOutputValid_A
| 0 | 0 | 98207139 | 202425 | 0 | 0 |
|
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| 0 | 0 | 98207139 | 405288 | 0 | 0 |
|
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| 0 | 0 | 98207139 | 405211 | 0 | 0 |
|
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckAckNeedsReq
| 0 | 0 | 208241264 | 405480 | 0 | 0 |
|
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckHoldReq
| 0 | 0 | 98207139 | 202188 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_check_byp_en.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_check_byp_en.OutputsKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A
| 0 | 0 | 98207139 | 97324723 | 0 | 3363 |
|
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.OutputsKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A
| 0 | 0 | 98207139 | 97324723 | 0 | 3363 |
|
tb.dut.u_prim_lc_sync_dft_en.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_dft_en.OutputsKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A
| 0 | 0 | 98207139 | 97324723 | 0 | 3363 |
|
tb.dut.u_prim_lc_sync_escalate_en.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_escalate_en.OutputsKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A
| 0 | 0 | 98207139 | 97324723 | 0 | 3363 |
|
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.OutputsKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A
| 0 | 0 | 98207139 | 97324723 | 0 | 3363 |
|
tb.dut.u_prim_lc_sync_seed_hw_rd_en.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_seed_hw_rd_en.OutputsKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A
| 0 | 0 | 98207139 | 97324723 | 0 | 3363 |
|
tb.dut.u_reg_core.en2addrHit
| 0 | 0 | 101097360 | 6537964 | 0 | 0 |
|
tb.dut.u_reg_core.reAfterRv
| 0 | 0 | 101097360 | 6537964 | 0 | 0 |
|
tb.dut.u_reg_core.rePulse
| 0 | 0 | 101097360 | 5633740 | 0 | 0 |
|
tb.dut.u_reg_core.u_chk.PayLoadWidthCheck
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_reg_if.AllowedLatency_A
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_reg_if.MatchedWidthAssert
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_reg_if.u_err.dataWidthOnly32_A
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.DataWidthCheck_A
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.PayLoadWidthCheck
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_rsp_intg_gen.DataWidthCheck_A
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_rsp_intg_gen.PayLoadWidthCheck
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.NotOverflowed_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DataKnown_A
| 0 | 0 | 101097360 | 9647634 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DataKnown_AKnownEnable
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DepthKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.RvalidKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.WreadyKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DataKnown_A
| 0 | 0 | 101097360 | 12702681 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DataKnown_AKnownEnable
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DepthKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.RvalidKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.WreadyKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DataKnown_A
| 0 | 0 | 101097360 | 1499833 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DataKnown_AKnownEnable
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DepthKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.RvalidKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.WreadyKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DataKnown_A
| 0 | 0 | 101097360 | 1225178 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DataKnown_AKnownEnable
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DepthKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.RvalidKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.WreadyKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DataKnown_A
| 0 | 0 | 101097360 | 7562478 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DataKnown_AKnownEnable
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DepthKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.RvalidKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.WreadyKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DataKnown_A
| 0 | 0 | 101097360 | 11477503 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DataKnown_AKnownEnable
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DepthKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.RvalidKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.WreadyKnown_A
| 0 | 0 | 101097360 | 100203312 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.u_socket.maxN
| 0 | 0 | 1309 | 1309 | 0 | 0 |
|
tb.dut.u_reg_core.wePulse
| 0 | 0 | 101097360 | 904224 | 0 | 0 |
|
tb.dut.u_scrmbl_mtx.CheckHotOne_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_scrmbl_mtx.CheckNGreaterZero_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_scrmbl_mtx.GrantKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_scrmbl_mtx.IdxKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_scrmbl_mtx.NoReadyValidNoGrant_A
| 0 | 0 | 98207139 | 53903805 | 0 | 0 |
|
tb.dut.u_scrmbl_mtx.ReqImpliesValid_A
| 0 | 0 | 98207139 | 43460321 | 0 | 0 |
|
tb.dut.u_scrmbl_mtx.ValidKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.AddrOutKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.DataIntgOptions_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.ReqOutKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.SramDwHasByteGranularity_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.SramDwIsMultipleOfTlulWidth_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.TlOutKnownIfFifoKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.TlOutValidKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.WdataOutKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.WeOutKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.WmaskOutKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.adapterNoReadOrWrite
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.rvalidHighReqFifoEmpty
| 0 | 0 | 98207139 | 79382 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.rvalidHighWhenRspFifoFull
| 0 | 0 | 98207139 | 79382 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_err.dataWidthOnly32_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_reqfifo.DataKnown_A
| 0 | 0 | 98207139 | 1639842 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_reqfifo.DataKnown_AKnownEnable
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_reqfifo.DepthKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_reqfifo.RvalidKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_reqfifo.WreadyKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_reqfifo.gen_normal_fifo.depthShallNotExceedParamDepth
| 0 | 0 | 98207139 | 1639842 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_rsp_gen.DataWidthCheck_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_rsp_gen.PayLoadWidthCheck
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_rspfifo.DataKnown_A
| 0 | 0 | 98207139 | 193896 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_rspfifo.DataKnown_AKnownEnable
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_rspfifo.DepthKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_rspfifo.RvalidKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_rspfifo.WreadyKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth
| 0 | 0 | 98207139 | 193896 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_sram_byte.SramReadbackAndIntg
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DataKnown_A
| 0 | 0 | 98207139 | 517368 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DataKnown_AKnownEnable
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DepthKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.RvalidKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.WreadyKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth
| 0 | 0 | 98207139 | 517368 | 0 | 0 |
|
tb.dut.u_tlul_lc_gate.SizeOutstandingTxn_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_lc_gate.u_err_en_sync.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_tlul_lc_gate.u_err_en_sync.OutputsKnown_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_lc_gate.u_err_en_sync.gen_no_flops.OutputDelay_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_lc_gate.u_state_regs.AssertConnected_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_tlul_lc_gate.u_state_regs_A
| 0 | 0 | 98207139 | 97364126 | 0 | 0 |
|
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.DataWidthCheck_A
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.PayLoadWidthCheck
| 0 | 0 | 1134 | 1134 | 0 | 0 |
|