Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
7978 |
1 |
|
|
T1 |
24 |
|
T3 |
20 |
|
T9 |
18 |
auto[1] |
10901 |
1 |
|
|
T1 |
34 |
|
T3 |
81 |
|
T4 |
4 |
Summary for Variable reset_info_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
8 |
0 |
8 |
100.00 |
User Defined Bins for reset_info_cp
Excluded/Illegal bins
NAME | COUNT | STATUS |
others |
5833 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
reset_info_cp[1] |
6336 |
1 |
|
|
T1 |
24 |
|
T2 |
1 |
|
T3 |
27 |
reset_info_cp[2] |
2959 |
1 |
|
|
T1 |
9 |
|
T3 |
13 |
|
T4 |
1 |
reset_info_cp[4] |
3823 |
1 |
|
|
T1 |
12 |
|
T3 |
18 |
|
T4 |
1 |
reset_info_cp[8] |
104 |
1 |
|
|
T3 |
1 |
|
T9 |
1 |
|
T13 |
1 |
reset_info_cp[16] |
101 |
1 |
|
|
T9 |
1 |
|
T13 |
1 |
|
T26 |
3 |
reset_info_cp[32] |
108 |
1 |
|
|
T10 |
1 |
|
T13 |
1 |
|
T23 |
1 |
reset_info_cp[64] |
113 |
1 |
|
|
T3 |
1 |
|
T7 |
1 |
|
T9 |
1 |
reset_info_cp[128] |
122 |
1 |
|
|
T3 |
1 |
|
T13 |
2 |
|
T23 |
1 |
Summary for Cross capture_cross
Samples crossed: reset_info_cp enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
16 |
0 |
16 |
100.00 |
|
Automatically Generated Cross Bins for capture_cross
Bins
reset_info_cp | enable_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
reset_info_cp[1] |
auto[0] |
3038 |
1 |
|
|
T1 |
10 |
|
T3 |
20 |
|
T9 |
18 |
reset_info_cp[1] |
auto[1] |
2678 |
1 |
|
|
T1 |
13 |
|
T3 |
6 |
|
T4 |
1 |
reset_info_cp[2] |
auto[0] |
937 |
1 |
|
|
T1 |
3 |
|
T10 |
5 |
|
T13 |
23 |
reset_info_cp[2] |
auto[1] |
2022 |
1 |
|
|
T1 |
6 |
|
T3 |
13 |
|
T4 |
1 |
reset_info_cp[4] |
auto[0] |
1368 |
1 |
|
|
T1 |
4 |
|
T10 |
5 |
|
T13 |
46 |
reset_info_cp[4] |
auto[1] |
2455 |
1 |
|
|
T1 |
8 |
|
T3 |
18 |
|
T4 |
1 |
reset_info_cp[8] |
auto[0] |
38 |
1 |
|
|
T13 |
1 |
|
T26 |
1 |
|
T69 |
1 |
reset_info_cp[8] |
auto[1] |
66 |
1 |
|
|
T3 |
1 |
|
T9 |
1 |
|
T76 |
1 |
reset_info_cp[16] |
auto[0] |
46 |
1 |
|
|
T26 |
2 |
|
T43 |
2 |
|
T77 |
1 |
reset_info_cp[16] |
auto[1] |
55 |
1 |
|
|
T9 |
1 |
|
T13 |
1 |
|
T26 |
1 |
reset_info_cp[32] |
auto[0] |
36 |
1 |
|
|
T23 |
1 |
|
T26 |
1 |
|
T76 |
2 |
reset_info_cp[32] |
auto[1] |
72 |
1 |
|
|
T10 |
1 |
|
T13 |
1 |
|
T26 |
2 |
reset_info_cp[64] |
auto[0] |
47 |
1 |
|
|
T13 |
3 |
|
T23 |
1 |
|
T94 |
1 |
reset_info_cp[64] |
auto[1] |
66 |
1 |
|
|
T3 |
1 |
|
T7 |
1 |
|
T9 |
1 |
reset_info_cp[128] |
auto[0] |
41 |
1 |
|
|
T26 |
1 |
|
T42 |
1 |
|
T76 |
1 |
reset_info_cp[128] |
auto[1] |
81 |
1 |
|
|
T3 |
1 |
|
T13 |
2 |
|
T23 |
1 |