Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
8586 |
1 |
|
|
T1 |
171 |
|
T6 |
9 |
|
T11 |
21 |
auto[1] |
11364 |
1 |
|
|
T1 |
174 |
|
T3 |
4 |
|
T4 |
4 |
Summary for Variable reset_info_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
8 |
0 |
8 |
100.00 |
User Defined Bins for reset_info_cp
Excluded/Illegal bins
NAME | COUNT | STATUS |
others |
6122 |
Excluded |
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
reset_info_cp[1] |
6817 |
1 |
|
|
T1 |
119 |
|
T2 |
1 |
|
T3 |
2 |
reset_info_cp[2] |
3045 |
1 |
|
|
T1 |
53 |
|
T3 |
1 |
|
T4 |
1 |
reset_info_cp[4] |
4054 |
1 |
|
|
T1 |
80 |
|
T3 |
1 |
|
T4 |
1 |
reset_info_cp[8] |
107 |
1 |
|
|
T1 |
3 |
|
T11 |
1 |
|
T13 |
1 |
reset_info_cp[16] |
105 |
1 |
|
|
T1 |
1 |
|
T11 |
1 |
|
T28 |
1 |
reset_info_cp[32] |
107 |
1 |
|
|
T1 |
3 |
|
T13 |
1 |
|
T14 |
2 |
reset_info_cp[64] |
105 |
1 |
|
|
T13 |
1 |
|
T14 |
1 |
|
T28 |
1 |
reset_info_cp[128] |
108 |
1 |
|
|
T1 |
3 |
|
T40 |
1 |
|
T97 |
1 |
Summary for Cross capture_cross
Samples crossed: reset_info_cp enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
16 |
0 |
16 |
100.00 |
|
Automatically Generated Cross Bins for capture_cross
Bins
reset_info_cp | enable_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
reset_info_cp[1] |
auto[0] |
3255 |
1 |
|
|
T1 |
55 |
|
T11 |
21 |
|
T13 |
18 |
reset_info_cp[1] |
auto[1] |
2942 |
1 |
|
|
T1 |
63 |
|
T3 |
1 |
|
T4 |
1 |
reset_info_cp[2] |
auto[0] |
1032 |
1 |
|
|
T1 |
20 |
|
T14 |
14 |
|
T28 |
33 |
reset_info_cp[2] |
auto[1] |
2013 |
1 |
|
|
T1 |
33 |
|
T3 |
1 |
|
T4 |
1 |
reset_info_cp[4] |
auto[0] |
1491 |
1 |
|
|
T1 |
45 |
|
T14 |
34 |
|
T28 |
39 |
reset_info_cp[4] |
auto[1] |
2563 |
1 |
|
|
T1 |
35 |
|
T3 |
1 |
|
T4 |
1 |
reset_info_cp[8] |
auto[0] |
42 |
1 |
|
|
T1 |
1 |
|
T14 |
1 |
|
T28 |
1 |
reset_info_cp[8] |
auto[1] |
65 |
1 |
|
|
T1 |
2 |
|
T11 |
1 |
|
T13 |
1 |
reset_info_cp[16] |
auto[0] |
38 |
1 |
|
|
T92 |
1 |
|
T93 |
1 |
|
T130 |
2 |
reset_info_cp[16] |
auto[1] |
67 |
1 |
|
|
T1 |
1 |
|
T11 |
1 |
|
T28 |
1 |
reset_info_cp[32] |
auto[0] |
44 |
1 |
|
|
T1 |
1 |
|
T14 |
2 |
|
T15 |
2 |
reset_info_cp[32] |
auto[1] |
63 |
1 |
|
|
T1 |
2 |
|
T13 |
1 |
|
T42 |
1 |
reset_info_cp[64] |
auto[0] |
41 |
1 |
|
|
T98 |
1 |
|
T92 |
1 |
|
T131 |
2 |
reset_info_cp[64] |
auto[1] |
64 |
1 |
|
|
T13 |
1 |
|
T14 |
1 |
|
T28 |
1 |
reset_info_cp[128] |
auto[0] |
44 |
1 |
|
|
T1 |
2 |
|
T98 |
2 |
|
T51 |
1 |
reset_info_cp[128] |
auto[1] |
64 |
1 |
|
|
T1 |
1 |
|
T40 |
1 |
|
T97 |
1 |