Summary for Variable enable_cp
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Automatically Generated Bins | 
2 | 
0 | 
2 | 
100.00 | 
Automatically Generated Bins for enable_cp
Bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| auto[0] | 
7793 | 
1 | 
 | 
 | 
T3 | 
19 | 
 | 
T4 | 
16 | 
 | 
T7 | 
210 | 
| auto[1] | 
10997 | 
1 | 
 | 
 | 
T3 | 
82 | 
 | 
T4 | 
85 | 
 | 
T6 | 
4 | 
Summary for Variable reset_info_cp
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| User Defined Bins | 
8 | 
0 | 
8 | 
100.00 | 
User Defined Bins for reset_info_cp
Excluded/Illegal bins
| NAME | COUNT | STATUS | 
| others | 
5880 | 
Excluded | 
Covered bins
| NAME | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| reset_info_cp[1] | 
6261 | 
1 | 
 | 
 | 
T1 | 
1 | 
 | 
T2 | 
1 | 
 | 
T3 | 
27 | 
| reset_info_cp[2] | 
2890 | 
1 | 
 | 
 | 
T3 | 
15 | 
 | 
T4 | 
17 | 
 | 
T6 | 
1 | 
| reset_info_cp[4] | 
3848 | 
1 | 
 | 
 | 
T3 | 
17 | 
 | 
T4 | 
18 | 
 | 
T6 | 
1 | 
| reset_info_cp[8] | 
103 | 
1 | 
 | 
 | 
T7 | 
2 | 
 | 
T11 | 
1 | 
 | 
T49 | 
2 | 
| reset_info_cp[16] | 
106 | 
1 | 
 | 
 | 
T7 | 
3 | 
 | 
T33 | 
1 | 
 | 
T36 | 
1 | 
| reset_info_cp[32] | 
105 | 
1 | 
 | 
 | 
T3 | 
1 | 
 | 
T7 | 
4 | 
 | 
T10 | 
1 | 
| reset_info_cp[64] | 
91 | 
1 | 
 | 
 | 
T3 | 
1 | 
 | 
T7 | 
2 | 
 | 
T73 | 
1 | 
| reset_info_cp[128] | 
126 | 
1 | 
 | 
 | 
T7 | 
3 | 
 | 
T12 | 
1 | 
 | 
T13 | 
1 | 
Summary for Cross capture_cross
Samples crossed: reset_info_cp enable_cp
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING | 
| Automatically Generated Cross Bins | 
16 | 
0 | 
16 | 
100.00 | 
 | 
Automatically Generated Cross Bins for capture_cross
Bins
| reset_info_cp | enable_cp | COUNT | AT LEAST | STATUS |  | TEST | COUNT |  | TEST | COUNT |  | TEST | COUNT | 
| reset_info_cp[1] | 
auto[0] | 
2912 | 
1 | 
 | 
 | 
T3 | 
19 | 
 | 
T4 | 
16 | 
 | 
T7 | 
52 | 
| reset_info_cp[1] | 
auto[1] | 
2729 | 
1 | 
 | 
 | 
T3 | 
7 | 
 | 
T4 | 
10 | 
 | 
T6 | 
1 | 
| reset_info_cp[2] | 
auto[0] | 
869 | 
1 | 
 | 
 | 
T7 | 
29 | 
 | 
T12 | 
1 | 
 | 
T74 | 
17 | 
| reset_info_cp[2] | 
auto[1] | 
2021 | 
1 | 
 | 
 | 
T3 | 
15 | 
 | 
T4 | 
17 | 
 | 
T6 | 
1 | 
| reset_info_cp[4] | 
auto[0] | 
1354 | 
1 | 
 | 
 | 
T7 | 
42 | 
 | 
T12 | 
6 | 
 | 
T74 | 
30 | 
| reset_info_cp[4] | 
auto[1] | 
2494 | 
1 | 
 | 
 | 
T3 | 
17 | 
 | 
T4 | 
18 | 
 | 
T6 | 
1 | 
| reset_info_cp[8] | 
auto[0] | 
44 | 
1 | 
 | 
 | 
T7 | 
1 | 
 | 
T74 | 
1 | 
 | 
T80 | 
1 | 
| reset_info_cp[8] | 
auto[1] | 
59 | 
1 | 
 | 
 | 
T7 | 
1 | 
 | 
T11 | 
1 | 
 | 
T49 | 
2 | 
| reset_info_cp[16] | 
auto[0] | 
41 | 
1 | 
 | 
 | 
T7 | 
1 | 
 | 
T78 | 
2 | 
 | 
T80 | 
1 | 
| reset_info_cp[16] | 
auto[1] | 
65 | 
1 | 
 | 
 | 
T7 | 
2 | 
 | 
T33 | 
1 | 
 | 
T36 | 
1 | 
| reset_info_cp[32] | 
auto[0] | 
39 | 
1 | 
 | 
 | 
T7 | 
2 | 
 | 
T80 | 
1 | 
 | 
T91 | 
1 | 
| reset_info_cp[32] | 
auto[1] | 
66 | 
1 | 
 | 
 | 
T3 | 
1 | 
 | 
T7 | 
2 | 
 | 
T10 | 
1 | 
| reset_info_cp[64] | 
auto[0] | 
32 | 
1 | 
 | 
 | 
T7 | 
2 | 
 | 
T76 | 
1 | 
 | 
T27 | 
1 | 
| reset_info_cp[64] | 
auto[1] | 
59 | 
1 | 
 | 
 | 
T3 | 
1 | 
 | 
T73 | 
1 | 
 | 
T34 | 
1 | 
| reset_info_cp[128] | 
auto[0] | 
54 | 
1 | 
 | 
 | 
T7 | 
1 | 
 | 
T12 | 
1 | 
 | 
T13 | 
1 | 
| reset_info_cp[128] | 
auto[1] | 
72 | 
1 | 
 | 
 | 
T7 | 
2 | 
 | 
T33 | 
1 | 
 | 
T49 | 
3 |